# RENESAS

# 30W Wireless Power Receiver with WattShare<sup>™</sup> TRx Mode

# Description

The P9415 is a highly-integrated single-chip wireless power transmitter/receiver IC (TRx). The device can be configured to receive or transmit an AC power signal through magnetic induction.

When the device is configured as a wireless power transmitter, it uses an on-chip full/half-bridge inverter, a PWM generator, a modulator/demodulator for communication, and micro controller to produce an AC power signal to drive external L-C tank. As a receiver, the device receives an AC power signal from a wireless transmitter and converts it into rectified output voltage, which can be used to power devices or supply the charger input in mobile applications. The P9415 integrates a high efficiency Synchronous Full Bridge Rectifier and control circuitry to modulate the load to send message packets to the Transmitter (Tx) to optimize power delivery.

The P9415 features Multiple-time programmable (MTP) non-volatile memory to easily update control firmware and device functions.

The device includes over-temperature and voltage protection. Fault conditions associated with power transfer are managed by an industry-leading 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processor offering high level of programmability while consuming extremely low standby power. The processor can also control GPIOs to indicate operating and fault modes. The P9415 is available in an ultra-small 53-WLCSP package.

# **Typical Applications**

Wireless power solution for mobile applications

## Features

- Single-chip medium power wireless solution
- 24kB Multiple-time programmable (MTP) non-volatile memory for expanded feature support
- WPC 1.2.4 compatible
- Delivers up to 30W as a receiver
- WattShare<sup>TM</sup> TRx mode with up to 5W Tx capability
- Embedded 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processor
- Reliable over voltage clamping
- Proprietary Rx-to-Tx modulation/demodulation for two-way communication
- High-performance LDO
- Tx-to-Rx (backchannel) communication
- Supports proprietary mode magnetic induction wireless power solutions
- Supports I2C 400kHz standard interface and GPIOs
- Package: 6 × 9 ball array, 2.82 × 4.22 × 0.50 mm, 53-WLCSP with 0.40mm ball pitch

# **Typical Applications Schematic**



# Contents

| 1. | Pin / | Assignme    | nts                                                                        | 4  |
|----|-------|-------------|----------------------------------------------------------------------------|----|
| 2. | Pin [ | Descriptic  | )ns                                                                        | 5  |
| 3. | Abso  | olute Max   | imum Ratings                                                               | 7  |
| 4. | Ther  | rmal Char   | racteristics                                                               | 7  |
| 5. | Elec  | trical Cha  | aracteristics Table                                                        | 8  |
| 6. | Wire  | eless Pow   | er Charging System                                                         | 11 |
| 7. | Theo  | ory of Ope  | eration                                                                    | 12 |
|    | 7.1   | Overvie     | W                                                                          | 13 |
|    | 7.2   | WPC M       | ode Characteristics                                                        | 13 |
|    |       | 7.2.1       | Startup                                                                    | 13 |
|    |       | 7.2.2       | Power Transfer                                                             | 13 |
|    |       | 7.2.3       | Advanced Foreign Object Detection (FOD) WPC MODE                           | 13 |
|    |       | 7.2.4       | Status/Interrupt Output                                                    | 14 |
|    |       | 7.2.5       | WPC Modulation/Communication                                               | 14 |
|    |       | 7.2.6       | Bit Encoding Scheme                                                        | 15 |
|    |       | 7.2.7       | System Feedback Control                                                    | 15 |
|    |       | 7.2.8       | Selection                                                                  | 16 |
|    |       | 7.2.9       | Ping                                                                       | 16 |
|    |       | 7.2.10      | Identification and Configuration (ID and Config)                           | 17 |
|    |       | 7.2.11      | Negotiation                                                                | 17 |
|    |       | 7.2.12      | Calibration                                                                | 17 |
|    |       | 7.2.13      | Power Transfer                                                             | 17 |
|    |       | 7.2.14      | Renegotiation                                                              | 17 |
|    |       | 7.2.15      | End of Power Transfer (EPT)                                                | 17 |
|    | 7.3   | Rx Mod      | e Functions                                                                | 17 |
|    |       | 7.3.1       | Status and Interrupt Indicators                                            | 17 |
|    |       | 7.3.2       | Multiple-Time Programming Memory                                           | 17 |
|    |       | 7.3.3       | Synchronous Rectifier                                                      | 18 |
|    |       | 7.3.4       | Rectifier and VRECT Level                                                  | 18 |
|    |       | 7.3.5       | Over-voltage Protection                                                    | 18 |
|    |       | 7.3.6       | Over Current Protection, Over Temperature Protection, and Thermal Shutdown | 18 |
|    |       | 7.3.7       | Enable Input                                                               | 18 |
|    |       | 7.3.8       | LDO Regulators                                                             | 18 |
|    | 7.4   | Tx Mode     | e                                                                          | 19 |
| 8. | Appl  | lications I | nformation                                                                 | 19 |
|    | 8.1   | Externa     | I Components                                                               | 19 |
|    | 8.2   | Rx Wire     | less Power Coil                                                            | 19 |
|    | 8.3   | Resona      | nce Capacitors                                                             | 19 |

|     | 8.4   | Input Capacitor (VRECT Capacitors) | 20  |
|-----|-------|------------------------------------|-----|
|     | 8.5   | Output Capacitor (VOUT Capacitors) | 20  |
|     | 8.6   | LDO1P8 Capacitor                   | 20  |
|     | 8.7   | LDO5P0 Capacitor                   | .20 |
|     | 8.8   | PCLAMP Connection                  | 20  |
|     | 8.9   | Transient Voltage Suppressors      | 20  |
|     | 8.10  | XY Alignment                       | 21  |
|     | 8.11  | Applications Schematics            | 22  |
|     | 8.12  | PCB Layout Considerations          | 23  |
|     | 8.13  | Special Notesage Outline Drawings  | 23  |
| 9.  | Pack  | age Outline Drawings               | 23  |
| 10. | Mark  | ing Diagram                        | 23  |
| 11. | Orde  | ring Information                   | 24  |
| 12. | Revis | ring Information                   | .24 |
|     |       |                                    |     |

# List of Figures

| Figure 1.  | Pin Assignments                                        | 4   |
|------------|--------------------------------------------------------|-----|
| Figure 2.  | Block Diagram of WPC System                            | .11 |
| Figure 3.  | Internal Block Diagram                                 | .12 |
| Figure 4.  | Rx Modulation Components                               | .14 |
| Figure 5.  | Communication Packet Structure                         | .14 |
| Figure 6.  | Bit Encoding Scheme                                    | .15 |
| Figure 7.  | Byte Encoding Scheme                                   | .15 |
| Figure 8.  | WPC System Feedback Control                            | .16 |
| Figure 9.  | Tx DEMOD Filter and AC Coupling                        | .19 |
| Figure 10. | Typical XY Align Coil Schematic Level Connection Guide | .21 |
| Figure 11. | Typical TRx Applications Schematic                     | .22 |

# **List of Tables**

| Table 1. | Pin Descriptions                                    | 5  |
|----------|-----------------------------------------------------|----|
| Table 2. | Absolute Maximum Ratings                            | 7  |
| Table 3. | Thermal Characteristics <sup>[a][b][c][d]</sup>     | 7  |
| Table 4. | Device Characteristics                              | 8  |
| Table 5. | Transient Voltage Suppressors (TVS) Recommendations | 21 |

## 1. Pin Assignments

#### Figure 1. Pin Assignments



IDTP9415 CSP-53 (Ball View)



IDTP9415 CSP-53 (Top View)

# 2. Pin Descriptions

### Table 1. Pin Descriptions

| Pin Number            | Name       | Туре | Description                                                                                                                                                                                    |
|-----------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1                    | COM1       | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC1 to COM1.                                                                                                                  |
| A2                    | GP1        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| A3                    | OD0        | I/O  | Clock for I2C Serial Interface with AP (SCL). Connect a pull-up resistor to the system I/O supply.                                                                                             |
| A4                    | OD3        | I/O  | General Purpose Open Drain I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                    |
| A5                    | GP4        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| A6                    | COM2       | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC2 to COM2.                                                                                                                  |
| B1                    | СМА        | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC1 to CMA.                                                                                                                   |
| B2                    | GP0        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| B3                    | OD1        | I/O  | Data for I2C Serial Interface with AP (SDA). Connect a pull-up resistor to the system I/O supply.                                                                                              |
| B4                    | OD4        | I/O  | General Purpose Open Drain I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                    |
| B6                    | СМВ        | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC2 to CMB.                                                                                                                   |
| C3                    | OD2        | I/O  | General Purpose Open Drain I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                    |
| C4                    | ECLAMP_DRV | 0    | Push-Pull output driver for External Power Clamp FET gate control (Connect a resistor from Vrect to the external FET to GND). This pin can be floating if not used.                            |
| C5                    | GP2        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| D1                    | LDO5P0     | 0    | Internal 5V LDO for chip power only (always On when Vrect is powered). Connect a capacitor to ground.                                                                                          |
| D2                    | GP5        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| D3                    | PCLAMP     | I    | High voltage open drain input for linear clamping during OVP events. Connect a resistor from this pin to VRECT for > 5W operation. Short directly to VRECT for 5W or lower power applications. |
| D4                    | GP3        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| D5                    | GP6        | I/O  | General Purpose Push-Pull I/O, referenced to LDO1P8. This pin can be floating if not used.                                                                                                     |
| D6                    | LDO1P8     | 0    | 1.8V LDO for Internal Core (always on when Vrect is powered). Connect a capacitor to ground.                                                                                                   |
| E1, E2, E3,<br>E5, E6 | VOUT       | 0    | Main LDO output pin. Connect a capacitor to ground.                                                                                                                                            |

| Pin Number                               | Name  | Туре | Description                                                                                                                                                                                                               |
|------------------------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E4                                       | OUT_S | I    | Input current positive input when operating in Tx mode with external current sense resistor. If external current sense resistor is not used, connect this pin to VOUT pins.                                               |
| F1, F2, F3,<br>F4, F5, F6                | VRECT | 0    | Filter cap for the internal rectifier output. Connect a capacitor to ground.                                                                                                                                              |
| G1                                       | BST1  | 0    | Bootstrap capacitor for driving high side N-MOSFET of the internal rectifier. Connect a capacitor from AC1 to BST1.                                                                                                       |
| G2, H1, H2, H3                           | AC1   | I/O  | AC1 power input. Connect to RX LC tank (due to symmetry may connect to Rx coil or Resonance Capacitor).                                                                                                                   |
| G3                                       | nEN   | I    | Active-low enable pin. When it is pulled-up High by the AP GPIO, the rectifier will be set in Diode mode without ASK signal modulation.<br>While it is pulled-down Low, the rectifier can be set in any predefined modes. |
| G5, H4, H5, H6                           | AC2   | I/O  | AC2 power input. Connect to RX LC tank (due to symmetry may connect to Rx coil or Resonance Capacitor).                                                                                                                   |
| G4                                       | DEMOD | I    | Tx mode Communication Demodulator input. Connect to LC node via diode and DEMOD filter.                                                                                                                                   |
| G6                                       | BST2  | 0    | Bootstrap capacitor for driving the high side N-MOSFET of the internal rectifier. Connect a capacitor from AC2 to BST2.                                                                                                   |
| C1, C2, C6, J1,<br>J2, J3, J4, J5,<br>J6 | PGND  | GND  | Power Ground. All PGND pins must be connected together externally.                                                                                                                                                        |

[a] Note - 'I' = Input (Digital or Analog), 'O' = Output (Digital).

# 3. Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the P9415 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Table 2. Absolute Maximum Ratings

| Symbol/Pins                                   | Parameter                  | Minimum | Maximum      | Units |
|-----------------------------------------------|----------------------------|---------|--------------|-------|
| L                                             | Junction temperature       | -       | 150          | °C    |
| Ts                                            | Storage temperature        | -55     | 150          | °C    |
| НВМ                                           | ESD – Human Body Model     | -       | 2000         | V     |
| CDM                                           | ESD – Charged Device Model | -       | 500          | V     |
| CMA, CMB, COM1, COM2, PCLAMP, VRECT, AC1, AC2 | Maximum voltage            | -0.3    | 26.5         | V     |
| BST1, BST2                                    | Maximum voltage            | -0.3    | AC1+5, AC2+5 | V     |
| LDO1P8, GP0-GP6                               | Maximum voltage            | -0.3    | 2            | V     |
| LDO5P0, DEMOD, nEN, ECLAMP_DRV, OD0-OD4       | Maximum voltage            | -0.3    | 6            | V     |
| PGND                                          | Maximum voltage            | -0.3    | 0.3          | V     |
| VOUT                                          | Maximum voltage            | -0.3    | 21           | V     |
| CMA, CMB, COM1, COM2                          | Maximum RMS current        |         | 500          | mA    |
| AC1, AC2                                      | Maximum RMS current        |         | 2            | А     |
| VOUT Output Current                           | Maximum RMS current        |         | 1.9          | А     |

# 4. Thermal Characteristics

| Table 3. | Thermal Characteristics[a][b][c][d] |
|----------|-------------------------------------|
|          |                                     |

| Symbol | Parameter                                   | Value | Units |
|--------|---------------------------------------------|-------|-------|
| ALθ    | Theta JA. Junction to ambient.              | 45    | °C/W  |
| θ」Β    | Theta JB. Junction to board.                | 4.36  | °C/W  |
| θις    | Theta JC. Junction to case.                 | 0.2   | °C/W  |
| -      | Moisture Sensitivity Rating (Per J-STD-020) | MSL 1 | -     |

[a] The maximum power dissipation is  $P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$  where  $T_{J(MAX)}$  is 125°C. Exceeding the maximum allowable power dissipation will result in excessive die temperature, and the device will enter thermal shutdown.

[b] This thermal rating was calculated on JEDEC 51 standard 4-layer board with dimensions 3" x 4.5" in still air conditions.

[c] Actual thermal resistance is affected by PCB size, solder joint quality, layer count, copper thickness, air flow, altitude, and other unlisted variables.

[d] For the WLCSP (AWQ53) package, connecting 8 PGND balls and at least two other CSP balls (10 thermal balls total) to internal/external ground planes from top to bottom sides of the PCB is recommended for improving the overall thermal performance.

# 5. Electrical Characteristics Table

 $V_{RECT} = 5.5 V^{[a]}$ ,  $C_{LDO1P8_OUT} = C_{LDO5P0_OUT} = 2.2 \mu F$ ,  $C_{MLDO_VOUT} = 10 \mu F$ , nEN = 0V, unless otherwise noted.  $T_J = -5^{\circ}C$  to 125°C, Typical values are at 25°C.

| Symbol                                  | Description                                           | Conditions                                                                                     | Minimum | Typical | Maximum | Units |
|-----------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|---------|---------|---------|-------|
| VRECT and Under-voltage Loc             | k-out (Rx Mode)                                       |                                                                                                |         |         |         |       |
| VIN_VRECT_Rx <sup>[b][e]</sup>          | V <sub>RECT</sub> Input Operating<br>Voltage Range Rx |                                                                                                | 3.5     |         | 23.5    | V     |
| V <sub>UVLO_RISING_Rx</sub>             | UVLO Rising Rx                                        | Rising voltage on VRECT, no load                                                               |         | 2.55    | 2.8     | V     |
| Vuvlo_hys_rx                            | UVLO Hysteresis Rx                                    | Falling hysteresis voltage on<br>VRECT (LDO shutdown)                                          |         | 150     |         | mV    |
| Over-voltage Protection                 | ·                                                     | ·                                                                                              |         |         |         |       |
| Vovp                                    | Over-voltage Protection                               | OVP interrupt rising voltage<br>on VRECT (Default setting<br>24.7V)                            | 23.6    | 24.7    | 26.4    | V     |
| Vovp-hys                                | Over-voltage Hysteresis                               |                                                                                                |         | 1.5     |         | V     |
| VPCLAMP                                 | Pclamp Over-voltage<br>Protection                     | Pre-clamp OVP, rising<br>voltage on V <sub>RECT</sub>                                          |         | 23.4    |         | V     |
| Quiescent Current                       |                                                       |                                                                                                |         |         |         |       |
| IRECT-ACTIVE                            | IRECT Active Current                                  | No external load on VRECT,<br>LDO5P0, LDO1P8; Rectifier<br>not switching                       |         | 6       | 15      | mA    |
| LDO1P8 Drop Out Regulator               | (For Internal Usage Only) <sup>[f]</sup>              |                                                                                                |         |         |         |       |
| VLDO1P8 <sup>[f]</sup>                  | LDO1P8 output voltage                                 |                                                                                                | 1.62    | 1.8     | 1.98    | V     |
| ILDO1P8_LMT                             | Current Limit                                         |                                                                                                |         | 60      |         | mA    |
| $\Delta V_{LDO1P8\_OUT\_LINE}$          | Line Regulation                                       | $V_{\text{RECT}} = 3.5 \text{V} \text{ to } 23.5 \text{V},$<br>$I_{\text{OUT}} = 10 \text{mA}$ | -5      |         | +5      | %     |
| $\Delta V_{LDO1P8_OUT_LOAD}$            | Load Regulation                                       | I <sub>OUT</sub> = 1mA to 40mA                                                                 | -5      |         | +5      | %     |
| LDO5P0 <sup>[c]</sup> Drop Out Regulate | or (For Internal Use Only)                            |                                                                                                |         |         |         |       |
| VLDO5P0                                 | LDO5P0 Output voltage                                 |                                                                                                | 4.5     | 5       | 5.5     | V     |
| Main Low-Drop-Out Regulate              | or (VOUT)                                             |                                                                                                |         |         |         |       |
|                                         |                                                       | V <sub>RECT</sub> = 5.5V, I <sub>OUT</sub> = 1.33A                                             | 4.80    | 5       | 5.20    | V     |
|                                         |                                                       | V <sub>RECT</sub> = 9.5V, I <sub>OUT</sub> = 1.33A                                             | 8.80    | 9       | 9.20    | V     |
| V <sub>MLDO</sub>                       | Regulated Output Voltage<br>on VOUT                   | V <sub>RECT</sub> = 15.5V, I <sub>OUT</sub> = 1.33A                                            | 14.75   | 15      | 15.25   | V     |
|                                         |                                                       | V <sub>RECT</sub> = 19.5V, I <sub>OUT</sub> = 1.33A                                            | 18.70   | 19      | 19.30   | V     |
|                                         |                                                       | V <sub>RECT</sub> = 20.5V, I <sub>OUT</sub> = 1.33A                                            | 19.60   | 20      | 20.40   | V     |
| Vmldo_step                              | MLDO Output Voltage Step                              |                                                                                                |         | 100     |         | mV    |

| Symbol                            | Description                                          | Conditions                                                               | Minimum | Typical | Maximum | Units |
|-----------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|---------|---------|---------|-------|
| $\Delta V_{MLDO\_VOUT\_LINE}$     | Line Regulation                                      | VRECT = 5.5V to 20.5V,<br>V <sub>OUT</sub> = 5V, I <sub>OUT</sub> = 20mA |         | 10      | 100     | mV    |
| $\Delta V_{MLDO\_VOUT\_LOAD}$     | Load Regulation                                      | $I_{OUT} = 20$ mA to 1.33A,<br>$V_{OUT} = 5V$                            |         | 30      | 90      | mV    |
| lout_max                          | Maximum IOUT<br>Vout = 5V to 20V                     | $I_{\text{MLDO}_{\text{ILMT}}} = 1.9 A^{[d][h]}$                         | 1.6     |         |         | A     |
| FET RDSon                         |                                                      |                                                                          |         |         |         |       |
| Rdson_mldo                        | Main LDO                                             |                                                                          |         | 40      |         | mΩ    |
| Rdson_rect                        | Rectifier                                            |                                                                          |         | 50      |         | mΩ    |
| Rdson_cma/cmb/com1/com2           | Communication A/B/1/2                                |                                                                          |         | 1       |         | Ω     |
| Input Supplies and UVLO           | (Tx Mode, VIN_vout = 7.5V)                           |                                                                          |         |         | •       |       |
| VIN_VOUT_Tx <sup>[b][e]</sup>     | V <sub>OUT</sub> Input Operating<br>Voltage Range Tx |                                                                          | 4.5     | 7.5     | 12      | V     |
| VIN_UVLO_Tx                       | Under-Voltage Lockout Tx                             | V <sub>IN</sub> Rising, power into VOUT pin                              |         | 3.1     | 3.4     | V     |
| Analog to Digital Converte        | r                                                    |                                                                          | •       |         |         |       |
| Ν                                 | Resolution                                           |                                                                          |         | 12      |         | Bit   |
| fsample                           | Sampling Rate                                        |                                                                          |         | 67.5    |         | kSa/s |
| $V_{\text{IN},\text{FS}}{}^{[g]}$ | Full scale Input voltage                             |                                                                          |         | 2.1     |         | V     |
| Thermal Shutdown                  |                                                      |                                                                          |         |         |         |       |
| т                                 | Thermal shutdown                                     | Threshold Rising                                                         |         | 140     |         | ٥C    |
| T <sub>SD</sub>                   | mermai shuluown                                      | Threshold Falling                                                        |         | 130     |         | ٥C    |
| Enable Input nEN                  |                                                      |                                                                          | •       |         |         |       |
| V <sub>IH</sub>                   | Input Threshold High                                 |                                                                          | 1.6     |         |         | V     |
| VIL                               | Input Threshold Low                                  |                                                                          |         |         | 0.25    | V     |
| 1                                 | nEN Leakage Current                                  | $V_{nEN} = 0V$                                                           | -1      |         | 1       | μA    |
| nEN_LKG                           | nen Leakage Current                                  | V <sub>nEN</sub> = 5.0V                                                  |         | 2.5     |         | μA    |
| Open Drain Inputs/Outputs         | s (SCL, SDA, OD2, OD3, OD4)                          |                                                                          | •       |         |         |       |
| VIH                               | Input High Voltage                                   |                                                                          | 1.4     |         |         | V     |
| VIL                               | Input Low Voltage                                    |                                                                          |         |         | 0.5     | V     |
| Ilkg                              | Input Leakage Current                                | V = 0V and 5V; Digital or ADC input mode.                                | -1      |         | 1       | μA    |
| V <sub>OL</sub>                   | Output Low Voltage                                   | $I_{OL} = 8mA$                                                           |         |         | 0.36    | V     |
|                                   |                                                      |                                                                          |         |         |         |       |

| Symbol                                   | Description                                       | Conditions                                     | Minimum | Typical | Maximum | Units |
|------------------------------------------|---------------------------------------------------|------------------------------------------------|---------|---------|---------|-------|
| Push-Pull General Purpose                | nputs/Outputs (GP0, GP1, GP2                      | 2, GP3, GP4, GP5, GP6)                         | ·       |         |         |       |
| VIH                                      | Input High Voltage                                |                                                | 1.4     |         |         | V     |
| VIL                                      | Input Low Voltage                                 |                                                |         |         | 0.65    | V     |
| Ilkg                                     | Input Leakage Current                             | V = 0V and 1.8V; Digital or<br>ADC input mode  | -1.5    |         | 1.5     | μA    |
| Vон                                      | Output High Voltage                               | I <sub>OH</sub> = 8mA (for all combined GPIOs) | 1.44    |         |         | V     |
| V <sub>OL</sub>                          | Output Low Voltage                                | $I_{OL} = 8mA$ (for all combined GPIOs)        |         |         | 0.4     | V     |
| ECLAMP_DRV Output                        |                                                   |                                                |         |         |         |       |
| Voh                                      | Output High Voltage                               | I <sub>OH</sub> = 8 mA                         | 4.0     | 4.4     |         | V     |
| Vol                                      | Output Low Voltage                                | I <sub>OL</sub> = 8 mA                         |         | 0.6     |         | V     |
| SCL, SDA (I <sup>2</sup> C Interfaces SC | L (OD0), SDA (OD1)                                |                                                |         |         |         |       |
| f <sub>SCL</sub>                         | Clock Frequency                                   |                                                |         |         | 400     | kHz   |
| thd,sta                                  | Hold Time (Repeated) for<br>START Condition       |                                                | 0.6     |         |         | μs    |
| thd:dat                                  | Data Hold Time                                    |                                                | 0       |         |         | ns    |
| tlow                                     | Clock Low Period                                  |                                                | 1.3     |         |         | μs    |
| tнigh                                    | Clock High Period                                 |                                                | 0.6     |         |         | μs    |
| tsu:sta                                  | Set-up Time for Repeated START Condition          |                                                | 0.6     |         |         | μs    |
| tbuf                                     | Bus Free Time Between<br>STOP and START Condition |                                                | 1.3     |         |         | μs    |
| Св                                       | Capacitive Load for Each<br>Bus Line              |                                                |         | 150     |         | pF    |
| Cı                                       | SCL, SDA Input<br>Capacitance                     |                                                |         | 5       |         | pF    |

[a] V<sub>RECT</sub> may exceed 23.5V but the device EC table limits are not guaranteed under this condition.

[b] Input Voltage Operating Range is dependent upon the type of Transmitter Power Stage (full-bridge, half-bridge) and Transmitting Coil Inductance. WPC Specifications should be consulted for appropriate input voltage ranges by end product type.

- [c] Do not externally load. For internal biasing only.
- [d] Guaranteed by design and not subject to 100% production testing.
- [e] Full power transfer will not occur at the minimum IC operating specification.
- [f] LDO1P8 pin can only be loaded as shown in reference schematics.
- [g] Any open-drain GPIO pin (SCL, SDA, OD2, OD3, OD4) that is connected as an input to the ADC should stay below 2.1V to prevent saturation of the ADC, and any push-pull GPIO pin (GP0, GP1, GP2, GP3, GP4, GP5, GP6) connected to the ADC, the voltage must be ≤ LDO1P8 to avoid interference with the LDO1P8 power supply.
- [h] The test condition is up to 55°C.

# 6. Wireless Power Charging System

A wireless power charging system has a base station with one or more transmitters that make power available via DC-to-AC inverter(s), and transmit the power over a strongly-coupled inductor pair (magnetic induction) or over a loosely-coupled inductor pair (magnetic resonance) to a receiver in a mobile device. A WPC<sup>1</sup> system uses near field magnetic induction between coils and can be a free-positioning or magnetically-guided type of system.

In WPC systems, the amount of power transferred to the mobile device is controlled by the receiver. The receiver sends communication packets to the transmitter to increase power, decrease power, or maintain the power level. The bit rate for Rx-to-Tx communication link is 2kbps for WPC receivers and is amplitude modulated (ASK) on top of the power link that exists.

Figure 2. Block Diagram of WPC System



<sup>&</sup>lt;sup>1</sup> For the most current information, see the WPC specification at <u>http://www.wirelesspowerconsortium.com/</u>.

# 7. Theory of Operation

The P9415 is a highly-integrated wireless power receiver IC for mobile devices. The device can receive up to 30W wirelessly using near-field magnetic induction. The P9415 Rx will operate in WPC mode when the digital ping frequency is below 190 kHz from the transmitter.



#### Figure 3. Internal Block Diagram

## 7.1 Overview

The simplified internal block diagram of the P9415 is shown in Figure 3. External Rx coil(s) and CS capacitor(s) as shown in Figure 1 transfer energy wirelessly using the P9415 AC1 and AC2 pins to be full-wave-rectified (AC-to-DC).

The wireless power is stored on a capacitor(s) connected to VRECT. Until the voltage across the VRECT capacitor exceeds the UVLO threshold, the rectification is performed by the body diodes of the Synchronous Full Bridge Rectifier FETs. After the internal biasing circuit is enabled, the Driver and Control block operate the MOSFET switches of the rectifier in various modes to maintain reliable connections at optimal efficiency. An internal ADC monitors the voltage at VRECT and the load current, the P9415 sends instructions to the wireless power transmitter to increase or decrease the amount of power transferred or to terminate power transmission based on these readings. The voltage at the output of the P9415 Main Low-Drop-Out (LDO) regulator is programmed up to 20V using I2C commands. The internal temperature is continuously monitored to ensure proper operation.

The voltage at VRECT and the current through the rectifier are sampled periodically and digitized by the ADC. The digital equivalents of the voltage and current are supplied to the internal control logic, which decides whether the loading conditions on VRECT indicate that a change in the operating point is required. If the load is heavy enough to bring the voltage at VRECT below its target, the transmitter is instructed to move its frequency lower, closer to resonance. If the voltage at VRECT is higher than its target, the transmitter is instructed to increase its frequency. To maximize efficiency, the voltage at VRECT is programmed to decrease as the LDO's load current increases.

## 7.2 WPC Mode Characteristics

#### 7.2.1 Startup

When a mobile device containing the P9415 is placed on a WPC "Qi" charging pad, it responds to the transmitter's "ping" signal by rectifying the AC power from the transmitter and storing it on a capacitor connected to VRECT. During the "Ping" phase, once the rectifier provides voltage at the VRECT pin above the UVLO threshold, the digital section of the P9415 enables communication. The control loop of the P9415 adjusts the rectifier voltage by sending error packets to the transmitter before and after it enables the VOUT LDO.

The VOUT LDO is enabled when the power transfer mode is initiated and the voltage at VRECT, the output of the full-wave synchronous rectifier reaches the target voltage that includes headroom in addition to the LDO VOUT target voltage. For example, if the VOUT voltage target is 12V, the target VRECT voltage is VOUT + headroom, where headroom is a function of the output current.

#### 7.2.2 Power Transfer

Once the "identification and configuration" phase is completed and successful "negotiation and calibration" is made, then the transmitter initiates power transfer mode. The P9415 control circuit measures the rectifier voltage and sends error packets to the transmitter to adjust the rectifier voltage to the level required to maximize the efficiency of the main LDO linear regulator and to notify the Tx of the current Rectified Power Packet for Foreign Object Detection (FOD) to guarantee safe efficient power transfer. The P9415 is compatible with WPC (latest specification) and can use compatible Rx coils. Each receiver coil type has a unique inductance value. As such, a unique resonant capacitor ( $C_s$ ) is used for a given type of receiver coil.

#### 7.2.3 Advanced Foreign Object Detection (FOD) WPC MODE

When metallic objects are exposed to an alternating magnetic field, eddy currents cause such objects to heat up. Examples of parasitic metal objects are coins, keys, paperclips, etc. The amount of heating depends on the amplitude and frequency of the magnetic field coupled, as well as on the characteristics of the object such as its resistivity, size, and shape. In a wireless power transfer system, the heating manifests itself as a power loss, and therefore a reduced power transfer efficiency. Moreover, if no appropriate measures are taken, the heating could lead to unsafe situations if the objects reach high temperatures.

WPC power transmitters and receivers also need to compensate for the power loss due to parasitic metals intentionally designed into the final product: i.e., metals that are neither part of the power transmitter, nor of the power receiver, but which absorb power from magnetic field coupling during power transfer, such as Li-ion batteries, metallic cases, etc.

The P9415 uses advanced FOD techniques to detect foreign objects placed on or near the transmitter base station. The FOD algorithm includes values that are programmable through either the I<sup>2</sup>C interface or MTP (Multi-Time Programmable) bits. Programmability is necessary so that the FOD settings can be optimized to match the power transfer characteristics of each particular WPC system to include the power losses of the Tx and Rx coils, battery, shielding, and case materials under no load to full load conditions. The values are based on the comparison of the received power against a reference power curve so that any foreign object can be sensed when the received power is different than the expected system power.

The P9415 FOD values need to be tuned prior to production for WPC compliance using final production hardware and coils.

#### 7.2.4 Status/Interrupt Output

When the power transfer connection is established and stable, the VOUT LDO is enabled. GPOD and GPIO pins can be connected to the AP to perform status and interrupt commands.

#### 7.2.5 WPC Modulation/Communication

The P9415 operates in WPC using a single LC tank Rx coil and requires AC modulation capacitor connections for WPC communication. The LC tank also should be tuned to achieve maximum efficiency ( $C_{MA}$ ,  $C_{MB}$ ,  $C_{M1}$ ,  $C_{M2}$  connected to pins CMA, CMB COM1, COM2) in order to accomplish WPC modulation.

Figure 4. Rx Modulation Components



Receiver-to-transmitter communication is completed by modulating the load applied to the receiver's inductor. To the transmitter, this appears as an impedance change, which results in measurable variations of the transmitter's output waveform. Modulation is done with AC Modulation, using internal switches to connect external capacitors from AC1 and AC2 to ground.

The P9415 communicates with the base via communication packets or decodes messages sent by WPC Rx's. Each communication packet has the following structure:

#### Figure 5. Communication Packet Structure

| Preamble | Header | Message | Checksum |
|----------|--------|---------|----------|
|----------|--------|---------|----------|

According to the WPC specification, the power receiver communicates with the power transmitter using backscatter modulation. The load seen by the power transmitter's inductor is modulated on the receiver side to send packets. The power transmitter demodulates these signals as a modulation of coil current/voltage to decode and receive packets.

#### 7.2.6 Bit Encoding Scheme

As required by the WPC, the P9415 uses a differential bi-phase encoding scheme to modulate data bits onto the power signal. A clock frequency of 2kHz is used for this purpose. A logic ONE bit is encoded using two narrow transitions, whereas a logic ZERO bit is encoded using two wider transitions as shown below:

#### Figure 6. Bit Encoding Scheme



Each byte in the communication packet comprises 11 bits in an asynchronous serial format, as shown below:

#### Figure 7. Byte Encoding Scheme



Each byte has a start bit, 8 data bits, a parity bit, and a single stop bit.

#### 7.2.7 System Feedback Control

The P9415 is fully compatible with WPC (latest specification) and has all necessary circuitry to communicate with the base station or with a receiver via WPC communication packets. The overall WPC system behavior between the transmitter and receiver follows the state machine in Figure 8.





The P9415 goes through six phases: Selection, Ping, Identification & Configuration, Negotiation, Calibration, and Power Transfer.

#### 7.2.8 Selection

In this phase, the P9415 senses or delivers the wireless power and proceeds to the Ping state. It monitors the rectified voltage or DEMOD signal, and when the voltage is above the  $V_{UVLO\_rising}$  threshold, the P9415 prepares to communicate with the base station or enter power Ping mode.

#### 7.2.9 Ping

In this phase, the P9415 transmits a Signal Strength Packet as the first communication packet to instruct the base to keep the power signal ON (or the P9415 detects a Signal Strength Packet). After sending/receiving the Signal Strength Packet, the P9415 proceeds to the Identification and Configuration phase. If, instead, an End of Power Packet is sent or an invalid response is sent, then it remains in the Ping phase.

In this phase, the P9415 sends/expects the following packets:

- Signal Strength Packet
- End of Power Packet

#### 7.2.10 Identification and Configuration (ID and Config)

In this phase, the P9415 sends or expects the following packets:

- Identification Packet
- Configuration Packet

After the transmission of the Configuration Packet, the P9415 proceeds to the Negotiation phase.

#### 7.2.11 Negotiation

The Power Receiver negotiates with the Power Transmitter to fine-tune the Power Transfer Contract. For this purpose, the Power Receiver sends negotiation requests to the Power Transmitter, where the Power Transmitter can grant or deny.

#### 7.2.12 Calibration

The Power Receiver provides its Received Power back to the Power Transmitter.

#### 7.2.13 Power Transfer

In this phase, the P9415 controls the power transfer by means of the following Control Data Packets:

- Control Error Packets
- Rectified Power Packet
- End Power Transfer Packet

#### 7.2.14 Renegotiation

In this phase, the Power Receiver can make adjustments to the Power Transfer Contract, if required. If necessary, this phase can be aborted prematurely without changing the Power Transfer Contract.

#### 7.2.15 End of Power Transfer (EPT)

In the event of EPT, the device turns off the LDO only after the AP instructs the P9415 to continuously send End of Power (EPT) packets until the transmitter removes the power and the rectifier voltage on the receiver side drops below the UVLO threshold.

## 7.3 Rx Mode Functions

#### 7.3.1 Status and Interrupt Indicators

The P9415 has five General Purpose Open Drain (GPOD) pins and seven General Purpose Input Output (GPIO) pins. These GP pins can be configured to meet a wide variety of signaling and sensing requirements to meet end application requirements. The GPIO pins can be push-pull input/outputs, and the GPOD pins can be open-drain inputs/outputs. These digital pins are internally biased or referenced to one of the 1.8V and 5V voltage rail. The GPIO pins must not be directly connected to GND to avoid overcurrent conditions forced upon the output. Resistive pull-downs on the GPIO pins should be  $\geq 2 \text{ k}\Omega$ . When any of the GPOD or GPIO pins are used for analog voltage measurements using the internal ADC, the voltage should be limited to < 1.8 V in order to avoid saturating the ADC or forcing a voltage above the reference voltage rail.

#### 7.3.2 Multiple-Time Programming Memory

The P9415 includes MTP or "pseudo-flash" capability with re-programming up to 1000 times. This offers the advantage of re-programming during pre-production phase to optimize performance and/or re-programming for field upgrades when required. The device contains 24 KB of MTP memory. The MTP programming voltage range is based on the "On-the-Go" (OTG) specification of 5V power (±10%) applied to VRECT via the VOUT pin.

#### 7.3.3 Synchronous Rectifier

The efficiency of the full-bridge rectifier in the P9415 is increased by implementing it as a synchronous rectifier. The rectifier comprises four internally-driven switches that work in a full synchronous mode of operation when the load applied to VOUT is higher than the programmed threshold value. Below that threshold, the rectifier works in half-synchronous rectification mode. In half-synchronous rectification mode, only the low-side N-MOSFETs are driven and the high-side N-MOSFETs are forced into diode mode. At power-up, when the voltage is below the UVLO threshold, the rectifier works by using the body diodes associated with the NMOS transistors. The BST capacitors are used to provide power to drive the gates of high-side NMOS switches.

#### 7.3.4 Rectifier and VRECT Level

Once VRECT powers up to greater than UVLO, the full-bridge rectifier switches to half synchronous or full synchronous mode (depending on the loading conditions) to efficiently transfer energy from the transmitter to the load applied to VOUT. The control loop of the P9415 maintains the rectifier voltage between 5V and 23.5V, depending on the output current ( $I_{OUT}$ ) and the programmed output voltage. VRECT must not be directly loaded.

#### 7.3.5 Over-voltage Protection

In the event that the VRECT voltage increases above the OVP voltage set point, the control loop sends an interrupt to the appropriate system AP, initiates internal self-clamping, and sends error packets/frequency increment commands to the transmitter in an attempt to bring the rectifier voltage back to a safe operating voltage level while simultaneously clamping the incoming energy using internal clamping circuitry. The clamp is released when the VRECT voltage falls below the  $V_{OVP}$  hysteresis falling level. If the condition persists an End of Power request is made to the transmitter.

#### 7.3.6 Over Current Protection, Over Temperature Protection, and Thermal Shutdown

The P9415 uses over-current (OC) protection and over-temperature (OT) protection by sending an interrupt to the appropriate system AP. Thermal shutdown (TSD) is also supported with End Power Transfer packets sent by the P9415 to the transmitter.

The current limit level is set by firmware, and is dependent upon the maximum output current needed. If the MLDO output current exceeds the programmed current limit then an OC condition exists and an interrupt is sent to the AP. The MLDO will attempt to limit the output current to the over-current setpoint by reducing the output voltage proportionally to the amount of current being consumed above the OCP limit. Operating the P9415 in OCP mode will cause VOUT to decrease, which will create a voltage difference between Vrect and VOUT and the device temperature will increase.

The internal device temperature is monitored, and the P9415 reports an over-temperature condition interrupt to the AP if the temperature exceeds 130°C typically (Internally fixed level). The P9415 will generate another interrupt when the temperature falls below approximately 130°C. If the temperature exceeds 140°C typically, a thermal shutdown condition exists and the receiver will start sending "End Power Transfer" packets with an "over-temperature condition" code until the transmitter removes the power. Power will resume when the transmitter reapplies the ping and the process will repeat.

#### 7.3.7 Enable Input

The P9415 can be disabled by applying a logic high to the nEN pin. When the nEN pin is pulled high, the device is suspended and placed in low current (sleep) mode. If pulled low, the device is active. The P9415 should not be disabled at any time during power transfer. In order to utilize the /EN pin function, wireless power should be terminated via and EPT command, then once power is removed, /EN high may be asserted.

#### 7.3.8 LDO Regulators

The P9415 has three LDOs. The Main LDO (VOUT pin) is programmable from 5V to 20V and LDO5P0 are powered by VRECT. LDO1P8 is powered by LDO5P0. Both LDO5P0 and LDO1P8 are used for supplying power to internal low voltage blocks. The LDOs must have local ceramic bypass capacitors placed near the P9415.

## 7.4 Tx Mode

Power is transmitted using the VOUT pins as the input; this is the same node as the Rx output when in WPC Rx Mode (mobile device). In Tx Mode (base station), the Rx is now the Tx and sends instructions that are filtered using the DEMOD filter shown in Figure 9, and decoded internally using a dithered PWM controller for high resolution voltage modulation decoding. Based on the received packet, the P9415 will adjust the operating frequency to match the transmitted power level to the required receiver power level for reliable and efficient wireless power transfer.

#### Figure 9. Tx DEMOD Filter and AC Coupling

TX Demodulation Components



# 8. Applications Information

## 8.1 External Components

The P9415 requires a minimum number of external components for proper operation. See Figure 11 and Table 5 of this document, and AN-998 Determining critical component values for Wireless Power Receivers.

## 8.2 Rx Wireless Power Coil

The Rx coil is dependent on customer requirements and most are custom designs. IDT recommends the following measured values for Rx-only coils:

- Ls = 8 to 10μH
- DCR = < 0.3Ω</li>
- ACR = < 0.4Ω</li>

## 8.3 Resonance Capacitors

The series resonance capacitors (C32, C33, C34, C36, and C37) are critical components and must be chosen carefully. All current that flows to the load flows through these components plus any current lost in the rectifier AC to DC conversion. The recommended capacitor is the 100nF Murata (GRM155C71H104KE19, X7S, 50V, or GRM155R61H104KE19, X5R, 50V), which have an ESR < 0.10hms at 100kHz. The GRM155C71H104KE19 capacitor is the best choice based on ESR value and DC bias effects. If another capacitor is chosen, inspecting the ESR vs. Frequency curve of the manufacturer's capacitor datasheet is necessary to compare ESR characteristics as well as the DC bias effects on the capacitor value. Adding an additional non-populated (NP) component placement (C37) is advised if additional capacitance is needed for a particular Rx coil.

## 8.4 Input Capacitor (VRECT Capacitors)

The LDO input capacitors (VRECT capacitors) should be located as close as possible to the VRECT pins and ground (PGND). Ceramic capacitors are recommended for their low ESR and small profile.

## 8.5 Output Capacitor (VOUT Capacitors)

The output capacitor connection to the ground pins (PGND) should be made as short as practical for maximum device performance. Because the LDO is designed to function with very low ESR capacitors, a ceramic capacitor is recommended for best performance. For better transient response, the total amount of output capacitance should be increased to meet the output voltage variation target of the application (VRECT capacitance might need to be increased as well).

## 8.6 LDO1P8 Capacitor

The P9415 has an internal LDO regulator that must have at least a 1 $\mu$ F to 2.2 $\mu$ F capacitor connected from the LDO1P8 pin to PGND. This capacitor should be as close as possible to the LDO1P8 pin with a close GND connection. A 0.1 $\mu$ F capacitor in a 0201 or 0402 size package can be added for improved high-frequency decoupling of the LDO1P8 power rail because this voltage powers the internal ARM Cortex-M0 processor.

## 8.7 LDO5P0 Capacitor

The P9415 has an internal LDO regulator that must have at least a  $1\mu$ F to  $2.2\mu$ F capacitor connected from the LDO5P0 pin to PGND. This capacitor should be as close as possible to the LDO5P0 pin with a close PGND connection. A  $0.1\mu$ F capacitor in a 0201 or 0402 size package can be added for improved high frequency decoupling of the LDO5P0 power rail because this voltage powers the internal ADC and UVLO circuits.

For additional power savings at higher input voltages, an external 5V supply should be connected to supply power to the P9415 via the LDO5P0 pin. The applied voltage to this pin must be > LDO5P0 regular output voltage in order to power the low-voltage circuitry from the external 5V supply, the external 5V supply should be between 5.2V to 5.5V.

## 8.8 PCLAMP Connection

The P9415 has an internal automatic DC clamping feature to protect the device from events that cause high voltages to occur on the AC or DC side of the rectifier. The clamping engages by the VRECT connection to the PCLAMP pin. The VRECT node must be connected to the PCLAMP pin at all times during Rx mode operation. For greater than 5W operation, the VRECT node is connected to the PCLAMP pin using a 50 $\Omega$  to 100 $\Omega$  resistor with greater than 1/4W rating with 2.5x or greater over-power surge capability. For space constrained designs, the PCLAMP pin can be directly connected to the VRECT node for 5W or lower power operation.

In addition, there is an option for external FET and resistor clamping by use of the ECLAMP\_DRV pin. This out is synchronized with the internal PCLAMP signal and is capable of 5V drive level.

## 8.9 Transient Voltage Suppressors

The Transient Voltage Suppressor (TVS) is an active device that will direct high voltages from the input to ground, thus protecting the wireless power device or other downstream ICs from being exposed to high voltages.

Transient Voltage Suppressor diodes should be added to the design from the AC1 and AC2 nodes to GND or from AC1 to AC2. These components are useful to rapidly limit incoming ESD surges or situations when the TX incoming power exceeds the expected power and VRECT voltage rises above target and over Overvoltage Protection threshold in less than 10µs to aid in voltage limiting the incoming AC waveforms in conjunction with the PCLAMP power limiting circuitry.

A balance in Reverse Standoff Voltage (VRWM), Clamping Voltage (VCL), Break-down Voltage (VBR) relative to the expected Vrect operating voltage Vrect (be sure minimum VBR is less than maximum operating Vrect value and that VCL is less than Vrect Absolute maximum voltage) should be reached.

| V <sub>MLDO</sub> = 15V<br>CDS0D323-T18C | V <sub>MLDO</sub> = 20V<br>D20V0L1B2LP |
|------------------------------------------|----------------------------------------|
| VRWM = 18V maximum                       | VRWM = 20V maximum                     |
| VBR = 20V minimum at 5mA                 | VBR = 21V minimum at 1mA               |
| VCL = 29V maximum at 1A pp               | VCL = 30V maximum at 1A pp             |

Table 5. Transient Voltage Suppressors (TVS) Recommendations

## 8.10 XY Alignment

The P9415 has integrated XY alignment coil data receive circuitry that should be used to monitor XY alignment coils integrated with the WPC TRx coil. The XY alignment feature allows the device to sense its relative position to the Tx coil magnetic field center and enables FOD compensation to be applied based on the position of the Rx to increase spatial freedom. When used, the XY alignment coils should be connected to pins GP4 (X-alignment coil input) and GP5 (Y-alignment coil input).

Figure 10. Typical XY Align Coil Schematic Level Connection Guide



#### P9415 Datasheet

## 8.11 Applications Schematics





## 8.12 PCB Layout Considerations

For optimum device performance and lowest output noise, the following guidelines should be observed. Please contact IDT for Gerber files that contain the recommended board layout and application note AN1043 P9415 TRx Layout Guide.

An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers. Signal traces not related to the P9415 should be routed away from the IC as much as possible to avoid blocking thermal dissipation paths from the IC to the PCB. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device.

Layout and PCB design have a significant influence on the power dissipation capabilities of power management ICs because the surface mount packages used with these devices rely heavily on thermally conductive traces or pads to transfer heat away from the package. Appropriate PC layout techniques should be used to remove the heat due to device power dissipation.

The following general guidelines should be helpful with designing a board layout for lowest thermal resistance:

- 1. PC board traces with large cross-sectional areas remove more heat. For optimum results, use large-area PCB patterns with wide copper traces, placed on the P9415 side of the PCB.
- 2. In cases where maximum heat dissipation is required, use double-sided copper planes connected with multiple vias.
- 3. Thermal vias are needed to provide a thermal path to inner and/or bottom layers of the PCB to remove the heat generated by device power dissipation.

## 8.13 Special Notes

Package assembly:

- Unopened Dry Packaged Parts have a one-year shelf life.
- The HIC indicator card for newly-opened Dry Packaged Parts should be checked. If there is any moisture content, the parts must be baked for a minimum of 8 hours at 125°C within 24 hours of the assembly reflow process.

# 9. Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

www.idt.com/document/psc/awq53-package-outline-drawing-2820-x-4220-x-0500-mm-body-040mm-pitch-dsbga

# 10. Marking Diagram

# **11. Ordering Information**

| Orderable Part Number | Package                                                             | MSL Rating | Shipping<br>Packaging | Ambient<br>Temperature | Firmware <sup>[a]</sup> |
|-----------------------|---------------------------------------------------------------------|------------|-----------------------|------------------------|-------------------------|
| P9415-0AWQI8          | AWQ53 WLCSP-53 2.82 $\times$ 4.22 $\times$ 0.50 mm with 0.4mm pitch | MSL 1      | Tape and Reel         | -40° to +85°C          | Blank                   |
| P9415-1AWQI8          | AWQ53 WLCSP-53 $2.82 \times 4.22 \times 0.50$ mm with 0.4mm pitch   | MSL 1      | Tape and Reel         | -40° to +85°C          | Core FW                 |

[a] This field is a custom value that is specific to each customer application. Please contact your local sales team for your particular value for this field.

# 12. Revision History

| Revision Date                    | Description of Change                                                                                                                                                                                                                                                                                                            |  |  |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| December 19, 2019                | <ul> <li>Added ordering information for chip with core firmware</li> <li>Added spec to the EC table for VOUT = 20V</li> <li>Updated some of the EC table min/typ/max values based on final characterization data</li> <li>Removed duplicate I2C pin VIH/VOL/Leakage spec (since it's covered with other OD pin specs)</li> </ul> |  |  |
| November 1, 2019                 | <ul> <li>Increased the maximum ratings for CMA, CMB, COM1, COM2, PCLAMP, VRECT, AC1, and AC2 in Table 2</li> <li>Updated the electrical characteristics for V<sub>IN_VRECT_Rx</sub>, V<sub>OVP</sub>, and V<sub>PCLAMP</sub> in Table 4</li> </ul>                                                                               |  |  |
| October 9, 2019 Initial release. |                                                                                                                                                                                                                                                                                                                                  |  |  |



| DATE |         |       | REVISIONS                             |        |
|------|---------|-------|---------------------------------------|--------|
|      | CREATED | REV   | DESCRIPTION                           | AUTHOR |
|      | 4/3/19  | 00    | INITIAL RELEASE                       | JH     |
|      | 5/7/19  | 01    | CHANGE CODE AZQ53 TO AWQ53            | JH     |
|      |         | NOTE: | REFER TO AGILE FOR OFFICIAL RELEASE D | DATE   |



RECOMMENDED LAND PATTERN DIMENSION



- NOTE: 1. ALL DIMENSIONS ARE IN MM, ANGLES IN DEGREES. 2. TOP DOWN VIEW, AS VIEW ON PCB. 3. NSMD LAND PATTERN ASSUMED. 4. LAND PATTERN RECOMMENDATION AS PER IDT DSBGA APPLICATION NOTE.

| TOLERANCES<br>UNLESS SPECIFIED<br>DECIMAL ANGULAR<br>XX± ±<br>XXX±<br>XXX± | 6024 Silver Creek Vo<br>Son Jose. CA 95138<br>PHONE: (408) 727-61<br>FAX: (408) 492-8674    | 16        |
|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------|
|                                                                            | TITLE AWQ53 Package Outline Drawing<br>2.820 x 4.220 x 0.500 mm Body,<br>0.40mm Pitch DSBGA |           |
|                                                                            | size drawing no.<br>C PSC-4798                                                              | rev<br>01 |
|                                                                            | DO NOT SCALE DRAWING SHEET 2                                                                | OF 2      |



| DATE    |       | REVISIONS                             |        |
|---------|-------|---------------------------------------|--------|
| CREATED | REV   | DESCRIPTION                           | AUTHOR |
| 4/3/19  | 00    | INITIAL RELEASE                       | JH     |
| 5/7/19  | 01    | CHANGE CODE AZQ53 TO AWQ53            | JH     |
|         | NOTE: | REFER TO AGILE FOR OFFICIAL RELEASE [ | DATE   |



RECOMMENDED LAND PATTERN DIMENSION

- NOTE: 1. ALL DIMENSIONS ARE IN MM, ANGLES IN DEGREES. 2. TOP DOWN VIEW, AS VIEW ON PCB. 3. NSMD LAND PATTERN ASSUMED.

- 4. LAND PATTERN RECOMMENDATION AS PER IDT DSBGA APPLICATION NOTE.

| OLERANCES<br>NLESS SPECIFIED<br>ECIMAL ANGULAR<br>X± ±<br>XX±<br>XX±                     | 6024 Silver Creek V<br>San Jose, CA 95138<br>PHONE: (408) 727-6<br>FAX: (408) 492-867 | 116       |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------|
| TITLE AWQ53 Package Outline Drawing<br>2.820 x 4.220 x 0.500 mm Bo<br>0.40mm Pitch DSBGA |                                                                                       |           |
|                                                                                          | SIZE DRAWING No.<br>C PSC-4798                                                        | rev<br>01 |
|                                                                                          | DO NOT SCALE DRAWING SHEET 2                                                          | 2 OF 2    |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/