

# Intel StrataFlash<sup>®</sup> Embedded Memory (P30)

1-Gbit P30 Family

## **Datasheet**

## **Product Features**

#### High performance

- 85/88 ns initial access
- 40 MHz with zero wait states, 20 ns clock-todata output synchronous-burst read mode
- 25 ns asynchronous-page read mode
- 4-, 8-, 16-, and continuous-word burst mode
- Buffered Enhanced Factory Programming (BEFP) at 5 μs/byte (Typ)
- 1.8 V buffered programming at 7 μs/byte (Typ)

#### Architecture

- Multi-Level Cell Technology: Highest Density at Lowest Cost
- Asymmetrically-blocked architecture
- Four 32-KByte parameter blocks: top or bottom configuration
- 128-KByte main blocks

#### ■ Voltage and Power

- $-V_{CC}$  (core) voltage: 1.7 V 2.0 V
- V<sub>CCO</sub> (I/O) voltage: 1.7 V 3.6 V
- Standby current: 55 μA (Typ) for 256-Mbit
- 4-Word synchronous read current: 13 mA (Typ) at 40 MHz

#### Quality and Reliability

- Operating temperature: -40 °C to +85 °C
- 1-Gbit in SCSP is -30 °C to +85 °C
- Minimum 100,000 erase cycles per block
- ETOX<sup>TM</sup> VIII process technology (130 nm)

#### Security

- One-Time Programmable Registers:
  - 64 unique factory device identifier bits
  - 64 user-programmable OTP bits
  - Additional 2048 user-programmable OTP bits
- Selectable OTP Space in Main Array:
- 4x32KB parameter blocks + 3x128KB main blocks (top or bottom configuration)
- Absolute write protection:  $V_{PP} = V_{SS}$
- Power-transition erase/program lockout
- Individual zero-latency block locking
- Individual block lock-down

#### Software

- 20 μs (Typ) program suspend
- 20 μs (Typ) erase suspend
- Intel<sup>®</sup> Flash Data Integrator optimized
- Basic Command Set and Extended Command Set compatible
- Common Flash Interface capable

#### Density and Packaging

- 64/128/256-Mbit densities in 56-Lead TSOP package
- 64/128/256/512-Mbit densities in 64-Ball Intel® Easy BGA package
- 64/128/256/512-Mbit and 1-Gbit densities in Intel® QUAD+ SCSP
- 16-bit wide data bus

The Intel StrataFlash® Embedded Memory (P30) product is the latest generation of Intel StrataFlash® memory devices. Offered in 64-Mbit up through 1-Gbit densities, the P30 device brings reliable, two-bit-per-cell storage technology to the embedded flash market segment. Benefits include more density in less space, high-speed interface, lowest cost-per-bit NOR device, and support for code and data storage. Features include high-performance synchronous-burst read mode, fast asynchronous access times, low power, flexible security options, and three industry standard package choices.

The P30 product family is manufactured using Intel<sup>®</sup> 130 nm ETOX<sup>TM</sup> VIII process technology.

Order Number: 306666, Revision: 001 April 2005



www.DataSheet411.com

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information.

StrataFlash® Embedded Memory (P30) Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at <a href="http://www.intel.com">http://www.intel.com</a>.

Copyright © 2005, Intel Corporation

\* Other names and brands may be claimed as the property of others.



# **Contents**

| 1.0 | Intro                           | oduction                                                                                                            | 7                    |
|-----|---------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|
|     | 1.1<br>1.2<br>1.3               | Nomenclature Acronyms Conventions                                                                                   | 7                    |
| 2.0 | Fun                             | ectional Overview                                                                                                   |                      |
| 3.0 | Pac                             | kage Information                                                                                                    | 10                   |
|     | 3.1<br>3.2<br>3.3               | 56-Lead TSOP Package64-Ball Easy BGA PackageQUAD+ SCSP Packages                                                     | 12                   |
| 4.0 | Ball                            | lout and Signal Descriptions                                                                                        | 17                   |
|     | 4.1<br>4.2<br>4.3<br>4.4        | Signal BalloutSignal DescriptionsSCSP Configurations                                                                | 20                   |
| 5.0 | Max                             | kimum Ratings and Operating Conditions                                                                              | 29                   |
|     | 5.1<br>5.2                      | Absolute Maximum Ratings Operating Conditions                                                                       |                      |
| 6.0 | Elec                            | ctrical Specifications                                                                                              | 31                   |
|     | 6.1<br>6.2                      | DC Current CharacteristicsDC Voltage Characteristics                                                                |                      |
| 7.0 | AC                              | Characteristics                                                                                                     | 33                   |
|     | 7.1<br>7.2<br>7.3<br>7.4<br>7.5 | AC Test Conditions  Capacitance  AC Read Specifications  AC Write Specifications  Program and Erase Characteristics | 34<br>35             |
| 8.0 | Pow                             | ver and Reset Specifications                                                                                        | 46                   |
|     | 8.1<br>8.2<br>8.3               | Power Up and Down                                                                                                   | 46                   |
| 9.0 | Dev                             | rice Operations                                                                                                     | 48                   |
|     | 9.1                             | Bus Operations 9.1.1 Reads 9.1.2 Writes 9.1.3 Output Disable 9.1.4 Standby 9.1.5 Reset Device Commands              | 48<br>49<br>49<br>49 |
|     | 9.3                             | Command Definitions                                                                                                 |                      |

## 1-Gbit P30 Family



| 10.0 | Read                         | d Operations                                               | . 53                       |
|------|------------------------------|------------------------------------------------------------|----------------------------|
|      | 10.1<br>10.2                 | Asynchronous Page-Mode Read                                | 53<br>54<br>55<br>55<br>57 |
|      |                              | 10.3.6 Burst Sequence                                      | 59<br>59<br>59             |
| 11.0 | Prog                         | ramming Operations                                         | 61                         |
|      | 11.1<br>11.2<br>11.3         | Word Programming                                           | 62<br>63<br>64<br>64       |
|      | 11.4<br>11.5<br>11.6         | Program Suspend                                            | . 65<br>. 66               |
| 12.0 | Eras                         | e Operations                                               | . 67                       |
|      | 12.1<br>12.2<br>12.3<br>12.4 | Block Erase  Erase Suspend  Erase Resume  Erase Protection | . 67<br>. 68               |
| 13.0 | Secu                         | ırity Modes                                                | 69                         |
|      | 13.1                         | Block Locking                                              | 69<br>69<br>69             |
|      | 13.2<br>13.3                 | Selectable One-Time Programmable Blocks                    | 71<br>72<br>73<br>73       |
| 14.0 | Spec                         | cial Read States                                           | 75                         |
|      | 14.1                         | Read Status Register.                                      |                            |
|      | 14.2                         | 14.1.1 Clear Status Register                               |                            |

## 1-Gbit P30 Family



| 14.3     | CFI | Query                                      | 77              |
|----------|-----|--------------------------------------------|-----------------|
| Appendix | Α   | Write State Machine                        | 78              |
| Appendix | В   | Flowcharts                                 | 8               |
| Appendix | С   | Common Flash Interface                     | 93              |
| Appendix | D   | Additional Information                     | 100             |
| Appendix | Ε   | Ordering Information for Discrete Products | 10 <sup>-</sup> |
| Appendix | F   | Ordering Information for SCSP Products     | 102             |

ww.DataSheet4U.cor



# **Revision History**

| Revision Date | Revision | Description     |
|---------------|----------|-----------------|
| April 2005    | -001     | Initial Release |

www.DataSheet4II.com



## 1.0 Introduction

This document provides information about the Intel StrataFlash® Embedded Memory (P30) device and describes its features, operation, and specifications.

#### 1.1 Nomenclature

vw.DataSheet4U.com

 1.8 V:
  $V_{CC}$  (core) voltage range of 1.7 V – 2.0 V

 3.0 V:
  $V_{CCQ}$  (I/O) voltage range of 1.7 V – 3.6 V

 9.0 V:
  $V_{PP}$  voltage range of 8.5 V – 9.5 V

**Block:** A group of bits, bytes,1-Gbit P30 Family or words within the

flash memory array that erase simultaneously when the Erase command is issued to the device. The 1-Gbit P30 Family has

two block sizes: 32-KByte and 128-KByte.

**Main block:** An array block that is usually used to store code and/or data.

Main blocks are larger than parameter blocks.

Parameter block: An array block that is usually used to store frequently changing

data or small system parameters that traditionally would be

stored in EEPROM.

**Top parameter device :** A device with its parameter blocks located at the highest

physical address of its memory map.

**Bottom parameter device :** A device with its parameter blocks located at the lowest

physical address of its memory map.

# 1.2 Acronyms

**BEFP:** Buffer Enhanced Factory Programming

CUI: Command User Interface

MLC: Multi-Level Cell

OTP: One-Time Programmable
PLR: Protection Lock Register

**PR:** Protection Register

**RCR:** Read Configuration Register

#### 1-Gbit P30 Family



**RFU:** Reserved for Future Use

**SR:** Status Register

WSM: Write State Machine

## 1.3 Conventions

vw.DataSheet4U.com

VCC: Signal or voltage connection

**V**<sub>CC</sub>: Signal or voltage level

**0x:** Hexadecimal number prefix

**0b:** Binary number prefix

**SR[4]:** Denotes an individual register bit.

A[15:0]: Denotes a group of similarly named signals, such as address

or data bus.

**A5:** Denotes one element of a signal group membership, such as

an individual address bit.

Bit: Binary unit
Byte: Eight bits

Word: Two bytes, or sixteen bits

 Kbit:
 1024 bits

 KByte:
 1024 bytes

 KWord:
 1024 words

 Mbit:
 1,048,576 bits

 MByte:
 1,048,576 bytes

 MWord:
 1,048,576 words



## 2.0 Functional Overview

This section provides an overview of the features and capabilities of the 1-Gbit P30 Family device.

The P30 family provides density upgrades from 64-Mbit through 1-Gbit. This family of devices provides high performance at low voltage on a 16-bit data bus. Individually erasable memory blocks are sized for optimum code and data storage.

Upon initial power up or return from reset, the device defaults to asynchronous page-mode read. Configuring the Read Configuration Register enables synchronous burst-mode reads. In synchronous burst mode, output data is synchronized with a user-supplied clock signal. A WAIT signal provides an easy CPU-to-flash memory synchronization.

In addition to the enhanced architecture and interface, the device incorporates technology that enables fast factory program and erase operations. Designed for low-voltage systems, the 1-Gbit P30 Family supports read operations with  $V_{CC}$  at 1.8 V, and erase and program operations with  $V_{PP}$  at 1.8 V or 9.0 V. Buffered Enhanced Factory Programming (BEFP) provides the fastest flash array programming performance with  $V_{PP}$  at 9.0 V, which increases factory throughput. With  $V_{PP}$  at 1.8 V, VCC and VPP can be tied together for a simple, ultra low power design. In addition to voltage flexibility, a dedicated VPP connection provides complete data protection when  $V_{PP} \leq V_{PPLK}$ .

A Command User Interface (CUI) is the interface between the system processor and all internal operations of the device. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase and program. A Status Register indicates erase or program completion and any errors that may have occurred.

An industry-standard command sequence invokes program and erase automation. Each erase operation erases one block. The Erase Suspend feature allows system software to pause an erase cycle to read or program data in another block. Program Suspend allows system software to pause programming to read other locations. Data is programmed in word increments (16 bits).

The 1-Gbit P30 Family's protection register allows unique flash device identification that can be used to increase system security. The individual Block Lock feature provides zero-latency block locking and unlocking. In addition, the P30 device also has four pre-defined spaces in the main array that can be configured as One-Time Programmable (OTP).

/ww.DataSheet4U.com



# 3.0 Package Information

# 3.1 56-Lead TSOP Package

Figure 1. TSOP Mechanical Specifications



Table 1. TSOP Package Dimensions (Sheet 1 of 2)

| Product Information    | Curre          |        | Millimeters | 5      | Inches |        |       |
|------------------------|----------------|--------|-------------|--------|--------|--------|-------|
| Product information    | Sym            | Min    | Nom         | Max    | Min    | Nom    | Max   |
| Package Height         | Α              | -      | -           | 1.200  | -      | -      | 0.047 |
| Standoff               | A <sub>1</sub> | 0.050  | -           | -      | 0.002  | -      | -     |
| Package Body Thickness | A <sub>2</sub> | 0.965  | 0.995       | 1.025  | 0.038  | 0.039  | 0.040 |
| Lead Width             | b              | 0.100  | 0.150       | 0.200  | 0.004  | 0.006  | 0.008 |
| Lead Thickness         | С              | 0.100  | 0.150       | 0.200  | 0.004  | 0.006  | 0.008 |
| Package Body Length    | D <sub>1</sub> | 18.200 | 18.400      | 18.600 | 0.717  | 0.724  | 0.732 |
| Package Body Width     | E              | 13.800 | 14.000      | 14.200 | 0.543  | 0.551  | 0.559 |
| Lead Pitch             | е              | -      | 0.500       | -      | -      | 0.0197 | -     |



## Table 1. TSOP Package Dimensions (Sheet 2 of 2)

| Product Information       | S   |        | Willimeters | 6      | Inches |       |       |  |
|---------------------------|-----|--------|-------------|--------|--------|-------|-------|--|
| Product information       | Sym | Min    | Nom         | Max    | Min    | Nom   | Max   |  |
| Terminal Dimension        | D   | 19.800 | 20.00       | 20.200 | 0.780  | 0.787 | 0.795 |  |
| Lead Tip Length           | L   | 0.500  | 0.600       | 0.700  | 0.020  | 0.024 | 0.028 |  |
| Lead Count                | N   | -      | 56          | -      | -      | 56    | -     |  |
| Lead Tip Angle            | Ø   | 0°     | 3°          | 5°     | 0°     | 3°    | 5°    |  |
| Seating Plane Coplanarity | Y   | -      | -           | 0.100  | -      | -     | 0.004 |  |
| Lead to Package Offset    | Z   | 0.150  | 0.250       | 0.350  | 0.006  | 0.010 | 0.014 |  |

/ww.DataSheet4U.com



## 3.2 64-Ball Easy BGA Package

Figure 2. Easy BGA Mechanical Specifications



Table 2. Easy BGA Package Dimensions

| Product Information                      | Combal | Millimeters |        |        |        | Inches |        |       |  |
|------------------------------------------|--------|-------------|--------|--------|--------|--------|--------|-------|--|
| Product information                      | Symbol | Min         | Nom    | Max    | Min    | Nom    | Max    | Notes |  |
| Package Height (64/128/256-Mbit)         | Α      | -           | -      | 1.200  | -      | -      | 0.0472 |       |  |
| Package Height (512-Mbit)                | Α      | -           | -      | 1.300  | -      | -      | 0.0512 |       |  |
| Ball Height (64/128/256-Mbit)            | A1     | 0.250       | -      | -      | 0.0098 | -      | -      |       |  |
| Ball Height (512-Mbit)                   | A1     | 0.240       | -      | -      | 0.0094 | -      | -      |       |  |
| Package Body Thickness (64/128/256-Mbit) | A2     | -           | 0.780  | -      | -      | 0.0307 | -      |       |  |
| Package Body Thickness (512-Mbit)        | A2     | -           | 0.910  | -      | -      | 0.0358 | -      |       |  |
| Ball (Lead) Width                        | b      | 0.330       | 0.430  | 0.530  | 0.0130 | 0.0169 | 0.0209 |       |  |
| Package Body Width                       | D      | 9.900       | 10.000 | 10.100 | 0.3898 | 0.3937 | 0.3976 | 1     |  |
| Package Body Length                      | E      | 12.900      | 13.000 | 13.100 | 0.5079 | 0.5118 | 0.5157 | 1     |  |
| Pitch                                    | [e]    | -           | 1.000  | -      | -      | 0.0394 | -      |       |  |
| Ball (Lead) Count                        | N      | -           | 64     | -      | -      | 64     | -      |       |  |
| Seating Plane Coplanarity                | Υ      | -           | -      | 0.100  | -      | -      | 0.0039 |       |  |
| Corner to Ball A1 Distance Along D       | S1     | 1.400       | 1.500  | 1.600  | 0.0551 | 0.0591 | 0.0630 | 1     |  |
| Corner to Ball A1 Distance Along E       | S2     | 2.900       | 3.000  | 3.100  | 0.1142 | 0.1181 | 0.1220 | 1     |  |

**Note:** Daisy Chain Evaluation Unit information is at Intel® Flash Memory Packaging Technology <a href="http://developer.intel.com/design/flash/packtech">http://developer.intel.com/design/flash/packtech</a>.



## 3.3 QUAD+ SCSP Packages

Figure 3. 64/128-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x10x1.2 mm)





Figure 4. 256-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x11x1.0 mm)



Note: Dimensions A1, A2, and b are preliminary

|                                    |        |        | Millimete | ers    |        | Inches |        |
|------------------------------------|--------|--------|-----------|--------|--------|--------|--------|
| Dimensions                         | Symbol | Min    | Nom       | Max    | Min    | Nom    | Max    |
| Package Height                     | Α      | -      | -         | 1.000  | -      | -      | 0.0394 |
| Ball Height                        | A1     | 0.117  | -         | -      | 0.0046 | -      | -      |
| Package Body Thickness             | A2     | -      | 0.740     | -      | -      | 0.0291 | -      |
| Ball (Lead) Width                  | b      | 0.300  | 0.350     | 0.400  | 0.0118 | 0.0138 | 0.0157 |
| Package Body Length                | D      | 10.900 | 11.00     | 11.100 | 0.4291 | 0.4331 | 0.4370 |
| Package Body Width                 | E      | 7.900  | 8.00      | 8.100  | 0.3110 | 0.3150 | 0.3189 |
| Pitch                              | e      | -      | 0.80      | 1      | -      | 0.0315 | -      |
| Ball (Lead) Count                  | N      | -      | 88        | -      | -      | 88     | -      |
| Seating Plane Coplanarity          | Y      | -      | -         | 0.100  | -      | -      | 0.0039 |
| Corner to Ball A1 Distance Along E | S1     | 1.100  | 1.200     | 1.300  | 0.0433 | 0.0472 | 0.0512 |
| Corner to Ball A1 Distance Along D | S2     | 1.000  | 1.100     | 1.200  | 0.0394 | 0.0433 | 0.0472 |



Figure 5. 512-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x11x1.2 mm)





Figure 6. 1-Gbit, 88-ball (80 active) QUAD+ SCSP Specifications (11x11x1.4 mm)





# 4.0 Ballout and Signal Descriptions

# 4.1 Signal Ballout

#### Figure 7. 56-Lead TSOP Pinout (64/128/256-Mbit)

WAIT 55 A17 2 3 4 A15 54 53 52 51 50 49 DQ15 A14 DQ7 A13 DQ14 5 6 7 A12 DQ6 DQ13 A10 8 DQ5 A9 9 48 47 46 45 44 43 42 41 40 DQ12 A23 DQ4 10 A22 ADV# 11 A21 Intel StrataFlash® CLK 12 VSS Embedded Memory (P30) RST# VCC 13 VPP WE# 14 56-Lead TSOP Pinout DQ11 DQ3 WP# 15 14 mm x 20 mm 16 A20 17 DQ10 A19 **Top View** 39 DQ2 18 A18 19 38 37 36 35 34 33 32 31 **VCCQ** Α8 DQ9 20 Α7 21 DQ1 Α6 22 DQ8 Α5 DQ0 VCC Α4 23 24 АЗ 25 OE# 26 VSS 27 30 CE#

#### Notes:

1. A1 is the least significant address bit.

28

- 2. A23 is valid for 128-Mbit densities and above; otherwise, it is a no connect (NC).
- 3. A24 is valid for 256-Mbit densities and above; otherwise, it is a no connect (NC).



## Figure 8. 64-Ball Easy BGA Ballout (64/128/256/512-Mbit)



#### Notes:

- 1. A1 is the least significant address bit.
- 2. A23 is valid for 128-Mbit densities and above; otherwise, it is a no connect (NC).
- 3. A24 is valid for 256-Mbit densities and above; otherwise, it is a no connect (NC).
- 4. A25 is valid for 512-Mbit densities; otherwise, it is a no connect (NC).



Figure 9. 88-Ball (80-Active Ball) QUAD+ SCSP Ballout

| Pin 1 | 1      | 2      | 3     | 4            | 5     | 6     | 7    | 8      |   |
|-------|--------|--------|-------|--------------|-------|-------|------|--------|---|
| А     | DU     | DU     | Depop | Depop        | Depop | Depop | DU   | DU     | Α |
| В     | A4     | A18    | A19   | vss          | vcc   | vcc   | A21  | A11    | В |
| С     | A5     | RFU    | A23   | vss          | RIFU  | CLK   | A22  | A12    | С |
| D     | А3     | A17    | A24   | VPP          | RFU   | RFU   | А9   | A13    | D |
| E     | A2     | A7     | RFU   | WP#          | ADV#  | A20   | A10  | A15    | E |
| F     | A1     | А6     | RFU   | RST#         | WE#   | A8    | A14  | A16    | F |
| G     | A0     | DQ8    | DQ2   | DQ10         | DQ5   | DQ13  | WAIT | F2-CE# | G |
| Н     | RFU    | DQ0    | DQ1   | DQ3          | DQ12  | DQ14  | DQ7  | F2-OE# | Н |
| J     | RFU    | F1-OE# | DQ9   | DQ11         | DQ4   | DQ6   | DQ15 | VCCQ   | J |
| К     | F1-CE# | RFU    | RFU   | RFU          | REU   | vcc   | VCCQ | RFU    | К |
| L     | vss    | vss    | VCCQ  | vcc          | vss   | vss   | vss  | vss    | L |
| М     | DU     | DU     | Depop | <b>Depop</b> | Depop | Depop | DU   | DU     | М |
|       | 1      | 2      | 3     | 4            | 5     | 6     | 7    | 8      |   |



# 4.2 Signal Descriptions

This section has signal descriptions for the various P30 packages.

#### Table 3. TSOP and Easy BGA Signal Descriptions (Sheet 1 of 2)

| Symbol   | Туре             | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[MAX:1] | Input            | ADDRESS INPUTS: Device address inputs. 64-Mbit: A[22:1]; 128-Mbit: A[23:1]; 256-Mbit: A[24:1]; 512-Mbit: A[25:1].  See Table 5 on page 22 and Figure 10 on page 23 for 512-Mbit addressing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DQ[15:0] | Input/<br>Output | DATA INPUT/OUTPUTS: Inputs data and commands during write cycles; outputs data during memory, Status Register, Protection Register, and Read Configuration Register reads. Data balls float when the CE# or OE# are deasserted. Data is internally latched during writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ADV#     | Input            | ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.  In asynchronous mode, the address is latched when ADV# going high or continuously flows through if ADV# is held low.  WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.                                                                                                                                                                                                                                                                                                                                                                                                           |
| CE#      | Input            | FLASH CHIP ENABLE: Active low input. CE# low selects the associated flash memory die. When asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When deasserted, the associated flash die is deselected, power is reduced to standby levels, data and WAIT outputs are placed in high-Z state.  WARNING: All chip enables must be high when device is not in use.                                                                                                                                                                                                                                                                                                                                                                                                      |
| CLK      | Input            | CLOCK: Synchronizes the device with the system's bus frequency in synchronous-read mode.  During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.  WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OE#      | Input            | <b>OUTPUT ENABLE:</b> Active low input. OE# low enables the device's output data buffers during read cycles. OE# high places the data outputs and WAIT in High-Z.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RST#     | Input            | <b>RESET:</b> Active low input. RST# resets internal automation and inhibits write operations. This provides data protection during power transitions. RST# high enables normal operation. Exit from reset places the device in asynchronous read array mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| WAIT     | Output           | <ul> <li>WAIT: Indicates data valid in synchronous array or non-array burst reads. Read Configuration Register bit 10 (RCR[10], WT) determines its polarity when asserted. WAIT's active output is V<sub>OL</sub> or V<sub>OH</sub> when CE# and OE# are V<sub>IL</sub>. WAIT is high-Z if CE# or OE# is V<sub>IH</sub>.</li> <li>In synchronous array or non-array read modes, WAIT indicates invalid data when asserted and valid data when deasserted.</li> <li>In asynchronous page mode, and all write modes, WAIT is deasserted.</li> </ul>                                                                                                                                                                                                                                                                   |
| WE#      | Input            | <b>WRITE ENABLE:</b> Active low input. WE# controls writes to the device. Address and data are latched on the rising edge of WE#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WP#      | Input            | WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function enabling blocks to be erased or programmed using software commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VPP      | Power/<br>Input  | Erase and Program Power: A valid voltage on this pin allows erasing or programming. Memory contents cannot be altered when $V_{PP} \leq V_{PPLK}$ . Block erase and program at invalid $V_{PP}$ voltages should not be attempted. Set $V_{PP} = V_{CC}$ for in-system program and erase operations. To accommodate resistor or diode drops from the system supply, the $V_{IH}$ level of $V_{PP}$ can be as low as $V_{PPL}$ min. $V_{PP}$ must remain above $V_{PPL}$ min to perform in-system flash modification. VPP may be 0 V during read operations. $V_{PPH}$ can be applied to main blocks for 1000 cycles maximum and to parameter blocks for 2500 cycles. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of this pin at 9 V may reduce block cycling capability. |
| vcc      | Power            | <b>Device Core Power Supply:</b> Core (logic) source voltage. Writes to the flash array are inhibited when $V_{CC} \le V_{LKO}$ . Operations at invalid $V_{CC}$ voltages should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

/ww.DataSheet4U



## Table 3. TSOP and Easy BGA Signal Descriptions (Sheet 2 of 2)

| Symbol | Туре  | Name and Function                                                                                                                                                |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCCQ   | Power | Output Power Supply: Output-driver source voltage.                                                                                                               |
| VSS    | Power | Ground: Connect to system ground. Do not float any VSS connection.                                                                                               |
| RFU    | _     | Reserved for Future Use: Reserved by Intel for future device functionality and enhancement. These should be treated in the same way as a Do Not Use (DU) signal. |
| DU     | _     | Do Not Use: Do not connect to any other signal, or power supply; must be left floating.                                                                          |
| NC     | _     | No Connect: No internal connection; can be driven or floated.                                                                                                    |

งพ.DataSheet4U.com

## Table 4. QUAD+ SCSP Signal Descriptions (Sheet 1 of 2)

| Symbol           | Туре             | Name and Function                                                                                                                                                                                                                                                                                                            |
|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[MAX:0]         | Innut            | <b>ADDRESS INPUTS:</b> Device address inputs. 64-Mbit: A[21:0]; 128-Mbit: A[22:0]; 256-Mbit: A[23:0]; 512-Mbit: A[24:0].                                                                                                                                                                                                     |
| A[IVIAX.U]       | Input            | See Table 6 on page 22, Figure 11 on page 23, and Figure 12 on page 23 for 512-Mbit and 1-Gbit addressing.                                                                                                                                                                                                                   |
| DQ[15:0]         | Input/<br>Output | DATA INPUT/OUTPUTS: Inputs data and commands during write cycles; outputs data during memory, Status Register, Protection Register, and Read Configuration Register reads. Data balls float when the CE# or OE# are deasserted. Data is internally latched during writes.                                                    |
|                  |                  | ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.                                                                                                                                  |
| ADV#             | Input            | In asynchronous mode, the address is latched when ADV# going high or continuously flows through if ADV# is held low.  WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.                                                                                                                 |
|                  |                  | FLASH CHIP ENABLE: Active low input. CE# low selects the associated flash memory die. When                                                                                                                                                                                                                                   |
| F1-CE#           | Input            | asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When deasserted, the associated flash die is deselected, power is reduced to standby levels, data and WAIT outputs are placed in high-Z state.                                                                             |
| F2-CE#           |                  | See Table 6 on page 22 for CE# assignment definitions.                                                                                                                                                                                                                                                                       |
|                  |                  | WARNING: All chip enables must be high when device is not in use.                                                                                                                                                                                                                                                            |
| CLK              | Input            | CLOCK: Synchronizes the device with the system's bus frequency in synchronous-read mode.  During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.                                                                         |
|                  |                  | WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.                                                                                                                                                                                                                                         |
| F1-OE#<br>F2-OE# | Input            | <b>OUTPUT ENABLE:</b> Active low input. OE# low enables the device's output data buffers during read cycles. OE# high places the data outputs and WAIT in High-Z.                                                                                                                                                            |
| F2-UE#           |                  | F1-OE# and F2-OE# should be tied together for all densities.                                                                                                                                                                                                                                                                 |
| RST#             | Input            | <b>RESET:</b> Active low input. RST# resets internal automation and inhibits write operations. This provides data protection during power transitions. RST# high enables normal operation. Exit from reset places the device in asynchronous read array mode.                                                                |
|                  | _                | <b>WAIT:</b> Indicates data valid in synchronous array or non-array burst reads. Read Configuration Register bit 10 (RCR[10], WT) determines its polarity when asserted. WAIT's active output is V <sub>OL</sub> or V <sub>OH</sub> when CE# and OE# are V <sub>IL</sub> . WAIT is high-Z if CE# or OE# is V <sub>IH</sub> . |
| WAIT             | Output           | In synchronous array or non-array read modes, WAIT indicates invalid data when asserted and valid data when deasserted.                                                                                                                                                                                                      |
|                  |                  | In asynchronous page mode, and all write modes, WAIT is deasserted.                                                                                                                                                                                                                                                          |
| WE#              | Input            | <b>WRITE ENABLE:</b> Active low input. WE# controls writes to the device. Address and data are latched on the rising edge of WE#.                                                                                                                                                                                            |



Table 4. QUAD+ SCSP Signal Descriptions (Sheet 2 of 2)

| Symbol | Туре            | Name and Function                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| WP#    | Input           | WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function enabling blocks to be erased or programmed using software commands.                                                                  |  |  |  |  |  |
|        |                 | <b>Erase and Program Power:</b> A valid voltage on this pin allows erasing or programming. Memory contents cannot be altered when $V_{PP} \le V_{PPLK}$ . Block erase and program at invalid $V_{PP}$ voltages should not be attempted.                                                                                  |  |  |  |  |  |
| VPP    | Power/<br>Input | Set $V_{PP} = V_{CC}$ for in-system program and erase operations. To accommodate resistor or diode drops from the system supply, the $V_{IH}$ level of $V_{PP}$ can be as low as $V_{PPL}$ min. $V_{PP}$ must remain above $V_{PPL}$ min to perform in-system flash modification. VPP may be 0 V during read operations. |  |  |  |  |  |
| Leom   |                 | V <sub>PPH</sub> can be applied to main blocks for 1000 cycles maximum and to parameter blocks for 2500 cycles. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of this pin at 9 V may reduce block cycling capability.                                                          |  |  |  |  |  |
| VCC    | Power           | <b>Device Core Power Supply:</b> Core (logic) source voltage. Writes to the flash array are inhibited when $V_{CC} \le V_{LKO}$ . Operations at invalid $V_{CC}$ voltages should not be attempted.                                                                                                                       |  |  |  |  |  |
| VCCQ   | Power           | Output Power Supply: Output-driver source voltage.                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| VSS    | Power           | Ground: Connect to system ground. Do not float any VSS connection.                                                                                                                                                                                                                                                       |  |  |  |  |  |
| RFU    | _               | Reserved for Future Use: Reserved by Intel for future device functionality and enhancement. These should be treated in the same way as a Do Not Use (DU) signal.                                                                                                                                                         |  |  |  |  |  |
| DU     | _               | Do Not Use: Do not connect to any other signal, or power supply; must be left floating.                                                                                                                                                                                                                                  |  |  |  |  |  |
| NC     | _               | No Connect: No internal connection; can be driven or floated.                                                                                                                                                                                                                                                            |  |  |  |  |  |

# **4.3** SCSP Configurations

## Table 5. Stacked Easy BGA Chip Select Logic

| Stack Combination | Selected Flash<br>Die #1        | Selected Flash<br>Die #2        |
|-------------------|---------------------------------|---------------------------------|
| 1-die             | F1-CE#                          | -                               |
| 2-die             | F1-CE# + A25 (V <sub>IL</sub> ) | F1-CE# + A25 (V <sub>IH</sub> ) |

## Table 6. QUAD+ SCSP Chip Select Logic

| Stack<br>Combination | Selected Flash<br>Die #1        | Selected Flash<br>Die #2        | Selected Flash<br>Die #3        | Selected Flash<br>Die #4        |
|----------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|
| 1-die                | F1-CE#                          | -                               | -                               | -                               |
| 2-die                | F1-CE# + A24 (V <sub>IL</sub> ) | F1-CE# + A24 (V <sub>IH</sub> ) | -                               | -                               |
| 4-die                | F1-CE# + A24 (V <sub>IL</sub> ) | F1-CE# + A24 (V <sub>IH</sub> ) | F2-CE# + A24 (V <sub>IL</sub> ) | F2-CE# + A24 (V <sub>IH</sub> ) |



Easy BGA 2-Die (512-Mbit) Device Configuration F1-CE# -Flash Die #1 RST# WP# -(256-Mbit) - VCC OE# -VPP WE# -- VCCQ CLK -- VSS ADV# -Flash Die #2 (256-Mbit) → DQ[15:0] A[MAX:1] -**►** WAIT

Figure 10. 512-Mbit Easy BGA Device Block Diagram

vw.DataSneet4U.com

Figure 11. 512-Mbit QUAD+ SCSP Device Block Diagram



Figure 12. 1-Gbit QUAD+ SCSP Device Block Diagram





# 4.4 Memory Maps

Table 7 through Table 10 show the P30 memory maps. See Section 11.0, "Programming Operations" on page 61 for Programming Region information.

Table 7. Discrete Top Parameter Memory Maps (all packages)

| Programming<br>Region # | Size<br>(KB) | Blk | 256-Mbit        | Blk | 128-Mbit        |
|-------------------------|--------------|-----|-----------------|-----|-----------------|
| com                     | 32           | 258 | FFC000 - FFFFFF | 130 | 7FC000 - 7FFFFF |
|                         | :            | :   | :               | :   | :               |
| 15                      | 32           | 255 | FF0000 - FF3FFF | 127 | 7F0000 - FF3FFF |
| 13                      | 128          | 254 | FE0000 - FEFFFF | 126 | 7E0000 - 7EFFFF |
|                         | ÷            | :   | i i             | :   | i i             |
|                         | 128          | 240 | F00000 - F0FFFF | 120 | 780000 - 78FFFF |
|                         | 128          | 239 | EF0000 - EFFFFF | 119 | 770000 - 77FFFF |
| 14                      | :            | :   | ŧ               | :   | ŧ               |
|                         | 128          | 224 | E00000 - E0FFFF | 112 | 700000 - 70FFFF |
|                         | 128          | 223 | DF0000 - DFFFFF | 111 | 6F0000 - 6FFFFF |
| 13                      | :            | :   | ŧ               | :   | ŧ               |
|                         | 128          | 208 | D00000 - D0FFFF | 104 | 680000 - 68FFFF |
|                         | 128          | 207 | CF0000 - CFFFFF | 103 | 670000 - 67FFFF |
| 12                      | :            | :   | ŧ               | :   | ŧ               |
|                         | 128          | 192 | C00000 - C0FFFF | 96  | 600000 - 60FFFF |
|                         | 128          | 191 | BF0000 - BFFFFF | 95  | 5F0000 - 5FFFFF |
| 11                      | ÷            | :   | i i             | :   | ŧ               |
|                         | 128          | 176 | B00000 - B0FFFF | 88  | 580000 - 58FFFF |
|                         | 128          | 175 | AF0000 - AFFFFF | 87  | 570000 - 57FFFF |
| 10                      | :            | :   | :               | :   | :               |
|                         | 128          | 160 | A0000 - A0FFFF  | 80  | 500000 - 50FFFF |
|                         | 128          | 159 | 9F0000 - 9FFFFF | 79  | 4F0000 - 4FFFFF |
| 9                       | :            | :   | :               | :   | :               |
|                         | 128          | 144 | 900000 - 90FFFF | 72  | 480000 - 48FFFF |
|                         | 128          | 143 | 8F0000 - 8FFFFF | 71  | 470000 - 47FFFF |
| 8                       | :            | :   | :               | :   | :               |
|                         | 128          | 128 | 800000 - 80FFFF | 64  | 400000 - 40FFFF |
|                         | 128          | 127 | 7F0000 - 7FFFFF | 63  | 3F0000 - 3FFFFF |
| 7                       | ÷            | :   | :               | :   | :               |
|                         | 128          | 112 | 700000 - 70FFFF | 56  | 380000 - 38FFFF |

|   | 32  | 66 | 3FC000 - 3FFFFF |
|---|-----|----|-----------------|
|   | :   | :  | :               |
| 7 | 32  | 63 | 3F0000 - 3F3FFF |
| , | 128 | 62 | 3E0000 - 3EFFFF |
|   | :   | :  | :               |
|   | 128 | 56 | 380000 - 38FFFF |
|   | 128 | 55 | 370000 - 37FFFF |
| 6 | :   | :  | i i             |
|   | 128 | 48 | 300000 - 30FFFF |
|   | 128 | 47 | 2F0000 - 2FFFFF |
| 5 | :   | :  | :               |
|   | 128 | 40 | 280000 - 28FFFF |
|   | 128 | 39 | 270000 - 27FFFF |
| 4 | :   | :  | :               |
|   | 128 | 32 | 200000 - 20FFFF |
|   | 128 | 31 | 1F0000 - 1FFFFF |
| 3 | :   | :  | :               |
|   | 128 | 24 | 180000 - 18FFFF |
|   | 128 | 23 | 170000 - 17FFFF |
| 2 | :   | :  | i i             |
|   | 128 | 16 | 100000 - 10FFFF |
|   | 128 | 15 | 0F0000 - 0FFFFF |
| 1 | :   | :  | :               |
|   | 128 | 8  | 080000 - 08FFFF |
|   | 128 | 7  | 070000 - 07FFFF |
| 0 | :   | :  | :               |
|   | 128 | 0  | 000000 - 00FFFF |

/ww.DataSheet4U



 Table 7.
 Discrete Top Parameter Memory Maps (all packages)

| Programming<br>Region # | Size<br>(KB) | Blk | 256-Mbit        | Blk | 128-Mbit        |
|-------------------------|--------------|-----|-----------------|-----|-----------------|
|                         | 128          | 111 | 6F0000 - 6FFFFF | 55  | 370000 - 37FFFF |
| 6                       | :            | :   | i               | :   | i               |
|                         | 128          | 96  | 600000 - 60FFFF | 48  | 300000 - 30FFFF |
|                         | 128          | 95  | 5F0000 - 5FFFFF | 47  | 2F0000 - 2FFFFF |
| 5                       | :            | :   | ij              | :   | i i             |
|                         | 128          | 80  | 500000 - 50FFFF | 39  | 280000 - 28FFFF |
| in .                    | 128          | 79  | 4F0000 - 4FFFFF | 38  | 270000 - 27FFFF |
| 4                       | :            | :   | i i             | :   | :               |
|                         | 128          | 64  | 400000 - 40FFFF | 32  | 200000 - 20FFFF |
|                         | 128          | 63  | 3F0000 - 3FFFFF | 31  | 1F0000 - 1FFFFF |
| 3                       | :            | :   | i i             | :   | :               |
|                         | 128          | 48  | 300000 - 30FFFF | 24  | 180000 - 18FFFF |
|                         | 128          | 47  | 2F0000 - 2FFFFF | 23  | 170000 - 17FFFF |
| 2                       | :            | :   | i i             | :   | :               |
|                         | 128          | 32  | 200000 - 20FFFF | 16  | 100000 - 10FFFF |
|                         | 128          | 31  | 1F0000 - 1FFFFF | 15  | 0F0000 - 0FFFFF |
| 1                       | :            | :   | i i             | :   | i.              |
|                         | 128          | 16  | 100000 - 10FFFF | 8   | 080000 - 08FFFF |
|                         | 128          | 15  | 0F0000 - 0FFFFF | 7   | 070000 - 07FFFF |
| 0                       | :            | :   | i i             | :   | i i             |
|                         | 128          | 0   | 000000 - 00FFFF | 0   | 000000 - 00FFFF |

 Table 8.
 Discrete Bottom Parameter Memory Maps (all packages)

| Programming<br>Region | Size<br>(KB) | Blk | 256-Mbit        | Blk | 128-Mbit        |
|-----------------------|--------------|-----|-----------------|-----|-----------------|
|                       | 128          | 258 | FF0000 - FFFFFF | 130 | 7F0000 - 7FFFFF |
| 15                    | :            | :   | i               | :   | :               |
|                       | 128          | 243 | F00000 - F0FFFF | 123 | 780000 - 78FFFF |
|                       | 128          | 242 | EF0000 - EFFFFF | 122 | 770000 - 77FFFF |
| 14                    | :            | :   | i               | :   | :               |
|                       | 128          | 227 | E00000 - E0FFFF | 115 | 700000 - 70FFFF |
|                       | 128          | 226 | DF0000 - DFFFFF | 114 | 6F0000 - 6FFFFF |
| 13                    | :            | :   | i               | :   | i i             |
|                       | 128          | 211 | D00000 - D0FFFF | 107 | 680000 - 68FFFF |

| Programming<br>Region | Size<br>(KB) | Blk | 64-Mbit         |
|-----------------------|--------------|-----|-----------------|
|                       | 128          | 62  | 3F0000 - 3FFFFF |
| 7                     | :            | :   | :               |
|                       | 128          | 56  | 380000 - 38FFFF |
|                       | 128          | 55  | 370000 - 37FFFF |
| 6                     | :            | :   | :               |
|                       | 128          | 48  | 300000 - 30FFFF |
|                       | 128          | 47  | 2F0000 - 2FFFFF |
| 5                     | :            | :   | :               |
|                       | 128          | 40  | 280000 - 28FFFF |



Table 8. Discrete Bottom Parameter Memory Maps (all packages)

| Programming Region | Size<br>(KB) | Blk | 256-Mbit        | Blk | 128-Mbit        |
|--------------------|--------------|-----|-----------------|-----|-----------------|
|                    | 128          | 210 | CF0000 - CFFFFF | 106 | 670000 - 67FFFF |
| 12                 | :            | :   | ŧ               | :   | i               |
|                    | 128          | 195 | C00000 - C0FFFF | 99  | 600000 - 60FFFF |
|                    | 128          | 194 | BF0000 - BFFFFF | 98  | 5F0000 - 5FFFFF |
| 11                 | ÷            | :   | i i             | :   | i               |
|                    | 128          | 179 | B00000 - B0FFFF | 91  | 580000 - 58FFFF |
| com                | 128          | 178 | AF0000 - AFFFFF | 90  | 570000 - 57FFFF |
| 10                 | :            | :   | :               | :   | :               |
|                    | 128          | 163 | A0000 - A0FFFF  | 83  | 500000 - 50FFFF |
|                    | 128          | 162 | 9F0000 - 9FFFFF | 82  | 4F0000 - 4FFFFF |
| 9                  | :            | :   | :               | :   | :               |
|                    | 128          | 147 | 900000 - 90FFFF | 75  | 480000 - 48FFFF |
|                    | 128          | 146 | 8F0000 - 8FFFFF | 74  | 470000 - 47FFFF |
| 8                  | :            | :   | :               | :   | :               |
|                    | 128          | 131 | 800000 - 80FFFF | 67  | 400000 - 40FFFF |
|                    | 128          | 130 | 7F0000 - 7FFFFF | 66  | 3F0000 - 3FFFFF |
| 7                  | :            | :   | :               | :   | :               |
|                    | 128          | 115 | 700000 - 70FFFF | 59  | 380000 - 38FFFF |
|                    | 128          | 114 | 6F0000 - 6FFFFF | 58  | 370000 - 37FFFF |
| 6                  | :            | :   | :               | :   | :               |
|                    | 128          | 99  | 600000 - 60FFFF | 51  | 300000 - 30FFFF |
|                    | 128          | 98  | 5F0000 - 5FFFFF | 50  | 2F0000 - 2FFFFF |
| 5                  | :            | :   | :               | :   | i               |
|                    | 128          | 83  | 500000 - 50FFFF | 43  | 280000 - 28FFFF |
|                    | 128          | 82  | 4F0000 - 4FFFFF | 42  | 270000 - 27FFFF |
| 4                  | :            | :   | ŧ               | :   | :               |
|                    | 128          | 67  | 400000 - 40FFFF | 35  | 200000 - 20FFFF |
|                    | 128          | 66  | 3F0000 - 3FFFFF | 34  | 1F0000 - 1FFFFF |
| 3                  | :            | :   | į.              | :   | :               |
|                    | 128          | 51  | 300000 - 30FFFF | 27  | 180000 - 18FFFF |
|                    | 128          | 50  | 2F0000 - 2FFFFF | 26  | 170000 - 17FFFF |
| 2                  | :            | :   | :               | :   | :               |
|                    | 128          | 35  | 200000 - 20FFFF | 19  | 100000 - 10FFFF |
|                    | 128          | 34  | 1F0000 - 1FFFFF | 18  | 0F0000 - 0FFFFF |
| 1                  | :            | :   | :               | :   | i               |
|                    | 128          | 19  | 100000 - 10FFFF | 11  | 080000 - 08FFFF |

| D                     | C!           |     |                 |
|-----------------------|--------------|-----|-----------------|
| Programming<br>Region | Size<br>(KB) | Blk | 64-Mbit         |
|                       | 128          | 39  | 270000 - 27FFFF |
| 4                     | :            | :   | i               |
|                       | 128          | 32  | 200000 - 20FFFF |
|                       | 128          | 31  | 1F0000 - 1FFFFF |
| 3                     | ÷            | :   | i i             |
|                       | 128          | 24  | 180000 - 18FFFF |
|                       | 128          | 23  | 170000 - 17FFFF |
| 2                     | :            | :   | :               |
|                       | 128          | 16  | 100000 - 10FFFF |
|                       | 128          | 15  | 0F0000 - 0FFFFF |
| 1                     | :            | :   | :               |
|                       | 128          | 8   | 080000 - 08FFFF |
|                       | 128          | 10  | 070000 - 07FFFF |
|                       | :            | :   | :               |
| 0                     | 128          | 4   | 010000 - 01FFFF |
| U                     | 32           | 3   | 00C000 - 00FFFF |
|                       | ÷            | :   | :               |
|                       | 32           | 0   | 000000 - 003FFF |

www.DataSheet4U.



Table 8. Discrete Bottom Parameter Memory Maps (all packages)

| Programming<br>Region | Size<br>(KB) | Blk | 256-Mbit        | Blk | 128-Mbit        |
|-----------------------|--------------|-----|-----------------|-----|-----------------|
| 0                     | 128          | 18  | 0F0000 - 0FFFFF | 10  | 070000 - 07FFFF |
|                       | :            | :   | ÷               | :   | i               |
|                       | 128          | 4   | 010000 - 01FFFF | 4   | 010000 - 01FFFF |
|                       | 32           | 3   | 00C000 - 00FFFF | 3   | 00C000 - 00FFFF |
|                       | :            | :   | ij              | :   | i               |
|                       | 32           | 0   | 000000 - 03FFFF | 0   | 000000 - 00FFFF |

| Programming Region Size |
|-------------------------|
|-------------------------|

Table 9. 512-Mbit Memory Map (Easy BGA and QUAD+ SCSP)

| Flash Die # | Die Steele Couffe    | Sino (KB) | 512-M | lbit Flash (2x256-Mbit w/ 1CE) |
|-------------|----------------------|-----------|-------|--------------------------------|
| Flash Die # | Die Stack Config.    | Size (KB) | Blk   | Address Range                  |
|             |                      | 32        | 258   | FFC000 - FFFFFF                |
|             |                      | :         | :     | i i                            |
| 2           | Flash Die #2         | 32        | 255   | FF0000 - FF3FFF                |
| 2           | (Top Parameter)      | 128       | 254   | FE0000 - FEFFFF                |
|             |                      | ÷         | ÷     | i:                             |
|             |                      | 128       | 0     | 000000 - 00FFFF                |
|             |                      |           |       |                                |
|             |                      | 128       | 258   | FF0000 - FFFFFF                |
|             |                      | :         | :     | i i                            |
| 1           | Flash Die #1 (Bottom | 128       | 4     | 010000 - 01FFFF                |
| '           | Parameter)           | 32        | 3     | 00C000 - 00FFFF                |
|             |                      | :         | :     | :                              |
|             |                      | 32        | 0     | 000000 - 003FFF                |

Note: Refer to 256-Mbit Memory Map (Table 7 and Table 8) for Programming Region Information.



Table 10. 1-Gbit Memory Map (QUAD+ SCSP only)

| Flash Die #  | Die Stack Config.                  | Size (KB) | 1-Gb | it Flash (4x256-Mbit w/ 2CE) |
|--------------|------------------------------------|-----------|------|------------------------------|
| FIASII DIE # | Die Stack Config.                  | SIZE (NB) | Blk  | Address Range                |
|              |                                    | 32        | 258  | FFC000 - FFFFFF              |
|              |                                    | :         | 3    | :                            |
| 4            | Flash Die #4                       | 32        | 255  | FF0000 - FF3FFF              |
| 4            | (Top Parameter)                    | 128       | 254  | FE0000 - FEFFFF              |
|              |                                    | :         | ₿    | :                            |
|              |                                    | 128       | 0    | 000000 - 00FFFF              |
|              |                                    |           |      |                              |
|              |                                    | 128       | 258  | FF0000 - FFFFFF              |
| 3            |                                    | :         | į    | :                            |
|              | Flash Die #3<br>(Bottom Parameter) | 128       | 5    | 020000 - 02FFFF              |
|              |                                    | 32        | 3    | 00C000 - 00FFFF              |
|              |                                    | ÷         | 3    | :                            |
|              |                                    | 32        | 0    | 000000 - 003FFF              |
|              |                                    |           |      |                              |
|              |                                    | 32        | 258  | FFC000 - FFFFFF              |
|              |                                    | :         | :    | :                            |
| 2            | Flash Die #2                       | 32        | 255  | FF0000 - FF3FFF              |
| 2            | (Top Parameter)                    | 128       | 254  | FE0000 - FEFFFF              |
|              |                                    | :         | :    | :                            |
|              |                                    | 128       | 0    | 000000 - 00FFFF              |
|              |                                    |           |      |                              |
|              |                                    | 128       | 258  | FF0000 - FFFFFF              |
| 1            |                                    | ÷         | :    | :                            |
|              | Flash Die #1                       | 128       | 4    | 010000 - 01FFFF              |
| '            | (Bottom Parameter)                 | 32        | 3    | 00C000 - 00FFFF              |
|              |                                    | :         | :    | i i                          |
|              |                                    | 32        | 0    | 000000 - 003FFF              |

*Note:* Refer to 256-Mbit Memory Map (Table 7 and Table 8) for Programming Region Information.



# 5.0 Maximum Ratings and Operating Conditions

## 5.1 Absolute Maximum Ratings

Warning:

Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only.

| Parameter                               | Maximum Rating    | Notes |
|-----------------------------------------|-------------------|-------|
| Temperature under bias                  | -40 °C to +85 °C  | 1     |
| Storage temperature                     | −65 °C to +125 °C |       |
| Voltage on any signal (except VCC, VPP) | -0.5 V to +4.1 V  | 2     |
| VPP voltage                             | -0.2 V to +10 V   | 2,3,4 |
| VCC voltage                             | -0.2 V to +2.5 V  | 2     |
| VCCQ voltage                            | -0.2 V to +4.1 V  | 2     |
| Output short circuit current            | 100 mA            | 5     |

#### Notes:

- 1. Temperature for 1-Gbit SCSP is -30 °C to +85 °C.
- Voltages shown are specified with respect to V<sub>SS</sub>. Minimum DC voltage is –0.5 V on input/output signals and –0.2 V on V<sub>CC</sub>, V<sub>CCQ</sub>, and V<sub>PP</sub>. During transitions, this level may undershoot to –2.0 V for periods < 20 ns. Maximum DC voltage on V<sub>CC</sub> is V<sub>CC</sub> + 0.5 V, which, during transitions, may overshoot to V<sub>CC</sub> + 2.0 V for periods < 20 ns. Maximum DC voltage on input/output signals and V<sub>CCQ</sub> is V<sub>CCQ</sub> + 0.5 V, which, during transitions, may overshoot to V<sub>CCQ</sub> + 2.0 V for periods < 20 ns.</li>
- 3. Maximum DC voltage on  $V_{PP}$  may overshoot to +11.5 V for periods < 20 ns.
- Program/erase voltage is typically 1.7 V 2.0 V. 9.0 V can be applied for 80 hours maximum total, to any blocks for 1000 cycles maximum. 9.0 V program/erase voltage may reduce block cycling capability.
- 5. Output shorted for no more than one second. No more than one output shorted at a time.

/ww.DataSheet4U.com



#### **Operating Conditions** 5.2

Note:

Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

**Table 11. Operating Conditions** 

| Symbol             | Parameter                                    | •                  | Min     | Max  | Units  | Notes |
|--------------------|----------------------------------------------|--------------------|---------|------|--------|-------|
| T <sub>C</sub>     | Operating Temperature                        | ure                |         | +85  | °C     | 1,2   |
| V <sub>CC</sub>    | VCC Supply Voltage                           |                    | 1.7     | 2.0  |        |       |
| V                  | I/O Supply Voltage                           | CMOS inputs        | 1.7     | 3.6  |        |       |
| V <sub>CCQ</sub>   | 1/O Supply Vollage                           | TTL inputs         | 2.4     | 3.6  | V      |       |
| V <sub>PPL</sub>   | V <sub>PP</sub> Voltage Supply (Logic Level) |                    | 0.9     | 3.6  |        |       |
| V <sub>PPH</sub>   | Factory word programming V <sub>PP</sub>     |                    | 8.5     | 9.5  |        |       |
| V <sub>PPH</sub> F | Maximum VPP Hours                            | $V_{PP} = V_{PPH}$ | -       | 80   | Hours  | 3     |
| Block              | Main and Parameter Blocks                    | $V_{PP} = V_{CC}$  | 100,000 | -    |        | 3     |
| Erase              | Main Blocks                                  | $V_{PP} = V_{PPH}$ | -       | 1000 | Cycles |       |
| Cycles             | Parameter Blocks                             | $V_{PP} = V_{PPH}$ | -       | 2500 |        |       |

#### NOTES:

- $T_{\rm C}$  = Case Temperature Temperature for 1-Gbit SCSP is -30 °C to +85 °C.
- 1. 2. 3. In typical operation, the VPP program voltage is  $V_{\mbox{\footnotesize{PPL}}}.$  VPP can be connected to 8.5 V – 9.5 V for 80



# 6.0 Electrical Specifications

#### 6.1 DC Current Characteristics

Table 12. DC Current Characteristics (Sheet 1 of 2)

**CMOS TTL Inputs** Inputs (V<sub>CCQ</sub> = 2.4 V - 3.6 V) (V<sub>CCQ</sub> = 1.7 V - 3.6 V) www.DataSheet4U.com Sym **Parameter** Unit **Test Conditions Notes** Typ Max Typ Max  $V_{CC} = V_{CC}Max$   $V_{CCQ} = V_{CCQ}Max$ Input Load Current μΑ ±1 +2  $I_{LI}$  $V_{IN} = V_{CCQ}$  or  $V_{SS}$ 1  $V_{CC} = V_{CC}Max$   $V_{CCQ} = V_{CCQ}Max$   $V_{IN} = V_{CCQ} \text{ or } V_{SS}$ Output  $I_{\text{LO}}$ Leakage DQ[15:0], WAIT ±10 Current 64-Mbit 35 35 
$$\begin{split} & V_{CC} = V_{CC} Max \\ & V_{CCQ} = V_{CCQ} Max \\ & CE\# = V_{CCQ} \\ & RST\# = V_{CCQ} (for I_{CCS}) \\ & RST\# = V_{SS} (for I_{CCD}) \end{split}$$
75 128-Mbit 30 75 30 V<sub>CC</sub> Standby, I<sub>CCS</sub>, 256-Mbit 55 115 55 200 μΑ 1,2 Power Down  $I_{CCD}$ 512-Mbit 230 110 400  $WP# = V_{IH}$ 1-Gbit 220 460 220 800 Asynchronous Single-1-Word Word f = 5 MHz (1 CLK)Read 4-Word Page-Mode Read 10 9 10 mΑ  $V_{CC} = V_{CC}Max$ Average f = 13 MHz (5 CLK) Read  $CE# = V_{II}$  $V_{CC}$  $I_{CCR}$ 13 17 BL = 4Wn/a n/a mΑ OE# = V<sub>IH</sub> Read Current 15 19 n/a n/a mΑ BL = 8WInputs: V<sub>IL</sub> or V<sub>IH</sub> Synchronous Burst f = 40 MHz17 21 n/a **BL** = 16W 21 26 mΑ BL = Cont. n/a n/a 36 51 36 51  $V_{PP} = V_{PPL}$ , pgm/ers in progress 1,3,4,7 V<sub>CC</sub> Program Current, I<sub>CCW,</sub> mΑ V<sub>CC</sub> Erase Current ICCE 26 33 26 33  $V_{PP} = V_{PPH}$ , pgm/ers in progress 1,3,5,7 64-Mbit 20 35 20 35 V<sub>CC</sub> Program 128-Mbit 30 75 30 75 Suspend Current, I<sub>CCWS</sub>,  $CE# = V_{CCQ}$ ; suspend in 256-Mbit 55 115 55 200 1,3,6 μΑ V<sub>CC</sub> Erase progress ICCES 512-Mbit 110 Suspend Current 230 110 400 1-Gbit 220 460 220 800 V<sub>PP</sub> Standby Current,  $I_{PPS,}$ V<sub>PP</sub> Program Suspend Current, 0.2 5 5  $V_{PP} = V_{PPL}$ , suspend in progress 1,3 0.2 μΑ I<sub>PPWS</sub>. V<sub>PP</sub> Erase Suspend Current I<sub>PPES</sub> V<sub>PP</sub> Read 2 15  $V_{PP} \leq V_{CC}$ 1,3  $I_{PPR}$ 



Table 12. DC Current Characteristics (Sheet 2 of 2)

| Sym              | Sym Parameter                                    |      | CMOS<br>Inputs<br>(V <sub>CCQ</sub> =<br>1.7 V - 3.6 V) |      | TTL Inputs<br>(V <sub>CCQ</sub> = 2.4 V - 3.6 V) |      | Test Conditions                                          | Notes |
|------------------|--------------------------------------------------|------|---------------------------------------------------------|------|--------------------------------------------------|------|----------------------------------------------------------|-------|
|                  |                                                  | Тур  | Max                                                     | Тур  | Max                                              |      |                                                          |       |
| I==              | V Program Current                                | 0.05 | 0.10                                                    | 0.05 | 0.10                                             | mA   | V <sub>PP</sub> = V <sub>PPL</sub> , program in progress |       |
| PPW              | I <sub>PPW</sub> V <sub>PP</sub> Program Current |      | 22                                                      | 8    | 22                                               | IIIA | V <sub>PP</sub> = V <sub>PPH</sub> , program in progress |       |
| l                | V <sub>PP</sub> Erase Current                    | 0.05 | 0.10                                                    | 0.05 | 0.10                                             | mA   | V <sub>PP</sub> = V <sub>PPL</sub> , erase in progress   |       |
| I <sub>PPE</sub> | vpp Liase Guilett                                | 8    | 22                                                      | 8    | 22                                               | IIIA | V <sub>PP</sub> = V <sub>PPH</sub> , erase in progress   |       |

#### Notes:

- All currents are RMS unless noted. Typical values at typical  $V_{CC}$ ,  $T_{C}$  = +25 °C.
- $I_{CCS}$  is the average current measured over any 5 ms time interval 5  $\mu$ s after CE# is deasserted. Sampled, not 100% tested. 2.
- 3.
- $V_{CC}$  read + program current is the sum of  $V_{CC}$  read and  $V_{CC}$  program currents.  $V_{CC}$  read + erase current is the sum of  $V_{CC}$  read and  $V_{CC}$  erase currents. 4.
- 5.
- I<sub>CCES</sub> is specified with the device deselected. If device is read while in erase suspend, current is I<sub>CCES</sub> plus I<sub>CCR</sub>.
- I<sub>CCW</sub>, I<sub>CCE</sub> measured over typical or max times specified in Section 7.5, "Program and Erase Characteristics" on

#### 6.2 **DC Voltage Characteristics**

Table 13. DC Voltage Characteristics

| Sym                                | Parameter                        | CMOS Inputs<br>(V <sub>CCQ</sub> = 1.7 V - 3.6 V) |                  | TTL Inj<br>(V <sub>CCQ</sub> = 2.4 | puts <sup>(1)</sup><br>4 V - 3.6 V) | Unit | Test Condition                                                     | Notes |
|------------------------------------|----------------------------------|---------------------------------------------------|------------------|------------------------------------|-------------------------------------|------|--------------------------------------------------------------------|-------|
|                                    |                                  | Min                                               | Max              | Min                                | Max                                 |      |                                                                    |       |
| V <sub>IL</sub>                    | Input Low Voltage                | 0                                                 | 0.4              | 0                                  | 0.6                                 | V    |                                                                    | 2     |
| V <sub>IH</sub> Input High Voltage |                                  | V <sub>CCQ</sub> - 0.4                            | V <sub>CCQ</sub> | 2.0                                | V <sub>CCQ</sub>                    | V    |                                                                    | ] ~   |
| V <sub>OL</sub>                    | Output Low Voltage               | -                                                 | 0.1              | -                                  | 0.1                                 | V    | $V_{CC} = V_{CC}Min$ $V_{CCQ} = V_{CCQ}Min$ $I_{OL} = 100 \ \mu A$ |       |
| V <sub>OH</sub>                    | Output High Voltage              | V <sub>CCQ</sub> - 0.1                            | -                | V <sub>CCQ</sub> - 0.1             | -                                   | V    | $V_{CC} = V_{CC}Min$ $V_{CCQ} = V_{CCQ}Min$ $I_{OH} = -100 \mu A$  |       |
| V <sub>PPLK</sub>                  | V <sub>PP</sub> Lock-Out Voltage | -                                                 | 0.4              | -                                  | 0.4                                 | V    |                                                                    | 3     |
| V <sub>LKO</sub>                   | V <sub>CC</sub> Lock Voltage     | 1.0                                               | -                | 1.0                                | -                                   | V    |                                                                    |       |
| $V_{LKOQ}$                         | V <sub>CCQ</sub> Lock Voltage    | 0.9                                               | -                | 0.9                                | -                                   | V    |                                                                    |       |

#### **NOTES:**

- Synchronous read mode is not supported with TTL inputs.
- $V_{IL}$  can undershoot to -0.4 V and  $V_{IH}$  can overshoot to  $V_{CCQ}$ + 0.4 V for durations of 20 ns or less. 2.
- V<sub>PP</sub> ≤ V<sub>PPLK</sub> inhibits erase and program operations. Do not use V<sub>PPL</sub> and V<sub>PPH</sub> outside their valid ranges.



# 7.0 AC Characteristics

## 7.1 AC Test Conditions

#### Figure 13. AC Input/Output Reference Waveform



**Note:** AC test inputs are driven at  $V_{CCQ}$  for Logic "1" and 0.0 V for Logic "0." Input/output timing begins/ends at  $V_{CCQ}/2$ . Input rise and fall times (10% to 90%) < 5 ns. Worst case speed occurs at  $V_{CC} = V_{CC}Min$ .

#### Figure 14. Transient Equivalent Testing Load Circuit



#### NOTES:

- See the following table for component values.
- 2. Test configuration component value for worst case speed conditions.
- 3. C<sub>1</sub> includes jig capacitance

#### Table 14. Test configuration component value for worst case speed conditions

| Test Configuration                 | C <sub>L</sub> (pF) |
|------------------------------------|---------------------|
| V <sub>CCQ</sub> Min Standard Test | 30                  |

#### Figure 15. Clock Input AC Waveform





#### **7.2 Capacitance**

Table 15. **Capacitance** 

| Symbol           | Parameter          | Signals                                                     | Min | Тур | Max | Unit | Condition                                                                                                     | Note  |
|------------------|--------------------|-------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------|-------|
| C <sub>IN</sub>  | Input Capacitance  | Address, Data,<br>CE#, WE#, OE#,<br>RST#, CLK,<br>ADV#, WP# | 2   | 6   | 7   | pF   | Typ temp = 25 °C, Max temp = 85 °C, V <sub>CC</sub> = V <sub>CCQ</sub> = (0 V - 1.95 V), Discrete silicon die | 1,2,3 |
| C <sub>OUT</sub> | Output Capacitance | Data, WAIT                                                  | 2   | 4   | 5   | pF   |                                                                                                               |       |

#### ww.DataSheet4U.dNOTES:

- Capacitance values are for a single die; for 2-die and 4-die stacks multiple the above values by the number of die in the
- 2.
- Sampled, not 100% tested.
  Silicon die capacitance only, add 1 pF for discrete packages. 3.



# 7.3 AC Read Specifications

Table 16. AC Read Specifications for 64/128-Mbit Densities (Sheet 1 of 2)

| Num      | Symbol                                | Parameter                                                    | Min | Max | Unit | Notes |
|----------|---------------------------------------|--------------------------------------------------------------|-----|-----|------|-------|
| Asynchro | onous Specific                        | cations                                                      |     | I.  | I.   |       |
| R1       | t <sub>AVAV</sub>                     | Read cycle time                                              | 85  | -   | ns   |       |
| R2       | t <sub>AVQV</sub>                     | Address to output valid                                      | -   | 85  | ns   |       |
| m R3     | t <sub>ELQV</sub>                     | CE# low to output valid                                      | -   | 85  | ns   |       |
| R4       | t <sub>GLQV</sub>                     | OE# low to output valid                                      | -   | 25  | ns   | 1,2   |
| R5       | t <sub>PHQV</sub>                     | RST# high to output valid                                    | -   | 150 | ns   | 1     |
| R6       | t <sub>ELQX</sub>                     | CE# low to output in low-Z                                   | 0   | -   | ns   | 1,3   |
| R7       | t <sub>GLQX</sub>                     | OE# low to output in low-Z                                   | 0   | -   | ns   | 1,2,3 |
| R8       | t <sub>EHQZ</sub>                     | CE# high to output in high-Z                                 | -   | 24  | ns   |       |
| R9       | t <sub>GHQZ</sub>                     | OE# high to output in high-Z                                 | -   | 24  | ns   | 1,3   |
| R10      | t <sub>OH</sub>                       | Output hold from first occurring address, CE#, or OE# change | 0   | -   | ns   |       |
| R11      | t <sub>EHEL</sub>                     | CE# pulse width high                                         | 20  | -   | ns   | 4     |
| R12      | t <sub>ELTV</sub>                     | CE# low to WAIT valid                                        | -   | 17  | ns   | 1     |
| R13      | t <sub>EHTZ</sub>                     | CE# high to WAIT high-Z                                      | -   | 20  | ns   | 1,3   |
| R15      | t <sub>GLTV</sub>                     | OE# low to WAIT valid                                        | -   | 17  | ns   | 1     |
| R16      | t <sub>GLTX</sub>                     | OE# low to WAIT in low-Z                                     | 0   | -   | ns   | 4.0   |
| R17      | t <sub>GHTZ</sub>                     | OE# high to WAIT in high-Z                                   | -   | 20  | ns   | 1,3   |
| Latching | Specifications                        | s                                                            | •   | l   | •    |       |
| R101     | t <sub>AVVH</sub>                     | Address setup to ADV# high                                   | 10  | -   | ns   |       |
| R102     | t <sub>ELVH</sub>                     | CE# low to ADV# high                                         | 10  | -   | ns   |       |
| R103     | t <sub>VLQV</sub>                     | ADV# low to output valid                                     | -   | 85  | ns   | 1     |
| R104     | t <sub>VLVH</sub>                     | ADV# pulse width low                                         | 10  | -   | ns   |       |
| R105     | t <sub>VHVL</sub>                     | ADV# pulse width high                                        | 10  | -   | ns   |       |
| R106     | t <sub>VHAX</sub>                     | Address hold from ADV# high                                  | 9   | -   | ns   | 1,4   |
| R108     | t <sub>APA</sub>                      | Page address access                                          | =   | 25  | ns   | . 1   |
| R111     | t <sub>phvh</sub>                     | RST# high to ADV# high                                       | 30  | -   | ns   | '     |
| Clock Sp | ecifications                          |                                                              |     |     |      |       |
| R200     | f <sub>CLK</sub>                      | CLK frequency                                                | -   | 40  | MHz  |       |
| R201     | t <sub>CLK</sub>                      | CLK period                                                   | 25  | -   | ns   |       |
| R202     | t <sub>CH/CL</sub>                    | CLK high/low time                                            | 5   | -   | ns   | 1,3,6 |
| R203     | t <sub>FCLK/RCLK</sub>                | CLK fall/rise time                                           | -   | 3   | ns   |       |
| Synchron | nous Specifica                        | itions                                                       |     |     |      |       |
| R301     | t <sub>AVCH/L</sub>                   | Address setup to CLK                                         | 9   | -   | ns   |       |
| R302     | t <sub>VLCH/L</sub>                   | ADV# low setup to CLK                                        | 9   | -   | ns   | ] ,   |
| R303     | t <sub>ELCH/L</sub>                   | CE# low setup to CLK                                         | 9   | -   | ns   | 1     |
| R304     | t <sub>CHQV</sub> / t <sub>CLQV</sub> | CLK to output valid                                          | -   | 20  | ns   | 1     |

/ww.DataSheet4U.co



Table 16. AC Read Specifications for 64/128-Mbit Densities (Sheet 2 of 2)

| Num  | Symbol            | Parameter               | Min | Max | Unit | Notes |
|------|-------------------|-------------------------|-----|-----|------|-------|
| R305 | t <sub>CHQX</sub> | Output hold from CLK    | 3   | -   | ns   | 1,5   |
| R306 | t <sub>CHAX</sub> | Address hold from CLK   | 10  | -   | ns   | 1,4,5 |
| R307 | t <sub>CHTV</sub> | CLK to WAIT valid       | -   | 20  | ns   | 1,5   |
| R311 | t <sub>CHVL</sub> | CLK Valid to ADV# Setup | 3   | -   | ns   | 1     |
| R312 | t <sub>CHTX</sub> | WAIT Hold from CLK      | 3   | -   | ns   | 1,5   |

#### NOTES:

- See Figure 13, "AC Input/Output Reference Waveform" on page 33 for timing measurements and max allowable input slew rate.
- www.DataSheet4U.c2 OE# may be delayed by up to t<sub>ELQV</sub> t<sub>GLQV</sub> after CE#'s falling edge without impact to t<sub>ELQV</sub>.
  - 3. Sampled, not 100% tested.
  - 4. Address hold in synchronous burst mode is t<sub>CHAX</sub> or t<sub>VHAX</sub>, whichever timing specification is satisfied first.
  - Applies only to subsequent synchronous reads.
  - 6. See your local Intel representative for designs requiring higher than 40 MHz synchronous operation.

Table 17. AC Read Specifications for 256/512-Mbit and 1-Gbit Densities (Sheet 1 of 2)

| Num     | Symbol                  | Parameter                              | Speed                   | Min | Max      | Unit | Notes |
|---------|-------------------------|----------------------------------------|-------------------------|-----|----------|------|-------|
| synchro | nous Specifi            | cations                                |                         |     | <u>'</u> |      |       |
| D.4     |                         | B. J. J. S.                            | Vcc = 1.8 V - 2.0 V     | 85  | -        |      |       |
| R1      | t <sub>AVAV</sub>       | Read cycle time                        | Vcc = 1.7 V - 2.0 V     | 88  | -        | ns   |       |
| 50      | Address to sutput valid | Vcc = 1.8 V - 2.0 V                    | -                       | 85  |          |      |       |
| R2      | t <sub>AVQV</sub>       | Address to output valid                | Vcc = 1.7 V - 2.0 V     | -   | 88       | ns   |       |
| D0 4    | CE# low to output valid | Vcc = 1.8 V - 2.0 V                    | -                       | 85  |          |      |       |
| R3      | t <sub>ELQV</sub>       | CE# low to output valid                | Vcc = 1.7 V - 2.0 V     | -   | 88       | ns   |       |
| R4      | t <sub>GLQV</sub>       | OE# low to output valid                |                         | -   | 25       | ns   | 1,2   |
| R5      | t <sub>PHQV</sub>       | RST# high to output valid              |                         | -   | 150      | ns   | 1     |
| R6      | t <sub>ELQX</sub>       | CE# low to output in low-Z             |                         | 0   | -        | ns   | 1,3   |
| R7      | t <sub>GLQX</sub>       | OE# low to output in low-Z             |                         | 0   | -        | ns   | 1,2,3 |
| R8      | t <sub>EHQZ</sub>       | CE# high to output in high-Z           |                         | -   | 24       | ns   |       |
| R9      | t <sub>GHQZ</sub>       | OE# high to output in high-Z           |                         | -   | 24       | ns   | 1,3   |
| R10     | t <sub>OH</sub>         | Output hold from first occurring addre | ess, CE#, or OE# change | 0   | -        | ns   | ]     |
| R11     | t <sub>EHEL</sub>       | CE# pulse width high                   |                         | 20  | -        | ns   | 1     |
| R12     | t <sub>ELTV</sub>       | CE# low to WAIT valid                  |                         | -   | 17       | ns   | 1 '   |
| R13     | t <sub>EHTZ</sub>       | CE# high to WAIT high-Z                |                         | -   | 20       | ns   | 1,3   |
| R15     | t <sub>GLTV</sub>       | OE# low to WAIT valid                  |                         | -   | 17       | ns   | 1     |
| R16     | t <sub>GLTX</sub>       | OE# low to WAIT in low-Z               |                         | 0   | -        | ns   | 1.2   |
| R17     | t <sub>GHTZ</sub>       | OE# high to WAIT in high-Z             |                         | -   | 20       | ns   | 1,3   |



Table 17. AC Read Specifications for 256/512-Mbit and 1-Gbit Densities (Sheet 2 of 2)

| Num      | Symbol                                | Parameter                   | Speed               | Min | Max | Unit  | Notes |
|----------|---------------------------------------|-----------------------------|---------------------|-----|-----|-------|-------|
| R101     | t <sub>AVVH</sub>                     | Address setup to ADV# high  | •                   | 10  | =   | ns    |       |
| R102     | t <sub>ELVH</sub>                     | CE# low to ADV# high        |                     | 10  | -   | ns    |       |
| R103     | +                                     | ADV# low to output valid    | Vcc = 1.8 V - 2.0 V | -   | 85  | ns    | 1     |
| 103      | t <sub>VLQV</sub>                     | ADV# low to output valid    | Vcc = 1.7 V - 2.0 V | -   | 88  | 115   | '     |
| R104     | t <sub>VLVH</sub>                     | ADV# pulse width low        |                     | 10  | -   | ns    |       |
| R105     | t <sub>VHVL</sub>                     | ADV# pulse width high       |                     | 10  | -   | ns    |       |
| R106     | t <sub>VHAX</sub>                     | Address hold from ADV# high |                     | 9   | -   | ns    | 1,4   |
| R108     | t <sub>APA</sub>                      | Page address access         |                     | -   | 25  | ns    | 1     |
| R111     | t <sub>phvh</sub>                     | RST# high to ADV# high      | 30                  | -   | ns  | '     |       |
| Clock Sp | ecifications                          |                             |                     |     |     |       |       |
| R200     | f <sub>CLK</sub>                      | CLK frequency               |                     | -   | 40  | MHz   |       |
| R201     | t <sub>CLK</sub>                      | CLK period                  |                     | 25  | -   | ns    | 1,3,6 |
| R202     | t <sub>CH/CL</sub>                    | CLK high/low time           |                     | 5   | -   | ns    | 1,3,0 |
| R203     | t <sub>FCLK/RCLK</sub>                | CLK fall/rise time          |                     | -   | 3   | ns    |       |
| Synchron | nous Specifica                        | ations                      |                     |     |     |       |       |
| R301     | t <sub>AVCH/L</sub>                   | Address setup to CLK        |                     | 9   | -   | ns    |       |
| R302     | t <sub>vLCH/L</sub>                   | ADV# low setup to CLK       |                     | 9   | =   | ns    | 1     |
| R303     | t <sub>ELCH/L</sub>                   | CE# low setup to CLK        |                     | 9   | =   | ns    | '     |
| R304     | t <sub>CHQV</sub> / t <sub>CLQV</sub> | CLK to output valid         |                     | -   | 20  | ns    |       |
| R305     | t <sub>CHQX</sub>                     | Output hold from CLK        |                     | 3   | =   | ns    | 1,5   |
| R306     | t <sub>CHAX</sub>                     | Address hold from CLK       | 10                  | =   | ns  | 1,4,5 |       |
| R307     | t <sub>CHTV</sub>                     | CLK to WAIT valid           | -                   | 20  | ns  | 1,5   |       |
| R311     | t <sub>CHVL</sub>                     | CLK Valid to ADV# Setup     | 3                   | =   | ns  | 1     |       |
| R312     | t <sub>CHTX</sub>                     | WAIT Hold from CLK          | 3                   | =   | ns  | 1,5   |       |

#### NOTES:

- See Figure 13, "AC Input/Output Reference Waveform" on page 33 for timing measurements and max allowable input slew rate.
- 2. OE# may be delayed by up to  $t_{ELQV} t_{GLQV}$  after CE#'s falling edge without impact to  $t_{ELQV}$ .
- 3. Sampled, not 100% tested.
- 4. Address hold in synchronous burst mode is t<sub>CHAX</sub> or t<sub>VHAX</sub>, whichever timing specification is satisfied first.
- 5. Applies only to subsequent synchronous reads.
- 6. See your local Intel representative for designs requiring higher than 40 MHz synchronous operation.

Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



Address [A]

ADV#

CE# [E]

OE# [G]

WAIT [T]

Data [D/Q]

RST# [P]

Figure 16. Asynchronous Single-Word Read (ADV# Low)

Note: WAIT shown deasserted during asynchronous read mode (RCR[10]=0, Wait asserted low).



Figure 17. Asynchronous Single-Word Read (ADV# Latch)

Note: WAIT shown deasserted during asynchronous read mode (RCR[10]=0, Wait asserted low).



A[Max:2] [A] A[1:0] -R101 **→** R105 4R106 ADV# **◆**R8 CE# [E] **◄**R10 OE# [G] **←**R15→ **∢**R17→ WAIT [T] --R108→ → R9 ► DATA [D/Q]

Figure 18. Asynchronous Page-Mode Read Timing

Note: WAIT shown deasserted during asynchronous read mode (RCR[10]=0, Wait asserted low).



Figure 19. Synchronous Single-Word Array or Non-array Read Timing

- 1. WAIT is driven per OE# assertion during synchronous array or non-array read, and can be configured to assert either during or one data cycle before valid data.
- 2. This diagram illustrates the case in which an n-word burst is initiated to the flash memory array and it is terminated by CE# deassertion after the first word in the burst.





Figure 20. Continuous Burst Read, showing an Output Delay Timing

#### Notes:

- WAIT is driven per OE# assertion during synchronous array or non-array read, and can be configured to assert either during or one data cycle before valid data.
- 2. At the end of Word Line; the delay incurred when a burst access crosses a 16-word boundary and the starting address is not 4-word boundary aligned.





Figure 21. Synchronous Burst-Mode Four-Word Read Timing

**Note:** WAIT is driven per OE# assertion during synchronous array or non-array read. WAIT asserted during initial latency and deasserted during valid data (RCR[10] = 0, Wait asserted low).

# 7.4 AC Write Specifications

Table 18. AC Write Specifications (Sheet 1 of 2)

| Num | Symbol            | Parameter                             | Min | Max | Units | Notes   |
|-----|-------------------|---------------------------------------|-----|-----|-------|---------|
| W1  | t <sub>PHWL</sub> | RST# high recovery to WE# low         | 150 | -   | ns    | 1,2,3   |
| W2  | t <sub>ELWL</sub> | CE# setup to WE# low                  | 0   | -   | ns    | 1,2,3   |
| W3  | t <sub>wLWH</sub> | WE# write pulse width low             | 50  | -   | ns    | 1,2,4   |
| W4  | t <sub>DVWH</sub> | Data setup to WE# high                | 50  | -   | ns    |         |
| W5  | t <sub>AVWH</sub> | Address setup to WE# high             | 50  | -   | ns    |         |
| W6  | t <sub>wheh</sub> | CE# hold from WE# high                | 0   | -   | ns    | 1,2     |
| W7  | t <sub>whdx</sub> | Data hold from WE# high               | 0   | -   | ns    |         |
| W8  | t <sub>whax</sub> | Address hold from WE# high            | 0   | -   | ns    |         |
| W9  | t <sub>whwL</sub> | WE# pulse width high                  | 20  | -   | ns    | 1,2,5   |
| W10 | t <sub>VPWH</sub> | V <sub>PP</sub> setup to WE# high     | 200 | -   | ns    | 1,2,3,7 |
| W11 | t <sub>QVVL</sub> | V <sub>PP</sub> hold from Status read | 0   | -   | ns    | 1,2,3,7 |
| W12 | t <sub>QVBL</sub> | WP# hold from Status read             | 0   | -   | ns    | 1,2,3,7 |
| W13 | t <sub>BHWH</sub> | WP# setup to WE# high                 | 200 | -   | ns    | 1,2,3,7 |



Table 18. **AC Write Specifications (Sheet 2 of 2)** 

| Num                                    | Symbol                                   | Parameter                 | Min                    | Max | Units | Notes          |
|----------------------------------------|------------------------------------------|---------------------------|------------------------|-----|-------|----------------|
| W14                                    | t <sub>WHGL</sub>                        | WE# high to OE# low       | 0                      | 1   | ns    | 1,2,9          |
| W16                                    | t <sub>WHQV</sub>                        | WE# high to read valid    | t <sub>AVQV</sub> + 35 | 1   | ns    | 1,2,3,6,1<br>0 |
| Write t                                | rite to Asynchronous Read Specifications |                           |                        |     |       |                |
| W18                                    | t <sub>WHAV</sub>                        | WE# high to Address valid | 0                      | -   | ns    | 1,2,3,6,8      |
| Write t                                | to Synchro                               | nous Read Specifications  |                        |     |       |                |
| W19                                    | t <sub>whch/L</sub>                      | WE# high to Clock valid   | 19                     | -   | ns    | 1,2,3,6,1      |
| W20                                    | t <sub>WHVH</sub>                        | WE# high to ADV# high     | 19                     | -   | ns    | 0              |
| Write Specifications with Clock Active |                                          |                           |                        |     |       |                |
| W21                                    | t <sub>vhwL</sub>                        | ADV# high to WE# low      | -                      | 20  | ns    | 1,2,3,11       |
| W22                                    | t <sub>CHWL</sub>                        | Clock high to WE# low     | -                      | 20  | ns    | 1,2,3,11       |

Notes:

- 1. Write timing characteristics during erase suspend are the same as write-only operations.
- 2. A write operation can be terminated with either CE# or WE#.
- 3. Sampled, not 100% tested.
- Write pulse width low ( $t_{WLWH}$  or  $t_{ELEH}$ ) is defined from CE# or WE# low (whichever occurs last) to 4.
- CE# or WE# high (whichever occurs first). Hence,  $t_{WLWH} = t_{ELEH} = t_{WLEH} = t_{ELWH}$ . Write pulse width high ( $t_{WHWL}$  or  $t_{EHEL}$ ) is defined from CE# or WE# high (whichever occurs first) to 5. CE# or WE# low (whichever occurs last). Hence,  $t_{WHWL} = t_{EHEL} = t_{WHEL} = t_{EHWL}$ ).  $t_{WHVH}$  or  $t_{WHCH/L}$  must be met when transitioning from a write cycle to a synchronous burst read.
- 6.
- V<sub>PP</sub> and WP# should be at a valid level until erase or program success is determined. 7.
- This specification is only applicable when transitioning from a write cycle to an asynchronous read. See spec W19 and W20 for synchronous read.
- 9. When doing a Read Status operation following any command that alters the Status Register, W14 is 20 ns.
- 10. Add 10 ns if the write operations results in a RCR or block lock status change, for the subsequent read operation to reflect this change.
- 11. These specs are required only when the device is in a synchronous mode and clock is active during address setup phase.

Figure 22. Write-to-Write Timing





Figure 23. Asynchronous Read-to-Write Timing



**Note:** WAIT deasserted during asynchronous read and during write. WAIT High-Z during write per OE# deasserted.

Figure 24. Write-to-Asynchronous Read Timing







Figure 25. Synchronous Read-to-Write Timing

**Note:** WAIT shown deasserted and High-Z per OE# deassertion during write operation (RCR[10]=0, Wait asserted low). Clock is ignored during write operation.



Figure 26. Write-to-Synchronous Read Timing

Note: WAIT shown deasserted and High-Z per OE# deassertion during write operation (RCR[10]=0, Wait asserted low).



# 7.5 Program and Erase Characteristics

| Num     | Symbol                      |             | Parameter          |     | V <sub>PPL</sub> |     |     | V <sub>PPH</sub> |     | Units | Notes |
|---------|-----------------------------|-------------|--------------------|-----|------------------|-----|-----|------------------|-----|-------|-------|
| Num     | Symbol                      | rarameter   |                    | Min | Тур              | Max | Min | Тур              | Max | Units | Notes |
| Conven  | tional Wor                  | d Programn  | ning               |     | ı                | ı   | ı   | ı                | ı   | 1     | 1     |
| W200    | +                           | Program     | Single word        | -   | 90               | 200 | -   | 85               | 190 | 110   | 1     |
| VV200   | t <sub>PROG/W</sub>         | Time        | Single cell        | -   | 30               | 60  | -   | 30               | 60  | μs    | '     |
| Buffere | d Program                   | ming        |                    |     |                  |     |     |                  |     | •     | •     |
| W200    | t <sub>PROG/W</sub>         | Program     | Single word        | -   | 90               | 200 | -   | 85               | 190 | 110   | 1     |
| W251    | t <sub>BUFF</sub>           | Time        | 32-word buffer     | -   | 440              | 880 | -   | 340              | 680 | μs    | '     |
| Buffere | d Enhance                   | d Factory P | rogramming         |     |                  |     |     |                  |     |       |       |
| W451    | t <sub>BEFP/W</sub>         |             | Single word        | n/a | n/a              | n/a | -   | 10               | -   |       | 1,2   |
| W452    | t <sub>BEFP/</sub><br>Setup | Program     | BEFP Setup         | n/a | n/a              | n/a | 5   | -                | -   | μs    | 1     |
| Erasing | and Susp                    | ending      |                    |     |                  |     |     |                  |     |       |       |
| W500    | t <sub>ERS/PB</sub>         | Erase Time  | 32-KByte Parameter | -   | 0.4              | 2.5 | -   | 0.4              | 2.5 | s     |       |
| W501    | t <sub>ERS/MB</sub>         | LIASC IIIIC | 128-KByte Main     | -   | 1.2              | 4.0 | -   | 1.0              | 4.0 | ] 3   | 1     |
| W600    | t <sub>SUSP/P</sub>         | Suspend     | Program suspend    | -   | 20               | 25  | -   | 20               | 25  | μs    | ] '   |
| W601    | t <sub>SUSP/E</sub>         | Latency     | Erase suspend      | -   | 20               | 25  | -   | 20               | 25  | μδ    |       |

### Notes:

Typical values measured at  $T_C = +25$  °C and nominal voltages. Performance numbers are valid for all speed versions. Excludes system overhead. Sampled, but not 100% tested.

Averaged over entire device.



# 8.0 Power and Reset Specifications

## 8.1 Power Up and Down

Power supply sequencing is not required if VCC, VCCQ, and VPP are connected together; If VCCQ and/or VPP are not connected to the VCC supply, then  $V_{CC}$  should attain  $V_{CCMIN}$  before applying  $V_{CCQ}$  and  $V_{PP}$  Device inputs should not be driven before supply voltage equals  $V_{CCMIN}$ .

Power supply transitions should only occur when RST# is low. This protects the device from accidental programming or erasure during power transitions.

8.2 Reset Specifications

Asserting RST# during a system reset is important with automated program/erase devices because systems typically expect to read from flash memory when coming out of reset. If a CPU reset occurs without a flash memory reset, proper CPU initialization may not occur. This is because the flash memory may be providing status information, instead of array data as expected. Connect RST# to the same active low reset signal used for CPU initialization.

Also, because the device is disabled when RST# is asserted, it ignores its control inputs during power-up/down. Invalid bus conditions are masked, providing a level of memory protection.

| Num | Symbol             | Parameter                                               | Min | Max | Unit | Notes   |
|-----|--------------------|---------------------------------------------------------|-----|-----|------|---------|
| P1  | t <sub>PLPH</sub>  | RST# pulse width low                                    | 100 | -   | ns   | 1,2,3,4 |
| P2  |                    | RST# low to device reset during erase                   | -   | 25  |      | 1,3,4,7 |
| 12  | <sup>T</sup> PLRH  | RST# low to device reset during program                 | -   | 25  | μs   | 1,3,4,7 |
| P3  | t <sub>VCCPH</sub> | V <sub>CC</sub> Power valid to RST# de-assertion (high) | 60  | -   |      | 1,4,5,6 |

#### Notes:

- These specifications are valid for all device versions (packages and speeds).
- 2. The device may reset if  $t_{PLPH}$  is  $< t_{PLPH}$  MIN, but this is not guaranteed.
- Not applicable if RST# is tied to Vcc.
- Sampled, but not 100% tested.
- 5. If RST# is tied to the  $V_{CC}$  supply, device will not be ready until  $t_{VCCPH}$  after  $V_{CC} \ge V_{CCMIN}$ .
- If RST# is tied to any supply/signal with V<sub>CCQ</sub> voltage levels, the RST# input voltage must not exceed V<sub>CC</sub> until V<sub>CC</sub> ≥ V<sub>CCMIN</sub>.
- 7. Reset completes within t<sub>PLPH</sub> if RST# is asserted while no erase or program operation is executing.

April 2005

46

Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



Figure 27. Reset Operation Waveforms



## 8.3 Power Supply Decoupling

Flash memory devices require careful power supply de-coupling. Three basic power supply current considerations are: 1) standby current levels; 2) active current levels; and 3) transient peaks produced when CE# and OE# are asserted and deasserted.

When the device is accessed, many internal conditions change. Circuits within the device enable charge-pumps, and internal logic states change at high speed. All of these internal activities produce transient signals. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and correct de-coupling capacitor selection suppress transient voltage peaks.

Because Intel<sup>®</sup> Multi-Level Cell (MLC) flash memory devices draw their power from VCC, VPP, and VCCQ, each power connection should have a 0.1  $\mu$ F ceramic capacitor to ground. High-frequency, inherently low-inductance capacitors should be placed as close as possible to package leads.

Additionally, for every eight devices used in the system, a 4.7  $\mu F$  electrolytic capacitor should be placed between power and ground close to the devices. The bulk capacitor is meant to overcome voltage droop caused by PCB trace inductance.



## 9.0 Device Operations

This section provides an overview of device operations. The system CPU provides control of all insystem read, write, and erase operations of the device via the system bus. The on-chip Write State Machine (WSM) manages all block-erase and word-program algorithms.

Device commands are written to the Command User Interface (CUI) to control all flash memory device operations. The CUI does not occupy an addressable memory location; it is the mechanism through which the flash device is controlled.

ataSheet4U.com

## 9.1 Bus Operations

CE# low and RST# high enable device read operations. The device internally decodes upper address inputs to determine the accessed block. ADV# low opens the internal address latches. OE# low activates the outputs and gates selected data onto the I/O bus.

In asynchronous mode, the address is latched when ADV# goes high or continuously flows through if ADV# is held low. In synchronous mode, the address is latched by the first of either the rising ADV# edge or the next valid CLK edge with ADV# low (WE# and RST# must be  $V_{II}$ ).

Bus cycles to/from the P30 device conform to standard microprocessor bus operations. Table 19 summarizes the bus operations and the logic levels that must be applied to the device control signal inputs.

| Table 19. | <b>Bus Operations Summary</b> |
|-----------|-------------------------------|
|-----------|-------------------------------|

| В      | <b>Bus Operation</b> |          | CLK     | ADV# | CE# | OE# | WE# | WAIT       | DQ[15:0] | Notes |
|--------|----------------------|----------|---------|------|-----|-----|-----|------------|----------|-------|
| Read   | Asynchronous         | $V_{IH}$ | Х       | L    | L   | L   | Н   | Deasserted | Output   |       |
| Reau   | Synchronous          | $V_{IH}$ | Running | L    | L   | L   | Н   | Driven     | Output   |       |
| Write  |                      | $V_{IH}$ | Х       | L    | L   | Н   | L   | High-Z     | Input    | 1     |
| Output | t Disable            | $V_{IH}$ | Х       | Х    | L   | Н   | Н   | High-Z     | High-Z   | 2     |
| Standb | ру                   | $V_{IH}$ | Х       | Х    | Н   | Х   | Х   | High-Z     | High-Z   | 2     |
| Reset  |                      | $V_{IL}$ | Х       | Х    | Х   | Х   | Х   | High-Z     | High-Z   | 2,3   |

#### Notes:

- 1. Refer to the Table 20, "Command Bus Cycles" on page 50 for valid DQ[15:0] during a write operation.
- 2. X = Don't Care (H or L).
- 3. RST# must be at  $V_{SS} \pm 0.2 \text{ V}$  to meet the maximum specified power-down current.

### 9.1.1 Reads

To perform a read operation, RST# and WE# must be deasserted while CE# and OE# are asserted. CE# is the device-select control. When asserted, it enables the flash memory device. OE# is the data-output control. When asserted, the addressed flash memory data is driven onto the I/O bus. See Section 10.0, "Read Operations" on page 53 for details on the available read modes, and see Section 14.0, "Special Read States" on page 75 for details regarding the available read states.



#### **9.1.2** Writes

To perform a write operation, both CE# and WE# are asserted while RST# and OE# are deasserted. During a write operation, address and data are latched on the rising edge of WE# or CE#, whichever occurs first. Table 20, "Command Bus Cycles" on page 50 shows the bus cycle sequence for each of the supported device commands, while Table 21, "Command Codes and Definitions" on page 51 describes each command. See Section 7.0, "AC Characteristics" on page 33 for signal-timing details.

Note:

Write operations with invalid  $V_{CC}$  and/or  $V_{PP}$  voltages can produce spurious results and should not be attempted.

v DataSheet4II com

### 9.1.3 Output Disable

When OE# is deasserted, device outputs DQ[15:0] are disabled and placed in a high-impedance (High-Z) state, WAIT is also placed in High-Z.

### 9.1.4 Standby

When CE# is deasserted the device is deselected and placed in standby, substantially reducing power consumption. In standby, the data outputs are placed in High-Z, independent of the level placed on OE#. Standby current,  $I_{CCS}$ , is the average current measured over any 5 ms time interval, 5  $\mu$ s after CE# is deasserted. During standby, average current is measured over the same time interval 5  $\mu$ s after CE# is deasserted.

When the device is deselected (while CE# is deasserted) during a program or erase operation, it continues to consume active power until the program or erase operation is completed.

#### 9.1.5 Reset

As with any automated device, it is important to assert RST# when the system is reset. When the system comes out of reset, the system processor attempts to read from the flash memory if it is the system boot device. If a CPU reset occurs with no flash memory reset, improper CPU initialization may occur because the flash memory may be providing status information rather than array data. Flash memory devices from Intel allow proper CPU initialization following a system reset through the use of the RST# input. RST# should be controlled by the same low-true reset signal that resets the system CPU.

After initial power-up or reset, the device defaults to asynchronous Read Array, and the Status Register is set to 0x80. Asserting RST# de-energizes all internal circuits, and places the output drivers in High-Z. When RST# is asserted, the device shuts down the operation in progress, a process which takes a minimum amount of time to complete. When RST# has been deasserted, the device is reset to asynchronous Read Array state.

Note:

If RST# is asserted during a program or erase operation, the operation is terminated and the memory contents at the aborted location (for a program) or block (for an erase) are no longer valid, because the data may have been only partially written or erased.

When returning from a reset (RST# deasserted), a minimum wait is required before the initial read access outputs valid data. Also, a minimum delay is required after a reset before a write cycle can be initiated. After this wake-up interval passes, normal operation is restored. See Section 7.0, "AC Characteristics" on page 33 for details about signal-timing.



### 9.2 Device Commands

Device operations are initiated by writing specific device commands to the Command User Interface (CUI). See Table 20, "Command Bus Cycles" on page 50. Several commands are used to modify array data including Word Program and Block Erase commands. Writing either command to the CUI initiates a sequence of internally-timed functions that culminate in the completion of the requested task. However, the operation can be aborted by either asserting RST# or by issuing an appropriate suspend command.

Table 20. Command Bus Cycles (Sheet 1 of 2)

ww.DataSheet4U.

| com<br><b>Mode</b> | Command                                                    | Bus    | Fi    | rst Bus Cy          | cle                 | Second Bus Cycle |                     |                     |  |
|--------------------|------------------------------------------------------------|--------|-------|---------------------|---------------------|------------------|---------------------|---------------------|--|
| Wode               | Command                                                    | Cycles | Oper  | Addr <sup>(1)</sup> | Data <sup>(2)</sup> | Oper             | Addr <sup>(1)</sup> | Data <sup>(2)</sup> |  |
|                    | Read Array                                                 | 1      | Write | DBA                 | 0xFF                | -                | -                   | -                   |  |
|                    | Read Device Identifier                                     | ≥ 2    | Write | DBA                 | 0x90                | Read             | DBA + IA            | ID                  |  |
| Read               | CFI Query                                                  | ≥ 2    | Write | DBA                 | 0x98                | Read             | DBA + QA            | QD                  |  |
|                    | Read Status Register                                       | 2      | Write | DBA                 | 0x70                | Read             | DBA                 | SRD                 |  |
|                    | Clear Status Register                                      | 1      | Write | DBA                 | 0x50                | -                | -                   | -                   |  |
|                    | Word Program                                               | 2      | Write | WA                  | 0x40/<br>0x10       | Write            | WA                  | WD                  |  |
| Program            | Buffered Program <sup>(3)</sup>                            | > 2    | Write | WA                  | 0xE8                | Write            | WA                  | N - 1               |  |
|                    | Buffered Enhanced Factory<br>Program (BEFP) <sup>(4)</sup> | > 2    | Write | WA                  | 0x80                | Write            | WA                  | 0xD0                |  |
| Erase              | Block Erase                                                | 2      | Write | BA                  | 0x20                | Write            | ВА                  | 0xD0                |  |
| Cuonand            | Program/Erase Suspend                                      | 1      | Write | DBA                 | 0xB0                | -                | -                   | -                   |  |
| Suspend            | Program/Erase Resume                                       | 1      | Write | DBA                 | 0xD0                | -                | -                   | -                   |  |
| Block              | Lock Block                                                 | 2      | Write | BA                  | 0x60                | Write            | BA                  | 0x01                |  |
| Locking/           | Unlock Block                                               | 2      | Write | BA                  | 0x60                | Write            | BA                  | 0xD0                |  |
| Unlocking          | Lock-down Block                                            | 2      | Write | BA                  | 0x60                | Write            | BA                  | 0x2F                |  |



### Table 20. Command Bus Cycles (Sheet 2 of 2)

| Mode          | Command                             | Bus    | Fi    | rst Bus Cy          | cle                 | Second Bus Cycle |                     |                     |  |
|---------------|-------------------------------------|--------|-------|---------------------|---------------------|------------------|---------------------|---------------------|--|
| Wode          | Command                             | Cycles | Oper  | Addr <sup>(1)</sup> | Data <sup>(2)</sup> | Oper             | Addr <sup>(1)</sup> | Data <sup>(2)</sup> |  |
| Protection    | Program Protection Register         | 2      | Write | PRA                 | 0xC0                | Write            | PRA                 | PD                  |  |
| Protection    | Program Lock Register               | 2      | Write | LRA                 | 0xC0                | Write            | LRA                 | LRD                 |  |
| Configuration | Program Read Configuration Register | 2      | Write | RCD                 | 0x60                | Write            | RCD                 | 0x03                |  |

#### Notes:

First command cycle address should be the same as the operation's target address.

DBA = Device Base Address (NOTE: needed for 2 or more die stacks)

IA = Identification code address offset.

QA = CFI Query address offset.

WA = Word address of memory location to be written.

BA = Address within the block.

PRA = Protection Register address.

LRA = Lock Register address.

RCD = Read Configuration Register data on A[15:0].

2. ID = Identifier data.

QD = Query data on DQ[15:0].

SRD = Status Register data.

WD = Word data.

N = Word count of data to be loaded into the write buffer.

PD = Protection Register data.

LRD = Lock Register data.

- 3. The second cycle of the Buffered Program Command is the word count of the data to be loaded into the write buffer. This is followed by up to 32 words of data. Then the confirm command (0xD0) is issued, triggering the array programming operation.
- 4. The confirm command (0xD0) is followed by the buffer data.

### 9.3 Command Definitions

Valid device command codes and descriptions are shown in Table 21.

Table 21. Command Codes and Definitions (Sheet 1 of 2)

| Mode  | Code | Device Mode          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | 0xFF | Read Array           | Places the device in Read Array mode. Array data is output on DQ[15:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|       | 0x70 | Read Status Register | Places the device in Read Status Register mode. The device enters this mode after a program or erase command is issued. Status Register data is output on DQ[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| Read  | 0x90 | or Configuration     | Places device in Read Device Identifier mode. Subsequent reads output manufacturer/device codes, Configuration Register data, Block Lock status, or Protection Register data on DQ[15:0].                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|       | 0x98 | IRAAA ( )IIAN/       | Places the device in Read Query mode. Subsequent reads output Common Flash Interface information on DQ[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|       | 0x50 |                      | The WSM can only set Status Register error bits. The Clear Status Register command is used to clear the SR error bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| Write | 0x40 | Word Program Setup   | First cycle of a 2-cycle programming command; prepares the CUI for a write operation. On the next write cycle, the address and data are latched and the WSM executes the programming algorithm at the addressed location. During program operations, the device responds only to Read Status Register and Program Suspend commands. CE# or OE# must be toggled to update the Status Register in asynchronous read. CE# or ADV# must be toggled to update the Status Register Data for synchronous Non-array reads. The Read Array command must be issued to read array data after programming has finished. |  |  |  |  |  |  |



Table 21. Command Codes and Definitions (Sheet 2 of 2)

| Mode                        | Code                                | Device Mode                          | Description                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-----------------------------|-------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                             | 0x10                                | Alternate Word<br>Program Setup      | Equivalent to the Word Program Setup command, 0x40.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                             | 0xE8                                | Buffered Program                     | This command loads a variable number of words up to the buffer size of 32 words onto the program buffer.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Write                       | 0xD0                                | Buffered Program<br>Confirm          | The confirm command is Issued after the data streaming for writing into the buffer is done. This instructs the WSM to perform the Buffered Program algorithm, writing the data from the buffer to the flash memory array.                                                                                                                                                                                                 |  |  |  |  |
| :om                         | 0x80                                | BEFP Setup                           | First cycle of a 2-cycle command; initiates Buffered Enhanced Factory Program mode (BEFP). The CUI then waits for the BEFP Confirm command, 0xD0, that initiates the BEFP algorithm. All other commands are ignored when BEFP mode begins.                                                                                                                                                                                |  |  |  |  |
|                             | 0xD0                                | BEFP Confirm                         | If the previous command was BEFP Setup (0x80), the CUI latches the address and data, and prepares the device for BEFP mode.                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                             | 0x20                                | Block Erase Setup                    | First cycle of a 2-cycle command; prepares the CUI for a block-erase operation. The WSM performs the erase algorithm on the block addressed by the Erase Confirm command. If the next command <i>is not</i> the Erase Confirm (0xD0) command, the CUI sets Status Register bits SR[4] and SR[5], and places the device in read status register mode.                                                                      |  |  |  |  |
| Erase                       | 0xD0                                | Block Erase Confirm                  | If the first command was Block Erase Setup (0x20), the CUI latches the address and data, and the WSM erases the addressed block. During blockerase operations, the device responds only to Read Status Register and Erase Suspend commands. CE# or OE# must be toggled to update the Status Register in asynchronous read. CE# or ADV# must be toggled to update the Status Register Data for synchronous Non-array reads |  |  |  |  |
| Suspend                     | 0xB0                                | Program or Erase<br>Suspend          | This command issued to any device address initiates a suspend of the currently-executing program or block erase operation. The Status Register indicates successful suspend operation by setting either SR[2] (program suspended) or SR[6] (erase suspended), along with SR[7] (ready). The Write State Machine remains in the suspend mode regardless of control signal states (except for RST# asserted).               |  |  |  |  |
|                             | 0xD0                                | Suspend Resume                       | This command issued to any device address resumes the suspended program or block-erase operation.                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|                             | 0x60                                | Lock Block Setup                     | First cycle of a 2-cycle command; prepares the CUI for block lock configuration changes. If the next command is not Block Lock (0x01), Block Unlock (0xD0), or Block Lock-Down (0x2F), the CUI sets Status Register bits SR[4] and SR[5], indicating a command sequence error.                                                                                                                                            |  |  |  |  |
| Block Locking/<br>Unlocking | 0x01                                | Lock Block                           | If the previous command was Block Lock Setup (0x60), the addressed block is locked.                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Onlocking                   | 0xD0                                | Unlock Block                         | If the previous command was Block Lock Setup (0x60), the addressed block is unlocked. If the addressed block is in a lock-down state, the operation has no effect.                                                                                                                                                                                                                                                        |  |  |  |  |
|                             | 0x2F                                | Lock-Down Block                      | If the previous command was Block Lock Setup (0x60), the addressed block is locked down.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Protection                  | 0xC0                                | Program Protection<br>Register Setup | First cycle of a 2-cycle command; prepares the device for a Protection Register or Lock Register program operation. The second cycle latches the register address and data, and starts the programming algorithm                                                                                                                                                                                                          |  |  |  |  |
| Configuration               | 0x60                                | Read Configuration<br>Register Setup | First cycle of a 2-cycle command; prepares the CUI for device read configuration. If the Set Read Configuration Register command (0x03) is not the next command, the CUI sets Status Register bits SR[4] and SR[5], indicating a command sequence error.                                                                                                                                                                  |  |  |  |  |
| Comiguration                | 0x03 Read Configuration<br>Register |                                      | If the previous command was Read Configuration Register Setup (0x60), the CUI latches the address and writes A[15:0] to the Read Configuration Register. Following a Configure Read Configuration Register command, subsequent read operations access array data.                                                                                                                                                         |  |  |  |  |



# 10.0 Read Operations

The device supports two read modes: asynchronous page mode and synchronous burst mode. Asynchronous page mode is the default read mode after device power-up or a reset. The Read Configuration Register must be configured to enable synchronous burst reads of the flash memory array (see Section 10.3, "Read Configuration Register" on page 54).

The device can be in any of four read states: Read Array, Read Identifier, Read Status or Read Query. Upon power-up, or after a reset, the device defaults to Read Array. To change the read state, the appropriate read command must be written to the device (see Section 9.2, "Device Commands" on page 50). See Section 14.0, "Special Read States" on page 75 for details regarding Read Status, Read ID, and CFI Query modes.

The following sections describe read-mode operations in detail.

## 10.1 Asynchronous Page-Mode Read

Following a device power-up or reset, asynchronous page mode is the default read mode and the device is set to Read Array. However, to perform array reads after any other device operation (e.g. write operation), the Read Array command must be issued in order to read from the flash memory array.

Asynchronous page-mode reads can only be performed when Read Configuration Register bit RCR[15] is set (see Section 10.3, "Read Configuration Register" on page 54).

To perform an asynchronous page-mode read, an address is driven onto the Address bus, and CE# and ADV# are asserted. WE# and RST# must already have been deasserted. WAIT is deasserted during asynchronous page mode. ADV# can be driven high to latch the address, or it must be held low throughout the read cycle. CLK is not used for asynchronous page-mode reads, and is ignored. If only asynchronous reads are to be performed, CLK should be tied to a valid  $V_{IH}$  level, WAIT signal can be floated and ADV# must be tied to ground. Array data is driven onto DQ[15:0] after an initial access time  $t_{AVOV}$  delay. (see Section 7.0, "AC Characteristics" on page 33).

In asynchronous page mode, four data words are "sensed" simultaneously from the flash memory array and loaded into an internal page buffer. The buffer word corresponding to the initial address on the Address bus is driven onto DQ[15:0] after the initial access delay. The lowest two address bits determine which word of the 4-word page is output from the data buffer at any given time.

## 10.2 Synchronous Burst-Mode Read

To perform a synchronous burst- read, an initial address is driven onto the Address bus, and CE# and ADV# are asserted. WE# and RST# must already have been deasserted. ADV# is asserted, and then deasserted to latch the address. Alternately, ADV# can remain asserted throughout the burst access, in which case the address is latched on the next valid CLK edge while ADV# is asserted.

During synchronous array and non-array read modes, the first word is output from the data buffer on the next valid CLK edge after the initial access latency delay (see Section 10.3.2, "Latency Count" on page 55). Subsequent data is output on valid CLK edges following a minimum delay.

ww.Data5neet40.com

Note:

**Datasheet** 

Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



However, for a synchronous non-array read, the same word of data will be output on successive clock edges until the burst length requirements are satisfied. Refer to the following waveforms for more detailed information:

- Figure 19, "Synchronous Single-Word Array or Non-array Read Timing" on page 39
- Figure 20, "Continuous Burst Read, showing an Output Delay Timing" on page 40
- Figure 21, "Synchronous Burst-Mode Four-Word Read Timing" on page 41

## 10.3 Read Configuration Register

The Read Configuration Register (RCR) is used to select the read mode (synchronous or asynchronous), and it defines the synchronous burst characteristics of the device. To modify RCR settings, use the Configure Read Configuration Register command (see Section 9.2, "Device Commands" on page 50).

RCR contents can be examined using the Read Device Identifier command, and then reading from offset 0x05 (see Section 14.2, "Read Device Identifier" on page 76).

The RCR is shown in Table 22. The following sections describe each RCR bit.

Table 22. Read Configuration Register Description (Sheet 1 of 2)

| Read         | Read Configuration Register (RCR) |          |         |      |                                                                                                                                             |                                     |               |              |             |     |     |               |    |          |     |
|--------------|-----------------------------------|----------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------|--------------|-------------|-----|-----|---------------|----|----------|-----|
| Read<br>Mode | RES                               | Lat      | ency Co | ount | WAIT<br>Polarity                                                                                                                            | Data<br>Hold                        | WAIT<br>Delay | Burst<br>Seq | CLK<br>Edge | RES | RES | Burst<br>Wrap | Вι | ırst Len | gth |
| RM           | R                                 |          | LC[2:0] |      | WP                                                                                                                                          | DH                                  | WD            | BS           | CE          | R   | R   | R BW BL[      |    |          |     |
| 15           | 14                                | 13       | 12      | 11   | 10                                                                                                                                          | 9                                   | 8             | 7            | 6           | 5   | 4   | 3             | 2  | 1        | 0   |
| Bit          |                                   | Name     |         |      | Description                                                                                                                                 |                                     |               |              |             |     |     |               |    |          |     |
| 15           | Read                              | Mode (   | (RM)    |      | 0 = Synchronous burst-mode read<br>1 = Asynchronous page-mode read (default)                                                                |                                     |               |              |             |     |     |               |    |          |     |
| 14           | Reser                             | ved (R   | )       |      | Reserve                                                                                                                                     | Reserved bits should be cleared (0) |               |              |             |     |     |               |    |          |     |
| 13:11        | Latency Count (LC[2:0])           |          |         |      | 010 = Code 2<br>011 = Code 3<br>100 = Code 4<br>101 = Code 5<br>110 = Code 6<br>111 = Code 7 (default)<br>(Other bit settings are reserved) |                                     |               |              |             |     |     |               |    |          |     |
| 10           | Wait F                            | Polarity | (WP)    |      | 0 =WAIT signal is active low<br>1 =WAIT signal is active high (default)                                                                     |                                     |               |              |             |     |     |               |    |          |     |
| 9            | Data I                            | Hold (D  | PH)     |      | 0 = Data held for a 1-clock data cycle<br>1 = Data held for a 2-clock data cycle (default)                                                  |                                     |               |              |             |     |     |               |    |          |     |
| 8            | Wait [                            | Delay (\ | WD)     |      | 0 =WAIT deasserted with valid data<br>1 =WAIT deasserted one data cycle before valid data (default)                                         |                                     |               |              |             |     |     |               |    |          |     |
| 7            | Burst                             | Seque    | nce (BS | S)   | 0 =Reserved<br>1 =Linear (default)                                                                                                          |                                     |               |              |             |     |     |               |    |          |     |
| 6            | Clock                             | Edge (   | (CE)    |      | 0 = Falling edge<br>1 = Rising edge (default)                                                                                               |                                     |               |              |             |     |     |               |    |          |     |
| 5:4          | Reser                             | ved (R   | )       |      | Reserve                                                                                                                                     | d bits s                            | should b      | e cleare     | ed (0)      |     |     |               |    |          |     |

Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



#### Table 22. Read Configuration Register Description (Sheet 2 of 2)

| 3   | Burst Wrap (BW)        | 0 = Wrap; Burst accesses wrap within burst length set by BL[2:0] 1 = No Wrap; Burst accesses do not wrap within burst length (default) |
|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 2:0 | Burst Length (BL[2:0]) | 001 =4-word burst 010 =8-word burst 011 =16-word burst 111 =Continuous-word burst (default) (Other bit settings are reserved)          |

Note: Latency Code 2, Data Hold for a 2-clock data cycle (DH = 1) WAIT must be deasserted with valid data (WD = 0). Latency Code 2, Data Hold for a 2-cock data cycle (DH=1) WAIT deasserted one data cycle before valid data (WD = 1) combination is not supported.

.DataSheet4U.com

#### 10.3.1 Read Mode

The Read Mode (RM) bit selects synchronous burst-mode or asynchronous page-mode operation for the device. When the RM bit is set, asynchronous page mode is selected (default). When RM is cleared, synchronous burst mode is selected.

### 10.3.2 Latency Count

The Latency Count bits, LC[2:0], tell the device how many clock cycles must elapse from the rising edge of ADV# (or from the first valid clock edge after ADV# is asserted) until the first data word is to be driven onto DQ[15:0]. The input clock frequency is used to determine this value. Figure 28 shows the data output latency for the different settings of LC[2:0].

Synchronous burst with a Latency Count setting of Code 4 will result in zero WAIT state; however, a Latency Count setting of Code 5 will cause 1 WAIT state (Code 6 will cause 2 WAIT states, and Code 7 will cause 3 WAIT states) after every four words, regardless of whether a 16-word boundary is crossed. If RCR[9] (Data Hold) bit is set (data hold of two clocks) this WAIT condition will not occur because enough clocks elapse during each burst cycle to eliminate subsequent WAIT states.

Refer to Table 23, "LC and Frequency Support" on page 56 for Latency Code Settings.



Figure 28. **First-Access Latency Count** 



Table 23. **LC and Frequency Support** 

| Latency Count Settings | Frequency Support (MHz) |
|------------------------|-------------------------|
| 2                      | ≤ 27                    |
| 3                      | ≤ 40                    |

See Figure 29, "Example Latency Count Setting using Code 3.

56





Figure 29. Example Latency Count Setting using Code 3

### 10.3.3 WAIT Polarity

The WAIT Polarity bit (WP), RCR[10] determines the asserted level ( $V_{OH}$  or  $V_{OL}$ ) of WAIT. When WP is set, WAIT is asserted high (default). When WP is cleared, WAIT is asserted low. WAIT changes state on valid clock edges during active bus cycles (CE# asserted, OE# asserted, RST# deasserted).

### 10.3.3.1 WAIT Signal Function

The WAIT signal indicates data valid when the device is operating in synchronous mode (RCR[15]=0). The WAIT signal is only "deasserted" when data is valid on the bus.

When the device is operating in synchronous non-array read mode, such as read status, read ID, or read query. The WAIT signal is also "deasserted" when data is valid on the bus.

WAIT behavior during synchronous non-array reads at the end of word line works correctly only on the first data access.

When the device is operating in asynchronous page mode, asynchronous single word read mode, and all write operations, WAIT is set to a deasserted state as determined by RCR[10]. See Figure 17, "Asynchronous Single-Word Read (ADV# Latch)" on page 38, and Figure 18, "Asynchronous Page-Mode Read Timing" on page 39.



Table 24. WAIT Functionality Table

| Condition                                    | WAIT       | Notes |
|----------------------------------------------|------------|-------|
| CE# = '1', OE# = 'X' or CE# = '0', OE# = '1' | High-Z     | 1     |
| CE# ='0', OE# = '0'                          | Active     | 1     |
| Synchronous Array Reads                      | Active     | 1     |
| Synchronous Non-Array Reads                  | Active     | 1     |
| All Asynchronous Reads                       | Deasserted | 1     |
| All Writes                                   | High-Z     | 1,2   |

vw.DataSheet4U.com

#### Notes:

- 1. Active: WAIT is asserted until data becomes valid, then deasserts
- 2. When  $OE# = V_{IH}$  during writes, WAIT = High-Z

#### 10.3.4 Data Hold

For burst read operations, the Data Hold (DH) bit determines whether the data output remains valid on DQ[15:0] for one or two clock cycles. This period of time is called the "data cycle". When DH is set, output data is held for two clocks (default). When DH is cleared, output data is held for one clock (see Figure 30). The processor's data setup time and the flash memory's clock-to-data output delay should be considered when determining whether to hold output data for one or two clocks. A method for determining the Data Hold configuration is shown below:

To set the device at one clock data hold for subsequent reads, the following condition must be satisfied:

$$t_{CHQV}(ns) + t_{DATA}(ns) \le One CLK Period (ns)$$

 $t_{DATA}$  = Data set up to Clock (defined by CPU)

For example, with a clock frequency of 40 MHz, the clock period is 25 ns. Assuming  $t_{CHQV}=20$  ns and  $t_{DATA}=4$  ns. Applying these values to the formula above:

$$20 \text{ ns} + 4 \text{ ns} \le 25 \text{ ns}$$

The equation is satisfied and data will be available at every clock period with data hold setting at one clock. If  $t_{CHQV}(ns) + t_{DATA}(ns) > One CLK Period (ns)$ , data hold setting of 2 clock periods must be used.

Figure 30. Data Hold Timing



Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



### 10.3.5 WAIT Delay

The WAIT Delay (WD) bit controls the WAIT assertion-delay behavior during synchronous burst reads. WAIT can be asserted either during or one data cycle before valid data is output on DQ[15:0]. When WD is set, WAIT is deasserted one data cycle *before* valid data (default). When WD is cleared, WAIT is deasserted *during* valid data.

### 10.3.6 Burst Sequence

The Burst Sequence (BS) bit selects linear-burst sequence (default). Only linear-burst sequence is supported. Table 25 shows the synchronous burst sequence for all burst lengths, as well as the effect of the Burst Wrap (BW) setting.

#### Table 25. Burst Sequence Word Ordering

| Start          | Burst Wrap<br>(RCR[3]) | Burst Addressing Sequence (DEC)   |                                   |                                    |                                       |
|----------------|------------------------|-----------------------------------|-----------------------------------|------------------------------------|---------------------------------------|
| Addr.<br>(DEC) |                        | 4-Word Burst<br>(BL[2:0] = 0b001) | 8-Word Burst<br>(BL[2:0] = 0b010) | 16-Word Burst<br>(BL[2:0] = 0b011) | Continuous Burst<br>(BL[2:0] = 0b111) |
| 0              | 0                      | 0-1-2-3                           | 0-1-2-3-4-5-6-7                   | 0-1-2-3-414-15                     | 0-1-2-3-4-5-6                         |
| 1              | 0                      | 1-2-3-0                           | 1-2-3-4-5-6-7-0                   | 1-2-3-4-515-0                      | 1-2-3-4-5-6-7                         |
| 2              | 0                      | 2-3-0-1                           | 2-3-4-5-6-7-0-1                   | 2-3-4-5-615-0-1                    | 2-3-4-5-6-7-8                         |
| 3              | 0                      | 3-0-1-2                           | 3-4-5-6-7-0-1-2                   | 3-4-5-6-715-0-1-2                  | 3-4-5-6-7-8-9                         |
| 4              | 0                      |                                   | 4-5-6-7-0-1-2-3                   | 4-5-6-7-815-0-1-2-3                | 4-5-6-7-8-9-10                        |
| 5              | 0                      |                                   | 5-6-7-0-1-2-3-4                   | 5-6-7-8-915-0-1-2-3-4              | 5-6-7-8-9-10-11                       |
| 6              | 0                      |                                   | 6-7-0-1-2-3-4-5                   | 6-7-8-9-1015-0-1-2-3-4-5           | 6-7-8-9-10-11-12                      |
| 7              | 0                      |                                   | 7-0-1-2-3-4-5-6                   | 7-8-9-1015-0-1-2-3-4-5-6           | 7-8-9-10-11-12-13                     |
| :              | 1                      | :                                 | :                                 | :                                  |                                       |
| 14             | 0                      |                                   |                                   | 14-15-0-1-212-13                   | 14-15-16-17-18-19-20                  |
| 15             | 0                      |                                   |                                   | 15-0-1-2-313-14                    | 15-16-17-18-19-20-21                  |
|                |                        |                                   | :                                 | :                                  | :                                     |
| 0              | 1                      | 0-1-2-3                           | 0-1-2-3-4-5-6-7                   | 0-1-2-3-414-15                     | 0-1-2-3-4-5-6                         |
| 1              | 1                      | 1-2-3-4                           | 1-2-3-4-5-6-7-8                   | 1-2-3-4-515-16                     | 1-2-3-4-5-6-7                         |
| 2              | 1                      | 2-3-4-5                           | 2-3-4-5-6-7-8-9                   | 2-3-4-5-616-17                     | 2-3-4-5-6-7-8                         |
| 3              | 1                      | 3-4-5-6                           | 3-4-5-6-7-8-9-10                  | 3-4-5-6-717-18                     | 3-4-5-6-7-8-9                         |
| 4              | 1                      |                                   | 4-5-6-7-8-9-10-11                 | 4-5-6-7-818-19                     | 4-5-6-7-8-9-10                        |
| 5              | 1                      |                                   | 5-6-7-8-9-10-11-12                | 5-6-7-8-919-20                     | 5-6-7-8-9-10-11                       |
| 6              | 1                      |                                   | 6-7-8-9-10-11-12-13               | 6-7-8-9-1020-21                    | 6-7-8-9-10-11-12                      |
| 7              | 1                      |                                   | 7-8-9-10-11-12-13-14              | 7-8-9-10-1121-22                   | 7-8-9-10-11-12-13                     |
|                |                        |                                   |                                   | :                                  | :                                     |
| 14             | 1                      |                                   |                                   | 14-15-16-17-1828-29                | 14-15-16-17-18-19-20                  |
| 15             | 1                      |                                   |                                   | 15-16-17-18-1929-30                | 15-16-17-18-19-20-21                  |

### 10.3.7 Clock Edge

The Clock Edge (CE) bit selects either a rising (default) or falling clock edge for CLK. This clock edge is used at the start of a burst cycle, to output synchronous data, and to assert/deassert WAIT.

### 10.3.8 Burst Wrap

The Burst Wrap (BW) bit determines whether 4-word, 8-word, or 16-word burst length accesses wrap within the selected word-length boundaries or cross word-length boundaries. When BW is set, burst wrapping does not occur (default). When BW is cleared, burst wrapping occurs.

When performing synchronous burst reads with BW set (no wrap), an output delay may occur when the burst sequence crosses its first device-row (16-word) boundary. If the burst sequence's start address is 4-word aligned, then no delay occurs. If the start address is at the end of a 4-word



boundary, the worst case output delay is one clock cycle less than the first access Latency Count. This delay can take place only once, and doesn't occur if the burst sequence does not cross a device-row boundary. WAIT informs the system of this delay when it occurs.

### 10.3.9 Burst Length

The Burst Length bit (BL[2:0]) selects the linear burst length for all synchronous burst reads of the flash memory array. The burst lengths are 4-word, 8-word, 16-word, and continuous word.

Continuous-burst accesses are linear only, and do not wrap within any word length boundaries (see Table 25, "Burst Sequence Word Ordering" on page 59). When a burst cycle begins, the device outputs synchronous burst data until it reaches the end of the "burstable" address space.

ww.DataSheet4U.com



# 11.0 Programming Operations

The device supports three programming methods: Word Programming (40h/10h), Buffered Programming (E8h, D0h), and Buffered Enhanced Factory Programming (80h, D0h). See Section 9.0, "Device Operations" on page 48 for details on the various programming commands issued to the device. The following sections describe device programming in detail.

Successful programming requires the addressed block to be unlocked. If the block is locked down, WP# must be deasserted and the block must be unlocked before attempting to program the block. Attempting to program a locked block causes a program error (SR[4] and SR[1] set) and termination of the operation. See Section 13.0, "Security Modes" on page 69 for details on locking and unlocking blocks.

The Intel StrataFlash® Embedded Memory (P30) is segmented into multiple Programming Regions. Programming Regions are made up of 8 or 16 blocks depending on the density. The 64-and 128-Mbit devices have 8 blocks per Programming Region, while the 256-Mbit has 16 blocks in each Programming Region (see Table 26). See Section 4.4, "Memory Maps" on page 24 for address ranges of each Programming Region per density.

### Table 26. Programming Regions per Device

| Device Density | Number of blocks per<br>Programming Region | Number of Programming<br>Regions per Device |
|----------------|--------------------------------------------|---------------------------------------------|
| 64-Mbit        | 8 blocks                                   | 8                                           |
| 128-Mbit       | 8 blocks                                   | 16                                          |
| 256-Mbit       | 16 blocks                                  | 16                                          |
| 512-Mbit       | 16 blocks                                  | 32                                          |
| 1-Gbit         | 16 blocks                                  | 64                                          |

Execute in Place (XIP) is defined as the ability to execute code directly from the flash memory.

XIP applications must partition the memory such that code and data are in separate programming regions (see Table 26, "Programming Regions per Device" on page 61). Each Programming Region should contain only code or data, and not both. The following terms define the difference between code and data. System designs must use these definitions when partitioning their code and data for the P30 device.

Code: Execution code ran out of the flash device on a continuous basis in the system.

Data: Information periodically programmed into the flash device and read back (e.g. execution code shadowed and executed in RAM, pictures, log files, etc.).

## 11.1 Word Programming

Word programming operations are initiated by writing the Word Program Setup command to the device (see Section 9.0, "Device Operations" on page 48). This is followed by a second write to the device with the address and data to be programmed. The device outputs Status Register data when read. See Figure 40, "Word Program Flowchart" on page 85. V<sub>PP</sub> must be above V<sub>PPLK</sub>, and within the specified V<sub>PPL</sub> min/max values (nominally 1.8 V).

www.DataSheet4U.co



During programming, the Write State Machine (WSM) executes a sequence of internally-timed events that program the desired data bits at the addressed location, and verifies that the bits are sufficiently programmed. Programming the flash memory array changes "ones" to "zeros". Memory array bits that are zeros can be changed to ones only by erasing the block (see Section 12.0, "Erase Operations" on page 67).

The Status Register can be examined for programming progress and errors by reading at any address. The device remains in the Read Status Register state until another command is written to the device.

Status Register bit SR[7] indicates the programming status while the sequence executes. Commands that can be issued to the device during programming are Program Suspend, Read Status Register, Read Device Identifier, CFI Query, and Read Array (this returns unknown data).

When programming has finished, Status Register bit SR[4] (when set) indicates a programming failure. If SR[3] is set, the WSM could not perform the word programming operation because  $V_{PP}$  was outside of its acceptable limits. If SR[1] is set, the word programming operation attempted to program a locked block, causing the operation to abort.

Before issuing a new command, the Status Register contents should be examined and then cleared using the Clear Status Register command. Any valid command can follow, when word programming has completed.

### 11.1.1 Factory Word Programming

Factory word programming is similar to word programming in that it uses the same commands and programming algorithms. However, factory word programming enhances the programming performance with  $V_{PP} = V_{PPH}$ . This can enable faster programming times during OEM manufacturing processes. Factory word programming is not intended for extended use. See Section 5.2, "Operating Conditions" on page 30 for limitations when  $V_{PP} = V_{PPH}$ .

Note:

When  $V_{PP} = V_{PPL}$ , the device draws programming current from the  $V_{CC}$  supply. If  $V_{PP}$  is driven by a logic signal,  $V_{PPL}$  must remain above  $V_{PPL}$  MIN to program the device. When  $V_{PP} = V_{PPH}$ , the device draws programming current from the  $V_{PP}$  supply. Figure 31, "Example VPP Supply Connections" on page 66 shows examples of device power supply configurations.

## 11.2 Buffered Programming

The device features a 32-word buffer to enable optimum programming performance. For Buffered Programming, data is first written to an on-chip write buffer. Then the buffer data is programmed into the flash memory array in buffer-size increments. This can improve system programming performance significantly over non-buffered programming.

When the Buffered Programming Setup command is issued (see Section 9.2, "Device Commands" on page 50), Status Register information is updated and reflects the availability of the buffer. SR[7] indicates buffer availability: if set, the buffer is available; if cleared, the buffer is not available. To retry, issue the Buffered Programming Setup command again, and re-check SR[7]. When SR[7] is set, the buffer is ready for loading. (see Figure 42, "Buffer Program Flowchart" on page 87).

On the next write, a word count is written to the device at the buffer address. This tells the device how many data words will be written to the buffer, up to the maximum size of the buffer.

ww.DataSheet4U.co



On the next write, a device start address is given along with the first data to be written to the flash memory array. Subsequent writes provide additional device addresses and data. All data addresses must lie within the start address plus the word count. Optimum programming performance and lower power usage are obtained by aligning the starting address at the beginning of a 32-word boundary (A[4:0] = 0x00). Crossing a 32-word boundary during programming will double the total programming time.

After the last data is written to the buffer, the Buffered Programming Confirm command must be issued to the original block address. The WSM begins to program buffer contents to the flash memory array. If a command other than the Buffered Programming Confirm command is written to the device, a command sequence error occurs and Status Register bits SR[7,5,4] are set. If an error occurs while writing to the array, the device stops programming, and Status Register bits SR[7,4] are set, indicating a programming failure.

When Buffered Programming has completed, additional buffer writes can be initiated by issuing another Buffered Programming Setup command and repeating the buffered program sequence. Buffered programming may be performed with  $V_{PP} = V_{PPL}$  or  $V_{PPH}$  (see Section 5.2, "Operating Conditions" on page 30 for limitations when operating the device with  $V_{PP} = V_{PPH}$ ).

If an attempt is made to program past an erase-block boundary using the Buffered Program command, the device aborts the operation. This generates a command sequence error, and Status Register bits SR[5,4] are set.

If Buffered programming is attempted while  $V_{PP}$  is below  $V_{PPLK}$ , Status Register bits SR[4,3] are set. If any errors are detected that have set Status Register bits, the Status Register should be cleared using the Clear Status Register command.

## 11.3 Buffered Enhanced Factory Programming

Buffered Enhanced Factory Programing (BEFP) speeds up Multi-Level Cell (MLC) flash programming. The enhanced programming algorithm used in BEFP eliminates traditional programming elements that drive up overhead in device programmer systems.

BEFP consists of three phases: Setup, Program/Verify, and Exit (see Figure 43, "BEFP Flowchart" on page 88). It uses a write buffer to spread MLC program performance across 32 data words. Verification occurs in the same phase as programming to accurately program the flash memory cell to the correct bit state.

A single two-cycle command sequence programs the entire block of data. This enhancement eliminates three write cycles per buffer: two commands and the word count for each set of 32 data words. Host programmer bus cycles fill the device's write buffer followed by a status check. SR[0] indicates when data from the buffer has been programmed into sequential flash memory array locations.

Following the buffer-to-flash array programming sequence, the Write State Machine (WSM) increments internal addressing to automatically select the next 32-word array boundary. This aspect of BEFP saves host programming equipment the address-bus setup overhead.

With adequate continuity testing, programming equipment can rely on the WSM's internal verification to ensure that the device has programmed properly. This eliminates the external post-program verification and its associated overhead.

/ww.DataSheet4U.con



### 11.3.1 BEFP Requirements and Considerations

#### BEFP requirements:

- Case temperature:  $T_C = 25 \text{ °C} \pm 5 \text{ °C}$
- V<sub>CC</sub> within specified operating range
- VPP driven to V<sub>PPH</sub>
- · Target block unlocked before issuing the BEFP Setup and Confirm commands
- The first-word address (WA0) for the block to be programmed must be held constant from the setup phase through all data streaming into the target block, until transition to the exit phase is desired
- WA0 must align with the start of an array buffer boundary<sup>1</sup>

#### BEFP considerations:

- For optimum performance, cycling must be limited below 100 erase cycles per block<sup>2</sup>
- BEFP programs one block at a time; all buffer data must fall within a single block<sup>3</sup>
- · BEFP cannot be suspended
- Programming to the flash memory array can occur only when the buffer is full<sup>4</sup>

#### NOTES:

- 1. Word buffer boundaries in the array are determined by A[4:0] (0x00 through 0x1F). The alignment start point is A[4:0] = 0x00.
- Some degradation in performance may occur if this limit is exceeded, but the internal algorithm continues to work properly.
- If the internal address counter increments beyond the block's maximum address, addressing wraps around to the beginning of the block.
- 4. If the number of words is less than 32, remaining locations must be filled with 0xFFFF.

### 11.3.2 BEFP Setup Phase

After receiving the BEFP Setup and Confirm command sequence, Status Register bit SR[7] (Ready) is cleared, indicating that the WSM is busy with BEFP algorithm startup. A delay before checking SR[7] is required to allow the WSM enough time to perform all of its setups and checks (Block-Lock status,  $V_{PP}$  level, etc.). If an error is detected, SR[4] is set and BEFP operation terminates. If the block was found to be locked, SR[1] is also set. SR[3] is set if the error occurred due to an incorrect  $V_{PP}$  level.

Note:

Reading from the device after the BEFP Setup and Confirm command sequence outputs Status Register data. Do not issue the Read Status Register command; it will be interpreted as data to be loaded into the buffer.

### 11.3.3 BEFP Program/Verify Phase

After the BEFP Setup Phase has completed, the host programming system must check SR[7,0] to determine the availability of the write buffer for data streaming. SR[7] cleared indicates the device is busy and the BEFP program/verify phase is activated. SR[0] indicates the write buffer is available.



Two basic sequences repeat in this phase: loading of the write buffer, followed by buffer data programming to the array. For BEFP, the count value for buffer loading is always the maximum buffer size of 32 words. During the buffer-loading sequence, data is stored to sequential buffer locations starting at address 0x00. Programming of the buffer contents to the flash memory array starts as soon as the buffer is full. If the number of words is less than 32, the remaining buffer locations must be filled with 0xFFFF.

Caution:

The buffer must be completely filled for programming to occur. Supplying an address outside of the current block's range during a buffer-fill sequence causes the algorithm to exit immediately. Any data previously loaded into the buffer during the fill cycle is not programmed into the array.

The starting address for data entry must be buffer size aligned, if not the BEFP algorithm will be aborted and the program fails and (SR[4]) flag will be set.

Data words from the write buffer are directed to sequential memory locations in the flash memory array; programming continues from where the previous buffer sequence ended. The host programming system must poll SR[0] to determine when the buffer program sequence completes. SR[0] cleared indicates that all buffer data has been transferred to the flash array; SR[0] set indicates that the buffer is not available yet for the next fill cycle. The host system may check full status for errors at any time, but it is only necessary on a block basis after BEFP exit. After the buffer fill cycle, no write cycles should be issued to the device until SR[0] = 0 and the device is ready for the next buffer fill.

Note:

Any spurious writes are ignored after a buffer fill operation and when internal program is proceeding.

The host programming system continues the BEFP algorithm by providing the next group of data words to be written to the buffer. Alternatively, it can terminate this phase by changing the block address to one outside of the current block's range.

The Program/Verify phase concludes when the programmer writes to a different block address; data supplied must be 0xFFFF. Upon Program/Verify phase completion, the device enters the BEFP Exit phase.

#### 11.3.4 BEFP Exit Phase

When SR[7] is set, the device has returned to normal operating conditions. A full status check should be performed at this time to ensure the entire block programmed successfully. When exiting the BEFP algorithm with a block address change, the read mode will not change. After BEFP exit, any valid command can be issued to the device.

# 11.4 Program Suspend

Issuing the Program Suspend command while programming suspends the programming operation. This allows data to be accessed from the device other than the one being programmed. The Program Suspend command can be issued to any device address. A program operation can be suspended to perform reads only. Additionally, a program operation that is running during an erase suspend can be suspended to perform a read operation (see Figure 41, "Program Suspend/Resume Flowchart" on page 86).

ww.DataSheet4U.com



When a programming operation is executing, issuing the Program Suspend command requests the WSM to suspend the programming algorithm at predetermined points. The device continues to output Status Register data after the Program Suspend command is issued. Programming is suspended when Status Register bits SR[7,2] are set. Suspend latency is specified in Section 7.5, "Program and Erase Characteristics" on page 45.

To read data from the device, the Read Array command must be issued. Read Array, Read Status Register, Read Device Identifier, CFI Query, and Program Resume are valid commands during a program suspend.

During a program suspend, deasserting CE# places the device in standby, reducing active current.  $V_{PP}$  must remain at its programming level, and WP# must remain unchanged while in program suspend. If RST# is asserted, the device is reset.

## 11.5 Program Resume

The Resume command instructs the device to continue programming, and automatically clears Status Register bits SR[7,2]. This command can be written to any address. If error bits are set, the Status Register should be cleared before issuing the next instruction. RST# must remain deasserted (see Figure 41, "Program Suspend/Resume Flowchart" on page 86).

## 11.6 Program Protection

When  $V_{PP} = V_{IL}$ , absolute hardware write protection is provided for all device blocks. If  $V_{PP}$  is at or below  $V_{PPLK}$ , programming operations halt and SR[3] is set indicating a  $V_{PP}$ -level error. Block lock registers are not affected by the voltage level on  $V_{PP}$ ; they may still be programmed and read, even if  $V_{PP}$  is less than  $V_{PPLK}$ .

Figure 31. Example VPP Supply Connections



ww DataSheet4U co



## 12.0 Erase Operations

Flash erasing is performed on a block basis. An entire block is erased each time an erase command sequence is issued, and only one block is erased at a time. When a block is erased, all bits within that block read as logical ones. The following sections describe block erase operations in detail.

### 12.1 Block Erase

Block erase operations are initiated by writing the Block Erase Setup command to the address of the block to be erased (see Section 9.2, "Device Commands" on page 50). Next, the Block Erase Confirm command is written to the address of the block to be erased. If the device is placed in standby (CE# deasserted) during an erase operation, the device completes the erase operation before entering standby.V<sub>PP</sub> must be above V<sub>PPLK</sub> and the block must be unlocked (see Figure 44, "Block Erase Flowchart" on page 89).

During a block erase, the Write State Machine (WSM) executes a sequence of internally-timed events that conditions, erases, and verifies all bits within the block. Erasing the flash memory array changes "zeros" to "ones". Memory array bits that are ones can be changed to zeros only by programming the block (see Section 11.0, "Programming Operations" on page 61).

The Status Register can be examined for block erase progress and errors by reading any address. The device remains in the Read Status Register state until another command is written. SR[0] indicates whether the addressed block is erasing. Status Register bit SR[7] is set upon erase completion.

Status Register bit SR[7] indicates block erase status while the sequence executes. When the erase operation has finished, Status Register bit SR[5] indicates an erase failure if set. SR[3] set would indicate that the WSM could not perform the erase operation because  $V_{pp}$  was outside of its acceptable limits. SR[1] set indicates that the erase operation attempted to erase a locked block, causing the operation to abort.

Before issuing a new command, the Status Register contents should be examined and then cleared using the Clear Status Register command. Any valid command can follow once the block erase operation has completed.

# 12.2 Erase Suspend

Issuing the Erase Suspend command while erasing suspends the block erase operation. This allows data to be accessed from memory locations other than the one being erased. The Erase Suspend command can be issued to any device address. A block erase operation can be suspended to perform a word or buffer program operation, or a read operation within any block except the block that is erase suspended (see Figure 41, "Program Suspend/Resume Flowchart" on page 86).

When a block erase operation is executing, issuing the Erase Suspend command requests the WSM to suspend the erase algorithm at predetermined points. The device continues to output Status Register data after the Erase Suspend command is issued. Block erase is suspended when Status Register bits SR[7,6] are set. Suspend latency is specified in Section 7.5, "Program and Erase Characteristics" on page 45.

/ww.DataSheet4U.con



To read data from the device (other than an erase-suspended block), the Read Array command must be issued. During Erase Suspend, a Program command can be issued to any block other than the erase-suspended block. Block erase cannot resume until program operations initiated during erase suspend complete. Read Array, Read Status Register, Read Device Identifier, CFI Query, and Erase Resume are valid commands during Erase Suspend. Additionally, Clear Status Register, Program, Program Suspend, Block Lock, Block Unlock, and Block Lock-Down are valid commands during Erase Suspend.

During an erase suspend, deasserting CE# places the device in standby, reducing active current.  $V_{PP}$  must remain at a valid level, and WP# must remain unchanged while in erase suspend. If RST# is asserted, the device is reset.

ww.DataSheet4U.com

### 12.3 Erase Resume

The Erase Resume command instructs the device to continue erasing, and automatically clears status register bits SR[7,6]. This command can be written to any address. If status register error bits are set, the Status Register should be cleared before issuing the next instruction. RST# must remain deasserted (see Figure 41, "Program Suspend/Resume Flowchart" on page 86).

### 12.4 Erase Protection

When  $V_{PP} = V_{IL}$ , absolute hardware erase protection is provided for all device blocks. If  $V_{PP}$  is below  $V_{PPLK}$ , erase operations halt and SR[3] is set indicating a  $V_{PP}$ -level error.



## 13.0 Security Modes

The device features security modes used to protect the information stored in the flash memory array. The following sections describe each security mode in detail.

## 13.1 Block Locking

Individual instant block locking is used to protect user code and/or data within the flash memory array. All blocks power up in a locked state to protect array data from being altered during power transitions. Any block can be locked or unlocked with no latency. Locked blocks cannot be programmed or erased; they can only be read.

Software-controlled security is implemented using the Block Lock and Block Unlock commands. Hardware-controlled security can be implemented using the Block Lock-Down command along with asserting WP#. Also,  $V_{PP}$  data security can be used to inhibit program and erase operations (see Section 11.6, "Program Protection" on page 66 and Section 12.4, "Erase Protection" on page 68).

The P30 device also offers four pre-defined areas in the main array that can be configured as One-Time Programmable (OTP) for the highest level of security. These include the four 32 KB parameter blocks together as one and the three adjacent 128 KB main blocks. This is available for top or bottom parameter devices.

#### 13.1.1 Lock Block

To lock a block, issue the Lock Block Setup command. The next command must be the Lock Block command issued to the desired block's address (see Section 9.2, "Device Commands" on page 50 and Figure 46, "Block Lock Operations Flowchart" on page 91). If the Set Read Configuration Register command is issued after the Block Lock Setup command, the device configures the RCR instead.

Block lock and unlock operations are not affected by the voltage level on  $V_{PP}$ . The block lock bits may be modified and/or read even if  $V_{PP}$  is at or below  $V_{PPLK}$ .

#### 13.1.2 Unlock Block

The Unlock Block command is used to unlock blocks (see Section 9.2, "Device Commands" on page 50). Unlocked blocks can be read, programmed, and erased. Unlocked blocks return to a locked state when the device is reset or powered down. If a block is in a lock-down state, WP# must be deasserted before it can be unlocked (see Figure 32, "Block Locking State Diagram" on page 70).

#### 13.1.3 Lock-Down Block

A locked or unlocked block can be locked-down by writing the Lock-Down Block command sequence (see Section 9.2, "Device Commands" on page 50). Blocks in a lock-down state cannot be programmed or erased; they can only be read. However, unlike locked blocks, their locked state cannot be changed by software commands alone. A locked-down block can only be unlocked by issuing the Unlock Block command with WP# deasserted. To return an unlocked block to locked-

MAN DataShootAll con



down state, a Lock-Down command must be issued prior to changing WP# to VII. Locked-down blocks revert to the locked state upon reset or power up the device (see Figure 32, "Block Locking State Diagram" on page 70).

#### 13.1.4 **Block Lock Status**

The Read Device Identifier command is used to determine a block's lock status (see Section 14.2, "Read Device Identifier" on page 76). Data bits DQ[1:0] display the addressed block's lock status; DQ0 is the addressed block's lock bit, while DQ1 is the addressed block's lock-down bit.

#### Figure 32. **Block Locking State Diagram**



#### 13.1.5 **Block Locking During Suspend**

Block lock and unlock changes can be performed during an erase suspend. To change block locking during an erase operation, first issue the Erase Suspend command. Monitor the Status Register until SR[7] and SR[6] are set, indicating the device is suspended and ready to accept another command.

Next, write the desired lock command sequence to a block, which changes the lock state of that block. After completing block lock or unlock operations, resume the erase operation using the Erase Resume command.

Note: A Lock Block Setup command followed by any command other than Lock Block, Unlock Block, or Lock-Down Block produces a command sequence error and set Status Register bits SR[4] and



SR[5]. If a command sequence error occurs during an erase suspend, SR[4] and SR[5] remains set, even after the erase operation is resumed. Unless the Status Register is cleared using the Clear Status Register command before resuming the erase operation, possible erase errors may be masked by the command sequence error.

If a block is locked or locked-down during an erase suspend of the *same* block, the lock status bits change immediately. However, the erase operation completes when it is resumed. Block lock operations cannot occur during a program suspend. See Appendix A, "Write State Machine" on page 78, which shows valid commands during an erase suspend.

# 13.2 Selectable One-Time Programmable Blocks

Any of four pre-defined areas from the main array (the four 32 KB parameter blocks together as one and the three adjacent 128 KB main blocks) can be configured as One-Time Programmable (OTP) so further program and erase operations are not allowed. This option is available for top or bottom parameter devices.

### Table 27. Selectable OTP Block Mapping

| Density   | Top Parameter Configuration | Bottom Parameter Configuration |
|-----------|-----------------------------|--------------------------------|
|           | blocks 258:255 (parameters) | blocks 3:0 (parameters)        |
| 256-Mbit  | block 254 (main)            | block 4 (main)                 |
| 230-WDI   | block 253 (main)            | block 5 (main)                 |
|           | block 252 (main)            | block 6 (main)                 |
|           |                             |                                |
|           | blocks 130:127 (parameters) | blocks 3:0 (parameters)        |
| 128-Mbit  | block 126 (main)            | block 4 (main)                 |
| 120 Wibit | block 125 (main)            | block 5 (main)                 |
|           | block 124 (main)            | block 6 (main)                 |
|           |                             |                                |
|           | blocks 66:63 (parameters)   | blocks 3:0 (parameters)        |
| 64-Mbit   | block 62 (main)             | block 4 (main)                 |
| OT MIDIC  | block 61 (main)             | block 5 (main)                 |
|           | block 60 (main)             | block 6 (main)                 |

**Note:** The 512-Mbit and 1-Gbit devices will have multiple Selectable OTP Areas depending on the number of 256-Mbit dies in the stack and the placement of the parameter blocks.

Please see your local Intel representative for details about the Selectable OTP implementation.



## 13.3 Protection Registers

The device contains 17 Protection Registers (PRs) that can be used to implement system security measures and/or device identification. Each Protection Register can be individually locked.

The first 128-bit Protection Register is comprised of two 64-bit (8-word) segments. The lower 64-bit segment is pre-programmed at the Intel factory with a unique 64-bit number. The other 64-bit segment, as well as the other sixteen 128-bit Protection Registers, are blank. Users can program these registers as needed. When programmed, users can then lock the Protection Register(s) to prevent additional bit programming (see Figure 33, "Protection Register Map" on page 73).

The user-programmable Protection Registers contain one-time programmable (OTP) bits; when programmed, register bits cannot be erased. Each Protection Register can be accessed multiple times to program individual bits, as long as the register remains unlocked.

Each Protection Register has an associated Lock Register bit. When a Lock Register bit is programmed, the associated Protection Register can only be read; it can no longer be programmed. Additionally, because the Lock Register bits themselves are OTP, when programmed, Lock Register bits cannot be erased. Therefore, when a Protection Register is locked, it cannot be unlocked.

ww.DataSheet4U.com



Figure 33. Protection Register Map



## 13.3.1 Reading the Protection Registers

The Protection Registers can be read from any address. To read the Protection Register, first issue the Read Device Identifier command at any address to place the device in the Read Device Identifier state (see Section 9.2, "Device Commands" on page 50). Next, perform a read operation using the address offset corresponding to the register to be read. Table 29, "Device Identifier Information" on page 77 shows the address offsets of the Protection Registers and Lock Registers. Register data is read 16 bits at a time.

### 13.3.2 Programming the Protection Registers

To program any of the Protection Registers, first issue the Program Protection Register command at the parameter's base address plus the offset to the desired Protection Register (see Section 9.2, "Device Commands" on page 50). Next, write the desired Protection Register data to the same Protection Register address (see Figure 33, "Protection Register Map" on page 73).

ww.DataSheet4U.con



The device programs the 64-bit and 128-bit user-programmable Protection Register data 16 bits at a time (see Figure 47, "Protection Register Programming Flowchart" on page 92). Issuing the Program Protection Register command outside of the Protection Register's address space causes a program error (SR[4] set). Attempting to program a locked Protection Register causes a program error (SR[4] set) and a lock error (SR[1] set).

### 13.3.3 Locking the Protection Registers

Each Protection Register can be locked by programming its respective lock bit in the Lock Register. To lock a Protection Register, program the corresponding bit in the Lock Register by issuing the Program Lock Register command, followed by the desired Lock Register data (see Section 9.2, "Device Commands" on page 50). The physical addresses of the Lock Registers are 0x80 for register 0 and 0x89 for register 1. These addresses are used when programming the lock registers (see Table 29, "Device Identifier Information" on page 77).

Bit 0 of Lock Register 0 is already programmed at the factory, locking the lower, pre-programmed 64-bit region of the first 128-bit Protection Register containing the unique identification number of the device. Bit 1 of Lock Register 0 can be programmed by the user to lock the user-programmable, 64-bit region of the first 128-bit Protection Register. When programming Bit 1 of Lock Register 0, all other bits need to be left as '1' such that the data programmed is 0xFFFD.

Lock Register 1 controls the locking of the upper sixteen 128-bit Protection Registers. Each of the 16 bits of Lock Register 1 correspond to each of the upper sixteen 128-bit Protection Registers. Programming a bit in Lock Register 1 locks the corresponding 128-bit Protection Register.

*Caution:* After being locked, the Protection Registers cannot be unlocked.

ww.DataSheet4U.con



## 14.0 Special Read States

The following sections describe non-array read states. Non-array reads can be performed in asynchronous read or synchronous burst mode. A non-array read operation occurs as asynchronous single-word mode. When non-array reads are performed in asynchronous page mode only the first data is valid and all subsequent data are undefined. When a non-array read operation occurs as synchronous burst mode, the same word of data requested will be output on successive clock edges until the burst length requirements are satisfied.

Refer to the following waveforms for more detailed information:

- Figure 16, "Asynchronous Single-Word Read (ADV# Low)" on page 38
- Figure 17, "Asynchronous Single-Word Read (ADV# Latch)" on page 38
- Figure 19, "Synchronous Single-Word Array or Non-array Read Timing" on page 39

## 14.1 Read Status Register

To read the Status Register, issue the Read Status Register command at any address. Status Register information is available to which the Read Status Register, Word Program, or Block Erase command was issued. Status Register data is automatically made available following a Word Program, Block Erase, or Block Lock command sequence. Reads from the device after any of these command sequences outputs the device's status until another valid command is written (e.g. Read Array command).

The Status Register is read using single asynchronous-mode or synchronous burst mode reads. Status Register data is output on DQ[7:0], while 0x00 is output on DQ[15:8]. In asynchronous mode the falling edge of OE#, or CE# (whichever occurs first) updates and latches the Status Register contents. However, reading the Status Register in synchronous burst mode, CE# or ADV# must be toggled to update status data.

The Device Write Status bit (SR[7]) provides overall status of the device. Status register bits SR[6:1] present status and error information about the program, erase, suspend,  $V_{PP}$  and block-locked operations.

#### Table 28. Status Register Description (Sheet 1 of 2)

| Status Re              | Status Register (SR) Default Value = 0x80 |                 |                                                                                                                 |                        |                              |                            |                |  |  |  |
|------------------------|-------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|------------------------|------------------------------|----------------------------|----------------|--|--|--|
| Device<br>Write Status | Erase<br>Suspend<br>Status                | Erase<br>Status | Program<br>Status                                                                                               | V <sub>PP</sub> Status | Program<br>Suspend<br>Status | Block-<br>Locked<br>Status | BEFP<br>Status |  |  |  |
| DWS                    | ESS                                       | ES              | PS                                                                                                              | VPPS                   | PSS                          | BLS                        | BWS            |  |  |  |
| 7                      | 6                                         | 5               | 4                                                                                                               | 3                      | 2                            | 1                          | 0              |  |  |  |
| Bit                    | Na                                        | me              | Description                                                                                                     |                        |                              |                            |                |  |  |  |
| 7                      | Device Write<br>(DWS)                     | Status          | 0 = Device is busy; program or erase cycle in progress; SR[0] valid.<br>1 = Device is ready; SR[6:1] are valid. |                        |                              |                            |                |  |  |  |
| 6                      | Erase Suspe<br>(ESS)                      | nd Status       | 0 = Erase suspend not in effect. 1 = Erase suspend in effect.                                                   |                        |                              |                            |                |  |  |  |

ww.DataSheet4U.cor



#### Table 28. Status Register Description (Sheet 2 of 2)

| Status Re | gister (SR)                   | Default Value = 0x80                                                                                                                                                                                                                                                                  |
|-----------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5         | Erase Status (ES)             | 0 = Erase successful.<br>1 = Erase fail or program sequence error when set with SR[4,7].                                                                                                                                                                                              |
| 4         | Program Status (PS)           | 0 = Program successful.<br>1 = Program fail or program sequence error when set with SR[5,7]                                                                                                                                                                                           |
| 3         | V <sub>PP</sub> Status (VPPS) | 0 = VPP within acceptable limits during program or erase operation.<br>1 = VPP < VPPLK during program or erase operation.                                                                                                                                                             |
| 2         | Program Suspend Status (PSS)  | 0 = Program suspend not in effect.<br>1 = Program suspend in effect.                                                                                                                                                                                                                  |
| 1         | Block-Locked Status (BLS)     | 0 = Block not locked during program or erase.<br>1 = Block locked during program or erase; operation aborted.                                                                                                                                                                         |
| 0         | BEFP Status (BWS)             | DWS     BWS       0     0     = WSM is busy and buffer is available for loading.       0     1     = WSM is busy and buffer is not available for loading.       1     0     = WSM is not busy and buffer is available for loading.       1     1     = Reserved for Future Use (RFU). |

ww.DataSHEEt4U.COIII

Note:

Always clear the Status Register prior to resuming erase operations. It avoids Status Register ambiguity when issuing commands during Erase Suspend. If a command sequence error occurs during an erase-suspend state, the Status Register contains the command sequence error status (SR[7,5,4] set). When the erase operation resumes and finishes, possible errors during the erase operation cannot be detected via the Status Register because it contains the previous error status.

### 14.1.1 Clear Status Register

The Clear Status Register command clears the status register. It functions independent of  $V_{PP}$  The Write State Machine (WSM) sets and clears SR[7,6,2], but it sets bits SR[5:3,1] without clearing them. The Status Register should be cleared before starting a command sequence to avoid any ambiguity. A device reset also clears the Status Register.

### 14.2 Read Device Identifier

The Read Device Identifier command instructs the device to output manufacturer code, device identifier code, block-lock status, protection register data, or configuration register data (see Section 9.2, "Device Commands" on page 50 for details on issuing the Read Device Identifier command). Table 29, "Device Identifier Information" on page 77 and Table 30, "Device ID codes" on page 77 show the address offsets and data values for this device.



#### Table 29. Device Identifier Information

| Item                                           | Address <sup>(1)</sup> | Data                             |
|------------------------------------------------|------------------------|----------------------------------|
| Manufacturer Code                              | 0x00                   | 0089h                            |
| Device ID Code                                 | 0x01                   | ID (see Table 30)                |
| Block Lock Configuration:                      |                        | Lock Bit:                        |
| Block Is Unlocked                              |                        | $DQ_0 = 0b0$                     |
| Block Is Locked                                | BBA + 0x02             | $DQ_0 = 0b1$                     |
| Block Is not Locked-Down                       |                        | DQ <sub>1</sub> = 0b0            |
| Block Is Locked-Down                           |                        | DQ <sub>1</sub> = 0b1            |
| Configuration Register                         | 0x05                   | Configuration Register Data      |
| Lock Register 0                                | 0x80                   | PR-LK0                           |
| 64-bit Factory-Programmed Protection Register  | 0x81-0x84              | Factory Protection Register Data |
| 64-bit User-Programmable Protection Register   | 0x85-0x88              | User Protection Register Data    |
| Lock Register 1                                | 0x89                   | Protection Register Data         |
| 128-bit User-Programmable Protection Registers | 0x8A-0x109             | PR-LK1                           |

#### Notes:

#### Table 30. Device ID codes

|              |                | Device Identifier Codes |                          |  |  |
|--------------|----------------|-------------------------|--------------------------|--|--|
| ID Code Type | Device Density | -T<br>(Top Parameter)   | –B<br>(Bottom Parameter) |  |  |
|              | 64-Mbit        | 8817                    | 881A                     |  |  |
| Device Code  | 128-Mbit       | 8818                    | 881B                     |  |  |
|              | 256-Mbit       | 8919                    | 891C                     |  |  |

## 14.3 CFI Query

The CFI Query command instructs the device to output Common Flash Interface (CFI) data when read. See Section 9.2, "Device Commands" on page 50 for details on issuing the CFI Query command. Appendix C, "Common Flash Interface" on page 93 shows CFI information and address offsets within the CFI database.

BBA = Block Base Address.



## **Appendix A Write State Machine**

Figure 34 through Figure 39 show the command state transitions (Next State Table) based on incoming commands. Only one partition can be actively programming or erasing at a time. Each partition stays in its last read state (Read Array, Read Device ID, CFI Query or Read Status Register) until a new command changes it. The next WSM state does not depend on the partition's output state.

Figure 34. Write State Machine—Next State Table (Sheet 1 of 6)

| m                                       |               |                                                                         |                                                 | Con                             | mand Ir                         | put to C                                            | hip and r                                                       | esulting                       | Chip Next                | State                                      |                  | _                                       |
|-----------------------------------------|---------------|-------------------------------------------------------------------------|-------------------------------------------------|---------------------------------|---------------------------------|-----------------------------------------------------|-----------------------------------------------------------------|--------------------------------|--------------------------|--------------------------------------------|------------------|-----------------------------------------|
| Current Chip<br>State <sup>(7)</sup>    |               | Read<br>Array <sup>(2)</sup>                                            | Word<br>Program <sup>(3,4)</sup>                | Buffered<br>Program<br>(BP)     | Erase<br>Setup <sup>(3,4)</sup> | Buffered<br>Enhanced<br>Factory Pgm<br>Setup (3, 4) | BE Confirm,<br>P/E<br>Resume,<br>ULB,<br>Confirm <sup>(8)</sup> | BP / Prg /<br>Erase<br>Suspend | Read<br>Status           | Clear<br>Status<br>Register <sup>(5)</sup> | Read<br>ID/Query | Lock, Unloc<br>Lock-down<br>CR setup    |
|                                         |               | (FFH)                                                                   | (10H/40H)                                       | (E8H)                           | (20H)                           | (80H)                                               | (D0H)                                                           | (B0H)                          | (70H)                    | (50H)                                      | (90H, 98H)       | (60H)                                   |
| Rea                                     | dy            | Ready                                                                   | Program<br>Setup                                | BP Setup                        | Erase<br>Setup                  | BEFP Setup                                          |                                                                 |                                | Ready                    |                                            |                  | Lock/CR<br>Setup                        |
| Lock/CR                                 | Setup         | Ready (Lock Error)  Ready (Unlock Block)  Ready (Lock Error)            |                                                 |                                 |                                 |                                                     |                                                                 |                                |                          |                                            |                  |                                         |
| ОТР                                     | Setup         |                                                                         | OTP Busy                                        |                                 |                                 |                                                     |                                                                 |                                |                          |                                            |                  |                                         |
| • • • • • • • • • • • • • • • • • • • • | Busy          |                                                                         |                                                 |                                 |                                 | ,                                                   |                                                                 |                                |                          |                                            |                  |                                         |
|                                         | Setup         |                                                                         |                                                 |                                 |                                 |                                                     | Word Progran                                                    | Word                           |                          |                                            |                  |                                         |
| Word<br>Program                         | Busy          |                                                                         |                                                 | Progra                          | m Busy                          |                                                     |                                                                 | Program<br>Suspend             | rogram Word Program Busy |                                            |                  |                                         |
| riogiam                                 | Suspend       |                                                                         | Word                                            | l Program Sus                   | spend                           |                                                     | Word<br>Program<br>Busy                                         |                                | Word                     | Program Sus                                | pend             |                                         |
|                                         | Setup         | BP Load 1                                                               |                                                 |                                 |                                 |                                                     |                                                                 |                                |                          |                                            |                  |                                         |
|                                         | BP Load 1     |                                                                         |                                                 |                                 |                                 |                                                     | BP Load                                                         | 2                              |                          |                                            |                  |                                         |
| BP                                      | BP Load 2     | BP Confirm if Data load into Program Buffer is complete; Else BP Load 2 |                                                 |                                 |                                 |                                                     |                                                                 |                                |                          |                                            |                  |                                         |
| ВР                                      | BP<br>Confirm |                                                                         | Ready (Error) BP Busy Ready (Error)             |                                 |                                 |                                                     |                                                                 |                                |                          |                                            |                  |                                         |
|                                         | BP Busy       |                                                                         |                                                 | ВР                              | Busy                            |                                                     |                                                                 | BP Suspend                     |                          | BP B                                       | usy              |                                         |
|                                         | BP<br>Suspend |                                                                         |                                                 | BP Suspend                      |                                 |                                                     | BP Busy                                                         |                                |                          | BP Suspend                                 |                  |                                         |
|                                         | Setup         |                                                                         |                                                 | Ready (Error)                   |                                 |                                                     | Erase Busy                                                      |                                | F                        | Ready (Error)                              |                  |                                         |
|                                         | Busy          |                                                                         |                                                 | Erase                           | Busy                            |                                                     |                                                                 | Erase<br>Suspend               |                          | Erase                                      | Busy             |                                         |
| Erase                                   | Suspend       | Erase<br>Suspend                                                        | Word<br>Program<br>Setup in<br>Erase<br>Suspend | BP Setup in<br>Erase<br>Suspend | Erase                           | Suspend                                             | Erase Busy                                                      |                                | Erase Su                 | uspend                                     |                  | Lock/CR<br>Setup in<br>Erase<br>Suspend |



Figure 35. Write State Machine—Next State Table (Sheet 2 of 6)

|                                 |               |                                                                     |                                  | Com                         | mand Ir              | put to C                                            | hip and                                                         | resulting                             | Chip Next                             | State                                      |                  |                                                        |
|---------------------------------|---------------|---------------------------------------------------------------------|----------------------------------|-----------------------------|----------------------|-----------------------------------------------------|-----------------------------------------------------------------|---------------------------------------|---------------------------------------|--------------------------------------------|------------------|--------------------------------------------------------|
| Curren<br>State                 |               | Read<br>Array <sup>(2)</sup>                                        | Word<br>Program <sup>(3,4)</sup> | Buffered<br>Program<br>(BP) | Erase<br>Setup (3,4) | Buffered<br>Enhanced<br>Factory Pgm<br>Setup (3, 4) | BE Confirm,<br>P/E<br>Resume,<br>ULB,<br>Confirm <sup>(8)</sup> | BP / Prg /<br>Erase<br>Suspend        | Read<br>Status                        | Clear<br>Status<br>Register <sup>(5)</sup> | Read<br>ID/Query | Lock, Unlock,<br>Lock-down,<br>CR setup <sup>(4)</sup> |
|                                 |               | (FFH)                                                               | (10H/40H)                        | (E8H)                       | (20H)                | (80H)                                               | (D0H)                                                           | (B0H)                                 | (70H)                                 | (50H)                                      | (90H, 98H)       | (60H)                                                  |
|                                 | Setup         |                                                                     |                                  |                             |                      | nd                                                  |                                                                 |                                       |                                       |                                            |                  |                                                        |
| Word<br>Program in<br>Erase     | Busy          |                                                                     | Word                             | Program Bus                 | y in Erase Su        | uspend                                              |                                                                 | Word Program Suspend in Erase Suspend |                                       |                                            |                  | d Busy                                                 |
| Suspend                         | Suspend       | Word Program Suspend in Erase Suspend Busy in Erase Suspend Suspend |                                  |                             |                      |                                                     |                                                                 |                                       | Word Program Suspend in Erase Suspend |                                            |                  |                                                        |
|                                 | Setup         |                                                                     | BP Load 1                        |                             |                      |                                                     |                                                                 |                                       |                                       |                                            |                  |                                                        |
|                                 | BP Load 1     |                                                                     | BP Load 2                        |                             |                      |                                                     |                                                                 |                                       |                                       |                                            |                  |                                                        |
|                                 | BP Load 2     |                                                                     |                                  |                             | BP Confirm i         | f Data load int                                     | o Program Bu                                                    | uffer is comple                       | te; Else BP Load                      | 2                                          |                  |                                                        |
| BP in Erase<br>Suspend          | BP<br>Confirm |                                                                     | Eras                             | e Suspend (E                | rror)                |                                                     | BP Busy in<br>Erase<br>Suspend                                  | Ready (Error in Erase Suspend)        |                                       |                                            |                  |                                                        |
|                                 | BP Busy       |                                                                     |                                  | BP Busy in Er               | ase Suspend          | d                                                   |                                                                 | BP Suspend<br>in Erase<br>Suspend     | n Erase BP Busy in Erase Suspend      |                                            |                  |                                                        |
|                                 | BP<br>Suspend |                                                                     | BP Susp                          | end in Erase S              | Suspend              |                                                     | BP Busy in<br>Erase<br>Suspend                                  |                                       | BP Suspend in Erase Suspend           |                                            |                  |                                                        |
| Lock/CR Sett<br>Suspe           |               | Erase Suspend (Lock Error)                                          |                                  |                             |                      |                                                     | Erase<br>Suspend<br>(Unlock<br>Block)                           | Erase Suspend (Lock Error [Botch])    |                                       |                                            |                  |                                                        |
| Buffered<br>Enhanced<br>Factory | Setup         |                                                                     |                                  | Ready (Error)               |                      |                                                     | BEFP<br>Loading<br>Data (X=32)                                  | Ready (Error)                         |                                       |                                            |                  |                                                        |
| Program<br>Mode                 | BEFP<br>Busy  | BEFP                                                                | Program and                      | Verify Busy (i              | f Block Addre        | ess given mate                                      | ches address                                                    | given on BEF                          | P Setup comman                        | d). Command                                | s treated as da  | ata. (7)                                               |
|                                 |               |                                                                     |                                  |                             |                      |                                                     |                                                                 |                                       |                                       |                                            |                  |                                                        |

ww.DataSheet4U.co



Figure 36. Write State Machine—Next State Table (Sheet 3 of 6)

|                       |               | (                                                                                            | Command Input to Chip and resulting Chip Next State |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
|-----------------------|---------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|-------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Currer<br>Stat        |               | OTP<br>Setup <sup>(4)</sup><br>(C0H)                                                         | Lock<br>Block<br>Confirm <sup>(8)</sup>             | Lock-Down<br>Block<br>Confirm <sup>(8)</sup> | Write RCR<br>Confirm <sup>(8)</sup> | Block Address<br>(?WA0) <sup>9</sup><br>(XXXXH)            | Illegal Cmds or<br>BEFP Data <sup>(1)</sup>                                         | WSM<br>Operation<br>Completes |  |  |  |
| Rea                   | ady           | OTP<br>Setup                                                                                 |                                                     |                                              | Rea                                 | ady                                                        |                                                                                     |                               |  |  |  |
| Lock/CF               | R Setup       | Ready (Lock (Lock Down Error) Block) Ready (Set CR) Ready (Ready (Set CR) Ready (Lock Error) |                                                     | N/A                                          |                                     |                                                            |                                                                                     |                               |  |  |  |
| ОТР                   | Setup         |                                                                                              |                                                     |                                              | OTP Busy                            |                                                            |                                                                                     | Ready                         |  |  |  |
|                       | Busy          |                                                                                              | Word Program Busy                                   |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
| Word                  | Setup<br>Busy |                                                                                              | Word Program Busy                                   |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
| Program               | Suspend       |                                                                                              | Word Program Suspend                                |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
|                       | Setup         |                                                                                              | BP Load 1                                           |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
|                       | BP Load 1     |                                                                                              | ВР                                                  | Load 2                                       |                                     | Ready (BP Load 2                                           |                                                                                     |                               |  |  |  |
| BP                    | BP Load 2     | BP Conf                                                                                      |                                                     | ad into Progra<br>LSE BP load                |                                     | Ready                                                      | BP Confirm if<br>Data load into<br>Program Buffer is<br>complete; ELSE<br>BP Load 2 | N/A                           |  |  |  |
| Dr                    | BP<br>Confirm |                                                                                              | Read                                                | y (Error)                                    |                                     | Ready (Error)<br>(Proceed if<br>unlocked or lock<br>error) | Ready (Error)                                                                       |                               |  |  |  |
|                       | BP Busy       |                                                                                              |                                                     |                                              | BP Busy                             |                                                            |                                                                                     | Ready                         |  |  |  |
|                       | BP<br>Suspend |                                                                                              |                                                     |                                              | BP Suspend                          |                                                            |                                                                                     | N/A                           |  |  |  |
|                       | Setup         |                                                                                              | Ready (Error)                                       |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
|                       | Busy          |                                                                                              | Erase Busy                                          |                                              |                                     |                                                            |                                                                                     |                               |  |  |  |
| Suspend Erase Suspend |               |                                                                                              |                                                     |                                              |                                     | N/A                                                        |                                                                                     |                               |  |  |  |

ww.DataSheet4U



Figure 37. Write State Machine—Next State Table (Sheet 4 of 6)

|                                      |               |                                      | Command Input to Chip and resulting Chip Next |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
|--------------------------------------|---------------|--------------------------------------|-----------------------------------------------|------------------------------------------------------|-------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------|--|--|--|--|
| Current Chip<br>State <sup>(7)</sup> |               | OTP<br>Setup <sup>(4)</sup>          | Lock<br>Block<br>Confirm <sup>(8)</sup>       | Lock-Down<br>Block<br>Confirm <sup>(8)</sup>         | Write RCR<br>Confirm <sup>(8)</sup> | Block Address<br>(?WA0) <sup>9</sup>                       | Illegal Cmds or<br>BEFP Data <sup>(1)</sup>                                         | WSM<br>Operation<br>Completes |  |  |  |  |
|                                      |               | (C0H)                                | (01H)                                         | (2FH)                                                | (03H)                               | (XXXXH)                                                    | (all other codes)                                                                   |                               |  |  |  |  |
|                                      | Setup         |                                      |                                               | Word Progra                                          | am Busy in Er                       | ase Suspend                                                |                                                                                     | NA                            |  |  |  |  |
| Word<br>Program in<br>Erase          | Busy          |                                      | Word Program Busy in Erase Suspend Busy       |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
| Suspend                              |               |                                      |                                               |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
|                                      | Setup         |                                      | BP Load 1                                     |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
|                                      | BP Load 1     | BP Load 2 Ready (BP Load 2 BP Load 2 |                                               |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
|                                      | BP Load 2     | BP Confi                             |                                               | ad into Progra<br>Else BP Load 2                     |                                     | Ready                                                      | BP Confirm if<br>Data load into<br>Program Buffer is<br>complete; Else<br>BP Load 2 | N/A                           |  |  |  |  |
| BP in Erase<br>Suspend               | BP<br>Confirm | R                                    | eady (Error ii                                | n Erase Suspe                                        | end)                                | Ready (Error)<br>(Proceed if<br>unlocked or lock<br>error) | Ready (Error)                                                                       |                               |  |  |  |  |
|                                      | BP Busy       |                                      |                                               | BP Bu                                                | sy in Erase S                       | uspend                                                     |                                                                                     | Erase Suspend                 |  |  |  |  |
|                                      | BP<br>Suspend |                                      | BP Suspend in Erase Suspend                   |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
| Lock/CR Set<br>Susp                  |               | Erase<br>Suspend<br>(Lock<br>Error)  | Erase<br>Suspend<br>(Lock<br>Block)           | Erase<br>Suspend<br>(Lock Down<br>Block)             | Erase<br>Suspend<br>(Set CR)        | Erase Suspend (Lock Error)                                 |                                                                                     | N/A                           |  |  |  |  |
| Buffered<br>Enhanced<br>Factory      | Setup         |                                      | Ready (BEFP Loading Data) Ready (Error)       |                                                      |                                     |                                                            |                                                                                     |                               |  |  |  |  |
| Program<br>Mode                      | BEFP<br>Busy  | given ma                             | atches addre                                  | rify Busy (if Bl<br>ss given on Bl<br>nds treated as | Ready                               | BEFP Busy                                                  | Ready                                                                               |                               |  |  |  |  |

/ww.DataSheet4U.co



Figure 38. Write State Machine—Next State Table (Sheet 5 of 6)

|                                                                                                                                                                                                 | Output Next State Table      |                                |          |                                 |                                                     |                                              |                              |                |                                            |                  |                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------|----------|---------------------------------|-----------------------------------------------------|----------------------------------------------|------------------------------|----------------|--------------------------------------------|------------------|---------------------------------------------|
|                                                                                                                                                                                                 |                              |                                | Comn     | nand Inp                        | ut to Chip                                          | and resu                                     | Iting <i>Out</i>             | put Mux Ne     | xt State                                   |                  |                                             |
| Current chip state                                                                                                                                                                              | Read<br>Array <sup>(2)</sup> | Word<br>Program<br>Setup (3,4) | BP Setup | Erase<br>Setup <sup>(3,4)</sup> | Buffered<br>Enhanced<br>Factory Pgm<br>Setup (3, 4) | BE Confirm,<br>P/E<br>Resume,<br>ULB Confirm | Program/<br>Erase<br>Suspend | Read<br>Status | Clear<br>Status<br>Register <sup>(5)</sup> | Read<br>ID/Query | Lock, Unlock,<br>Lock-down,<br>CR setup (4) |
| oom                                                                                                                                                                                             | (FFH)                        | (10H/40H)                      | (E8H)    | (20H)                           | (30H)                                               | (D0H)                                        | (B0H)                        | (70H)          | (50H)                                      | (90H, 98H)       | (60H)                                       |
| BEFP Setup, BEFP Pgm & Verify Busy, Erase Setup, OTP Setup, BP: Setup, Load 1, Load 2, Confirm, Word Pgm Setup, Word Pgm Setup in Erase Susp, BP Setup, Load1, Load 2, Confirm in Erase Suspend |                              | Status Read                    |          |                                 |                                                     |                                              |                              |                |                                            |                  |                                             |
| Lock/CR Setup,<br>Lock/CR Setup in<br>Erase Susp                                                                                                                                                |                              |                                |          |                                 |                                                     | Status Re                                    | ad                           |                |                                            |                  |                                             |
| OTP Busy Ready, Erase Suspend, BP Suspend BP Busy, Word Program Busy, Erase Busy, BP Busy in Erase Suspend Word Pgm Suspend, Word Pgm Busy in Erase Suspend, Pgm Suspend In Erase Suspend       | Read Array                   | id Array Status Read           |          |                                 |                                                     | Output does                                  | not change.                  | Status Read    | Output mux<br>does not<br>change.          | Status<br>Read   | Status Read                                 |

www.DataSheet4U.



Figure 39. Write State Machine—Next State Table (Sheet 6 of 6)

#### Output Next State Table Command Input to Chip and resulting Output Mux Next State Lock-Down Lock OTP Write CR **Block Address** Illegal Cmds or Block Block WSM Setup (4) (?WA0) BEFP Data (1) Confirm (8 Confirm (8) **Current chip state** Confirm (8) Operation Completes (C0H) (01H) (2FH) (03H) (FFFFH) (all other codes) BEFP Setup, BEFP Pgm & Verify Busy, Erase Setup, OTP Setup, BP: Setup, Load 1, Load 2, Confirm, Status Read Word Pgm Setup, Word Pgm Setup in Erase Susp, BP Setup, Load1, Load 2, Confirm in **Erase Suspend** Lock/CR Setup, Array Lock/CR Setup in Status Read Status Read Read Erase Susp Output does OTP Busy not change. Ready, Erase Suspend, **BP Suspend** BP Busy, Word Program Busy, Erase Busy, Status Output does not Array Read Output does not change. BP Busy Read change. BP Busy in Erase Suspend Word Pam Suspend, Word Pgm Busy in Erase Suspend, Pgm Suspend In Erase Suspend

#### Notes:

- "Illegal commands" include commands outside of the allowed command set (allowed commands: 40H [pgm], 20H [erase], etc.)
- If a "Read Array" is attempted from a busy partition, the result will be invalid data. The ID and Query data are located at different locations in the address map.
- 3. 1st and 2nd cycles of "2 cycles write commands" must be given to the same partition address, or unexpected results will
- 4. To protect memory contents against erroneous command sequences, there are specific instances in a multi-cycle command sequence in which the second cycle will be ignored. For example, when the device is program suspended and an erase setup command (0x20) is given followed by a confirm/resume command (0xD0), the second command will be ignored because it is unclear whether the user intends to erase the block or resume the program operation.

ww.DataSheet4U.c

#### 1-Gbit P30 Family



- 5. The Clear Status command only clears the error bits in the status register if the device is not in the following modes: WSM running (Pgm Busy, Erase Busy, Pgm Busy In Erase Suspend, OTP Busy, BEFP modes).
- BEFP writes are only allowed when the status register bit #0 = 0, or else the data is ignored.
- The "current state" is that of the "chip" and not of the "partition"; Each partition "remembers" which output (Array, ID/CFI or Status) it was last pointed to on the last instruction to the "chip", but the next state of the chip does not depend on where 7. the partition's output mux is presently pointing to.

  Confirm commands (Lock Block, Unlock Block, Lock-Down Block, Configuration Register) perform the operation and then
- 8. move to the Ready State.
- WA0 refers to the block address latched during the first write cycle of the current operation. 9.



# **Appendix B Flowcharts**

Figure 40. Word Program Flowchart



/ww.DataSheet4U.cor



Figure 41. Program Suspend/Resume Flowchart



ww.DataSheet4U.con



Figure 42. Buffer Program Flowchart



ww.DataSheet4U.com





Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



Figure 44. Block Erase Flowchart



ww.Data5Heet40.col



Figure 45. Erase Suspend/Resume Flowchart



ww.DataSheet4U.con



Figure 46. Block Lock Operations Flowchart



ww.DataSheet4U.com



Figure 47. Protection Register Programming Flowchart

#### PROTECTION REGISTER PROGRAMMING PROCEDURE Bus Start Command Comments Operation Data = 0xC0Program PR Setup Write 0xC0, Addr = First Location to Program (Program Setup) PR Address Protection Data = Data to Program Write Program Addr = Location to Program Write PR (Confirm Data) Address & Data Read Status Register Data. None Check SR[7]: Read Status Register 1 = WSM Ready Idle None 0 = WSM Busy Program Protection Register operation addresses must be SR[7] = within the Protection Register address space. Addresses outside this space will return an error. Repeat for subsequent programming operations. Full Status Full Status Register check can be done after each program, or Check after a sequence of program operations. (if desired) Write 0xFF after the last operation to set Read Array state. Program Complete **FULL STATUS CHECK PROCEDURE** Read Status Bus Command Comments Register Data Operation Check SR[3]: None 1 = V<sub>PP</sub> Range Error V<sub>PP</sub> Range Error SR[3] Check SR[4]: Idle None 1 = Programming Error Check SR[1]: SR[4] = Idle Program Error None 1 =Block locked; operation aborted n Only the Clear Staus Register command clears SR[1, 3, 4]. If an error is detected, clear the Status register before Register Locked; SR[1] = attempting a program retry or other error recovery. Program Aborted 0 Program Successful

April 2005

92

Intel StrataFlash® Embedded Memory (P30) Order Number: 306666, Revision: 001



## **Appendix C Common Flash Interface**

The Common Flash Interface (CFI) is part of an overall specification for multiple command-set and control-interface descriptions. This appendix describes the database structure containing the data returned by a read operation after issuing the CFI Query command (see Section 9.2, "Device Commands" on page 50). System software can parse this database structure to obtain information about the flash device, such as block size, density, bus width, and electrical specifications. The system software will then know which command set(s) to use to properly perform flash writes, block erases, reads and otherwise control the flash device.

## C.1 Query Structure Output

The Query database allows system software to obtain information for controlling the flash device. This section describes the device's CFI-compliant interface that allows access to Query data.

Query data are presented on the lowest-order data outputs  $(DQ_{7-0})$  only. The numerical offset value is the address relative to the maximum bus width supported by the device. On this family of devices, the Query table device starting address is a 10h, which is a word address for x16 devices.

For a word-wide (x16) device, the first two Query-structure bytes, ASCII "Q" and "R," appear on the low byte at word addresses 10h and 11h. This CFI-compliant device outputs 00h data on upper bytes. The device outputs ASCII "Q" in the low byte (DQ $_{7-0}$ ) and 00h in the high byte (DQ $_{15-8}$ ).

At Query addresses containing two or more bytes of information, the least significant data byte is presented at the lower address, and the most significant data byte is presented at the higher address.

In all of the following tables, addresses and data are represented in hexadecimal notation, so the "h" suffix has been dropped. In addition, since the upper byte of word-wide devices is always "00h," the leading "00" has been dropped from the table notation and only the lower byte value is shown. Any x16 device outputs can be assumed to have 00h on the upper byte in this mode.

### Table 31. Summary of Query Structure Output as a Function of Device and Mode

| Device           | Hex<br>Offset | Hex<br>Code | ASCII<br>Value |
|------------------|---------------|-------------|----------------|
|                  | 00010:        | 51          | "Q"            |
| Device Addresses | 00011:        | 52          | "R"            |
|                  | 00012:        | 59          | "Y"            |

#### Table 32. Example of Query Structure Output of x16- Devices



|           | Word Addressi     | ng:       |              | Byte Addressi | ng:             |
|-----------|-------------------|-----------|--------------|---------------|-----------------|
| Offset    | Hex Code          | Value     | Value Offset |               | Value           |
| $A_X-A_0$ | D <sub>15</sub> - | -D₀       | $A_X-A_0$    | $D_7$         | -D <sub>0</sub> |
| 00010h    | 0051              | "Q"       | 00010h       | 51            | "Q"             |
| 00011h    | 0052              | "R"       | 00011h       | 52            | "R"             |
| 00012h    | 0059              | "Y"       | 00012h       | 59            | "Y"             |
| 00013h    | $P_ID_{LO}$       | PrVendor  | 00013h       | $P\_ID_{LO}$  | PrVendor        |
| 00014h    | $P_ID_H$          | ID#       | 00014h       | $P\_ID_{LO}$  | ID#             |
| 00015h    | $P_{LO}$          | PrVendor  | 00015h       | $P_ID_H$      | ID#             |
| 00016h    | $P_{HI}$          | TblAdr    | 00016h       |               |                 |
| 00017h    | $A_{LO}$          | AltVendor | 00017h       |               |                 |
| 00018h    | $A\_ID_{HI}$      | ID#       | 00018h       |               |                 |
|           |                   |           |              |               |                 |

w DataSheet4LLcom

## **C.2** Query Structure Overview

The Query command causes the flash component to display the Common Flash Interface (CFI) Query structure or "database." The structure sub-sections and address locations are summarized below.

### Table 33. Query Structure

| Offset           | Sub-Section Name                            | Description <sup>(1)</sup>                     |
|------------------|---------------------------------------------|------------------------------------------------|
| 00001-Fh         | Reserved                                    | Reserved for vendor-specific information       |
| 00010h           | CFI query identification string             | Command set ID and vendor data offset          |
| 0001Bh           | System interface information                | Device timing & voltage information            |
| 00027h           | Device geometry definition                  | Flash device layout                            |
| P <sup>(3)</sup> | Primary Intel-specific Extended Query Table | Vendor-defined additional information specific |

#### Notes:

- 1. Refer to the Query Structure Output section and offset 28h for the detailed definition of offset address as a function of device bus width and mode.
- 2. BA = Block Address beginning location (i.e., 08000h is block 1's beginning location when the block size is 16-KWord).
- 3. Offset 15 defines "P" which points to the Primary Intel-specific Extended Query Table.



## C.3 CFI Query Identification String

The Identification String provides verification that the component supports the Common Flash Interface specification. It also indicates the specification version and supported vendor-specified command set(s).

#### Table 34. CFI Identification

toChoot/III com

| 044-04 | l amouth | Description                                                 |     | Hex  |       |
|--------|----------|-------------------------------------------------------------|-----|------|-------|
| Offset | Length   |                                                             |     | Code | Value |
| 10h    | 3        | Query-unique ASCII string "QRY"                             | 10: | 51   | "Q"   |
|        |          |                                                             | 11: | 52   | "R"   |
|        |          |                                                             | 12: | 59   | "Y"   |
| 13h    | 2        | Primary vendor command set and control interface ID code.   | 13: | 01   |       |
|        |          | 16-bit ID code for vendor-specified algorithms              | 14: | 00   |       |
| 15h    | 2        | Extended Query Table primary algorithm address              | 15: | 0A   |       |
|        |          |                                                             | 16: | 01   |       |
| 17h    | 2        | Alternate vendor command set and control interface ID code. | 17: | 00   |       |
|        |          | 0000h means no second vendor-specified algorithm exists     | 18: | 00   |       |
| 19h    | 2        | Secondary algorithm Extended Query Table address.           | 19: | 00   |       |
|        |          | 0000h means none exists                                     | 1A: | 00   |       |

#### Table 35. System Interface Information

| Offset | Length | Description                                                                | Add. | Hex<br>Code | Value  |
|--------|--------|----------------------------------------------------------------------------|------|-------------|--------|
| 1Bh    | 1      | V logic cumh, minimum program/orocc voltage                                | 1B:  | 17          | 1.7V   |
| IDII   | l I    | V <sub>CC</sub> logic supply minimum program/erase voltage                 | ID.  | 17          | 1.7 V  |
|        |        | bits 0–3 BCD 100 mV                                                        |      |             |        |
|        | ,      | bits 4–7 BCD volts                                                         |      |             | 0.01/  |
| 1Ch    | 1      | V <sub>CC</sub> logic supply maximum program/erase voltage                 | 1C:  | 20          | 2.0V   |
|        |        | bits 0-3 BCD 100 mV                                                        |      |             |        |
|        |        | bits 4–7 BCD volts                                                         |      |             |        |
| 1Dh    | 1      | V <sub>PP</sub> [programming] supply minimum program/erase voltage         | 1D:  | 85          | 8.5V   |
|        |        | bits 0-3 BCD 100 mV                                                        |      |             |        |
|        |        | bits 4–7 HEX volts                                                         |      |             |        |
| 1Eh    | 1      | V <sub>PP</sub> [programming] supply maximum program/erase voltage         | 1E:  | 95          | 9.5V   |
|        |        | bits 0-3 BCD 100 mV                                                        |      |             |        |
|        |        | bits 4–7 HEX volts                                                         |      |             |        |
| 1Fh    | 1      | "n" such that typical single word program time-out = $2^n \mu$ -sec        | 1F:  | 08          | 256µs  |
| 20h    | 1      | "n" such that typical max. buffer write time-out = $2^n \mu$ -sec          | 20:  | 09          | 512µs  |
| 21h    | 1      | "n" such that typical block erase time-out = 2 <sup>n</sup> m-sec          | 21:  | 0A          | 1s     |
| 22h    | 1      | "n" such that typical full chip erase time-out = 2 <sup>n</sup> m-sec      | 22:  | 00          | NA     |
| 23h    | 1      | "n" such that maximum word program time-out = 2 <sup>n</sup> times typical | 23:  | 01          | 512µs  |
| 24h    | 1      | "n" such that maximum buffer write time-out = 2 <sup>n</sup> times typical | 24:  | 01          | 1024µs |
| 25h    | 1      | "n" such that maximum block erase time-out = 2 <sup>n</sup> times typical  | 25:  | 02          | 4s     |
| 26h    | 1      | "n" such that maximum chip erase time-out = 2 <sup>n</sup> times typical   | 26:  | 00          | NA     |



# **C.4** Device Geometry Definition

### **Table 36.** Device Geometry Definition

| Offset | Length | Description                                                                                                                          | Code                                                    |           |            |  |  |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------|------------|--|--|
| 27h    | 1      | "n" such that device size = 2 <sup>n</sup> in number of bytes                                                                        | 27:                                                     | See table | below      |  |  |
|        |        | Flash device interface code assignment:                                                                                              |                                                         |           |            |  |  |
|        |        | "n" such that n+1 specifies the bit field that represents the flash                                                                  |                                                         |           |            |  |  |
|        |        | device width capabilities as described in the table:                                                                                 |                                                         |           |            |  |  |
|        |        | 7 6 5 4 3 2 1 0                                                                                                                      |                                                         |           |            |  |  |
| 28h    | 2      | x64 x32 x16 x8                                                                                                                       | 28:                                                     | 01        | x16        |  |  |
|        |        | 15 14 13 12 11 10 9 8                                                                                                                |                                                         |           |            |  |  |
|        |        |                                                                                                                                      | 29:                                                     | 00        |            |  |  |
| 2Ah    | 2      | "n" such that maximum number of bytes in write buffer = 2 <sup>n</sup>                                                               | 2A:                                                     | 06        | 64         |  |  |
|        |        |                                                                                                                                      | 2B:                                                     | 00        |            |  |  |
| 2Ch    | 1      | Number of erase block regions (x) within device:                                                                                     | 2C:                                                     |           |            |  |  |
|        |        | 1. x = 0 means no erase blocking; the device erases in bulk                                                                          |                                                         |           |            |  |  |
|        |        | 2. x specifies the number of device regions with one or                                                                              |                                                         | See table | below      |  |  |
|        |        | more contiguous same-size erase blocks.                                                                                              |                                                         |           |            |  |  |
|        |        | 3. Symmetrically blocked partitions have one blocking region                                                                         |                                                         |           |            |  |  |
| 2Dh    | 4      | Erase Block Region 1 Information                                                                                                     | 2D:                                                     |           |            |  |  |
|        |        | bits $0-15 = y$ , $y+1 = number of identical-size erase blocks$                                                                      | 2E:                                                     | 0 4-1-1-  | le al acce |  |  |
|        |        | bits 16–31 = z, region erase block(s) size are z x 256 bytes                                                                         | 2F:                                                     | See table | below      |  |  |
|        |        |                                                                                                                                      | 30:                                                     |           |            |  |  |
| 31h    | 4      | Erase Block Region 2 Information                                                                                                     | 31:                                                     |           |            |  |  |
|        |        | bits $0-15 = y$ , $y+1 =$ number of identical-size erase blocks                                                                      | s 0-15 - v. v+1 - number of identical-size grass blocks |           |            |  |  |
|        |        | bits 16–31 = z, region erase block(s) size are z x 256 bytes  See table bits 16–31 = z, region erase block(s) size are z x 256 bytes |                                                         |           |            |  |  |
|        |        | 34:                                                                                                                                  |                                                         |           |            |  |  |
| 35h    | 4      | Reserved for future erase block region information                                                                                   | 35:                                                     |           |            |  |  |
|        |        | Ů                                                                                                                                    | 36:                                                     | 36·       |            |  |  |
|        |        |                                                                                                                                      | 37:                                                     | See table | below      |  |  |
|        |        |                                                                                                                                      | 38:                                                     |           |            |  |  |

| Address | 64-1 | Mbit | 128-Mbit |    | 256-Mbit |    |
|---------|------|------|----------|----|----------|----|
|         | −B   | -T   | –B       | -T | −B       | -T |
| 27:     | 17   | 17   | 18       | 18 | 19       | 19 |
| 28:     | 01   | 01   | 01       | 01 | 01       | 01 |
| 29:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 2A:     | 06   | 06   | 06       | 06 | 06       | 06 |
| 2B:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 2C:     | 02   | 02   | 02       | 02 | 02       | 02 |
| 2D:     | 03   | 3E   | 03       | 7E | 03       | FE |
| 2E:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 2F:     | 80   | 00   | 80       | 00 | 80       | 00 |
| 30:     | 00   | 02   | 00       | 02 | 00       | 02 |
| 31:     | 3E   | 03   | 7E       | 03 | FE       | 03 |
| 32:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 33:     | 00   | 80   | 00       | 80 | 00       | 80 |
| 34:     | 02   | 00   | 02       | 00 | 02       | 00 |
| 35:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 36:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 37:     | 00   | 00   | 00       | 00 | 00       | 00 |
| 38:     | 00   | 00   | 00       | 00 | 00       | 00 |

www DataSheet4U com



# C.5 Intel-Specific Extended Query Table

### Table 37. Primary Vendor-Specific Extended Query

| Offset <sup>(1)</sup> | Length Description Hex                           |                                                                        |              | Hex  |       |
|-----------------------|--------------------------------------------------|------------------------------------------------------------------------|--------------|------|-------|
| P = 10Ah              | Ū                                                | (Optional flash features and commands)                                 | Add.         | Code | Value |
| (P+0)h                | 3                                                | Primary extended query table                                           | 10A          | 50   | "P"   |
| (P+1)h                |                                                  | Unique ASCII string "PRI"                                              | 10B:         | 52   | "R"   |
| (P+2)h                |                                                  |                                                                        | 10C:         | 49   | "ן"   |
| (P+3)h                | 1                                                | Major version number, ASCII                                            | 10D:         | 31   | "1"   |
| (P+4)h                | 1                                                | Minor version number, ASCII                                            | 10E:         | 34   | "4"   |
| (P+5)h                | 4                                                | Optional feature and command support (1=yes, 0=no)                     | 10F:         | E6   |       |
| (P+6)h                |                                                  | bits 10–31 are reserved; undefined bits are "0." If bit 31 is          | 110:         | 01   |       |
| (P+7)h                |                                                  | "1" then another 31 bit field of Optional features follows at 111:0    |              |      |       |
| (P+8)h                |                                                  | the end of the bit–30 field.                                           | 112:         | 00   |       |
|                       |                                                  | bit 0 Chip erase supported                                             | bit 0        | = 0  | No    |
|                       |                                                  | bit 1 Suspend erase supported                                          | bit 1        | = 1  | Yes   |
|                       |                                                  | bit 2 Suspend program supported                                        | bit 2        | = 1  | Yes   |
|                       | bit 3 Legacy lock/unlock supported               |                                                                        |              |      | No    |
|                       | bit 4 Queued erase supported                     |                                                                        |              |      | No    |
|                       | bit 5 Instant individual block locking supported |                                                                        |              |      | Yes   |
|                       | bit 6 Protection bits supported                  |                                                                        |              |      | Yes   |
|                       |                                                  | bit $7 = 1$                                                            |              | Yes  |       |
|                       |                                                  | bit 8 Synchronous read supported                                       | bit 8 = 1    |      | Yes   |
|                       |                                                  | bit 9 Simultaneous operations supported                                | bit $9 = 0$  |      | No    |
|                       |                                                  | bit 10 Extended Flash Array Blocks supported                           | bit $10 = 0$ |      | No    |
|                       |                                                  | bit 30 CFI Link(s) to follow                                           | bit $30 = 0$ |      | No    |
|                       |                                                  | bit 31 Another "Optional Features" field to follow                     | bit 31 = 0   |      |       |
| (P+9)h                | 1                                                | Supported functions after suspend: read Array, Status, Query           | 113:         | 01   |       |
|                       |                                                  | Other supported operations are:                                        |              |      |       |
|                       |                                                  | bits 1–7 reserved; undefined bits are "0"                              |              |      |       |
|                       |                                                  | bit 0 Program supported after erase suspend                            | bit 0        | = 1  | Yes   |
| (P+A)h                | 2                                                | Block status register mask                                             | 114:         | 03   |       |
| (P+B)h                |                                                  | bits 2–15 are Reserved; undefined bits are "0"                         | 115:         | 00   |       |
|                       |                                                  | bit 0 Block Lock-Bit Status register active                            | bit 0        | = 1  | Yes   |
|                       |                                                  | bit 1 Block Lock-Down Bit Status active                                | bit 1        | = 1  | Yes   |
|                       |                                                  | bit 4 EFA Block Lock-Bit Status register active                        | bit 4        | = 0  | No    |
|                       |                                                  | bit 5 EFA Block Lock-Down Bit Status active                            | bit 5        | = 0  | No    |
| (P+C)h                | 1                                                | V <sub>CC</sub> logic supply highest performance program/erase voltage | 116:18       |      | 1.8V  |
|                       |                                                  | bits 0–3 BCD value in 100 mV                                           |              |      |       |
|                       |                                                  | bits 4–7 BCD value in volts                                            |              |      |       |
| (P+D)h                | 1                                                | V <sub>PP</sub> optimum program/erase supply voltage                   | 117:         | 9.0V |       |
|                       |                                                  | bits 0–3 BCD value in 100 mV                                           |              |      |       |
|                       |                                                  | bits 4–7 HEX value in volts                                            |              |      |       |

/ww.DataSheet4U.com



### Table 38. Protection Register Information

| Offset <sup>(1)</sup> | Length | Description                                                              |      | Hex  |        |
|-----------------------|--------|--------------------------------------------------------------------------|------|------|--------|
| P = 10Ah              | 1      | (Optional flash features and commands)                                   | Add. | Code | Value  |
| (P+E)h                | 1      | Number of Protection register fields in JEDEC ID space.                  | 118: | 02   | 2      |
|                       |        | "00h," indicates that 256 protection fields are available                |      |      |        |
| (P+F)h                | 4      | Protection Field 1: Protection Description                               | 119: | 80   | 80h    |
| (P+10)h               |        | This field describes user-available One Time Programmable                | 11A: | 00   | 00h    |
| (P+11)h               |        | (OTP) Protection register bytes. Some are pre-programmed                 | 11B: | 03   | 8 byte |
| (P+12)h               |        | with device-unique serial numbers. Others are user                       | 11C: | 03   | 8 byte |
|                       |        | programmable. Bits 0–15 point to the Protection register Lock            |      |      |        |
|                       |        | byte, the section's first byte. The following bytes are factory          |      |      |        |
|                       |        | pre-programmed and user-programmable.                                    |      |      |        |
|                       |        |                                                                          |      |      |        |
|                       |        | bits 0-7 = Lock/bytes Jedec-plane physical low address                   |      |      |        |
|                       |        | bits 8–15 = Lock/bytes Jedec-plane physical high address                 |      |      |        |
|                       |        | bits 16–23 = "n" such that 2 <sup>n</sup> = factory pre-programmed bytes |      |      |        |
|                       |        | bits 24–31 = "n" such that 2 <sup>n</sup> = user programmable bytes      |      |      |        |
|                       |        | , o                                                                      |      |      |        |
| (P+13)h               | 10     | Protection Field 2: Protection Description                               | 11D: | 89   | 89h    |
| (P+14)h               |        | Bits 0–31 point to the Protection register physical Lock-word            | 11E: | 00   | 00h    |
| (P+15)h               |        | address in the Jedec-plane.                                              | 11F: | 00   | 00h    |
| (P+16)h               |        | Following bytes are factory or user-programmable.                        | 120: | 00   | 00h    |
| (P+17)h               |        | bits 32–39 = "n" ∴ n = factory pgm'd groups (low byte)                   | 121: | 00   | 0      |
| (P+18)h               |        | bits 40–47 = "n" ∴ n = factory pgm'd groups (high byte)                  | 122: | 00   | 0      |
| (P+19)h               |        | bits 48–55 = "n" \ 2n = factory programmable bytes/group                 | 123: | 00   | 0      |
| (P+1A)h               |        | bits $56-63 = \text{"n"} : n = \text{user pgm'd groups (low byte)}$      | 124: | 10   | 16     |
| (P+1B)h               |        | bits 64–71 = "n" ∴ n = user pgm'd groups (high byte)                     | 125: | 00   | 0      |
| (P+1C)h               |        | bits 72–79 = "n" ∴ 2 <sup>n</sup> = user programmable bytes/group        | 126: | 04   | 16     |

### Table 39. Burst Read Information

| Offset <sup>(1)</sup> | Length | Description                                                                |      | Hex  |         |
|-----------------------|--------|----------------------------------------------------------------------------|------|------|---------|
| P = 10Ah              |        | (Optional flash features and commands)                                     | Add. | Code | Value   |
| (P+1D)h               | 1      | Page Mode Read capability                                                  | 127: | 03   | 8 byte  |
|                       |        | bits 0-7 = "n" such that 2 <sup>n</sup> HEX value represents the number of |      |      |         |
|                       |        | read-page bytes. See offset 28h for device word width to                   |      |      |         |
|                       |        | determine page-mode data output width. 00h indicates no read page buffer.  |      |      |         |
| (P+1E)h               | 1      | Number of synchronous mode read configuration fields that                  | 128: | 04   | 4       |
|                       |        | follow. 00h indicates no burst capability.                                 |      |      |         |
| (P+1F)h               | 1      | Synchronous mode read capability configuration 1                           | 129: | 01   | 4       |
|                       |        | Bits 3–7 = Reserved                                                        |      |      |         |
|                       |        | bits 0–2 "n" such that 2 <sup>n+1</sup> HEX value represents the           |      |      |         |
|                       |        | maximum number of continuous synchronous reads when                        |      |      |         |
|                       |        | the device is configured for its maximum word width. A value               |      |      |         |
|                       |        | of 07h indicates that the device is capable of continuous                  |      |      |         |
|                       |        | linear bursts that will output data until the internal burst               |      |      |         |
|                       |        | counter reaches the end of the device's burstable address                  |      |      |         |
|                       |        | space. This field's 3-bit value can be written directly to the             |      |      |         |
|                       |        | Read Configuration Register bits 0–2 if the device is                      |      |      |         |
|                       |        | configured for its maximum word width. See offset 28h for                  |      |      |         |
| (D : 20)k             |        | word width to determine the burst data output width.                       | 40.4 | 00   | _       |
| (P+20)h               | 1      | Synchronous mode read capability configuration 2                           | 12A: | 02   | 8<br>16 |
| (P+21)h               | 1      | Synchronous mode read capability configuration 3                           | 12B: | 03   |         |
| (P+22)h               | 1      | Synchronous mode read capability configuration 4                           | 12C: | 07   | Cont    |

ww.DataSheet4U.cor



### Table 40. Partition and Erase-block Region Information

| Offs    | et <sup>(1)</sup> |                                                                |      |      |       |
|---------|-------------------|----------------------------------------------------------------|------|------|-------|
| P= 1    | 0Ah               | Description                                                    | Hex  |      |       |
| Bottom  | Тор               | (Optional flash features and commands)                         | Add. | Code | Value |
| (P+23)h | (P+23)h           | Number of device hardware-partition regions within the device. | 12D: | 00   | 0     |
|         |                   | x = 0: a single hardw are partition device (no fields follow). |      |      |       |
|         |                   | x specifies the number of device partition regions containing  |      |      |       |
|         |                   | one or more contiguous erase block regions.                    |      |      |       |

/ww.DataSheet4U.com



# **Appendix D Additional Information**

| Order/Document<br>Number | Document/Tool                                                                                                                       |  |  |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 290667                   | Intel StrataFlash® Memory (J3) Datasheet                                                                                            |  |  |  |
| 290737                   | Intel StrataFlash® Synchronous Memory (K3/K18) Datasheet                                                                            |  |  |  |
| 290701                   | Intel® Wireless Flash Memory (W18) Datasheet                                                                                        |  |  |  |
| 290702                   | Intel® Wireless Flash Memory (W30) Datasheet                                                                                        |  |  |  |
| 252802                   | Intel® Flash Memory Design for a Stacked Chip Scale Package (SCSP)                                                                  |  |  |  |
| 298161                   | Intel® Flash Memory Chip Scale Package User's Guide                                                                                 |  |  |  |
| 253418                   | Intel® Wireless Communications and Computing Package User's Guide                                                                   |  |  |  |
| 296514                   | Intel® Small Outline Package Guide                                                                                                  |  |  |  |
| 297833                   | Intel® Flash Data Integrator (FDI) User's Guide                                                                                     |  |  |  |
| 298136                   | Intel® Persistent Storage Manager User Guide                                                                                        |  |  |  |
| 300783                   | Using Intel® Flash Memory: Asynchronous Page Mode and Synchronous Burst Mode                                                        |  |  |  |
| 306667                   | Migration Guide for Intel StrataFlash® Memory (J3) to Intel StrataFlash® Embedded Memory (P30) Application Note 812                 |  |  |  |
| 306668                   | Migration Guide for Spansion* S29GLxxxN to Intel StrataFlash® Embedded Memory (P30) Application Note 813                            |  |  |  |
| 306669                   | Migration Guide for Intel StrataFlash® Synchronous Memory (K3/K18) to Intel StrataFlash® Embedded Memory (P30) Application Note 825 |  |  |  |

#### Notes:

- . Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office.
- Visit Intel's World Wide Web home page at <a href="http://www.intel.com">http://www.intel.com</a> for technical documentation and tools.
- 3. For the most current information on Intel<sup>®</sup> Flash Memory, visit our website at http://developer.intel.com/design/flash.

/ww.DataSheet4U.con



# **Appendix E Ordering Information for Discrete Products**

Figure 48. Decoder for Discrete Intel StrataFlash® Embedded Memory (P30)



Table 41.

#### **Valid Combinations for Discrete Products**

| 64-Mbit        | 128-Mbit       | 256-Mbit       |
|----------------|----------------|----------------|
| TE28F640P30B85 | TE28F128P30B85 | TE28F256P30B85 |
| TE28F640P30T85 | TE28F128P30T85 | TE28F256P30T85 |
| JS28F640P30B85 | JS28F128P30B85 | JS28F256P30B85 |
| JS28F640P30T85 | JS28F128P30T85 | JS28F256P30T85 |
| RC28F640P30B85 | RC28F128P30B85 | RC28F256P30B85 |
| RC28F640P30T85 | RC28F128P30T85 | RC28F256P30T85 |
| PC28F640P30B85 | PC28F128P30B85 | PC28F256P30B85 |
| PC28F640P30T85 | PC28F128P30T85 | PC28F256P30T85 |



## **Appendix F Ordering Information for SCSP Products**

Figure 49. Decoder for SCSP Intel StrataFlash® Embedded Memory (P30)



Table 42. Valid Combinations for Stacked Products

| 64-Mbit         | 128-Mbit        | 256-Mbit        | 512-Mbit        | 1-Gbit          |
|-----------------|-----------------|-----------------|-----------------|-----------------|
| RD48F2000P0ZBQ0 | RD48F3000P0ZBQ0 | RD48F4000P0ZBQ0 | RD48F4400P0VBQ0 | RD48F4444PPVBQ0 |
| RD48F2000P0ZTQ0 | RD48F3000P0ZTQ0 | RD48F4000P0ZTQ0 | RD48F4400P0VTQ0 | RD48F4444PPVTQ0 |
| PF48F2000P0ZBQ0 | PF48F3000P0ZBQ0 | PF48F4000P0ZBQ0 | PF48F4400P0VBQ0 | PF48F4444PPVBQ0 |
| PF48F2000P0ZTQ0 | PF48F3000P0ZTQ0 | PF48F4000P0ZTQ0 | PF48F4400P0VTQ0 | PF48F4444PPVTQ0 |
|                 |                 |                 | RC48F4400P0VB00 |                 |
|                 |                 |                 | RC48F4400P0VT00 |                 |
|                 |                 |                 | PC48F4400P0VB00 |                 |
|                 |                 |                 | PC48F4400P0VT00 |                 |