PCA2117 Automotive LCD driver for character displays Rev. 4 – 8 April 2015

Product data sheet

### 1. General description

The PCA2117 is a low-power Liquid Crystal Display (LCD)<sup>1</sup> controller and driver. It is specifically designed to drive LCD dot-matrix displays of 2-lines by 20 characters or 1-line by 40 characters with  $5 \times 8$  dot format. In addition 200 icons can be displayed. The chip contains a character generator and displays alphanumeric characters. The PCA2117 features an internal charge pump with internal capacitors for on-chip generation of the LCD driving voltage. To ensure an optimal and stable contrast over the full temperature range, the PCA2117 offers a programmable temperature compensation of the LCD supply voltage. The PCA2117 can be easily connected to a microcontroller by either the two-line l<sup>2</sup>C-bus or a four-line bidirectional SPI-bus.

Various character sets can be manufactured on request. In addition up to 48 user-defined symbols (5  $\times$  8 dot format) can be stored in three selectable RAM columns with 16 characters each.

For a selection of NXP LCD character drivers, see Table 58 on page 97.

# 2. Features and benefits

- AEC Q100 grade 2 compliant for automotive applications
- Single-chip LCD controller and driver
- Extended operating temperature range from -40 °C to +105 °C
- 2-line display of up to 20 characters plus 200 icons or 1-line display of up to 40 characters plus 200 icons
- 5 × 7 character format plus cursor and user-defined symbols
- Icon blink function
- On-chip:
  - Programmable 4, 3, or 2 times voltage multiplier generating LCD supply voltage (external supply also possible)
  - Integrated temperature sensor with temperature readout
  - Selectable linear temperature compensation of on-chip generated V<sub>LCD</sub>
  - Generation of intermediate LCD bias voltages
  - Oscillator requires no external components (external clock also possible)
- Readout of RAM, CGROM, and all registers possible
- Diagnostic features:
  - Checksum on I<sup>2</sup>C and SPI bus
- Frame frequency: programmable from 45 Hz to 360 Hz
- Display Data RAM (DDRAM): 80 characters

<sup>1.</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in <u>Section 20</u>.



- Character Generator ROM (CGROM): 240, 224, or 208 characters (5 × 8) depending on the selected RAM size
- Character Generator RAM (CGRAM): 16, 32, or 48 characters (5 × 8); ICON-RAM: 400 bit
- Two-line I<sup>2</sup>C-bus interface or four-line SPI bus selectable through input pin
- Inversion modes
  - n-line (n = 1 to 7) inversion
  - Frame inversion
- Large supply voltage range: V<sub>DD1</sub>: 2.5 V to 5.5 V (chip can be driven with battery cells)
- Analog supply voltage V<sub>DD2</sub>: 2.5 V to 5.5 V
- LCD supply voltage V<sub>LCD</sub>: 4 V to 16 V
- Direct mode to save current consumption for icon mode and multiplex drive mode 1:9 (depending on V<sub>DD2</sub> value and LCD properties)
- Power-down mode pin
- Very low current consumption (20 μA to 200 μA):
  - Power-down mode: < 2 μA</p>
  - Icon mode: < 25 μA</p>
- Icon mode is used to save current. When only icons are displayed, a much lower LCD operating voltage can be used and the switching frequency of the LCD driver outputs is reduced. In this case, for most applications it is possible to use V<sub>DD</sub> as LCD supply voltage

### 3. Applications

- Automotive
  - Instrument clusters
  - Climate control display
  - Car entertainment
  - Car radio
- Industrial
  - Medical and health care
  - Measuring equipment
  - Machine control systems
  - Information boards
  - General-purpose display modules
- Consumer
  - White goods
  - Home entertainment

# 4. Ordering information

| Table 1. Ordering information |          |             |            |  |  |  |  |
|-------------------------------|----------|-------------|------------|--|--|--|--|
| Type number Package           |          |             |            |  |  |  |  |
|                               | Name     | Description | Version    |  |  |  |  |
| PCA2117DUGR                   | bare die | 244 bumps   | PCA2117DUG |  |  |  |  |
| PCA2117DUGS                   |          |             |            |  |  |  |  |

### 4.1 Ordering options

#### Table 2. Ordering options

| Product type number |              | Orderable part<br>number | IC<br>revision | Delivery form                                  |
|---------------------|--------------|--------------------------|----------------|------------------------------------------------|
| PCA2117DUGR/DA      | 935301518033 | PCA2117DUGR/DAZ          | 1              | character set R; chips with gold bumps in tray |
| PCA2117DUGS/DA      | 935303241033 | PCA2117DUGS/DAZ          | 1              | character set S; chips with gold bumps in tray |

# 5. Marking

Each die has a laser marking on the rear side. The format is LLLLLLWWXXXXXX having the following meaning:

LLLLLL - wafer lot number WW - wafer number XXXXXX - die identification number

#### Automotive LCD driver for character displays

# 6. Block diagram





NXP Semiconductors

Automotive LCD driver for character displays U CA2117

Rev. 4 -8 April 2015

### 7.2 Pin description

#### Table 3. Pin description of PCA2117DUGx

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| Symbol                | Pin                   | Туре   | Description                                           |
|-----------------------|-----------------------|--------|-------------------------------------------------------|
| Row output p          | ins                   |        |                                                       |
| R13                   | 1 to 3                | output | LCD row driver output                                 |
| R14                   | 4, 5                  |        |                                                       |
| R15                   | 6, 7                  |        |                                                       |
| R16                   | 8, 9, 232, 233        | output | LCD row driver output for driving the icons           |
| R17                   | 110, 111, 130,<br>131 |        |                                                       |
| R7                    | 112, 113              | output | LCD row driver output                                 |
| R6                    | 114, 115              | _      |                                                       |
| R5                    | 116 to 118            | _      |                                                       |
| R4                    | 119 to 121            | _      |                                                       |
| R3                    | 122, 123              | _      |                                                       |
| R2                    | 124, 125              | _      |                                                       |
| R1                    | 126, 127              | _      |                                                       |
| R0                    | 128, 129              | _      |                                                       |
| R8                    | 234, 235              | _      |                                                       |
| R9                    | 236, 237              | _      |                                                       |
| R10                   | 238, 239              | _      |                                                       |
| R11                   | 240, 241              | _      |                                                       |
| R12                   | 242 to 244            |        |                                                       |
| Column outpu          | ut pins               |        |                                                       |
| C99 to C0             | 132 to 231            | output | LCD column driver output                              |
| V <sub>LCD</sub> pins |                       |        |                                                       |
| VLCDIN                | 10 to 13              | supply | V <sub>LCD</sub> input                                |
| VLCDSENSE             | 14 to 16              | input  | V <sub>LCD</sub> regulation input                     |
| VLCDOUT               | 17 to 20              | output | V <sub>LCD</sub> output                               |
| Supply pins           |                       |        |                                                       |
| VSS2[1]               | 21 to 30              | supply | ground supply                                         |
| VSS3[1]               | 31 to 34              |        |                                                       |
| VSS1 <sup>[1]</sup>   | 35 to 47              |        |                                                       |
| VDD1                  | 61 to 65              | supply | supply voltage 1                                      |
| VDD2                  | 66 to 73              | supply | supply voltage 2                                      |
| PWROUT                | 81, 82                | output | regulated voltage output; must be connected to PWRIN  |
| PWRIN                 | 83 to 89              | input  | regulated voltage input; must be connected to PWROUT  |
| Test pins             |                       |        |                                                       |
| T1                    | 48, 49                | input  | not accessible; must be connected to V <sub>SS1</sub> |
| T2                    | 50, 51                |        |                                                       |
| Τ4                    | 52 to 54              | output | not accessible; must be left open                     |

PCA2117

#### Table 3. Pin description of PCA2117DUGx ...continued

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| Symbol             | Pin            | Туре             | Description                                              |                                                            |  |  |  |  |
|--------------------|----------------|------------------|----------------------------------------------------------|------------------------------------------------------------|--|--|--|--|
| Т3                 | 76 to 80       | input            | not accessible; must be connected to PWROUT              |                                                            |  |  |  |  |
| Oscillator, s      | ynchronization | , and reset pins | ;<br>;                                                   |                                                            |  |  |  |  |
| OSC <sup>[2]</sup> | 55, 56         | input            | clock (internal/external) selector                       |                                                            |  |  |  |  |
| PD                 | 74, 75         | input            | power-down mode select                                   |                                                            |  |  |  |  |
|                    |                |                  | <ul> <li>for normal operation, pin PD n</li> </ul>       | nust be LOW                                                |  |  |  |  |
|                    |                |                  | <ul> <li>for power-down mode, pin PD</li> </ul>          | must be HIGH                                               |  |  |  |  |
| CLK                | 92 to 94       | input/output     | internal oscillator output, external o                   | oscillator input                                           |  |  |  |  |
| RST                | 95, 96         | input            | active LOW reset input                                   | active LOW reset input                                     |  |  |  |  |
| <b>Bus-related</b> | pins           | 1                |                                                          |                                                            |  |  |  |  |
|                    |                |                  | SPI-bus                                                  | l <sup>2</sup> C-bus                                       |  |  |  |  |
| SA0                | 57, 58         | input            | unused;                                                  | slave address selector;                                    |  |  |  |  |
|                    |                |                  | <ul> <li>connect to V<sub>SS1</sub></li> </ul>           | <ul> <li>connect to V<sub>SS1</sub> for logic 0</li> </ul> |  |  |  |  |
|                    |                |                  |                                                          | <ul> <li>connect to V<sub>DD1</sub> for logic 1</li> </ul> |  |  |  |  |
| IFS                | 59, 60         | input            | interface selector input                                 | interface selector input                                   |  |  |  |  |
|                    |                |                  | <ul> <li>connect to V<sub>SS1</sub></li> </ul>           | <ul> <li>connect to V<sub>DD1</sub></li> </ul>             |  |  |  |  |
| CE                 | 90, 91         | input            | chip enable input (active LOW)                           | unused                                                     |  |  |  |  |
|                    |                |                  |                                                          | <ul> <li>connect to V<sub>DD1</sub></li> </ul>             |  |  |  |  |
| SDI/SDAIN          | 97 to 99       | input            | SPI-bus data input                                       | I <sup>2</sup> C-bus serial data input                     |  |  |  |  |
| SDO                | 100, 101       | output           | SPI serial data output                                   | unused                                                     |  |  |  |  |
|                    |                |                  |                                                          | <ul> <li>must be left open</li> </ul>                      |  |  |  |  |
| SCL                | 102 to 104     | input            | serial clock input                                       | serial clock input                                         |  |  |  |  |
| SDAOUT             | 105 to 109     | output           | unused                                                   | serial data output                                         |  |  |  |  |
|                    |                |                  | <ul> <li>must be connected to V<sub>SS1</sub></li> </ul> |                                                            |  |  |  |  |
|                    |                |                  |                                                          |                                                            |  |  |  |  |

[1] The substrate (rear side of the die) is at  $V_{SS1}$  potential and must not be connected.

[2] If pin OSC is tied to V<sub>SS1</sub>, CLK is the output pin of the internal oscillator. If pin OSC is tied to V<sub>DD1</sub>, CLK is the input pin for the external oscillator.

# 8. Functional description

### 8.1 Commands of PCA2117

The commands defined in Table 5 control the PCA2117.

The sequence to execute a command is like shown in Table 4:

| Table 4. | Command | execution | sequence |
|----------|---------|-----------|----------|

| Bus              | Byte 1                                             | Byte 2                      | Byte 3  |
|------------------|----------------------------------------------------|-----------------------------|---------|
| I <sup>2</sup> C | slave address <sup>[1]</sup> + R/W <sup>[2]</sup>  | CO + RS[1:0] <sup>[3]</sup> | command |
| SPI              | $R/\overline{W}^{[2]}$ + subaddress <sup>[4]</sup> | CO + RS[1:0] <sup>[3]</sup> | command |

[1] More about the slave address, see <u>Section 9.2.7</u>.

[2] See <u>Section 9.2.7</u> and <u>Section 9.3.1</u>.

[3] See <u>Section 9.1</u>.

[4] More about the subaddress, see <u>Section 9.3.1</u>.

**Remark:** Any other combinations of operation code bits that are not mentioned in this document can lead to undesired operation modes of PCA2117.

| Command name        | R/W   | W Register Bits select |     |         |         |           | Reference        |         |     |          |      |                  |                 |
|---------------------|-------|------------------------|-----|---------|---------|-----------|------------------|---------|-----|----------|------|------------------|-----------------|
|                     |       | RS[1                   | :0] | 7       | 6       | 5         | 4                | 3       | 2   | 1        | 0    |                  |                 |
| General control con | nmand | ls                     |     | -       |         | I         |                  | I       | I   |          |      |                  |                 |
| Register_update     | 0     | 0                      | 0   | 0       | 0       | 0         | 0                | 0       | 0   | 0        | 0    | Section 8.1.1.1  |                 |
| Initialize          |       |                        |     | 0       | 0       | 0         | 0                | 0       | 0   | 0        | 1    | Section 8.1.1.2  |                 |
| Clear_reset_flag    |       |                        |     | 0       | 0       | 0         | 1                | 1       | 1   | 1        | 1    | Section 8.1.1.3  |                 |
| OTP_refresh         |       |                        |     | 0       | 0       | 0         | 0                | 0       | 0   | 1        | 0    | Section 8.1.1.4  |                 |
| Clock_out_ctrl      |       |                        |     | 0       | 0       | 1         | 0                | 0       | 0   | 0        | COE  | Section 8.1.1.5  |                 |
| Read_reg_select     |       |                        |     | 0       | 0       | 0         | 0                | 0       | 1   | XC       | SO   | Section 8.1.1.6  |                 |
| Read_status_reg     | 1     |                        |     | TD[7    | :0]     |           |                  |         |     | <b>I</b> | 1    | Section 8.1.1.7  |                 |
|                     |       |                        |     | CS[7    | CS[7:0] |           |                  |         |     |          |      |                  |                 |
|                     |       |                        |     | Statu   | s_Regis | ster_1 to | Status_          | Registe | r_9 |          |      |                  |                 |
| RAM_ROM_config      | 0     | 0                      |     |         | 0       | 1         | 0                | 1       | 0   | 0        | RR[1 | :0]              | Section 8.1.1.8 |
| Sel_mem_bank        |       |                        |     | 0       | 0       | 0         | 1                | 0       | SME | 8[2:0]   |      | Section 8.1.1.9  |                 |
| Set_mem_addr        |       |                        |     | 1       | ADD     | [6:0]     | Section 8.1.1.10 |         |     |          |      |                  |                 |
| Read_data           | 1     | 0                      | 1   | RD[7    | :0]     |           |                  |         |     |          |      | Section 8.1.1.11 |                 |
|                     |       |                        |     | 0       | 0       | 0         | RD[4             | 4:0]    |     |          |      |                  |                 |
| Write_data          | 0     | 1                      |     | WD[7:0] |         |           |                  |         |     |          |      | Section 8.1.1.12 |                 |
|                     |       |                        |     | 0       | 0       | 0         | WD[              | 4:0]    |     |          |      |                  |                 |

#### Table 5. Commands of PCA2117

#### Automotive LCD driver for character displays

| Command name         | R/W    | Regi<br>seleo |         | Bits  |    |   |      |         |         |      |                 | Reference        |   |   |    |    |                 |
|----------------------|--------|---------------|---------|-------|----|---|------|---------|---------|------|-----------------|------------------|---|---|----|----|-----------------|
|                      |        | RS[1          | :0]     | 7     | 6  | 5 | 4    | 3       | 2       | 1    | 0               |                  |   |   |    |    |                 |
| Display control com  | mand   | S             |         |       |    |   |      |         |         |      |                 | - <b>!</b>       |   |   |    |    |                 |
| Clear_display        | 0      | 1             | 0       | 0     | 0  | 0 | 0    | 0       | 0       | 0    | 0               | Section 8.1.2.1  |   |   |    |    |                 |
| Return_home          |        |               |         | 0     | 0  | 0 | 0    | 0       | 0       | 0    | 1               | Section 8.1.2.2  |   |   |    |    |                 |
| Entry_mode_set       |        |               |         | 0     | 0  | 1 | 0    | 1       | 0       | I_D  | S               | Section 8.1.2.3  |   |   |    |    |                 |
| Function_set         |        |               |         | 0     | 0  | 1 | 1    | 0       | 0       | М    | SL              | Section 8.1.2.4  |   |   |    |    |                 |
| Inversion_mode       | 0      | 1             | 0       | 0     | 1  | 0 | 0    | 0       | INV[2:  | :0]  |                 | Section 8.1.2.5  |   |   |    |    |                 |
| Frame_frequency      |        |               |         | 1     | 0  | 0 | FF[4 | :0]     |         |      |                 | Section 8.1.2.6  |   |   |    |    |                 |
| Display_control      |        |               |         | 0     | 0  | 1 | 0    | 0       | D       | С    | В               | Section 8.1.2.7  |   |   |    |    |                 |
| Cursor_display_shift | -      |               |         |       |    |   |      |         | 0       | 0    | 0               | 1                | 0 | 0 | SC | RL | Section 8.1.2.8 |
| Screen_config        |        |               |         | 0     | 0  | 0 | 0    | 0       | 0       | 1    | L               | Section 8.1.2.9  |   |   |    |    |                 |
| Display_config       |        |               |         | 0     | 0  | 0 | 0    | 0       | 1       | Р    | Q               | Section 8.1.2.10 |   |   |    |    |                 |
| Icon_config          |        |               |         | 0     | 0  | 0 | 0    | 1       | 0       | IM   | IB              | Section 8.1.2.11 |   |   |    |    |                 |
| Charge pump and L    | CD bia | is con        | trol co | omman | ds |   |      |         |         |      |                 |                  |   |   |    |    |                 |
| Charge_pump_ctrl     | 0      | 1             | 1       | 1     | 0  | 0 | 0    | 0       | CPE     | CPC[ | Section 8.1.3.1 |                  |   |   |    |    |                 |
| Set_VLCD_A           |        |               |         | 1     | 0  | 1 | VLCI | DA[8:4] |         |      |                 | Section 8.1.3.2  |   |   |    |    |                 |
|                      |        |               |         | 1     | 0  | 0 | 1    | VLC     | DA[3:0] |      |                 |                  |   |   |    |    |                 |
| Set_VLCD_B           |        |               |         | 1     | 1  | 0 | VLCI | DB[8:4] |         |      |                 | Section 8.1.3.2  |   |   |    |    |                 |
|                      |        |               |         | 1     | 1  | 1 | 0    | VLC     | DB[3:0] |      |                 |                  |   |   |    |    |                 |
| Temperature compe    | nsatio | n con         | trol co | mman  | ds | 1 |      |         |         |      |                 |                  |   |   |    |    |                 |
| Temperature_ctrl     | 0      | 1             | 1       | 0     | 0  | 0 | 0    | 0       | TCE     | TMF  | TME             | Section 8.1.4.1  |   |   |    |    |                 |
| TC_slope             | 1      |               |         | 0     | 0  | 0 | 0    | 1       | TSA[2   | 2:0] |                 | Section 8.1.4.2  |   |   |    |    |                 |
|                      |        |               |         | 0     | 0  | 0 | 1    | 0       | TSB[2   | 2:0] |                 | _                |   |   |    |    |                 |
|                      |        |               |         | 0     | 0  | 0 | 1    | 1       | TSC[2   | 2:0] |                 | _                |   |   |    |    |                 |
|                      |        |               |         | 0     | 0  | 1 | 0    | 0       | TSD[2   | 2:0] |                 |                  |   |   |    |    |                 |

#### Table 5. Commands of PCA2117 ...continued

#### 8.1.1 General control commands

#### 8.1.1.1 Command: Register\_update

This command updates registers of the PCA2117. It must be sent after the Return\_home command or Cursor\_display\_shift command if no other command follows.

#### Table 6. Register\_update - Register update command bit description

| Bit    | Symbol  | Value    | Description     |
|--------|---------|----------|-----------------|
| -      | R/W     | 0        | fixed value     |
| -      | RS[1:0] | 00       | fixed value     |
| 7 to 0 | -       | 00000000 | update register |

#### 8.1.1.2 Command: Initialize

This command generates a chip-wide reset by setting all command registers to their default values. It must be sent to the PCA2117 after power-on. For further information, see Section 8.2.1 on page 27.

| Table 7. | Initialize - Initialize | command bit description |
|----------|-------------------------|-------------------------|
|----------|-------------------------|-------------------------|

| Bit    | Symbol  | Value    | Description |
|--------|---------|----------|-------------|
| -      | R/W     | 0        | fixed value |
| -      | RS[1:0] | 00       | fixed value |
| 7 to 0 | -       | 00000001 | initialize  |

#### 8.1.1.3 Command: Clear\_reset\_flag

The Clear\_reset\_flag command clears the reset flag CRF, see Table 12 on page 11.

| Table 8. | Clear_reset_ | flag - Clear | _reset_flag | command bit | description |
|----------|--------------|--------------|-------------|-------------|-------------|
|----------|--------------|--------------|-------------|-------------|-------------|

| Bit    | Symbol  | Value    | Description             |
|--------|---------|----------|-------------------------|
| -      | R/W     | 0        | fixed value             |
| -      | RS[1:0] | 00       | fixed value             |
| 7 to 0 | -       | 00011111 | clear reset status flag |

#### 8.1.1.4 Command: OTP\_refresh

In order to achieve the specified accuracy of the  $V_{LCD}$ , the frame frequency, and the temperature measurement, each IC is calibrated during production. These calibration values are stored in One Time Programmable (OTP) cells. Their content is loaded into the associated registers every time when the Initialize command or the OTP\_refresh command is sent. This command takes approximately 10 ms to finish.

#### Table 9. OTP\_refresh - OTP\_refresh command bit description

| Bit    | Symbol  | Value    | Description                        |
|--------|---------|----------|------------------------------------|
| -      | R/W     | 0        | fixed value                        |
| -      | RS[1:0] | 00       | fixed value                        |
| 7 to 0 | -       | 00000010 | refresh register settings from OTP |

#### 8.1.1.5 Command: Clock\_out\_ctrl

When pin CLK is configured as an output pin, the Clock\_out\_ctrl command enables or disables the clock output on pin CLK.

#### Table 10. Clock\_out\_ctrl - CLK pin input/output switch command bit description

| Bit    | Symbol  | Value   | Description                                                     |
|--------|---------|---------|-----------------------------------------------------------------|
| -      | R/W     | 0       | fixed value                                                     |
| -      | RS[1:0] | 00      | fixed value                                                     |
| 7 to 1 | -       | 0010000 | fixed value                                                     |
| 0      | COE     |         | CLK pin setting                                                 |
|        |         | 0[1]    | clock signal not available on pin CLK;<br>pin CLK is in 3-state |
|        |         | 1       | clock signal available on pin CLK                               |

[1] Default value.

For lower power consumption, the clock is only active when display (see <u>Table 25</u>), charge pump (see <u>Table 30</u>), or temperature measurement (see <u>Table 32</u>) is enabled.

#### 8.1.1.6 Command: Read\_reg\_select

The Read\_reg\_select command allows choosing to read out the temperature or the status registers (Checksum to Status\_Register\_9) of the device (see <u>Table 12</u>).

| Table 11. | Read_reg_select · | select registers for rea | adout command bit description |
|-----------|-------------------|--------------------------|-------------------------------|
|-----------|-------------------|--------------------------|-------------------------------|

| Bit    | Symbol  | Value  | Description           |
|--------|---------|--------|-----------------------|
| -      | R/W     | 0      | fixed value           |
| -      | RS[1:0] | 00     | fixed value           |
| 7 to 2 | -       | 000001 | fixed value           |
| 1      | XC      |        | checksum mode setting |
|        |         | 0[1]   | XOR checksum          |
|        |         | 1      | CRC-8 checksum        |
| 0      | SO      |        | readout select        |
|        |         | 0[1]   | temperature           |
|        |         | 1      | status registers      |

[1] Default value.

[2] Only valid for RAM. See .Section 8.5.2 "Checksum"

#### 8.1.1.7 Command: Read\_status\_reg

With the Read\_status\_reg command the temperature, checksum, and the status registers can be read out. The behavior of the Read\_status\_reg command is controlled by the SO bit of the Read\_reg\_select command (see Table 11).

#### Table 12. Read\_status\_reg - readout register command bit description

| Bit     | Symbol                          | Value                              | Description                                                                                     |
|---------|---------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------|
| -       | R/W                             | 1                                  | fixed value                                                                                     |
| -       | RS[1:0]                         | 00                                 | fixed value                                                                                     |
| Tempe   | rature readout if SO = 0        | (see <u>Table 11</u> )             |                                                                                                 |
| 7 to 0  | TD[7:0]                         | 00000000 to<br>11111111[ <u>1]</u> | temperature readout                                                                             |
| Status  | readout if SO = 1 (see <u>T</u> | able 11)                           |                                                                                                 |
| Checks  | um                              |                                    |                                                                                                 |
| 7 to 0  | CS[7:0]                         | 00000000[ <u>1]</u> to<br>11111111 | <b>checksum result</b> from RAM writing with checksum mode set by bit XC (see <u>Table 11</u> ) |
| Status_ | Register_1                      |                                    |                                                                                                 |
| 7, 6    | -                               | 00                                 | fixed value                                                                                     |
| 5, 4    | RR[1:0]                         | see <u>Table 13</u>                | CGRAM and CGROM select status                                                                   |
| 3       | I_D                             | see <u>Table 20</u>                | address stepping select status                                                                  |
| 2       | S                               |                                    | display shift select status                                                                     |
| 1       | Μ                               | see <u>Table 21</u>                | display lines setting status                                                                    |
| 0       | SL                              | ]                                  | multiplex drive mode setting status                                                             |
| Status_ | Register_2                      |                                    |                                                                                                 |
| 7 to 5  | INV[2:0]                        | see <u>Table 22</u>                | inversion mode setting status                                                                   |
| 4 to 0  | FF[4:0]                         | see <u>Table 24</u>                | frame frequency setting status                                                                  |

| Table 12. | . Read_status_reg - readout register command bit descriptioncom | ntinued |
|-----------|-----------------------------------------------------------------|---------|
|-----------|-----------------------------------------------------------------|---------|

| Bit     | Symbol      | Value               | Description                                     |
|---------|-------------|---------------------|-------------------------------------------------|
| Status_ | _Register_3 |                     |                                                 |
| 7       | D           | see Table 25        | display setting status                          |
| 6       | С           |                     | cursor setting status                           |
| 5       | В           |                     | character blink setting status                  |
| 4       | SC          | see Table 26        | shift or move setting status                    |
| 3       | RL          |                     | shift or move direction setting status          |
| 2       | L           | see Table 27        | screen configuration setting status             |
| 1       | Р           | see <u>Table 28</u> | display column setting status                   |
| 0       | Q           |                     | display row setting status                      |
| Status_ | Register_4  | l                   |                                                 |
| 7       | -           | 0                   | fixed value                                     |
| 6       | IM          | see <u>Table 29</u> | icon mode setting status                        |
| 5       | IB          |                     | icon blink select status                        |
| 4       | CPE         | see <u>Table 30</u> | charge pump setting status                      |
| 3       | -           | 0                   | fixed value                                     |
| 2, 1    | CPC[1:0]    | see <u>Table 30</u> | charge pump voltage multiplier setting status   |
| 0       | VLCDA8      | see Table 31        | value of VLCDA                                  |
| Status_ | Register_5  | l                   |                                                 |
| 7 to 0  | VLCDA[7:0]  | see Table 31        | value of VLCDA                                  |
| Status_ | Register_6  |                     |                                                 |
| 7       | TCE         | see Table 32        | temperature compensation setting status         |
| 6       | TMF         |                     | temperature measurement filter setting status   |
| 5 to 3  | TSA[2:0]    | see <u>Table 33</u> | temperature compensation slope A setting status |
| 2 to 0  | TSB[2:0]    |                     | temperature compensation slope B setting status |
| Status_ | Register_7  |                     |                                                 |
| 7       | TME         | see Table 32        | temperature measurement setting status          |
| 6 to 4  | TSC[2:0]    | see <u>Table 33</u> | temperature compensation slope C setting status |
| 3 to 1  | TSD[2:0]    |                     | temperature compensation slope D setting status |
| 0       | VLCDB8      | see Table 31        | value of VLCDB                                  |
| Status_ | Register_8  |                     |                                                 |
| 7 to 0  | VLCDB[7:0]  | see Table 31        | value of VLCDB                                  |

| Bit     | Symbol            | Value        | Description                                                                                                                               |  |  |
|---------|-------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Status_ | Status_Register_9 |              |                                                                                                                                           |  |  |
| 7 to 3  | -                 | 00000        | fixed value                                                                                                                               |  |  |
| 2       | QPR               |              | charge pump charge status                                                                                                                 |  |  |
|         |                   | 0            | charge pump has not reached programmed value                                                                                              |  |  |
|         |                   | 1            | charge pump has reached programmed value                                                                                                  |  |  |
| 1       | CRF               |              | reset flag status<br>the reset flag is set whenever a reset occurs; it<br>should be cleared for reset monitoring (see<br><u>Table 8</u> ) |  |  |
|         |                   | 0            | no reset has occurred since the reset flag register was cleared last time                                                                 |  |  |
|         |                   | 1[1]         | reset has occurred since the reset flag register was cleared last time                                                                    |  |  |
| 0       | COE               | see Table 10 | CLK pin setting status                                                                                                                    |  |  |

[1] Start-up value.

#### 8.1.1.8 Command: RAM\_ROM\_config

The RAM\_ROM\_config command allows configuring the display memory.

| Table 13. | RAM_ROM | _config · | <ul> <li>display memory</li> </ul> | configuration | command bit description |
|-----------|---------|-----------|------------------------------------|---------------|-------------------------|
|-----------|---------|-----------|------------------------------------|---------------|-------------------------|

| Bit    | Symbol  | Value  | Description                              |
|--------|---------|--------|------------------------------------------|
| -      | R/W     | 0      | fixed value                              |
| -      | RS[1:0] | 00     | fixed value                              |
| 7 to 2 | -       | 010100 | fixed value                              |
| 1, 0   | RR[1:0] |        | CGRAM and CGROM select (see Section 8.5) |
|        |         | 00[1]  | column 1 (address 0001) = CGROM          |
|        |         |        | column 2 (address 0010) = CGROM          |
|        |         | 01     | column 1 (address 0001) = CGROM          |
|        |         |        | column 2 (address 0010) = CGRAM          |
|        |         | 10     | column 1 (address 0001) = CGRAM          |
|        |         |        | column 2 (address 0010) = CGROM          |
|        |         | 11     | column 1 (address 0001) = CGRAM          |
|        |         |        | column 2 (address 0010) = CGRAM          |

[1] Default value.

#### 8.1.1.9 Command: Sel\_mem\_bank

The Sel\_mem\_bank command determines which memory to access.

| Table 14.         Sel_mem_bank - RAM access configuration command |          |                |                                      |  |
|-------------------------------------------------------------------|----------|----------------|--------------------------------------|--|
| Bit                                                               | Symbol   | Value          | Description                          |  |
| -                                                                 | R/W      | 0              | fixed value                          |  |
| -                                                                 | RS[1:0]  | 00             | fixed value                          |  |
| 7 to 3                                                            | -        | 00010          | fixed value                          |  |
| 2 to 0                                                            | SMB[2:0] |                | RAM access select                    |  |
|                                                                   |          | 000 <u>[1]</u> | DDRAM is selected                    |  |
|                                                                   |          | 001            | column 0 (0000) of CGRAM is selected |  |
|                                                                   |          | 010            | column 1 (0001) of CGRAM is selected |  |
|                                                                   |          | 011            | column 2 (0010) of CGRAM is selected |  |
|                                                                   |          | 100            | ICON-RAM is selected                 |  |
|                                                                   |          | 101            | CGROM                                |  |
|                                                                   |          | 110 to 111     | not implemented                      |  |

[1] Default value.

#### 8.1.1.10 Command: Set\_mem\_addr

The Set\_mem\_addr command allows setting the RAM address in the address counter to access. The Sel\_mem\_bank command (see <u>Section 8.1.1.9</u>) determines whether to access the CGRAM, DDRAM, or ICON-RAM.

#### Table 15. Set\_mem\_addr - memory address command bit description

| Bit    | Symbol   | Value                                  | Description |
|--------|----------|----------------------------------------|-------------|
| -      | R/W      | 0                                      | fixed value |
| -      | RS[1:0]  | 00                                     | fixed value |
| 7      | -        | 1                                      | fixed value |
| 6 to 0 | ADD[6:0] | 0000000 <mark>[1]</mark> to<br>1111111 | RAM address |

[1] Default value.

#### 8.1.1.11 Command: Read\_data

The Read\_data command reads binary 8-bit data from the CGRAM, CGROM, DDRAM or ICON-RAM.

| Table 16. Read_data - data read bit description | Table 16. | Read | data - | data | read | bit | description |
|-------------------------------------------------|-----------|------|--------|------|------|-----|-------------|
|-------------------------------------------------|-----------|------|--------|------|------|-----|-------------|

| Bit                | Symbol  | Value                  | Description                       |  |
|--------------------|---------|------------------------|-----------------------------------|--|
| -                  | R/W     | 1                      | fixed value                       |  |
| -                  | RS[1:0] | 01                     | fixed value                       |  |
| DDRAM and CGROM    |         |                        |                                   |  |
| 7 to 0             | RD[7:0] | 00000000 to<br>1111111 | read data from DDRAM and CGROM    |  |
| CGRAM and ICON-RAM |         |                        |                                   |  |
| 7 to 5             | -       | 000                    | fixed value                       |  |
| 4 to 0             | RD[4:0] | 00000 to<br>11111      | read data from CGRAM and ICON-RAM |  |

The Sel\_mem\_bank command (see <u>Section 8.1.1.9</u>) determines whether to read from the CGRAM, CGROM, DDRAM, or ICON-RAM. After reading, the address counter automatically increments or decrements by 1 in accordance with the setting of bit I\_D of the Entry\_mode\_set command (see <u>Section 8.1.2.3</u>).

Only bit 4 to bit 0 of the CGRAM or ICON-RAM data are valid. Bit 7 to bit 5 are set logic 0.

#### 8.1.1.12 Command: Write\_data

The Write\_data command writes binary 8-bit data to the CGRAM, DDRAM or ICON-RAM.

| Bit                | Symbol  | Value                   | Description                      |
|--------------------|---------|-------------------------|----------------------------------|
| -                  | R/W     | 0                       | fixed value                      |
| -                  | RS[1:0] | 01                      | fixed value                      |
| DDRAM              |         |                         |                                  |
| 7 to 0             | WD[7:0] | 00000000 to<br>11111111 | write data to DDRAM              |
| CGRAM and ICON-RAM |         |                         |                                  |
| 7 to 5             | -       | 000                     | not implemented                  |
| 4 to 0             | WD[4:0] | 00000 to<br>11111       | write data to CGRAM and ICON-RAM |

#### Table 17. Write\_data - data write bit description

The Sel\_mem\_bank command determines whether to write data into the CGRAM, DDRAM or ICON-RAM. After writing, the address counter automatically increments or decrements by 1 in accordance with the setting of bit I\_D of the Entry\_mode\_set command (see Section 8.1.2.3).

Only bit 4 to bit 0 of the CGRAM or ICON-RAM data are valid. Bit 7 to bit 5 are not implemented and should always be logic 0. The cursor and the character blink have to be turned off when writing to the CGRAM (see <u>Table 25 on page 20</u>).

- The ICON-RAM to display mapping is given in <u>Section 8.5.5 "ICON-RAM"</u>.
- The DDRAM to display mapping is given in <u>Section 8.5.6 "DDRAM"</u>.

#### 8.1.2 Display control commands

#### 8.1.2.1 Command: Clear\_display

The Clear\_display command clears the entire display.

| Table 18. Clear_display - clear display bit description | Table 18. | Clear_display | y - clear displa | y bit description |
|---------------------------------------------------------|-----------|---------------|------------------|-------------------|
|---------------------------------------------------------|-----------|---------------|------------------|-------------------|

| Bit    | Symbol  | Value    | Description   |
|--------|---------|----------|---------------|
| -      | R/W     | 0        | fixed value   |
| -      | RS[1:0] | 10       | fixed value   |
| 7 to 0 | -       | 00000000 | clear display |

**Clear\_display:** Writes the character code 20h (blank pattern) into all DDRAM addresses except for the character set 'R' where the character code 20h is not a blank pattern.

When using character set 'R', use the following alternative instruction:

- 1. Switch off display (Display\_control, bit D = 0).
- 2. Write a blank pattern into all DDRAM addresses (Write\_data).
- 3. Switch on display (Display\_control, bit D = 1).

The address counter remains on the previously accessed pointer, bit I\_D keeps the previously programmed value.

#### 8.1.2.2 Command: Return\_home

The Return\_home command sets the cursor to the left top corner of the display.

#### Table 19. Return\_home - return home bit description

| Bit    | Symbol  | Value    | Description |
|--------|---------|----------|-------------|
| -      | R/W     | 0        | fixed value |
| -      | RS[1:0] | 10       | fixed value |
| 7 to 0 | -       | 00000001 | return home |

**Return\_home**: Sets the address counter to logic 0 and switches a shifted display back to an unshifted state. The DDRAM content remains unchanged. The cursor or blink position goes to the left of the first display line. Bit I\_D and bit S of the Entry\_mode\_set instruction remain unchanged. If no other command follows, this command must be terminated with the Register\_update command.

#### 8.1.2.3 Command: Entry\_mode\_set

The Entry\_mode\_set command sets the address stepping and the shift of the display.

| Bit    | Symbol  | Value        | Description                                                                    |
|--------|---------|--------------|--------------------------------------------------------------------------------|
| -      | R/W     | 0            | fixed value                                                                    |
| -      | RS[1:0] | 10           | fixed value                                                                    |
| 7 to 2 | -       | 001010       | fixed value                                                                    |
| 1      | I_D     |              | address stepping select                                                        |
|        |         | 0            | DDRAM, CGRAM or ICON-RAM address<br>decrements by 1, cursor moves to the left  |
|        |         | 1[1]         | DDRAM, CGRAM or ICON-RAM address<br>increments by 1, cursor moves to the right |
| 0      | S       |              | display shift select                                                           |
|        |         | 0 <u>[1]</u> | display does not shift                                                         |
|        |         | 1            | display shifts                                                                 |

Table 20. Entry\_mode\_set - entry mode bit description

[1] Default value.

**Bit I\_D:** When bit I\_D = 1 the DDRAM, CGRAM, or ICON-RAM address increments by 1 when data is written into or read from the DDRAM, CGRAM or ICON-RAM. The cursor or blink position moves to the right.

When bit  $I_D = 0$  the DDRAM, CGRAM, or ICON-RAM address decrements by 1 when data is written into or read from the DDRAM, CGRAM or ICON-RAM. The cursor or blink position moves to the left.

**Bit S:** When bit S = 0, the display does not shift.

During DDRAM write, when bit S = 1 and bit  $I_D = 0$ , the entire display shifts to the right. When bit S = 1 and bit  $I_D = 1$ , the entire display shifts to the left.

Thus it appears as if the cursor remains and the display moves. The display does not shift when reading from the DDRAM, CGRAM or ICON-RAM or when writing to or from the DDRAM, CGRAM or ICON-RAM.



#### 8.1.2.4 Command: Function\_set

The Function\_set command allows setting the display lines and the multiplex drive mode.

| Bit    | Symbol  | Value        | Description                                                                           |
|--------|---------|--------------|---------------------------------------------------------------------------------------|
| -      | R/W     | 0            | fixed value                                                                           |
| -      | RS[1:0] | 10           | fixed value                                                                           |
| 7 to 2 | -       | 001100       | fixed value                                                                           |
| 1      | М       |              | display lines setting                                                                 |
|        |         | 0[1]         | 1 line × 40 characters                                                                |
|        |         | 1            | 2 line × 20 characters                                                                |
| 0      | SL      |              | multiplex drive mode setting                                                          |
|        |         | 0 <u>[1]</u> | 1:18 multiplex drive mode, 1 $\times$ 40 character or 2 $\times$ 20 character display |
|        |         | 1            | 1:9 multiplex drive mode, $1 \times 20$ character display                             |

| Table 21. F | unction_ | set - | function | set bi | descriptio | n |
|-------------|----------|-------|----------|--------|------------|---|
|-------------|----------|-------|----------|--------|------------|---|

[1] Default value.

#### 8.1.2.5 Command: Inversion\_mode

The Inversion\_mode command allows changing the drive scheme inversion mode.

The waveforms used to drive an LCD (see Figure 27 to Figure 29) inherently produce a DC voltage across the display cell. The PCA2117 compensates for the DC voltage by inverting the waveforms on alternate frames or alternate lines. The choice of the compensation method is determined with INV[2:0] in Table 22.

| Bit    | Symbol   | Value  | Description            |
|--------|----------|--------|------------------------|
| -      | R/W      | 0      | fixed value            |
| -      | RS[1:0]  | 10     | fixed value            |
| 7 to 3 | -        | 01000  | fixed value            |
| 2 to 0 | INV[2:0] |        | inversion mode setting |
|        |          | 000[1] | frame inversion mode   |
|        |          | 001    | 1-line inversion mode  |
|        |          | 010    | 2-line inversion mode  |
|        |          | 011    | 3-line inversion mode  |
|        |          | 100    | 4-line inversion mode  |
|        |          | 101    | 5-line inversion mode  |
|        |          | 110    | 6-line inversion mode  |
|        |          | 111    | 7-line inversion mode  |

#### Table 22. Inversion\_mode - inversion mode command bit description

[1] Default value.

Line inversion mode (driving scheme A): In line inversion mode, the DC value is compensated every n<sup>th</sup> line. Changing the inversion mode to line inversion mode reduces the possibility for flickering but increases the power consumption.

**Frame inversion mode (driving scheme B):** In frame inversion mode, the DC value is compensated across two frames and not within one frame. Changing the inversion mode to frame inversion reduces the power consumption, therefore it is useful when power consumption is a key point in the application.

Frame inversion may not be suitable for all applications. The RMS voltage across a segment is better defined, however since the switching frequency is reduced there is the possibility for flicker to occur.

#### 8.1.2.6 Command: Frame\_frequency

With this command, the clock and frame frequency can be programmed when using the internal clock. The default frame frequency of 80 Hz is factory calibrated.

| Table 23. | Frame-frequency · | frame frequency select command bit description |
|-----------|-------------------|------------------------------------------------|
|-----------|-------------------|------------------------------------------------|

| Bit    | Symbol  | Value               | Description             |
|--------|---------|---------------------|-------------------------|
| -      | R/W     | 0                   | fixed value             |
| -      | RS[1:0] | 10                  | fixed value             |
| 7 to 5 | -       | 100                 | fixed value             |
| 4 to 0 | FF[4:0] | see <u>Table 24</u> | frame frequency setting |

The duty cycle depends on the frequency chosen (see Table 24).

#### Table 24.Clock and frame frequency values

Duty cycle definition: % HIGH-level time : % LOW-level time.

| FF[4:0]                | Frame frequency (Hz) | Clock frequency (Hz) | Typical duty cycle (%) |
|------------------------|----------------------|----------------------|------------------------|
| 00000                  | 45                   | 36000                | 50 : 50                |
| 00001                  | 50                   | 39724                | 44 : 56                |
| 00010                  | 55                   | 44308                | 38 : 62                |
| 00011                  | 60                   | 48000                | 33 : 67                |
| 00100                  | 65                   | 52364                | 27 : 73                |
| 00101                  | 70                   | 54857                | 23 : 77                |
| 00110                  | 75                   | 60632                | 15 : 85                |
| 00111 <mark>[1]</mark> | 80                   | 64000                | 11 : 89                |
| 01000                  | 85                   | 67765                | 5 : 95                 |
| 01001                  | 90                   | 72000                | 50 : 50                |
| 01010                  | 95                   | 76800                | 46 : 54                |
| 01011                  | 100                  | 82286                | 42 : 58                |
| 01100                  | 110                  | 88615                | 38 : 62                |
| 01101                  | 120                  | 96000                | 33 : 67                |
| 01110                  | 130                  | 104727               | 27 : 73                |
| 01111                  | 145                  | 115200               | 20:80                  |
| 10000                  | 160                  | 128000               | 11 : 89                |
| 10001                  | 180                  | 144000               | 50 : 50                |
| 10010                  | 210                  | 164571               | 42 : 58                |

Duty cycle definition: % HIGH-level time : % LOW-level time.

| FF[4:0]  | Frame frequency (Hz) | Clock frequency (Hz) | Typical duty cycle (%) |
|----------|----------------------|----------------------|------------------------|
| 10011    | 240                  | 192000               | 33 : 67                |
| 10100    | 290                  | 230400               | 20 : 80                |
| 10101 to | 360                  | 288000               | 50 : 50                |
| 11111    |                      |                      |                        |

[1] Default value.

#### 8.1.2.7 Command: Display\_control

With the Display\_control command the entire display, the cursor, and the cursor blinking can be switched on or off.

| Bit    | Symbol  | Value        | Description             |
|--------|---------|--------------|-------------------------|
| -      | R/W     | 0            | fixed value             |
| -      | RS[1:0] | 10           | fixed value             |
| 7 to 3 | -       | 00100        | fixed value             |
| 2      | D       |              | display setting         |
|        |         | 0[1]         | display is off          |
|        |         | 1            | display is on           |
| 1      | С       |              | cursor setting          |
|        |         | 0[1]         | cursor is off           |
|        |         | 1            | cursor is on            |
| 0      | В       |              | character blink setting |
|        |         | 0 <u>[1]</u> | character blink is off  |
|        |         | 1            | character blink is on   |

Table 25. Display\_control - Display control bit description

[1] Default value

**Bit D:** The display is on when bit D = 1 and off when bit D = 0. Display data in the DDRAM is not affected and can be displayed immediately by setting bit D = 1.

**Bit C:** The cursor is displayed when bit C = 1 and inhibited when bit C = 0. The cursor is displayed using 5 dots in the eighth line.

**Bit B:** The character, indicated by the cursor, blinks when bit B = 1. The character blink is displayed by switching between display characters and all dots on with a period of 1 second.

#### 8.1.2.8 Command: Cursor\_display\_shift

The Cursor\_display\_shift command configures whether the cursor or the display moves or shifts to right or left.

| Bit    | Symbol  | Value  | Description                     |
|--------|---------|--------|---------------------------------|
| -      | R/W     | 0      | fixed value                     |
| -      | RS[1:0] | 10     | fixed value                     |
| 7 to 2 | -       | 000100 | fixed value                     |
| 1      | SC      |        | shift or move cursor setting    |
|        |         | 0[1]   | move cursor                     |
|        |         | 1      | cursor shift                    |
| 0 RL   |         |        | shift or move direction setting |
|        |         | 0[1]   | left shift or move              |
|        |         | 1      | right shift or move             |

 Table 26.
 Cursor\_display\_shift - cursor display shift bit description

[1] Default value.

**Bits SC and RL:** Cursor\_display\_shift moves the cursor position or the display to the right or left without writing or reading display data. This function is used to correct a character or move the cursor through the display.

In 2-line displays, the cursor moves to the next line when it passes the last position (40) of the line. When the displayed data is shifted repeatedly, all lines shift at the same time; displayed characters do not shift into the next line.

If shift display (SC = 1) is the only action performed, the address counter content does not change. But increments or decrements with shift cursor (SC = 0).

If no other command follows, this command must be terminated with the Register\_update command.



#### 8.1.2.9 Command: Screen\_config

#### Table 27. Screen\_config - screen configuration bit description

| Bit                | Symbol  | Value                        | Description                      |
|--------------------|---------|------------------------------|----------------------------------|
| -                  | R/W     | 0                            | fixed value                      |
| -                  | RS[1:0] | 10                           | fixed value                      |
| 7 to 1             | -       | 0000001                      | fixed value                      |
| 0 L screen configu |         | screen configuration setting |                                  |
|                    |         | 0[1]                         | split screen standard connection |
|                    |         | 1                            | split screen mirrored connection |

<sup>[1]</sup> Default value.

#### Screen\_config:

- If bit L = 0, then the two halves of a split screen are connected in a standard way, that is column 0/100, 1/101 to 99/199.
- If bit L = 1, then the two halves of a split screen are connected in a mirrored way, that is column 0/199, 1/198 to 99/100. This feature allows a single layer PCB or glass layout.

#### 8.1.2.10 Command: Display\_config

The Display\_config command allows setting how the data is displayed.

| Bit    | Symbol  | Value  | Description                                                                                               |  |
|--------|---------|--------|-----------------------------------------------------------------------------------------------------------|--|
| -      | R/W     | 0      | fixed value                                                                                               |  |
| -      | RS[1:0] | 10     | fixed value                                                                                               |  |
| 7 to 2 | -       | 000001 | fixed value                                                                                               |  |
| 1      | Р       |        | display column setting                                                                                    |  |
|        |         | 0[1]   | column data: left to right;                                                                               |  |
|        |         |        | column data is displayed from column 0 to column 99                                                       |  |
|        |         | 1      | column data: right to left;                                                                               |  |
|        |         |        | column data is displayed from column 99 to column 0                                                       |  |
| 0      | Q       |        | display row setting                                                                                       |  |
|        |         | 0[1]   | row data: top to bottom;                                                                                  |  |
|        |         |        | row data is displayed from row 0 to row 15<br>and icon row data in row 16 and row 17                      |  |
|        |         |        | in single-line mode (SL = 1) row data is<br>displayed from row 0 to row 7 and icon row<br>data in row 16  |  |
|        |         | 1      | row data: bottom to top;                                                                                  |  |
|        |         |        | row data is displayed from row 15 to row 0<br>and icon row data in row 17 and row 16                      |  |
|        |         |        | in single-line mode (SL = 1) row data is<br>displayed from row 15 to row 8 and icon row<br>data in row 17 |  |

| Table 28. | Display_config - display configuration bit description |
|-----------|--------------------------------------------------------|
|           | Display_coming display coming and on bit description   |

PCA2117

[1] Default value.

**Bit P:** The P bit flips the display left to right by mirroring the column data.

Bit Q: The Q bit flips the display top to bottom by mirroring the row data.

**Combination of bit P and bit Q:** A combination of bit P and bit Q allows the display to be rotated horizontally and vertically by 180 degrees.



#### 8.1.2.11 Command: Icon\_config

The PCA2117 can drive up to 200 icons. With the Icon\_config command the displaying of the icons can be configured.

| Bit    | Symbol  | Value        | Description                                                                                     |  |
|--------|---------|--------------|-------------------------------------------------------------------------------------------------|--|
| -      | R/W     | 0            | fixed value                                                                                     |  |
| -      | RS[1:0] | 10           | fixed value                                                                                     |  |
| 7 to 2 | -       | 000010       | fixed value                                                                                     |  |
| 1      | IM      |              | icon mode setting                                                                               |  |
|        |         | 0 <u>[1]</u> | character mode, full display; V <sub>LCD</sub><br>programming with the Set_VLCD_A<br>command    |  |
|        |         | 1            | icon mode, only icons displayed; V <sub>LCD</sub><br>programming with the Set_VLCD_B<br>command |  |

| Table 29. | Icon_config    | <mark>j - icon display</mark> d | configuration bit description |
|-----------|----------------|---------------------------------|-------------------------------|
| See Table | 38 for the ICC | ON-RAM to ICON                  | mapping.                      |

| Table 29.        | Icon_config - icon display configuration bit descriptioncontinued |
|------------------|-------------------------------------------------------------------|
| See <u>Table</u> | 38 for the ICON-RAM to ICON mapping.                              |

| Bit | Symbol | Value              | Description         |  |  |
|-----|--------|--------------------|---------------------|--|--|
| 0   | IB     |                    | icon blink setting  |  |  |
|     |        | 0 <mark>[1]</mark> | icon blink disabled |  |  |
|     |        | 1                  | icon blink enabled  |  |  |

[1] Default value.

**Bit IM**: When bit IM = 0, the chip is in character mode. In the character mode, both, characters and icons are driven (multiplex drive mode 1:18 or 1:9). The V<sub>LCD</sub> generator, if used, produces the LCD supply voltage (pin VLCDOUT) programmed with the Set\_VLCD\_A command.

When bit IM = 1, the chip is in icon mode. In the icon mode only the icons are driven (multiplex drive mode 1:2). The  $V_{LCD}$  generator, if used, produces the LCD supply voltage (pin VLCDOUT) programmed with the Set\_VLCD\_B command.

Bit IB: The icon blink control is independent of the cursor/character blink function.

When bit IB = 0, the icon blink is disabled. In this case, the even phase of icon data is used which is stored in the ICON-RAM 00h to 27h.

When bit IB = 1, the icon blink is enabled. In this case, each icon is controlled by 2 bits. The blinking consists of two half phases (corresponding to the cursor on and off phases, called even and odd phases in the following). The Icon states for the even phase are stored in the ICON-RAM 00h to 27h. These bits also define the icon state when icon blinking is not used. The Icon states for the odd phase are stored in the ICON-RAM 28h to 4Fh.

#### 8.1.3 Charge pump and LCD bias control commands

#### 8.1.3.1 Command: Charge\_pump\_ctrl

The Charge\_pump\_ctrl command enables or disables the internal  $V_{LCD}$  generation and controls the charge pump voltage multiplier setting.

| Bit    | Symbol   | Binary value | Description                                                                                              |  |  |
|--------|----------|--------------|----------------------------------------------------------------------------------------------------------|--|--|
| -      | R/W      | 0            | fixed value                                                                                              |  |  |
| -      | RS[1:0]  | 11           | fixed value                                                                                              |  |  |
| 7 to 3 | -        | 10000        | fixed value                                                                                              |  |  |
| 2      | CPE      |              | charge pump setting                                                                                      |  |  |
|        |          | 0[1]         | charge pump disabled;<br>no internal V <sub>LCD</sub> generation;<br>external supply of V <sub>LCD</sub> |  |  |
|        |          | 1            | charge pump enabled                                                                                      |  |  |
| 1 to 0 | CPC[1:0] |              | charge pump voltage multiplier setting                                                                   |  |  |
|        |          | 00[1]        | $V_{LCD} = 2 \times V_{DD2}$                                                                             |  |  |
|        |          | 01           | $V_{LCD} = 3 \times V_{DD2}$                                                                             |  |  |
|        |          | 10           | $V_{LCD} = 4 \times V_{DD2}$                                                                             |  |  |
|        |          | 11           | $V_{LCD} = V_{DD2}$ (direct mode)                                                                        |  |  |

#### Table 30. Charge\_pump\_ctrl - charge pump control command bit description

PCA2117

© NXP Semiconductors N.V. 2015. All rights reserved.

[1] Default value.

#### 8.1.3.2 Command: Set\_VLCD\_A and Set\_VLCD\_B

The Set\_VLCD\_A and Set\_VLCD\_B commands allow programming the V<sub>LCD</sub> value of the character and icon mode, respectively. The generated  $V_{LCD}$  is independent of the power supply, allowing battery operation of the PCA2117.

Table 31. Set\_VLCD\_A and Set\_VLCD\_B - set V<sub>LCD</sub> command bit description See Section 8.4.3.1

| See <u>Section 8.4.3.1</u> .       |                      |                                         |                                 |  |  |  |  |
|------------------------------------|----------------------|-----------------------------------------|---------------------------------|--|--|--|--|
| Bit                                | Symbol               | Value                                   | Description                     |  |  |  |  |
| Set_VLCD_A command bit description |                      |                                         |                                 |  |  |  |  |
| The 5 MSB of VLCDA                 |                      |                                         |                                 |  |  |  |  |
| -                                  | R/W                  | 0                                       | fixed value                     |  |  |  |  |
| -                                  | RS[1:0]              | 11                                      | fixed value                     |  |  |  |  |
| 7 to 5                             | -                    | 101                                     | fixed value                     |  |  |  |  |
| 4 to 0                             | VLCDA[8:4]           | 00000 <u><sup>[1]</sup></u> to<br>11111 | V <sub>LCD</sub> value of VLCDA |  |  |  |  |
| The 4 L                            | SB of VLCDA          |                                         |                                 |  |  |  |  |
| -                                  | R/W                  | 0                                       | fixed value                     |  |  |  |  |
| -                                  | RS[1:0]              | 11                                      | fixed value                     |  |  |  |  |
| 7 to 4                             | -                    | 1001                                    | fixed value                     |  |  |  |  |
| 3 to 0                             | VLCDA[3:0]           | 0000 <sup>[1]</sup> to 1111             | V <sub>LCD</sub> value of VLCDA |  |  |  |  |
| Set_VL                             | .CD_B command bit de | scription                               |                                 |  |  |  |  |
| The 5 M                            | ISB of VLCDB         |                                         |                                 |  |  |  |  |
| -                                  | R/W                  | 0                                       | fixed value                     |  |  |  |  |
| -                                  | RS[1:0]              | 11                                      | fixed value                     |  |  |  |  |
| 7 to 5                             | -                    | 110                                     | fixed value                     |  |  |  |  |
| 4 to 0                             | VLCDB[8:4]           | 00000 <u><sup>[1]</sup></u> to<br>11111 | V <sub>LCD</sub> value of VLCDB |  |  |  |  |
| The 4 LSB of VLCDB                 |                      |                                         |                                 |  |  |  |  |
| -                                  | R/W                  | 0                                       | fixed value                     |  |  |  |  |
| -                                  | RS[1:0]              | 11                                      | fixed value                     |  |  |  |  |
| 7 to 4                             | -                    | 1110                                    | fixed value                     |  |  |  |  |
| 3 to 0                             | VLCDB[3:0]           | 0000 <sup>[1]</sup> to 1111             | V <sub>LCD</sub> value of VLCDB |  |  |  |  |

[1] Default value.

#### 8.1.4 Temperature compensation control commands

#### 8.1.4.1 Command: Temperature\_ctrl

The Temperature\_ctrl command enables or disables the temperature measurement block and the temperature compensation of  $V_{LCD}$  (see <u>Section 8.4.5</u>).

| Bit    | Symbol  | Value | Description                                        |  |  |
|--------|---------|-------|----------------------------------------------------|--|--|
| -      | R/W     | 0     | fixed value                                        |  |  |
| -      | RS[1:0] | 11    | fixed value                                        |  |  |
| 7 to 3 | -       | 00000 | fixed value                                        |  |  |
| 2      | TCE     |       | temperature compensation setting                   |  |  |
|        |         | 0[1]  | temperature compensation of $V_{LCD}$ disabled     |  |  |
|        |         | 1     | temperature compensation of $V_{LCD}$ enabled      |  |  |
| 1      | TMF     |       | temperature measurement filter setting             |  |  |
|        |         | 0[1]  | digital temperature filter disabled <sup>[2]</sup> |  |  |
|        |         | 1     | digital temperature filter enabled                 |  |  |
| 0      | TME     |       | temperature measurement setting                    |  |  |
|        |         | 0[1]  | temperature measurement disabled;                  |  |  |
|        |         |       | no temperature readout possible                    |  |  |
|        |         | 1     | temperature measurement enabled;                   |  |  |
|        |         |       | temperature readout possible                       |  |  |

[1] Default value.

[2] The unfiltered digital value of TD[7:0] is immediately available for the readout and  $V_{LCD}$  compensation.

#### 8.1.4.2 Command: TC\_slope

The TC\_slope command allows setting the temperature coefficients of  $V_{\text{LCD}}$  corresponding to 4 temperature intervals.

| Bit        | Symbol   | Value                            | Description                                 |  |  |  |  |
|------------|----------|----------------------------------|---------------------------------------------|--|--|--|--|
| -          | R/W      | 0                                | fixed value                                 |  |  |  |  |
| -          | RS[1:0]  | 11                               | fixed value                                 |  |  |  |  |
| TC-slope-A |          |                                  |                                             |  |  |  |  |
| 7 to 3     | -        | 00001                            | fixed value                                 |  |  |  |  |
| 2 to 0     | TSA[2:0] | 000 <sup>[1]</sup> to 111        | temperature factor A setting <sup>[2]</sup> |  |  |  |  |
| TC-slope-B |          |                                  |                                             |  |  |  |  |
| 7 to 3     | -        | 00010                            | fixed value                                 |  |  |  |  |
| 2 to 0     | TSB[2:0] | 000 <u><sup>[1]</sup></u> to 111 | temperature factor B setting <sup>[2]</sup> |  |  |  |  |
| TC-slope-C |          |                                  |                                             |  |  |  |  |
| 7 to 3     | -        | 00011                            | fixed value                                 |  |  |  |  |
| 2 to 0     | TSC[2:0] | 000 <sup>[1]</sup> to 111        | temperature factor C setting <sup>[2]</sup> |  |  |  |  |
| TC-slope-D |          |                                  |                                             |  |  |  |  |
| 7 to 3     | -        | 00100                            | fixed value                                 |  |  |  |  |
| 2 to 0     | TSD[2:0] | 000 <sup>[1]</sup> to 111        | temperature factor D setting <sup>[2]</sup> |  |  |  |  |

#### Table 33. TC\_slope - V<sub>LCD</sub> temperature compensation slope command bit description

[1] Default value.

[2] See <u>Table 35 on page 43</u>.

### 8.2 Start-up and shut-down

#### 8.2.1 Initialization

The first command sent to the device after power-on or a reset by using the  $\overline{RST}$  pin must be the Initialize command (see <u>Section 8.1.1.2</u>).

The Initialize command resets the PCA2117 to the following starting conditions:

- 1. All row and column driver outputs are set to V<sub>SS1</sub>.
- 2. Selected drive mode is the  $1 \times 40$  character mode.
- 3. The address counter is cleared (set logic 0).
- 4. Temperature measurement is disabled.
- 5. Temperature filter is disabled.
- 6. The internal V<sub>LCD</sub> voltage generation is disabled. The charge pump is switched off.
- 7. The  $V_{LCD}$  temperature compensation is disabled.
- 8. The display is disabled.

The reset state is as shown in Table 34.

#### Automotive LCD driver for character displays

| Command name          | Bits      |          |       |   |   |   |   |   |
|-----------------------|-----------|----------|-------|---|---|---|---|---|
|                       | 7         | 6        | 5     | 4 | 3 | 2 | 1 | 0 |
| General control comma | Inds      |          |       |   | I |   |   | I |
| Clock_out_ctrl        | 0         | 0        | 1     | 0 | 0 | 0 | 0 | 0 |
| Read_reg_select       | 0         | 0        | 0     | 0 | 0 | 1 | 0 | 0 |
| RAM_ROM_config        | 0         | 0        | 0     | 0 | 1 | 0 | 0 | 0 |
| Sel_mem_bank          | 0         | 0        | 0     | 1 | 0 | 0 | 0 | 0 |
| Set_mem_addr          | 1         | 0        | 0     | 0 | 0 | 0 | 0 | 0 |
| Display control comma | nds       |          |       |   | I |   |   |   |
| Entry_mode_set        | 0         | 0        | 1     | 0 | 1 | 0 | 1 | 0 |
| Function_set          | 0         | 0        | 1     | 1 | 0 | 0 | 0 | 0 |
| Inversion_mode        | 0         | 1        | 0     | 0 | 0 | 0 | 0 | 0 |
| Frame_frequency       | 1         | 0        | 0     | 0 | 0 | 1 | 1 | 1 |
| Display_control       | 0         | 0        | 1     | 0 | 0 | 0 | 0 | 0 |
| Cursor_display_shift  | 0         | 0        | 0     | 1 | 0 | 0 | 0 | 0 |
| Screen_config         | 0         | 0        | 0     | 0 | 0 | 0 | 1 | 0 |
| Display_config        | 0         | 0        | 0     | 0 | 0 | 1 | 0 | 0 |
| Icon_config           | 0         | 0        | 0     | 0 | 1 | 0 | 0 | 0 |
| Charge pump and LCD   | bias cont | rol com  | nands | I | I | 1 |   | 1 |
| Charge_pump_ctrl      | 1         | 0        | 0     | 0 | 0 | 0 | 0 | 0 |
| Set_VLCD_A            | 1         | 0        | 1     | 0 | 0 | 0 | 0 | 0 |
|                       | 1         | 0        | 0     | 1 | 0 | 0 | 0 | 0 |
| Set_VLCD_B            | 1         | 1        | 0     | 0 | 0 | 0 | 0 | 0 |
|                       | 1         | 1        | 1     | 0 | 0 | 0 | 0 | 0 |
| Temperature compensa  | tion cont | rol comr | nands |   |   |   |   |   |
| Temperature_ctrl      | 0         | 0        | 0     | 0 | 0 | 0 | 0 | 0 |
| TC_slope              | 0         | 0        | 0     | 0 | 1 | 0 | 0 | 0 |
|                       | 0         | 0        | 0     | 1 | 0 | 0 | 0 | 0 |
|                       | 0         | 0        | 0     | 1 | 1 | 0 | 0 | 0 |
|                       | 0         | 0        | 1     | 0 | 0 | 0 | 0 | 0 |
|                       |           |          |       |   |   |   |   |   |

#### Table 34. Reset state of PCA2117

#### **Remarks:**

- 1. Do not transfer data for at least 1 ms after a power-on.
- 2. After power-on and before enabling the display, the DDRAM content must be brought to a defined status
  - by sending the Clear\_display command
  - or by writing meaningful display content by loading a character code

otherwise unwanted display artifacts can appear on the display.

#### 8.2.2 Reset pin function

The reset pin ( $\overline{RST}$ ) of the PCA2117 resets all the registers to their default state. The reset state is given in <u>Table 34</u>. The RAM contents remain unchanged. After the reset signal is released, the Initialize command must be sent to complete the initialization of the chip.

#### 8.2.3 Power-down pin function

When connected to  $V_{DD1}$ , the internal circuits are switched off, leaving only 2  $\mu$ A (typical) as an overall current consumption. When connected to  $V_{SS1}$ , the PCA2117 runs or starts up to normal mode again. For the start-up and power-down sequences, see <u>Section 8.2.4</u> and <u>Section 8.2.5</u>.

#### 8.2.4 Recommended start-up sequences

This section describes how to proceed with the initialization of the chip in different application modes.



When using the internal  $V_{LCD}$  generation, the display must not be enabled before the generation of  $V_{LCD}$  with the internal charge pump is completed. Otherwise unwanted display artifacts may appear on the display.

Automotive LCD driver for character displays





Automotive LCD driver for character displays



#### Automotive LCD driver for character displays

#### 8.2.5 Recommended power-down sequences

With the following sequences, the PCA2117 can be set to a state of minimum power consumption, called power-down mode.



PCA2117 Product data sheet

#### Automotive LCD driver for character displays



The chip can be put into power-down mode by applying a HIGH-level to pin PD. In power-down mode, all static currents are switched off (no internal oscillator, no bias level generation and all LCD outputs are internally connected to  $V_{SS}$ ).

During power-down, information in the RAM and the chip state are not preserved. Instruction execution during power-down is not possible.

#### Automotive LCD driver for character displays





#### **Remarks:**

 It is necessary to run the power-down sequence before removing the supplies. Depending on the application, care must be taken that no other signals are present at the chip input or output pins when removing the supplies (refer to <u>Section 10 on</u> <u>page 76</u>). Otherwise it may cause unwanted display artifacts. Uncontrolled removal of supply voltages does not damage the PCA2117.

| PCA2117 |      |       |
|---------|------|-------|
| Product | data | sheet |

- Static voltages across the liquid crystal display can build up when the external LCD supply voltage (V<sub>LCD</sub>) is on while the IC supply voltage (V<sub>DD1</sub> and V<sub>DD2</sub>) is off, or the other way round. This may cause unwanted display artifacts. To avoid such artifacts, external V<sub>LCD</sub>, V<sub>DD1</sub>, and V<sub>DD2</sub> must be applied or removed together.
- 3. A clock signal must always be supplied to the device when the device is active. Removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal. Disable the display first and then remove the clock signal afterwards.

### 8.3 Possible display configurations

The PCA2117 is a versatile peripheral device designed to interface between any microcontroller to a wide variety of character displays (see <u>Figure 14</u> and <u>Figure 15</u>).





#### Fig 15. Connecting PCA2117 with a $1 \times 40$ character LCD

The host microcontroller maintains the communication channel with the PCA2117. The only other connections required to complete the system are the power supplies (VDD1, VDD2, and VSS1 to VSS3), the  $V_{LCD}$  pins (VLCDOUT, VLCDSENSE, VLCDIN), the external capacitors, and the LCD panel selected for the application. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally.

External capacitors of 100 nF minimum are required on each of the pins VDD1 and VDD2. If they are connected to the same power supply (not recommended if  $V_{LCD}$  is generated internally), a capacitor of 300 nF minimum is required.

VSS1 to VSS3 have to be connected to the same ground supply.

PCA2117

The V<sub>LCD</sub> pins (VLCDOUT, VLCDSENSE, VLCDIN) can be connected, whether V<sub>LCD</sub> is generated internally or supplied from external. An external capacitor of 300 nF minimum is recommended for V<sub>LCD</sub>. For high display loads, 1  $\mu$ F is suggested.





### 8.4 LCD voltage

#### 8.4.1 V<sub>LCD</sub> pins

The PCA2117 has 3 V<sub>LCD</sub> pins:

VLCDIN — V<sub>LCD</sub> supply input

 $\textbf{VLCDOUT} - \textbf{V}_{\text{LCD}} \text{ voltage output}$ 

 $\textbf{VLCDSENSE} - \textbf{V}_{LCD} \text{ regulation circuitry input}$ 

The  $V_{LCD}$  voltage can be generated on-chip or externally supplied.

### 8.4.2 External V<sub>LCD</sub> supply

When the external V<sub>LCD</sub> supply is selected, the V<sub>LCD</sub> voltage must be supplied to the pin VLCDIN. The pins VLCDOUT and VLCDSENSE can be left unconnected or alternatively connected to VLCDIN. The V<sub>LCD</sub> voltage is available at the row and column drives of the device through the chosen bias system.

The internal charge pump must not be enabled, otherwise high internal currents may flow as well as high currents via pin VDD2 and pin VLCDOUT. No internal temperature compensation occurs on the externally supplied V<sub>LCD</sub> even if bit TCE is set logic 1 (see <u>Section 8.1.4.1</u>). Also programming VLCDA[8:0] and VLCDB[8:0] has no effect on the externally supplied V<sub>LCD</sub>.

### 8.4.3 Internal V<sub>LCD</sub> generation

When the internal  $V_{LCD}$  generation is selected, the  $V_{LCD}$  voltage is available on pin VLCDOUT. The pins VLCDIN and VLCDSENSE must be connected to the pin VLCDOUT.

The Charge\_pump\_ctrl command (see <u>Table 30 on page 24</u>) controls the charge pump. It can be enabled with the CPE bit. The multiplier setting can be configured with the CPC[1:0] bits. The charge pump can generate a V<sub>LCD</sub> up to  $4 \times V_{DD2}$ .

### 8.4.3.1 V<sub>LCD</sub> programming

 $V_{LCD}$  can be programmed by two bit-fields: VLCDA[8:0] and VLCDB[8:0]. VLCDA[8:0] is programmed with the voltage for the character mode and VLCDB[8:0] with the voltage for the icon mode.

The final value of V<sub>LCD</sub> is a combination of the programmed VLCDA[8:0] respectively VLCDB[8:0] value and in addition the output of the temperature compensation block. The system is exemplified in Figure 18.

#### Automotive LCD driver for character displays



Equation 1 to Equation 3 exemplify the  $V_{LCD}$  generation with temperature compensation.

$$V_{prog(LCD)} = \text{VLCDx} \times 0.03 \text{ V} + 4 \text{ V}$$
(1)

$$V_{offset(LCD)} = VT \times 0.03 V$$
<sup>(2)</sup>

$$V_{LCD} = V_{prog(LCD)} + V_{offset(LCD)} = \text{VLCDx} \times 0.03 \text{ V} + 4 \text{ V} + \text{VT} \times 0.03 \text{ V}$$
(3)

- 1. VLCDx is the decimal value of the programmed VLCD factor (VLCDA[8:0] or VLCDB[8:0]).
- 2. VT is the binary value of the calculated temperature compensating factor (VT[8:0]) of the temperature compensation block (see <u>Table 36</u>). The temperature compensation block provides the value which is a two's complement with the value of 0h at 20 °C.

Figure 19 shows how the  $V_{LCD}$  changes with the programmed value of VLCDx[8:0].

#### Automotive LCD driver for character displays



#### Remarks:

- 1. VLCDx[8:0] has to be set to such a value that the resultant  $V_{LCD}$ , including the temperature compensation, is higher than  $V_{DD2}$ .
- The programmable range of VLCDx[8:0] is from 0h to 1FFh. It would allow achieving a V<sub>LCD</sub> of higher voltages but the PCA2117 has a built-in automatic limitation set to 16 V.

### 8.4.4 V<sub>LCD</sub> drive capability

<u>Figure 20</u> to <u>Figure 22</u> illustrate the drive capability of the internal charge pump for various conditions.  $V_{LCD}$  is internally limited to 16 V.

### Automotive LCD driver for character displays





PCA2117

#### Automotive LCD driver for character displays



#### 8.4.5 Temperature measurement and temperature compensation of V<sub>LCD</sub>

#### 8.4.5.1 Temperature readout

The PCA2117 has a built-in temperature sensor which provides an 8-bit digital value (TD[7:0]) of the ambient temperature. This value can be read by command (see <u>Section 8.1.1.6 on page 11</u>). The actual temperature is determined from TD[7:0] using <u>Equation 4</u>.

$$T(^{\circ}C) = 0.6275 \times TD - 40$$

(4)

TD[7:0] = FFh means that no temperature readout is available or was performed. FFh is the default value after initialization. The measurement needs about 8 ms to complete. It is repeated periodically every second as long as bit TME is set logic 1 (see <u>Table 32 on page 26</u>).

Due to the nature of a temperature sensor, oscillations may occur. To avoid it, a filter has been implemented in PCA2117. A control bit, TMF, is implemented to enable or disable the digital temperature filter (see <u>Table 32 on page 26</u>). The system is exemplified in Figure 23.

#### Automotive LCD driver for character displays





The digital temperature filter introduces a certain delay in the measurement of the temperature. This behavior is illustrated in Figure 24.

#### 8.4.5.2 Temperature adjustment of the V<sub>LCD</sub>

Due to the temperature dependency of the liquid crystal viscosity, the LCD supply voltage may have to be adjusted at different temperatures to maintain optimal contrast. The temperature characteristics of the liquid are provided by the LCD manufacturer. The slope has to be set to compensate for the liquid behavior. Internal temperature compensation can be enabled via bit TCE (see Table 32 on page 26).

The ambient temperature range is split up into 4 regions (see <u>Figure 25</u>) and to each a different temperature coefficient can be applied.

#### Automotive LCD driver for character displays



The temperature coefficients can be selected from a choice of eight different slopes. Each one of theses coefficients is independently selected via the TC\_slope command (see Section 8.1.4.2 on page 26).

#### Table 35. Temperature coefficients

| TSA[2:0] to TSD[2:0] value | Slope factor (mV/°C) | Temperature factor<br>TSA to TSD <sup>[1]</sup> |
|----------------------------|----------------------|-------------------------------------------------|
| 000[2]                     | 0                    | 0.000                                           |
| 001                        | -6                   | -0.125                                          |
| 010                        | -12                  | -0.250                                          |
| 011                        | -24                  | -0.500                                          |
| 100                        | -60                  | -1.250                                          |
| 101                        | +6                   | +0.125                                          |
| 110                        | +12                  | +0.250                                          |
| 111                        | +24                  | +0.500                                          |

[1] The relationship between the temperature coefficients TSA to TSD and the slope factor is derived from Equation 5. where LSB of VLCDx[8:0]  $\cong$  30 mV.

[2] Default value.

$$TSn = \frac{0.6275(^{\circ}C)}{30 \text{ (mV)}} \times \text{slope factor (mV/^{\circ}C)}$$

(5)

The value of the temperature compensated factor VT[8:0] is calculated according to <u>Table 36</u>.

Table 36. Calculation of the temperature compensating factor VT

| Temperature range (°C)                    | Decimal value of TD[7:0] | Equations of factor VT                                   |
|-------------------------------------------|--------------------------|----------------------------------------------------------|
| $T \leq -40 \ ^{\circ}C$                  | 0                        | $VT = -48 \times TSB - 48 \times TSA$                    |
| $-40^{\circ}C < T \leq -10^{\circ}C$      | 0 to 48                  | $VT = -48 \times TSB - (48 - \text{TD}[7:0]) \times TSA$ |
| $-10 \ ^{\circ}C < T \leq 20 \ ^{\circ}C$ | 49 to 96                 | $VT = -(96 - \text{TD}[7:0]) \times TSB$                 |
| $20 \ ^{\circ}C < T \leq 50 \ ^{\circ}C$  | 97 to 143                | $VT = (TD[7:0] - 96) \times TSC$                         |
| $50 \ ^{\circ}C < T < 105 \ ^{\circ}C$    | 144 to 230               | $VT = 47 \times TSC + (TD[7:0] - 143) \times TSD$        |
| $105 \ ^{\circ}C \le T$ [1]               | 231                      | $VT = 47 \times TSC + 88 \times TSD$                     |

 No temperature compensation is possible above 105 °C. Above this value, the system maintains the compensation value from 105 °C.

### 8.4.5.3 Example calculation of Voffset(LCD)

Assumed that  $T_{amb} = -8 \ ^{\circ}C$ 

- Choose a temperature factor from <u>Table 35</u>, for example TSB[2:0] = 001, which gives a slope factor of -0.125.
- 2. Calculate the decimal value of TD[7:0] with Equation 4:

$$TD = \frac{-8+40}{0.6275} \approx 51$$

3. Calculate the temperature compensating factor VT with the appropriate equation from <u>Table 36</u>:

 $VT = -(96 - 51) \times -0.125 = 5.625.$ 

4. Calculate V<sub>offset(LCD)</sub> with <u>Equation 2</u>:

 $V_{offset(LCD)} = 5.625 \times 0.03 \text{ V} = 0.169 \text{ V}.$ 

#### 8.4.6 LCD bias voltage generator

The intermediate bias voltages for the LCD are generated on-chip. It removes the need for an external resistive bias chain and significantly reduces the system current consumption. The optimum value of  $V_{LCD}$  depends on the multiplex rate, the LCD threshold voltage ( $V_{th}$ ) and the number of bias levels.

The intermediate bias levels for the different multiplex rates are shown in <u>Table 37</u>. These bias levels are automatically set to the given values when switching to the corresponding multiplex rate.

| Multiplex | LCD bias      | Bias vo          | Itages               |                      |                      |                      |                 |
|-----------|---------------|------------------|----------------------|----------------------|----------------------|----------------------|-----------------|
| rate      | configuration | V <sub>1</sub>   | V <sub>2</sub>       | V <sub>3</sub>       | V <sub>4</sub>       | V <sub>5</sub>       | V <sub>6</sub>  |
| 1:18      | 1/4           | V <sub>LCD</sub> | $\frac{3}{4}V_{LCD}$ | $\frac{l}{2}V_{LCD}$ | $\frac{l}{2}V_{LCD}$ | $\frac{l}{4}V_{LCD}$ | V <sub>SS</sub> |
| 1:9       | 1/4           | V <sub>LCD</sub> | $\frac{3}{4}V_{LCD}$ | $\frac{l}{2}V_{LCD}$ | $\frac{l}{2}V_{LCD}$ | $\frac{l}{4}V_{LCD}$ | V <sub>SS</sub> |
| 1:2       | 1/3           | V <sub>LCD</sub> | $\frac{2}{3}V_{LCD}$ | $\frac{2}{3}V_{LCD}$ | $\frac{l}{3}V_{LCD}$ | $\frac{1}{3}V_{LCD}$ | V <sub>SS</sub> |

Table 37. Bias levels as a function of multiplex rate

PCA2117

The RMS on-state voltage (Von(RMS)) for the LCD is calculated with Equation 6 and the RMS off-state voltage (V<sub>off(RMS)</sub>) with Equation 7:

$$V_{on(RMS)} = v_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$
(6)

$$V_{off(RMS)} = V_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$
(7)

where the values of a are

a = 2 for  $\frac{1}{3}$  bias a = 3 for  $\frac{1}{4}$  bias

and the values for n are

n = 2 for 1:2 multiplex rate

n = 9 for 1:9 multiplex rate

n = 18 for 1:18 multiplex rate.

Discrimination (D) is the ratio of V<sub>on(RMS)</sub> to V<sub>off(RMS)</sub> and is determined from Equation 8. Discrimination is a term which is defined as the ratio of the on and off RMS voltage across a segment. It can be thought of as a measurement of contrast.

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{(a+1)^2 + (n-1)}{(a-1)^2 + (n-1)}}$$
(8)

#### Remark:

- Row and column outputs comprise a series resistance R<sub>0</sub> (see Table 50).
- V<sub>LCD</sub> is sometimes referred as the LCD operating voltage.

#### **Electro-optical performance** 8.4.6.1

Suitable values for  $V_{on(RMS)}$  and  $V_{off(RMS)}$  are dependent on the LCD liquid used. The RMS voltage, at which a pixel is switched on or off, determines the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at V<sub>th(off)</sub>) and the other at 90 % relative transmission (at V<sub>th(on)</sub>), see Figure 26. For a good contrast performance, the following rules should be followed:

| $V_{on(RMS)} \ge V_{th(on)}$   | (9)  |
|--------------------------------|------|
| $V_{off(RMS)} \le V_{th(off)}$ | (10) |

Von(RMS) and Voff(RMS) are properties of the display driver and are affected by the selection of a (see Equation 6), n (see Equation 8), and the V<sub>LCD</sub> voltage.

V<sub>th(off)</sub> and V<sub>th(on)</sub> are properties of the LCD liquid and can be provided by the module manufacturer. V<sub>th(off)</sub> is sometimes named V<sub>th</sub>. V<sub>th(on)</sub> is sometimes named saturation voltage V<sub>sat</sub>.



It is important to match the module properties to those of the driver in order to achieve optimum performance.

#### 8.4.7 LCD drive mode waveforms

The PCA2117 contains 18 row and 100 column drivers, which drive the appropriate LCD bias voltages in sequence to the display and in accordance with the data to be displayed. R16 and R17 drive the icon rows. Unused outputs should be left open.

The bias voltages and the timing are automatically selected when the number of lines in the display is selected. Figure 27 to Figure 29 show typical waveforms.

### **NXP Semiconductors**

# PCA2117

#### Automotive LCD driver for character displays



### **NXP Semiconductors**

# PCA2117

#### Automotive LCD driver for character displays



## **NXP Semiconductors**

# **PCA2117**

#### Automotive LCD driver for character displays



### 8.5 Display data RAM and ROM

The PCA2117 has a CGROM containing the character set, a CGRAM for user-defined characters, an ICON-RAM for user-defined icons and a DDRAM which contains the display data from the CGROM and CGRAM. There is a one-to-one correspondence between the bits in the DDRAM and the LCD elements. The whole dataflow is exemplified in Figure 30.



#### 8.5.1 RAM/ROM access

The RAM and ROM access of the PCA2117 is exemplified in Figure 31



### 8.5.2 Checksum

In order to detect transmission failures for RAM content transfers, the PCA2117 has a checksum calculator providing an XOR or CRC-8 checksum. The checksum calculator can be configured with bit XC of the Read\_reg\_select command (see <u>Section 8.1.1.6</u>). The checksum result can be read out with the Read\_status\_reg command (see <u>Section 8.1.1.7</u>).

The checksum results are:

- when XC = 0 (XOR checksum)
  - The checksum is the result of the XOR operation on the values loaded with the Write\_data command and the previous register content.
  - The checksum result is reset when the bits of the command select RS[1:0] or R/W
    are changed.
- when XC = 1 (CRC-8 checksum)

- The checksum is the result of the CRC-8 operation on the values loaded with the Write\_data command and the previous register content. The polynomial used is  $x^8 + x^5 + x^4 + I$ .
- The checksum result is reset when the bits of the command select RS[1:0] or  $R/\overline{W}$  are changed.



#### Fig 32. Logic diagram of the CRC8 generator



### 8.5.3 CGROM

The Character Generator ROM (CGROM) contains 240 character patterns in a  $5 \times 8$  dot format from 8-bit character codes. The PCA2117 has the character set shown in Figure 34. It can be provided with other character sets on request.

| 4 MSB<br>4 LSB | 0000           | 0001     | 0010 | 0011     | 0100  | 0101     | 0110 | 0111      | 1000                                      | 1001 | 1010  | 1011    | 1100 | 1101     | 1110     | 1111 |
|----------------|----------------|----------|------|----------|-------|----------|------|-----------|-------------------------------------------|------|-------|---------|------|----------|----------|------|
| 0000           |                | •        | ŀ    | i        | •     |          |      |           |                                           |      |       |         |      | :        | <u>.</u> | ;·   |
| 0001           |                |          |      |          |       |          |      |           |                                           |      |       |         |      |          |          |      |
| 0010           |                | .::.     |      | <b>.</b> |       | 1        |      | <b></b> . | :<br>:::::::::::::::::::::::::::::::::::: |      | ::    |         |      |          |          |      |
| 0011           |                |          |      |          |       |          |      |           |                                           |      |       |         |      | :        | :        | ·    |
| 0100           |                |          | ·    |          |       |          |      | 1         |                                           |      |       | 4       |      |          |          | ÷.   |
| 0101           |                |          | 1    |          | • • • |          |      |           | ÷                                         |      |       |         |      |          |          | I    |
| 0110           |                | ÷        | İ    |          |       |          | ÷    | Ŷ         |                                           |      |       |         |      | ÷        | ÷        | •    |
| 0111           | CGRAM column 0 |          | ·    | <b>.</b> |       |          |      |           |                                           | Ŧ    | :     | i       |      |          |          |      |
| 1000           | CGRAM          |          |      | <b>F</b> |       |          |      | <u> </u>  |                                           |      |       |         |      |          | ŀ        | :::  |
| 1001           |                |          |      |          |       | <b>H</b> |      |           | :::                                       |      |       |         |      | ::<br>:: | 1        | •    |
| 1010           |                | <u>.</u> |      |          |       |          |      |           |                                           | <br> | :4:   | #<br>#  |      |          |          |      |
| 1011           |                |          |      |          |       |          | K.   |           |                                           |      |       | #<br>;; |      |          |          |      |
| 1100           |                |          |      |          |       |          |      |           |                                           |      | :     |         |      |          |          |      |
| 1101           |                | <b>.</b> |      | •        |       |          |      |           |                                           |      | ••••• |         |      |          |          |      |
| 1110           |                |          | ·    |          |       |          |      |           |                                           |      | ::    |         |      |          | F"1      |      |
| 1111           |                |          |      |          |       |          |      | •         |                                           |      |       |         |      |          |          |      |

Fig 34. Character set 'R' in CGROM

| 4 MSB | 0000           | 0001          | 0010 | 0011     | 0100  | 0101     | 0110 | 0111     | 1000                                      | 1001 | 1010  | 1011   | 1100 | 1101     | 1110        | 1111     |
|-------|----------------|---------------|------|----------|-------|----------|------|----------|-------------------------------------------|------|-------|--------|------|----------|-------------|----------|
| 4 LSB |                |               |      |          |       |          |      |          |                                           |      |       |        |      |          |             |          |
| 0001  | -              |               |      |          |       |          |      |          |                                           |      |       |        |      |          |             | •        |
| 0010  |                | • <b>!</b> •• | •    | ŀ        | • • • | <u> </u> | •    |          | :<br>:::::::::::::::::::::::::::::::::::: |      | ::    | 2      |      |          |             |          |
| 0011  |                |               |      |          |       |          |      | -        |                                           | I    |       |        |      | :        | :           | •        |
| 0100  |                |               | ·    |          |       |          |      |          |                                           |      |       | 4      |      |          |             | <b>.</b> |
| 0101  |                |               |      |          |       |          |      | <b>.</b> |                                           |      |       |        |      |          |             |          |
| 0110  |                | ÷             |      |          |       |          |      |          |                                           |      |       |        |      | ÷        |             | ••       |
| 0111  | CGRAM column 0 |               | ·    | <b>.</b> |       |          |      | <b>.</b> |                                           | Ŧ    | :     | Ĩ      |      |          | •           |          |
| 1000  | CGRAM          |               |      |          |       |          |      |          |                                           |      |       |        |      |          | ŀ           |          |
| 1001  |                |               |      |          |       |          |      | i i      | :::                                       |      |       |        |      | <b>.</b> |             | •        |
| 1010  |                | ÷             |      |          |       |          |      |          | Ĩ                                         | •••• | :     | #<br># |      |          |             |          |
| 1011  |                |               |      |          |       |          |      | F.       |                                           |      |       | :      |      |          |             |          |
| 1100  |                |               |      |          |       | -#-      |      |          |                                           |      | :     |        |      |          |             |          |
| 1101  |                | :             |      | •        |       |          |      |          |                                           |      | ••••• |        |      |          | <b>[</b> ]] |          |
| 1110  |                |               | ·    |          | •     | •        |      |          |                                           |      |       |        |      |          | F":         |          |
| 1111  |                |               |      |          |       |          |      | *****    |                                           |      |       |        |      |          | ::::        |          |

Fig 35. Character set 'S' in CGROM

#### 8.5.3.1 CGROM addressing

To display a character from the CGROM, it has to be written to the DDRAM with WD[7:0] of the Write\_data command. The addressing sequence is "4 MSB 4 LSB" (see Figure 31).

Addressing examples:

- 1101 0000 points to character P
- 1110 0010 points to character b

#### 8.5.4 CGRAM

Up to 48 user-defined characters may be stored in the Character Generator RAM (CGRAM), depending on the configuration of CGRAM and CGROM (RR[1:0]) with the RAM\_ROM\_config command (see <u>Section 8.1.1.8</u>).

With the RAM\_ROM\_config command, the CGROM column 1 and column 2 can be overlaid with the corresponding CGRAM columns.

**RR[1:0] = 00** — 16 CGRAM characters in CGRAM column 0

RR[1:0] = 01 — 32 CGRAM characters in CGRAM column 0 and CGRAM column 2

RR[1:0] = 10 — 32 CGRAM characters in CGRAM column 0 and CGRAM column 1

**RR[1:0] = 11** — 48 CGRAM characters in CGRAM column 0, CGRAM column 1 and CGRAM column 2

Figure 36 exemplifies the overlay of the CGROM with the CGRAM columns.

### Automotive LCD driver for character displays

| CGRAM and      | CGRC     | DM confi | guratior | n with R | R[1:0] = | = 00 |      |      |      |      |      |      |      |      |      |      |
|----------------|----------|----------|----------|----------|----------|------|------|------|------|------|------|------|------|------|------|------|
| 4 MSB<br>4 LSB | 0000     | 0001     | 0010     | 0011     | 0100     | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| 0000           | column 0 |          |          | •••••    | -        |      |      |      |      |      |      |      |      |      |      |      |
| 0001           | CGRAM o  |          |          |          |          |      |      |      |      |      |      |      |      |      |      | -    |
|                |          |          |          |          |          |      |      |      |      |      |      |      |      |      |      |      |

CGRAM and CGROM configuration with RR[1:0] = 01

| 4 MSB<br>4 LSB | 0000     | 0001 | 0010     | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
|----------------|----------|------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 0000           | column 0 |      | column 2 |      | -    |      |      |      |      |      |      |      |      |      |      |      |
| 0001           | CGRAM (  |      | CGRAM o  |      |      |      |      |      |      |      |      |      |      |      |      |      |
|                |          |      |          |      |      |      |      |      |      |      |      |      |      |      |      |      |

CGRAM and CGROM configuration with RR[1:0] = 10

| 4 MSB<br>4 LSB | 0000     | 0001     | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
|----------------|----------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 0000           | column 0 | column 1 |      |      | -    |      |      |      |      |      |      |      |      |      |      |      |
| 0001           | CGRAM o  | CGRAM o  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
|                |          |          |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

#### CGRAM and CGROM configuration with RR[1:0] = 11

| 4 MSB<br>4 LSB | 0000     | 0001     | 0010     | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111     |
|----------------|----------|----------|----------|------|------|------|------|------|------|------|------|------|------|------|------|----------|
| 0000           | column 0 | column 1 | column 2 |      | -    |      |      |      |      |      |      |      |      |      |      |          |
| 0001           | CGRAM 0  | CGRAM (  | CGRAM o  |      |      |      |      |      |      |      |      |      |      |      |      |          |
|                |          |          |          |      |      |      |      |      |      |      |      |      |      |      | aaa  | a-006679 |

#### Fig 36. Configuration of CGROM and CGRAM with RR[1:0]

PCA2117 Product data sheet

#### 8.5.4.1 CGRAM addressing

For addressing, the CGRAM the following steps have to be taken (see Figure 31):

- Select the column of the CGRAM (SMB[2:0]) with the Sel\_mem\_bank command (see Section 8.1.1.9)
- Set the requested address counter (ADD[6:0]) with the Set\_mem\_addr command (see <u>Section 8.1.1.10</u>)
- Write data to the CGRAM with the Write\_data command (WD[4:0]) (see <u>Section 8.1.1.12</u>)
- Read the data from the CGRAM with the Read\_data command (RD[4:0]) (see <u>Section 8.1.1.11</u>)

#### 8.5.4.2 User-defined characters and symbols

User-defined characters can be stored in the CGRAM. The content of the CGRAM is lost during power-down, therefore the CGRAM has to be rewritten after every power-on.



Below some source code is printed, which shows how a user-defined character can be coded - in this case the euro currency sign. The display used is a 2 lines by 20 characters display and the interface is the  $l^2C$ -bus:

```
// Write a user-defined character into the CGRAM
startI2C();
// PCA2117 slave address for write, SAO is connected to VDD
SendI2CAddress(0x76);
// MSB (Continuation bit CO) = 0, no more control bytes will follow, RS[1:0]= 10
// next byte is command byte on register page "10"
i2c_write(0x40);
// 2 lines x 20 chars, 1/18 duty. Next byte will be another command.
i2c_write(0x32);
// Repeated Start condition
startI2C();
SendI2CAddress(0x76);
// MSB (Continuation bit CO) = 0, no more control bytes will follow, RS[1:0]= 00
// next bytes are command bytes on register page "00"
i2c_write(0x00);
// Select Memory Bank 1: Column 0 of CGRAM
```

PCA2117

```
i2c_write(0x11);
// Select Memory Address 0: Point to first row in the CGRAM
i2c_write(0x80);
// Repeated Start condition
startI2C();
SendI2CAddress(0x76);
// MSB (Continuation bit CO) = 0, no more control bytes will follow, RS[1:0]= 01
// next bytes are RAM data bytes written in the CGRAM column 0
i2c_write(0x20);
// Here the data bytes to define the character
// Behind the write commands the 5x8 dot matrix is shown, the 1 represents a on pixel.
// The Euro currency character can be recognized by the 0/1 pattern (see Figure 37)
// 00110
i2c write(0x06); // 00110
i2c_write(0x09); // 01001
i2c_write(0x08); // 01000
i2c write(0x1E); // 11110
i2c_write(0x1E); // 11110
i2c write(0x08); // 01000
i2c_write(0x09); // 01001
i2c_write(0x06); // 00110
i2c_stop();
// Until here the definition of the character and writing it into the CGRAM. Now it
// still has to be displayed. See below.
// PCA2117, setting of proper display modes
startI2C();
// PCA2117 slave address for write, SAO is connected to VDD
SendI2CAddress(0x76);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 10
// next byte is a command byte on register page "10"
i2c_write(0xC0);
// Set display configuration to right to left, column 80 to 1. Row data displ. top to
// bottom 1 to 16. P-bit='1' Q-bit = '1
i2c write(0x06);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 10
// next byte is a command byte on register page "10"
i2c_write(0xC0);
// Set to character mode, full display, icon blink disabled
i2c write(0x08);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 11
// next byte is a command byte on register page "11"
i2c_write(0xE0);
// Set voltage multiplier to 2 and enable chargepump
i2c_write(0x84);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 11
// next byte is a command byte on register page "11"
i2c write(0xE0);
// Set Vlcda MSB
i2c_write(0xA2);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 11
// next byte is a command byte on register page "11"
```

All information provided in this document is subject to legal disclaimers.

PCA2117

```
i2c_write(0xE0);
// Set Vlcda LSB
i2c_write(0x90);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 10
// next byte is a command byte on register page "10"
i2c write(0xC0);
// Display control: set display on, cursor off, no blink
i2c write(0x24);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 00
// next byte is a command byte on register page "00"
i2c write(0x80);
// Select Memory Bank 0: DDRAM
i2c write(0x10);
// MSB (Continuation bit CO) = 1, more control bytes will follow, RS[1:0]= 00
// next byte is a command byte on register page "00"
i2c_write(0x80);
// Set Memory Address to be 0
i2c_write(0x80);
// MSB (Continuation bit CO) = 0, last control bytes, RS[1:0]= 10
// next bytes are command bytes on register page "10"
i2c_write(0x40);
// Entry mode set, increase DDRAM after access, no shift
i2c_write(0x2A);
// Clear entire display
i2c write(0x00);
// Return home, set DDRAM address 0 in address counter
i2c_write(0x01);
// Repeated Start condition because RS bits need to point to RAM data registers
startI2C();
// PCA2117 slave address for write, SAO is connected to VDD
SendI2CAddress(0x76);
// MSB (Continuation bit CO) = 0, last control bytes, RS[1:0]= 01
// next bytes are RAM data bytes written in DDRAM at address 0
i2c write(0x20);
// Write the character at address 0, which is the previously defined Euro currency
// character
i2c_write(0x00):
i2c_stop();
```

#### 8.5.5 ICON-RAM

To display an icon, see Figure 31:

- 1. Select the ICON-RAM with SMB[2:0] = 100 of the Sel\_mem\_bank command.
- 2. Set the address with the Set\_mem\_addr command.
- 3. Write the data with WD[4:0] of the Write\_data command.

### Automotive LCD driver for character displays



Table 38. Icon to ICON-RAM mapping table

| ICON-RAM | blink |   |   |   | ICON-    | RAM bits |          |          |          |
|----------|-------|---|---|---|----------|----------|----------|----------|----------|
| address  | phase | 7 | 6 | 5 | 4        | 3        | 2        | 1        | 0        |
| 00h      | even  | - | - | - | icon 0   | icon 1   | icon 2   | icon 3   | icon 4   |
| 01h      | even  | - | - | - | icon 5   | icon 6   | icon 7   | icon 8   | icon 9   |
| 02h      | even  | - | - | - | icon 10  | icon 11  | icon 12  | icon 13  | icon 14  |
| 03h      | even  | - | - | - | icon 15  | icon 16  | icon 17  | icon 18  | icon 19  |
| :        | :     | : | : | : | :        | :        | :        | :        | :        |
| 26h      | even  | - | - | - | icon 190 | icon 191 | icon 192 | icon 193 | icon 194 |
| 27h      | even  | - | - | - | icon 195 | icon 196 | icon 197 | icon 198 | icon 199 |
| 28h      | odd   | - | - | - | icon 0   | icon 1   | icon 2   | icon 3   | icon 4   |
| 29h      | odd   | - | - | - | icon 5   | icon 6   | icon 7   | icon 8   | icon 9   |
| :        | :     | : | : | : | :        | :        | -        | :        | :        |
| 4Ch      | odd   | - | - | - | icon 180 | icon 181 | icon 182 | icon 183 | icon 184 |
| 4Dh      | odd   | - | - | - | icon 185 | icon 186 | icon 187 | icon 188 | icon 189 |
| 4Eh      | odd   | - | - | - | icon 190 | icon 191 | icon 192 | icon 193 | icon 194 |
| 4Fh      | odd   | - | - | - | icon 195 | icon 196 | icon 197 | icon 198 | icon 199 |

## 8.5.6 DDRAM

The Display Data RAM (DDRAM) stores up to 80 characters of display data represented by 8-bit character codes. RAM locations which are not used for storing display data can be used as general-purpose RAM.

The basic RAM to display addressing scheme is shown in <u>Figure 39</u> to <u>Figure 41</u>. With no display shift, the characters represented by the codes in the first 40 RAM locations starting at address 00h are displayed in line 1.

#### Automotive LCD driver for character displays







When data is written to or read from the DDRAM, wrap-around occurs from the end of one line to the start of the next line. When the display is shifted each line wraps around within itself, independently of the others. Thus all lines are shifted and wrapped around together. The address ranges and wrap-around operations for the various modes are shown in Table 39.

| Mode                                          | 1 × 40     | 2 × 20                    | 1 × 20     |
|-----------------------------------------------|------------|---------------------------|------------|
| Address space                                 | 00h to 4Fh | 00h to 27h;<br>40h to 67h | 00h to 27h |
| Read/write wrap-around (moves to next line)   | 4Fh to 00h | 27h to 40h;<br>67h to 00h | 27h to 00h |
| Display shift wrap-around (stays within line) | 4Fh to 00h | 27h to 00h;<br>67h to 40h | 27h to 00h |

#### Table 39. Address space and wrap-around operation

#### 8.5.7 Cursor control circuit

The cursor control circuit generates the cursor underline and/or cursor blink as shown in Figure 42 at the DDRAM address contained in the address counter.





# 9. Bus interfaces

### 9.1 Control byte and register selection

After initiating the communication over the bus and sending the slave address (I<sup>2</sup>C-bus, see <u>Section 9.2</u>) or subaddress (SPI-bus, see <u>Section 9.3</u>), a control byte follows. The purpose of this byte is to indicate both, the content for the following data bytes (RAM or command) and to indicate that more control bytes will follow.

Typical sequences could be:

- Slave address/subaddress control byte command byte control byte command byte command byte end
- Slave address/subaddress control byte RAM byte RAM byte RAM byte end
- Slave address/subaddress control byte command byte control byte RAM byte end

This allows sending a mixture of RAM and command data in one access or alternatively, to send just one type of data in one access. In this way, it is possible to configure the device and then fill the display RAM with little overhead. The display bytes are stored in the display RAM at the address specified by the data pointer.

| Bit    | Symbol  | Value      | Description            |
|--------|---------|------------|------------------------|
| 7      | СО      |            | continue bit           |
|        |         | 0          | last control byte      |
|        |         | 1          | control bytes continue |
| 6 to 5 | RS[1:0] |            | register selection     |
|        |         | 00, 10, 11 | command register       |
|        |         | 01         | RAM data               |
| 4 to 0 | -       | -          | unused                 |

 Table 40.
 Control byte description



# 9.2 I<sup>2</sup>C interface

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

In Chip-On-Glass (COG) applications, where the track resistance between the SDA output pin to the system SDA input line can be significant, the bus pull-up resistor and the Indium Tin Oxide (ITO) track resistance may generate a voltage divider. As a

All information provided in this document is subject to legal disclaimers.

PCA2117

© NXP Semiconductors N.V. 2015. All rights reserved.

consequence it may be possible that the acknowledge cycle, generated by the LCD driver, cannot be interpreted as logic 0 by the master. Therefore it is an advantage for COG applications to have the acknowledge output separated from the data line. For that reason, the SDA line of the PCA2117 is split into SDAIN and SDAOUT.

In COG applications where the acknowledge cycle is required, it is necessary to minimize the track resistance from the SDAOUT pin to the system SDAIN line to guarantee a valid LOW level.

By splitting the SDA line into SDAIN and SDAOUT (having the SDAOUT open circuit), the device could be used in a mode that ignores the acknowledge cycle. Separating the acknowledge output from the serial data line can avoid design efforts to generate a valid acknowledge level. However, in that case the I<sup>2</sup>C-bus master has to be set up in such a way that it ignores the acknowledge cycle.<sup>2</sup>

By connecting pin SDAOUT to pin SDAIN the SDAIN line becomes fully I<sup>2</sup>C-bus compatible (see <u>Figure 45</u>). The following definition assumes that SDAIN and SDAOUT are connected and refers to the pair as SDA.



#### 9.2.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as a control signal (see Figure 46).



#### 9.2.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW change of the data line, while the clock is HIGH is defined as the START condition (S).

PCA2117

<sup>2.</sup> For further information, consider the NXP application note: Ref. 1 "AN10170".

All information provided in this document is subject to legal disclaimers.

A LOW-to-HIGH change of the data line while the clock is HIGH is defined as the STOP condition (P).

SDA SCL START condition START and STOP conditions

The START and STOP conditions are shown in Figure 47.

#### 9.2.3 System configuration

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. The system configuration is shown in Figure 48.



Fig 48. System configuration

#### 9.2.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver which is addressed must generate an acknowledge after the reception of each byte.
- Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the I<sup>2</sup>C-bus is shown in Figure 49.

#### Automotive LCD driver for character displays



#### 9.2.5 l<sup>2</sup>C-bus controller

The PCA2117 acts as an I<sup>2</sup>C-bus slave. It does not initiate I<sup>2</sup>C-bus transfers.

#### 9.2.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

#### 9.2.7 I<sup>2</sup>C-bus slave address

Device selection depends on the I<sup>2</sup>C-bus slave address.

Two different I<sup>2</sup>C-bus slave addresses can be used to address the PCA2117 (see Table 41).

| Table 4 | 1. | l <sup>2</sup> C | slave | address | byte |
|---------|----|------------------|-------|---------|------|
|---------|----|------------------|-------|---------|------|

|               | Slave ad | Slave address |   |   |   |   |     |     |
|---------------|----------|---------------|---|---|---|---|-----|-----|
| Bit           | 7        | 6             | 5 | 4 | 3 | 2 | 1   | 0   |
|               | MSB      |               |   |   |   |   |     | LSB |
| slave address | 0        | 1             | 1 | 1 | 0 | 1 | SA0 | R/W |

The least significant bit of the slave address byte is bit  $R/\overline{W}$  (see Table 42).

#### Table 42. R/W-bit description

| R/W | Description |
|-----|-------------|
| 0   | write data  |
| 1   | read data   |

Bit 1 of the slave address is defined by connecting the input SA0 to either  $V_{SS1}$  (logic 0) or  $V_{DD1}$  (logic 1). Therefore, two instances of PCA2117 can be distinguished on the same I<sup>2</sup>C-bus.

PCA2117

Automotive LCD driver for character displays

### 9.2.8 I<sup>2</sup>C-bus protocol

# Table 43. Example: Writing to RAM by I<sup>2</sup>C-bus Bits labeled as - are ignored. Image: Compared to the ignored 
| Commands and signals                    | Values     |           |      |   |   |          |     |   |
|-----------------------------------------|------------|-----------|------|---|---|----------|-----|---|
| 1. Select RAM bank and set add          | ress p     | ointer    |      |   |   |          |     |   |
| PC-START                                | S          |           |      |   |   |          |     |   |
| Slave address                           | 0          | 1         | 1    | 1 | 0 | 1        | SA0 |   |
| R/W                                     |            |           |      |   |   |          |     | 0 |
| Acknowledge from PCA2117                | Α          |           |      |   |   |          |     |   |
| СО                                      | 0          |           |      |   |   |          |     |   |
| RS[1:0]                                 |            | 0         | 0    | - | - | -        | -   | - |
| Acknowledge from PCA2117                | Α          |           |      |   |   |          |     |   |
| Command: Sel_mem_bank                   | 0          | 0         | 0    | 1 | 0 | SMB[2:0] |     |   |
| DDRAM                                   |            |           |      |   |   | 0        | 0   | 0 |
| Acknowledge from PCA2117                | Α          |           |      |   |   |          |     |   |
| Command: Set_mem_addr                   | 1 ADD[6:0] |           |      |   |   |          |     |   |
| address 0h                              |            | 0         | 0    | 0 | 0 | 0        | 0   | 0 |
| Acknowledge from PCA2117                | Α          | ·         |      | · | · |          | ·   |   |
| 2. Select write RAM data                |            |           |      |   |   |          |     |   |
| PC-RESTART                              | Sr         |           |      |   |   |          |     |   |
| Slave address                           | 0          | 1         | 1    | 1 | 0 | 1        | SA0 |   |
| R/W                                     |            |           |      |   |   |          |     | 0 |
| Acknowledge from PCA2117                | Α          |           |      |   |   |          |     |   |
| СО                                      | 0          |           |      |   |   |          |     |   |
| RS[1:0]                                 |            | 0         | 1    | - | - | -        | -   | - |
| Acknowledge from PCA2117                | Α          |           |      |   |   |          |     |   |
| Command: Write_data                     | writii     | ng 0 to r | byte |   |   |          |     |   |
| Acknowledge from master after each byte | A          |           |      |   |   |          |     |   |
| PC-STOP                                 | Р          |           |      |   |   |          |     |   |
|                                         |            |           |      |   |   |          |     |   |

The I<sup>2</sup>C-bus protocol is shown in <u>Table 43</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by one of the two slave addresses available. All PCA2117 with the corresponding SA0 level acknowledge in parallel to the slave address, but all PCA2117 with the alternative SA0 level ignore the whole I<sup>2</sup>C-bus transfer.

After acknowledgement, a control byte (see <u>Section 9.1</u>) follows which defines if the next byte is RAM or command information. The control byte also defines if the next byte is a control byte or further RAM or command data.

In this way, it is possible to configure the device and then fill the display RAM with little overhead.

The display bytes are stored in the display RAM at the address specified by the data pointer.

PCA2117

The acknowledgement after each byte is made only by the addressed PCA2117. After the last display byte, the I<sup>2</sup>C-bus master issues a STOP condition (P). Alternatively a repeated START may be issued to RESTART an I<sup>2</sup>C-bus access.

If a register readout is made, the R/W bit must be logic 1 and then the next data byte following is provided by the PCA2117 as shown in Table 44.

#### Table 44. Example: Reading from RAM by I<sup>2</sup>C-bus

| Bits labeled as - are ignored.          |            |                    |        |     |   |   |     |   |     |  |
|-----------------------------------------|------------|--------------------|--------|-----|---|---|-----|---|-----|--|
| Commands and signals                    | Values     |                    |        |     |   |   |     |   |     |  |
| 1. Straight forward example             |            |                    |        |     |   |   |     |   |     |  |
| 1.1 Select RAM bank and set add         | ress po    | inter              |        |     |   |   |     |   |     |  |
| ₽C-START                                | S          |                    |        |     |   |   |     |   |     |  |
| Slave address                           | 0          | 1                  | 1      | 1   | 0 | 1 | SA0 |   |     |  |
| R/W                                     |            |                    |        |     |   |   |     | 0 |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| СО                                      | 0          |                    |        |     |   |   |     |   |     |  |
| RS[1:0]                                 |            | 0                  | 0      | -   | - | - | -   | - |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| Command: Sel_mem_bank                   | 0          | 0 0 0 1 0 SMB[2:0] |        |     |   |   |     |   |     |  |
| DDRAM                                   |            |                    |        |     |   | 0 | 0   | 0 |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| Command: Set_mem_addr                   | 1 ADD[6:0] |                    |        |     |   |   |     |   |     |  |
| address 0h                              |            | 0                  | 0      | 0   | 0 | 0 | 0   | 0 |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| 1.2 Select read RAM data                |            |                    |        |     |   |   |     |   |     |  |
| ₽C-RESTART                              | Sr         |                    |        |     |   |   |     |   |     |  |
| Slave address                           | 0 1        | 0                  | 0      | 0 1 | 1 | 1 | 0   | 1 | SA0 |  |
| R/W                                     |            |                    |        |     |   |   |     | 0 |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| CO                                      | 0          |                    |        |     |   |   |     |   |     |  |
| RS[1:0]                                 |            | 0                  | 1      | -   | - | - | -   | - |     |  |
| Acknowledge from PCA2117                | Α          |                    |        |     |   |   |     |   |     |  |
| PC-RESTART                              | Sr         |                    |        |     |   |   |     |   |     |  |
| Slave address                           | 0          | 1                  | 1      | 1   | 0 | 1 | SA0 |   |     |  |
| R/W                                     |            |                    |        |     |   |   |     | 1 |     |  |
| Acknowledge from PCA2117                | Α          | I                  |        | I   |   |   | I   |   |     |  |
| Command: Read_data                      | read       | ing 0 to           | n byte |     |   |   |     |   |     |  |
| Acknowledge from master after each byte | A          |                    |        |     |   |   |     |   |     |  |
| ₽C-STOP                                 | Р          |                    |        |     |   |   |     |   |     |  |

Bits labeled as - are ignored.

### Automotive LCD driver for character displays

# Table 44. Example: Reading from RAM by I<sup>2</sup>C-bus ...continued Bits labeled as - are ignored.

| Bits labeled as - are ignored.                 |          |          |         |   |   |   |     |   |
|------------------------------------------------|----------|----------|---------|---|---|---|-----|---|
| Commands and signals                           | Valu     |          |         |   |   |   |     |   |
| 2. Extended example: select new                | w mem    | addres   | S       |   |   |   |     |   |
| 2.1 Setting the address pointer <sup>[1]</sup> |          |          |         |   |   |   |     |   |
| PC-START                                       | S        |          |         |   |   |   |     |   |
| Slave address                                  | 0        | 1        | 1       | 1 | 0 | 1 | SA0 |   |
| R/W                                            |          |          |         |   |   |   |     | 0 |
| Acknowledge from PCA2117                       | Α        |          |         |   |   |   |     |   |
| CO                                             | 0        |          |         |   |   |   |     |   |
| RS[1:0]                                        |          | 0        | 0       | - | - | - | -   | - |
| Acknowledge from PCA2117                       | Α        |          |         |   |   |   | I   |   |
| Command: Set_mem_addr                          | 1        | ADD      | [6:0]   |   |   |   |     |   |
| address 40h                                    |          | 1        | 0       | 0 | 0 | 0 | 0   | 0 |
| Acknowledge from PCA2117                       | Α        |          |         |   |   |   |     |   |
| 2.2 Select read RAM data from ne               | w mem    | addres   | S       |   |   |   |     |   |
| ₽C-RESTART                                     | Sr       |          |         |   |   |   |     |   |
| Slave address                                  | 0        | 1        | 1       | 1 | 0 | 1 | SA0 |   |
| R/W                                            |          |          |         |   |   |   |     | 0 |
| Acknowledge from PCA2117                       | Α        |          |         |   |   |   |     |   |
| СО                                             | 0        |          |         |   |   |   |     |   |
| RS[1:0]                                        |          | 0        | 1       | - | - | - | -   | - |
| Acknowledge from PCA2117                       | A        |          |         |   |   |   |     |   |
| PC-RESTART                                     | Sr       |          |         |   |   |   |     |   |
| Slave address                                  | 0        | 1        | 1       | 1 | 0 | 1 | SA0 |   |
| R/W                                            |          |          |         |   |   |   |     | 1 |
| Acknowledge from PCA2117                       | Α        |          |         |   |   |   |     |   |
| Command: Read_data                             | readi    | ing 0 to | n byte  |   |   |   |     |   |
| Acknowledge from master after each byte        | A        |          |         |   |   |   |     |   |
| PC-STOP                                        | Р        |          |         |   |   |   |     |   |
| 3. Extended example: decremer                  | nting ac | Idress   | pointer |   |   |   |     |   |
| 3.1 Setting the address pointer <sup>[1]</sup> | -        |          |         |   |   |   |     |   |
| PC-START                                       | S        |          |         |   |   |   |     |   |
| Slave address                                  | 0        | 1        | 1       | 1 | 0 | 1 | SA0 |   |
| R/W                                            |          |          |         |   |   |   |     | 0 |
| Acknowledge from PCA2117                       | A        |          |         |   |   |   |     |   |
| CO                                             | 0        |          |         |   |   |   |     |   |
| RS[1:0]                                        |          | 0        | 0       | - | - | - | -   | - |
| Acknowledge from PCA2117                       | A        |          | -       |   |   |   |     |   |
| Command: Set_mem_addr                          | 1        | ADD      | [6:0]   |   |   |   |     |   |
| address 4Fh                                    | —        | 1        | 0       | 0 | 1 | 1 | 1   | 1 |
| Acknowledge from PCA2117                       | A        |          | ~       | ~ |   |   |     |   |

PCA2117 Product data sheet

#### Automotive LCD driver for character displays

#### Table 44. Example: Reading from RAM by I<sup>2</sup>C-bus ...continued

Bits labeled as - are ignored. **Commands and signals** Values 3.2 Select decrement address pointer PC-RESTART Sr Slave address 0 1 0 SA0 1 1 1 R/W 0 Acknowledge from PCA2117 Α CO 0 RS[1:0] 1 0 \_ \_ \_ Acknowledge from PCA2117 Α Command: Entry\_mode\_set 0 0 0 0 1 1 0 0 Acknowledge from PCA2117 Α 3.3 Select read RAM data PC-RESTART Sr Slave address 0 1 1 1 0 1 SA0 R/W 0 Acknowledge from PCA2117 Α со 0 RS[1:0] 0 1 Acknowledge from PCA2117 Α PC-RESTART Sr Slave address 0 1 1 0 SA0 1 1 R/W 1 Acknowledge from PCA2117 Α Command: Read\_data reading 0 to n byte Acknowledge from master after Α each byte Р PC-STOP

[1] Assuming that general-purpose RAM was already selected.

### 9.3 SPI interface

Data transfer to the device is made via a four-line SPI-bus (see <u>Table 45</u>). The SPI-bus is initialized whenever the chip enable line pin  $\overline{CE}$  is inactive.

|           | Table 45. Senai interface                       |                                                                                                |  |  |  |  |
|-----------|-------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol    | Function                                        | Description                                                                                    |  |  |  |  |
| CE        | chip enable input;<br>active LOW <sup>[1]</sup> | when HIGH, the interface is reset                                                              |  |  |  |  |
| SCL       | serial clock input                              | input may be higher than V <sub>DD1</sub>                                                      |  |  |  |  |
| SDI/SDAIN | serial data input                               | input may be higher than V <sub>DD1</sub> ;<br>input data is sampled on the rising edge of SCL |  |  |  |  |
| SDO       | serial data output                              | -                                                                                              |  |  |  |  |

| Table 45. | Serial i | nterface |
|-----------|----------|----------|

[1] The chip enable must not be wired permanently LOW.

All information provided in this document is subject to legal disclaimers.

PCA2117

#### 9.3.1 SPI-bus data transfer

The chip enable signal is used to identify the transmitted data. Each data transfer is a byte, with the MSB sent first.

The transmission is controlled by the active LOW chip enable signal  $\overline{CE}$ . The first byte transmitted is the subaddress byte.



The subaddress byte opens the communication with a read/write bit and a subaddress. The subaddress is used to identify multiple devices on one SPI bus.

#### Table 46. Subaddress byte definition

| Bit    | Symbol | Value | Description                                                      |
|--------|--------|-------|------------------------------------------------------------------|
| 7      | R/W    |       | data read or write selection                                     |
|        |        | 0     | write data                                                       |
|        |        | 1     | read data                                                        |
| 6 to 5 | SA     | 01    | Subaddress; other codes cause the device to ignore data transfer |
| 4 to 0 | -      |       | unused                                                           |

After the subaddress byte, a control byte follows (see <u>Section 9.1</u>). The purpose of this byte is to indicate the content for the following data bytes (RAM, command or control byte).

In this way, it is possible to send a mixture of RAM and command data in one access or alternatively, to send just one type of data in one access.

#### Automotive LCD driver for character displays

| Commands and signals           | Valu   | es        |        |   |   |     |        |   |
|--------------------------------|--------|-----------|--------|---|---|-----|--------|---|
| 1.1 Select RAM bank and set ad | dress  | pointer   |        |   |   |     |        |   |
| CE LOW                         |        |           |        |   |   |     |        |   |
| R/W                            | 0      |           |        |   |   |     |        |   |
| Subaddress                     |        | 0         | 1      | - | - | -   | -      | - |
| CO                             | 0      |           |        |   |   |     |        |   |
| RS[1:0]                        |        | 0         | 0      | - | - | -   | -      | - |
| Command: Sel_mem_bank          | 0      | 0         | 0      | 1 | 0 | SME | 8[2:0] |   |
| DDRAM                          |        |           |        |   |   | 0   | 0      | 0 |
| Command: Set_mem_addr          | 1      | ADD       | [6:0]  |   |   |     |        |   |
| address 0h                     |        | 0         | 0      | 0 | 0 | 0   | 0      | 0 |
| CE HIGH                        |        | ·         | ·      | · | · | ·   | ·      |   |
| 1.2 Select write RAM data      | ·      |           |        |   |   |     |        |   |
| CELOW                          |        |           |        |   |   |     |        |   |
| R/W                            | 0      |           |        |   |   |     |        |   |
| Subaddress                     |        | 0         | 1      | - | - | -   | -      | - |
| CO                             | 0      |           |        |   |   | ·   |        |   |
| RS[1:0]                        |        | 0         | 1      | - | - | -   | -      | - |
| Command: Write_data            | writii | ng 0 to r | ) byte |   |   | ·   |        |   |
| CE HIGH                        |        |           |        |   |   |     |        |   |

# Table 47.Example: Writing to RAM by SPI-busBits labeled as - are ignored.

#### Automotive LCD driver for character displays

| Commands and signals                           | Valu     | es       |        |   |   |     |        |   |
|------------------------------------------------|----------|----------|--------|---|---|-----|--------|---|
| 1. Straight forward example                    |          |          |        |   |   |     |        |   |
| 1.1 Select RAM bank and set add                | dress po | inter    |        |   |   |     |        |   |
| <u>CE</u> LOW                                  |          |          |        |   |   |     |        |   |
| R/W                                            | 0        |          |        |   |   |     |        |   |
| Subaddress                                     |          | 0        | 1      | - | - | -   | -      | - |
| CO                                             | 0        |          |        |   |   |     |        |   |
| RS[1:0]                                        |          | 0        | 0      | - | - | -   | -      | - |
| Command: Sel_mem_bank                          | 0        | 0        | 0      | 1 | 0 | SME | 3[2:0] |   |
| DDRAM                                          |          |          |        |   |   | 0   | 0      | 0 |
| Command: Set_mem_addr                          | 1        | ADD      | [6:0]  |   |   |     |        |   |
| address 0h                                     |          | 0        | 0      | 0 | 0 | 0   | 0      | 0 |
| CE HIGH                                        |          |          |        |   |   |     | I      | I |
| 1.2 Select read RAM data                       |          |          |        |   |   |     |        |   |
| CE LOW                                         |          |          |        |   |   |     |        |   |
| R/W                                            | 0        |          |        |   |   |     |        |   |
| Subaddress                                     |          | 0        | 1      | - | - | -   | -      | - |
| СО                                             | 0        |          |        | I |   | I   |        | I |
| RS[1:0]                                        |          | 0        | 1      | - | - | -   | -      | - |
| CE HIGH                                        |          |          |        |   |   |     |        |   |
| CELOW                                          |          |          |        |   |   |     |        |   |
| R/W                                            | 1        |          |        |   |   |     |        |   |
| Subaddress                                     |          | 0        | 1      | - | - | -   | -      | - |
| Command: Read_data                             | read     | ing 0 to | n byte |   |   |     |        |   |
| CE HIGH                                        |          | •        |        |   |   |     |        |   |
| 2. Extended example: select ne                 | w mem    | addres   | S      |   |   |     |        |   |
| 2.1 Setting the address pointer <sup>[1]</sup> |          |          |        |   |   |     |        |   |
| CELOW                                          |          |          |        |   |   |     |        |   |
| R/W                                            | 0        |          |        |   |   |     |        |   |
| Subaddress                                     |          | 0        | 1      | - | - | -   | -      | - |
| CO                                             | 0        |          |        |   |   |     |        |   |
| RS[1:0]                                        |          | 0        | 0      | - | - | -   | -      | - |
| Command: Set_mem_addr                          | 1        | ADD      |        | I | I | I   |        |   |
| address 40h                                    | _        | 1        | 0      | 0 | 0 | 0   | 0      | 0 |
| CE HIGH                                        |          |          |        |   |   |     |        |   |
| 2.2 Select read RAM data from n                | ew mem   | addres   | S      |   |   |     |        |   |
| <u>CE</u> LOW                                  |          |          |        |   |   |     |        |   |
| R/W                                            | 0        |          |        |   |   |     |        |   |
|                                                |          | 0        | 4      |   |   |     |        |   |
| Subaddress                                     |          | 0        | 1      | - | - | -   | -      | - |
| Subaddress<br>CO                               | 0        | 0        | 1      | - | - | -   | -      | - |

# Table 48. Example: Reading from RAM by SPI-bus Bits labeled as - are ignored. Image: Comparison of the second se

PCA2117 Product data sheet

#### Automotive LCD driver for character displays

 Table 48.
 Example: Reading from RAM by SPI-bus ...continued

| Bits labeled as - are ignored.                 |         |          |       |   |   |   |   |   |
|------------------------------------------------|---------|----------|-------|---|---|---|---|---|
| Commands and signals                           | Values  |          |       |   |   |   |   |   |
| CE HIGH                                        |         |          |       |   |   |   |   |   |
| <u>CE</u> LOW                                  |         |          |       |   |   |   |   |   |
| R/W                                            | 1       |          |       |   |   |   |   |   |
| Subaddress                                     |         | 0        | 1     | - | - | - | - | - |
| Command: Read_data                             | reading | g 0 to n | byte  | · |   |   |   |   |
| CE HIGH                                        |         |          |       |   |   |   |   |   |
| 3. Extended example: decrement                 | ing add | ress po  | inter |   |   |   |   |   |
| 3.1 Setting the address pointer <sup>[1]</sup> |         |          |       |   |   |   |   |   |
| <u>CE</u> LOW                                  |         |          |       |   |   |   |   |   |
| R/W                                            | 0       |          |       |   |   |   |   |   |
| Subaddress                                     |         | 0        | 1     | - | - | - | - | - |
| СО                                             | 0       |          |       |   |   |   |   |   |
| RS[1:0]                                        |         | 0        | 0     | - | - | - | - | - |
| Command: Set_mem_addr                          | 1       | ADD[6    | :0]   |   |   |   |   |   |
| address 4Fh                                    |         | 1        | 0     | 0 | 1 | 1 | 1 | 1 |
| CE HIGH                                        |         |          |       |   |   |   |   |   |
| 3.2 Select decrement address point             | er      |          |       |   |   |   |   |   |
| <u>CE</u> LOW                                  |         |          |       |   |   |   |   |   |
| R/W                                            | 0       |          |       |   |   |   |   |   |
| Subaddress                                     |         | 0        | 1     | - | - | - | - | - |
| СО                                             | 0       |          |       |   |   |   |   |   |
| RS[1:0]                                        |         | 1        | 0     | - | - | - | - | - |
| Command: Entry_mode_set                        | 0       | 0        | 1     | 0 | 1 | 0 | 0 | 0 |
| CE HIGH                                        |         |          |       | · |   |   |   |   |
| 3.3 Select read RAM data                       |         |          |       |   |   |   |   |   |
| <u>CE</u> LOW                                  |         |          |       |   |   |   |   |   |
| R/W                                            | 0       |          |       |   |   |   |   |   |
| Subaddress                                     |         | 0        | 1     | - | - | - | - | - |
| СО                                             | 0       |          |       |   |   |   |   |   |
| RS[1:0]                                        |         | 0        | 1     | - | - | - | - | - |
| CE HIGH                                        |         |          |       |   |   |   |   |   |
| <u>CE</u> LOW                                  |         |          |       |   |   |   |   |   |
| R/W                                            | 1       |          |       |   |   |   |   |   |
| Subaddress                                     |         | 0        | 1     | - | - | - | - | - |
| Command: Read_data                             | reading | g 0 to n | byte  |   |   |   |   |   |
| CE HIGH                                        |         |          |       |   |   |   |   |   |

[1] Assuming that general-purpose RAM was already selected.

#### Automotive LCD driver for character displays

## **10. Internal circuitry**



## 11. Safety notes

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

#### CAUTION



Static voltages across the liquid crystal display can build up when the LCD supply voltage (V<sub>LCD</sub>) is on while the IC supply voltage (V<sub>DD</sub>) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, V<sub>LCD</sub> and V<sub>DD</sub> must be applied or removed together.

PCA2117

#### CAUTION



Semiconductors are light sensitive. Exposure to light sources can cause the IC to malfunction. The IC must be protected against light. The protection must be applied to all sides of the IC.

## **12. Limiting values**

#### Table 49. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                          | Conditions                                                 | Min  | Max   | Unit |
|----------------------|------------------------------------|------------------------------------------------------------|------|-------|------|
| V <sub>DD1</sub>     | supply voltage 1                   | analog and digital                                         | -0.5 | +6.5  | V    |
| V <sub>DD2</sub>     | supply voltage 2                   | charge pump                                                | -0.5 | +6.5  | V    |
| I <sub>DD1</sub>     | supply current 1                   | analog and digital                                         | -50  | +50   | mA   |
| I <sub>DD2</sub>     | supply current 2                   | charge pump                                                | -50  | +50   | mA   |
| V <sub>LCD</sub>     | LCD supply voltage                 | external supply, input on pin<br>VLCDIN                    | -0.5 | +20   | V    |
| I <sub>DD(LCD)</sub> | LCD supply current                 |                                                            | -50  | +50   | mA   |
| Vi                   | input voltage                      | on pins CLK, OSC, RST, PD, IFS,<br>SCL, SDI/SDAIN, SA0, CE | -0.5 | +6.5  | V    |
|                      |                                    | on pin VLCDSENSE                                           | -0.5 | +20   | V    |
| I                    | input current                      |                                                            | -10  | +10   | mA   |
| Vo                   | output voltage                     | on pins C0 to C99, R0 to R17,<br>VLCDOUT                   | -0.5 | +20   | V    |
|                      |                                    | on pins SDO, SDAOUT, CLK                                   | -0.5 | +6.5  | V    |
| lo                   | output current                     |                                                            | -10  | +10   | mA   |
| I <sub>SS</sub>      | ground supply current              |                                                            | -50  | +50   | mA   |
| P <sub>tot</sub>     | total power dissipation            |                                                            | -    | 400   | mW   |
| P/out                | power dissipation per output       |                                                            | -    | 100   | mW   |
| V <sub>ESD</sub>     | electrostatic<br>discharge voltage | HBM [1]                                                    | -    | ±3000 | V    |
| l <sub>lu</sub>      | latch-up current                   | [2]                                                        | -    | 100   | mA   |
| T <sub>stg</sub>     | storage temperature                | [3]                                                        | -65  | +150  | °C   |
| T <sub>amb</sub>     | ambient temperature                | operating device                                           | -40  | +105  | °C   |

[1] Pass level; Human Body Model (HBM), according to Ref. 8 "JESD22-A114".

[2] Pass level; latch-up testing according to Ref. 10 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[3] According to the store and transport requirements (see <u>Ref. 13 "UM10569</u>") the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

## **13. Static characteristics**

#### Table 50. Static characteristics

 $V_{DD1}$ ,  $V_{DD2} = 2.5 \text{ V to } 5.5 \text{ V}$ ;  $V_{SS1} = 0 \text{ V}$ ;  $V_{LCD} = 4.0 \text{ V to } 16.0 \text{ V}$ ;  $T_{amb} = -40 \text{ °C to } +105 \text{ °C}$ ; unless otherwise specified.

| Symbol               | Parameter                         | Conditions                                                                                                                                                              | Min | Тур           | Max                 | Unit |
|----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|---------------------|------|
| Supplies             |                                   |                                                                                                                                                                         | İ   | ·             |                     |      |
| V <sub>DD1</sub>     | supply voltage 1                  |                                                                                                                                                                         | 2.5 | -             | 5.5                 | V    |
| V <sub>DD2</sub>     | supply voltage 2                  |                                                                                                                                                                         | 2.5 | -             | 5.5                 | V    |
| V <sub>LCD</sub>     | LCD supply voltage                | $V_{LCD} \ge V_{DD2}$                                                                                                                                                   |     |               |                     |      |
|                      |                                   | external supply, input on pin VLCDIN                                                                                                                                    | 4.0 | -             | 16.0                | V    |
|                      |                                   | internal supply, output on pin<br>VLCDOUT                                                                                                                               | 4.0 | -             | 16.0                | V    |
| I <sub>DD1</sub>     | supply current 1                  | on pin V <sub>DD1</sub> ;<br>see <u>Figure 52</u>                                                                                                                       |     |               |                     |      |
|                      |                                   | default condition after<br>power-on and Initialize<br>command                                                                                                           | -   | 40 <u>[1]</u> | 59 <mark>[2]</mark> | μA   |
|                      |                                   | display enabled;<br>internal clock                                                                                                                                      | -   | 95 <u>[1]</u> | -                   | μΑ   |
| I <sub>DD2</sub>     | supply current 2                  | on pin V <sub>DD2</sub>                                                                                                                                                 |     | i             |                     |      |
|                      |                                   | default condition after<br>power-on and Initialize<br>command;<br>charge pump off                                                                                       | -   | 0             | -                   | μA   |
|                      |                                   | $V_{DD2} = 5 V;$<br>charge pump at<br>$V_{LCD} = 2 \times V_{DD2};$<br>$V_{LCD} = 8 V;$<br>$C_{VLCD} = 100 nF;$<br>display disabled;<br>see Figure 53                   | -   | 25            | -                   | μΑ   |
| I <sub>DD(LCD)</sub> | LCD supply current                | on pin VLCDIN;<br>external V <sub>LCD</sub> = 8 V                                                                                                                       |     | I             |                     |      |
|                      |                                   | display disabled                                                                                                                                                        | -   | 7             | 12                  | μA   |
|                      |                                   | MUX 1:18;<br>$\frac{1}{4}$ bias;<br>$f_{fr} = 80$ Hz;<br>all display elements on;<br>frame inversion mode;<br>display enabled;<br>no display attached;<br>see Figure 54 | -   | 70            | -                   | μΑ   |
| I <sub>DD(pd)</sub>  | power-down mode<br>supply current | on pin VDD1;<br>pin PD is HIGH;<br>$V_{DD1} = 5 V;$<br>$T_{amb} = 25 °C$                                                                                                | -   | 2             | -                   | μA   |

| Symbol               | Parameter                            | Conditions                                                                                                       | Min                 | Тур | Max                    | Unit |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|-----|------------------------|------|
| Accuracy             |                                      | 1                                                                                                                |                     |     |                        |      |
| ΔV <sub>LCD</sub>    | LCD voltage variation                | on pin VLCDOUT;<br>internal V <sub>LCD</sub> ;<br>$V_{LCD} = 8 V;$<br>$T_{amb} = 25 °C;$<br>see <u>Figure 55</u> | 7.9                 | 8   | 8.1                    | V    |
| ∆f <sub>fr</sub>     | frame frequency<br>variation         | internal clock;<br>$f_{fr} = 80 Hz;$<br>$T_{amb} = 25 °C;$<br>see Figure 56                                      | 77                  | 80  | 83                     | Hz   |
| ∆T <sub>meas</sub>   | measurement<br>temperature variation | T <sub>amb</sub> = 25 °C                                                                                         | 22                  | 25  | 28                     | °C   |
| Output re            | sistance                             |                                                                                                                  | i.                  |     |                        |      |
| R <sub>O</sub>       | output resistance                    | on pin R0 to R17;<br>external V <sub>LCD</sub> = 8 V                                                             | -                   | 1   | -                      | kΩ   |
|                      |                                      | on pin C0 to C99;<br>external V <sub>LCD</sub> = 8 V                                                             | -                   | 2.5 | -                      | kΩ   |
| Logic                | 1                                    |                                                                                                                  | ŀ                   |     |                        |      |
| On pins Cl           | _K, OSC, PD, RST, IFS, S             | SA0                                                                                                              |                     |     |                        |      |
| V <sub>IL</sub>      | LOW-level input voltage              |                                                                                                                  | -0.3                | -   | 0.3V <sub>DD1</sub>    | V    |
| V <sub>IH</sub>      | HIGH-level input voltage             |                                                                                                                  | 0.7V <sub>DD1</sub> | -   | V <sub>DD1</sub> + 0.3 | V    |
| I <sub>LI</sub>      | input leakage current                | $V_{I} = V_{DD1}$ or $V_{SS1}$                                                                                   | -                   | 0   | -                      | μA   |
| On pin CL            | ĸ                                    |                                                                                                                  |                     |     |                        |      |
| V <sub>OH</sub>      | HIGH-level output voltage            |                                                                                                                  | 0.8V <sub>DD1</sub> | -   | V <sub>DD1</sub> + 0.3 | V    |
| V <sub>OL</sub>      | LOW-level output voltage             |                                                                                                                  | -0.3                | -   | 0.2V <sub>DD1</sub>    | V    |
| I <sub>OH</sub>      | HIGH-level output current            | output source current;<br>$V_{OH} = 4.6 V;$<br>$V_{DD1} = 5 V$                                                   | 1                   | -   | -                      | mA   |
| I <sub>OL</sub>      | LOW-level output current             | output sink current;<br>$V_{OL} = 0.4 V;$<br>$V_{DD1} = 5 V$                                                     | 1                   | -   | -                      | mA   |
| I <sub>LO</sub>      | output leakage current               | $V_{O} = V_{DD1}$ or $V_{SS1}$                                                                                   | -                   | 0   | -                      | μA   |
| l <sup>2</sup> C-bus |                                      |                                                                                                                  |                     |     |                        |      |
| On pins S            | CL, SDI/SDAIN                        |                                                                                                                  |                     |     |                        |      |
| V <sub>IL</sub>      | LOW-level input voltage              |                                                                                                                  | -0.3                | -   | 0.3V <sub>DD1</sub>    | V    |
| V <sub>IH</sub>      | HIGH-level input voltage             |                                                                                                                  | 0.7V <sub>DD1</sub> | -   | 5.5                    | V    |
| ILI                  | input leakage current                | $V_{I} = V_{DD1}$ or $V_{SS1}$                                                                                   | -                   | 0   | -                      | μA   |
| · LI                 |                                      | 1                                                                                                                |                     | -   |                        |      |

#### Table 50. Static characteristics ...continued

| Symbol          | Parameter                   | Conditions                                                     | Min                 | Тур | Max                    | Unit |
|-----------------|-----------------------------|----------------------------------------------------------------|---------------------|-----|------------------------|------|
| On pin SD       | AOUT                        | 1                                                              | l.                  |     |                        | 1    |
| Vo              | output voltage              |                                                                | -0.5                | -   | +5.5                   | V    |
| I <sub>OL</sub> | LOW-level output<br>current | output sink current;<br>$V_{OL} = 0.4 V$                       | 6                   | -   | -                      | mA   |
| ILI             | input leakage current       | $V_{I} = V_{DD1} \text{ or } V_{SS1}$                          | -                   | 0   | -                      | μΑ   |
| I <sub>LO</sub> | output leakage current      | $V_{O} = V_{SS1}$                                              | -                   | 0   | -                      | μΑ   |
| SPI-bus         |                             |                                                                | I.                  |     |                        |      |
| On pins S       | CL, SDI/SDAIN, CE           |                                                                |                     |     |                        |      |
| V <sub>IL</sub> | LOW-level input voltage     |                                                                | -0.3                | -   | 0.3V <sub>DD1</sub>    | V    |
| V <sub>IH</sub> | HIGH-level input voltage    |                                                                | 0.7V <sub>DD1</sub> | -   | V <sub>DD1</sub> + 0.3 | V    |
| ILI             | input leakage current       | $V_{I} = V_{DD1}$ or $V_{SS1}$                                 | -                   | 0   | -                      | μA   |
| On pin SD       | 0                           | I                                                              |                     |     |                        |      |
| V <sub>OH</sub> | HIGH-level output voltage   |                                                                | 0.8V <sub>DD1</sub> | -   | V <sub>DD1</sub> + 0.3 | V    |
| V <sub>OL</sub> | LOW-level output voltage    |                                                                | -0.3                | -   | 0.2V <sub>DD1</sub>    | V    |
| I <sub>OH</sub> | HIGH-level output current   | output source current;<br>$V_{OH} = 4.6 V;$<br>$V_{DD1} = 5 V$ | 1                   | -   | -                      | mA   |
| I <sub>OL</sub> | LOW-level output<br>current | output sink current;<br>$V_{OL} = 0.4 V;$<br>$V_{DD1} = 5 V$   | 1                   | -   | -                      | mA   |
| I <sub>LO</sub> | output leakage current      | $V_{O} = V_{DD1}$ or $V_{SS1}$                                 | -                   | 0   | -                      | μA   |

#### Table 50. Static characteristics ...continued

 $V_{DD1}$ ,  $V_{DD2} = 2.5$  V to 5.5 V;  $V_{SS1} = 0$  V;  $V_{LCD} = 4.0$  V to 16.0 V;  $T_{amb} = -40$  °C to +105 °C; unless otherwise specified.

[1]  $V_{DD1} = 5 \text{ V}; T_{amb} = 25 \text{ }^{\circ}\text{C}.$ 

[2]  $V_{DD1} = 5.5 \text{ V}; T_{amb} = 105 \text{ °C}.$ 

#### Automotive LCD driver for character displays





#### Automotive LCD driver for character displays





#### Automotive LCD driver for character displays





## 14. Dynamic characteristics

#### 14.1 General timing characteristics

#### Table 51. General dynamic characteristics

 $V_{DD1}$ ,  $V_{DD2} = 2.5$  V to 5.5 V;  $V_{SS1} = 0$  V;  $V_{LCD} = 4.0$  V to 16.0 V;  $T_{amb} = -40$  °C to +105 °C; unless otherwise specified.

| Symbol                | Parameter                   | Conditions                                               | Min   | Тур   | Max    | Unit |
|-----------------------|-----------------------------|----------------------------------------------------------|-------|-------|--------|------|
| f <sub>clk(int)</sub> | internal clock<br>frequency | on pin CLK; T <sub>amb</sub> = 25 °C;<br>FF[4:0] = 00111 | 61600 | 64000 | 66400  | Hz   |
| f <sub>clk(ext)</sub> | external clock<br>frequency | on pin CLK                                               | 36000 | -     | 288000 | Hz   |
| t <sub>clk(H)</sub>   | HIGH-level clock time       | external clock source used                               | 5     | -     | -      | μs   |
| t <sub>clk(L)</sub>   | LOW-level clock time        |                                                          | 5     | -     | -      | μS   |

#### 14.2 I<sup>2</sup>C-bus timing characteristics

#### Table 52. I<sup>2</sup>C-bus timing characteristics

 $V_{DD1}$ ,  $V_{DD2} = 2.5$  V to 5.5 V;  $V_{SS1} = 0$  V;  $V_{LCD} = 4.0$  V to 16.0 V;  $T_{amb} = -40$  °C to +105 °C; unless otherwise specified.[1]

| Symbol                | Parameter                                              | Conditions                  | Min | Тур | Max | Unit |
|-----------------------|--------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>      | SCL frequency                                          |                             | -   | -   | 400 | kHz  |
| t <sub>BUF</sub>      | bus free time between<br>a STOP and START<br>condition |                             | 1.3 | -   | -   | μs   |
| t <sub>HD;STA</sub>   | hold time (repeated)<br>START condition                |                             | 0.6 | -   | -   | μs   |
| t <sub>SU;STA</sub>   | set-up time for a repeated START condition             |                             | 0.6 | -   | -   | μs   |
| t <sub>VD;DAT</sub>   | data valid time                                        | [2]                         | -   | -   | 0.9 | μs   |
| t <sub>VD;ACK</sub>   | data valid<br>acknowledge time                         | [3]                         | -   | -   | 0.9 | μs   |
| t <sub>LOW</sub>      | LOW period of the<br>SCL clock                         |                             | 1.3 | -   | -   | μs   |
| t <sub>HIGH</sub>     | HIGH period of the<br>SCL clock                        |                             | 0.6 | -   | -   | μs   |
| t <sub>f</sub>        | fall time                                              | of both SDA and SCL signals | -   | -   | 0.3 | μs   |
| t <sub>r</sub>        | rise time                                              | of both SDA and SCL signals | -   | -   | 0.3 | μs   |
| C <sub>b</sub>        | capacitive load for each bus line                      |                             | -   | -   | 400 | pF   |
| t <sub>SU;DAT</sub>   | data set-up time                                       |                             | 100 | -   | -   | ns   |
| t <sub>HD;DAT</sub>   | data hold time                                         |                             | 0   | -   | -   | ns   |
| t <sub>SU;STO</sub>   | set-up time for STOP condition                         |                             | 0.6 | -   | -   | μs   |
| t <sub>w(spike)</sub> | spike pulse width                                      |                             | -   | -   | 50  | ns   |

[1] All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS1</sub> to V<sub>DD1</sub>.

[2] t<sub>VD;DAT</sub> = minimum time for valid SDA output following SCL LOW.

[3]  $t_{VD;ACK}$  = time for acknowledgement signal from SCL LOW to SDA output LOW.

PCA2117 All information provided in this document is subject to legal disclaimers.

#### **NXP Semiconductors**

# **PCA2117**

#### Automotive LCD driver for character displays





## 14.3 SPI-bus timing characteristics

#### Table 53.SPI-bus characteristics

 $V_{DD1}$ ,  $V_{DD2} = 2.5$  V to 5.5 V;  $V_{SS1} = 0$  V;  $V_{LCD} = 4.0$  V to 16.0 V;  $T_{amb} = -40$  °C to +105 °C; unless otherwise specified. All timing values are valid within the operating supply voltage at ambient temperature and referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS1}$  to  $V_{DD1}$  (see Figure 60).

| Symbol                  | Parameter                       | Conditions               | Min | Max | Unit |
|-------------------------|---------------------------------|--------------------------|-----|-----|------|
| Pin SCL                 |                                 |                          |     |     |      |
| f <sub>clk(SCL)</sub>   | SCL clock frequency             |                          | -   | 3.0 | MHz  |
| t <sub>SCL</sub>        | SCL time                        |                          | 333 | -   | ns   |
| t <sub>clk(H)</sub>     | clock HIGH time                 |                          | 100 | -   | ns   |
| t <sub>clk(L)</sub>     | clock LOW time                  |                          | 150 | -   | ns   |
| t <sub>r</sub>          | rise time                       | for SCL signal           | -   | 100 | ns   |
| t <sub>f</sub>          | fall time                       | for SCL signal           | -   | 100 | ns   |
| Pin CE                  |                                 |                          |     |     | I    |
| t <sub>su(CE_N)</sub>   | CE_N set-up time                |                          | 30  | -   | ns   |
| t <sub>h(CE_N)</sub>    | CE_N hold time                  |                          | 30  | -   | ns   |
| t <sub>rec(CE_N)</sub>  | CE_N recovery time              |                          | 30  | -   | ns   |
| Pin SDI                 |                                 |                          |     |     | I    |
| t <sub>su</sub>         | set-up time                     | set-up time for SDI data | 30  | -   | ns   |
| t <sub>h</sub>          | hold time                       | hold time for SDI data   | 30  | -   | ns   |
| Pin SDO                 |                                 | <u> </u>                 | I   |     | I    |
| t <sub>d(R)SDO</sub>    | SDO read delay time             | C <sub>L</sub> = 100 pF  | -   | 150 | ns   |
| t <sub>dis(SDO)</sub>   | SDO disable time                | [1]                      | -   | 50  | ns   |
| t <sub>t(SDI-SDO)</sub> | transition time from SDI to SDO | to avoid bus conflict    | 0   | -   | ns   |

[1] No load value; bus is held up by bus capacitance; use RC time constant with application values.

#### **NXP Semiconductors**

# PCA2117

#### Automotive LCD driver for character displays



# 15. Test information

## 15.1 Quality information

This product has been qualified to the appropriate Automotive Electronics Council (AEC) standard Q100 or Q101 and is suitable for use in automotive applications.

Automotive LCD driver for character displays

## 16. Bare die outline



#### Fig 61. Bare die outline of PCA2117DUGx

All information provided in this document is subject to legal disclaimers.

PCA2117

#### Table 54. Dimensions of PCA2117DUGx

Original dimensions are in mm.

| Unit (mm) | Α     | <b>A</b> <sub>1</sub> | A <sub>2</sub> | b     | D    | E    | е     | e <sub>1</sub> | L   |
|-----------|-------|-----------------------|----------------|-------|------|------|-------|----------------|-----|
| max       | -     | 0.018                 | -              | -     | -    | -    | -     | -              | -   |
| nom       | 0.395 | 0.015                 | 0.38           | 0.025 | 5.64 | 1.24 | 0.040 | 0.114          | 0.1 |
| min       | -     | 0.012                 | -              | -     | -    | -    | -     | -              | -   |

#### Table 55. Bump locations of PCA2117DUGx

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip; see Figure 61

| Symbol    | Pin | Coordina | ates   | Pitch  | Symbol | Pin | Coordin | ates   | Pitch  |
|-----------|-----|----------|--------|--------|--------|-----|---------|--------|--------|
|           |     | X (µm)   | Y (µm) | X (µm) | -      |     | X (µm)  | Υ (µm) | Χ (μm) |
| R13       | 1   | -2711.3  | -509.0 | -      | R4     | 119 | 2681.5  | 509.0  | -      |
|           | 2   | -2666.3  | -509.0 | -45.0  | -      | 120 | 2636.5  | 509.0  | 45.0   |
|           | 3   | -2621.3  | -509.0 | -45.0  | -      | 121 | 2591.5  | 509.0  | 45.0   |
| R14       | 4   | -2576.3  | -509.0 | -45.0  | R3     | 122 | 2546.5  | 509.0  | 45.0   |
|           | 5   | -2531.3  | -509.0 | -45.0  | -      | 123 | 2501.5  | 509.0  | 45.0   |
| R15       | 6   | -2486.3  | -509.0 | -45.0  | R2     | 124 | 2456.5  | 509.0  | 45.0   |
|           | 7   | -2441.3  | -509.0 | -45.0  | -      | 125 | 2411.5  | 509.0  | 45.0   |
| R16       | 8   | -2396.3  | -509.0 | -45.0  | R1     | 126 | 2366.5  | 509.0  | 45.0   |
|           | 9   | -2351.3  | -509.0 | -45.0  | -      | 127 | 2321.5  | 509.0  | 45.0   |
| VLCDIN    | 10  | -2242.7  | -509.0 | -108.6 | R0     | 128 | 2276.5  | 509.0  | 45.0   |
|           | 11  | -2197.7  | -509.0 | -45.0  | -      | 129 | 2231.5  | 509.0  | 45.0   |
|           | 12  | -2152.7  | -509.0 | -45.0  | R17    | 130 | 2186.5  | 509.0  | 45.0   |
|           | 13  | -2107.7  | -509.0 | -45.0  | -      | 131 | 2141.5  | 509.0  | 45.0   |
| VLCDSENSE | 14  | -2062.7  | -509.0 | -45.0  | C99    | 132 | 2027.9  | 509.0  | 113.6  |
|           | 15  | -2017.7  | -509.0 | -45.0  | C98    | 133 | 1987.9  | 509.0  | 40.0   |
|           | 16  | -1972.7  | -509.0 | -45.0  | C97    | 134 | 1947.9  | 509.0  | 40.0   |
| VLCDOUT   | 17  | -1927.7  | -509.0 | -45.0  | C96    | 135 | 1907.9  | 509.0  | 40.0   |
|           | 18  | -1882.7  | -509.0 | -45.0  | C95    | 136 | 1867.9  | 509.0  | 40.0   |
|           | 19  | -1837.7  | -509.0 | -45.0  | C94    | 137 | 1827.9  | 509.0  | 40.0   |
|           | 20  | -1792.7  | -509.0 | -45.0  | C93    | 138 | 1787.9  | 509.0  | 40.0   |
| VSS2      | 21  | -1747.7  | -509.0 | -45.0  | C92    | 139 | 1747.9  | 509.0  | 40.0   |
|           | 22  | -1702.7  | -509.0 | -45.0  | C91    | 140 | 1707.9  | 509.0  | 40.0   |
|           | 23  | -1657.7  | -509.0 | -45.0  | C90    | 141 | 1667.9  | 509.0  | 40.0   |
|           | 24  | -1612.7  | -509.0 | -45.0  | C89    | 142 | 1627.9  | 509.0  | 40.0   |
|           | 25  | -1567.7  | -509.0 | -45.0  | C88    | 143 | 1587.9  | 509.0  | 40.0   |
|           | 26  | -1522.7  | -509.0 | -45.0  | C87    | 144 | 1547.9  | 509.0  | 40.0   |
|           | 27  | -1477.7  | -509.0 | -45.0  | C86    | 145 | 1507.9  | 509.0  | 40.0   |
|           | 28  | -1432.7  | -509.0 | -45.0  | C85    | 146 | 1467.9  | 509.0  | 40.0   |
|           | 29  | -1387.7  | -509.0 | -45.0  | C84    | 147 | 1427.9  | 509.0  | 40.0   |
|           | 30  | -1342.7  | -509.0 | -45.0  | C83    | 148 | 1387.9  | 509.0  | 40.0   |

#### Automotive LCD driver for character displays

#### Table 55. Bump locations of PCA2117DUGx ...continued

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip; see Figure 61

| Symbol | Pin | Coordina | ates   | Pitch  | Symbol | Pin | Coordinates |        | Pitch  |  |
|--------|-----|----------|--------|--------|--------|-----|-------------|--------|--------|--|
|        |     | X (µm)   | Y (µm) | X (µm) | -      |     | X (µm)      | Y (µm) | Χ (μm) |  |
| VSS3   | 31  | -1297.7  | -509.0 | -45.0  | C82    | 149 | 1347.9      | 509.0  | 40.0   |  |
|        | 32  | -1252.7  | -509.0 | -45.0  | C81    | 150 | 1307.9      | 509.0  | 40.0   |  |
|        | 33  | -1207.7  | -509.0 | -45.0  | C80    | 151 | 1267.9      | 509.0  | 40.0   |  |
|        | 34  | -1162.7  | -509.0 | -45.0  | C79    | 152 | 1227.9      | 509.0  | 40.0   |  |
| VSS1   | 35  | -1117.7  | -509.0 | -45.0  | C78    | 153 | 1187.9      | 509.0  | 40.0   |  |
|        | 36  | -1072.7  | -509.0 | -45.0  | C77    | 154 | 1147.9      | 509.0  | 40.0   |  |
|        | 37  | -1027.7  | -509.0 | -45.0  | C76    | 155 | 1107.9      | 509.0  | 40.0   |  |
|        | 38  | -982.7   | -509.0 | -45.0  | C75    | 156 | 1067.9      | 509.0  | 40.0   |  |
|        | 39  | -937.7   | -509.0 | -45.0  | C74    | 157 | 1027.9      | 509.0  | 40.0   |  |
|        | 40  | -892.7   | -509.0 | -45.0  | C73    | 158 | 987.9       | 509.0  | 40.0   |  |
|        | 41  | -847.7   | -509.0 | -45.0  | C72    | 159 | 947.9       | 509.0  | 40.0   |  |
|        | 42  | -802.7   | -509.0 | -45.0  | C71    | 160 | 907.9       | 509.0  | 40.0   |  |
|        | 43  | -757.7   | -509.0 | -45.0  | C70    | 161 | 867.9       | 509.0  | 40.0   |  |
|        | 44  | -712.7   | -509.0 | -45.0  | C69    | 162 | 827.9       | 509.0  | 40.0   |  |
|        | 45  | -667.7   | -509.0 | -45.0  | C68    | 163 | 787.9       | 509.0  | 40.0   |  |
|        | 46  | -622.7   | -509.0 | -45.0  | C67    | 164 | 747.9       | 509.0  | 40.0   |  |
|        | 47  | -577.7   | -509.0 | -45.0  | C66    | 165 | 707.9       | 509.0  | 40.0   |  |
| T1     | 48  | -532.7   | -509.0 | -45.0  | C65    | 166 | 606.9       | 509.0  | 101.0  |  |
|        | 49  | -487.7   | -509.0 | -45.0  | C64    | 167 | 566.9       | 509.0  | 40.0   |  |
| T2     | 50  | -442.7   | -509.0 | -45.0  | C63    | 168 | 526.9       | 509.0  | 40.0   |  |
|        | 51  | -397.7   | -509.0 | -45.0  | C62    | 169 | 486.9       | 509.0  | 40.0   |  |
| T4     | 52  | -352.7   | -509.0 | -45.0  | C61    | 170 | 446.9       | 509.0  | 40.0   |  |
|        | 53  | -307.7   | -509.0 | -45.0  | C60    | 171 | 406.9       | 509.0  | 40.0   |  |
|        | 54  | -262.7   | -509.0 | -45.0  | C59    | 172 | 366.9       | 509.0  | 40.0   |  |
| OSC    | 55  | -217.7   | -509.0 | -45.0  | C58    | 173 | 326.9       | 509.0  | 40.0   |  |
|        | 56  | -172.7   | -509.0 | -45.0  | C57    | 174 | 286.9       | 509.0  | 40.0   |  |
| SA0    | 57  | -127.7   | -509.0 | -45.0  | C56    | 175 | 246.9       | 509.0  | 40.0   |  |
|        | 58  | -82.7    | -509.0 | -45.0  | C55    | 176 | 206.9       | 509.0  | 40.0   |  |
| IFS    | 59  | -37.7    | -509.0 | -45.0  | C54    | 177 | 166.9       | 509.0  | 40.0   |  |
|        | 60  | 7.3      | -509.0 | -45.0  | C53    | 178 | 126.9       | 509.0  | 40.0   |  |
| VDD1   | 61  | 52.3     | -509.0 | -45.0  | C52    | 179 | 86.9        | 509.0  | 40.0   |  |
|        | 62  | 97.3     | -509.0 | -45.0  | C51    | 180 | 46.9        | 509.0  | 40.0   |  |
|        | 63  | 142.3    | -509.0 | -45.0  | C50    | 181 | 6.9         | 509.0  | 40.0   |  |
|        | 64  | 187.3    | -509.0 | -45.0  | C49    | 182 | -33.1       | 509.0  | 40.0   |  |
|        | 65  | 232.3    | -509.0 | -45.0  | C48    | 183 | -73.1       | 509.0  | 40.0   |  |

PCA2117

#### Automotive LCD driver for character displays

#### Table 55. Bump locations of PCA2117DUGx ...continued

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip; see <u>Figure 61</u>

| Symbol    | Pin | Coordin | ates   | Pitch  | Symbol | Pin | Coordinates |        | Pitch  |  |
|-----------|-----|---------|--------|--------|--------|-----|-------------|--------|--------|--|
|           |     | X (µm)  | Y (µm) | Χ (μm) | -      |     | X (µm)      | Y (µm) | X (μm) |  |
| VDD2      | 66  | 277.3   | -509.0 | -45.0  | C47    | 184 | -113.1      | 509.0  | 40.0   |  |
|           | 67  | 322.3   | -509.0 | -45.0  | C46    | 185 | -153.1      | 509.0  | 40.0   |  |
|           | 68  | 367.3   | -509.0 | -45.0  | C45    | 186 | -193.1      | 509.0  | 40.0   |  |
|           | 69  | 412.3   | -509.0 | -45.0  | C44    | 187 | -233.1      | 509.0  | 40.0   |  |
|           | 70  | 457.3   | -509.0 | -45.0  | C43    | 188 | -273.1      | 509.0  | 40.0   |  |
|           | 71  | 502.3   | -509.0 | -45.0  | C42    | 189 | -313.1      | 509.0  | 40.0   |  |
|           | 72  | 547.3   | -509.0 | -45.0  | C41    | 190 | -353.1      | 509.0  | 40.0   |  |
|           | 73  | 592.3   | -509.0 | -45.0  | C40    | 191 | -393.1      | 509.0  | 40.0   |  |
| PD        | 74  | 637.3   | -509.0 | -45.0  | C39    | 192 | -433.1      | 509.0  | 40.0   |  |
|           | 75  | 682.3   | -509.0 | -45.0  | C38    | 193 | -473.1      | 509.0  | 40.0   |  |
| Т3        | 76  | 727.3   | -509.0 | -45.0  | C37    | 194 | -513.1      | 509.0  | 40.0   |  |
|           | 77  | 772.3   | -509.0 | -45.0  | C36    | 195 | -553.1      | 509.0  | 40.0   |  |
|           | 78  | 817.3   | -509.0 | -45.0  | C35    | 196 | -593.1      | 509.0  | 40.0   |  |
|           | 79  | 862.3   | -509.0 | -45.0  | C34    | 197 | -633.1      | 509.0  | 40.0   |  |
|           | 80  | 907.3   | -509.0 | -45.0  | C33    | 198 | -673.1      | 509.0  | 40.0   |  |
| PWROUT    | 81  | 952.3   | -509.0 | -45.0  | C32    | 199 | -713.1      | 509.0  | 40.0   |  |
|           | 82  | 997.3   | -509.0 | -45.0  | C31    | 200 | -753.1      | 509.0  | 40.0   |  |
| PWRIN     | 83  | 1042.3  | -509.0 | -45.0  | C30    | 201 | -793.1      | 509.0  | 40.0   |  |
|           | 84  | 1087.3  | -509.0 | -45.0  | C29    | 202 | -894.1      | 509.0  | 101.0  |  |
|           | 85  | 1132.3  | -509.0 | -45.0  | C28    | 203 | -934.1      | 509.0  | 40.0   |  |
|           | 86  | 1177.3  | -509.0 | -45.0  | C27    | 204 | -974.1      | 509.0  | 40.0   |  |
|           | 87  | 1222.3  | -509.0 | -45.0  | C26    | 205 | -1014.1     | 509.0  | 40.0   |  |
|           | 88  | 1267.3  | -509.0 | -45.0  | C25    | 206 | -1054.1     | 509.0  | 40.0   |  |
|           | 89  | 1312.3  | -509.0 | -45.0  | C24    | 207 | -1094.1     | 509.0  | 40.0   |  |
| CE        | 90  | 1357.3  | -509.0 | -45.0  | C23    | 208 | -1134.1     | 509.0  | 40.0   |  |
|           | 91  | 1402.3  | -509.0 | -45.0  | C22    | 209 | -1174.1     | 509.0  | 40.0   |  |
| CLK       | 92  | 1447.3  | -509.0 | -45.0  | C21    | 210 | -1214.1     | 509.0  | 40.0   |  |
|           | 93  | 1492.3  | -509.0 | -45.0  | C20    | 211 | -1254.1     | 509.0  | 40.0   |  |
|           | 94  | 1537.3  | -509.0 | -45.0  | C19    | 212 | -1294.1     | 509.0  | 40.0   |  |
| RST       | 95  | 1582.3  | -509.0 | -45.0  | C18    | 213 | -1334.1     | 509.0  | 40.0   |  |
|           | 96  | 1627.3  | -509.0 | -45.0  | C17    | 214 | -1374.1     | 509.0  | 40.0   |  |
| SDI/SDAIN | 97  | 1672.3  | -509.0 | -45.0  | C16    | 215 | -1414.1     | 509.0  | 40.0   |  |
|           | 98  | 1717.3  | -509.0 | -45.0  | C15    | 216 | -1454.1     | 509.0  | 40.0   |  |
|           | 99  | 1762.3  | -509.0 | -45.0  | C14    | 217 | -1494.1     | 509.0  | 40.0   |  |
| SDO       | 100 | 1807.3  | -509.0 | -45.0  | C13    | 218 | -1534.1     | 509.0  | 40.0   |  |
|           | 101 | 1852.3  | -509.0 | -45.0  | C12    | 219 | -1574.1     | 509.0  | 40.0   |  |

#### Automotive LCD driver for character displays

#### Table 55. Bump locations of PCA2117DUGx ...continued

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip; see Figure 61

| Symbol | Pin | Coordin | ates   | Pitch  | Symbol | Pin | Coordina | Pitch  |        |
|--------|-----|---------|--------|--------|--------|-----|----------|--------|--------|
|        |     | X (µm)  | Y (µm) | X (µm) | -      |     | X (µm)   | Y (µm) | Χ (μm) |
| SCL    | 102 | 1897.3  | -509.0 | -45.0  | C11    | 220 | -1614.1  | 509.0  | 40.0   |
|        | 103 | 1942.3  | -509.0 | -45.0  | C10    | 221 | -1654.1  | 509.0  | 40.0   |
|        | 104 | 1987.3  | -509.0 | -45.0  | C9     | 222 | -1694.1  | 509.0  | 40.0   |
| SDAOUT | 105 | 2032.3  | -509.0 | -45.0  | C8     | 223 | -1734.1  | 509.0  | 40.0   |
|        | 106 | 2077.3  | -509.0 | -45.0  | C7     | 224 | -1774.1  | 509.0  | 40.0   |
|        | 107 | 2122.3  | -509.0 | -45.0  | C6     | 225 | -1814.1  | 509.0  | 40.0   |
|        | 108 | 2167.3  | -509.0 | -45.0  | C5     | 226 | -1854.1  | 509.0  | 40.0   |
|        | 109 | 2212.3  | -509.0 | -45.0  | C4     | 227 | -1894.1  | 509.0  | 40.0   |
| R17    | 110 | 2320.9  | -509.0 | -108.6 | C3     | 228 | -1934.1  | 509.0  | 40.0   |
|        | 111 | 2365.9  | -509.0 | -45.0  | C2     | 229 | -1974.1  | 509.0  | 40.0   |
| R7     | 112 | 2410.9  | -509.0 | -45.0  | C1     | 230 | -2014.1  | 509.0  | 40.0   |
|        | 113 | 2455.9  | -509.0 | -45.0  | C0     | 231 | -2054.1  | 509.0  | 40.0   |
| R6     | 114 | 2500.9  | -509.0 | -45.0  | R16    | 232 | -2160.2  | 509.0  | 106.1  |
|        | 115 | 2545.9  | -509.0 | -45.0  | -      | 233 | -2205.2  | 509.0  | 45.0   |
| R5     | 116 | 2590.9  | -509.0 | -45.0  | R8     | 234 | -2250.2  | 509.0  | 45.0   |
|        | 117 | 2635.9  | -509.0 | -45.0  | -      | 235 | -2295.2  | 509.0  | 45.0   |
|        | 118 | 2680.9  | -509.0 | -45.0  | R9     | 236 | -2340.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | -      | 237 | -2385.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | R10    | 238 | -2430.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | -      | 239 | -2475.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | R11    | 240 | -2520.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      |        | 241 | -2565.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | R12    | 242 | -2610.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      |        | 243 | -2655.2  | 509.0  | 45.0   |
| -      | -   | -       | -      | -      | 1      | 244 | -2700.2  | 509.0  | 45.0   |



#### Table 56. Alignment marking

All x/y coordinates represent the position of the REF point (see Figure 62) with respect to the center (x/y = 0) of the chip; see Figure 61.

| Symbol | Size (μm)   | X (μm)  | Υ (μm) |
|--------|-------------|---------|--------|
| S1     | 90 	imes 90 | -2585.0 | 36.0   |
| C1     | 90 × 90     | 2522.0  | 36     |

## 17. Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in *JESD625-A*, *IEC 61340-5* or equivalent standards.

## **18. Packing information**



## 18.1 Packing information on the tray

PCA2117 **Product data sheet** 

#### Table 57. Specification of 3 inch tray details

Tray details are shown in Figure 63. Nominal values without production tolerances.

| Tray of     | details   |        |      |      |      |             |      |      |      |     |     |     |      |      |
|-------------|-----------|--------|------|------|------|-------------|------|------|------|-----|-----|-----|------|------|
| Dime        | nsions    |        |      |      |      |             |      |      |      |     |     |     |      |      |
| А           | В         | С      | D    | Е    | F    | G           | Н    | J    | K    | L   | Μ   | Ν   | 0    | Unit |
| 7.0         | 2.5       | 5.74   | 1.34 | 76.0 | 68.0 | 56.0        | 6.75 | 10.0 | 62.5 | 4.2 | 2.6 | 3.2 | 0.48 | mm   |
| Num         | per of po | ockets |      |      |      |             |      |      |      |     |     |     | I    |      |
| x direction |           |        |      |      |      | y direction |      |      |      |     |     |     |      |      |
| 9           |           |        |      |      |      | 26          |      |      |      |     |     |     |      |      |



U

CA2117

# Automotive LCD driver for character displays

#### charge temp. pump comp 1<sup>2</sup>C / 2.2 to 6.5 95 Υ Υ -40 to 85 Parallel Υ Υ 1<sup>2</sup>C / 2.2 to 6.5 95 -40 to 85 Parallel 2.2 to 6.5 95 Υ Υ -40 to 85 1<sup>2</sup>C / Parallel 2.2 to 6.5 95 Υ Υ -40 to 85 I<sup>2</sup>C / Parallel I<sup>2</sup>C / 65 Υ Ν -40 to 85 Parallel 65 Υ Ν -40 to 85 1<sup>2</sup>C / Parallel I<sup>2</sup>C / Υ Υ 2.2 to 6.5 95 -40 to 85 Parallel I<sup>2</sup>C / Υ Υ 2.2 to 6.5 95 -40 to 85 Parallel Υ Υ 1<sup>2</sup>C / 2.2 to 6.5 95 -40 to 85 Parallel 1<sup>2</sup>C / 2.2 to 6.5 95 Υ Υ -40 to 85 Parallel 1<sup>2</sup>C / Υ Υ 2.2 to 6.5 95 -40 to 85 Parallel Υ I<sup>2</sup>C / 2.2 to 6.5 95 Υ -40 to 85 Parallel 2.2 to 6.5 220 Υ Υ 1<sup>2</sup>C / -40 to 85 Parallel 45 to 360<sup>[1]</sup> Y Υ -40 to 105 I<sup>2</sup>C / SPI Y

Υ

**19. Appendix** 

Type name

PCF2113AU

PCF2113DU

PCF2113EU

PCF2113WU

## Table 58. Selection of LCD character drivers

Lines × Characters

1 × 24 2 × 12 -

1 × 24 2 × 12 -

1 × 24 2 × 12 -

1 × 24 2 × 12 -

Number of

19.1 LCD character driver selection

Icons

120

120

120

120

Character V<sub>DD1</sub> (V)

set

Α

D

Е

W

А

С

А

D

F

R

S

R

R

S

160

200

200

V<sub>DD2</sub> (V)

1.8 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

1.5 to 5.5 2.2 to 4

2.5 to 5.5 2.5 to 5.5 4 to 16

2.5 to 5.5 2.5 to 5.5 4 to 16

2.5 to 6

2.5 to 6

2.5 to 6

2.5 to 6

f<sub>fr</sub> (Hz)

45 to 360<sup>[1]</sup> Y

V<sub>LCD</sub> (V)

3.5 to 9

3.5 to 9

V<sub>LCD</sub> (V)

V<sub>LCD</sub> (V)

T<sub>amb</sub> (°C)

Interface AEC-

Q100

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

Ν

-40 to 105 I<sup>2</sup>C / SPI Y

PCF2116AU  $1 \times 24$   $2 \times 24$   $4 \times 12$  -PCF2116CU  $1 \times 24$   $2 \times 24$   $4 \times 12$  -PCF2119AU 1 × 32 2 × 16 -160 1 × 32 2 × 16 -PCF2119DU 160 PCF2119FU 1 × 32 2 × 16 -160 PCF2119IU 1 × 32 2 × 16 -160 1 × 32 2 × 16 -PCF2119RU 160 PCF2119SU 1 × 32 2 × 16 -160

 $1 \times 40$   $2 \times 20$ 

1 × 40 2 × 20 -

PCF21219DUGR 1 × 32 2 × 16 -

PCA2117DUGR

PCA2117DUGS

. ≥ 97 of 107

© NXP

rs N.V. 2015.

Product data sheet

Rev. 4 ed in this docur 8 April 2015

All inform

© NXP Semiconductors N.V. 2015. All rights reserved. 98 of 107

All information provided in this document is subject to legal disclaimers
Rev. 4 — 8 April 2015

Product data sheet

PCA2117

[1] Software programmable.

**PCA2117** 

Automotive LCD driver for character displays

Automotive LCD driver for character displays

# 20. Abbreviations

| Table 59. Abbre  | viations                         |
|------------------|----------------------------------|
| Acronym          | Description                      |
| AEC              | Automotive Electronics Council   |
| CGRAM            | Character Generator RAM          |
| CGROM            | Character Generator ROM          |
| CRC              | Cyclical Redundancy Check        |
| DDRAM            | Double Data Random Access Memory |
| COG              | Chip-On-Glass                    |
| DC               | Direct Current                   |
| ESD              | ElectroStatic Discharge          |
| НВМ              | Human Body Model                 |
| I <sup>2</sup> C | Inter-Integrated Circuit bus     |
| IC               | Integrated Circuit               |
| ITO              | Indium Tin Oxide                 |
| LCD              | Liquid Crystal Display           |
| LSB              | Least Significant Bit            |
| MSB              | Most Significant Bit             |
| MUX              | Multiplexer                      |
| NC               | Numeric Code                     |
| OTP              | One Time Programmable            |
| PCB              | Printed-Circuit Board            |
| RC               | Resistance-Capacitance           |
| RAM              | Random Access Memory             |
| RMS              | Root Mean Square                 |
| ROM              | Read-Only Memory                 |
| SCL              | Serial CLock line                |
| SDA              | Serial DAta line                 |
| SPI              | Serial Peripheral Interface      |
| XOR              | EXclusive OR operator            |

## 21. References

- [1] AN10170 Design guidelines for COG modules with NXP monochrome LCD drivers
- [2] AN10439 Wafer Level Chip Size Package
- [3] AN10706 Handling bare die
- [4] AN10853 ESD and EMC sensitivity of IC
- [5] AN11267 EMC and system level ESD design guidelines for LCD drivers
- [6] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [7] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [8] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [9] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [10] JESD78 IC Latch-Up Test
- [11] JESD625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [12] UM10204 I<sup>2</sup>C-bus specification and user manual
- [13] UM10569 Store and transport requirements

# 22. Revision history

#### Table 60. Revision history

| Document ID    | Release date                    | Data sheet status  | Change notice | Supersedes  |
|----------------|---------------------------------|--------------------|---------------|-------------|
| PCA2117 v.4    | 20150408                        | Product data sheet | -             | PCA2117 v.3 |
| Modifications: | <ul> <li>Fixed typos</li> </ul> |                    |               |             |
| PCA2117 v.3    | 20140919                        | Product data sheet | -             | PCA2117 v.2 |
| PCA2117 v.2    | 20131113                        | Product data sheet | -             | PCA2117 v.1 |
| PCA2117 v.1    | 20130930                        | Product data sheet | -             | -           |

## 23. Legal information

#### 23.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 23.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 23.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

PCA2117

#### Automotive LCD driver for character displays

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

**Bare die** — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers.

NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department.

#### 23.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

# 24. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# 25. Tables

| Table 1.        | Ordering information                                 |
|-----------------|------------------------------------------------------|
| Table 2.        | Ordering options                                     |
| Table 3.        | Pin description of PCA2117DUGx6                      |
| Table 4.        | Command execution sequence                           |
| Table 5.        | Commands of PCA2117                                  |
| Table 6.        | Register_update - Register update command            |
|                 | bit description                                      |
| Table 7.        | Initialize - Initialize command bit description10    |
| Table 8.        | Clear_reset_flag - Clear_reset_flag command          |
|                 | bit description                                      |
| Table 9.        | OTP_refresh - OTP_refresh command bit                |
|                 | description                                          |
| Table 10.       | Clock_out_ctrl - CLK pin input/output switch         |
|                 | command bit description10                            |
| Table 11.       | Read_reg_select - select registers for readout       |
|                 | command bit description                              |
| Table 12.       | Read_status_reg - readout register command           |
|                 | bit description                                      |
| Table 13.       | RAM_ROM_config - display memory                      |
|                 | configuration command bit description 13             |
| Table 14.       |                                                      |
|                 | command                                              |
| Table 15.       |                                                      |
|                 | bit description                                      |
| Table 16        | Read_data - data read bit description15              |
| Table 17.       | •                                                    |
| Table 17.       | •                                                    |
|                 |                                                      |
| Table 19.       |                                                      |
| Table 20.       |                                                      |
| Table 21.       |                                                      |
| Table 22.       | Inversion_mode - inversion mode command              |
|                 | bit description                                      |
| Table 23.       | Frame-frequency - frame frequency select             |
|                 | command bit description19                            |
| Table 24.       |                                                      |
| Table 25.       | Display_control - Display control bit description .  |
|                 | 20                                                   |
| Table 26.       | Cursor_display_shift - cursor display shift bit      |
|                 | description                                          |
| Table 27.       | Screen_config - screen configuration bit             |
|                 | description                                          |
| Table 28.       | Display_config - display configuration bit           |
|                 | description                                          |
| Table 29.       | Icon_config - icon display configuration bit         |
|                 | description                                          |
| Table 30.       | -                                                    |
|                 | command bit description                              |
| Table 31.       |                                                      |
| Table 31.       |                                                      |
| <b>T</b> 1 1 00 | command bit description                              |
| Table 32.       | Temperature_ctrl - temperature measurement           |
| <b>-</b>        | control command bit description                      |
| Table 33.       | TC_slope - V <sub>LCD</sub> temperature compensation |
|                 | slope command bit description                        |
|                 | Reset state of PCA211728                             |
|                 | Temperature coefficients                             |
| Table 36.       | Calculation of the temperature compensating          |

|           | factor VT                                            |
|-----------|------------------------------------------------------|
| Table 37. | Bias levels as a function of multiplex rate 44       |
| Table 38. | Icon to ICON-RAM mapping table                       |
| Table 39. | Address space and wrap-around operation 62           |
| Table 40. | Control byte description64                           |
|           | I <sup>2</sup> C_slave address byte67                |
|           | R/W-bit description67                                |
| Table 43. | Example: Writing to RAM by I <sup>2</sup> C-bus 68   |
|           | Example: Reading from RAM by I <sup>2</sup> C-bus 69 |
|           | Serial interface                                     |
|           | Subaddress byte definition72                         |
|           | Example: Writing to RAM by SPI-bus73                 |
|           | Example: Reading from RAM by SPI-bus 74              |
|           | Limiting values                                      |
|           | Static characteristics                               |
| Table 51. | General dynamic characteristics                      |
| Table 52. | I <sup>2</sup> C-bus timing characteristics          |
| Table 53. | SPI-bus characteristics                              |
| Table 54. | Dimensions of PCA2117DUGx90                          |
|           | Bump locations of PCA2117DUGx90                      |
|           | Alignment marking 94                                 |
| Table 57. | Specification of 3 inch tray details                 |
| Table 58. | Selection of LCD character drivers97                 |
|           | Abbreviations                                        |
| Table 60. | Revision history 101                                 |

PCA2117

# 26. Figures

| Fig 1.   | Block diagram of PCA2117                                           |                      | 5 bias levels             |
|----------|--------------------------------------------------------------------|----------------------|---------------------------|
| Fig 2.   | Pinning diagram of PCA2117DUGx5                                    |                      | and R17 op                |
| Fig 3.   | Example of the display shift                                       | Fig 29.              | Waveforms                 |
| Fig 4.   | Example of a linefeed21                                            |                      | 4 bias levels             |
| Fig 5.   | Illustration of the display configuration bits23                   | Fig 30.              |                           |
| Fig 6.   | Recommended start-up sequence when using                           |                      | to the displa             |
|          | the internal charge pump and the internal clock                    | Fig 31.              | RAM/ROM                   |
|          | signal                                                             | Fig 32.              | Logic diagra              |
| Fig 7.   | Recommended start-up sequence when using an                        | Fig 33.              | Checksum g                |
|          | externally supplied $V_{LCD}$ and the internal clock               | Fig 34.              | Character s               |
|          | signal                                                             |                      | Character s               |
| Fig 8.   | Recommended start-up sequence when using                           | Fig 36.              | Configuration             |
|          | the internal charge pump and an external clock                     |                      | RR[1:0]                   |
|          | signal                                                             | Fig 37.              | User-define               |
| Fig 9.   | Recommended start-up sequence when using an                        | Fig 38.              | Icon to row/              |
|          | externally supplied V <sub>LCD</sub> and an external clock         | Fig 39.              | DDRAM to                  |
|          | signal                                                             | Fig 40.              | DDRAM to                  |
| Fig 10.  | Recommended power-down sequence for                                | Fig 41.              | DDRAM to                  |
|          | minimum power-down current when using the                          | Fig 42.              | Cursor and                |
|          | internal charge pump and the internal clock                        | Fig 43.              | Display exa               |
|          | signal                                                             | Fig 44.              | Control byte              |
| Fig 11.  | Recommended power-down sequence when                               | Fig 45.              | SDAOUT a                  |
| -        | using an externally supplied V <sub>LCD</sub> and the              | Fig 46.              | Bit transfer.             |
|          | internal clock signal                                              | Fig 47.              |                           |
| Fig 12.  |                                                                    | Fig 48.              |                           |
| U        | using the internal charge pump and an external                     | •                    | Acknowledg                |
|          | clock signal                                                       | Fig 50.              |                           |
| Fig 13.  | -                                                                  |                      | Device prote              |
| U        | using an externally supplied V <sub>LCD</sub> and an               |                      | Typical I <sub>DD1</sub>  |
|          | external clock signal                                              |                      | Typical I <sub>DD2</sub>  |
| Fig 14.  | Connecting PCA2117 with a 2 20 character                           |                      | Typical I <sub>DD(I</sub> |
| 0        | LCD                                                                | Fig 55.              | Typical V <sub>LCI</sub>  |
| Fig 15.  | Connecting PCA2117 with a 1 ´ 40 character                         | 0                    | temperature               |
| U        | LCD                                                                | Fig 56.              | Typical fram              |
| Fig 16.  | Typical system configuration if using the                          | 0                    | to temperate              |
| 5        | internal V <sub>LCD</sub> generation and I <sup>2</sup> C-bus      | Fig 57.              | Measureme                 |
| Fig 17.  | Typical system configuration if using the                          | 5 -                  | to temperat               |
| 5        | external V <sub>LCD</sub> and SPI-bus                              | Fia 58.              | Driver timin              |
| Fia 18.  | V <sub>LCD</sub> generation including temperature                  |                      | I <sup>2</sup> C-bus timi |
|          | compensation                                                       |                      | SPI-bus tim               |
| Fia 19.  | V <sub>LCD</sub> programming of PCA2117 (assuming                  |                      | Bare die ou               |
|          | VT[8:0] = 0h)                                                      | •                    | Alignment n               |
| Fig 20.  | $V_{LCD}$ with respect to $I_{load}$ at $V_{DD2} = 2.5 V \dots 40$ | •                    | Tray details              |
| Fig 21.  | $V_{LCD}$ with respect to $I_{load}$ at $V_{DD2} = 5 V \dots 40$   |                      | Die alignme               |
| 0        | $V_{LCD}$ with respect to $I_{load}$ at $V_{DD2} = 5 V \dots 141$  |                      |                           |
|          | Temperature measurement block with digital                         |                      |                           |
|          | temperature filter                                                 |                      |                           |
| Fig 24.  | Temperature measurement delay                                      |                      |                           |
|          | Example of segmented temperature                                   |                      |                           |
| g _o.    | coefficients                                                       |                      |                           |
| Fig 26   | Electro-optical characteristic: relative                           |                      |                           |
|          | transmission curve of the liquid                                   |                      |                           |
| Fig 27.  | Waveforms for the 1:18 multiplex drive mode.                       |                      |                           |
| 9 2      | 5 bias levels, character mode, frame inversion                     |                      |                           |
|          | mode                                                               |                      |                           |
| Fia 28   | Waveforms for the 1:9 multiplex drive mode,                        |                      |                           |
| . 19 20. |                                                                    |                      |                           |
| PCA2117  | All information provided in this doc                               | cument is subject to | legal disclaimers.        |

|          | 5 bias levels, character mode, R8 to R15                |
|----------|---------------------------------------------------------|
|          | and R17 open, frame inversion mode                      |
| Fig 29.  | Waveforms for the 1:2 multiplex drive mode,             |
| i ig 23. | 4 bias levels, icon mode, frame inversion mode. 49      |
| Fig 30.  | Dataflow from CGROM, CGRAM and ICON-RAM                 |
| i ig 50. |                                                         |
|          | to the display                                          |
| Fig 31.  |                                                         |
| Fig 32.  | Logic diagram of the CRC8 generator                     |
| Fig 33.  | Checksum generation                                     |
| Fig 34.  | Character set 'R' in CGROM53                            |
| Fig 35.  | Character set 'S' in CGROM                              |
| Fig 36.  | Configuration of CGROM and CGRAM with RR[1:0]           |
| Fig 37.  | User-defined euro currency sign                         |
| Fig 38.  | Icon to row/column mapping                              |
| Fig 39.  | DDRAM to display mapping: no shift                      |
| Fig 40.  | DDRAM to display mapping: right shift 61                |
| Fig 41.  | DDRAM to display mapping: left shift 61                 |
| Fig 42.  | Cursor and blink display examples 63                    |
| Fig 43.  | Display example with icons                              |
| Fig 43.  | Control byte format                                     |
|          | SDAOUT and SDAIN configuration                          |
| Fig 45.  | <b>.</b>                                                |
| Fig 46.  | Bit transfer                                            |
| Fig 47.  |                                                         |
| Fig 48.  | System configuration                                    |
| Fig 49.  | Acknowledgement on the I <sup>2</sup> C-bus             |
| Fig 50.  | SPI data transfer overview                              |
| Fig 51.  | Device protection diagram                               |
| Fig 52.  | Typical I <sub>DD1</sub> with respect to temperature 82 |
| Fig 53.  | Typical $I_{DD2}$ with respect to temperature 82        |
| Fig 54.  | Typical $I_{DD(LCD)}$ with respect to temperature 83    |
| Fig 55.  | Typical $V_{LCD}$ variation with respect to             |
|          | temperature                                             |
| Fig 56.  | Typical frame frequency variation with respect          |
|          | to temperature                                          |
| Fig 57.  | Measurement temperature variation with respect          |
|          | to temperature                                          |
| Fig 58.  | Driver timing waveforms                                 |
| Fig 59.  | I <sup>2</sup> C-bus timing diagram 86                  |
| Fig 60.  | SPI-bus timing88                                        |
| Fig 61.  | Bare die outline of PCA2117DUGx 89                      |
| Fig 62.  | Alignment marks 93                                      |
| Fig 63.  | Tray details of PCA2117DUGx95                           |
| Fig 64.  | Die alignment in the tray                               |

## 27. Contents

| 1        | General description 1                   |
|----------|-----------------------------------------|
| 2        | Features and benefits 1                 |
| 3        | Applications 2                          |
| 4        | Ordering information 3                  |
| 4.1      | Ordering options 3                      |
| 5        | Marking 3                               |
| 6        | Block diagram 4                         |
| 7        | Pinning information 5                   |
| 7.1      | Pinning                                 |
| 7.2      | Pin description 6                       |
| 8        | Functional description 8                |
| 8.1      | Commands of PCA2117 8                   |
| 8.1.1    | General control commands                |
| 8.1.1.1  | Command: Register_update                |
| 8.1.1.2  | Command: Initialize 9                   |
| 8.1.1.3  | Command: Clear_reset_flag 10            |
| 8.1.1.4  | Command: OTP_refresh 10                 |
| 8.1.1.5  | Command: Clock_out_ctrl 10              |
| 8.1.1.6  | Command: Read_reg_select 11             |
| 8.1.1.7  | Command: Read_status_reg 11             |
| 8.1.1.8  | Command: RAM_ROM_config                 |
| 8.1.1.9  | Command: Sel_mem_bank 14                |
| 8.1.1.10 | Command: Set_mem_addr 14                |
| 8.1.1.11 | Command: Read_data                      |
| 8.1.1.12 | Command: Write_data 15                  |
| 8.1.2    | Display control commands 16             |
| 8.1.2.1  | Command: Clear_display 16               |
| 8.1.2.2  | Command: Return_home 16                 |
| 8.1.2.3  | Command: Entry_mode_set                 |
| 8.1.2.4  | Command: Function_set                   |
| 8.1.2.5  | Command: Inversion_mode                 |
| 8.1.2.6  | Command: Frame_frequency                |
| 8.1.2.7  | Command: Display_control 20             |
| 8.1.2.8  | Command: Cursor_display_shift 21        |
| 8.1.2.9  | Command: Screen_config 22               |
| 8.1.2.10 | Command: Display_config 22              |
| 8.1.2.11 | Command: Icon_config 23                 |
| 8.1.3    | Charge pump and LCD bias control        |
|          | commands 24                             |
| 8.1.3.1  | Command: Charge_pump_ctrl 24            |
| 8.1.3.2  | Command: Set_VLCD_A and Set_VLCD_B . 25 |
| 8.1.4    | Temperature compensation control        |
|          | commands 25                             |
| 8.1.4.1  | Command: Temperature_ctrl 25            |
| 8.1.4.2  | Command: TC_slope 26                    |
| 8.2      | Start-up and shut-down 27               |

| 0.0.4   |                                                 | 07 |
|---------|-------------------------------------------------|----|
| 8.2.1   |                                                 | 27 |
| 8.2.2   | Reset pin function                              | 29 |
| 8.2.3   | Power-down pin function                         | 29 |
| 8.2.4   | Recommended start-up sequences                  | 29 |
| 8.2.5   | Recommended power-down sequences                | 32 |
| 8.3     | Possible display configurations                 | 35 |
| 8.4     |                                                 | 37 |
| 8.4.1   | V <sub>LCD</sub> pins                           | 37 |
| 8.4.2   | External V <sub>LCD</sub> supply                | 37 |
| 8.4.3   | Internal V <sub>LCD</sub> generation            | 37 |
| 8.4.3.1 | V <sub>LCD</sub> programming                    | 37 |
| 8.4.4   | V <sub>LCD</sub> drive capability               | 39 |
| 8.4.5   | Temperature measurement and temperature         |    |
|         | compensation of V <sub>LCD</sub>                | 41 |
| 8.4.5.1 | Temperature readout                             | 41 |
| 8.4.5.2 | Temperature adjustment of the V <sub>LCD</sub>  | 42 |
| 8.4.5.3 | Example calculation of V <sub>offset(LCD)</sub> | 44 |
| 8.4.6   | LCD bias voltage generator                      | 44 |
| 8.4.6.1 | Electro-optical performance                     | 45 |
| 8.4.7   | LCD drive mode waveforms.                       | 46 |
| 8.5     | Display data RAM and ROM                        | 49 |
| 8.5.1   | RAM/ROM access                                  | 51 |
| 8.5.2   | Checksum                                        | 51 |
| 8.5.3   | CGROM                                           | 52 |
| 8.5.3.1 | CGROM addressing.                               | 55 |
| 8.5.4   | CGRAM                                           | 55 |
| 8.5.4.1 | CGRAM addressing                                | 57 |
| 8.5.4.2 | User-defined characters and symbols             | 57 |
| 8.5.5   | ICON-RAM                                        | 59 |
| 8.5.6   | DDRAM                                           | 60 |
| 8.5.7   | Cursor control circuit                          | 63 |
| 9       | Bus interfaces                                  | 64 |
| 9.1     | Control byte and register selection             | 64 |
| 9.2     | I <sup>2</sup> C interface                      | 64 |
| 9.2.1   | Bit transfer                                    | 65 |
| 9.2.2   | START and STOP conditions                       | 65 |
| 9.2.3   | System configuration                            | 66 |
| 9.2.4   | Acknowledge                                     | 66 |
| 9.2.5   | I <sup>2</sup> C-bus controller                 | 67 |
| 9.2.6   | Input filters                                   | 67 |
| 9.2.7   | I <sup>2</sup> C-bus slave address              | 67 |
| 9.2.8   | I <sup>2</sup> C-bus protocol                   | 68 |
| 9.3     | SPI interface                                   | 71 |
| 9.3.1   | SPI-bus data transfer                           | 72 |
| 10      | Internal circuitry                              | 76 |
| 11      | Safety notes.                                   | 76 |
| 12      | Limiting values                                 | 78 |
|         | -                                               |    |

#### continued >>

106 of 107

#### Automotive LCD driver for character displays

| 13   | Static characteristics 79                   |
|------|---------------------------------------------|
| 14   | Dynamic characteristics 85                  |
| 14.1 | General timing characteristics              |
| 14.2 | I <sup>2</sup> C-bus timing characteristics |
| 14.3 | SPI-bus timing characteristics              |
| 15   | Test information 88                         |
| 15.1 | Quality information                         |
| 16   | Bare die outline 89                         |
| 17   | Handling information94                      |
| 18   | Packing information                         |
| 18.1 | Packing information on the tray 95          |
| 19   | Appendix 97                                 |
| 19.1 | LCD character driver selection              |
| 20   | Abbreviations 99                            |
| 21   | References                                  |
| 22   | Revision history 101                        |
| 23   | Legal information 102                       |
| 23.1 | Data sheet status 102                       |
| 23.2 | Definitions 102                             |
| 23.3 | Disclaimers                                 |
| 23.4 | Trademarks 103                              |
| 24   | Contact information 103                     |
| 25   | Tables                                      |
| 26   | Figures 105                                 |
| 27   | Contents 106                                |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2015.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 8 April 2015 Document identifier: PCA2117