



# Universal High Side Active ORing Controller IC

# Description

The PI2007 *Cool-ORing*<sup>®</sup> solution is a universal high-speed Active ORing controller IC designed for use with N-channel MOSFETs in redundant power system architectures. The PI2007 *Cool-ORing* controller enables an extremely low power loss solution with fast dynamic response to fault conditions, critical for high availability systems. The PI2007 controls single or parallel MOSFETs to address Active ORing applications protecting against power source failures. The PI2007 has an internal charge pump enabling an ideal solution in 12V or 36-75V bus high-side Active ORing applications.

The gate drive output turns the MOSFET on in normal steady state operation, while achieving highspeed turn-off during input power source fault conditions, that causes reverse current flow. The controller auto-resets once the fault clears. The MOSFET drain-to-source voltage is monitored to detect reverse current flow. The Pl2007 has an internal charge pump to drive the gate of a high side N-Channel MOSFET above the VC input. There is an internal shunt regulator at the VC input for high voltage applications.

# **Typical Applications:**



Figure 1: PI2007 High Side Active ORing for 12V Bus applications

# Features

- Fast dynamic response to power source failure, with 80ns reverse current turn off delay time.
- 4A gate discharge current
- Forward Over Current Fault indication
- Accurate MOSFET drain-to-source voltage sensing
- Internal charge pump
- FET check at initial power-up
- 100V for 100ms, operation in high side application
- VC under voltage fault detection

# **Applications**

- N+1 Redundant Power Systems
- Servers & High End Computing
- Telecom Systems
- High-side Active ORing
- High current Active ORing

# **Package Information**

The PI2007 is offered in the following packages:

10 Lead 3mm x 3mm DFN package



Figure 2: PI2007 referenced to Vin in high voltage high side Active ORing applications

| Picor Corporation • picorpower.com | PI2007  | Rev 1.3 | Page 1 of 19 |
|------------------------------------|---------|---------|--------------|
|                                    | 1 12001 |         | ruge i oi io |



# **Pin Description**

| Pin Name | Pin<br>Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PGND     | 1             | Gate Turn Off Switch Return: This pin is the high current return path for the gate driver during turn off. Connect this pin to the low side of the VC coupling capacitor and SGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| GATE     | 2             | <b>Gate Drive Output:</b> This pin drives the gate of the external N-channel MOSFET. Under normal operating conditions and when $V_{SP-SN} > 6mV$ , the GATE pin pulls high to approximately 2*VC with respect to the SGND pin. The controller turns the gate off during a reverse current fault that is below the reverse voltage threshold (-6mV) and when VC is in Under Voltage (7.15V).                                                                                                                                                                                                                                                                                               |  |
| vc       | 3             | <b>Controller Input Supply:</b> This pin is the supply pin for the control circuitry and gate driver. Connect a $1\mu$ F capacitor between the VC pin and the SGND pin. Voltage on this pin is regulated to 11.7V with respect to SGND by an internal shunt regulator. For high voltage supply applications connect a shunt resistor between the SGND and PGND pins and the supply return, as shown in Figure 2.                                                                                                                                                                                                                                                                           |  |
| SGND     | 4             | <b>VC Return:</b> This pin is the return (ground) for the control circuitry. Connect this pin to the low side of VC decoupling capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| VR       | 5             | <b>Controller Input Supply With Limiting Resistor:</b> This pin is connected internally to VC through a $420\Omega$ resistor needed for Bus voltages greater than 10V and less than 14V. Leave this pin open if unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| SP       | 6             | <b>Positive Sense Input:</b> Connect SP pin to the Source pin of the external N-channel MOSFETs. The polarity of the voltage difference between SP and SN provides an indication of current flow direction through the MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| NC       | 7, 10         | Not Connected: Leave pins floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| SN       | 8             | <b>Negative Sense Input:</b> Connect SN to the Drain pin of the external N-channel MOSFET.<br>The polarity of the voltage difference between SP and SN provides an indication of<br>current flow direction through the MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| FT       | 9             | <b>Fault Status Output:</b> This open collector pin pulls low to indicate one of the several potential fault conditions may exist. The $\overline{FT}$ pin will pull low after a reverse or forward fault has been detected with a defined delay time (8µs). In addition, the $\overline{FT}$ pin will pull low when the controller input voltage is below the VC under-voltage threshold V <sub>VC-SGND</sub> < 7V. When V <sub>VC-SGND</sub> > 7.15V and 6mV < V <sub>SP-SN</sub> < 275mV this pin clears (High). In high voltage applications this output must be translated with reference to the system return with external circuitry, see Figure 19. Leave this pin open if unused. |  |

# **Package Pin-Outs**



**10 Lead DFN (3mm x 3mm)** Top view



# **Absolute Maximum Ratings**

Note: All voltage nodes are referenced to SGND

| _                                       |                        |
|-----------------------------------------|------------------------|
| VR                                      | -0.3V to 17.3V / 40mA  |
| SP, $\overline{FT}$                     | -0.3V to 17.3V / 10mA  |
| GATE                                    | -0.3V to 24V / 5A peak |
| PGND                                    | -0.3V to 3V / 5A peak  |
| SGND, VC                                | 40mA                   |
| SN (Continuous, T <sub>A</sub> ≤ 85°C)  | -0.3V to 80V / 10mA    |
| SN (100ms Pulse, T <sub>A</sub> ≤ 85°C) | 100V / 10mA            |
| Storage Temperature                     | -65°C to 150°C         |
| Operating Junction Temperature          | -40°C to 140°C         |
| Soldering Temperature for 20 seconds    | 260°C                  |
| ESD Rating                              | 2kV HBM                |
|                                         |                        |

# **Electrical Specifications**

Unless otherwise specified: -40°C <  $T_J$  < 125°C, VC =10.5V, VR open,  $C_{Vc}$  = 1uF,  $C_{GATE\_PGND}$  = 1nF, SGND=PGND=0V

| Parameter                                           | Symbol               | Min      | Тур       | Max       | Units            | Conditions                     |
|-----------------------------------------------------|----------------------|----------|-----------|-----------|------------------|--------------------------------|
| VC Supply                                           |                      |          |           |           |                  |                                |
| Operating Supply Range <sup>(3)</sup>               | $V_{\text{VC-SGND}}$ | 8.5      |           | 10.5      | V                | No VC limiting Resistor        |
| Quiescent Current                                   | I <sub>VC</sub>      |          | 1.5       | 2.0       | mA               | VC = 10.5V                     |
| VC Clamp Voltage                                    | V <sub>VC-CLM</sub>  | 11       | 11.7      | 12.5      | V                | I <sub>VC</sub> =3mA           |
| VC Clamp Shunt Resistance                           | R <sub>VC</sub>      |          |           | 10        | Ω                | Delta I <sub>VC</sub> =10mA    |
| VC Under-Voltage Rising Threshold                   | V <sub>VCUVR</sub>   | 6.1      | 7.15      | 8.0       | V                |                                |
| VC Under-Voltage Falling Threshold                  | V <sub>VCUVF</sub>   | 6        | 7.00      | 7.9       | V                |                                |
| VC Under-Voltage Hysteresis                         | V <sub>VCUV-HS</sub> | 100      | 150       | 200       | mV               |                                |
| VR Supply (VR pin connected to Vin<br>applications  | n, VC pin to         | o bypass | s capacit | or Figure | <b>9 1)</b> Reco | mmended for 12V Bus            |
| Operating Supply Range                              | V <sub>VR-SGND</sub> | 10       |           | 14        | V                | Biased from VR pin             |
| Quiescent Current                                   | I <sub>VR</sub>      | 3.0      | 5.5       | 10        | mA               | VR = 14V                       |
| Bias Resistor                                       | R <sub>Bias</sub>    | 300      | 420       | 550       | Ω                |                                |
| DIFFERENTIAL AMPLIFIER AND CO                       | MPARATO              | ORS      |           |           |                  |                                |
| Common Mode Input Voltage                           | V <sub>CM</sub>      | -3       |           | 3         | V                | SP to VC, SN to VC             |
| Differential Operating Input Voltage <sup>(1)</sup> | V <sub>SP-SN</sub>   | -80      |           | 400       | mV               | SP-SN                          |
| SP Input Bias Current                               | I <sub>SP</sub>      | 35       | 55        | 75        | μA               | SP=SN=VC                       |
| SN Input Bias Current                               | I <sub>SN</sub>      | 35       | 55        | 75        | μA               | SP=SN=VC                       |
| SN Leakage Current                                  | I <sub>SN_Lg</sub>   |          | 7         | 9         | mA               | V <sub>SN</sub> = 80V,SP=VC=0V |

Picor Corporation • picorpower.com



# **Electrical Specifications (**Continued**)**

Unless otherwise specified: -40°C <  $T_{\rm J}$  < 125°C, VC =10.5V, VR open,  $C_{\rm Vc}$  = 1uF,  $C_{GATE\_PGND}$  = 1nF, SGND=PGND=0V

| Parameter                                           | Symbol              | Min      | Тур      | Max       | Units    | Conditions                                                        |  |
|-----------------------------------------------------|---------------------|----------|----------|-----------|----------|-------------------------------------------------------------------|--|
| DIFFERENTIAL AMPLIFIER AND COMPARATORS (Continued)  |                     |          |          |           |          |                                                                   |  |
| Gate Enable Threshold                               | V <sub>RVS-EN</sub> | +1       | +6       | +11       | mV       | V <sub>SN</sub> = 10.5V @ 25°C                                    |  |
| Reverse Comparator Threshold                        | V <sub>RVS-TH</sub> | -11      | -6       | -2        | mV       | V <sub>SN</sub> = 10.5V @ 25°C                                    |  |
| Reverse Comparator Hysteresis                       | V <sub>RVS-HY</sub> | 10       | 12       | 14        | mV       | V <sub>SN</sub> = 10.5V @ 25°C                                    |  |
| Reverse Fault to Gate Turn-off<br>Response Time     | t <sub>RVS</sub>    |          | 80       | 150       | ns       | $V_{SP-SN}$ = +50mV to -50mV<br>step to 90% of V <sub>G</sub> max |  |
| Forward Comparator Threshold                        | $V_{FWD-TH}$        | 250      | 275      | 300       | mV       | V <sub>SN</sub> = 10.5V @ 25°C                                    |  |
| Forward Comparator Hysteresis                       | $V_{\text{FWD-HY}}$ | 15       | 25       | 35        | mV       | V <sub>SN</sub> = 10.5V @ 25°C                                    |  |
| GATE DRIVER                                         |                     |          |          |           |          |                                                                   |  |
| Gate Source Current                                 | I <sub>G-SC</sub>   |          | -20      | -15       | μA       | $V_G = V_{G-Hi} - 1V$ , $I_{VC} = 3mA$                            |  |
| Pull Down Peak Current to PGND <sup>(1)</sup>       | I <sub>G-PGND</sub> | 1.5      | 4.0      |           | А        |                                                                   |  |
| Pull-down Gate Resistance to<br>PGND <sup>(1)</sup> | R <sub>G-PGND</sub> |          | 0.3      |           | Ω        | V <sub>G-PGND</sub> = 1.5V @ 25°C                                 |  |
| AC Gate Pull-down Voltage to PGND <sup>(1)</sup>    | $V_{G-PGND}$        |          |          | 0.2       | V        |                                                                   |  |
| DC Gate Pull-down Voltage                           | $V_{G-SGND}$        |          | 0.8      | 1.2       | V        | I <sub>G</sub> =100mA, in reverse fault                           |  |
| Gate Drive Voltage to VC                            |                     | 7.0      | 8.0      | 11        | V        | $I_G = -20\mu A$ , $I_{VC} = 3mA$                                 |  |
| Gale Drive vollage to vC                            | V <sub>G-Hi</sub>   | 8.0      | 9.0      | 11        | V        | $I_G = -2\mu A$ , $I_{VC} = 3mA$                                  |  |
| Gate Fall Time                                      | t <sub>G-F</sub>    |          | 10       | 25        | ns       | 90% to 10% of $V_G$ max.                                          |  |
| Gate Voltage                                        | M                   |          | 0.7      | 1         | V        | I <sub>G</sub> =10µA, SP= SN=open<br><b>VC = 4.5V</b>             |  |
| Gale vollage                                        | V <sub>G-UVLO</sub> |          | 0.7      | 1         | V        | I <sub>G</sub> =10µA, SP=0V; <b>VC=0V</b><br>5.5V ≤ SN ≤ 80V      |  |
| GATE DRIVER (VR pin connected to                    | o Vin, VC p         | in to by | bass cap | acitor Fi | igure 1) |                                                                   |  |
| Gate Drive Voltage to VR                            | V <sub>G-Hi</sub>   | 4.5      | 7.0      | 9.5       | V        | $I_G = -20 \mu A$ , $10V \le VR \le 14V$                          |  |
| Gale Drive vollage to VR                            | V G-Hi              | 5.0      | 8.0      | 9.5       | V        | I <sub>G</sub> =-2µA, 10V≤ VR ≤ 14V                               |  |
| Fault Status: $\overline{FT}$                       |                     |          |          |           |          |                                                                   |  |
| Fault Output Low Voltage                            | $V_{\overline{FT}}$ |          | 0.2      | 0.5       | V        | I <sub>FT</sub> =1.5mA, VC > 4.5V                                 |  |
| Fault Output High Source Current                    | I <sub>FT</sub>     | -1       |          |           | μA       | $V_{FT}$ =14V, $V_{SP-SN}$ > +6mV                                 |  |
| Fault Delay time                                    | T <sub>FT-DLY</sub> | 4        | 8        | 16        | μs       | $V_{SP-SN} = \pm 50 mV$ step to<br>90% of $V_{GST}$ max           |  |

**Note 1**: These parameters are not production tested but are guaranteed by design, characterization, and correlation with statistical process control.

Note 2: Current sourced by a pin is reported with a negative sign.

**Note 3:** Refer to the *VC Bias* section in the *Application Information* for details on the VC requirement to meet the MOSFET V<sub>GS</sub> requirement.



# Functional Description:

The PI2007 *Cool-ORing* controller IC is designed to drive single or parallel N-channel MOSFETs in high side Active ORing applications. The PI2007 used with an external MOSFET can function as an ideal ORing diode in the high side of a redundant power system, significantly reducing power dissipation and eliminating the need for heatsinking.

An N-channel MOSFET in the conduction path offers extremely low on-resistance resulting in a dramatic reduction of power dissipation versus the performance of a diode used in conventional ORing applications due to its high forward voltage drop. This can allow for the elimination of complex heat sinking and other thermal management requirements.

Due to the inherent characteristics of the MOSFET, current will flow in the forward and reverse directions while the gate remains above the gate threshold voltage. Ideal ORing applications should not allow reverse current flow, so the controller has to be capable of very fast and accurate detection of reverse current caused by input power source failures, and very fast turn off of the gate of the MOSFET. Once the gate voltage falls below the gate threshold, the MOSFET is off and the body diode will be reverse biased preventing reverse current flow and subsequent excessive voltage droop on the redundant bus.

#### Differential Amplifier:

The PI2007 integrates a high-speed low offset voltage differential amplifier to sense the difference between the Sense Positive (SP) pin voltage and Sense Negative (SN) pin voltage with high accuracy. The amplifier output is connected to the Reverse and Forward comparators.

#### **Reverse Current Comparator: RVS**

The reverse current comparator provides the critical function in the controller, detecting negative voltage caused by reverse current. When the SN pin is 6mV higher than the SP pin, the reverse comparator will force the gate discharge circuit to turn off the MOSFETs in typically 80ns.

The reverse comparator will hold the gate low until the SP pin is 6mV higher than the SN pin. The reverse comparator hysteresis is shown in Figure 3.





There is a bias current path from SN to SP during the reverse fault condition. The bias current is proportional to the voltage between SN and SP. The maximum SN pin bias current is 9mA when  $V_{SN}$ =80V and  $V_{SP}$ =0V and assumes that the MOSFET is in the off condition. Refer to Figure 15 in the Application Information section for more details.

#### Forward Voltage Comparator: FWD

The FWD comparator detects when a forward voltage condition exists and SP is above 275mV (typical) positive with respect to SN. When SP-SN is more than 275mV, the FWD comparator will assert the Gate Status low to report a fault condition.

#### VC and Internal Voltage Regulator:

The PI2007 has a separate input VC that provides power to the control circuitry, charge pump and gate driver. An internal regulator clamps the VC voltage ( $V_{VC-SGND}$ ) to 11.7V.

The internal regulator circuit has a comparator to monitor the VC voltage and pulls the GATE pin low when the VC is lower than the VC Under-Voltage Threshold.

In 12V Bus applications (10V to 14V) the VR input pin can be connected to the input voltage eliminating the need for an external limiter. An internal  $420\Omega$  resistor is connected between the VR pin and the internal regulator VC pin.

#### Charge Pump:

The PI2007 has an integrated charge pump that approximately doubles the VC voltage with reference to the SGND pin, to drive the N-Channel MOSFET gate to a voltage higher than the input voltage at 15µA minimum source current.

#### Gate Driver:

The gate driver (GATE) output is configured to drive an external N-channel MOSFET. In the high state, the gate driver applies a 20µA typical current source to the MOSFET gate from the integrated charge pump. The Charge Pump voltage is limited to  $2^*(V_{VC} - V_{SGND} - 1V)$ .

When a reverse current fault is initiated, the gate driver pulls the GATE pin low to the PGND pin and discharges the MOSFET gate with 4A typical peak capability.

#### Fault Indication: $\overline{FT}$

The  $\overline{FT}$  pin is an open collector NPN that will be pulled low when the Gate pin is low. The  $\overline{FT}$  pin is also pulled low when V<sub>VC-SGND</sub> is below UVLO or during the following fault conditions as indicated in the table below:



|   |          | Condition                                | Indication of possible faults              |
|---|----------|------------------------------------------|--------------------------------------------|
| 1 | Reverse: | V <sub>SP</sub> - V <sub>SN</sub> ≤ -6mV | Input supply shorted                       |
| 2 | Forward: | $V_{SP}$ - $V_{SN} \ge +275 mV$          | Open FET, Gate short or open, High current |
| 3 | Forward  | V <sub>SP</sub> - V <sub>SN</sub> ≤ +6mV | Shorted FET on power-up                    |



Figure 4: PI2007 Controller Internal Block Diagram



Figure 5: PI2007 State Diagram for gate drive.





Figure 6: Timing diagram for two PI2007 controllers in a high side Active ORing application



# **Typical Characteristics:**



Figure 7: Controller bias current vs. temperature



Figure 8: Reverse Fault to Gate Turn-off Response Time vs. temperature.



Figure 9: Gate drive voltage to VC vs. temperature.



Figure 10: VC UVLO threshold vs. temperature



Figure 11: Reverse comparator threshold vs. temperature.



Figure 12: Gate source current vs. temperature





**Figure 13:** PI2007 performance in response to a fault (input short), configured for a +48V application as shown in Figure 17.

## **Application Information:**

The PI2007 is designed to replace ORing diodes in redundant power hiah current architectures. Replacing a traditional diode with a PI2007 controller IC and a low on-state resistance N-channel MOSFET will result in significant power dissipation reduction as well as board space reduction, efficiency improvement and additional protection features. This section describes in detail the procedure to follow when designing with the PI2007 Active ORing controller and N-Channel MOSFETs. Two different Active ORing design examples are presented.

#### VC Bias:

The PI2007 has a separate input (VC) that provides power to the control circuitry, the charge pump and the gate driver. An internal regulator clamps the VC voltage ( $V_{VC-SGND}$ ) to 11.7V. A bypass ceramic capacitor ( $C_{VC} = 1\mu$ F) has to be connected between VC and SGND to hold  $V_{VC-SGND}$  steady. Also, the Gate turn off return (PGND) should be connected to SGND

at the  $C_{VC}$  termination to keep SGND noise free when the Gate is turned off in response to a fault.

In 12V system applications, where the input voltage (Vin) is between 10V and 14V, connect the VR pin to Vin and connect SGND and PGND to the Vin return. A 420 $\Omega$  internal resistor is connected between the VR pin and the VC pin.

In high voltage applications, above 14V, a bias resistor ( $R_{PG}$ ) and low current low forward voltage drop Schottky diode are required. Connect one terminal of  $R_{PG}$  to the SGND and PGND and the other terminal to ground (Vin return). The Schottky diode anode will be connected to the SGND pin and its cathode connected at the VC pin. See typical application drawings on page 1.

#### Recommended Schottky:

**PMEG3005AEA:** from NXP or equivalent

#### R<sub>PG</sub> selection for input voltage greater than 14V:

|                                    |        | <u> </u> |              |
|------------------------------------|--------|----------|--------------|
| Picor Corporation • picorpower.com | PI2007 | Rev 1.3  | Page 9 of 19 |
|                                    |        |          |              |



Select the resistor ( $R_{PG}$ ) value at the minimum input voltage to avoid a voltage drop that may reduce  $V_{VC-SGND}$  lower than VC under voltage lockout.

Select the value of R<sub>PG</sub> using the following equations:

$$R_{PG} = \frac{V_{VC-\min} - V_{VC-CLMMax}}{I_{VC-Max} + 0.1mA}$$

R<sub>PG</sub> maximum power dissipation:

$$PdR_{PG} = \frac{\left(V_{VC-\max} - V_{VC-CLMMin}\right)^2}{R_{PG}}$$

Where:

- *V*<sub>*VC*-min</sub>: VC pin minimum applied voltage with respect to Vin return
- *V*<sub>*VC*-max</sub>: VC pin maximum applied voltage with respect to Vin return
- *V<sub>VC-CLMMax</sub>*: Controller maximum clamp voltage, 12.5V
- V<sub>VC-CLMMin</sub>: Controller minimum clamp voltage, 11.0V
- *I*<sub>VC\_Max</sub>: Controller maximum bias current, use 2.0mA plus 0.1mA for margin

**Example:** 40V <V<sub>VC</sub> <50V

$$R_{PG} = \frac{V_{VC \min} - V_{VC-CLMMax}}{I_{VC Max} + 0.1mA} = \frac{40V - 12.5V}{2.1mA} = 13.1k\Omega$$

$$PdR_{PG} = \frac{(V_{VC-max} - V_{VC-CLMMin})^2}{R_{PG}} = \frac{(50V - 11V)^2}{13.1k\Omega} = 116mW$$

# Alternative Bias Circuit with Device Enable: Constant current circuit

In a wide operating input voltage range the size of  $R_{PG}$  may be become large to support power dissipation. A simple constant current circuit can be used instead of  $R_{PG}$  to reduce power dissipation and can be used as a device enable.

As shown in Figure 14, the constant current circuit consists of an NPN transistor (Q2), Zener diode  $D_Z$ , current limit resistor ( $R_{LIMIT}$ ) and Zener bias resistor ( $R_Z$ ).  $R_{LIMIT}$  and  $R_Z$  can be very low power resistors and Q2 is a signal transistor where its Collector-Emitter Voltage ( $V_{CEO}$ ) is equal or greater than the input operating voltage and supports 2.5mA at the operating input voltage.



Figure 14: Constant current bias circuit

Pulling the Q2 base (EN) to the system return (RTN) will turn off the transistor and the controller returns (SGND pin and PGND pin) will float and eventually the MOSFET will be turned off. An open collector device can be used to enable and disable the PI2007.

The constant current circuit should guarantee current greater than the Pl2007 maximum Quiescent current ( $I_{VC}$ ), 2.0mA.

R<sub>LIMIT</sub> can be calculated from the following equation:

$$R_{LIMIT} = \frac{V_{Z_{-}MIN} - V_{BE}(on)}{I_{VC_{-}MAX}}$$

Where:

 $V_{Z MIN}$ : Minimum Zener diode voltage

- $V_{\scriptscriptstyle BE}(on)$ : Q2 Base-Emitter On maximum voltage, for default use  $V_{\scriptscriptstyle BE}(on)$  =0.7V
- $I_{VC_MAX}$ : PI2007 Quiescent Current, maximum I<sub>VC</sub>=2.0mA

Zener Diode Selection:

Select a Zener diode with a low reverse current requirement to minimize  $R_z$ . Zener diodes with higher break down voltage will have lower reverse current and reduce Q2 collector current variation. Zener diodes with a breakdown voltage of 6V and higher will require low bias current and accurate voltage breakdown.

 $R_z$  maximum value can be calculated with the following equation:

Note that the surface mount resistors have limited operating voltage capability. Be sure to pick a resistor package that can meet the maximum operating voltage (Vin).



$$R_Z = \frac{V_{in\_MIN} - V_{Z\_MAX}}{I_Z + I_{B\_MAX}}$$

Where:

 $V_{in MIN}$ : Min input voltage

 $V_{Z MAX}$ : Zener diode maximum breakdown voltage

 $I_z$ : Zener diode required reverse current

 $I_{B_{-MAX}}$ : Q2 required maximum base current which calculated from the following equation:

$$I_{B_{MAX}} = \frac{I_{C_{MAX}}}{h_{FE_{MIN}}}$$

 $I_{C MAX}$ : Q2 maximum expected collector current.

 $h_{FE MIN}$ :Q2 minimum gain.

#### Fault Indication:

 $\overline{FT}$  is an open collector output and its return is referenced to SGND. When SGND is referenced to system ground,  $\overline{FT}$  should be pulled up to the logic voltage via a resistor (10K $\Omega$ ). When the SGND pin is floating on a bias resistor (R<sub>PG</sub>) or in a constant current circuit, a level shift circuit can be added to make the  $\overline{FT}$  pin output referenced to the system ground. See Figure 19. Leave  $\overline{FT}$  unconnected if not used.

Note that in case of an input fault condition, where the input voltage (Vin) and the VC pin are at ground and the SN pin is at a high voltage, a parasitic path between SN and VC will draw bias current (leakage current) from the output as a function of the voltage between SN and grounded VC ( $V_{SN-GND}$ ) based on the following equation:

$$I_{SN\_Lg} = \frac{V_{SN-GND} - 12V}{R_{PAR}}$$

Where:

 $I_{SN-Lg}$ : SN leakage current during input short

- $V_{SN-GND}$ : Voltage difference between SN pin (or load voltage) and ground.
- $R_{PAR}$ : Resistor in the parasitic path, 10KΩ typical and 8kΩ minimum



Figure 15: SN leakage current vs. SN voltage during input fault condition (input short)

#### **N-Channel MOSFET Selection:**

Several factors affect MOSFET selection including cost, on-state resistance ( $R_{DS(on)}$ ), DC current rating, short pulse current rating, avalanche rating, power dissipation, thermal conductivity, drain-to-source breakdown voltage (BVdss), gate-to-source voltage rating (Vgs), and gate threshold voltage (Vgs<sub>(TH)</sub>).

The first step is to select a suitable MOSFET based on the BVdss requirement for the application. The BVdss voltage rating should be higher than the applied Vin voltage plus expected transient voltages. Stray parasitic inductance in the circuit can also contribute to significant transient voltage conditions, particularly during MOSFET turn-off after a reverse current fault has been detected.

In Active ORing applications when one of the input power sources is shorted, a large reverse current is sourced from the circuit output through the MOSFET. Depending on the output impedance of the system, the reverse current may get very high in some conditions before the MOSFET is turned off. Make sure that the MOSFET pulse current capability can withstand the peak current. Such high current conditions will store energy even in a small parasitic element. Note that PI2007 has a very fast response time to a fault condition achieving 80ns typical and 150ns maximum. This fast response time will minimize the reverse peak current to keep stored energy and MOSFET avalanche energy very low to avoid damage (breakdown) to the MOSFET.

Peak current during input short is calculated as follows, assuming that the output has very low impedance and it is not a limiting factor:

$$I_{PEAK} = \frac{V_{S} * t_{RVS}}{L_{PARASITIC}}$$



Where:

- $I_{PEAK}$ : Peak current in the MOSFET right before it is turned off.
- $V_{s}$ : Input voltage or load voltage at MOSFET source before input short condition did occur.
- $t_{RVS}$ : Reverse fault to MOSFET turn-off time. This will include PI2007 delay and the MOSFET turn off time.

 $L_{PARASITIC}$ : Circuit parasitic inductance

And the MOSFET avalanche energy during an input short is calculated as follows:

$$E_{AS} = \frac{1}{2} * \frac{1.3 * V_{(BR)DSS}}{* 1.3 V_{(BR)DSS} - V_S} * L_{PARASITIC} * I_{PEAK}^{2}$$

Where:

 $E_{AS}$ : Avalanche energy

 $V_{(BR)DSS}$ : MOSFET breakdown voltage

MOSFET  $R_{DS(on)}$  and maximum steady state power dissipation are closely related. Generally the lower the MOSFET  $R_{DS(on)}$ , the higher the current capability and the lower the resultant power dissipation. This leads to reduced thermal management overhead, but will ultimately be higher cost compared to higher  $R_{DS(on)}$ parts. It is important to understand the primary design goal objectives for the application in order to effectively trade off the performance of one MOSFET versus another.

Power dissipation in active ORing circuits is derived from the total source current and the on-state resistance of the selected MOSFET.

MOSFET power dissipation:

$$Pd_{MOSFET} = Is^2 * R_{DS(on)}$$

Where :

*Is*: Source Current R<sub>DS(on)</sub>: MOSFET on-state resistance

#### Note:

In the calculation use  $R_{DS(on)}$  at maximum MOSFET temperature because  $R_{DS(on)}$  is temperature dependent. Refer to the normalized  $R_{DS(on)}$  curves in the MOSFET manufacturers datasheet. Some MOSFET  $R_{DS(on)}$  values may increase by 50% at 125°C compared to values at 25°C.

The Junction Temperature rise is a function of power dissipation and thermal resistance.

$$Trise_{MOSFET} = Rth_{JA} * Pd_{MOSFET} = Rth_{JA} * Is^{2} * R_{DS(on)},$$

Where:

*Rth*<sub>14</sub>: Junction-to-Ambient thermal resistance

#### R<sub>DS(on)</sub> and Pl2007 sensing:

The PI2007 senses the MOSFET source-to-drain voltage drop via the SP and SN pins to determine the status of the current through the MOSFET. When the MOSFET is fully enhanced, its source-to-drain voltage is equal to the MOSFET on-state resistance multiplied by the source current,  $VSD = R_{DS(on)}^*$ Is. The reverse current threshold is set for -6mV and when the differential voltage between the SP & SN pins is more negative than -6mV, i.e. SP-SN≤-6mV, the PI2007 detects a reverse current fault condition and pulls the MOSFET gate pin low, thus turning off the MOSFET and preventing further reverse current. The reverse current fault protection disconnects the power source fault condition from the redundant bus, and allows the system to keep running.

Picor Corporation • picorpower.com



#### Typical application Example 1:

#### **Requirement:**

Redundant Bus Voltage =  $12V (\pm 10\%, 10.8V to 13.2V)$ 

Load Current = 15A (assume through each redundant path)

Maximum Ambient Temperature = 75°C

#### Solution:

A single PI2007 with a suitable external MOSFET for each redundant 12V power source should be used, configured as shown in the circuit schematic in Figure 16.

Select a suitable N-Channel MOSFET: Most industry standard MOSFETs have a Vgs rating of +/-12V or higher. Select an N-Channel MOSFET with a low  $R_{DS(on)}$  which is capable of supporting the full load current with some margin, so a MOSFET capable of at least 18A in steady state is reasonable. An exemplary MOSFET having these characteristic is the FDS6162N7 from Fairchild.

From FDS6162N7 datasheet:

- N-Channel MOSFET
- V<sub>DS</sub>= 20V
- I<sub>D</sub> = 23A continuous drain current
- $I_D(Pulse) = 60A Pulsed drain current$
- VGS(MAX)= ± 12V
- R<sub>0JA</sub>= 40°C/W when mounted on a 1in<sup>2</sup> PCB pad of 2 oz copper
- $R_{DS(on)}=2.9m\Omega$  typical and  $3.5m\Omega$  maximum at  $I_D=23A$ ,  $V_{GS}\ge4.5V$ ,  $T_J=25^{\circ}C$

#### Reverse current threshold is:

$$Is.reverse = \frac{Vth.reverse}{Rds(on)} = \frac{-6mV}{2.9m\Omega} = -2.07A$$

#### Power dissipation:

 $R_{DS(on)}$  is  $3.5m\Omega$  maximum at  $25^{\circ}C$  & 4.5Vgs and will increase as the temperature increases. Add  $25^{\circ}C$  to maximum ambient temperature to compensate for the temperature rise due to power dissipation. At 100°C ( $75^{\circ}C + 25^{\circ}C$ )  $R_{DS(on)}$  will increase by 28%.

 $R_{DS(ap)} = 3.5m\Omega * 1.28 = 4.48m\Omega$  maximum at 100°C

$$Trise = Rth_{JA} * Is^2 * R_{DS(on)}$$

Maximum Junction temperature

$$T_{J \max} = T_A + Trise$$

$$T_{J_{\text{max}}} = 75^{\circ}C + \left(\frac{40^{\circ}C}{W} * (15A)^2 * 4.48m\Omega\right) = 115^{\circ}C$$

Recalculate based on increased Junction temperature, 115°C.

At 115°C R<sub>DS(on)</sub> will increase by 32%.

$$R_{DS(on)} = 3.5m\Omega * 1.32 = 4.62m\Omega$$

$$T_{J_{\text{max}}} = 75^{\circ}C + \left(\frac{40^{\circ}C}{W} * (15A)^2 * 4.62m\Omega\right) = 116.5^{\circ}C$$

**VC Bias:** Vin maximum input is 13.2V, this is higher than the 11V VC Clamp Voltage ( $V_{VC-SGND}$ ) minimum. Use the high side PI2007 internal resistor between VR pin and VC pin will fit for this application.

Since the MOSFET requires only 4.5V for full enhancement then the Pl2007 internal resistor between VR pin and VC pin will fit for this application. Connect VR to Vin at the source of the MOSFET and connect a  $1\mu$ F ceramic capacitor between VC pin and SGND pin.

#### Fault Indication:

Connect FT pin to the logic input and to the logic power supply via a 10K $\Omega$  resistor.



Figure 16: PI2007 in 12V bus high side Active ORing configuration



#### Typical application Example 2: Requirement:

+48V High Side Redundant Bus Voltage = +48V (+36V to +60V, 100V for 100ms transient) Load Current = 5A load (assume through each redundant path) Maximum Ambient Temperature = 60°C **Solution:** 

A single PI2007 with a suitable MOSFET for each redundant +48V power source should be used and configured as shown in Figure 17 or Figure 18. Figure 17 is configured with the VC biased from the return line through a bias resistor. Figure 18 is configured with the VC biased from the return line through the constant current circuit.

Select a suitable N-Channel MOSFET: Select the N-Channel MOSFET with voltage rating higher than the input voltage, Vin, plus any expected transient voltages, with a low  $R_{DS(on)}$  that is capable of supporting the full load current with margin. For instance, a 100V rated MOSFET with 10A current capability is suitable. An exemplary MOSFET having these characteristic is IRF7853PbF from International Rectifier.

 $\label{eq:spectral_system} \begin{array}{l} \hline From the IRF7853PbF datasheet: \\ \mbox{N-Channel MOSFET} \\ \mbox{V}_{DS} = 100V \\ \mbox{I}_{D} = 8.3A \\ \mbox{maximum continuous drain current at} \\ \mbox{25°C} \\ \mbox{I}_{D-PULSE} = 66A \\ \mbox{pulsed drain current} \\ \mbox{VGS(MAX)} = \pm 20V \\ \mbox{R}_{\theta JA} = 50^{\circ}\mbox{C/W on 1in}^2 \\ \mbox{copper, } t \leq 10 \\ \mbox{seconds} \\ \mbox{R}_{\theta JA} \\ \mbox{for continuous operation not provided} \\ \mbox{R}_{DS(on)} = 14.4m\Omega \\ \mbox{typical at } V_{GS} = 10V, \\ \mbox{T}_{J} = 25^{\circ}\mbox{C} \\ \mbox{R}_{DS(on)} = 18m\Omega \\ \mbox{maximum at } V_{GS} = 10V, \\ \mbox{T}_{J} = 25^{\circ}\mbox{C} \\ \end{tabular}$ 

#### Reverse current threshold is:

$$Is.reverse = \frac{Vth.reverse}{R_{DS(en)}} = \frac{-6mV}{18m\Omega} = -333mA$$

#### Power dissipation:

Rds(on) is 18m $\Omega$  maximum at 25°C & 10Vgs and will increase as the temperature increases. Add 20°C to maximum ambient temperature to compensate for the temperature rise due to power dissipation. At 80°C (60°C + 20°C) Rds(on) will increase by 40%.  $R_{DS(on)} = 18m\Omega * 1.40 = 25.2m\Omega$  maximum at 80°C

Maximum Junction temperature

$$T_{J_{\text{max}}} = 60^{\circ}C + \left(\frac{50^{\circ}C}{W} * (5.0A)^2 * 25.2m\Omega\right) = 91.5^{\circ}C$$

Recalculate maximum R<sub>DS(on)</sub> at 95°C. At 95°C Rds(on) will increase by 50%:  $R_{DS(on)} = 18m\Omega * 1.50 = 27m\Omega$  maximum at 95°C

Maximum Junction temperature after 10s

$$T_{J_{\text{max}}} = 60^{\circ}C + \left(\frac{50^{\circ}C}{W} * (5.0A)^2 * 27m\Omega\right) = 93.75^{\circ}C$$

For continuous operation refer the MOSFET datasheet for  $R_{\theta JA}$  under continuous operation and plug it in place of 50°C/W.

**VC Bias:** Since the bus voltage is higher than 14V, connect VC pin to the high side of the input voltage and connect a bias resistor ( $R_{PG}$ ) or a constant current circuit between PI2007 SGND pin and ground (Vin return), as shown in Figure 17 and Figure 18. Place a low forward voltage drop Schottky diode and a 1µF ceramic capacitor between SGND pin and VC pin. Also connect PGND pin to SGND at the coupling capacitor terminal.

**Recommended Schottky: PMEG3005AEA** from NXP or equivalent

#### **R<sub>PG</sub> selection:**

$$R_{PG} = \frac{V_{VC-\min} - V_{VC-CLMMax}}{I_{VC_Max} + 0.1mA} = \frac{36V - 12.5V}{2.0mA + 0.1mA} = 11.19k\Omega$$

Select R<sub>PG</sub>=11kΩ 1%

R<sub>PG</sub> maximum power dissipation:

$$PdR_{PG} = \frac{(V_{VC-max} - V_{VC-CLMMin})^2}{R_{PG}} = \frac{(60V - 11V)^2}{11k\Omega} = 218mW$$

Use ¼ W Resistor in 1206 package



Figure 17: PI2007 in high side +48V application, VC is biased through a bias resistor



#### VC bias through Constant current circuit

Select an NPN transistor with  $V_{CEO}$  equal or higher than the input voltage (Vin) plus any expected transient voltage and capable of handling the expected maximum power dissipation. Any NPN transistor with  $V_{CEO} \ge 100V$  in a small footprint is suitable. An exemplary NPN is FJV1845 from Fairchild:

 $\label{eq:starsest} \begin{array}{l} \hline From the FJV1845 datasheet: \\ \hline NPN Silicon Transistor \\ V_{CEO} = 120V Collector-Emitter maximum voltage \\ I_{C} = 50mA maximum collector current \\ h_{FE} = 150 minimum at I_{C} = 3mA \\ V_{BE(sat)} = 0.55V to 0.65V \\ Base-Emitter saturation \\ voltage at 25^{\circ}C \end{array}$ 

Select Zener Diode: Select the Zener diode with low bias current, a Zener diode with  $V_z$ =10 in small foot print is suitable for this application. An exemplary Zener diode MM3Z10VST1 from ON Semiconductor

 $\label{eq:starsest} \begin{array}{l} \hline From the MM3Z10VST1 datasheet: \\ 10V, 200mW Zener Diode \\ V_Z = 9.80V to 10.2V Zener voltage range \\ I_R = 10 \mu A will hold the Zener breakdown voltage \\ at 9.8V \end{array}$ 

$$R_{LIMIT} = \frac{V_{Z_{-MIN}} - V_{BE}(on)}{I_{VC_{-MAX}}} = \frac{9.8V - 0.7V}{2.1mA} = 4.33k\Omega$$
  
Or 4.32kQ 1%

$$I_{B_{-MAX}} = \frac{I_{C_{-MAX}}}{h_{FE-MIN}} = \frac{3.5mA}{150} = 23.33\,\mu A$$

#### R<sub>z</sub> Calculation:

Use 100µA as minimum for the Zener diode reverse leakage current and Q2 base current combined.

$$R_{Z} = \frac{V_{in\_MIN} - V_{Z\_MAX}}{I_{Z} + I_{B\_MAX}} = \frac{36V - 10.2V}{100\mu A} = 258k\Omega$$

Select  $R_z$ = 249k $\Omega$  1%

Maximum Q2 collector current:

$$I_{C_{-MAX}} = \frac{V_{Z_{-MAX}} - V_{BE_{-MIN}}}{R_{LIMIT_{-MIN}}} = \frac{10.2V - 0.50V}{4.32k\Omega * 0.98} = 2.29mA$$
Maximum Q2 power discipation

Maximum Q2 power dissipation

$$Pd_{Q2} = I_{C_{MAX}} \bullet [Vin_{MAX} - V_{VC-CLM} - (V_{Z_{MIN}} - V_{EB_{MAX}})]$$

#### $Pd_{02} = 2.29mA \bullet [60V - 11V - (9.8V - 0.7V)] = 91.37mW$

The transistor Power De-rating vs. temperature curve in the manufacturer datasheet shows that the device can operate up to 110°C.



Figure 18: PI2007 in high side +48V application, VC is biased through constant current circuit.

#### Fault Indication:

PI2007 SGND pin in this application is floating and  $\overline{FT}$  is referenced to SGND. The  $\overline{FT}$  output can be referenced to system return (RTN) by adding a level shift circuit as shown in Figure 19.

- Q1: 2SA1579T106R, 120V PNP transistor from Rohm.
- Q2: DTC114EET1G, 50V NPN with bias resistors from ON semiconductor.
- D1: 30V general purpose diode.



Figure 19: FT level shift circuitry



# High and Low Side Active ORing for the Same Source:

Pl2007 and Picor Pl2003 controllers can be configured to meet ATCA application that requires low and high side ORing as shown in Figure 20. See PICOR Application Notes for more details of the design procedure for this application.



Figure 20: PI2007 and PI2003 configured for a combined high and low side ORing application



#### Layout Recommendation:

Use the following general guidelines when designing printed circuit boards. An example of the typical land pattern for a DFN PI2007 and SO-8/PowerPak MOSFET is shown in Figure 21 and Figure 22:

- It is best to connect the gate of the MOSFET to the GATE pin of the controller with a short trace. A gate resistor (R<sub>G</sub>) is added to slow down the gate turn off if needed.
- The VC bypass capacitor should be located as close as possible to the VC and SGND pins. Place the PI2007 and VC bypass capacitor on the same layer of the board. The VC pin and  $C_{VC}$  PCB trace should not contain any vias.
- In an application where SGND is floating, a low forward voltage drop Schottky diode has to be added in parallel with C<sub>VC</sub> to protect the controller during an input voltage short fault.
- PGND pin of the controller carries high peak current during gate pull down, Connect PGND pin with a wide trace to the C<sub>VC</sub> terminal at SGND.
   Make sure that SGND trace and PGND trace connect only at C<sub>VC</sub> terminal.
- Connections from the SP and SN pins to the MOSFET source and drain pins respectively should be as short as possible
- Connect all MOSFET source pins together with a wide trace to reduce trace parasitics and to accommodate the high current input. Similarly, connect all MOSFET Drain pins together with a wide trace to accommodate the high current output.



Figure 21: PI2007 controller and MOSFET layout recommendation in a floating application.



**Figure 22:** PI2007 controller and MOSFET layout recommendation in a non-floating application



# Package Drawing: 10 Lead DFN









#### NOTES :

- 1. All dimensions are in millimeters, angles in degrees.
- 2. Coplanarity does not exceed .05mm
- 3. Package is variation of JEDEC MO-229
- 4. Warpage does not exceed .05mm

| Thermal Resistance Ratings                 |               |         |      |
|--------------------------------------------|---------------|---------|------|
| Parameter                                  | Symbol        | Typical | Unit |
| Maximum Junction-to-Ambient <sup>(4)</sup> | $\theta_{JA}$ | 53      | °C/W |

Note 4: In accordance with JEDEC JESD 51

| Ordering Information |                       |                 |  |  |
|----------------------|-----------------------|-----------------|--|--|
| Part Number          | Package               | Transport Media |  |  |
| PI2007-00-QEIG       | 3mm x 3mm 10 Lead DFN | T&R             |  |  |



# Warranty

Vicor products are guaranteed for two years from date of shipment against defects in material or workmanship when in normal use and service. This warranty does not extend to products subjected to misuse, accident, or improper application or maintenance. Vicor shall not be liable for collateral or consequential damage. This warranty is extended to the original purchaser only.

EXCEPT FOR THE FOREGOING EXPRESS WARRANTY, VICOR MAKES NO WARRANTY, EXPRESS OR LIMITED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE.

Vicor will repair or replace defective products in accordance with its own best judgment. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty.

Information published by Vicor has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. Vicor reserves the right to make changes to any products without further notice to improve reliability, function, or design. Vicor does not assume any liability arising out of the application or use of any product or circuit; neither does it convey any license under its patent rights nor the rights of others. Vicor general policy does not recommend the use of its components in life support applications wherein a failure or malfunction may directly threaten life or injury. Per Vicor Terms and Conditions of Sale, the user of Vicor components in life support applications assumes all risks of such use and indemnifies Vicor against all damages.

# Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor components are not designed to be used in applications, such as life support systems, wherein a failure or malfunction could result in injury or death. All sales are subject to Vicor's Terms and Conditions of Sale, which are available upon request.

## Specifications are subject to change without notice.

Vicor Corporation 25 Frontage Road Andover, MA 01810 USA Picor Corporation 51 Industrial Drive North Smithfield, RI 02896 USA

Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u> Tel: 800-735-6200 Fax: 978-475-6715