PERICOM<sup>®</sup>

# PI6LC48H02

# PCIe<sup>®</sup> 3.0/2.0/1.0 Clock Generator with 2 HCSL Outputs

### **Features**

- → PCIe<sup>®</sup> 3.0/2.0/1.0 compliant
  - PCIe 3.0 Phase jitter 0.45ps RMS (High Freq. Typ.)
- → LVDS compatible outputs
- → Supply voltage of 3.3V ±10%
- → 25MHz crystal or clock input frequency
- → HCSL outputs, 0.8V Current mode differential pair
- → Jitter 35ps cycle-to-cycle (typ)
- → RMS phase jitter 12kHz ~ 20MHz @ 100MHz 0.32ps (typ)
- → RMS phase jitter 12kHz ~ 20MHz @ 125MHz 0.3ps (typ)
- ➔ Industrial temperature range
- ➔ Packaging: (Pb-free and Green)
  - □ 16-pin TSSOP (L16)

**Block Diagram** 

### Description

The PI6LC48H02 is a clock generator compliant to PCI Express<sup>®</sup> 3.0/2.0/1.0 and Ethernet requirements. The device is used for PC or embedded systems.

The PI6LC48H02 provides two differential (HCSL) or LVDS outputs. Using Pericom's patented Phase Locked Loop (PLL) techniques, the device takes a 25MHz crystal input and produces two pairs of differential outputs (HCSL) at 25MHz, 100MHz, 125MHz, 200MHz clock frequencies.



# Pin Configuration (16-Pin TSSOP)



| Pin # | Pin Name | I/O Type | Description                                                                             |
|-------|----------|----------|-----------------------------------------------------------------------------------------|
| 1     | SO       | Input    | Select pin 0 (Internal pull-up resistor). See Table 1.                                  |
| 2     | S1       | Input    | Select pin 1 (Internal pull-up resistor). See Table 1.                                  |
| 3     | NC       | -        | Do not connect                                                                          |
| 4     | X1/CLK   | Input    | Crystal or clock input. Connect to a 25MHz crystal or single ended clock.               |
| 5     | X2       | Output   | Crystal connection. Leave unconnected for clock input.                                  |
| 6     | OE       | Input    | Output enable. Internal pull-up resistor.                                               |
| 7     | GND      | Power    | Ground                                                                                  |
| 8     | NC       | -        | Do not connect                                                                          |
| 9     | IREF     | Output   | Precision resistor attached to this pin is connected to the internal current reference. |
| 10    | CLK1     | Output   | HCSL compliment clock output                                                            |
| 11    | CLK1     | Output   | HCSL clock output                                                                       |
| 12    | VDDA     | Power    | Connect to a +3.3V source.                                                              |
| 13    | GNDA     | Power    | Output and analog circuit ground.                                                       |
| 14    | CLK0     | Output   | HCSL compliment clock output                                                            |
| 15    | CLK0     | Output   | HCSL clock output                                                                       |
| 16    | VDDX     | Power    | Connect to a +3.3V source.                                                              |

### **Pin Description**

### Table 1: Output Select Table

| S1 | <b>S0</b> | CLK(MHz) |
|----|-----------|----------|
| 0  | 0         | 25       |
| 0  | 1         | 100      |
| 1  | 0         | 125      |
| 1  | 1         | 200      |

# **Application Information**

#### **Decoupling Capacitors**

Decoupling capacitors of  $0.01 \mu F$  should be connected between each  $V_{DD}$  pin and the ground plane and placed as close to the  $V_{DD}$  pin as possible.

#### Crystal

Use a 25MHz fundamental mode parallel resonant crystal with less than 300PPM of error across temperature.

### **Crystal Capacitors**

 $C_L$  = Crystals's load capacitance in pF

Crystal Capacitors (pF) =  $(C_L - 8) * 2$ 

For example, for a crystal with 16pF load caps, the external effective crystal cap would be 16 pF. (16-8)\*2=16.

#### Current Source (IREF) Reference Resistor - R<sub>R</sub>

If board target trace impedance is  $50\Omega$ , then  $R_R = 475\Omega$  providing an IREF of 2.32 mA. The output current (I<sub>OH</sub>) is 6\*IREF.

### **Output Termination**

The PCI Express differential clock outputs of the PI6LC48H02 are open source drivers and require an external series resistor and a resistor to ground. These resistor values and their allowable locations are shown in detail in the PCI Express Layout Guidelines section.

The PI6LC48H02 can be configured for LVDS compatible voltage levels. See the LVDS Compatible Layout Guidelines section.

### **Output Structures**



# **PCI Express Layout Guidelines**

| Common Recommendations for Differential Routing   | Dimension or Value | Unit |
|---------------------------------------------------|--------------------|------|
| L1 length, route as non-coupled $50\Omega$ trace. | 0.5 max            | inch |
| L2 length, route as non-coupled $50\Omega$ trace. | 0.2 max            | inch |
| L3 length, route as non-coupled $50\Omega$ trace. | 0.2 max            | inch |
| R <sub>S</sub>                                    | 33                 | Ω    |
| R <sub>T</sub>                                    | 49.9               | Ω    |

| Differential Routing on a Single PCB                                   | Dimension or Value  | Unit |
|------------------------------------------------------------------------|---------------------|------|
| L4 length, route as coupled microstrip $100\Omega$ differential trace. | 2 min to 16 max     | inch |
| L4 length, route as coupled stripline $100\Omega$ differential trace.  | 1.8 min to 14.4 max | inch |

| Differential Routing to a PCI Express connector                         | Dimension or Value    | Unit |
|-------------------------------------------------------------------------|-----------------------|------|
| L4 length, route as coupled microstrip 100 $\Omega$ differential trace. | 0.25 min to 14 max    | inch |
| L4 length, route as coupled stripline 100 $\Omega$ differential trace.  | 0.225 min to 12.6 max | inch |

# **PCI Express Device Routing**



# Typical PCI Express (HCSL) Waveform



# **Application Information**

| LVDS Recommendations for Differential Routing       | Dimension or Value | Unit |
|-----------------------------------------------------|--------------------|------|
| L1 length, route as non-coupled $50\Omega$ trace.   | 0.5 max            | inch |
| L2 length, route as non-coupled $50\Omega$ trace.   | 0.2 max            | inch |
| RP                                                  | 100                | Ω    |
| RQ                                                  | 100                | Ω    |
| RT                                                  | 150                | Ω    |
| L3 length, route as $100\Omega$ differential trace. |                    |      |
| L3 length, route as $100\Omega$ differential trace. |                    |      |

# **LVDS Device Routing**



### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

Note:

Stresses greater than those listed under MAXI-MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Electrical Specifications**

#### **Recommended Operation Conditions**

| Parameter                                         | Min. | Тур. | Max. | Unit |
|---------------------------------------------------|------|------|------|------|
| Ambient Operating Temperature                     | -40  |      | +85  | °C   |
| Power Supply Voltage (measured in respect to GND) | +3.0 |      | +3.6 | V    |

#### DC Characteristics ( $V_{DD}$ = 3.3V ±10%, $T_A$ = -40°C to +85°C)

| Symbol            | Parameter                         | Conditions                  | Min.     | Тур. | Max.                 | Unit |  |
|-------------------|-----------------------------------|-----------------------------|----------|------|----------------------|------|--|
| V <sub>DD</sub>   | Supply Voltage                    |                             | 3.0      | 3.3  | 3.6                  | V    |  |
| V <sub>IH</sub>   | Input High Voltage <sup>(1)</sup> | OE, S0, S1                  | 2.0      |      | V <sub>DD</sub> +0.3 | V    |  |
| V <sub>IL</sub>   | Input Low Voltage <sup>(1)</sup>  | OE, S0, S1                  | GND -0.3 |      | 0.8                  | V    |  |
| I <sub>IH</sub>   | Input High Current                | $Vin = V_{DD}$              | -5       |      | 5                    |      |  |
| I <sub>IL</sub>   | Input Low Current                 | Vin = 0                     | -20      |      | 20                   | μΑ   |  |
| I <sub>DD</sub>   | Operating Supply Cur-             | $R_L = 50\Omega, C_L = 2pF$ |          |      | 115                  | mA   |  |
| I <sub>DDOE</sub> | rent                              | OE = LOW                    |          |      | 65                   | mA   |  |
| C <sub>IN</sub>   | Input Capacitance                 | @ 55MHz                     |          |      | 7                    | pF   |  |
| Cout              | Output Capacitance                | @ 55MHz                     |          |      | 6                    | pF   |  |
| L <sub>PIN</sub>  | Pin Inductance                    |                             |          |      | 5                    | nH   |  |
| R <sub>OUT</sub>  | Output Resistance                 | CLK Outputs                 | 3.0      |      |                      | kΩ   |  |

Notes:

1. Single edge is monotonic when transitioning through region.

| Symbol                  | Parameter                                 | Conditions                                   | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------------------|----------------------------------------------|------|------|------|------|
| FIN                     | Input Frequency                           |                                              |      | 25   |      | MHz  |
| F <sub>OUT</sub>        | Output Frequency                          |                                              | 25   |      | 200  | MHz  |
| V <sub>OH</sub>         | Output High Voltage (1,2)                 | 100 MHz HCSL output @ V <sub>DD</sub> = 3.3V | 660  | 800  | 900  | mV   |
| V <sub>OL</sub>         | Output Low Voltage <sup>(1,2)</sup>       |                                              | -150 | 0    |      | mV   |
| V <sub>CPA</sub>        | Crossing Point Voltage <sup>(1,2)</sup>   | Absolute                                     | 250  | 350  | 550  | mV   |
| V <sub>CN</sub>         | Crossing Point Voltage <sup>(1,2,4)</sup> | Variation over all edges                     |      |      | 140  | mV   |
| Јсс                     | Jitter, Cycle-to-Cycle <sup>(1,3)</sup>   |                                              |      | 35   | 60   | ps   |
| T                       | RMS Phase Jitter,<br>(Random)             | 100MHz<br>25MHz Xtal input, 12kHz - 20MHz    |      | 0.32 | 0.5  | ps   |
| JPhase                  |                                           | 125MHz<br>25MHz Xtal input, 12kHz - 20MHz    |      | 0.3  | 0.5  | ps   |
| JRMS2.0                 | PCIe 2.0 RMS Jitter                       | PCIe 2.0 Test Method @ 100MHz<br>Output      |      |      | 3.1  | ps   |
|                         |                                           | PLL L-BW @ 2M & 5M 1st H3                    |      | 1.42 | 3    | ps   |
| Invess                  | PCIe 3.0 RMS Jitter                       | PLL L-BW @ 2M & 4M 1st H3                    |      | 2.05 | 3    | ps   |
| JRMS3.0                 |                                           | PLL H-BW @ 2M & 5M 1st H3                    |      | 0.45 | 1    | ps   |
|                         |                                           | PLL H-BW @ 2M & 4M 1st H3                    |      | 0.45 | 1    | ps   |
| t <sub>OR</sub>         | Rise Time <sup>(1,2)</sup>                | From 0.175V to 0.525V                        | 175  |      | 700  | ps   |
| t <sub>OF</sub>         | Fall Time <sup>(1,2)</sup>                | From 0.525V to 0.175V                        | 175  |      | 700  | ps   |
| T <sub>SKEW</sub>       | Skew between outputs                      | At Crossing Point Voltage                    |      |      | 50   | ps   |
| T <sub>DUTY-CYCLE</sub> | Duty Cycle <sup>(1,3)</sup>               |                                              | 45   |      | 55   | %    |
| TOE                     | Output Enable Time <sup>(5)</sup>         | All outputs                                  |      |      | 10   | μs   |
| T <sub>OT</sub>         | Output Disable Time <sup>(5)</sup>        | All outputs                                  |      |      | 10   | μs   |
| t <sub>STABLE</sub>     | Stabilization Time                        | From Power-up V <sub>DD</sub> =3.3V          |      | 3.0  |      | ms   |

#### HCSL Output AC Characteristics ( $V_{DD} = 3.3V \pm 10\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ )

Notes:

1.  $R_L = 50$ -Ohm with  $C_L = 2 \text{ pF}$ 2. Single-ended waveform

3. Differential waveform

4. Measured at the crossing point

5. CLK pins are tri-stated when OE is LOW

Rev.C



#### **Thermal Characteristics**

| Symbol        | Parameter                              | Conditions | Min. | Тур. | Max. | Unit |
|---------------|----------------------------------------|------------|------|------|------|------|
| $\theta_{JA}$ | Thermal Resistance Junction to Ambient | Still air  |      |      | 90   | °C/W |
| $\theta_{JC}$ | Thermal Resistance Junction to Case    |            |      |      | 24   | °C/W |

#### **Recomended Crystal Specification**

Pericom recommends:

- a) GC2500003 XTAL 49S/SMD(4.0 mm), 25M, CL=18pF, +/-30ppm http://www.pericom.com/pdf/datasheets/se/GC\_GF.pdf
- b) FY2500107, SMD 5x3.2(4P), 25M, CL=18pF, +/-30ppm http://www.pericom.com/pdf/datasheets/se/FY\_F9.pdf
- c) FL2500038, SMD 3.2x2.5(4P), 25M, CL=18pF, +/-20ppm http://www.pericom.com/pdf/datasheets/se/FL.pdf

### **Phase Noise Plot**

#### 100MHz



#### 125MHz



# Packaging Mechanical: 16-Pin TSSOP (L)



Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php

## **Ordering Information**

| Ordering Code | Package Code | Package Type                  | Operating Temperature |
|---------------|--------------|-------------------------------|-----------------------|
| PI6LC48H02LIE | L            | Pb-free & Green, 16-pin TSSOP | Industrial            |

Notes:

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- "E" denotes Pb-free and Green
- Adding an "X" at the end of the ordering code denotes tape and reel packaging

#### All trademarks are property of their respective owners.