## 36V, 10A Step-Down Switching Regulator #### 1 Features - 4.5V to 36V wide operating input range - 10A continuous output current capability - Dynamical programming of output current and Output voltage using PWM signal or analog signal - Adjustable Switching Frequency using resistor - Frequency dithering for good EMI performance - Integrated 2-A MOSFET Gate Drivers - Comprehensive protection features including Output Short Protection (OSP), Cycle-by-Cycle input and output Peak Current Limit, thermal regulation, thermal shutdown, input UVLO, input OVP, output OVP etc. - Output Average Current Limiting with stable CC loop - 5V/55mA low I<sub>g</sub> LDO to power system MCU - QFN4x4-20 Package ### 2 Applications - Automotive Start-Stop Systems - Industrial PC Power Supplies - USB Power Delivery ### 3 Description PL56001 is a PWM controller, designed for high performance synchronous Buck DC/DC applications with input voltages 4.5 V to 32 V (36 V maximum). PL56001 employs Constant ON time control. The switching frequency could be set to 150kHz, 300kHz, 600kHz or 1200kHz based on different resistor value between FREQ pin and GND pin. The device also features a programmable soft-start function and offers all kinds of protection features including cycle-by-cycle current limiting, input under voltage lockout (UVLO), output over voltage protection (OVP), input Over Voltage Protection, thermal shutdown and output short protection etc. PL56001 provides voltage control loop, constant current loop, and thermal regulation loop. ### **4 Typical Application Schematic** Fig. 1 Application Schematic ## **5 Pin Configuration and Functions** Fig. 2 Pin-Function (QFN4X4-20) | Pin | | <b>5</b> | | | |--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Number | Name | Description | | | | 1 | VADJ | Connect a 0-2V analog voltage or a PWM signal to program voltage reference on VREF pin. Connect this pin to VDD will force VREF to constant 2V. | | | | 2 | IADJ | Connect a 0-2V analog voltage or a PWM signal to program voltage reference on IREF pin. Connect this pin to VDD will force IREF to 2V. | | | | 3 | IREF | Reference voltage for input and output current limiting loop. | | | | 4 | VREF | Voltage reference for voltage control loop | | | | 5 | LDO | Low quiescent current 5V/55mA LDO. Directly powered from VIN pin. LDO can be used as power supply for application processor such as MCU. When EN is low, only this LDO will be active to power MCU and keep low quiescent current for the whole system. | | | | 6 | AGND | | | | | 7 | FREQ | Connect to GND to set the switching frequency at 150kHz. Connect this pin to VDD to set switching frequency at 300kHz. Connect to a resistor divider between VDD and GND to set frequency to 600k and 1200k Hz. | | | | 8 | COMP | Error Amplifier output. | | | | 9 | FB | VBUS voltage feedback. Connect a resistor divider between VBUS and GND to FB to program VBUS voltage in battery discharging mode. | | | | 10 | CSN | he minus input of output current sense. | | | | 11 | CSP | The positive input of output current sense. | | | | 12 | VBUS | VBUS voltage | | | | 13 | VCC | 6.6V power supply for high side and low side driver | | | | 14 | LG | Low side MOSFET driver output. | | | | 15 | SW | Connect this pin to the Switching point of the power stage. | | | | 16 | BST | Boost pin for high side MOSFET driver. | | | | 17 | HG | High side MOSFET driver. | | | | 18 | VIN | Input voltage. | | | | 19 | EN | Logic High will enable the converter. Logic Low will disable the whole PL56001 except LDO. Only LDO is working to power system MCU when EN is low. EN is pulled high internally by a high value resistor. | | | | 20 | VDD | 5.4V power supply for PL56001 control core. | | | ## **6 Device Marking Information** | Part Number | Order Information | Package | Package Qty | Top Marking | |-------------|-------------------|-------------|-------------|-----------------| | PL56001 | PL56001IQN20 | QFN4x4 - 20 | 4000 | 56001<br>RAAYMD | PL56001: Part Number RAAYMD: RAA: LOT NO.; YMD: Package Date ## 7 Specifications # 7.1 Absolute Maximum Ratings<sup>(Note1)</sup> | PARAMETER | MIN | MAX | Unit | |-------------------------|------|-----|------| | VIN, VBUS, CSN, CSP, SW | -0.3 | 40 | | | HG, BST to SW | -0.3 | 7 | | | LG, VCC to GND | -0.3 | 7 | V | | CSP to CSN | -0.3 | 0.6 | V | | VBUS to CSP, CSN | -0.3 | 0.6 | | | Other Pins to GND | -0.3 | 6 | | ### 7.2 Handling Ratings | PARAMETER | DEFINITION | MIN | MAX | UNIT | |------------------|---------------------------|-----|------|------| | T <sub>ST</sub> | Storage Temperature Range | -65 | 150 | °C | | TJ | Junction Temperature | | +150 | °C | | T∟ | Lead Temperature | 40 | +260 | °C | | V <sub>ESD</sub> | HBM Human body model | 2 | | kV | ## 7.3 Recommended Operating Conditions (Note 2) | | PARAMETER | MIN | MAX | Unit | |----------------|------------------------------------------------------|-----|------|------| | Input Voltages | VIN , VBUS | 3.6 | 32 | V | | Temperature | Operating junction temperature range, T <sub>J</sub> | -40 | +125 | °C | ## 7.4 Thermal Information<sup>(Note 3)</sup> | Symbol | Description | QFN4X4-32 | Unit | |-----------------|----------------------------------------|-----------|------| | θ <sub>JA</sub> | Junction to ambient thermal resistance | 44 | °C/W | | θ <sub>JC</sub> | Junction to case thermal resistance | 9 | C/VV | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The device function is not guaranteed outside of the recommended operating conditions. - 3) Measured on approximately 1" square of 1 oz copper. ## **7.5 Electrical Characteristics** (Typical at VIN = 12V, T<sub>J</sub> =25°C, unless otherwise noted.) | VIN | Supply voltages | PARAMETER | CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------|-------------------------|-----|------|----------|----------| | Inc. VIN Supply Current No Switching, FB=2.1V 1000 UA | VIN | | | 4.5 | | 32 | V | | VEUS | lo VIN | | · | | | | uA | | VBUS VBUS Shutdown Current Sh=OV, VBUS=7.2V 15 | | | No Switching, FB=2.1V | | 1000 | | | | Inc. VBUS VBUS Supply Current | VBUS | | | 2 | | 30 | • | | Vicc | | VBUS Shutdown Current | | | 15 | | uA | | Victo | I <sub>Q</sub> _VBUS | VBUS Supply Current | | | 1200 | | uA | | Vindo Control core power supply voltage VIN =15V 5.4 Vind | V <sub>VCC</sub> | Driver power supply voltage | | | 6.6 | | V | | LDO output voltage | | Control core power supply voltage | VIN =15V | | 5.4 | | V | | VIN_UV_O/EN | | | VIN =15V | | 5 | | V | | VIN UNLO Rising | I <sub>LDO</sub> | LDO output current | V <sub>LDO</sub> =5V | | | 55 | mA | | \( \text{VBUS_LDV} \) UVLO Hysteresis 300 m/V \\ \text{VBUS_UVLO Rising} \) UVLO Hysteresis 3.35 V \\ \text{VP_N_UV} \) Operation Threshold 1.1 1,2 1,3 V \\ \text{Hysteresis} \] VREF voltage in discharge mode VADJ connected to VDD 2 V \\ VNEF_other backgood in the property of pr | UVLO/EN | | | | | | | | VED S UVL O Rising 3.5 | VINL | VIN UVLO Rising | | | 3.5 | | ٧ | | UVLO Hysteresis | V II N_UV | UVLO Hysteresis | | | 300 | | mV | | Overline | V/DLIQ | VBUS UVLO Rising | | | 3.5 | | V | | Process Process Process Process Process Process | VВОЗ_UV | UVLO Hysteresis | | | | | mV | | VREF Disching VREF voltage in discharge mode VADJ connected to VDD 2 V VREF chigh VREF voltage in charge mode VADJ connected to VDD 1.8 V VVREF chigh VREF voltage in charge mode VADJ connected to VDD 1.8 V VVREF chigh VREF voltage in charge mode VADJ connected to VDD 1.8 V V V V V V V V V | V | Operation Threshold | | 1.1 | 1.2 | 92 % 100 | V | | VNREF_Dischig VREF voltage in discharge mode VADJ connected to VDD 2 V VNREF_chig VREF voltage in charge mode VADJ connected to VDD 1.8 V Control loop VFB VFB regulation voltage in discharging mode FB voltage 2 V Dmax Maximum Duty Cycle (Note 4) 92 % GmEA Error amplifier gm 450 uS Isink COMP sink/source current VFB=VREF+100mV 15 uA Isource COMP source current VFB=VREF+100mV 20 uA Isource COMP source current VFB=VREF+100mV 15 uA Isource FB bias current FB2 in regulation 100 nA Frequency FREQ no.0-4V, short FREQ pin to VDD. FREQ nin The pack source current VBST-VSW=6.6V 2 A Liper (Note 4) Driver peak source current VBST-VSW=6.6V 2 A I <sub>LDRV</sub> (Note 4) Dr | | Hysteresis | | | 200 | | mV | | VyreF_chg VREF voltage in charge mode VADJ connected to VDD 1.8 V Control loop VFB VFB regulation voltage in discharging mode FB voltage 2 V Dmax Maximum Duty Cycle (Note 4) 92 V GmEA Error amplifier gm 450 uS IsINK COMP sink/source current VFB=VREF+100mV 15 uA Ispunce COMP source current VFB=VREF+100mV 20 uA Ispunce COMP source current VFB=VREF+100mV 15 uA Ispunce COMP sink/source current VFB=VREF+100mV 15 uA Ispunce COMP sink/source current VFB=VREF+100mV 15 uA Ispunce COMP sink/source current FREQ negulation 100 nA Frequency FREQ 0-0.40 x, short FREQ pin to VDD. 300 KHz FREQ 1.8-5 AV, short FREQ pin to VDD. 500 KHZ FREQ 0.4-0.85V short FREQ pin to VDD. 600 KHZ Ispunction Carrent Carrent | | | | | | | | | VFB VFB regulation voltage in discharging mode VFB regulation voltage in discharging mode VFB regulation voltage in discharging mode VFB regulation voltage in discharging mode VFB regulation voltage in discharging mode VFB regulation regula | | | | | | | - | | VFB VFB regulation voltage in discharging mode FB voltage 2 V Dmax Maximum Duty Cycle (Note 4) 92 % GmEA Error amplifier gm 450 uS IsINK COMP sink/source current VFB=VREF+100mV 15 uA Isource COMP source current VFB=VREF-100mV 20 uA IsB FB bias current FB2 in regulation 100 nA Frequency FREQ 0-0.4V, short FREQ pin to VDD. FREQ 1.8-5.4V, short FREQ pin to VDD. FREQ 0.40-85V 600 KHz Current Limit Vcsp2-Vcsn2 Discharging mode 40 mV NMOS Driver Bus average current Limit, Vcsp2-Vcsn2 Discharging mode 40 mV NMOS Driver Driver peak source current VBST-VSW=6.6V 2 A I <sub>LDRV</sub> (Note 4) Driver peak source current VBST-VSW=6.6V 2 A I <sub>LDRV</sub> (Note 4) Driver peak source current VCC=6.6V 2 A Driver peak sink current VCC=6.6V 2 A | | VREF voltage in charge mode | VADJ connected to VDD | | 1.8 | | V | | VFB | Control loop | | | | | | | | Dmax GmeA Maximum Duty Cycle (Note 4) GmeA 92 % GmeA GmeA Error amplifier gm 450 uS Isink COMP sink/Source current VFB=VREF+100mV 15 uA I <sub>SOURCE</sub> COMP source current VFB=VREF+100mV 20 uA I <sub>B</sub> FB bias current FB2 in regulation 100 nA Frequency FREQ pin to WDD. 150 KHz Fix Switching Frequency FREQ 0.0.4V, short FREQ pin to WDD. 300 KHz FREQ 1.8-5.4V, short FREQ pin to VDD. 300 KHz FREQ 0.85-1.8V 1200 KHZ Current Limit Vcse2 Vssv2 Discharging mode 40 mV MMOS Driver Driver peak source current VBST-VSW=6.6V 2 A I <sub>HDRV</sub> (Note 4) Driver peak source current VBST-VSW=6.6V 2 A I <sub>LDRV</sub> (Note 4) Driver peak source current VCS=6.6V 2 A V <sub>LD</sub> (Note 4) Driver peak sink current VCC=6.6V 2 A V <sub>LD</sub> (Note 4) Driver peak sink current VCC=6.6V 2 A | $V_{FB}$ | discharging mode | FB voltage | | 2 | | V | | GmEA Error amplifier gm 450 uS I <sub>SINK</sub> COMP sink/source current VFB=VREF+100mV 15 uA I <sub>SOURCE</sub> COMP source current VFB=VREF-100mV 20 uA I <sub>FB</sub> FB bias current FB2 in regulation 100 nA Frequency FREQ 0-0.4V, short FREQ pin to GND. 150 KHz FREQ 1.8-5.4V, short FREQ pin to VDD. 300 KHz FREQ 0.4-0.85V 600 KHz FREQ 0.8-5.1.8V 1200 KHZ FREQ 0.8-5.1.8V 1200 KHZ Current Limit, Vcsp2* Vcsp2 Discharging mode 40 mV NMOS Driver Driver peak source current VBST-VSW=6.6V 2 A I <sub>HDRV</sub> Driver peak source current VBST-VSW=6.6V 2 A I <sub>LDRV</sub> Driver peak sink current VCC=6.6V 2 A V <sub>LDP</sub> UVLO 2 V UVLO 2 V UVLO 300 mV | D <sub>max</sub> | Maximum Duty Cycle <sup>(Note 4)</sup> | | | | 92 | % | | SINK COMP sink/source current VFB=VREF+100mV 15 | | Error amplifier gm | | | 450 | | uS | | FB | I <sub>SINK</sub> | | VFB=VREF+100mV | | 15 | | uA | | Frequency | I <sub>SOURCE</sub> | COMP source current | VFB=VREF-100mV | | 20 | | uA | | Figure Switching Frequency FREQ 0-0.4V, short FREQ pin to GND. FREQ 1.8-5.4V, short FREQ pin to VDD. GND. FREQ 0.4-0.85V G00 KHZ FREQ 0.4-0.85V FREQ 0.85-1.8V 1200 KHZ | I <sub>FB</sub> | FB bias current | FB2 in regulation | | | 100 | nA | | Figure Switching Frequency FREQ 0-0.4V, short FREQ pin to GND. FREQ 1.8-5.4V, short FREQ pin to VDD. GND. FREQ 0.4-0.85V G00 KHZ FREQ 0.4-0.85V FREQ 0.85-1.8V 1200 KHZ | Frequency | | | | | | | | Switching Frequency | , | | FREQ 0.0.4V, short FREQ | T | | | | | Factor | | Switching Frequency | nin to GND | | 150 | | KHz | | FREQ pin to VDD. Substituting Frequency FREQ pin to VDD. FREQ 0.4-0.85V 600 KHZ | | | | | | | | | FREQ 0.4-0.85V 600 KHZ | Fsw | | | | 300 | | KHz | | TREQ 0.85-1.8V 1200 KHZ Current Limit I <sub>CCLIM_BUS</sub> Bus average current Limit, V <sub>CSP2*</sub> V <sub>CSN2</sub> Discharging mode 40 mV NMOS Driver I <sub>LDRV</sub> (Note 4) Driver peak source current VBST-VSW=6.6V 2 A Driver peak sink current VBST-VSW=6.6V 2 A Driver peak source current VCC=6.6V 2 A Driver peak sink current VCC=6.6V 2 A V <sub>BSTUV</sub> UVLO 2 V UVLO 2 V UVLO UVLO Hysteresis 300 mV Output Protection V <sub>OVP</sub> Output over voltage threshold 110 % V <sub>UVP</sub> Output under voltage threshold 50 % VADJ, IADJ VPWM low voltage 0.4 V V <sub>TH_VADJ</sub> (Note 4) VPWM high voltage 2.5 V | | | <u> </u> | | 600 | | KHZ | | Courant Limit Couling Bus average current Limit, Vcsp2- Vcsn2 | | | | | | | | | NMOS Driver | Current Limit | | | | | | | | NMOS Driver | | Bus average current Limit | Discharging mode | | 40 | | mV | | NMOS Driver Driver peak source current VBST-VSW=6.6V 2 | CCLIM_BUS | | | | | | | | Driver peak source current VBST-VSW=6.6V 2 | NMOS Drivor | 35,2 55,12 | Charging mode | | | | | | Driver peak sink current VBST-VSW=6.6V 2 | | | I | т | | | | | Driver peak surce current VCC=6.6V 2 | Note 4) | Driver peak source current | VBST-VSW=6.6V | | 2 | | Α | | Driver peak sink current VCC=6.6V 2 | IHDRV | Driver peak sink current | VBST-VSW=6.6V | | 2 | | Α | | VBSTUV | (Note 4) | Driver peak source current | VCC=6.6V | | 2 | | Α | | VBSTUV UVLO 2 V UVLO Hysteresis 300 mV Output Protection VOVP Output over voltage threshold 110 % VUVP Output under voltage threshold 50 % VADJ, IADJ VTH_VADJ VPWM low voltage 0.4 V VPWM high voltage 2.5 V | ILDRV | Driver peak sink current | VCC=6.6V | | 2 | | Α | | Output Protection V <sub>OVP</sub> Output over voltage threshold 110 % V <sub>UVP</sub> Output under voltage threshold 50 % VADJ, IADJ V <sub>TH_VADJ</sub> (Note 4) VPWM low voltage 0.4 V VPWM high voltage 2.5 V | | UVLO | | | 2 | 2 | V | | VOVP Output over voltage threshold 110 % VUVP Output under voltage threshold 50 % VADJ, IADJ VTH_VADJ (Note 4) VPWM low voltage VPWM low voltage 0.4 V VPWM high voltage 2.5 V | V <sub>BSTUV</sub> | UVLO Hysteresis | | 300 | | mV | | | V <sub>UVP</sub> Output under voltage threshold 50 % VADJ, IADJ VPWM low voltage 0.4 V V <sub>TH_VADJ</sub> (Note 4) VPWM high voltage 2.5 V | Output Protection | · · · · · · · · · · · · · · · · · · · | | | | | | | VADJ, IADJ V <sub>TH_VADJ</sub> (Note 4) VPWM low voltage 0.4 V VPWM high voltage 2.5 V | $V_{OVP}$ | Output over voltage threshold | | | 110 | | % | | VADJ, IADJ V <sub>TH_VADJ</sub> (Note 4) VPWM low voltage 0.4 V VPWM high voltage 2.5 V | $V_{UVP}$ | Output under voltage threshold | | | 50 | | % | | V <sub>TH_VADJ</sub> (Note 4) VPWM high voltage 2.5 V | | <u> </u> | | 1 | | | <u> </u> | | V <sub>TH_VADJ</sub> (Note 4) VPWM high voltage 2.5 V | (NI=4= 4) | VPWM_low voltage | | | | 0.4 | V | | V <sub>TH IADJ</sub> (Note 4) IPWM low voltage 0.4 V | | | | 2.5 | | | | | | V <sub>TH_IADJ</sub> (Note 4) | , , | | | | 0.4 | V | PL56001 | | IPWM high voltage | 2.5 | V | |--------------------------------------|-----------------------------|-----|----| | T <sub>SD</sub> <sup>(Note 4)</sup> | Thermal Shutdown Threshold | 150 | °C | | T <sub>HYS</sub> <sup>(Note 4)</sup> | Thermal Shutdown Hysteresis | 20 | °C | #### Notes: 4) Guaranteed by design. ### **8 Typical Characteristics** ### 9 Detailed Descriptions #### 9.1 Overview PL56001 is a PWM controller, designed for high performance synchronous Buck DC/DC applications with input voltages 4.5 V to 32 V (36 V maximum). PL56001 employs Constant ON time control. The switching frequency could be set to 150kHz, 300kHz, 600kHz or 1200kHz based on different resistor value between FREQ pin and GND pin. The device also features a programmable soft-start function and offers all kinds of protection features including cycle-by-cycle current limiting, input under voltage lockout (UVLO), output over voltage protection (OVP), input Over Voltage Protection, thermal shutdown and output short protection etc. #### 9.2 Functional Block Diagram Fig. 22 PL56001 Block Diagram #### 9.3 Enable/UVLO When EN is greater than 1.2V operating threshold, the control loop starts to work and regulate output to target voltage. When EN pin is below the standby threshold (1.1V typical), PL56001 stops working with only LDO is active to power MCU. EN is pulled high to 4V internally using a 2Meg resistor. #### 9.4 Over current Protection and short circuit protection PL56001 provides cycle-by-cycle current limit to protect against over current and short circuit conditions. When VOUT is drop to UV threshold, PL56001 will go into hiccup mode to lower down power consumption. ### 9.5 Average Output Current Limiting PL56001 provides optional average current limiting capability to limit either the output current. The average current limiting circuit uses an additional current sense resistor connected in series with the input supply or output voltage of the converter. A current sense gm amplifier with inputs at the CSP and CSN pins monitors the voltage across the sensing resistor and compares it with an internal 40 mV reference. If the drop across the sense resistor is greater than 40 mV, the gm amplifier regulates COMP voltage to lower down input or output current. The target constant current is given by Equation 1: $$I_{CL(AVG)} = \frac{40 \, mV}{R_{SNS}} \tag{1}$$ The average current loop can be disabled by shorting CSP to CSN. #### 9.6 Frequency Setting (FREQ) and frequency dithering PL56001 switching frequency can be programmed at 150 kHz, 300 kHz or 600 kHz and 1200 kHz by voltage at FREQ pin to GND. When FREQ is connected to AGND, the switching frequency is set at 150 kHz. When FREQ is connected to VDD, the switching frequency is set at 300 kHz. A voltage divider between VDD and GND pin can be used to program switching frequency if 600 kHz or 1200 kHz is required. #### 9.7 Integrated Gate Drivers PL56001 provides two N-channel MOSFET gate drivers: high-side gate drivers at the HG pin, and low-side drivers at the LG pin. Each driver is capable of sourcing 2 A and sinking 2 A peak current. #### 9.8 Thermal Shutdown PL56001 is protected by a thermal shutdown circuit that shuts down the device when the internal junction temperature exceeds 160°C (typical). The soft-start capacitor is discharged when thermal shutdown is triggered and the gate drivers are disabled. The converter automatically restarts when the junction temperature drops by the thermal shutdown hysteresis of 15°C below the thermal shutdown threshold. #### 9.9 VREF and IREF VREF pin is the final reference voltage used in the voltage regulation loop. When VADJ is connected to VDD, VREF will be 2V in discharging mode and 1.8V in charging mode. When VADJ is connected to a PWM signal, PWM signal will first be chopped to 2V and filter out using an internal resistor and external capacitor on VREF pin. The capacitor on VREF pin is also acting as soft-start capacitor at power up or in output voltage transition period. It is recommend using a relatively large capacitor such as 470nF for VREF pin and IREF pin. The same mechanism works for IADJ and IREF pin. ### 10 Applications and Implementation The typical application on the first page is a basic PL56001 application circuit. External component selection is driven by the load requirement, and begins with the selection of RS1, RS2 and the inductor value. Next, the power MOSFETs need to be selected. Finally, $C_{\text{IN}}$ and $C_{\text{OUT}}$ are selected. This circuit can be configured for operation up to an input voltage of 32V. #### 10.1 R<sub>cs</sub> Selection As shown in Figures 23, output current sense resistor RCS should be placed between the bulk capacitor for VBUS and the decoupling capacitor. A low pass filter formed by RF and CF is recommended to reduce the switching noise and stabilize the current loop. If output current limit is not desired, then CSP/CSN pins should be shorted to either VBUS.Place CSP/CSN symmetrically and keep them away switching signals such as BST SW, VIN, VBUS etc. #### 10.2 Inductor Selection The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. The inductor value has a direct effect on ripple current. The inductor current ripple $\Delta I_L$ is typically set to 20% to 40% of the maximum inductor current in the boost region at $V_{IN(MIN)}$ . For a given ripple, the inductance terms in continuous mode are as follows: $$L > \frac{V_{\text{OUT}}^*(V_{\text{IN}(\text{MAX})} - V_{\text{OUT}})^* 10000}{f^* \Delta I_L^* V_{\text{IN}(\text{MAX})}} \text{ uH}$$ (2) where: f is operating frequency, kHz V<sub>IN(MIN)</sub> is minimum input voltage, V V<sub>IN(MAX)</sub> is maximum input voltage, V V<sub>OUT</sub> is output voltage, V ∆I<sub>L</sub> is maximum inductor ripple current, A, usually select 20~40% maximum output current. For high efficiency, choose an inductor with low core loss, such as ferrite. Also, the inductor should have low DC resistance to reduce the I2R losses, and must be able to handle the peak inductor current without saturating. To minimize radiated noise, use a toroid, pot core or shielded bobbin inductor. #### 10.3 C<sub>IN</sub> and C<sub>OUT</sub> Selection Input capacitor $C_{IN}$ is driven by the need to filter the input square wave current. Use a low ESR capacitor sized to handle the maximum RMS current, input RMS current is given by: $$I_{CIN} = I_{OUT(MAX)} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (3) This input current has a maximum at $V_{IN} = 2V_{OUT}$ , $I_{CIN(MAX)} = I_{OUT(MAX)}/2$ . The effects of ESR (equivalent series resistance) and the bulk capacitance must be considered when choosing the right capacitor for a given output ripple voltage. V<sub>OUT</sub> ripple is given by: $$\Delta V_{OUT} \leq \Delta I_{L}^{\star} \left( ESR + \frac{1}{8^{\circ} f^{*} C_{OUT}} \right)$$ (4) Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. #### 10.4 Power MOSFET Selection and Efficiency Considerations PL56001 requires two external N-channel power MOSFETs, the top switches Q1 and the bottom switches Q2. Important parameters for the power MOSFETs are the breakdown voltage $V_{BR,\,DSS}$ , threshold voltage $V_{GS,TH}$ , on-resistance $R_{DS(ON)}$ , reverse transfer capacitance $C_{RSS}$ and maximum current $I_{DS(MAX)}$ . The drive voltage is set by the 6.6V VCC supply to make the MOSFET's selection more flexible. #### 10.5 Output voltage setting The PL56001 output voltage is set by an external feedback resistive divider carefully placed across the output capacitor. The 1% resistance accuracy of this resistor divider is preferred. The resultant feedback signal is compared with the ## PL56001 internal precision 2V voltage reference by the error amplifier. The output voltage is given by the equation: $$V_{OUT} = 2V * \left(1 + \frac{R_1}{R_2}\right) \tag{5}$$ Where $R_1$ is the upper resistor and $R_2$ is the lower resistor in the feedback network. ### 11 PCB Layout #### 11.1 Guideline Layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI. - 1. The feedback network, resistor R1 and R2, should be kept close to the FB pin. Keep VBUS sensing path away from noisy nodes and preferably through a layer on the other side of shielding layer. - The input /output bypass capacitor must be placed as close as possible to the VIN/VBUS pin and ground. Grounding for both the input and output capacitors should consist of localized top side planes that connect to the GND pin and PAD. It is a good practice to place a ceramic cap near the VIN and VBUS pin to reduce the high frequency injection current. - 3. Current sensing pairs (CSP,CSN) need to be placed carefully, Layout the lines symmetrically and keep them away from noisy nodes such as BST, SW, HG, LG etc. Connect these nodes directly to the two terminals of current sensing resistors Rcs1, Rcs2 to form an accurate Kelvin connection. #### 11.2 Application Examples Fig. 23 Application Schematic (VABT:24V VBUS:12V IOUT:7A) Fig. 24 Toplay Fig. 25 Bottomlay #### 12 Packaging Information #### **IMPORTANT NOTICE** Powlicon Inc. assumes no responsibility for any error which may appear in this document. Powlicon Inc. reserves the right to change devices or specifications detailed herein at any time without notice. Powlicon Inc. does not assume any liability arising out of the application or use of any product described herein; neither it does it convey any license under its patent rights, nor the rights of others. Powlicon Inc. products are not authorized for use as critical components in life support devices or systems without written approval letter from the Chief Executive Officer of Powlicon Inc. The use of products in such applications shall assume all risks of such use and will agree to not hold against Powlicon Inc. for any damage.