Distinctive Features February 1990 17. High Drive Current, Programmable Logic Device for Bus Interface Applications ### Applications - Eight high current programmable I/Os and 11 inputs with logic architecture similar to industry standard PLDs. - Integrated 48mA and 24mA drivers programmable to open collector or three-state configurations - Burled register and combinatorial feedback capability - Metastable hardened registers - Two independent clock inputs - On board drivers and Schmitt triggers allow direct connection to noisy backplanes - Military temperature and reliability tested parts available in DIP and surface mountable packages - Bus Control Logic - Bus Master and Slave Controllers - Intelligent Transceivers - Interrupt Generators and Handlers - Bus Arbiters - General purpose high density, high drive current logic # General Description The PLX 448 is a CMOS, UV erasable programmable logic device that can be easily programmed with industry standard hardware and software. With its on-board high current drivers and Schmitt triggers, metastable hardened registers and input hysteresis, it is ideally suited for designs in which direct connection to a bus backplane or other noisy environment is required. The high current drivers meet most of the specifications of VME, VSB, MBI\*, MBII\*, Micro Channel\*\*, NuBus\*\*\* and other leading bus signal specifications. In addition, the PLX 448 has dynamic, bi-directional I/Os, buried register capability for building state machines and two clock inputs to handle asynchronous inputs. Figure 1. Logic Diagram. n = number of product terms. Patent No. 4,833,349 - \* Multibus I and Multibus II are registered trademarks of Intel Corporation - \*\* Micro Channel is a registered trademark of IBM Corporation - \*\*\* NuBus is a registered trademark of Texas Instruments, Inc. ## Detailed Description\_\_\_\_ ### Programmable Output Macrocell The PLX 448 programmable output macrocell configuration is determined by the architecture bits $C_0$ , $C_1$ , $C_2$ and the output enable $(\overline{OE})$ product term (see Figures 2, 3 and table below). The user can program each macrocell to a registered or combinatorial configuration with bit $\mathbf{C}_{o}$ . $C_1$ determines the output polarity (Active High or Active Low). With $C_2$ the user can individually program the 48mA Quad-state outputs (I/O1, 2, 7, 8) to open collector or three-state configurations. (Continued on page 4.) Figure 2. General Output Macrocell Diagram. Applies to macrocells with 48mA outputs. 24mA output macrocells are three-state regardless of the state of $C_2$ . ### Architecture Bit and OE Term Definitions | Signal Name | | me | | Definition | Signal Name | Defini | tion | |----------------|----|-------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|-----------------| | OE<br>C0<br>C1 | | High is<br>combin | high impedance, low is active. registered mode, low is atorial. active high, low is active low. | C2 Level can be selected dynamic Determines output state of 48r C2 is high and OE is low then open collector. If C2 is low at then the output is totem-pole 24mA outputs are always tote OE is low, regardless of the s | | ate of 48mA outputs. If low then the output is is low and OE is low, otem-pole. NOTE: ways totem-pole when | | | C0 | C1 | C2 | ŌĒ | Configuration D | escription | | Schematic | | 0 | 0 | 0 | 0 | Combinatorial, active low, to | tem pole output ena | bled | Configuration 1 | | 0 | 0 | 0 | 1 | Combinatorial, active low, to | tem pole output disa | bled | Configuration 2 | | 0 | 0 | 1 | 0 | Combinatorial, active low, op | en collector output | enabled | Configuration 1 | | 0 | 0 | 1 | 1 | Combinatorial, active low, op | en collector output o | disabled | Configuration 2 | | 0 | 1 | 0 | 0 | Combinatorial, active high, to | tem pole output ena | bled | Configuration 3 | | 0 | 1 | 0 | 1 | Combinatorial, active high, to | tem pole output dis | abled | Configuration 4 | | 0 | 1 | 1 | 0 | Combinatorial, active high, or | oen collector output | enabled | Configuration 3 | | 0 | 1 | 1 | 1 | Combinatorial, active high, or | en collector output | disabled | Configuration 4 | | 1 | 0 | 0 | 0 | Registered, active low, totem | pole output enabled | | Configuration 5 | | 1 | 0 | 0 | 1 | Registered, active low, totem | pole output disable | d | Configuration 6 | | 1 | 0 | 1 | 0 | Registered, active low, open | collector output ena | bled | Configuration 5 | | 1 | 0 | 1 | 1 | Registered, active low, open | collector output disa | bled | Configuration 6 | | 1 | 1 | 0 | 0 | Registered, active high, toten | n pole output enable | d | Configuration 7 | | 1 | 1 | 0 | 1 | Registered, active high, toten | n pole output disable | ed . | Configuration 8 | | 1 | 1 | 1 | 0 | Registered, active high, open | collector output ena | bled | Configuration 7 | | 1 | 1 | 1 | 1 | Registered, active high, open | collector output dis- | abled | Configuration 8 | Configuration 1. Combinatorial Active Low. Note that path A is same polarity as output of OR gate. Configuration 3. Combinatorial Active High. Note inverter on output of OR gate. Configuration 4. Output disabled. Path A is combinatorial Feedback (note inverter on OR output). Path B is an input. Configuration 5. Registered active low. Note that path A comes from $\overline{\mathbf{Q}}$ . Configuration 6. Output disabled. Path A is Registered feedback (from $\overline{\bf Q}$ ). Path B is an input. Configuration 7. Registered Active High. Note that Q drives output buffer. Configuration 8. Output disabled. Path A is registered feedback (from $\overline{Q}$ ). Path B is an input. Figure 3. Specific Output Macrocell Configurations. 48 mA pins may be configured to open collector mode by programming C<sub>2</sub> \* When $\overline{\text{OE}}$ is enabled, Path B input becomes logical level high (goes to VCC) ### Programmable Output Macrocell (Continued) The $\overline{OE}$ disables and enables both the output buffer and the input path (path B). When one is enabled, the other is disabled and vice versa. The $\overline{OE}$ state may be selected permanently or dynamically. The operation of the output buffer and the path B buffer are similar to that of a bi-directional transceiver. When $\overline{OE}$ is low, the output buffer is enabled and the path B input is disconnected from the I/O pin and driven to $V_{CC}$ (logic one). When $\overline{OE}$ is high, the output buffer is disabled and the path B input is connected to the I/O pin acting as an input to the array. In a typical application, the user can monitor $\overline{OE}$ to determine if path B is enabled or tied to $V_{CC}$ . If the user wishes to monitor an I/O pin which can be driven by the macrocell output or another device (open collector or three state signal), the user can monitor both the internal feedback (Path A) and the input path (Path B). Note that the $\overline{OE}$ is enabled by the "OR" of the inputs in the $\overline{OE}$ product term. #### Preset and Reset The PLX 448 includes synchronous preset and asynchronous reset product terms which are common to all output macrocells (see Figure 4.) The device automatically resets on power up. ("Preset" means Q output at register is set to 1. "Reset" means Q is set to 0.) ### **Testing** PLX 100 percent tests the windowed devices for full AC specifications before shipment. After test they are erased by exposure to Ultraviolet Light. PLX tests the non-windowed one time programmable (OTP) devices for full AC specifications through the phantom array (Ph0-Ph3) and top test and bottom test rows. The device can be tested at incoming inspection the same way. Programmed devices can be tested by using preload to load initial values into the registers. Contact PLX for detailed programming information. ### Clocks The PLX 448 has two clock inputs. The dedicated clock pin clocks the registers in macrocells 1-4. The shared clock/input pin clocks registers in macrocells 5-8 (see Figure 4.) #### **Erasure** To erase the device, apply a minimum dose of 2537 Angstroms, 1800 mW $\times$ min/cm<sup>2</sup>, (20 minutes under direct UV light, typically). ### Metastability Registers in the device have been specifically designed to minimize the metastable recovery time. For example, an MTBF requirement of 10 years at a clock frequency of 10MHz and a data frequency of 5MHz requires only 4ns of recovery time. (See page 11.) A detailed report on metastability is available from PLX on request. ### **Hysteresis** All inputs, including output macrocell inputs, have 200 mV typical hysteresis. (See pages 7 and 11.) #### **Ground Bounce** Three ground pins are provided to ensure minimal ground bounce in the device. I/O1-4 grounds are electrically isolated from I/O5-8 grounds. All I/O grounds are isolated from the internal logic ground. A detailed report on ground bounce and other bus specific device characteristics is available from PLX on request. #### **Device Programming** The following PLD programming software and hardware supports the PLX 448 device. Designers may use the software products below to edit source files, perform simulations and create JEDEC fuse map files. | Manufacturer (Software) | Product | Phone No. (in U.S.) | |------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------| | Data I/O, Redmond, WA | ABEL™ (version 3.0) | 1-800-247-5700 | | Logical Devices, Fort Lauderdale, FL | CUPL <sup>™</sup> (version 2.5) | 1-800-331-7766<br>(305-974-0967 FL) | | PistoHt <sup>™</sup> Tools, Cupertino, CA —Others are in development; contact PLX for an | PET100 <sup>™</sup><br>supdate. | 1-800-274-7864 | | Manufacturer (Programmers) | Model No. | Phone No. (in U.S.) | | Advin Systems, Sunnyvale, CA | Sailor-PAL | 408-736-1622 | | Data I/O, Redmond, WA | 29B | 1-800-247-5700 | | Data I/O | Unisite 40 ™ | 1-800-247-5700 | | Digelec, Canoga Park, CA | 860 | 1-800-367-8750<br>(818-887-3755 CA) | | InLab, Broomfield, CO | 28 A/U | 1-800-237-6759<br>(303-460-0103 CO) | | Logical Devices, Fort Lauderdale, FL | Allpro™ | (305–974–0967 FL)<br>1–800–331–7766 | | OAE, Glendale, CA | (Omni 28, 40, 64 in development) | 1-800-828-0080,<br>(1-800-423-8874) | | PistoHI <sup>™</sup> Tools, Cupertino, CA | PET100™ | 408-255-2422 | | Stag Microsystems, Santa Clara, CA | ZL30, ZL30A | 408-988-1118 | | Sunrise, Glendora, CA | ZL1000B, Z2500B | 818-914-1926 | | -Others in Development; contact PLX for an upon | | 515 511 1 <b>525</b> | Figure 4. Logic Diagram (n = # of product terms) ## Packages and Connection Diagrams\_ ## Pin Description (DIP and LCC Packages)\_ | Pin No. | | Description Pin No. | | Description | | |-----------|------|------------------------------------------------------------------|-----------------------|-----------------------|-------------------| | LCC | DIP | | LCC | DIP | | | 28 | 24 | Vcc | 14, 21, 24 | 12, 18, 20 | Vss (Ground) | | 3-7, 9-12 | 2-10 | Dedicated Inputs | 16, 18, 19 | 13, 15,16, | Bidirectional | | 13 | 11 | Dedicated Input and/or<br>Clock Input to registers<br>4-8 (CLK2) | 20, 23, 25,<br>26, 27 | 17, 19, 21,<br>22, 23 | Input/Output pins | | 17 | 14 | Clock input to registers<br>1-4 (CLK1) | 1, 8, 15,<br>22 | | No Connect | | 2 | 1 | VPP /VCC | | | | # Absolute Maximum Ratings\_\_\_\_\_ | Storage Temperature65°C to +150°C | |---------------------------------------| | Ambient Temperature with | | Power Applied55°C to +125°C | | Supply Voltage to Ground0.5V to +7.0V | | DC Voltage to Outputs in | | High Z State0.5V to +7.0V | | UV Exposure 7000 Wsec/cm <sup>2</sup> | DC Programming Voltage ..... 14.0V # Operating Ranges\_\_ | | Ambient<br>Temperature | Supply Voltage<br>(VCC) | |----------------|------------------------|-------------------------| | Commercial (C) | 0°C to +70°C | 5V ± 5% | | Military (M) | -55°C to +125°C | 5V ± 10% | # **Electrical Characteristics** Tested over Operating Range | Parameter | Description | Te | est Conditions | Min | Max | Units | |-----------------|------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------|-----|-----|-------| | Voн | Output HIGH Voltage | V <sub>CC</sub> = Min,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = -3.0mA | 2.4 | | V | | | | | I/O3, 4, 5, 6<br>I <sub>OL</sub> = 24 (Com'l) | | 0.5 | V | | 14- | 0.44.000.000 | VCC = Min, | I <sub>OL</sub> = 24 (MIL) | | 0.6 | V | | VOL | Output LOW Voltage | VIN = VIH or VIL | I/O1, 2, 7, 8<br>I <sub>OL</sub> = 48 (Com'I) | | 0.5 | V | | | | | IOL = 48 (MIL) | ] | 0.6 | V | | Υн | Input HIGH Level | | | 2.0 | | V | | YIL | Input LOW Level | | 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | 0.8 | V | | liX | Input Leakage Current | V <sub>SS</sub> <= V <sub>IN</sub> <=\ | CC. VCC= Max | -10 | 10 | μΑ | | loz | Output Leakage Current | | ss <= Vout <= Vcc | -40 | 40 | μΑ | | <sup>l</sup> sc | Output Short Circuit Current | VCC = Max, Vc | | -30 | -90 | mA | | lcc | Power Supply Current | VCC= Max, VIN = | GND Outputs Open (Com'l) | | 80 | mA | | | . Siles Supply Surrolle | VCC= Max, VIN = | GND Outputs Open (MIL) | | 90 | mA | ### Capacitance (sample tested only)\_ Combinatorial Outputs | <b>Hysteres</b> | Ri | |-----------------|----| |-----------------|----| | Parameter | Test Conditions | Pins | Тур | Units | |-----------|-----------------------------------|-----------------------|-----|-------| | CIN | V <sub>IN</sub> = 2.0V @ f = 1MHz | Inputs<br>and<br>CLK1 | 5 | рF | | | | I/Os | 10 | рF | | COUT | V <sub>IN</sub> = 2.0V @ f = 1MHz | I/Os | 10 | рF | | Parameter<br>Symbol | Description | Тур | Units | |---------------------|-------------------------------------------------|-----|-------| | V <sub>T+</sub> | Positive-going threshold | 1.5 | V | | V <sub>T-</sub> | Negative-going threshold | 1.3 | ٧ | | nV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 0.2 | V | Switching Waveform Inputs, I/O Reg. Feedback and Synch. Preset CP Asynch. Reset 4 11 3 2 Registered Outputs # Switching Characteristics (Commercial Temperature Range)\_\_\_\_\_ | | Parameter | | | 45 | | |-----|-----------------|-----------------------------------|------|-----|-------| | | Symbol | Description | Min | Max | Units | | 1. | t <sub>PD</sub> | Input/feedback to nonreg. output | | 45 | ns | | 2. | t <sub>EA</sub> | Input to Output Enable | | 45 | ns | | 3. | t <sub>ER</sub> | Input to Output Disable | | 45 | ns | | 4. | tco | Clock to Output | | 30 | ns | | 5. | tp | Clock Period (ts+ tCO) | 60 | | ns | | 6. | t <sub>W</sub> | Clock Width | 35 | | ns | | 7. | t <sub>S</sub> | Setup time (input or feedback) | 30 | | ns | | 8. | t <sub>H</sub> | Hold time | 0 | | ns | | 9. | t <sub>AW</sub> | Asynchronous reset width | 45 | | ns | | 10. | t <sub>AR</sub> | Recovery time, Asynch. reset | 45 | | ns | | 11. | t <sub>AP</sub> | Asynch reset to reg. output reset | 45 | | ns | | 12. | fMAX | Maximum frequency | 16.7 | | MHz | Note: Devices are tested with a 50 pF load. Derate speed by 10ns for a 300 pF load. # Switching Characteristics (Military Temperature Range)\_\_\_\_\_ | | Parameter | | M | -65 | | |-----|------------------|-----------------------------------|------|-----|-------| | | Symbol | Description | Min | Max | Units | | 1. | t <sub>PD</sub> | Input/feedback to nonreg. output | | 65 | ns | | 2. | t <sub>EA</sub> | Input to Output Enable | | 65 | ns | | 3. | t <sub>ER</sub> | Input to Output Disable | | 65 | ns | | 4. | <sup>t</sup> co | Clock to Output | | 50 | ns | | 5. | tр | Clock Period (ts + tCO) | 90 | | ns | | 6. | t <sub>W</sub> | Clock Width | 55 | | ns | | 7. | t <sub>S</sub> | Setup time (input or feedback) | 40 | | ns | | 8. | t <sub>H</sub> | Hold time | 0 | | ns | | 9. | <sup>t</sup> AW | Asynchronous reset width | 65 | | ns | | 10. | t <sub>AR</sub> | Recovery time, Asynch. reset | 65 | | ns | | 11. | t <sub>AP</sub> | Asynch reset to reg. output reset | 65 | | ns | | 12. | f <sub>MAX</sub> | Maximum frequency | 11.1 | | MHz | Note: Devices are tested with a 50 pF load. Derate speed by 10ns for a 300 pF load. ## 24-Lead Ceramic Dual In-line Package (CERDIP) ### 28-Pin J Lead Ceramic Chip Carrier ### 24-Pin DIP Plastic ### 28-Pin LCC Plastic ## INPUT HYSTERESIS (SCHMITT TRIGGER INPUTS) ## Ordering Information\_ | | Temperature Range | | |---------------------|--------------------|--------------------| | Package | Commercial | Military | | | 0°C to +70°C | -55°C to +125°C | | Package Material | Ceramic/Plastic | Ceramic | | Package Type | 24 Pin 300mil DIP | 24 Pin 300mil DIP | | | 28 Pin J-Lead LCC | 28 Pin J-Lead LCC | | Drive Current (IOL) | 4 @ 48mA, 4 @ 24mA | 4 @ 48mA, 4 @ 24mA | ## Part Number Designations\_\_\_ JP = 28 Pin, J-lead plastic LCC HR = 24 Pin, windowed ceramic DIP, 300mil, High Reliability Tested M = 24 Pin, windowed ceramic DIP, 300mil, Military Temperature (-55°C to +125°C) PLX reserves the right to make changes in its products without notice. For further information on specifications, contact PLX directly. © PLX Technology Corporation, 1990 036890 📈\_ \_