# **ANGUS ELECTRONICS CO., LTD**

Tel: (852) 2345 0540 Fax: (852) 2345 9948

**PT4316** 

Web Site: www.angus.com.hk

Low Power 315/433MHz OOK/ASK Superheterodyne

Receiver with SAW-based Oscillator

# DESCRIPTION

The PT4316 is a very low power consumption single chip OOK/ASK superheterodyne receiver for the 315 MHz and 434 MHz frequency bands, which offers a high level of integration and requires few external components. The PT4316 consists of a low-noise amplifier (LNA), mixer, SAW-based local oscillator, on-chip Sallen-Key low-pass filter, intermediate frequency (IF) limiting amplifier stage with received-signal-strength indicator (RSSI), and analog baseband data recovery circuitry (data filter, peak detector, and data slicer). The PT4316 also implements a discrete one-step automatic gain control (AGC) that reduces the LNA gain by 20 dB when the RF input signal is greater than -60 dBm. The PT4316 is available in a 16-pin SOP or SSOP package. Both versions are specified over the extended temperature range (-40°C to +85°C).

#### FEATURES

- Low current consumption (4.2 mA at V<sub>DD</sub> = 3.0 V)
- 2.4 V to 3.6 V supply voltage operation range
- Optimized for 315 MHz or 434 MHz ISM Band
- Saw-based oscillator with low frequency drift
- High dynamic range with on-chip AGC
- Power down mode with very low supply current (< 1 μA)</li>
- Low external parts count
- Available in 16-pin SOP or SSOP package

# **APPLICATIONS**

- Keyless entry systems
- Remote control systems
- Garage door openers
- Alarm systems
- Security systems
- Wireless sensors



# **BLOCK DIAGRAM**

# **APPLICATION CIRCUIT**



| 0                    | Value fe      | or 315 MHz   | Value fo  | Value for 434 MHz |      |  |
|----------------------|---------------|--------------|-----------|-------------------|------|--|
| Component            | Peak Mode     | Average Mode | Peak Mode | Average Mode      | Unit |  |
| Note1                | 313.2 - 314.5 |              | 432.1     |                   |      |  |
| 51                   | 315.5         | - 316.8      | 434.4     | - 435.7           | WITZ |  |
| R1, R2               | 33            | 33           | 33        | 33                | Ω    |  |
| R3                   | 10 K          | 10 K         | 10 K      | 10 K              | Ω    |  |
| R4                   | 12 K          | —            | 12 K      | —                 | Ω    |  |
| R5                   | 1 M           | —            | 1 M       | —                 | Ω    |  |
| R6                   | 1 K           | 1 K          | 1 K       | 1 K               | Ω    |  |
| L1                   | 56 n          | 56 n         | 33 n      | 33 n              | Н    |  |
| L2                   | 82 n          | 82 n         | 68 n      | 68 n              | Н    |  |
| C1, C5, C10, C12     | 100 n         | 100 n        | 100 n     | 100 n             | F    |  |
| C2                   | 10 p          | 10 p         | 10 p      | 10 p              | F    |  |
| C3                   | 1.8 p         | 1.8 p        | 1.8 p     | 1.8 p             | F    |  |
| C4 <sup>Note3</sup>  | 0.56 p        | 0.56 p       | 0.56 p    | 0.56 p            | F    |  |
| C6                   | 470 p         | 470 p        | 470 p     | 470 p             | F    |  |
| C7                   | 150 p         | 150 p        | 150 p     | 150 p             | F    |  |
| C8 <sup>Note3</sup>  | 1.5 p         | 1.5 p        | —         | —                 | F    |  |
| C9                   | 100 p         | 100 p        | 100 p     | 100 p             | F    |  |
| C11 <sup>Note3</sup> | _             | _            | _         | _                 | F    |  |

Notes:

S1 is the SAW resonator, and ±700 KHz frequency difference is acceptable for 2 dB sensitivity variation.
The data filter and slicer are optimized for 1 K ~ 5 Kbps data rate in this application circuit.

3. The component values of C4, C8 and C11 shown in the table are optimized for the evaluation board.

# **ORDER INFORMATION**

| Valid Part Number | Package Type          | Top Code |
|-------------------|-----------------------|----------|
| PT4316-S          | 16 Pins, SOP, 150mil  | PT4316-S |
| PT4316-X          | 16 Pins, SSOP, 150mil | PT4316-X |

# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| Pin Name | I/O | Description                                        | Pin No. |
|----------|-----|----------------------------------------------------|---------|
| CE       |     | Chip enable                                        | 1       |
| CAGC     | 0   | AGC capacitor                                      | 2       |
| RFIN     | I   | RF input                                           | 3       |
| VSSLNA   | G   | Ground for LNA                                     | 4       |
| LNAOUT   | 0   | LNA output                                         | 5       |
| LIMB     | I   | Limiting amplifier de-coupling input               | 6       |
| DFFB     | I   | Data filter feedback point                         | 7       |
| DSP      | I   | Positive input of data slicer (data filter output) | 8       |
| VDD      | Р   | Power supply                                       | 9       |
| OPP      | I   | Non-inverting op-amp input                         | 10      |
| PDOUT    | 0   | Peak detector output                               | 11      |
| DSN      | I   | Negative input of data slicer                      | 12      |
| DATA     | 0   | Data output                                        | 13      |
| VSS      | G   | Ground                                             | 14      |
| OSCIN    |     | Oscillator input                                   | 15      |
| OSCOUT   | 0   | Oscillator output                                  | 16      |

# **FUNCTION DESCRIPTION**

The PT4316 CMOS superheterodyne receiver provides the functionality of a complete receive chain from an antenna input to digital data output. Depending upon signal power and component selection, data rates as high as 50 Kb/s may be achieved.

# LOW NOISE AMPLIFIER (LNA)

The LNA is an on-chip cascode amplifier with a power gain of 16 dB and a noise figure of 3 dB. The gain is determined by external matching networks situated ahead of the LNA and between the LNA output and the mixer input.

An example of the input matching network and the input impedance of PT4316 for 315/434 MHz bands are shown below. The component values given in the table following the application circuit are nominal values only. For a particular PCB layout, the user may be required to make component adjustments in order to achieve highest sensitivity.



The LNA output of the PT4316 internally connects to the mixer stage so that its output impedance cannot be measured directly. The LNA output requires a DC supply through a choke inductor. For obtaining better LNA gain, a capacitor is recommended to be added in parallel with this inductor to implement a resonant tank at the desired frequency as depicted in the following figure. Note that the LNA might self-oscillate and degrade the receiver sensitivity, particularly if a large inductor value is chosen. An alternate matching method is to replace the parallel capacitor with a 330  $\Omega$  to 1 K $\Omega$  resistor, which would reduce the resonant tank Q (quality factor) and avoid the self-oscillation.



The LNA incorporates gain control circuitry. When the RSSI voltage exceeds a threshold reference value corresponding to an RF input level of approximately -60 dBm, the AGC switches on the LNA gain reduction resistor. The loading resistor reduces the LNA gain by 20 dB, thereby reducing the RSSI output by approximately 280 mV. The threshold reference voltage which is compared with the RSSI voltage to determine the gain state of the LNA is also reduced. The LNA resumes high-gain mode when the RSSI voltage drops below this lower threshold voltage corresponding to approximately -66 dBm RF input. The AGC has a hysteresis of around 6 dB and the time constant of the AGC response is determined by the value of the capacitor connected to pin 2 (CAGC). The capacitor value should be chosen with consideration of the data rate.

#### MIXER

The doubly-balanced mixer down-converts the input frequency (RF) in the range of 250 MHz to 500 MHz to the intermediate frequency (IF) at 1.2 MHz with a voltage gain of approximately 20 dB by utilizing either high- or low-side injection of the local oscillator signal. In the case that the RF input to the mixer is single-ended, the unused mixer input must be tied to ground via a capacitor. The mixer is followed by a low pass filter with a corner frequency of 5 MHz in order to suppress RF signals at the IF output.

Both the desired signal band and image signal band are converted to the IF band. If the environment, especially the image channel, is noisy, it is recommended that an external SAW filter be added to remove the unwanted signals. The channel selectivity indicates the ability of the noise rejection. The measurement of channel selectivity of PT4316 without the external SAW filter is plotted in the following figure.



# IF LOW-PASS FILTER

The built-in IF filter is composed of three Sallen-Key low-pass filter stages and it has a -3 dB bandwidth of 3.1 MHz. The frequency response of the IF low-pass filters is plotted below.



### SAW OSCILLATOR

The SAW oscillator is configured as a Colpitts oscillator but consists of 3 cascaded amplifiers instead of a single amplifier. Although the circuit configuration is guite similar to the conventional Colpitts oscillator, this configuration is capable of generating a much higher value of negative resistance. The one-port SAW resonator is connected between pin 15 (OSCIN) and pin 16 (OSCOUT).

The capacitor connected from pin 15 (OSCIN) to ground is used for adjusting the oscillation frequency. In general, this capacitor is unnecessary if the frequency drift can be ignored. The left-hand figure below is the SAW oscillator circuit, and an equivalent circuit of a SAW resonator is shown on its right-hand side. The component values of the equivalent circuit are also listed below for reference.





SAW Resonator Equivalent Circuit

| Part Number <sup>Note</sup> | Center Frequency (MHz) | R1 (Ω) | L1 (µH) | C1 (pF) | C0 (pF) |
|-----------------------------|------------------------|--------|---------|---------|---------|
| MFSRA316.2                  | 316.2                  | 19     | 119.06  | 0.00213 | 2.4     |
| MFSRA435.2                  | 435.2                  | 20     | 86.47   | 0.00155 | 2.0     |

Note: Hsin-Bao one-port SAW resonator.

For down-converting the RF signal to the IF frequency, a suitable SAW oscillation frequency must be chosen. For the PT4316, the -3 dB bandwidth of the IF chain is located from 250 KHz to 3.1 MHz and its optimum value is around 1.2 MHz. The following equation may be utilized to calculate an appropriate SAW oscillator frequency.

#### SAW Oscillator (Freq.) = TX (Freq.) ± (250 KHz ~ 3.1 MHz)

In addition to a SAW resonator, the resonant circuit may also be achieved by an "L-C tank". A recommended circuit for an "L-C tank" is shown in the following figure.



| Frequency (MHz) | C14 (pF) | C15 (pF) | Trimmer L3 (H) |
|-----------------|----------|----------|----------------|
| 315             | 100      | 10       | 2.5T           |
| 433.92          | 100      | 5.6      | 1.5T           |

#### LIMITER/RSSI

The limiter is an AC coupled multi-stage amplifier with a cumulative gain of approximately 70 dB that has a band-pass characteristic centered around 2 MHz. The -3 dB bandwidth of the limiter is around 5 MHz (from 250 KHz to 5.2 MHz). The limiter circuit also produces an RSSI voltage that is directly proportional to the input signal level with a slope of approximately 14 mV/dB. This signal is used to demodulate ASK-modulated receive signals in the subsequent baseband circuitry.

### AUTO GAIN CONTROL (AGC)

The AGC circuitry monitors the RSSI voltage level. As described above, when the RSSI voltage reaches a first value corresponding to an RF input level of approximately -60 dBm, the AGC reduces the LNA gain by 20 dB, thereby reducing the RSSI output by approximately 280 mV. When the RSSI voltage drops below a level corresponding to an RF input of approximately -66 dBm, the AGC sets the LNA back to high-gain mode.

The change of RSSI voltage versus RF input power is plotted below. When the RSSI level increases and then exceeds 1.68 V (RF input power rising), the AGC switches the LNA from high-gain mode to low-gain mode. As RSSI level decreases back to 1.25 V (RF input power falling), the AGC switches the LNA from low-gain mode back to high-gain mode.



#### RSSI Curve w/wo AGC Function

#### DATA FILTER

The data filter is also implemented as a 2<sup>nd</sup>-order low-pass Sallen-Key filter. The pole locations are set by the combination of two on-chip resistors and two external capacitors. Adjusting the value of the external capacitors changes the corner frequency to optimize for different data rates. The corner frequency should be set to approximately 1.5 times the highest expected data rate from the transmitter. Ideal Sallen-Key filter is shown below.



Utilizing the on-board voltage follower and the two 100 K $\Omega$  on-chip resistors, a 2<sup>nd</sup>-order Sallen-Key low pass data filter can be constructed by adding 2 external capacitors between pins 7 (DFFB) and 8 (DSP) and to pin 10 (OPP) as depicted in the Application Circuit (see page 2). The following table shows the recommended values of the capacitors for the different data rate.

| Data Rate            | C6 (pF) | C7 (pF) |
|----------------------|---------|---------|
| < 2 Kb/s             | 1000    | 270     |
| 2 Kb/s – 10 Kb/s     | 470     | 150     |
| 10 Kb/s – 20 Kb/s    | 150     | 56      |
| 20 Kb/s – 40 Kb/s    | 56      | 15      |
| > 40 Kb/s (see Note) | 15      | 4.7     |

Note: the maximum data rate of PT4316 is 50 Kb/s

# PEAK DETECTOR

The peak detector generates a DC voltage which is proportional to the peak value of the received data signal. An external R-C network is necessary. The peak detector input is connected to the RSSI output of the limiter and the output is connected to pin 8 (DSP). This output can be used as an indicator for the received signal strength for use in wake-up circuits and as a reference for the data slicer in ASK mode. The time constant is calculated with the driving current of the data filter op-amp, 100  $\mu$ A. The circuit of using peak detector for faster start-up is depicted in the following figure.



### DATA SLICER

The data slicer consists chiefly of a fast comparator, which allows for a maximum receive data rate of up to 50 Kb/s. The maximum achievable data rate also depends upon the IF filter bandwidth. Both data slicer inputs are accessible off-chip to allow for easy adjustment of the slicing threshold. The output delivers a digital data signal (CMOS level) for subsequent circuits. The self-adjusting threshold on pin 12 (DSN) is generated by an R-C network or peak detector depending upon the baseband coding scheme.

The suggested data slicer configuration uses an internal 100 K $\Omega$  resistor connected between DSN and DSP with a capacitor from DSN to ground as shown in the following figure. The cut-off frequency of the R-C integrator must be set lower than the lowest frequency appearing in the data signal to minimize distortion in the output signal.



#### DEMODULATION

By the different circuit combination, the PT4316 can achieve two demodulation modes, which are called "Peak Mode" and "Average Mode."

#### PEAK MODE

By adjusting the ratio of R4/R9, the threshold voltage can be set at the peak detector output for comparison (see the bottommost figure in page 8). The demodulated data would go into a quasi-mute state as the RF input signal becomes very small, which means when there is no RF signal received or the RF signal is too small, the DATA output will remain mostly at a logic "HIGH" level. If the environment is very noisy, the R4 value may be enlarged to achieve better immunity against noise but at the cost of less sensitivity.

#### AVERAGE MODE

When the "Average Mode" has been set as the figure shown in the "DATA SLICER" section above, the DATA output will exhibit a toggling behavior similar to random noise. In this mode, better sensitivity may be achieved, but noise immunity is worse than in "Peak Mode."

### **POWER-DOWN CONTROL**

The chip enable (CE) pin controls the power on/off behaviour of the PT4316. Connecting CE to "HIGH" sets the PT4316 to the normal operation mode; connecting CE to "LOW" sets the PT4316 to standby mode. The chip consumption current will be lower than 1  $\mu$ A in standby mode. Once enabled, the PT4316 requires < 10 ms to recover received data. Timing plot of PT4316 chip enable is shown in the following figure.



#### ANTENNA DESIGN

For a  $\lambda$  /4 dipole antenna and operating frequency, *f* (in MHz), the required antenna length, *L* (in cm), may be calculated by using the formula

$$L = \frac{7132}{f}$$

For example, if the frequency is 315 MHz, then the length of a  $\lambda$ /4 antenna is 22.6 cm. If the calculated antenna length is too long for the application, then it may be reduced to  $\lambda$ /8,  $\lambda$ /16, etc. without degrading the input return loss. However, the RF input matching circuit may need to be re-optimized. Note that in general, the shorter the antenna, the worse the receiver sensitivity and the shorter the detection distance. Usually, when designing a  $\lambda$ /4 dipole antenna, it is better to use a single conductive wire (diameter about 0.8 mm to 1.6 mm) rather than a multiple core wire.

If the antenna is printed on the PCB, ensure there is neither any component nor ground plane underneath the antenna on the backside of PCB. For an FR4 PCB ( $\varepsilon_r = 4.7$ ) and a strip-width of 30 mil, the length of the antenna, L (in cm), is calculated by

$$L = \frac{c}{4 \times f \times \sqrt{\varepsilon_r}} \qquad \text{where "c" is the speed of light (3 x10^{10} \text{ cm/s})}$$

When the PT4316 is operated in a noisy environment, it is recommended that an external SAW filter be added between the input matching network and antenna.

# PCB LAYOUT CONSIDERATION

Proper PCB layout is extremely critical in achieving good RF performance. At the very least, using a two-layer PCB is strongly recommended, so that one layer may incorporate a continuous ground plane. A large number of via holes should connect the ground plane areas between the top and bottom layers. Note that if the PCB design incorporates a printed loop antenna, there should be no ground plane beneath the antenna.

Within the PT4316, the power supply rails of the LNA and others blocks should be separated for improving the isolation and minimizing the noise coupling effects. Careful consideration must also be paid to the supply power and ground at the board level. The larger ground area plane should be placed as close as possible to the VSS and VSSLNA pins. To reduce supply bus noise coupling, sensitive blocks such as the LNA or mixer should be biased thru separated power supply traces, incorporating series-R, shunt-C filtering as the following figure.



If the power source is capable of supplying a stable voltage, C' may be ignored. In some applications, the DC source may be supplied from a simple AC-DC transformer. In such cases, the DC voltage level could be unstable and may adversely affect ASK/OOK receiver sensitivity. A solution may be to increase C to an appropriately large value while continuing to make the power source as stable as possible.

Finally, in an RF system, it is extremely important to keep the LNA or RF signal traces away from large voltage swing signals and digital data signal traces to avoid unnecessary interference. A representative layout of a PT4316 demo-board is shown in page 14.

# **ABSOLUTE MAXIMUM RATINGS**

(V<sub>SS</sub> = 0 <u>V</u>)

| Parameter                   | Symbol           | Rating                           | Unit |
|-----------------------------|------------------|----------------------------------|------|
| Supply Voltage Range        | $V_{DD}$         | $V_{SS} - 0.3$ to $V_{SS} + 6.0$ | V    |
| Soldering Temperature       | T <sub>SLD</sub> | 255                              | °C   |
| Soldering Time              | t <sub>stg</sub> | 10                               | s    |
| Operating Temperature Range | Topr             | -40 to +85                       | °C   |
| Storage Temperature Range   | Tstg             | -55 to +150                      | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

 $(V_{SS} = 0 V)$ 

| Baramatar             | Symbol         |      | Unit |      |      |
|-----------------------|----------------|------|------|------|------|
| Farameter             | Symbol         | Min. | Тур. | Max. | Unit |
| Supply Voltage Range  | $V_{DD}$       | 2.4  | 3.0  | 3.6  | V    |
| Operating Temperature | T <sub>A</sub> | -40  | 27   | 85   | °C   |

# **ELECTRICAL CHARACTERISTICS**

(V\_{DD} = 3.0 V, V\_{SS} = 0 V, CE = "HIGH", Temp = +27  $^\circ\!\mathrm{C}$  , f\_{RF} = 433.92 MHz)

| Paramotor                                   | Symbol                 | Symbol                                  |      | Value |      | Unit  |  |
|---------------------------------------------|------------------------|-----------------------------------------|------|-------|------|-------|--|
| Falailletei                                 | Symbol                 | Condition                               | Min. | Тур.  | Max. | Unit  |  |
| General Characteristics                     |                        |                                         |      |       |      |       |  |
| Frequency Range                             | f <sub>RF</sub>        |                                         | 250  |       | 500  | MHz   |  |
| Maximum Receiver Input Level                | $P_{RF,MAX}$           |                                         | -20  | -10   |      | dBm   |  |
| Sensitivity <sup>Note1</sup>                | S                      | ASK <sup>Note2</sup> , peak power level |      | -103  | -100 | dBm   |  |
| Sensitivity                                 | SIN                    | OOK, peak power level                   |      | -97   | -94  | UDIII |  |
| Data Rate <sup>Note3</sup>                  | D <sub>Rate</sub>      |                                         |      | 1     | 50   | Kb/s  |  |
| Power Supply                                |                        |                                         |      |       |      |       |  |
| Supply Voltage                              | $V_{DD}$               |                                         | 2.4  | 3.0   | 3.6  | V     |  |
| Consumption DC Current                      | I <sub>DD</sub>        | CE = "HIGH"                             |      | 4.2   | 4.6  | mA    |  |
| Standby DC Current                          | I <sub>stand-by</sub>  | CE = "LOW"                              |      |       | 1.0  | μA    |  |
| LNA                                         |                        |                                         |      |       |      |       |  |
| Power Gain                                  | G <sub>LNA</sub>       | Matched to 50 Ω                         |      | 16    | 18   | dB    |  |
| Noise Figure                                | $NF_{LNA}$             | Matched to 50 Ω                         |      | 3     | 3.6  | dB    |  |
| Input Third-Order Intermodulation           |                        | Matchod to 50 O                         |      | 10    |      | dPm   |  |
| Intercept Point                             | IIP 3 <sub>LNA</sub>   |                                         |      | -12   |      | UDIII |  |
| Auto Gain Control (AGC)                     |                        |                                         |      |       |      |       |  |
| AGC Attack and Decay Ratio <sup>Note4</sup> | RA <sub>AGC</sub>      | T <sub>attack</sub> /T <sub>decav</sub> |      | 0.1   |      |       |  |
| AGC Leakage Current                         | Leak AGC               | at +85℃                                 |      | ±100  |      | nA    |  |
|                                             |                        | LNA gain from low to high               |      | 1.25  |      |       |  |
| AGC Threshold Voltage                       | V <sub>thresh</sub>    | LNA gain from high to low               |      | 1.68  |      | V     |  |
| AGC Threshold Referred to the RF            | 5                      | LNA gain from low to high               |      | -66   |      |       |  |
| Input Power <sup>Note5</sup>                | P <sub>in,thresh</sub> | LNA gain from high to low               |      | -60   |      | dBm   |  |
| Down-Conversion Mixer                       |                        |                                         |      |       |      |       |  |
| Conversion Voltage Gain                     | G <sub>MIX</sub>       |                                         | 16   | 20    |      | dB    |  |
| Noise Figure (SSB)                          | NF <sub>MIX</sub>      |                                         |      | 19    | 20   | dB    |  |
| Input Third-Order Intermodulation           |                        |                                         |      | 40    |      | - ID  |  |
| Intercept Point                             | IIP3 <sub>MIX</sub>    |                                         |      | -16   |      | aвm   |  |
| IF Filter                                   |                        |                                         | •    |       |      |       |  |
| Bandwidth                                   | BWIFF                  |                                         |      | 3.1   |      | MHz   |  |
| SAW Oscillator                              |                        |                                         | •    |       |      |       |  |
| Start-Up Time                               | T <sub>OSC.start</sub> |                                         |      |       | 200  | μs    |  |
| IF Limiting Amplifier                       |                        |                                         |      |       |      |       |  |
| IF Frequency                                | f <sub>IF</sub>        |                                         |      | 1.2   |      | MHz   |  |
| Gain                                        | GLIM                   |                                         |      | 70    | 80   | dB    |  |
| Bandwidth                                   | BWIM                   |                                         |      | 5     |      | MHz   |  |
| RSSI Dynamic Range                          | DR <sub>RSSI</sub>     |                                         |      | 70    |      | dB    |  |
| RSSI Curve Slope                            | SL <sub>RSSI</sub>     |                                         |      | 14    | 10.8 | mV/dB |  |
| - Deel land                                 |                        | PRF < -120 dBm                          |      | 1.0   |      |       |  |
| ROOI IEVEI                                  | V <sub>RSSI</sub>      | PRF > -30 dBm                           |      | 1.8   |      | V     |  |
| Data Filter                                 |                        |                                         |      |       |      |       |  |
| Bandwidth                                   | $BW_{DF}$              |                                         |      | 1     | 50   | KHz   |  |
| Maximum Load Capacitance                    | $C_{Load,DS}$          |                                         |      |       | 20   | pF    |  |

Notes:

1. BER = 1e-3, data rate = 2 Kb/s.

2. Use AM 99% with square wave modulation (if limited by capabilities of signal generator).

3. Data rate selection affects choice of component values for data filter, peak detector and slicer.

4. AGC attack and decay currents are around 15  $\mu A$  and 1.5  $\mu A.$ 

5. AGC threshold depends on the gain setting and matching of LNA.

# **TEST BOARD LAYOUT**



<Bottom Side>

# **PACKAGE INFORMATION**

### 16 PINS, SOP, 150MIL



| Symbol | Min.     | Nom. | Max.  |  |  |
|--------|----------|------|-------|--|--|
| A      | 1.34     | -    | 1.75  |  |  |
| A1     | 0.10     | -    | 0.25  |  |  |
| A2     | 1.24     | -    | 1.65  |  |  |
| b      | 0.31     | -    | 0.51  |  |  |
| С      | 0.17     | -    | 0.25  |  |  |
| D      | 9.80     | -    | 10.00 |  |  |
| E      | 3.80     | -    | 4.00  |  |  |
| Н      | 5.80     | 6.0  | 6.20  |  |  |
| е      | 1.27 BSC |      |       |  |  |
| L      | 0.40     | -    | 1.27  |  |  |
| θ      | 0°       | -    | 8°    |  |  |

Notes:

Controlling dimensions are in millimeters (MM).
Dimension D1 & E1 does not include mold protrusion.

Coplanarity of all leads shall be (before test) 0.089 max. from the seating plane. Unless otherwise specified.
General physical outline spec is refer to TMC's final inspection spec unless otherwise specified.

#### 16 PINS, SSOP, 150MIL







| Symbol | Min.       | Nom. | Max. |  |
|--------|------------|------|------|--|
| A      | 1.34       | 1.60 | 1.75 |  |
| A1     | 0.10       | -    | 0.25 |  |
| A2     | 1.24       | -    | 1.52 |  |
| b      | 0.20       | 0.25 | 0.30 |  |
| С      | 0.10       | -    | 0.25 |  |
| D      | 4.80       | -    | 5.00 |  |
| E      | 5.79       | 5.99 | 6.19 |  |
| E1     | 3.81       | 3.91 | 3.98 |  |
| е      | -          | 0.63 | -    |  |
| L      | 0.38       | -    | 1.27 |  |
| у      | -          | -    | 0.10 |  |
| θ      | 0°         | -    | 8°   |  |
| L1     | 0.041 REF. |      |      |  |

Notes:

1. Package body sizes exclude mold flash and gate burrs.

Dimension L is measured in gage plane.
Tolerance 0.10 mm unless otherwise specified.

Controlling dimensions are in millimeters. Converted inch dimensions are not necessarily exact.
Followed from JEDEC MO-137.

#### **IMPORTANT NOTICE**

Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time.

PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied.

# **ANGUS ELECTRONICS CO., LTD**

Tel: (852) 2345 0540 Fax: (852) 2345 9948

Web Site: www.angus.com.hk