**CENESAS** Preliminary

# R1LV1616R Series

16Mb superSRAM (1M wordx16bit)

REJ03C0101-0002Z Rev.0.02 2003.10.24

#### Description

The R1LV1616R Series is a family of low voltage 16-Mbit static RAMs organized as 1048576-words by 16-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies.

The R1LV1616R Series is suitable for memory applications where a simple interfacing , battery operating and battery backup are the important design objectives.

The R1LV1616R Series is packaged in a 52pin micro thin small outline mount device[µTSOP / 10.79mm x 10.49mm with the pin-pitch of 0.4mm] or a 48balls fine pitch ball grid array [f-BGA / 7.5mmx8.5mm with the ball-pitch of 0.75mm and 6x8 array]. It gives the best solution for a compaction of mounting area as well as flexibility of wiring pattern of printed circuit boards.

#### **Features**

- Single 2.7-3.6V power supply
- Small stand-by current:4µA (3.0V, typ.)
- Smaller stand-by current by "Data retention mode"("CS2"='L') : 1µA (3.0V, typ.)
- Data retention supply voltage =2.0V
- No clocks, No refresh
- All inputs and outputs are TTL compatible.
- Easy memory expansion by CS1#, CS2, LB# and UB#
- Common Data I/O
- Three-state outputs: OR-tie capability
- OE# prevents data contention on the I/O bus
- Process technology: 0.15um CMOS

## **Ordering Information**

| Type No.              | Access time | Package                                                        |  |  |  |
|-----------------------|-------------|----------------------------------------------------------------|--|--|--|
| R1LV1616RSD-7SI       | 70 ns       |                                                                |  |  |  |
| R1LV1616RSD-8SI 85 ns |             | 350-mil 52-pin plastic μ - TSOP(II) (normal-bend type) (52PTG) |  |  |  |
| R1LV1616RBG-7SI       | 70 ns       |                                                                |  |  |  |
| R1LV1616RBG-8SI       | 85 ns       | 7.5mmx8.5mm t-BGA 0.75mm pitch 48ball                          |  |  |  |



This product is under development and its specification might be changed without any notice.

#### **Pin Arrangement**



## **Pin Description**

| Pin name     | Function                       |
|--------------|--------------------------------|
| A0 to A19    | Address input                  |
| DQ 0 to DQ15 | Data input/output              |
| CS1# &CS2    | Chip select                    |
| WE#          | Write enable                   |
| OE#          | Output enable                  |
| LB#          | Lower byte select              |
| UB#          | Upper byte select              |
| Vcc          | Power supply                   |
| Vss          | Ground                         |
| BYTE#        | Byte control mode enable input |
| NC           | Non connection                 |

This product is under development and its specification might be changed without any notice.

### **Block Diagram**



Note, BYTE# pin supported by only TSOP type.



| CS1# | CS2* <sup>3</sup> | BYTE#* <sup>2</sup> | LB# | UB# | WE# | OE# | DQ0~7  | DQ8~14 | DQ15        | Operation               |
|------|-------------------|---------------------|-----|-----|-----|-----|--------|--------|-------------|-------------------------|
| Н    | Н                 | Х                   | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z      | Stand-by                |
| Х    | L                 | Х                   | Х   | Х   | Х   | Х   | High-Z | High-Z | -<br>High-Z | Data<br>retention       |
| Х    | н                 | Х                   | Н   | н   | Х   | Х   | High-Z | High-Z | High-Z      | Stand-by                |
| L    | Н                 | Н                   | L   | Н   | L   | Х   | Din    | High-Z | High-Z      | Write in<br>lower byte  |
| L    | Н                 | Н                   | L   | Н   | Н   | L   | Dout   | High-Z | High-Z      | Read from<br>lower byte |
| L    | Н                 | Н                   | L   | Н   | Н   | Н   | High-Z | High-Z | High-Z      | Output disable          |
| L    | Н                 | Н                   | Н   | L   | L   | Х   | High-Z | Din    | Din         | Write in upper byte     |
| L    | Н                 | Н                   | Н   | L   | Н   | L   | High-Z | Dout   | Dout        | Read from<br>upper byte |
| L    | Н                 | Н                   | Н   | Ц   | Н   | Н   | High-Z | High-Z | High-Z      | Output disable          |
| L    | Н                 | Н                   | L   | Ц   | L   | Х   | Din    | Din    | Din         | Write                   |
| L    | Н                 | Н                   | L   | Ц   | Н   | L   | Dout   | Dout   | Dout        | Read                    |
| L    | Н                 | Н                   | L   | L   | Н   | Н   | High-Z | High-Z | High-Z      | Output disable          |
| L    | Н                 | L                   | L   | L   | L   | Х   | Din    | High-Z | A-1         | Write                   |
| L    | Н                 | L                   | L   | L   | Н   | L   | Dout   | High-Z | A-1         | Read                    |
| L    | Н                 | L                   | L   | L   | Н   | Н   | High-Z | High-Z | A-1         | Output disable          |

**Operating Table** 

Note 1,H:VIH L:VIL X: VIH or VIL

2, BYTE# pin supported by only TSOP type. When apply BYTE# ="L", please assign LB#=UB#="L".

\*3 Notification about a new function of CS2 signal

R1LV1616R Series use CS2 signal to control the internal voltage for as 'Data retention mode'. In case of conventional SRAM products, both CS1# and CS2 signals are used as control signals for device operation of active and stand-by modes. In terms of R1LV1616R Series, CS1# is an ordinary function that controls device operation, but CS2 function is to make a switch device status between 'Stand-by mode' and 'Data retention mode', based on the input level of CS2 signal. In the concrete, when setting CS2 at a high level, a device status is changed from 'Data retention mode' to 'Stand-by mode'. And when setting CS2 at a low level, it's changed from 'Stand-by mode' to 'Data retention mode'. The latter is a new function. During 'Data retention mode' with CS2='L', the reduction of current consumption is achieved by turning off the internal voltage supply except memory cell array. Therefore in case of using with CS2 signal as for 'back up control with battery', it will be realized the most suitable system. With regard to the detailed specifications for CS2 signal, please refer to the item of "Timing diagram" in p.11~p.14 and that of "Data retention characteristics" in p.15.

### **Absolute Maximum Ratings**

| Parameter                                  | Symbol | Value                                       | Unit |
|--------------------------------------------|--------|---------------------------------------------|------|
| Power supply voltage relative to Vss       | Vcc    | -0.5 to +4.6                                | V    |
| Terminal voltage on any pin relation toVss | Vт     | -0.5* <sup>1</sup> to Vcc+0.3* <sup>2</sup> | V    |
| Power dissipation                          | Рт     | 0.7                                         | W    |
| Operation temperature                      | Topr   | -40 to + 85                                 | ٥C   |
| Storage temperature range                  | Tstg   | -65 to + 150                                | °C   |
| Storage temperature range under bias       | Tbias  | -40 to + 85                                 | °C   |

Note 1: -3.0V in case of AC (Pulse width  $\leq$  30ns) 2:Maximum voltage is +4.6V

# DC Operating Conditions

| Parameter                 | Symbol | Min  | Тур | Max     | Unit | Note |
|---------------------------|--------|------|-----|---------|------|------|
| Supply voltage            | Vcc    | 2.7  | 3.0 | 3.6     | V    |      |
|                           | Vss    | 0    | 0   | 0       | V    |      |
| Input high voltage        | Vін    | 2.2  |     | Vcc+0.2 | V    |      |
| Input low voltage         | VIL    | -0.2 |     | 0.6     | V    | 1    |
| Ambient temperature range | Та     | -40  |     | 85      | °C   |      |

Note 1–3.0V in case of AC (Pulse width  $\leq$  30ns)

| DC Characteristics           |        |     |       |     |      |                                                                                 |                                                                  |  |  |  |
|------------------------------|--------|-----|-------|-----|------|---------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|
|                              | 1      |     | 1     |     | 1    | 1                                                                               |                                                                  |  |  |  |
| Parameter                    | Symbol | Min | Typ*1 | Max | Unit | Te                                                                              | st conditions*2                                                  |  |  |  |
| Input leakage current        | lu     |     |       | 1   | μA   | V                                                                               | in=Vss to Vcc                                                    |  |  |  |
| Output leakage current       | Ilo    |     |       | 1   | μA   | CS1# =V<br>OE# = V<br>LB# =UB                                                   | 'IH or CS2=VIL or<br>IH or WE# =VIL or<br>₩ =VIH,VI/O=Vss to Vcc |  |  |  |
| Operating current            | lcc    |     | 1.5   | 3   | mA   | CS1#=VIL, $CS2=VIHOthers = VIH / VILI I/O = 0 mA$                               |                                                                  |  |  |  |
| Average operating<br>current | Icc1   |     | 20    | 40  | mA   | Min. cycle, duty =100%<br>I I/O = 0 mA,CS1# =VIL,<br>CS2=VIH Others = VIH / VIL |                                                                  |  |  |  |
|                              | ICC2   |     | 1.5   | 8   | mA   | Cycle tim<br>I I/O = 0 r<br>CS2=VIH                                             | ne = 1µs,duty=100%<br>mA,CS1# =VIL,<br>Others = VIH / VIL        |  |  |  |
| Standby current              | lsв    |     | 0.1   | 0.3 | mA   | CS1#=C                                                                          | S2=VIH                                                           |  |  |  |
| Standby current              | ISB1   |     | 4     | 6   | μA   | ~+25ºC                                                                          | 0V≤Vin                                                           |  |  |  |
|                              |        |     | 6     | 12  | μA   | ~+40°C                                                                          | $(1)CS1 # \ge Vcc-0.2V$ or                                       |  |  |  |
|                              |        |     |       | 25  | μA   | ~+70ºC                                                                          | $(2)LB\# = UB\# \ge Vcc-0.2V$                                    |  |  |  |
|                              |        |     |       | 50  | μA   | ~+85ºC                                                                          | $CS1\# \le 0.2V$                                                 |  |  |  |
| Output hige voltage          | Vон    | 2.4 |       |     | V    |                                                                                 | lон = -0.5mA                                                     |  |  |  |
| Output Low voltage           | Vol    |     |       | 0.4 | V    |                                                                                 | IOL = 2mA                                                        |  |  |  |

Note 1: Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested. 2: BYTE# pin supported by only TSOP type.

BYTE#  $\,\geq$  Vcc-0.2V or BYTE#  $\leq$  0.2V

### Capacitance

|                            |        |     |     |     |      | (Ta=+25°C, f=1N | /Hz) |
|----------------------------|--------|-----|-----|-----|------|-----------------|------|
| Parameter                  | Symbol | Min | Тур | Max | Unit | Test conditions | Note |
| Input capacitance          | C in   |     |     | 10  | pF   | V in =0V        | 1    |
| Input / output capacitance | C 1/0  |     |     | 10  | pF   | V I/O=0V        | 1    |

Note 1:This parameter is sampled and not 100% tested.

### **AC Characteristics**

Test Conditions (Vcc= $2.7 \sim 3.6$ V, Ta =  $-40 \sim +85$ °C)

- Input pulse levels: VIL= 0.4V,VIH=2.4V
- Input rise and fall time : 5ns
- Input and output timing reference levels : 1.5V
- Output load : See figures (Including scope and jig)



CL=5FpF (for tclz, tblz, tolz, tchz, tclz, tbhz, tohz, tohz, twhz)



#### Read Cycle

|                                    |              | R1LV161 | R1LV1616R**-7SI |     | R1LV1616R**-8SI |      |       |
|------------------------------------|--------------|---------|-----------------|-----|-----------------|------|-------|
| Parameter                          | Symbol       | Min     | Max             | Min | Max             | Unit | Notes |
| Read cycle time                    | <b>t</b> RC  | 70      |                 | 85  |                 | ns   |       |
| Address access time                | <b>t</b> AA  |         | 70              |     | 85              | ns   |       |
| Chip select access time            | tacs         |         | 70              |     | 85              | ns   |       |
| Output enable to output valid      | toe          |         | 35              |     | 45              | ns   |       |
| Output hold from address change    | tон          | 10      |                 | 10  |                 | ns   |       |
| LB#,UB# access time                | tва          |         | 70              |     | 85              | ns   |       |
| Chip select to output in low-Z     | <b>t</b> clz | 10      |                 | 10  |                 | ns   | 2,3   |
| LB#,UB# enable to low-Z            | <b>t</b> BLZ | 5       |                 | 5   |                 | ns   | 2,3   |
| Output enable to output in low-Z   | tolz         | 5       |                 | 5   |                 | ns   | 2,3   |
| Chip deselect to output in high-Z  | tснz         | 0       | 25              | 0   | 30              | ns   | 1,2,3 |
| LB#,UB# disable to high-Z          | tвнz         | 0       | 25              | 0   | 30              | ns   | 1,2,3 |
| Output disable to output in high-Z | tонz         | 0       | 25              | 0   | 30              | ns   | 1,2,3 |



### Write Cycle

|                                     |             | R1LV161 | R1LV1616R**-7SI |     | R1LV1616R**-8SI |      |       |
|-------------------------------------|-------------|---------|-----------------|-----|-----------------|------|-------|
| Parameter                           | Symbol      | Min     | Max             | Min | Max             | Unit | Notes |
| Write cycle time                    | <b>t</b> wc | 70      |                 | 85  |                 | ns   |       |
| Address valid to end of write       | taw         | 65      |                 | 70  |                 | ns   |       |
| Chip selection to end of write      | <b>t</b> cw | 65      |                 | 70  |                 | ns   | 5     |
| Write pulse width                   | <b>t</b> wp | 55      |                 | 60  |                 | ns   | 4     |
| LB#,UB# valid to end of write       | tвw         | 65      |                 | 70  |                 | ns   |       |
| Address setup time                  | tas         | 0       |                 | 0   |                 | ns   | 6     |
| Write recovery time                 | <b>t</b> wr | 0       |                 | 0   |                 | ns   | 7     |
| Data to write time overlap          | <b>t</b> ow | 35      |                 | 40  |                 | ns   |       |
| Data hold from write time           | tон         | 0       |                 | 0   |                 | ns   |       |
| Output active from end of write     | tow         | 5       |                 | 5   |                 | ns   | 2     |
| Output disable to output in high -Z | tонz        | 0       | 25              | 0   | 30              | ns   | 1,2   |
| Write to output in high-Z           | twнz        | 0       | 25              | 0   | 30              | ns   | 1,2   |

Preliminary

Note1. tchz, tohz, twhz and tBHz are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.

2. This parameter is sampled and not 100% tested.

- 3.AT any given temperature and voltage condition, tHz max is less than tHz min both for a given device and form device to device.
- 4. A write occurs during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#. A write begins at the latest transition among CS1# going low, WE# going low and LB# going low or UB# going low . A write ends at the earliest transition among CS1# going high, WE# going high and LB# going high or UB# going high. twp is measured from the beginning of write to the end of write.
- 5. tcw is measured from the later of CS1# going low to end of write.
- 6. tAs is measured the address valid to the beginning of write.
- 7. twR is measured from the earliest of CS1# or WE# going high to the end of write cycle.

R1LV1616R Series

# Preliminary

Byte Control

|                    |             | R1LV1616R**-7SI |     | R1LV1616R**-8SI |     |      |       |
|--------------------|-------------|-----------------|-----|-----------------|-----|------|-------|
| Parameter          | Symbol      | Min             | Max | Min             | Max | Unit | Notes |
| Byte setup time    | tвs         | 5               |     | 5               |     | ms   |       |
| Byte recovery time | <b>t</b> BR | 5               |     | 5               |     | ms   |       |

BYTE# Timing Waveform







Note, About **t**PR, See Data Retention Characteristics p.15

R1LV1616R Series

Preliminary

This product is under development and its specification might be changed without any notice.



Note , About  $t_{\text{PR}}$  , See Data Retention Characteristics p.15



Write Cycle (2) (CS1# ,CS2 Clock, OE#=VIH) twc A0~19 (Word Mode) Valid address A-1~19 (Byte Mode) t<sub>BW</sub> LB#,UB# CS1# tcw t<sub>AS</sub> **t**wr **t**PR\* CS2 twp WE# tow tон DQ0~15 4 ► (Word Mode) Valid data DQ0~7 (Byte Mode)

Note , About  $t_{\text{PR}}$ , See Data Retention Characteristics p.15



R1LV1616R Series

Preliminary

This product is under development and its specification might be changed without any notice.

| Write C                                                               | ycle (3) ( LB#,UB# Clock, OE#=Viн) |
|-----------------------------------------------------------------------|------------------------------------|
| A0~19                                                                 | twc                                |
| (Word Mode)                                                           | Valid address                      |
| A-1~19<br>(Byte Mode)                                                 |                                    |
| LB#,UB#                                                               |                                    |
| CS1#                                                                  | tcw                                |
| CS2                                                                   |                                    |
| WE#                                                                   | twp                                |
| DQ <sub>0~15</sub><br>(Word Mode)<br>DQ <sub>0~7</sub><br>(Byte Mode) | tbw ▶ tbH<br>Valid data            |

Note , About  $t_{\text{PR}}$ , See Data Retention Characteristics p.15



|                                      |              |      |                   |      |      | (Ta= -4                | 40~+85⁰C)                |  |
|--------------------------------------|--------------|------|-------------------|------|------|------------------------|--------------------------|--|
| Parameter                            | Symbol       | Min  | Typ <sup>*2</sup> | Max  | Unit | Test co                | nditions <sup>*3,4</sup> |  |
| Vcc for data retention               | Vdr          | 2.0V |                   | 3.6V | V    | V in ≥                 | 2 0V                     |  |
|                                      |              |      |                   |      |      | 0V≤C                   | S2≤0.2V                  |  |
| Data retention current               | ICCDR        |      | 1.0               | 3.0  | μA   | ~+25⁰C                 | Vcc=3.0V                 |  |
|                                      |              |      | 3.0               | 8.0  | μA   | ~+40°C                 | V in ≥ 0V                |  |
|                                      |              |      |                   | 17   | μA   | ~+70⁰C                 | CS2<0.2V                 |  |
|                                      |              |      |                   | 37   | μA   | ~+85⁰C                 | ••==•=•                  |  |
| Chip deselect to data retention time | <b>t</b> CDR | 0    |                   |      | ns   | See reter              | tion waveform            |  |
| Operation recovery time              | <b>t</b> R   | 5    |                   |      | ms   | See retention wavelon  |                          |  |
| Power off setup time                 | tPS          | 0    |                   |      | ns   | See retention waveform |                          |  |
| Power supply recovery time           | <b>t</b> PR  | 200  |                   |      | μs   | See retention wavefor  |                          |  |

#### **Data Retention Characteristics \*1**

- Note 1. Different from conventional SRAM products, this is the reduction mode of Data retention current when CS2 is low. During CS2 low, Internal voltage supply circuit is turned off except memory cell array.
  - 2. Typical parameter of ICCDR indicates the value for the center of distribution at Vcc=3.0V and not 100% tested.
  - 3. BYTE# pin supported by TSOP type. BYTE#  $\geq$  Vcc-0.2V or BYTE#  $\leq$  0.2V
  - 4. Also CS2 controls address buffer, WE# buffer ,CS1# buffer ,OE# buffer ,LB# ,UB# buffer and Din buffer . In the data retention mode (0V ≤ CS2 ≤ 0.2V) , Vin levels (address, WE# ,OE#,CS1#,LB#,UB#,I/O) can be in the high impedance state.

Data Retention timing Waveform (1) (LB#,UB# Controlled)



Data Retention timing Waveform (2) (CS1# Controlled)



Note 5. On the UB#,LB# control mode or the CS1# control mode ,when recovering from the Data retention mode , the level of UB# and LB# or CS1# during  $t_{PR}$  period must be more than 2.2V.

RENESAS

Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.

2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.

7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.



http://www.renesas.com

Copyright © 2003. Renesas Technology Corporation, All rights reserved. Printed in Japan.



# **REVISION HISTORY**

# R1LV1616R Series Data Sheet

| Rev. | Date          | Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               | Page        | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0.01 | Jul. 4, 2003  | —           | First edition issued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.02 | Oct. 24, 2003 | 9           | Revise<br>Removed "CS2 signal operation" from Note 4,5 & 7 as follows.<br>Note 4. Former<br>A write occurs during the overlap of a low CS1#, a high CS2, a low WE# and a low<br>LB# or a low UB#.A write begins at the latest transition among CS1# going low, <u>CS2</u><br><u>going high</u> , WE# going low and LB# going low or UB# going low . A write ends at<br>the earliest transition among CS1# going high, <u>CS2 going low</u> , WE# going high and<br>LB# going high or UB# going high. tWP is measured from the beginning of write to<br>the end of write.<br>Note 4. Revision<br>A write occurs during the overlap of a low CS1#, a high CS2, a low WE# and a low<br>LB# or a low UB#.A write begins at the latest transition among CS1# going low, WE#<br>going low and LB# going low or UB# going low . A write ends at the earliest<br>transition among CS1# going high , WE# going high and LB# going high or UB#<br>going low and LB# going high , WE# going high and LB# going high or UB#<br>going high. tWP is measured from the beginning of write to the end of write.<br>Note 5. Former<br>tCW is measured from the later of CS1# going low or CS2 going high to end of write |
|      |               | 5           | <ul> <li>tCW is measured from the later of CS1# going low or <u>CS2 going high</u> to end of write</li> <li>Note 5. Revision</li> <li>tCW is measured from the later of CS1# going low to end of write.</li> <li>Note 7. Former</li> <li>tWR is measured from the earliest of CS1# or WE# going high or <u>CS2 going low</u> to the end of write cycle.</li> <li>Note 7. Revision</li> <li>tWR is measured from the earliest of CS1# or WE# going high to the end of write cycle.</li> <li>In "Note 2",</li> <li>Add instructions "When early D/TE#, "It " places easing I D#, UD#, "It " "</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |               | 3           | Change Pin name "I/O 0 to I/O15" to "DQ 0 to DQ15" in "Pin Description".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |               |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |