#### R6500/11, R6500/12, R6500/15 AND R6500/16 ONE-CHIP MICROCOMPUTERS #### **SECTION 1** INTRODUCTION #### 1.1 FEATURES - Enhanced 6502 CPU - -Four new bit manipulation instructions: - Set Memory Bit (SMB) - Reset Memory Bit (RMB) - Branch on Bit Set (BBS) - Branch on Bit Reset (BBR) -Decimal and binary arithmetic modes - -13 addressing modes - —True indexina - 3K-byte mask-programmable ROM (R6500/11, R6500/12) - 4K-byte mask-programmable ROM (R6500/15, R6500/16) • 192-byte static RAM - 32 TTL-compatible I/O lines (R6500/11, R6500/15) - 56 TTL-compatible I/O lines (R6500/12, R6500/16) - · One 8-bit port may be tri-stated under software control - · One 8-bit port with programmable latched input - Two 16-bit programmable counter/timers, with latches - -Pulse width measurement - -Asymmetrical pulse generation - -Pulse generation - -Interval timer -Event counter - -Retriggerable interval timer - Serial port - -Full-duplex asynchronous operation mode - -Selectable 5- to 8-bit characters - -Wake-up feature - -Synchronous shift register mode - -Standard programmable bit rates, programmable up to - 62.5K bits/sec @ 1 MHz - Ten interrupts - -Four edge-sensitive lines; two positive, two negative - -Reset - -Non-maskable - -Two counter underflows - -Serial data received - Serial data transmitted Bus expandable to 16K bytes of external memory - · Flexible clock circuitry - -2-MHz or 1-MHz internal operation - -Internal clock with external 2 MHz to 4 MHz series resonant XTAL at two or four times internal frequency - External clock input divided by one, two or four - 1μs minimum instruction execution time @ 2 MHz - NMOS-3 silicon gate, depletion load technology - Single +5V power supply - 12 mW stand-by power for 32 bytes of the 192-byte RAM - 40-pin DIP (R6500/11 and R6500/15) - 64-pin QUIP (R6500/12 and R6500/16) #### 1.2 SUMMARY These Rockwell microcomputers are complete, high-performance 8-bit NMOS-3 microcomputers on a single chip, and are compatible with all members of the R6500 family. The R6500/11 consists of an enhanced 6502 CPU, an internal clock oscillator, 3072 bytes of Read-Only Memory, 192 bytes of Random Access Memory (RAM) and versatile interface circuitry. The interface circuitry includes two 16-bit programmable timer/counters, 32 bidirectional input/output lines (including four edge-sensitive lines and input latching on one 8-bit port), a fullduplex serial I/O channel, ten interrupts and bus expandability. The R6500/15 is identical to the R6500/11 except it has 4K of ROM. The R6500/12 consists of all the features of the R6500/11 plus three additional I/O ports. It is packaged in a 64 pin QUIP. The R6500/16 is identical to the R6500/12 except it has 4K of ROM. The innovative architecture and the demonstrated high performance of the R6502 CPU, as well as instruction simplicity, results in system cost-effectiveness and a wide range of computational power. These features make either device a leading candidate for microcomputer applications. To allow prototype circuit development, Rockwell offers a PROMcompatible 64-pin extended microprocessor device. This device, the R6511Q, provides all R6500/11 or R6500/15 interface lines. plus the address bus, data bus and control lines to interface with external memory. With the addition of external circuits it can also be used to emulate the R6500/12 or R6500/16 (contact Rockwell sales offices listed on the back page for details). #### **One-Chip Microcomputers** A backpack emulator, the R65/11EB, is available for developing R6500/11 applications. No backpack part is available for the R6500/12. The R6511Q may also be used as a CPU-RAM-I/O counter device in multichip systems. Rockwell supports development of the devices with the System 65 Microcomputer Development System and the R6500/\* Family of Personality Modules. Complete in-circuit emulation with the R6500/\* Family of Personality Modules allows total system test and evaluation. This product description is for the reader familiar with the R6502 CPU hardware and programming capabilities. A detailed description of the R6502 CPU hardware is included in the R6500 Microcomputer System Hardware Manual (Order Number 201). A description of the instruction capabilities of the R6502 CPU is contained in the R6500 Microcomputer System Programming Manual (Order Number 202). #### 1.3 CUSTOMER OPTIONS The R6500/11 microcomputer is available with the following customer specified mask options: - Option 1 Crystal or RC oscillator - Option 2 Clock divide by 2 or 4 - Option 3 Clock MASTER Mode or SLAVE Mode - Option 4 Port A with or without internal pull-up resistors - Option 5 Port B with or without internal pull-up resistors - Option 6 Port C with or without internal pull-up resistors All options should be specified on an R6500/11 or $\dot{l}$ 15 order form. The R6500/12 or /16 is available with all of the above options plus: - Option 7 Port F with or without internal pull-up resistors - Option 8 Port G with or without internal pull-up resistors ## SECTION 2 INTERFACE REQUIREMENTS This section describes the interface requirements for the single chip microcomputer devices. Figure 2-1 is the Interface Diagram for the devices, Figure 2-2 and Figure 2-3 show the mechanical outline and pin out configurations and Table 2-1 describes the function of each pin. Figure 3-1 has a detailed block diagram of the device which illustrates its internal functions. Figure 2.1 Interface Diagram Figure 2-2. R6500/11 or /15 Mechanical Outline and Pin Out Configuration Figure 2-3. R6500/12 or /16 Mechanical Outline and Pln Out Configuration Table 2-1. Pin Descriptions | | Pin N | umber | | |------------------------------------------|---------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | R6500/11 or /15 | R6500/12 or /16 | Description | | V <sub>cc</sub> | 21 | 50 | Main power supply +5V | | V <sub>RR</sub> | 39 | 12 | Separate power pin for RAM. In the event that $V_{C\dot{C}}$ power is lost, this power retains RAM data. | | V <sub>SS</sub> | 40 | 11 | Signal and power ground (0V) | | XTLI | 2 | 10 | Crystal or clock input for internal clock oscillator. Also allows input of X1 clock signal if XTLO is connected to $V_{SS}$ , or X2 or X4 clock if XTLO is floated. | | XTLO | 1 | 9 | Crystal output from internal clock oscillator. | | RES | 20 | 41 | The Reset input is used to initialize the device. This signal must not transition from low to high for at least eight cycles after $V_{CC}$ reaches operating range and the internal oscillator is stabilized. | | ø2 | 3 | 13 | Clock signal output at internal frequency. | | NMI | 22 | 51 | A negative going edge on the Non-Maskable Interrupt signal requests that a non-maskable interrupt be generated within the CPU. | | PA0-PA7<br>PB0-PB7<br>PC0-PC7<br>PD0-PD7 | 30-23<br>38-31<br>4-11<br>19-12 | 64-57<br>8-1<br>25-32<br>40-33 | Four 8-bit ports used for either input/output. Each line of Ports A, B and C consist of an active transistor to $V_{SS}$ and an optional passive pull-up to $V_{CC}$ . In the abbreviated or multiplexed modes of operation Port C has an active pull-up transistor. Port D functions as either an 8-bit input or 8-bit output port. It has active pull-up and pull-down transistors. | | PEO-PE7<br>PFO-PF7<br>PGO-PG7 | N/A<br>N/A<br>N/A | 49-42<br>24-17<br>52-56<br>4<br>14-16 | For the R6500/12 or /16, the 64 pin QUIP version, three additional ports (24 lines) are provided. Each line consists of an active transistor to $V_{SS}$ . PF0-PF7 and PG0-PG7 are bidirectional, and an optional passive pull-up to $V_{CC}$ is provided. PE0-PE7 is outputs only with an active pull-up. All ports will source 100 $\mu$ amps at 2.4V except port E (PE0-PE7) which will source 1 mA at 1.5V. | # SECTION 3 SYSTEM ARCHITECTURE This section provides a functional description of the devices. Functionally they consist of a CPU, both ROM and RAM memories, four 8-bit parallel I/O ports (seven in the 64-pin versions), a serial I/O port, dual counter/latch circuits, a mode control register, and an interrupt flag/enable dual register circuit. A block diagram of the system is shown in Figure 3-1. #### NOTE Throughout this document, unless specified otherwise, all memory or register address locations are specified in hexadecimal notation. #### 3.1 CPU LOGIC The internal CPU is a standard 6502 configuration with an 8-bit Accumulator register, two 8-bit Index Registers (X and Y); an 8-bit Stack Pointer register, an ALU, a 16-bit Program Counter, and standard instruction register/decode and internal timing control logic. #### 3.1.1 Accumulator The accumulator is a general purpose 8-bit register that stores the results of most arithmetic and logic operations. In addition, the accumulator usually contains one of the two data words used in these operations. #### 3.1.2 Index Registers There are two 8-bit index registers, X and Y. Each index register can be used as a base to modify the address data program counter and thus obtain a new address—the sum of the program counter contents and the index register contents. When executing an instruction which specifies indirect addressing, the CPU fetches the op code and the address, and modifies the address from memory by adding the index register to it prior to loading or storing the value of memory. Indexing greatly simplifies many types of programs, especially those using data tables. #### 3.1.3 Stack Pointer The Stack Pointer is an 8-bit register. It is automatically incremented and decremented under control of the microprocessor to perform stack manipulation in response to either user instructions, an internal $\overline{\text{IRQ}}$ interrupt, or the external interrupt line $\overline{\text{NMI}}$ . The Stack Pointer must be initialized by the user program. The stack allows simple implementation of multiple level interrupts, subroutine nesting and simplification of many types of data manipulation. The JSR, BRK, RTI and RTS instructions use the stack and Stack Pointer. The stack can be envisioned as a deck of cards which may only be accessed from the top. The address of a memory location is stored (or "pushed") onto the stack. Each time data are to be pushed onto the stack, the Stack Pointer is placed on the Address Bus, data are written into the memory location addressed by the Stack Pointer, and the Stack Pointer is decremented by 1. Each time data are read (or "pulled") from the stack, the Stack Pointer is incremented by 1. The Stack Pointer is then placed on the Address Bus, and data are read from the memory location addressed by the Pointer. The stack is located on zero page, i.e., memory locations 00FF-0040. After reset, which leaves the Stack Pointer indeterminate, normal usage calls for its initialization at 00FF. #### 3.1.4 Arithmetic And Logic Unit (ALU) All arithmetic and logic operations take place in the ALU, including incrementing and decrementing internal registers (except the Program Counter). The ALU cannot store data for more than one cycle. If data are placed on the inputs to the ALU at the beginning of a cycle, the result is always gated into one of the storage registers or to external memory during the next cycle. Each bit of the ALU has two inputs. These inputs can be tied to various internal buses or to a logic zero; the ALU then generates the function (AND, OR, SUM, and so on) using the data on the two inputs. #### 3.1.5 Program Counter The 16-bit Program Counter provides the addresses that are used to step the processor through sequential instructions in a program. Each time the processor fetches an instruction from program memory, the lower (least significant) byte of the Program Counter (PCL) is placed on the low-order bits of the Address Bus and the higher (most significant) byte of the Program Counter (PCH) is placed on the high-order 8 bits of the Address Bus. The Counter is incremented each time an instruction or data is fetched from program memory. #### 3.1.6 Instruction Register and Instruction Decode Instructions are fetched from ROM or RAM and gated onto the Internal Data Bus. These instructions are latched into the Instruction Register then decoded along with timing and interrupt signals to generate control signals for the various registers. #### 3.1.7 Timing Control The Timing Control Logic keeps track of the specific instruction cycle being executed. This logic is set to T0 each time an instruction fetch is executed and is advanced at the beginning of each Phase One clock pulse for as many cycles as are required to complete the instruction. Each data transfer which takes place between the registers is caused by decoding the contents of both the instruction register and timing control unit. Figure 3-1. System Block Diagram 3-155 #### 3.1.8 Interrupt Logic Interrupt logic controls the sequencing of three interrupts; RES, NMI and IRQ. IRQ is generated by any one of eight conditions: 2 Counter Overflows, 2 Positive Edge Detects, 2 Negative Edge Detects, and 2 Serial Port Conditions. #### 3.2 NEW INSTRUCTIONS In addition to the standard 6502 instruction set, four instructions have been added to the devices to simplify operations that previously required a read/modify/write operation. In order for these instructions to be equally applicable to any I/O ports, with or without mixed input and output functions, the I/O ports have been designed to read the contents of the specified port data register during the Read cycle of the read/modify/write operation, rather than I/O pins as in normal read cycles. The added instructions and their format are explained in the following subparagraphs. Refer to Appendix A for the Op Code mnemonic addressing matrix for these added instructions. #### 3.2.1 Set Memory Bit (SMB m, Addr.) This instruction sets to "1" one of the 8-bit data field specified by the zero page address (memory or I/O port). The first byte of the instruction specifies the SMB operation and 1 of 8 bits to be set. The second byte of the instruction designates address (00-FF) of the byte or I/O port to be operated upon. #### 3.2.2 Reset Memory Bit (RMB m, Addr.) This instruction is the same operation and format as SMB instruction except a reset to "0" of the bit results. ### 3.2.3 Branch On Bit Set Relative (BBS m, Addr, DEST) This instruction tests one of 8 bits designated by a three bit immediate field within the first byte of the instruction. The second byte is used to designate the address of the byte to be tested within the zero page address range (memory or I/O ports). The third byte of the instruction is used to specify the 8 bit relative address to which the instruction branches if the bit tested is a "1". If the bit tested is not set, the next sequential instruction is executed. ### 3.2.4 Branch On Bit Reset Relative (BBR m, Addr, DEST) This instruction is the same operation and format as the BBS instruction except that a branch takes place if the bit tested is a "0". #### 3.3 READ-ONLY-MEMORY (ROM) In the R6500/11 or R6500/12 the ROM consists of 3072 bytes (3K) of mask programmable memory with an address space from F400 to FFFF. ROM locations FFFA through FFFF are assigned for interrupt and reset vectors. In the R6500/15 or R6500/16 the ROM consists of 4096 bytes (4K) of mask programmable memory with an address space from F000 to FFFF. ROM locations FFFA through FFFF are assigned for interrupt and reset vectors. #### 3.4 RANDOM ACCESS MEMORY (RAM) The RAM consists of 192 bytes of read/write memory with an assigned page zero address of 0040 through 00FF. The R6500/11 provides a separate power pin ( $V_{RR}$ ) which may be used for standby power for 32 bytes located at 0040–005F. In the event of the loss of $V_{CC}$ power, the lowest 32 bytes of RAM data will be retained if standby power is supplied to the $V_{RR}$ pin. If the RAM data retention is not required then $V_{RR}$ must be connected to $V_{CC}$ . During operation $V_{RR}$ must be at the $V_{CC}$ level. For the RAM to retain data upon loss of $V_{cc}$ , $V_{RR}$ must be supplied within operating range and $\overline{RES}$ must be driven low at least eight $\emptyset 2$ clock pulses before $V_{cc}$ falls out of operating range. $\overline{RES}$ must then be held low while $V_{cc}$ is out of operating range and until at least eight $\emptyset 2$ clock cycles after $V_{cc}$ is again within operating range and the internal $\emptyset 2$ oscillator is stabilized. $V_{RR}$ must remain within $V_{cc}$ operating range during normal operation. When $V_{cc}$ is out of operating range, $V_{RR}$ must remain within the $V_{RR}$ retention range in order to retain data. Figure 3.2 shows typical waveforms. Figure 3-2. Data Retention Timing #### 3.1.8 Interrupt Logic Interrupt logic controls the sequencing of three interrupts; RES, NMI and IRQ. IRQ is generated by any one of eight conditions: 2 Counter Overflows, 2 Positive Edge Detects, 2 Negative Edge Detects, and 2 Serial Port Conditions. #### 3.2 NEW INSTRUCTIONS In addition to the standard 6502 instruction set, four instructions have been added to the devices to simplify operations that previously required a read/modify/write operation. In order for these instructions to be equally applicable to any VO ports, with or without mixed input and output functions, the VO ports have been designed to read the contents of the specified port data register during the Read cycle of the read/modify/write operation, rather than VO pins as in normal read cycles. The added instructions and their format are explained in the following subparagraphs. Refer to Appendix A for the Op Code mnemonic addressing matrix for these added instructions. #### 3.2.1 Set Memory Bit (SMB m, Addr.) This instruction sets to "1" one of the 8-bit data field specified by the zero page address (memory or I/O port). The first byte of the instruction specifies the SMB operation and 1 of 8 bits to be set. The second byte of the instruction designates address (00-FF) of the byte or I/O port to be operated upon. #### 3.2.2 Reset Memory Bit (RMB m, Addr.) This instruction is the same operation and format as SMB instruction except a reset to "0" of the bit results. ### 3.2.3 Branch On Bit Set Relative (BBS m, Addr, DEST) This instruction tests one of 8 bits designated by a three bit immediate field within the first byte of the instruction. The second byte is used to designate the address of the byte to be tested within the zero page address range (memory or I/O ports). The third byte of the instruction is used to specify the 8 bit relative address to which the instruction branches if the bit tested is a "1". If the bit tested is not set, the next sequential instruction is executed. ### 3.2.4 Branch On Bit Reset Relative (BBR m, Addr, DEST) This instruction is the same operation and format as the BBS instruction except that a branch takes place if the bit tested is a "0". #### 3.3 READ-ONLY-MEMORY (ROM) In the R6500/11 or R6500/12 the ROM consists of 3072 bytes (3K) of mask programmable memory with an address space from F400 to FFFF. ROM locations FFFA through FFFF are assigned for interrupt and reset vectors. In the R6500/15 or R6500/16 the ROM consists of 4096 bytes (4K) of mask programmable memory with an address space from F000 to FFFF. ROM locations FFFA through FFFF are assigned for interrupt and reset vectors. #### 3.4 RANDOM ACCESS MEMORY (RAM) The RAM consists of 192 bytes of read/write memory with an assigned page zero address of 0040 through 00FF. The R6500/11 provides a separate power pin ( $V_{RR}$ ) which may be used for standby power for 32 bytes located at 0040–005F. In the event of the loss of $V_{CC}$ power, the lowest 32 bytes of RAM data will be retained if standby power is supplied to the $V_{RR}$ pin. If the RAM data retention is not required then $V_{RR}$ must be connected to $V_{CC}$ . During operation $V_{RR}$ must be at the $V_{CC}$ level. For the RAM to retain data upon loss of $V_{cc}$ , $V_{RR}$ must be supplied within operating range and $\overline{RES}$ must be driven low at least eight $\emptyset 2$ clock pulses before $V_{cc}$ falls out of operating range. $\overline{RES}$ must then be held low while $V_{cc}$ is out of operating range and until at least eight $\emptyset 2$ clock cycles after $V_{cc}$ is again within operating range and the internal $\emptyset 2$ oscillator is stabilized. $V_{RR}$ must remain within $V_{cc}$ operating range during normal operation. When $V_{cc}$ is out of operating range, $V_{RR}$ must remain within the $V_{RR}$ retention range in order to retain data. Figure 3.2 shows typical waveforms. Figure 3-2. Data Retention Timing #### 3.5 CLOCK OSCILLATOR Three customer selectable mask options are available for controlling the device timing. It can be ordered with a *crystal* or RC oscillator, a *divide* by 2 or *divide* by 4 countdown network and for *clock master mode* or *clock slave mode* operation. For 2 MHz internal operations the divide by two option must be specified. A reference frequency can be generated with the on-chip oscillator using either an external crystal or an external resistor depending on the mask option selected. The oscillator reference frequency passes through an internal countdown network (divide by 2 or divide by 4 option) to obtain the internal operating frequency (see Figure 3-3a and 3-3b). The external crystal generated reference frequency is a preferred method since the resistor method can have tolerances approaching 50%. #### Note: When operating at a 1 MHz internal frequency place a 15-22 pf capacitor between XTLO and ground. Figure 3-3. Clock Oscillator Input Options Internal timing can also be controlled by driving the XTLl pin with an external frequency source. Figure 3-3c shows typical connections. If XTLO is left floating, the external source is divided by the internal countdown network. However, if XTLO is tied to $V_{ss}$ , the internal countdown network is bypassed causing the chip to operate at the frequency of the external source. The operation described above assumed a CLOCK MASTER MODE mask option. In this mode a frequence source (crystal, RC network or external source) must be applied to the XTLI and XTLO pins. Ø2 is a buffered output signal which closely approximates the internal timing. When a common external source is used to drive multiple devices the internal timing between devices as well as their Ø2 outputs will be skewed in time. If skewing represents a system problem it can be avoided by the Master/Slave connection and options shown in Figure 3-4. One device is operated in the CLOCK MASTER MODE and a second in the CLOCK SLAVE MODE. Mask options in the SLAVE unit convert the \$2 signal into a clock input pin which is tightly coupled to the internal timing generator. As a result the internal timing of the MASTER and SLAVE units are synchronized with minimum skew. If the \$2 signal to the SLAVE unit is inverted, the MASTER and SLAVE UNITS WILL OPERATE OUT OF PHASE. This approach allows the two devices to share external memory using cycle stealing techniques. Figure 3-4. Master/Slave Connections #### 3.6 MODE CONTROL REGISTER (MCR) The Mode Control Register contains control bits for the multifunction I/O ports and mode select bits for Counter A and Counter B. Its setting, along with the setting of the Serial Communications Control Register (SCCR), determines the basic configuration of the device in any application. Initializing this register is one of the first actions of any software program. The Mode Control Register bit assignment is shown in Figure 3-5. Figure 3-5. Mode Control Register The use of Counter A Mode Select is shown in Section 6.1. The use of Counter B Mode Select is shown in Section 6.2. The use of Port B Latch Enable is shown in Section 4.4. The use of Port D in Tri-State Enable is shown in Section 4.6. The use of Bus Mode Select is shown in Section 4.5 and 4.6. # 3.7 INTERRUPT FLAG REGISTER (IFR) AND INTERRUPT ENABLE REGISTER (IER) An IRQ interrupt request can be initiated by any or all of eight possible sources. These sources are all capable of being enabled or disabled by the use of the appropriate interrupt enabled bits in the Interrupt Enable Register (IER). Multiple simultaneous interrupts will cause the IRQ interrupt request to remain active until all interrupting conditions have been serviced and cleared. The Interrupt Flag Register contains the information that indicates which I/O or counter needs attention. The contents of the Interrupt Flag Register may be examined at any time by reading at address: 0011. Edge detect IFR bits may be cleared by executing a RMB instruction at address location 0010. The RMB X, (0010) instruction reads FF, modifies bit X to a "0", and writes the modified value at address location 0011. In this way IFR bits set to a "1" after the read cycle of a Read-Modify-Write instruction (such as RMB) are protected from being cleared. A logic "1" is ignored when writing to edge detect IFR bits. Each IFR bit has a corresponding bit in the Interrupt Enable Register which can be set to a "1" by writing a "1" in the respective bit position at location 0012. Individual IER bits may be cleared by writing a "0" in the respective bit position, or by RES. If set to a "1", an IRQ will be generated when the corresponding IFR bit becomes true. The Interrupt Flag Register and Interrupt Enable Register bit assignments are shown in Figure 3-6 and the functions of each bit are explained in Table 3-1. Figure 3-6. Interrupt Enable and Flag Registers Table 3-1. Interrupt Flag Register Bit Codes | BIT<br>CODE | FUNCTION | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IFR 0: | PA0 Positive Edge Detect Flag—Set to a "1" when a positive going edge is detected on PA0. Cleared by RMB O (0010) instruction or by RES. | | IFR 1: | PA1 Positive Edge Detect Flag—Set to a 1 when a positive going edge is detected on PA1. Cleared by RMB 1 (0010) instruction or by RES. | | IFR 2: | PA2 Negative Edge Detect Flag—Set to a 1 when a negative going edge is detected on PA2. Cleared by RMB 2 (0010) instruction or by RES. | | IFR 3: | PA3 Negative Edge Detect Flag—Set to 1 when a negative going edge is detected on PA3. Cleared by RMB 3 (0010) instruction or by RES. | | IFR 4: | Counter A Underflow Flag—Set to a 1 when Counter A underflow occurs. Cleared by reading the Lower Counter A at location 0018, by writing to address location 001A, or by RES. | | IFR 5: | Counter B Underflow Flag—Set to a 1 when Counter B underflow occurs. Cleared by reading the Lower Counter B at location 001C, by writing to address location 001E, or by RES. | | IFR 6: | Receiver Interrupt Flag—Set to a 1 when any of the Serial Communication Status Register bits 0 through 3 is set to a 1. Cleared when the Receiver Status bits (SCSR 0-3) are cleared or by RES. | | IFR 7: | Transmitter Interrupt Flag—Set to a 1 when SCSR 6 is set to a 1 while SCSR 5 is a 0 or SCSR 7 is set to a 1. Cleared when the Transmitter Status bits (SCSR 6 & 7) are cleared or by RES. | #### 3.8 PROCESSOR STATUS REGISTER The 8-bit Processor Status Register, shown in Figure 3-7, contains seven status flags. Some of these flags are controlled by the user program; others may be controlled both by the user's program and the CPU. The R6502 instruction set contains a number of conditional branch instructions which are designed to allow testing of these flags. Each of the eight processor status flags is described in the following sections. #### 3.8.1 Carry Bit (C) The Carry Bit (C) can be considered as the ninth bit of an arithmetic operation. It is set to logic 1 if a carry from the eighth bit has occurred or cleared to logic 0 if no carry occurred as the result of arithmetic operations. The Carry Bit may be set or cleared under program control by use of the Set Carry (SEC) or Clear Carry (CLC) instruction, respectively. Other operations which affect the Carry Bit are ADC, ASL, CMP, CPX, CPY, LSR, PLP, ROL, ROR, RTI, and SBC. #### 3.8.2 Zero Bit (Z) The Zero Bit (Z) is set to logic 1 by the CPU during any data movement or calculation which sets all 8 bits of the result to zero. This bit is cleared to logic 0 when the resultant 8 bits of a data movement or calculation operation are not all zero. The R6500 instruction set contains no instruction to specifically set or clear the Zero Bit. The Zero Bit is, however, affected by the following instructions; ADC, AND, ASL, BIT, CMP, CPX, CPY, DEC, DEX, DEY, EOR, INC, INX, INY, LDA, LDX, LDY, LSR, ORA, PLA, PLP, ROL, ROR, RTI, SBC, TAX, TAY, TXA, TSX, and TYA. #### 3.8.3 Interrupt Disable Bit (i) The Interrupt Disable Bit (I) is used to control the servicing of an interrupt request ( $\overline{IRQ}$ ). If the I Bit is reset to logic 0, the $\overline{IRQ}$ signal will be serviced. If the bit is set to logic 1, the $\overline{IRQ}$ signal will be ignored. The CPU will set the Interrupt Disable Bit to logic 1 if a RESET ( $\overline{RES}$ ), $\overline{IRQ}$ , or Non-Maskable Interrupt ( $\overline{NMI}$ ) signal is detected. The I bit is cleared by the Clear Interrupt Mask Instruction (CLI) and is set by the Set Interrupt Mask Instruction (SEI). This bit is set by the BRK Instruction. The Return from Interrupt (RTI) and Pull Processor Status (PLP) instructions will also affect the I bit. Figure 3-7. Processor Status Register ### 3 #### 3.8.4 Decimal Mode Bit (D) The Decimal Mode Bit (D), is used to control the arithmetic mode of the CPU. When this bit is set to logic 1, the adder operates as a decimal adder. When this bit is cleared to logic 0, the adder operates as a straight binary adder. The adder mode is controlled only by the programmer. The Set Decimal Mode (SED) instruction will set the D bit; the Clear Decimal Mode (CLD) instruction will clear it. The PLP and RTI instructions also effect the Decimal Mode Bit. #### CAUTION The Decimal Mode Bit will either set or clear in an unpredictable manner upon power application. This bit must be initialized to the desired state by the user program or erroneous results may occur. #### 3.8.5 Break Bit (B) The Break Bit (B) is used to determine the condition which caused the $\overline{IRQ}$ service routine to be entered. If the $\overline{IRQ}$ service routine was entered because the CPU executed a BRK command, the Break Bit will be set to logic 1. If the $\overline{IRQ}$ routine was entered as the result of an $\overline{IRQ}$ signal being generated, the B bit will be cleared to logic 0. There are no instructions which can set or clear this bit. #### 3.8.6 Overflow Bit (V) The Overflow Bit (V) is used to indicate that the result of a signed, binary addition, or subtraction, operation is a value that cannot be contained in seven bits $(-128 \le n \le 127)$ . This indicator only has meaning when signed arithmetic (sign and seven magnitude bits) is performed. When the ADC or SBC instruction is performed, the Overflow Bit is set to logic 1 if the polarity of the sign bit (bit 7) is changed because the result exceeds +127 or -128; otherwise the bit is cleared to logic 0. The V bit may also be cleared by the programmer using a Clear Overflow (CLV) instruction. The Overflow Bit may also be used with the BIT instruction. The BIT instruction which may be used to sample interface devices, allows the overflow flag to reflect the condition of bit 6 in the sampled field. During a BIT instruction the Overflow Bit is set equal to the content of the bit 6 on the data tested with BIT instruction. When used in this mode, the overflow has nothing to do with signed arithmetic, but is just another sense bit for the microprocessor. Instructions which affect the V flag are ADC, BIT, CLV, PLP, RTI and SBC. #### 3.8.7 Negative Bit (N) The Negative Bit (N) is used to indicate that the sign bit (bit 7), in the resulting value of a data movement or data arithmetic operation, is set to logic 1. If the sign bit is set to logic 1, the resulting value of the data movement or arithmetic operation is negative; if the sign bit is cleared, the result of the data movement or arithmetic operation is positive. There are no instructions that set or clear the Negative Bit since the Negative Bit represents only the status of a result. The instructions that effect the state of the Negative Bit are: ADC, AND, ASL, BIT, CMP, CPX, CPY, DEC, DEX, DEY, EOR, INC, INX, INY, LDA, LDX, LDY, LSR, ORA, PLA, PLP, ROL, ROR, RTI, SBC, TAX, TAY, TSX, TXA, and TYA. # SECTION 4 PARALLEL INPUT/OUTPUT PORTS The R6500/11 or R6500/15 has 32 I/O lines grouped into four 8-bit ports (PA, PB, PC, and PD). Ports A through C may be used either for input or output individually or in groups of any combination. Port D may be used as all inputs or all outputs. The R6500/12 or R6500/16, a 64 pin QUIP device, has three additional ports: PE, PF and PG. PE is outputs only; PF and PG are bidirectional. Multifunction I/O's such as Port A and Port C are protected from normal port I/O instructions when they are programmed to perform a multiplexed function. Internal pull-up resistors (FET's with an impedance range of $3K \le Rpu \le 12K$ ohm) may be provided on all port pins except Port D and E as a mask option. The direction of the I/O lines are controlled by four 8-bit port registers located in page zero. This arrangement provides quick programming access using simple two-byte zero page address instructions. There are no direction registers associated with the I/O ports, which simplifies I/O handling. The I/O addresses are shown in Table 4-1. Section E.6 shows the I/O Port Timing. Table 4-1. I/O Port Addresses | Port | Address | |------|---------| | A | 0000 | | В | 0001 | | С | 0002 | | D | 0003 | | E | 0004 | | F | 0005 | | G | 0006 | #### 4.1 INPUTS Inputs for Ports A, B, and C and also Ports F and G of the R6500/12 or R6500/16 are enabled by loading logic 1 into all I/O port register bit positions that are to correspond to I/O input lines. A low (<0.8V) input signal will cause a logic 0 to be read when a read instruction is issued to the port register. A high (>2.0V) input will cause a logic 1 to be read. An RES signal forces all I/O port registers to logic 1 thus initially treating all I/O lines as inputs. Port D may only be all inputs or all outputs. All inputs is selected by setting bit 5 of the Mode Control Register (MCR5) to a "0". The status of the input lines can be interrogated at any time by reading the I/O port addresses. Note that this will return the actual status of the input lines, not the data written into the I/O port registers. Read/Modify/Write instructions can be used to modify the operation of PA, PB, PC, & PD and also ports PF and PG of the R6500/12. During the Read cycle of a Read/Modify/Write instruction the Port I/O register is read. For all other read instructions the port input lines are read. Read/Modify/Write instructions are: ASL, DEC, INC, LSR, RMB, ROL, ROR, and SMB. #### 4.2 OUTPUTS Outputs for Ports A thru D and Ports E thru G of the R6500/12 or R6500/16 are controlled by writing the desired I/O line output states into the corresponding I/O port register bit positions. A logic 1 will force a high (>2.4V) output while a logic 0 will force a low (<0.4V) output. Port D all outputs is selected by setting MCR5 to a "1". Port E is always all outputs. #### 4.3 PORT A (PA) Port A can be programmed via the Mode Control Register (MCR) and the Serial Communications Control Register (SCCR) as a standard parallel 8-bit, bit independent, I/O port or as serial channel I/O lines, counter I/O lines, or an input data strobe for the Port B input latch option. Table 4-2 tabulates the control and usage of Port A. In addition to their normal I/O functions, PA0 and PA1 can detect positive going edges, and PA2 and PA3 can detect negative going edges. A proper transition on these pins will set a corresponding status bit in the IFR and generate an interrupt request if the respective Interrupt Enable Bit is set. The maximum rate at which an edge can be detected is one-half the 02 clock rate. Edge detection timing is shown in Section E.5. Table 4-2. Port A Control & Usage | | PA0 | 1/0 | PORT B LA | TCH MODE | | | | |-------------|----------------------------------------------------|------------------------|----------------------------------------------------|-----------------------|--------------------------|-------------------|---------------------------------| | | MCR4 | | MCR | 4 = 1 | 1 | | | | | SIGI | | | NAL | 1 | | | | | | TYPE | NAME | TYPE | 1 | | | | PA0 (2) | PA0 | I/O | PORT B | INPUT (1) | 1 | | | | | | · | DATON STROBE | J | <b>.</b> | | | | | PA1-P | A3 I/O | | | | | | | PA1 (2) | SIG | NAL | ] | i | | | | | PA2 (3) | NAME | TYPE | | | | | | | PA3 (3) | PA1<br>PA2<br>PA3 | 1/O<br>1/O<br>1/O | | | | | | | | PA | 4 1/0 | | COUNTE | R A I/O | | | | PA4 | MCR0 = 0<br>MCR1 = 0<br>SCCR7 = 0<br>RCVR S/R MODE | | MCR0 = 1<br>MCR1 = 0<br>SCCR7 = 0<br>RCVR S/R MODE | E = 0<br>(4) | SCCR7<br>SCCR6<br>MCR1 = | = 0 | | | | <del> </del> | SNAL | SI | GNAL | | SIG | NAL | | | NAME | TYPE | NAME | TYPE | NAI | ME | TYPE | | | PA4 | 1/0 | CNTA | OUTPUT | CN. | TA | INPUT (1) | | | | <u> </u> | SERIAL I/O SHIF | T REGISTER CLOC | ж | | | | | | SCCR7 = 1<br>SCCR5 = 1 | | RCV | R S/R MODE | l) | | | | | SIGNA | L | | SIGI | NAL | | | | NAME | | TYPE | NAMI | | | TYPE | | | XMTR CLC | OCK | OUTPUT | RCVR CL | OCK | | INPUT (1) | | | T 0. | A5 I/O | | COUNT | ER B I/O | | | | | MCI | R3 = 0 | | R3 = 0<br>R2 = 1 | | MCR: | 3 = 1<br>2 = X | | PA5 | | R2 = 0 | | SIGNAL | | SIC | BNAL | | | | GNAL TYPE | | TYPE | NA NA | ME | TYPE | | | PA5 | 1/0 | CNTB | OUTPUT | Ch | NTB | INPUT (1) | | <del></del> | 170 | | | | | | _ | | | Р | A6 I/O | | RIAL I/O<br>R OUTPUT | Notes:<br>(1) Hard | dware Bu | ffer Float<br>Detect | | PA6 | SC | CR7 = 0 | sc | CR7 = 1 | (3) Nec | ative Edo | e Detect | | PAU | s | IGNAL | | SIGNAL | (4) RC' | VR S/R<br>CR6 ∙SC | Mode = 1 whe | | | NAME | TYP | | TYPE | (5) For | the follow | ving mode combination | | | PA6 | 1/0 | XMTR | ООТРОТ | only | v pin: | | | | | | | | SC | CR7.SCC | R6-SCCR5.MCR1<br>CR6-SCCR4-MCR1 | | | <br> | PA7 I/O | | ERIAL I/O<br>VR INPUT | +s | CCR7•SC | CR6-SCCR5 | | | | CR6 = 0 | SC | CCR6 = 1 | +S | CCH7•SC | CR5-SCCR4- | | PA7 | | SIGNAL | | SIGNAL | | | | | | | TYF | E NAME | TYPE | | | | | | NAME | 1 175 | | | | | | #### 4.4 PORT B (PB) Port B can be programmed as an 8 bit, bit independent I/O port. It has a latched input capability which may be enabled or disabled via the Mode Control Register (MCR). Table 4-3 tabulates the control and usage of Port B. An Input Data Strobe signal must be provided thru PAO when Port B is programmed to be used with latched input option. Input data latch timing for Port B is shown in Section E.5. Table 4-3. Port B Control & Usage | | 1/0 | Mode | | atch<br>ode | |------|------|----------|------|--------------| | | MCI | R4 = 0 | | 4 = 1<br>(2) | | Pin | S | ignal | Si | gnal | | Name | Name | Type (1) | Name | Туре | | PB0 | PB0 | 1/0 | PB0 | INPUT | | PB1 | PB1 | 1/0 | PB1 | INPUT | | PB2 | PB2 | 1/0 | PB2 | INPUT | | PB3 | PB3 | 1/0 | PB3 | INPUT | | PB4 | P84 | 1/0 | PB4 | INPUT | | PB5 | PB5 | 1/0 | PB5 | INPUT | | PB6 | PB6 | 1/0 | PB6 | INPUT | | PB7 | PB7 | 1/0 | PB7 | INPUT | <sup>(1)</sup> Resistive pull-up, active buffer pull down #### 4.5 PORT C (PC) Port C can be programmed as an I/O port and in conjunction with Port D, as an abbreviated bus, or as a multiplexed bus. When used in the abbreviated or multiplexed bus modes, PC0-PC7 function as A0-A3, A12, R/W, A13, and EMS, respectively, as shown in Table 4-4. EMS (External Memory Select) is asserted (low) whenever the internal processor accesses memory area between 0100 and 3FFF. (See Memory Map, Appendix B). The leading edge of EMS may be used to strobe the eight address lines multiplexed on Port D in the Multiplexed Bus Mode. See Appendix E.3 through E.5 for Port C timing. #### 4.6 PORT D (PD) Port D can be programmed as an I/O Port, an 8-bit tri-state data bus, or as a multiplexed bus. Mode selection for Port D is made by the Mode Control Register (MCR). The Port D output drivers can be selected as tri-state drivers by setting bit 5 of the MCR to 0 (zero). Table 4-5 shows the necessary settings for the MCR to achieve the various modes for Port D. When Port D is selected to operate in the Abbreviated Mode PD0-PD7 serves as data register bits D0-D7. When Port D is selected to operate in the Multiplexed Mode data bits D0 through D7 are time multiplexed with address bits A4 through A11, respectively. Refer to the Memory Maps (Appendix C) for Abbreviated and Multiplexed memory assignments. See Appendix E.3 through E.5 for Port D timing. ### 4.7 PORT E, PORT F AND PORT G (PE, PF & PG) R6500/12 OR /16 ONLY Port E only operates in the Output mode. It provides a Darlington output that can source current at the high (1) level. Port F and Port G operate identically and can be programmed as bidirectional I/O ports. They have standard output capability. See Appendix E.5 for Port E, F & Port G timing. <sup>(2)</sup> Input data is stored in port B latch by PA0 pulse Table 4-4. Port C Control and Usage | | 1/0 | Mode | | eviated<br>lode | | tiplexed<br>Aode | |-------------|--------|----------------|------|------------------|------|------------------| | | ****** | 7 = 0<br>6 = X | | R7 = 1<br>R6 = 0 | | R7 = 1<br>R6 = 1 | | | SI | gnal | S | gnal | | ignal | | Pin<br>Name | Name | Type<br>(1) | Name | Type<br>(2) | Name | Type<br>(2) | | PC0 | PC0 | 1/0 | A0 | OUTPUT | A0 | OUTPUT | | PC1 | PC1 | I/O | A1 | OUTPUT | · A1 | OUTPUT | | PC2 | PC2 | ΪO | A2 | OUTPUT | A2 . | OUTPUT | | PC3 | PC3 | 1/0 | A3 | OUTPUT | A3 | OUTPUT | | PC4 | PC4 | I/O | A12 | OUTPUT | A12 | OUTPUT | | PC5 | PC5 | 1/0 | RW | OUTPUT | RW | OUTPUT | | PC6 | PC6 | 1/0 | A13 | OUTPUT | A13 | OUTPUT | | PC7 | PC7 | 1/0 | EMS | OUTPUT | EMS | OUTPUT | <sup>(1)</sup> Resistive Pull-Up, Active Buffer Pull-Down Table 4-5. Port D Control and Usage | | | I/O M | odes | | | ode | | | red Mode | | |-------------|------|----------------------------|------|----------------------------|-------|-------------------------|------|----------|-------------------------|----------| | | MCF | R7 = 0<br>R6 = X<br>R5 = 0 | MCF | 77 = 0<br>76 = X<br>75 = 1 | MCR | 7 = 1<br>6 = 0<br>5 = 1 | | MCR | 7 = 1<br>5 = 1<br>5 = 1 | | | | | gnal | S | ignal | Si | gnal | S | ignat | Sig | nal | | | | | | <u> </u> | | | Ph | ase 1 | Pha | 80 2 | | Pin<br>Name | Name | Type (1) | Name | Type (2) | Name | Type (3) | Name | Type (2) | Name | Type (3) | | PDO | PD0 | INPUT | PD0 | OUTPUT | DATA0 | 1/0 | A4 | OUTPUT | DATA0 | 1/0 | | PD1 | PD1 | INPUT | PD1 | OUTPUT | DATA1 | 1/0 | A5 | OUTPUT | DATA1 | 1/0 | | PD2 | PD2 | INPUT | PD2 | OUTPUT | DATA2 | 1/0 | A6 | OUTPUT | DATA2 | 1/0 | | PD3 | PD3 | INPUT | PD3 | OUTPUT | DATAS | 1/0 | A7 | OUTPUT | DATA3 | 1/0 | | PD4 | PD4 | INPUT | PD4 | OUTPUT | DATA4 | 1/0 | A8 . | OUTPUT | DATA4 | 1/0 | | PD4<br>PD5 | PD5 | INPUT | PD5 | OUTPUT | DATA5 | 1/0 | A9 | OUTPUT | DATA5 | 1/0 | | PD6 | PD6 | INPUT | PD6 | OUTPUT | DATA6 | 1/0 | A10 | OUTPUT | DATA6 | 1/0 | | PD7 | PD7 | INPUT | PD7 | OUTPUT | DATA7 | 1/0 | A11 | OUTPUT | DATA7 | 1/0 | <sup>(1)</sup> Tri-State Buffer is in High Impedance Mode <sup>(2)</sup> Active Buffer Pull-Up and Pull-Down <sup>(2)</sup> Tri-State Buffer is in Active Mode <sup>(3)</sup> Tri-State Buffer is in Active Mode Only During the Phase 2 Portion of a Write Cycle # SECTION 5 SERIAL INPUT/OUTPUT CHANNEL The device provides a full duplex Serial I/O channel with programmable bit rates and operating modes. The serial I/O functions are controlled by the Serial Communication Control Register (SCCR). The SCCR bit assignment is shown in Figure 5-1. The serial bit rate is determined by Counter A for all modes except the Receiver Shift Register (RCVR S/R) mode for which an external shift clock must be provided. The maximum data rate using the internal clock is 62.5K bits per second (@ \$\psi 2 = 1\$ MHz). The transmitter (XMTR) and receiver (RCVR) can be independently programmed to operate in different modes and can be independently enabled or disabled. Figure 5-1. Serial Communication Control Register Except for the Receiver Shift Register Mode (RCVR S/R), all XMTR and RCVR bit rates will occur at one sixteenth of the Counter A interval timer rate. Counter A is forced into an interval timer mode whenever the serial I/O is enabled in a mode requiring an internal clock. Whenever Counter A is required as a timing source it must be loaded with the hexadecimal code that selects the data rate for the serial I/O Port. Refer to Counter A (paragraph 6.1) for a table of hexadecimal values to represent the desired data rate. #### 5.1 TRANSMITTER OPERATION (XTMR) The XTMR operation and the transmitter related control/status functions are enabled by bit 7 of the Serial Communications Control Register (SCCR). The transmitter, when in the Asynchronous (ASYN) mode, automatically adds a start bit, one or two stop bits, and, when enabled, a parity bit to the transmitted data. A word of transmitted data (in asynchronous parity mode) can have 5, 6, 7, or 8 bits of data. The nine data modes are in Figure 5-2. When parity is disabled, the 5, 6, 7 or 8 bits of data are terminated with two stop bits. Figure 5-2. Transmitted Data Modes In the S/R mode, eight data bits are always shifted out. Bits/character and parity control bits are ignored. The serial data is shifted out via the SO output (PA6) and the shift clock is available at the CA (PA4) pin. When the transmitter underruns in the S/R mode the SO output and shift clock are held in a high state. The XMTR Interrupt Flag bit (IFR7) is controlled by Serial Communication Status Register bits SCSR5, SCSR6 and SCSR7. IFR7 = SCSR6 (SCSR5 + SCSR7) #### 5.2 RECEIVER OPERATION (RCVR) The receiver and its selected control and status functions are enabled when SCCR-6 is set to a "1." In the ASYN mode, data format must have a start bit, appropriate number of data bits, a parity bit (if enabled) and one stop bit. Refer to paragraph 5.1 for a diagram of bit allocations. The receiver bit period is divided into 8 sub-intervals for internal synchronization. The receiver bit stream is synchronized by the start bit and a strobe signal is generated at the approximate center of each incoming bit. Refer to Figure 5-3 for ASYN Receive Data Timing. The character assembly process does not start if the start bit signal is less than one-half the bit time after a low level is detected on the Receive Data Input. Framing error, over-run, and parity error conditions or a RCVR Data Register Full will set the appropriate status bits, and any of the above conditions will cause an Interrupt Request if the Receiver Interrupt Enable bit is set to logic 1. #### Figure 5-3. ASYN Receive Data Timing In the S/R mode, an external shift clock must be provided at CA (PA4) pin along with 8 bits of serial data (LSB first) at the SI input (PA7). The maximum data rate using an external shift clock is one-eighth the internal clock rate. Refer to Figure 5-4 for S/R Mode Timing. #### Figure 5-4. S/R Mode Timing A RCVR interrupt (IFR6) is generated whenever any of SCSR0-3 are true. ### 5.3 SERIAL COMMUNICATION STATUS REGISTER (SCSR) The Serial Communication Status Register (SCSR) holds information on various communication error conditions, status of the transmitter and receiver data registers, a transmitter end-of-transmission condition, and a receiver idle line condition (Wake-Up Feature). The SCSR bit assignment is shown in Figure 5-5. Bit assignments and functions of the SCSR are as follows: SCSR0: Receiver Data Register Full —Set to a logic 1 when a character is transferred from the Receiver Shift Register to the Receiver Data Register. This bit is cleared by reading the Receiver Data Register, or by RES and is disabled if SCCR6 = 0. The SCSR 0 bit will not be set to a logic 1 if the received data contains an error condition, instead, a corresponding error bit will be set to a logic 1. SCSR 1: Over-Run Error—Set to a logic 1 when a new character is transferred from the Receiver Shift Register, with the last character still in the Receiver Data Register. This bit is cleared by reading the Receiver Data Register, or by RES. SCSR 2: Parity Error—Set to logic 1 when the RCVR is in the ASYN Mode, Parity Enable bit is set, and the received data has a parity error. This bit is cleared by reading the Receiver Data Register or by $\overline{\text{RES}}$ . SCSR 3: Framing Error—Set to a logic 1 when the received data contains a zero bit after the last data or parity bit in the stop bit slot. Cleared by reading the Receiver Data Register or by RES. (ASYN Mode only). SCSR 4: Wake-Up—Set to a logic 1 by writing a "1" in bit 4 of address: 0016. The Wake-Up bit is cleared by RES or when the receiver detects a string of ten consecutive 1's. When the Wake-Up bit is set SCSR0 through SCSR3 are inhibited. SCSR 5: End of Transmission—Set to a logic 1 by writing a "1" in bit position 5 of address: 0016. The End of Transmission bit is cleared by RES or upon writing a new data word into the Transmitter Data Register. When the End-of-Transmission bit is true the Transmitter Register Empty bit is disabled until a Transmitter Under-Run occurs. SCSR 6: Transmitter Data Register Empty—Set to a logic 1 when the contents of the Transmitter Data Register is transferred to the Transmitter Shift Register. Cleared upon writing new data into the Transmit Data Register. This bit is initialized to a logic 1 by RES. SCSR 7: Transmitter Under-Run—Set to a logic 1 when the last data bit is transmitted if the transmitter is in a S/R Mode or when the last stop bit is transmitted if the XMTR is in the ASYN Mode while the Transmitter Data Register Empty Bit is set. Cleared by a transfer of new data into the Transmitter Shift Register, or by RES. Figure 5-5. SCSR Bit Allocation #### **5.4 WAKE-UP FEATURE** In a multi-distributed microprocessor or microcomputer applications, a destination address is usually included at the beginning of the message. The Wake-Up Feature allows non-selected CPU's to ignore the remainder of the message until the beginning of the next message by setting the Wake-Up bit. As long as the Wake-Up flag is true, the Receiver Data Register Full Flag remains false. The Wake-Up bit is automatically cleared when the receiver detects a string of eleven consecutive 1's which indicates an idle transmit line. When the next byte is received, the Receiver Data Register Full Flag signals the CPU to wake-up and read the received data. # SECTION 6 COUNTER/TIMERS The device contains two 16-bit counters (Counter A and Counter B) and three 16-bit latches associated with the counters. Counter A has one 16-bit latch and Counter B has two 16-bit latches. Each counter can be independently programmed to operate in one of four modes: #### Counter A #### Counter B Pulse width measurement Event Counter - measurement Pulse Generation Interval Timer - Retriggerable Interval Counter - Asymmetrical Pulse Generation - Interval Timer Event Counter Operating modes of Counter A and Counter B are controlled by the Mode Control Register. All counting begins at the initialization value and decrements. When modes are selected requiring a counter input/output line, PA4 is automatically selected for Counter A and PA5 is automatically selected for Counter B (see Table 4.2). #### 6.1 COUNTER A Counter A consists of a 16-bit counter and a 16-bit latch organized as follows: Lower Counter A (LCA), Upper Counter A (UCA), Lower Latch A (LLA), and Upper Latch A (ULA). The counter contains the count of either Ø2 clock pulses or external events, depending on the counter mode selected. The contents of Counter A may be read any time by executing a read at location 0019 for the Upper Counter A and at location 001A or location 0018 for the Lower Counter A. A read at location 0018 also clears the Counter A Underflow Flag (IFR4). The 16-bit latch contains the counter initialization value, and can be loaded at any time by executing a write to the Upper Latch A at location 0019 and the Lower Latch A at location 0018. In either case, the contents of the accumulator are copied into the applicable latch register. Counter A can be started at any time by writing to address: 001A. The contents of the accumulator will be copied into the Figure 6-1. Interval Timer Timing Diagram Upper Latch A before the contents of the 16-bit latch are transferred to Counter A. Counter A is set to the latch value whenever Counter A underflows. When Counter A decrements from 0000 the next counter value will be the latch value, not FFFF, and the Counter A Underflow Flag (IFR 4) will be set to "1". This bit may be cleared by reading the Lower Counter A at location 0018, by writing to address location 001A, or by RES. Counter A operates in any of four modes. These modes are selected by the Counter A Mode Control bits in the Control Register. | MCR1<br>(bit 1) | MCR0<br>(bit 0) | Mode | |-----------------|-----------------|-------------------------| | 0 | 0 | Interval Timer | | 0 | 1 | Pulse Generation | | 1 | l o | Event Counter | | 1 1 | 1 | Pulse Width Measurement | The Interval Timer, Pulse Generation, and Pulse Width Measurement Modes are \$\psi 2\$ clock counter modes. The Event Counter Mode counts the occurrences of an external event on the CNTR line. The Counter is set to the Interval Timer Mode (00) when a RES signal is generated. #### 6.1.1 Interval Timer In the Interval Timer mode the Counter is initialized to the Latch value by either of two conditions: - When the Counter is decremented from 0000, the next Counter value is the Latch value (not FFFF). - When a write operation is performed to the Load Upper Latch and Transfer Latch to Counter address 001A, the Counter is loaded with the Latch value. Note that the contents of the Accumulator are loaded into the Upper Latch before the Latch value is transferred to the Counter. The Counter value is decremented by one count at the $\emptyset 2$ clock rate. The 16-bit Counter can hold from 1 to 65535 counts. The Counter Timer capacity is therefore $1\mu s$ to 65,535 ms at the 1 MHz $\emptyset 2$ clock rate or 0.5 $\mu s$ to 32.767 ms at the 2 MHz $\emptyset 2$ clock rate. Time intervals greater than the maximum Counter value can be easily measured by counting $\overline{\mbox{IRQ}}$ interrupt requests in the counter $\overline{\mbox{IRQ}}$ interrupt routine. When Counter A decrements from 0000, the Counter A Underflow (IFR4) is set to logic 1. If the Counter A Interrupt Enable Bit (IER4) is also set, an $\overline{\text{IRQ}}$ interrupt request will be generated. The Counter A Underflow bit in the Interrupt Flag Register can be examined in the $\overline{\text{IRQ}}$ interrupt routine to determine that the $\overline{\text{IRQ}}$ was generated by the Counter A Underflow. While the timer is operating in the Interval Timer Mode, PA4 operates as a PA I/O bit. A timing diagram of the Interval Timer Mode is shown in Figure 6-1. #### 6.1.2 Pulse Generation Mode In the Pulse Generation mode, the CA line operates as a Counter Output. The line toggles from low to high or from high to low whenever a Counter A Underflow occurs, or a write is performed to address 001A. The normal output waveform is a symmetrical square-wave. The CA output is initialized high when entering the mode and transitions low when writing to 001A. Asymmetric waveforms can be generated if the value of the latch is changed after each counter underflow. A one-shot waveform can be generated by changing from Pulse Generation to Interval Timer mode after only one occurrence of the output toggle condition. #### 6.1.3 Event Counter Mode In this mode the CA is used as an Event Input line, and the Counter will decrement with each rising edge detected on this line. The maximum rate at which this edge can be detected is one-half the $\emptyset 2$ clock rate. The Counter can count up to 65,535 occurrences before underflowing. As in the other modes, the Counter A Underflow bit (IER4) is set to logic 1 if the underflow occurs. Figure 6.2 is a timing diagram of the Event Counter Mode. Figure 6-2. Event Counter Mode #### 6.1.4 Pulse Width Measurement Mode This mode allows the accurate measurement of a low pulse duration on the CA line. The Counter decrements by one count at the Ø2 clock rate as long as the CA line is held in the low state. The Counter is stopped when CA is in the high state. The Counter A underflow flag will be set only when the count in the timer reaches zero. Upon reaching zero the timer will be loaded with the latch value and continue counting down as long as the CA pin is held low. After the counter is stopped by a high level on CA, the count will hold as long as CA remains high. Any further low levels on CA will again cause the counter to count down from its present value. The state of the CA line can be determined by testing the state of PA4. A timing diagram for the Pulse Width Measurement Mode is shown in Figure 6.3. Figure 6-3. Pulse Width Measurement #### 6.1.5 Serial I/O Data Rate Generation Counter A also provides clock timing for the Serial I/O which establishes the data rate for the Serial I/O port. When the Serial I/O is enabled, Counter A is forced to operate at the internal clock rate. Counter A is not required for the RCVR S/R mode. The Counter I/O (PA4) may also be required to support the Serial I/O (see Table 4-2). Table 6-1 identifies the values to be loaded in Counter A for selecting standard data rates with a \$\phi 2\$ clock rate of 1 MHz and 2 MHz. Although Table 6-1 identifies only the more common data rates, any data rate from 1 to 62.5K bps can be selected by using the formula: $$N = \frac{\emptyset 2}{16 \times bps} - 1$$ where N = decimal value to be loaded into Counter A using its hexadecimal equivalent. Ø2 = the clock frequency (1 MHz or 2 MHz) bps = the desired data rate. #### NOTE In Table 6-1 you will notice that the standard data rate and the actual data rate may be slightly different. Transmitter and receiver errors of 1.5% or less are acceptable. A revised clock rate is included in Table 6-1 for those baud rates which fall outside this limit. Table 6-1. Counter A Values for Baud Rate Selection | Standard<br>Baud | | ecimal<br>lue | Actu<br>Bau<br>Rat<br>At | id<br>e | Nec<br>To<br>Stan | Rate<br>ded<br>Get<br>dard<br>Rate | |------------------|-------|---------------|--------------------------|---------|-------------------|------------------------------------| | Rate | 1 MHz | 2 MHz | 1 MHz | 2 MHz | 1 MHz | 2 MHz | | 50 | 04E1 | 09C3 | 50.00 | 50.00 | 1.0000 | 2.0000 | | 75 | 0340 | 0682 | 75.03 | 74.99 | 1.0000 | 2.0000 | | 110 | 0237 | 046F | 110.04 | 110.04 | 1.0000 | 2.0000 | | 150 | 01A0 | 0340 | 149.88 | 150.06 | 1.0000 | 2.0000 | | 300 | 00CF | 01A0 | 300.48 | 299.76 | 1.0000 | 2.0000 | | 600 | 0067 | 00CF | 600.96 | 600.96 | 1.0000 | 2.0000 | | 1200 | 0033 | 0067 | 1201.92 | 1201.92 | 1.0000 | 2.0000 | | 2400 | 0019 | 0033 | 2403.85 | 2403.85 | 1.0000 | 2.0000 | | 3600 | 0010 | 0021 | 3676.47 | 3676.47 | 0.9792 | 1.9584 | | 4800 | 000C | 0019 | 4807.69 | 4807.69 | 1.0000 | 2.0000 | | 7200 | 0008 | 0010 | 6944.44 | 7352.94 | 1.0368 | 1.9584 | | 9600 | 0006 | 000C | 8928.57 | 9615.38 | 1.0752 | 2.0000 | #### 6.2 COUNTER B Counter B consists of a 16-bit counter and two 16-bit latches organized as follows: Lower Counter B (LCB), Upper Counter B (UCB), Lower Latch B (LLB), Upper Latch B (ULB), Lower Latch C (LLC), and Upper Latch C (ULC). Latch C is used only in the asymmetrical pulse generation mode. The counter contains the count of either $\emptyset 2$ clock pulses or external events depending on the counter mode selected. The contents of Counter B may be read any time by executing a read at location 001D for the Upper Counter B and at location 001E or 001C for the Lower Counter B. A read at location 001C also clears the Counter B Underflow Flag. Latch B contains the counter initialization value, and can be loaded at any time by executing a write to the Upper Latch B at location 001D and the Lower Latch B at location 001C. In each case, the contents of the accumulator are copied into the applicable latch register. Counter B can be initialized at any time by writing to address: 001E. The contents of the accumulator is copied into the Upper Latch B before the value in the 16-bit Latch B is transferred to Counter B. Counter B will also be set to the latch value and the Counter B Underflow Flag bit (IFR5) will be set to a "1" whenever Counter B underflows by decrementing from 0000. IFR 5 may be cleared by reading the Lower Counter B at location 001C, by writing to address location 001E, or by RES. Counter B operates in the same manner as Counter A in the Interval Timer and Event Counter modes. The Pulse Width Measurement Mode'is replaced by the Retriggerable Interval Timer mode and the Pulse Generation mode is replaced by the Asymmetrical Pulse Generation Mode. #### 6.2.1 Retriggerable Interval Timer Mode When operating in the Retriggerable Interval Timer mode, Counter B is initialized to the latch value by writing to address 001E, by a Counter B underflow, or whenever a positive edge occurs on the CB pin (PA5). The Counter B interrupt flag will be set if the counter underflows before a positive edge occurs on the CB line. Figure 6-4 illustrates the operation. Figure 6-4. Counter B Retriggerable Interval Timer Mode #### 6.2.2 Asymmetrical Pulse Generation Mode Counter B has a special Asymmetrical Pulse Generation Mode whereby a pulse train with programmable pulse width and period can be generated without the processor intervention once the latch values are initialized. In this mode, the 16-bit Latch B is initialized with a value which corresponds to the duration between pulses (referred to as D in the following descriptions). The 16-bit Latch C is initialized with a value which corresponds to the desired pulse width (referred to as P in the following descriptions). The initialization sequence for Latch B and C and the starting of a counting sequence are as follows: - The lower 8 bits of P are loaded into LLB by writing to address 001C, and the upper 8 bits of P are loaded into ULB and the full 16 bits are transferred to Latch C by writing to address location 001D. At this point both Latch B and Latch C contain the value of P. - 2. The lower 8 bits of D are loaded into LLB by writing to address 001C, and the upper 8 bits of D are loaded into ULB by writing to address location 001E. Writing to address location 001E also causes the contents of the 16-bit Latch B to be downloaded into the Counter B and causes the CB output to go low as shown in Figure 6-5. - When the Counter B underflow occurs the contents of the Latch C is loaded into the Counter B, and the CB output toggles to a high level and stays high until another underflow occurs. Latch B is then down-loaded and the CB output toggles to a low level repeating the whole process. # SECTION 7 POWER ON/INITIALIZATION CONSIDERATIONS #### 7.1 POWER-ON TIMING After applications of $V_{CC}$ and $V_{RR}$ power to the device, $\overline{RES}$ must be held low for at least eight $\emptyset 2$ clock cycles after $V_{CC}$ reaches operating range and the interal oscillator has stabilized. This stabilization time is dependent upon the input $V_{CC}$ voltage and performance of the internal oscillator. The clock can be monitored at $\emptyset 2$ (pin 3). Figure 7-1 illustrates the power turn-on waveforms. Clock stabilization time is typically 20 ms. Figure 7-1. Power Turn-on Timing Detail #### 7.2 POWER-ON RESET The occurrence of RES going from low to high will cause the device to set the Interrupt Mask Bit — bit 2 of the Processor Status Register — and initiate a reset vector fetch at address FFFC and FFFD to begin user program execution. All of the I/O ports (PA, PB, PC, PD) will be forced to the high (logic 1) state. All bits of the Control Register will be cleared to logic 0 causing the Interval Timers counter mode (mode 00) to be selected and causing all interrupt enabled bits to be reset. Figure 6-5. Counter B Pulse Generation #### 7.3 RESET (RES) CONDITIONING 1. . When RES is driven from low to high the device is put in a reset state causing the registers and I/O ports to be configured as shown in Table 7-1. Table 7-1. RES Initialization of I/O Ports and Registers | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|-----|-----|---|-----|-----|---|-------------|---| | Registers | | | | | | | | | | Processor Status | _ | _ | _ | | _ | 1 | ·— | _ | | Mode Control (MCR) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Int. Enable (IER) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Int. Flag (IFR) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Ser. Com. Control (SCCR) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Ser. Com. Status (SCSR) | 0 | 1 | ŋ | . 0 | 0 | 0 | 0 | 0 | | Ports | | | | | | | | | | PA Latch | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | PB Latch | - 1 | 1 | 1 | 1 | - 1 | 1 | 1 | 1 | | PC Latch | 1 | • 1 | 1 | 1 | 1 | 1 | 1 | 1 | | PD Latch | 1 | 1 | 1 | 1 | 1 | 1 | 21 <b>1</b> | 1 | All RAM and other CPU registers will initialize in a random, non-repeatable data pattern. #### 7.4 INITIALIZATION Any initialization process for the device should include a RES, as indicated in the preceding paragraphs. After stabilization of the internal clock (if a power on situation) an initialization subroutine should be executed to perform (as a minimum) the following functions: - 1. The Stack Pointer should be set - 2. Clear or Set Decimal Mode - 3. Set or Clear Carry Flag - 4. Set up Mode Controls as required - 5. Clear Interrupts A typical initialization subroutine could be as follows: | LDX | Load stack pointer starting address into X | |-----|--------------------------------------------| | | Register | | TXS | Transfer X Register value to Stack Pointer | | CLD | Clear Decimal Mode | | SEC | Set Carry Flag | | | Set-up Mode Control and | | | special function | | | registers as required | | CLI | Clear Interrupts | # APPENDIX A ENHANCED R6502 INSTRUCTION SET This appendix contains a summary of the R6502 instruction set. For detailed information, consult the R6502 Microcomputer System Programming Manual, Order No. 202. The four instructions notated with a \* are added instructions to enhance the standard 6502 instruction set. ### A.1 INSTRUCTION SET IN ALPHABETIC SEQUENCE | ₫ | |---------------| | _ | | _ | | > | | ~ | | - | | ⋖ | | 2 | | ₹ | | 2 | | _ | | S | | | | - | | ш | | m | | | | | | 7 | | Ž | | 7 | | Z | | Z | | CTION | | CTION | | UCTION | | 3UCTION: | | STRUCTION | | STRUCTION | | STRUCTION | | INSTRUCTION | | STRUCTION | | 2 INSTRUCTION | | PROCESSOR STATUS<br>CODES | - | z c | 0.0 | | | | | | · · · · · · · · · · · · · · · · · · · | | | 2 (3) | | | les<br>les | |-------------------------------------|-----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------|---------------------------------------|----------------------------|--------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------|-----------------------------------------|-----------------------------------------------|------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ST | ~ | -1 | | | | | | | | | <u> </u> | | | | Memory Bit 6<br>Add Subtract<br>Or<br>Exclusive Or<br>Number of cycles<br>Number of Bytes | | SSOR S<br>CODES | 5 4 3 | 9 | | | | | | | | Restore | <br>(Restored | | | | Memory Bit 6<br>Add<br>Subtract<br>And<br>Or<br>Exclusive Or<br>Number of cy<br>Number of cy | | ا<br>ا | ~ | | | | | | | | | = . | = . | > · · · · | | | Memory<br>Add<br>Subtract<br>And<br>Or<br>Exclusive<br>Number | | 윤 | ٦ | ><br>z | ZZZ 5 | | z | <br>zzzz: | <br> | z z z | Z 0 · Z | z | zz · | z | | zzzz·z | | | | _ | _ | ¥ E | | | | | | | 3 | | F. | | | | | | BIT * | 9 | 7 H | | | | | | | | <u> </u> | F7 | | | 2., () | | | 2 | s | 7.70 | | | | <del>.</del> | | | | | | | | - | | | 8 | - | | | | | | | | | | | | | _ | | | BIT ADDRESSING (OP BY | | 4.2 | | | | | | | ţ | | | | | - ass | | | 낊 | 6 | # <b>#</b> | | | | | | | | <u> </u> | F8. | | | addr<br>emo | | | ٤ | 7 | ¥.¥ | | | | | | | , | ù | | | | \$ 2 E | | | ₹ | - | 7-19 | | | | | | | ÷ | 2 | 26 | | | stach | | | ۳ | 0 | 98 | | | | | | | ć | 5 | 24 | | | Bit 7 | | ľ | ۲. | * | | | | | | N N | | | | | ~ | - | \$ \$ \$ \$ \$ \$ \$ \$ \$ | | | Z. PAGE, Y | = | | | | | | 4 | | | | | 4 | | HD index X index X index X index X index Y index Y index Y index Y index Y index Y index B index Wendory per effective address a Memory per stack pointer in Memory Bit Y index inde | | | <u>~</u> | ð | | | | | | 98 | | | | | 8 | | | | I | اي | • | | | | | | ۳ | | | | : | | | X X X X X X X X X X X X X X X X X X X | | | INDIRECT | - | | | | | | un | | | | | | <del></del> | - | | | | ò | | | | | | ပွ | | | | | | | 1 | | | RELATIVE | * | 888 | 000000 | | | | | | | | | | | 4 | | | اچ | å | 000 | <del></del> | | | | <del></del> | | | | | | | 1 | | | _ | • | 8 8 G | 825 28 | <del>ر</del> | | m | <b>6</b> 6 | n | | | e | е . | | † | | 2 | ABS, Y | - | 4 4 | | 4 | | 4 | 4 4 | 4 | | | 4 | r. | | ] | | 5 | ₹ | 8 | 3.0 | - | 60 | | 69 | 88 | o. | | | ę. | Ü | | | | 5 | × | * | 000 | | 9 | m | ღღ | е . | m m | | 66 | e0 | ო | | 1 | | <b>5</b> | vi | - | 441 | | 4 | ^ | 4 1 | | 4 / 4 | | ~ ~ | 4 | S | | ] | | <u>,</u> [ | ٤ | ð | 581 | | 8 | DE | 8 = | 90 | S 32 G | | # 12 | 6 | 8 | | ] | | <b>ĕ</b> [ | × | * | 200 | | ٥. | 2 | 2 2 | | 000 | | N N | 8 | 0 0 | | 1 | | 2 | Z. PAGE, | ۰ | 4 4 0 | | 4 | 9 | 4 0 | | 4 6 4 | | 9 9 | 4 | 4 4 | | 4 | | 5 | ~ | _ | 35 35 16 | | 8 | ద | 88 | | 56 2 | | 36 | 2 | 8 8 | | 4 | | Ē] | اج | * | 0.0 | | 2 | | - 2 | - 2 | | | | ς <sub>0</sub> | 9 | | 4 | | <u> </u> | (IND). Y | _ | £ 5 | | 5 | | | <del>-</del> | = | | | ī. | 5 | <u> </u> | 1 | | <u> </u> | ⊣ | • | 0.0 | | 0 | | 2 2 | - N | | | | 2 | 0 | | 1 | | Resourt OH Hesourts INSTRUCTION SET | ŝ | - | φ φ | | φ | | - · · | | 9 | | | φ | 9 | | 1 | | ಕ್ಷ | Ē. | | 52 | | 5 | | | | | | | <u> </u> | 16 | | 1 | | = | | * | | | | | | | | | | | | | 1 | | | IMPLIED | 5 | | ^ | 0000 | CN C | | | - 2 | ωω <b>4 4</b> | 9 9 | | | 000000 | 1 | | ļ | ≝ | ð | | 8 | 8.88 28 28 | | 8 8 | 8 | m<br>A | <b>8888</b> | 5 0 | 858 | : | <b>* 8 % % %</b> | ] | | | × | * | - | | | | | | - | | | | | | - | | l | ACCUM | | ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | | • | | | - | ~ | | ~ ~ | | | | - | | - 1 | | 8 | <b>6</b> | | | DI OI C: | | | 4 | | * § | - | 01.01.01 | | 4 | | | ă | • | 0 0 0 0 | | | 200 | 3 | 3 3 | | | N N | n<br>0 | 333 | | 1 | | | 욡 | _ | \$ 55.9<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0<br>5.0 | | | 728 | £ 45 | A A5 | | | 98 98 | ES | 28.38 | | , ا | | ŀ | 휩 | • | <b>888</b> 8 | | | m m m | . E | 0000 | | | 66 | е<br>В | 000 | | <del> </del> | | | E ABSOLUTEZERO PAGE | | 440 4 | | | 4 4 0 | 4 0 | w 4 4 | | | 9 9 | 4 | 4 4 4 | | 1 8 | | | 8 | u<br>do | 3 S S S | } | 8 | 388 | 6 # | A & & & | 5 # 6 | | 2E<br>6E | 9 | S # 2 | | ge<br>page<br>esuit. | | İ | 崱 | * | 2 2 | <u> </u> | | 2 2 | ٥. | 0.0 | | | | 2 | | | 2 es 1 pag 2 c c c c c c c c c c c c c c c c c c | | | IMMEDIAT | -<br>- | 20 | | | N 01 | ~ | 2.5 | | | | 7 | | | ferer 1 | | L | ₫ | å | 58 58 | | රී | 3 B | 9 | A 2 | Q 6 | | | 69 | | | is ch<br>o diff<br>o diff<br>speci | | INSTRUCTIONS | | OPERATION | A M-A (4)(1) A M-A (1) C [7 0] + 0 Beanch on M, 1 (5)(2) Branch on M, 1 (5)(2) Branch on C (2) Branch on C (2) Branch on C (2) A M | Branch on N · 1 (2) Branch on S · 0 (2) Break Break Break Break Break | | ¥×;<br>×× | AVMA (1)<br>M-1-M<br>X-1-X | Y · 1 – Y Jump to New Loc Jump Sub M · A (1) M · X (1) | M-Y (1)<br>0 · 7 · 0<br>No Operation<br>AVM -A (1) | A -MS S 1 -S<br>P -MS S 1 -S<br>S -1 -S MS -A<br>S -1 -S MS -P | Rim Sub | A M C A 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 | | | MOTES 1 Add 1 to N flage boundary is crossed 2. Add 1 to N if branch occurs to same page Add 2 to N if branch occurs to different page 3. Carry not - Borrow 4. If in decimal mode 2 flag is invalid accumulation must be chocked on reso result. 5. Effects 8-bit class lield of the specified zero page address. 5. Effects 8-bit class lield of the specified zero page address. | | INSTR | | MNEMONIC | AND | BRI | 2000 4: | × × × × × × × × × × × × × × × × × × × | INC RES | NA PER | LSR<br>NOP<br>ORA | PHA<br>PHP PLA<br>PLA S S S S S S S S S S S S S S S S S S S | S E E E S E E E E E E E E E E E E E E E | SEC<br>SEC<br>SED<br>SED<br>SED<br>SED | STX<br>STX | X X X X X X X X X X X X X X X X X X X | Add 1to N<br>2. Add 1to N<br>2. Add 1to N<br>Add 2 to N<br>3. Carry not<br>4. If in decir<br>accumulati | #### **A.3 INSTRUCTION CODE MATRIX** 0 BRK -OP Code —Addressing Mode —Instruction Bytes; Machine Cycles 0 Implied 1 7 | } | SD 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | - | |---|--------------------------|-------------------------|-------------------|---|---------------------|---------------------|---------------------|-------------------|-----------------------|-----------------------|-----------------------|---|------------------------|-----------------------|-----------------------|---------------------|----------| | 0 | BRK<br>Implied<br>1 7 | ORA<br>(IND, X)<br>2 6 | | | | ORA<br>ZP<br>2 3 | ASL<br>ZP<br>2 5 | RMB0<br>ZP<br>2 5 | PHP<br>Implied<br>1 3 | ORA<br>IMM<br>2 2 | ASL<br>Accum<br>1 2 | | | ORA<br>ABS<br>3 4 | ASL<br>ABS<br>3 6 | BBRO<br>ZP<br>3 5** | 0 | | 1 | BPL<br>Relative<br>2 2** | ORA<br>(IND), Y<br>2 5° | | | | ORA<br>ZP, X<br>2 4 | ASL<br>ZP, X<br>2 6 | RMB1<br>ZP<br>2 5 | CLC<br>Implied<br>1 2 | ORA<br>ABS, Y<br>3 4* | | | | ORA<br>ABS, X<br>3 4° | ASL<br>ABS, X<br>3 7 | BBR1<br>ZP<br>3 5** | , | | 2 | JSR<br>Absolute<br>3 6 | AND<br>(IND, X)<br>2 6 | | | BIT<br>ZP<br>2 .3 | AND<br>ZP<br>2 3 | ROL<br>ZP<br>2 5 | RMB2<br>ZP<br>2 5 | PLP<br>Implied<br>1 4 | AND<br>IMM<br>2 2 | ROL<br>Accum<br>1 2 | | BIT<br>ABS<br>3 4 | AND<br>ABS<br>3 4 | ROL<br>ABS<br>3 6 | BBR2<br>ZP<br>3 5" | 2 | | 3 | BMI<br>Relative<br>2 2** | AND<br>(IND, Y)<br>2 5° | | | | AND<br>ZP, X<br>2 4 | ROL<br>ZP, X<br>2 6 | RMB3<br>ZP<br>2 5 | SEC<br>Implied<br>1 2 | AND<br>ABS, Y<br>3 4* | | | | AND<br>ABS, X<br>3 4° | ROL<br>ABS, X<br>3 7 | BBR3<br>ZP<br>3 5** | 3 | | 4 | RTI<br>Implied<br>1 6 | EOR<br>(IND, X)<br>2 6 | | | | EOR<br>ZP<br>2 3 | LSR<br>ZP<br>2 5 | RMB4<br>ZP<br>2 5 | PHA<br>Implied<br>1 3 | EOR<br>IMM<br>2 2 | LSR<br>Accum<br>1 2 | | JMP<br>ABS<br>3 3 | EOR<br>ABS<br>3 4 | LSR<br>ABS<br>3 6 | BBR4<br>ZP<br>3 5** | 4 | | 5 | BVC<br>Relative<br>2 2** | EOR<br>(IND), Y<br>2 5* | | | | EOR<br>ZP, X<br>2 4 | LSR<br>ZP, X<br>2 6 | RMB5<br>ZP<br>2 5 | CLI<br>Implied<br>1 2 | EOR<br>ABS, Y<br>3 4* | | | | EOR<br>ABS, X<br>3 4* | LSR<br>ABS, X<br>3 7 | BBR5<br>ZP<br>3 5** | 5 | | 6 | RTS<br>Implied<br>1 6 | ADC<br>(IND, X)<br>2 6 | | | | ADC<br>ZP<br>2 3 | ROR<br>ZP<br>2 5 | RMB6<br>ZP<br>2 5 | PLA<br>Implied<br>1 4 | ADC<br>IMM<br>2 2 | ROR<br>Accum<br>1 2 | | JMP<br>Indirect<br>3 5 | ADC<br>ABS<br>3 4 | ROR<br>ABS<br>3 6 | BBR6<br>ZP<br>3 5 | 6 | | 7 | BVS<br>Relative<br>2 2** | ADC<br>(IND, Y)<br>2 5* | | | | ADC<br>ZP, X<br>2 4 | ROR<br>ZP, X<br>2 6 | RMB7<br>ZP<br>2 5 | SEI<br>Implied<br>1 2 | ADC<br>ABS, Y<br>3 4* | | | | ADC<br>ABS, X<br>3 4* | ROR<br>ABS, X<br>3 7 | BBR7<br>ZP<br>3 5** | 7 | | 8 | | STA<br>(IND, X)<br>2 6 | | | STY<br>ZP<br>2 3 | STA<br>ZP<br>2 3 | STX<br>ZP<br>2 3 | SMB0<br>ZP<br>2 5 | DEY<br>Implied<br>1 2 | | TXA<br>Implied<br>1 2 | | STY<br>ABS<br>3 4 | STA<br>ABS<br>3 4 | STX<br>ABS<br>3 4 | BBS0<br>ZP<br>3 5** | 8 | | 9 | BCC<br>Relative<br>2 2** | STA<br>(IND, Y)<br>2 6 | | | STY<br>ZP, X<br>2 4 | STA<br>ZP, X<br>2 4 | STX<br>ZP, Y<br>2 4 | SMB1<br>ZP<br>2 5 | TYA<br>Implied<br>1 2 | STA<br>ABS, Y<br>3 5 | TXS<br>Implied<br>1 2 | | | STA<br>ABS, X<br>3 5 | | BBS1<br>ZP<br>3 5** | 9 | | A | LDY<br>IMM<br>2 2 | LDA<br>(IND, X)<br>2 6 | LDX<br>IMM<br>2 2 | | LDY<br>ZP<br>2 3 | LDA<br>ZP<br>2 3 | LDX<br>ZP<br>2 3 | SMB2<br>ZP<br>2 5 | TAY<br>Implied<br>1 2 | LDA<br>IMM<br>2 2 | TAX<br>Implied<br>1 2 | | LDY<br>ABS<br>3 4 | LDA<br>ABS<br>3 4 | LDX<br>ABS<br>3 4 | BBS2<br>ZP<br>3 5** | <b>A</b> | | В | BCS<br>Relative<br>2 2** | LDA<br>(IND), Y<br>2 5* | | , | LDY<br>ZP, X<br>2 4 | LDA<br>ZP, X<br>2 4 | LDX<br>ZP, Y<br>2 4 | SMB3<br>ZP<br>2 5 | CLV<br>Implied<br>1 2 | LDA<br>ABS, Y<br>3 4* | TSX<br>Implied<br>1 2 | | LDY<br>ABS, X<br>3 4* | LDA<br>ABS, X<br>3 4° | LDX<br>ABS, Y<br>3 4* | BBS3<br>ZP<br>3 5** | В | | С | CPY<br>IMM<br>2 2 | CMP<br>(IND, X)<br>2 6 | | | CPY<br>ZP<br>2 3 | CMP<br>ZP<br>2 3 | DEC<br>ZP<br>2 5 | SMB4<br>ZP<br>2 5 | INY<br>Implied<br>1 2 | CMP<br>IMM<br>2 2 | DEX<br>Implied<br>1 2 | | CPY<br>ABS<br>3 4 | CMP<br>ABS<br>3 4 | DEC<br>ABS<br>3 6 | BBS4<br>ZP<br>3 5** | c | | D | BNE<br>Relative<br>2 2** | CMP<br>(IND), Y<br>2 5* | | | | CMP<br>ZP, X<br>2 4 | DEC<br>ZP, X<br>2 6 | SMB5<br>ZP<br>2 5 | CLD<br>Implied<br>1 2 | CMP<br>ABS, Y<br>3 4* | | | | CMP<br>ABS, X<br>3 4* | DEC<br>ABS, X<br>3 7 | BBS5<br>ZP<br>3 5** | D | | E | CPX<br>IMM<br>2 2 | SBC<br>(IND, X)<br>2 6 | | | CPX<br>ZP<br>2 3 | SBC<br>ZP<br>2 3 | INC<br>ZP<br>2 5 | SMB6<br>ZP<br>2 5 | INX<br>Implied<br>1 2 | SBC<br>IMM<br>2 2 | NOP<br>Implied<br>1 2 | | CPX<br>ABS<br>3 4 | SBC<br>ABS<br>3 4 | INC<br>ABS<br>3 6 | BBS6<br>ZP<br>3 5" | E | | F | BEQ<br>Relative<br>2 2** | SBC<br>(IND), Y<br>2 5* | | | | SBC<br>ZP, X<br>2 4 | INC<br>ZP, X<br>2 6 | SMB7<br>ZP<br>2 5 | SED<br>Implied<br>1 2 | SBC<br>ABS, Y<br>3 4* | | | | SBC<br>ABS, X<br>3 4 | INC<br>ABS, X<br>3 7 | BBS7<br>ZP<br>3 5** | F | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | , F | - | <sup>\*</sup>Add 1 to N if page boundary is crossed. \*\*Add 1 to N if branch occurs to same page; add 2 to N if branch occurs to different page. # APPENDIX B KEY REGISTER SUMMARY **CPU Registers** **Mode Control Register** Serial Communications Control Register #### **Processor Status Register** #### Interrupt Enable and Flag Registers Serial Communications Status Register # APPENDIX C ADDRESS ASSIGNMENTS/MEMORY MAPS/PIN FUNCTIONS #### C.1 I/O AND INTERNAL REGISTER ADDRESSES | ADDRESS<br>(HEX) | READ | WRITE | |------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 001F<br>1E<br>1D<br>1C | Lower Counter B Upper Counter B Lower Counter B, CLR Flag | Upper Latch B, Cntr B←Latch B, CLR Flag Upper Latch B, Latch C←Latch B Lower Latch B. | | 1B<br>1A<br>19<br>18 | Lower Counter A Upper Counter A Lower Counter A, CLR Flag | — —<br>Upper Latch A, Cntr A←Latch A, CLR Flag<br>Upper Latch A<br>Lower Latch A | | 17<br>16<br>15<br>14 | Serial Receiver Data Register<br>Serial Comm. Status Register<br>Serial Comm. Control Register<br>Mode Control Register | Serial Transmitter Data Register Serial Comm. Status Reg. Bits 4 & 5 only Serial Comm. Control Register Mode Control Register | | 13<br>12<br>11<br>0010 | Interrupt Enable Register Interrupt Flag Register Read FF | Interrupt Enable Register Clear Int Flag (Bits 0-3 only, Write 0's only) | | OF<br>OE<br>OD<br>OC | == . | | | OB<br>OA<br>09<br>O8 | | | | 07<br>06<br>05<br>04 | Port G* Port F* Port E* | Port G* Port F* Port E* | | 03<br>02<br>01<br>0000 | Port D<br>Port C<br>Port B<br>Port A | Port D Port C Port B Port A | NOTE: \* R6500/12Q or /16Q only. ### C.2 ABBREVIATED MODE MEMORY MAP ### C.3 MULTIPLEXED MODE MEMORY MAP # 3 ### C.4 MULTIPLE FUNCTION PIN ASSIGNMENTS—PORT C AND PORT D | PIN<br>NUMBER | I/O PORT<br>FUNCTION | ABBREVIATED PORT FUNCTION | MULTIPLEXED PORT | |---------------|----------------------|---------------------------|------------------| | 4 | PC0 | A0 | A0 | | 5 | PC1 | A1 | A1 | | 6 | PC2 | A2 | A2 | | 7 | PC3 | A3 | A3 | | 8 | PC4 | A12 | A12 | | 9 | PC5 | R/W | R/W | | 10 | PC6 | A13 | A13 | | 11 | PC7 | EMS | EMS | | 19 | PD0 | D0 | A4/D0 | | 18 | PD1 | D1 | A5/D1 | | 17 | PD2 | D2 | A6/D2 | | 16 | PD3 | D3 | A7/D3 | | 15 | PD4 | D4 | A8/D4 | | 14 | PD5 | D5 | A9/D5 | | 13 | PD6 | D6 | A10/D6 | | 12 | PD7 | D7 | A11/D7 | # APPENDIX D ELECTRICAL SPECIFICATIONS #### **MAXIMUM RATINGS\*** | Parameter | Symbol | Value | Unit | |-------------------------------------|-----------------------------------|----------------------------------------------|------| | Supply Voltage | V <sub>CC</sub> & V <sub>RR</sub> | -0.3 to +7.0 | Vdc | | Input Voltage | V <sub>IN</sub> | -0.3 to +7.0 | Vdc | | Operating Temperature<br>Commercial | TA | T <sub>L</sub> to T <sub>H</sub><br>0 to +70 | °C | | Storage Temperature | T <sub>STG</sub> | - 55 to + 150 | °C | \*NOTE: Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in other sections of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC CHARACTERISTICS ( $V_{CC}$ = 5.0V ±5%, $V_{RR}$ = $V_{CC}$ ; $V_{SS}$ = 0V; $T_A$ = 0° to 70°, unless otherwise specified) | Parameter | Symbol | Min | Typ1 | Max | Unit | Test Conditions | |---------------------------------------------------------------------------------------|------------------|----------------|--------|------------------------------------|------|---------------------------------------------------------| | RAM Standby Voltage (Retention Mode) | V <sub>RR</sub> | 3.0 | | V <sub>cc</sub> | V | | | RAM Standby Current (Retention Mode) | I <sub>RR</sub> | | 4 | | mA | T <sub>A</sub> = 25°C | | Input High Voltage All Except XTL! and Ø2 in Slave Option XTLI and Ø2 in Slave Option | V <sub>IH</sub> | + 2.0<br>+ 4.0 | -<br>- | V <sub>cc</sub><br>V <sub>cc</sub> | V | | | Input Low Voltage | V <sub>IL</sub> | -0.3 | | +0.8 | V | | | Input Leakage Current<br>RES, NMI | I <sub>IN</sub> | - | _ | ± 10.0 | μΑ | V <sub>IN</sub> = 0 to 5.0V | | Input Low Current<br>PA, PB, PC, PD, PF <sup>3</sup> , PG <sup>3</sup> | I <sub>IL</sub> | _ | -1.0 | - 1.6 | mA | V <sub>IL</sub> = 0.4V | | Output High Voltage (Except XTLO) | V <sub>OH</sub> | +2.4 | | V <sub>CC</sub> | V | $I_{LOAD} = -100 \mu$ | | Output Low Voltage | V <sub>OL</sub> | _ | _ | +0.4 | ٧ | I <sub>LOAD</sub> = 1.6 mA | | I/O Port Pull-Up Resistance<br>PA0-PA7, PB0-PB7, PC0-PC7,<br>PF0-PF73, PG0-PG73 | RL | 3.0 | 6.0 | 11.5 | Kohm | | | Output Leakage Current (Three-State Off) | lout | T - | _ | ± 10 | μΑ | | | Input Capacitance<br>XTLI, XTLO<br>PA, PB, PC, PD, PF3, PG3 | C <sub>IN</sub> | = | _ | 50<br>10 | pF | $T_A = 25^{\circ}C$ $V_{IN} = 0V$ $f = 1.0 \text{ MHz}$ | | Output Capacitance (Three-State Off) | C <sub>OUT</sub> | _ | - | 10 | pF | $T_A = 25$ °C<br>$V_{IN} = 0$ V<br>f = 1.0 MHz | | Power Dissipation (Outputs High) | Pn | _ · | | 1200 | mW | T <sub>A</sub> = 25°C | #### Notes - 1. Typical values measured at $T_A$ = 25°C and $V_{CC}$ = 5.0V. - 2. Negative sign indicates outward current flow, positive indicates inward flow. - 3. R6500/12Q and R6500/16Q only. ### 3 # APPENDIX E TIMING REQUIREMENTS AND CHARACTERISTICS #### **E.1 GENERAL NOTES** - 1. $V_{cc} = 5V \pm 5\%, 0^{\circ}C \leq TA \leq 70^{\circ}C$ - A valid V<sub>cc</sub> RES sequence is required before proper operation is achieved. - All timing reference levels are 0.8V and 2.0V, unless otherwise specified. - 4. All time units are nanoseconds, unless otherwise specified. - All capacitive loading is 130pf maximum, except as noted below: DA RR Foot maximum | PA, PB | | 50pf maximum | |------------------------------|---|---------------| | PC (I/O Modes Only) | _ | 50pf maximum | | PC (ABB and Mux Mode) | _ | 130pf maximum | | PC6, PC7 (Full Address Mode) | _ | 130pf maximum | #### E.2 CLOCK TIMING | SYMBOL | PARAMETER | _ 1 A | AHz. | 2 MHz | | | |---------------------------------|------------------------------------------------------------|-------------------|------------------------|-------------------|------------------------|--| | STMBUL | PARAMEIER | MiN | MAX | MIN | MAX | | | T <sub>CYC</sub> | Cycle Time | 1000 | 10 μs | 500 | 10 μs | | | T <sub>PWX1</sub> | XTLI Input Clock<br>Pulse Width<br>XTLO = VSS | 500<br>± 25 | | 250<br>± 10 | _ | | | T <sub>PW02</sub> | Output Clock Pulse<br>Width at Minimum<br>T <sub>cyc</sub> | T <sub>PWX1</sub> | T <sub>PWx1</sub> ± 25 | T <sub>PWX1</sub> | T <sub>PWX1</sub> ± 20 | | | T <sub>R</sub> , T <sub>F</sub> | Output Clock Rise,<br>Fall Time | _ | 25 | _ | 15 | | | TIR, TIF | Input Clock Rise,<br>Fall Time | _ | 10 | _ | 10 | | #### E.3 ABBREVIATED MODE TIMING—PC AND PD (MCR 5 = 1, MCR 6 = 0, MCR 7 = 1) | SYMBOL | DARAMETER | 11 | MHz | 2 MHz | | | |-----------------------|-----------------------------------|----------|------------|-------|-----|--| | STMBUL | PARAMETER | MIN | MAX | MiN | MAX | | | T <sub>PCRS</sub> | (PC5) R/W Setup Time | <b>—</b> | 225 | _ | 140 | | | TPCAS | (PC0-PC4, PC6) Address Setup Time | | 200 | _ | 140 | | | T <sub>PBSU</sub> | (PD) Data Setup Time | 50 | _ | 35 | _ | | | Трвия | (PD) Data Read Hold Time | 10 | _ | 10 | _ | | | Трвим | (PD) Data Write Hold Time | 30 | _ | 30 | _ | | | T <sub>PBDD</sub> | (PD) Data Output Delay | - | 175 | _ | 130 | | | T <sub>PCHA</sub> | (PC0-PC4, PC6) Address Hold Time | 30 | | 30 | _ | | | T <sub>PCHR</sub> | (PC5) R/W Hold Time | 30 | <b>–</b> . | 30 | _ | | | T <sub>PCHV</sub> | (PC7) EMS Hold Time | 10 | _ | 10 | _ | | | T <sub>PCVD</sub> (1) | (PC7) Address to EMS Delay Time | 30 | 220 | 30 | 130 | | | T <sub>PCVP</sub> | (PC7) EMS Stabilization Time | 30 | _ | 30 | _ | | NOTE 1: Values assume PC0-PC4, PC6 and PC7 have the same capacitive load. #### E.3.1 Abbreviated Mode Timing Diagram #### E.4 MULTIPLEXED MODE TIMING-PC AND PD (MCR 5 = 1, MCR 6 = 1, MCR 7 = 1) | 0141001 | DARAMETER | 11 | MHz . | 2 MHz | | | |----------------------------------|-----------------------------------|-----|----------|-------|-----|--| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | | | T <sub>PCRS</sub> | (PC5) R/W Setup Time | 1 – | 225 | - | 140 | | | T <sub>PCAS</sub> | (PC0-PC4, PC6) Address Setup Time | T - | 200 | T - | 140 | | | TPBAS | (PD) Address Setup Time | T - | 220 | T - | 120 | | | T <sub>PBSU</sub> | (PD) Data Setup Time | 50 | _ | 35 | _ | | | TPBHR | (PD) Data Read Hold Time | 10 | _ | 10 | _ | | | Трвны | (PD) Data Write Hold Time | 30 | _ | 30 | _ | | | TPBDD | (PD) Data Output Delay | _ | 175 | | 140 | | | T <sub>PCHA</sub> | (PC0-PC4, PC6) Address Hold Time | 30 | T - | 30 | _ | | | Тевна | (PD) Address Hold Time | 40 | 100 | 40 | 80 | | | T <sub>PCHR</sub> | (PC5) R/W Hold Time | 30 | <u> </u> | 30 | - | | | T <sub>PCHV</sub> | (PC7) EMS Hold Time | 10 | <u> </u> | 10 | _ | | | T <sub>PCVD</sub> <sup>(1)</sup> | (PC7) Address to EMS Delay Time | 30 | 200 | 30 | 150 | | | T <sub>PCVP</sub> | (PC7) EMS Stabilization Time | 30 | _ | 30 | | | NOTE 1: Values assume PD0-PD7 and PC7 have the same capactive load. #### **E.4.1 Multiplex Mode Timing Diagram** 3 #### E.5 I/O, EDGE DETECT, COUNTERS, AND SERIAL I/O TIMING | SYMBOL | PARAMETER | 1 A | AHz | 2 MHz | | | |---------------------------------|-----------------------------------------|--------------------|------|--------------------|------|--| | SYMBUL | PAHAMETER | MIN | MAX | MIN | MAX | | | | Internal Write to Peripheral Data Valid | | | | | | | T <sub>PDW</sub> <sup>(1)</sup> | PA, PB, PC, PE, PF, PG, TTL | _ | 500 | _ | 500 | | | T <sub>CMO6</sub> (1) | PA, PB, PC, PE, PF, PG, CMOS | | 1000 | - | 1000 | | | T <sub>PDDW</sub> | PD | - | 175 | _ | 150 | | | | Peripheral Data Setup Time | | | | | | | Teosu | PA, PB, PC, PF, PG | 200 | | 200 | _ ' | | | T <sub>PDSU</sub> | PD | 50 | _ | 50 | _ | | | | Peripheral Data Hold Time | | | | | | | TPHR | PA, PB, PC, PF, PG | 75 | _ | 75 | _ | | | TPHR | PD | 10 | - | 10 | | | | TEPW | PA0-PA3 Edge Detect Pulse Width | Tcvc | _ | Tcvc | _ | | | | Counters A and B | | | | | | | T <sub>CPW</sub> | PA4, PA5 Input Pulse Width | Tcvc | _ | Tcvc | _ | | | T <sub>CD</sub> <sup>(1)</sup> | PA4, PA5 Output Delay | _ | 500 | <u>-</u> | 500 | | | • | Port B Latch Mode | | | | | | | Teelw | PA0 Strobe Pulse Width | Tcyc | _ | Toyc | | | | TPLSU | PB Data Setup Time | 175 | _ | 150 | | | | T <sub>PBLH</sub> | PB Data Hold Time | 30 | | 30 | _ | | | | Serial I/0 | | | | | | | T <sub>PDW</sub> (1) | PA6 XMTR TTL | | 500 | _ | 500 | | | T <sub>CMOS</sub> (1) | PA6 XMTR CMOS | - | 1000 | — | 1000 | | | T <sub>CPW</sub> | PA4 RCVR S/R Clock Width | 4 T <sub>CYC</sub> | | 4 T <sub>CYC</sub> | _ | | | T <sub>PDW</sub> <sup>(1)</sup> | PA4 XMTR Clock—S/R Mode (TTL) | - | 500 | - | 500 | | | T <sub>CMOS</sub> (1) | PA4 XMTR Clock—S/R Mode (CMOS) | - | 1000 | I — | 1000 | | NOTE 1: Maximum Load Capacitance: 50pF Passive Pull-Up Required E.5.1 I/O, Edge Detect, Counter, and Serial I/O Timing