### **3V 400MHz LINEAR AMPLIFIER**

### **Typical Applications**

- 3V TETRA Cellular Handsets
- 3V CDMA Cellular Handsets

• Portable Battery-Powered Equipment

### **Product Description**

The RF2175 is a high-power, high-efficiency linear amplifier IC targeting 3V handheld systems. The device is manufactured on an advanced Gallium Arsenide Heterojunction Bipolar Transistor (HBT) process, and has been designed for use as the final RF amplifier in TETRA handheld digital cellular equipment, spread-spectrum systems, and other applications in the 380MHz to 512MHz band. The RF2175 has an analog bias control voltage to maximize efficiency. The device is self-contained with  $50\,\Omega$  input, and the output can be easily matched to obtain optimum power, efficiency, and linearity characteristics. The package is a small SSOP-16 plastic with backside ground.



### **Optimum Technology Matching® Applied**

☐ Si BJT ☐ GaAs MESFET☐ Si Bi-CMOS☐ SiGe HBT☐ Si CMOS☐ InGaP/HBT☐ GaN HEMT☐ SiGe Bi-CMOS☐



**Functional Block Diagram** 

#### Package Style: SSOP-16 Slug

#### **Features**

- Single 3V Supply
- 31.8dBm Linear Output Power
- 37.5dB Linear Gain
- 30% Linear Efficiency
- On-Board Power Down Mode
- 380MHz to 512MHz Operation

#### Ordering Information

RF2175 3V 400MHz Linear Amplifier RF2175 PCBA Fully Assembled Evaluation Board

 RF Micro Devices, Inc.
 Tel (336) 664 1233

 7628 Thorndike Road
 Fax (336) 664 0454

 Greensboro, NC 27409, USA
 http://www.rfmd.com

Rev A8 030313 2-287

### **Absolute Maximum Ratings**

| Parameter                           | Rating          | Unit     |
|-------------------------------------|-----------------|----------|
| Supply Voltage (RF Off)             | +8.0            | $V_{DC}$ |
| Supply Voltage (RF Applied)         | +4.5            | $V_{DC}$ |
| Mode Voltage (V <sub>BIAS</sub> )   | +5.0            | $V_{DC}$ |
| Control Voltage (V <sub>REG</sub> ) | +5.0            | $V_{DC}$ |
| Input RF Power (Avg.)               | +5              | dBm      |
| Output VSWR - Inband                | 6:1             |          |
| Output VSWR - Out of Band           | 20:1            |          |
| Operating Ambient Temperature       | -30 to +100     | °C       |
| Storage Temperature                 | -40 to +120     | °C       |
| Moisture Sensitivity                | JEDEC Level 5 * |          |



RF Micro Devices believes the furnished information is correct and accurate at the time of this printing. However, RF Micro Devices reserves the right to make changes to its products without notice. RF Micro Devices does not assume responsibility for the use of the described product(s).

| Davamatav                               | Specification |            | 11!4 | O an alitina |                                                                                                                                              |  |
|-----------------------------------------|---------------|------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                               | Min.          | Тур. Мах.  |      | Unit         | Condition                                                                                                                                    |  |
| Overall                                 |               |            |      |              | T=25°C, V <sub>CC</sub> =3.6V, Freq=410MHz to<br>420MHz unless otherwise specified, 25%<br>duty cycle. P <sub>OUT</sub> =31.8dBm             |  |
| Usable Frequency Range                  | 380           |            | 512  | MHz          |                                                                                                                                              |  |
| Typical Frequency Range                 |               | 410 to 420 |      | MHz          |                                                                                                                                              |  |
| Linear Gain                             | 34.5          | 37.5       | 41.5 | dB           |                                                                                                                                              |  |
| Harmonic                                |               |            | -30  | dBc          |                                                                                                                                              |  |
| P3dB Output Power                       | 34            |            |      | dBm          |                                                                                                                                              |  |
| Linear Output Power (TETRA Modulation)  | 31.8          |            |      | dBm          |                                                                                                                                              |  |
| Total Linear Efficiency                 | 25            | 30         |      | %            |                                                                                                                                              |  |
| Adjacent Channel Power Rejection        | -35           |            |      | dBc          | ACPR @ 25 kHz, TETRA modulation                                                                                                              |  |
|                                         | -45           |            |      | dBc          | ACPR @ 50 kHz, TETRA modulation                                                                                                              |  |
| Power Supply                            |               |            |      |              |                                                                                                                                              |  |
| Power Supply Voltage                    | 3.0           | 3.6        | 4.5  | V            |                                                                                                                                              |  |
| Idle Current                            |               | 230        | 450  | mA           | All V <sub>CC</sub> pins, no RF input.                                                                                                       |  |
| V <sub>CC</sub> Current                 |               |            | 1650 | mA           | All V <sub>CC</sub> pins, P <sub>OUT</sub> =31.8dBm                                                                                          |  |
| V <sub>REG</sub> Current                |               |            | 13   | mA           | Pin 8                                                                                                                                        |  |
| V <sub>BIAS</sub> Current               |               |            | 3    | mA           | Pin 16                                                                                                                                       |  |
| Turn On/Off Time                        |               |            | <150 | μѕ           | Time for power to rise to 95% of its final value. Measured with $4.7\mu F$ and $2.2\mu F$ capacitors on both $V_{REG}$ and $V_{BIAS}$ lines. |  |
| Total Current (Power Down)              |               |            | 10   | μΑ           | V <sub>REG</sub> =Low                                                                                                                        |  |
| V <sub>REG</sub> "Low" Voltage          |               | 0          | 0.2  | ·            |                                                                                                                                              |  |
| V <sub>REG</sub> "High" Voltage         | 2.7           | 2.8        | 2.9  | V            |                                                                                                                                              |  |
| V <sub>BIAS</sub> Control Voltage Range |               | 2.8        | 2.9  | V            | k reflow temperature of 220°C. To assure reli-                                                                                               |  |

<sup>\*</sup> The RF2175 is considered JEDEC Level 5 for moisture sensitivity with a maximum peak reflow temperature of 220°C. To assure reliable performance, this part must be handled in accordance with JEDEC specifications for a Level 5 part.

2-288 Rev A8 030313

| Pin         | Function | Description                                                                                                                                                                                                                                                                                                                                                                                                                     | Interface Schematic |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 1           | VCC      | Power supply for input bias circuitry. A 1nF high frequency bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                    |                     |
| 2           | L TUNE   | Interstage Tuning. A shunt inductor to GND is required to optimize the match.                                                                                                                                                                                                                                                                                                                                                   |                     |
| 3           | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 4           | Q1C      | Power supply for stage 1. $V_{CC}$ should be fed through a 25nH or greater inductor with a decoupling capacitor on the $V_{CC}$ side.                                                                                                                                                                                                                                                                                           |                     |
| 5           | GND1     | Ground for stage 1. For best performance, keep traces physically short and connect immediately to ground plane. This ground should be isolated from the backside ground contact.                                                                                                                                                                                                                                                |                     |
| 6           | RF IN    | RF input. An external DC blocking capacitor is required if this port is connected to a DC path to ground or a DC voltage.                                                                                                                                                                                                                                                                                                       |                     |
| 7           | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 8           | VREG     | Power Down control. When this pin is "low", all circuits are shut off. When this pin is 2.8 V, all circuits are operating normally. V <sub>PD</sub> requires a regulated 2.8 V for the amplifier to operate properly over all specified temperature and voltage ranges. A dropping resistor from a higher regulated voltage may be used to provide the required 2.8 V. A 100 pF high frequency bypass capacitor is recommended. |                     |
| 9           | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 10          | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 11          | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 12          | RF OUT   | RF output and power supply for the output stage. The bias for the output stage is provided through this pin and pin 13. An external matching network is required to provide the optimum load impedance; see the application schematics for details.                                                                                                                                                                             |                     |
| 13          | RF OUT   | Same as pin 12.                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |
| 14          | RF OUT   | Harmonic trap. This pin connects to the RF output but is used for providing a low impedance to the second harmonic of the operating frequency. An inductor or transmission line resonating with a shunt capacitor at $2f_0$ is connected to this pin.                                                                                                                                                                           |                     |
| 15          | NC       | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                  |                     |
| 16          | VBIAS    | The bias pin allows higher efficiency in low power power modes. When operating at full output, VBIAS should be 2.8 V.                                                                                                                                                                                                                                                                                                           |                     |
| Pkg<br>Base | GND      | Ground connection. The backside of the package should be soldered to a top side ground pad, which is connected to the ground plane with multiple vias. The pad should have a short thermal path to the ground plane.                                                                                                                                                                                                            |                     |

Rev A8 030313 2-289

# **Application Schematic** 380MHz



2-290 Rev A8 030313

## **Evaluation Board Schematic**

(Download Bill of Materials from www.rfmd.com.)



Rev A8 030313 2-291

# Evaluation Board Layout Board Size 2.0" x 2.0"

Board Thickness 0.028", Board Material FR-4







2-292 Rev A8 030313