



### Data Sheet

### August 2004

## 50A, 50V, 0.022 Ohm, Logic Level, N-Channel Power MOSFETs

These are logic-level N-channel power MOSFETs manufactured using the MegaFET process. This process, which uses feature sizes approaching those of LSI integrated circuits gives optimum utilization of silicon, resulting in outstanding performance. They were designed for use with logic-level (5V) driving sources in applications such as programmable controllers, automotive switching, switching regulators, switching converters, motor relay drivers and emitter switches for bipolar transistors. This performance is accomplished through a special gate oxide design which provides full rated conductance at gate bias in the 3V - 5V range, thereby facilitating true on-off power control directly from integrated circuit supply voltages.

Formerly developmental type TA09872.

## **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND   |
|-------------|----------|---------|
| RFP50N05L   | TO-220AB | F50N05L |

NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-263AB variant in the tape and reel, i.e., RFP50N05L9A.

### Features

- 50A, 50V
- r<sub>DS(ON)</sub> = 0.022Ω
- UIS SOA Rating Curve (Single Pulse)
- Design Optimized for 5V Gate Drive
- · Can be Driven Directly from CMOS, NMOS, TTL Circuits
- · Compatible with Automotive Drive Requirements
- SOA is Power Dissipation Limited
- Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- High Input Impedance
- Majority Carrier Device
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

### Symbol



## Packaging



## Absolute Maximum Ratings $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                                                                                          | RFP50N05L              | UNITS                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|
| Drain to Source Voltage (Note 1)V <sub>DS</sub>                                                                                                          | 50                     | V                      |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)V <sub>DGR</sub>                                                                                  | 50                     | V                      |
| Continuous Drain CurrentI <sub>D</sub><br>Pulsed Drain Current (Note 3)I <sub>DM</sub>                                                                   | 50<br>130              | A<br>A                 |
| Gate to Source Voltage V <sub>GS</sub>                                                                                                                   | ±10                    | V                      |
| Maximum Power Dissipation                                                                                                                                | 110<br>0.88            | W<br>W/ <sup>o</sup> C |
| Single Pulse Avalanche Energy Rating                                                                                                                     | Refer to UIS SOA Curve | -                      |
| Operating and Storage Temperature                                                                                                                        | -55 to 150             | °C                     |
| Maximum Temperature for Soldering<br>Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub><br>Package Body for 10s, See Techbrief 334T <sub>pkg</sub> | 300<br>260             | °C<br>oC               |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                                                                                                             |                                                                          | MIN | TYP | MAX   | UNITS |
|----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | $I_{D} = 250\mu A, V_{GS} = 0V$ (Figure 10)                                                                                                                                 |                                                                          | 50  | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250 \mu A$ (Figure 9)                                                                                                                            |                                                                          | 1   | -   | 2     | V     |
| Zero Gate Voltage Drain Current        | IDSS                | $V_{DS}$ = Rated BV <sub>DSS</sub> , $V_{GS}$ = 0                                                                                                                           |                                                                          | -   | -   | 25    | μΑ    |
|                                        |                     | $V_{DS} = 0.8 \text{ x Rated BV}_{DS}$                                                                                                                                      | <sub>SS</sub> , V <sub>GS</sub> = 0, T <sub>C</sub> = 150 <sup>o</sup> C | -   | -   | 250   | μΑ    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | $V_{GS} = \pm 10V, V_{DS} = 0V$                                                                                                                                             |                                                                          | -   | -   | ±100  | nA    |
| Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | $I_D = 50A, V_{GS} = 5V \text{ (Figure 7)}$ $I_D = 50A, V_{GS} = 4V$                                                                                                        |                                                                          | -   | -   | 0.022 | Ω     |
|                                        |                     |                                                                                                                                                                             |                                                                          | -   | -   | 0.027 | Ω     |
| Turn-On Time                           | t(ON)               | $V_{GS} = 5V, R_{GS} = 2.5\Omega, R_L = 1\Omega$                                                                                                                            |                                                                          | -   | -   | 100   | ns    |
| Turn-On Delay Time                     | t <sub>D(ON)</sub>  | (Figures 12, 15, 16)                                                                                                                                                        |                                                                          |     | 15  | -     | ns    |
| Rise Time                              | t <sub>r</sub>      |                                                                                                                                                                             |                                                                          | -   | 50  | -     | ns    |
| Turn-Off Delay Time                    | <sup>t</sup> D(OFF) |                                                                                                                                                                             |                                                                          | -   | 50  | -     | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                                                                                                                             |                                                                          | -   | 15  | -     | ns    |
| Turn-Off Time                          | t(OFF)              |                                                                                                                                                                             |                                                                          | -   | -   | 100   | ns    |
| Total Gate Charge                      | Q <sub>G(TOT)</sub> | $\label{eq:VGS} \begin{array}{ll} V_{GS} = 0 \mbox{ to } 10V & \\ V_{GS} = 0 \mbox{ to } 5V & \\ V_{GS} = 0 \mbox{ to } 5V & \\ V_{GS} = 0 \mbox{ to } 1V & \\ \end{array}$ |                                                                          | -   | -   | 140   | nC    |
| Gate Charge at 5V                      | Q <sub>G(5)</sub>   |                                                                                                                                                                             |                                                                          | -   | -   | 80    | nC    |
| Threshold Gate Charge                  | Q <sub>G(th</sub> ) |                                                                                                                                                                             |                                                                          | -   | -   | 6     | nC    |
| Thermal Resistance Junction to Case    | $R_{\theta JC}$     |                                                                                                                                                                             |                                                                          | -   | -   | 1.14  | °C/W  |
| Thermal Resistance Junction to Ambient | $R_{\theta JA}$     |                                                                                                                                                                             |                                                                          | -   | -   | 80    | °C/W  |

### Source to Drain Diode Specifications

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                            | MIN | ТҮР | MAX  | UNITS |
|----------------------------------------|-----------------|--------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 50A                      | -   | -   | 1.5  | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | $I_{SD} = 50A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 1.25 | ns    |

### NOTES:

2. Pulsed: pulse duration =  $300\mu$ s maximum, duty cycle = 2%.

3. Repititive rating: pulse width limited by maximum junction temperature.

## **Typical Performance Curves**







FIGURE 3. FORWARD BIAS SAFE OPERATING AREA







FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE







FIGURE 6. TRANSFER CHARACTERISTICS









FIGURE 9. NORMALIZED GATE THRESHOLD VOLTAGE



FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 8. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE



FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260.

FIGURE 12. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

# Test Circuits and Waveforms



FIGURE 13. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 14. UNCLAMPED ENERGY WAVEFORMS







FIGURE 18. GATE CHARGE WAVEFORMS



FIGURE 15. SWITCHING TIME TEST CIRCUIT



FIGURE 17. GATE CHARGE TEST CIRCUIT

### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

|                                        | FAST®                          |                               | Power247™                       | SuperFET™              |
|----------------------------------------|--------------------------------|-------------------------------|---------------------------------|------------------------|
| ActiveArray™                           | FASTr™                         | LittleFET™                    | PowerSaver™                     | SuperSOT™-3            |
| Bottomless™                            | FPS™                           | MICROCOUPLER™                 | PowerTrench <sup>®</sup>        | SuperSOT™-6            |
| CoolFET™                               | FRFET™                         | MicroFET™                     | QFET <sup>®</sup>               | SuperSOT™-8            |
| CROSSVOLT™                             | GlobalOptoisolator™            | MicroPak™                     | QS™                             | SyncFET™               |
| DOME™                                  | GTO™                           | MICROWIRE™                    | QT Optoelectronics <sup>™</sup> | TinyLogic <sup>®</sup> |
| EcoSPARK™                              | HiSeC™                         | MSX™                          | Quiet Series <sup>™</sup>       | TINYOPTO™              |
| E <sup>2</sup> CMOS <sup>™</sup>       | l²C™                           | MSXPro™                       | RapidConfigure™                 | TruTranslation™        |
| EnSigna™                               | <i>i-Lo</i> ™                  | OCX™                          | RapidConnect™                   | UHC™                   |
| FACT™                                  | ImpliedDisconnect <sup>™</sup> | OCXPro™                       | µSerDes™                        | UltraFET <sup>®</sup>  |
| FACT Quiet Series <sup>™</sup>         |                                | <b>OPTOLOGIC</b> <sup>®</sup> | SILENT SWITCHER®                | VCX™                   |
| Across the board. Around the world.™   |                                | OPTOPLANAR™                   | SMART START™                    |                        |
| The Power Franchise <sup>®</sup>       |                                | PACMAN™                       | SPM™                            |                        |
| Programmable Active Droop <sup>™</sup> |                                | POP™                          | Stealth™                        |                        |
| i iogiainnabio/                        |                                |                               |                                 |                        |

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          |                           | Rev. I11                                                                                                                                                                                                                          |