# RS1G74 Single Positive-Edge-Triggered D-Type Flip-Flop with Clear and Preset ### 1 FEATURES - Operating Voltage Range:1.65V to 5.5V - Low Power Consumption:10µA (Max) - Operating Temperature Range: -40°C to +125°C - Inputs Accept Voltage to 5.5V - High Output Drive: ±24mA at V<sub>CC</sub>=3.0V - I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Micro SIZE PACKAGES: VSSOP-8, MSOP-8, DFN1.4×1.0-8L ### 2 APPLICATIONS - Network Switch - Telecom Infrastructure - Servers - I/O Expanders - LED Displays ### **Simplified Schematic** ### 3 DESCRIPTIONS The RS1G74 single positive-edge-triggered D-type flip-flop is designed for 1.65V to 5.5V Vcc operation. A low level at the preset ( $\overline{PRE}$ ) or clear ( $\overline{CLR}$ ) input sets or resets the outputs, regardless of the levels of the other inputs. When $\overline{PRE}$ and $\overline{CLR}$ are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The RS1G74 is fully specified for partial-power-down applications using loff. The loff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. This device available in Green VSSOP-8, MSOP-8, DFN1.4×1.0-8L packages. It operates over an ambient temperature range of -40°C to +125°C. ### Device Information (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|---------------|-----------------| | | VSSOP-8 | 2.00mm×2.30mm | | RS1G74 | MSOP-8 | 3.00mm×3.00mm | | | DFN1.4×1.0-8L | 1.40mm×1.00mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### **Table of Contents** | 1 FEATURES | 1 | |-------------------------------------------------|----| | 2 APPLICATIONS | 1 | | 3 DESCRIPTIONS | 1 | | 4 Revision History | 3 | | 5 PACKAGE/ORDERING INFORMATION (1) | 4 | | 6 PIN CONFIGURATIONS | 5 | | 6.1 PIN DESCRIPTION | 5 | | 6.2 FUNCTION TABLE | 5 | | 7 SPECIFICATIONS | 6 | | 7.1 Absolute Maximum Ratings (1) | 6 | | 7.2 ESD Ratings | 6 | | 8 ELECTRICAL CHARACTERISTICS | 7 | | 8.1 Recommended Operating Conditions | 7 | | 8.2 DC Characteristics | 8 | | 8.3 Timing Requirements | 9 | | 8.4 Switching Characteristics | 9 | | 8.5 Operating Characteristics | 9 | | 8.6 TYPICAL CHARACTERISTICS | 10 | | 9 Parameter Measurement Information | 11 | | 10 Detailed Description | 12 | | 10.1 Overview | 12 | | 10.2 Functional Block Diagram | 12 | | 11 Application and Implementation | 13 | | 11.1 Application Information | 13 | | 11.2 Typical Application (Power Button Circuit) | 13 | | 11.3 Design Requirements | 13 | | 12 Power Supply Recommendations | 13 | | 13 Layout | 14 | | 13.1 Layout Guidelines | 14 | | 13.2 Layout Example | 14 | | 14 PACKAGE OUTLINE DIMENSIONS | 15 | | 15 TAPE AND REEL INFORMATION | 18 | 4 Revision History Note: Page numbers for previous revisions may different from page numbers in the current version. | Version | Change Date | Change Item | |---------|-------------|---------------------------------------------------------------------------------------------------| | A.0 | 2023/05/09 | Preliminary version completed | | A.1 | 2023/06/28 | 1.Update Timing Requirements and Switching Characteristics 2.Add MSOP-8 and DFN1.4×1.0-8L package | ### 5 PACKAGE/ORDERING INFORMATION (1) | PRODUCT | ORDERING<br>NUMBER | TEMPERATURE<br>RANGE | PACKAGE LEAD | PACKAGE<br>MARKING (2) | PACKAGE OPTION | |---------|--------------------|----------------------|---------------|------------------------|--------------------| | | RS1G74XVS8 | -40°C ~+125°C | VSSOP-8 | 1G74 | Tape and Reel,3000 | | RS1G74 | RS1G74XM | -40°C ~+125°C | MSOP-8 | RS1G74 | Tape and Reel,4000 | | | RS1G74XUTDS8 | -40°C ~+125°C | DFN1.4x1.0-8L | 1G74 | Tape and Reel,5000 | - NOTE: (1) This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the right-hand navigation. There may be additional marking, which relates to the lot trace code information (data code and vendor code), the logo or the - environmental category on the device. ### **6 PIN CONFIGURATIONS** ### **6.1 PIN DESCRIPTION** | PIN | NAME | I/O TYPE (1) | FUNCTION | |----------------------------------|-------------------------|--------------|--------------------------------------------| | VSSOP-8/MSOP-8<br>/DFN1.4×1.0-8L | MAINE | #0 111 L | renerieit | | 1 | CLK | I | Clock Input | | 2 | D | I | Input | | 3 | $\overline{\mathbb{Q}}$ | 0 | Inverted output | | 4 | GND | - | Ground | | 5 | Q | 0 | Output | | 6 | CLR | I | Clear input-Pull low to set Q output low | | 7 | PRE | I | Preset input-pull low to set Q output high | | 8 | V <sub>CC</sub> | Р | Supply | <sup>(1)</sup> I=input, O=output, P=power. ### **6.2 FUNCTION TABLE** | | INP | UTS | | оит | PUT | |-----|-----|-----|---|-------------------------|---------------------------| | PRE | CLR | CLK | D | $\overline{\mathbf{Q}}$ | | | L | Н | Х | Х | Н | L | | Н | L | Х | X | L | Н | | L | L | Х | X | H <sup>(1)</sup> | H <sup>(1)</sup> | | Н | Н | 1 | Н | Н | L | | Н | Н | 1 | L | L | Н | | Н | Н | L | X | $Q_0$ | $\overline{\mathbb{Q}}_0$ | <sup>(1)</sup> This configuration is non-stable, that is, it does not persist when $\overline{PRE}$ or $\overline{CLR}$ returns to its inactive (high) level. <sup>(2)</sup> H=High Voltage Level L=Low Voltage Level X=Don't Care ### 7 SPECIFICATIONS ### 7.1 Absolute Maximum Ratings (1) over operating free-air temperature range (unless otherwise noted) (1) (2) | | | | MIN | MAX | UNIT | |------|----------------------------------------------------------|-----------------------------|------|---------|------| | Vcc | /cc Supply voltage range | | | | V | | Vı | Input voltage range (2) | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impeda | ince or power-off state (2) | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high or low s | state (2) (3) | -0.5 | Vcc+0.5 | V | | lık | Input clamp current | | -50 | mA | | | Іок | Output clamp current | | -50 | mA | | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | | | VSSOP-8 | | 227 | | | θја | Package thermal impedance (4) | MSOP-8 | | 170 | °C/W | | | | | 265 | | | | TJ | Junction temperature (5) | -65 | 150 | °C | | | Tstg | stg Storage temperature | | | | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions table*. - (4) The package thermal impedance is calculated in accordance with JESD-51. - (5) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB. ### 7.2 ESD Ratings The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only. | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------|-------|------| | | | Human-body model (HBM) | ±2000 | | | $V_{(\text{ESD})}$ | Electrostatic discharge | Charged-device model (CDM) | ±1000 | V | | | | Machine model (MM) | ±200 | | ### **ESD SENSITIVITY CAUTION** ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### **8 ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (TYP values are at $T_A$ = +25°C, Full=-40°C to 125°C, unless otherwise noted.) (1) 8.1 Recommended Operating Conditions | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------------------|---------------------------------------|------------------------------------------|------------|------------------------|------| | Supply voltage | Vcc | Operating | 1.65 | 5.5 | V | | | | V <sub>CC</sub> =1.65V to 1.95V | 0.75 x Vcc | | | | High lavelings to valence | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V <sub>CC</sub> =2.3V to 2.7V | 1.7 | | V | | High-level input voltage | V <sub>IH</sub> | V <sub>CC</sub> =3V to 3.6V | 2 | | V | | | | V <sub>CC</sub> =4.5V to 5.5V | 0.7 x Vcc | | | | | | V <sub>CC</sub> =1.65V to 1.95V | | 0.25 x V <sub>CC</sub> | | | Low-level input voltage | \/ | V <sub>CC</sub> =2.3V to 2.7V | | 0.7 | V | | Low-level iliput voltage | VIL | V <sub>CC</sub> =3V to 3.6V | | 0.8 | _ v | | | | V <sub>CC</sub> =4.5V to 5.5V | | 0.3 x Vcc | | | Input voltage | Vı | | 0 | 5.5 | V | | Output voltage | Vo | | 0 | Vcc | V | | | | V <sub>CC</sub> =1.65V | | -4 | | | | | V <sub>CC</sub> =2.3V | | -8 | | | High-level output current | Іон | V <sub>CC</sub> =3V | | -16 | mA | | | | VCC-3V | | -24 | | | | | V <sub>CC</sub> =4.5V | | -32 | | | | | V <sub>CC</sub> =1.65V | | 4 | | | | | Vcc=2.3V | | 8 | | | Low-level output current | I <sub>OL</sub> | V <sub>CC</sub> =3V | | 16 | mA | | | | VCC-3V | | 24 | | | | | V <sub>CC</sub> =4.5V | | 32 | | | | | V <sub>CC</sub> =1.8V± 0.15V,2.5V ± 0.2V | | 20 | | | Input transition rise or fall | Δt / Δν | V <sub>CC</sub> =3.3V± 0.3V | | 10 | ns/V | | | | V <sub>CC</sub> =5V± 0.5V | | 10 | | | Operating temperature | T <sub>A</sub> | | -40 | +125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. ### 8.2 DC Characteristics | F | PARAMETER | TEST CONDITIONS | Vcc | TEMP | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT | |--------------------|------------------|------------------------------------------------------|---------------|-------|--------------------|--------------------|--------------------|------| | | | Іон = -100µA | 1.65V to 5.5V | | Vcc-0.1 | | | | | | | I <sub>OH</sub> = -4mA | 1.65V | | 1.2 | | | | | | Vон | Iон = -8mA | 2.3V | Full | 1.9 | | | V | | | VOH | I <sub>OH</sub> = -16mA | 3V | Full | 2.4 | | | V | | | | I <sub>OH</sub> = -24mA | 3 V | | 2.3 | | | | | | | I <sub>OH</sub> = -32mA | 4.5V | | 3.8 | | | | | | | I <sub>OL</sub> = 100μA | 1.65V to 5.5V | | | | 0.1 | | | | | I <sub>OL</sub> = 4mA | 1.65V | | | | 0.45 | | | | V | I <sub>OL</sub> = 8mA | 2.3V | Full | | | 0.3 | V | | | Vol | I <sub>OL</sub> = 16mA | 3V | ruii | | | 0.4 | | | | | I <sub>OL</sub> = 24mA | 3 V | | | | 0.55 | | | | | I <sub>OL</sub> = 32mA | 4.5V | | | | 0.55 | | | lı | Data or control | V=5.5V or GND | 0V to 5.5V | +25°C | | ±0.1 | ±1 | | | 11 | inputs | VI=5.5V OI GIND | 00 10 5.50 | Full | | | ±5 | μA | | | l <sub>off</sub> | Vior Vo=5.5V | 0 | +25°C | | ±0.1 | ±1 | | | | loff | VIOI V0=5.5V | 0 | Full | | | ±10 | μA | | | I | V <sub>I</sub> =5.5V or GND, I <sub>O</sub> =0 | 1.65V to 5.5V | +25°C | | 0.1 | 1 | | | Icc | | V=5.5V OI GND, 10=0 | 1.650 10 5.50 | Full | | | 10 | μA | | | ΔΙcc | One input at Vcc-0.6V,<br>Other inputs at Vcc or GND | 3V to 5.5V | Full | | | 500 | μΑ | | C <sub>i</sub> (In | put Capacitance) | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3V | +25°C | | 5.5 | | pF | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. <sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method. <sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. ### 8.3 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (1) | PARAM | FROM | то | TEMP | Vcc= | =1.8V Vcc=2.5V | | =2.5V | Vcc=3.3V | | Vcc=5V | | UNIT | |--------------------|---------------------|---------------|----------------|------|----------------|-----|-------|----------|-----|--------|------|--------| | ETER | (INPUT) (OUTPUT) | IEWIP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | -40°C to 85°C | | 30 | | 65 | | 100 | | 155 | MHz | | | f <sub>clock</sub> | | | -40°C to 125°C | | | | | | 100 | | 155 | IVIITZ | | | | | -40°C to 85°C | 8 | | 4 | | 3 | | 2 | | | | | | CLK | -40°C to 125°C | | | | | 3 | | 2 | | | | t <sub>w</sub> | PRE or CLR low | r CLD love | -40°C to 85°C | 12 | | 5 | | 3.4 | | 2 | | | | | PREO | I CLK IOW | -40°C to 125°C | | | | | 3.4 | | 2 | | | | | _ | Data | -40°C to 85°C | 10.4 | | 4.6 | | 3.2 | | 2 | | 20 | | | _ | Jala | -40°C to 125°C | | | | | 3.2 | | 2 | | ns | | t <sub>su</sub> | DDE or C | TD in a ative | -40°C to 85°C | 8.4 | | 3.8 | | 2.6 | | 1.8 | | | | | PRE or CLR inactive | | -40°C to 125°C | | | | | 2.6 | | 1.8 | | | | | | -40°C to 85°C | 0.5 | | 0.5 | | 0.5 | | 0.5 | | | | | t <sub>h</sub> | | | -40°C to 125°C | | | | | 0.5 | | 0.5 | | | <sup>(1)</sup> This parameter is ensured by design and/or characterization and is not tested in production. **8.4 Switching Characteristics**over recommended operating free-air temperature range (unless otherwise noted) (1) | PARAM | FROM | то | TEMP | Vcc= | Vcc=1.8V | | Vcc=2.5V | | Vcc=3.3V | | Vcc=5V | | | |------------------|---------|------------------------------|----------------|----------------|----------|-----|----------|-----|----------|------|--------|--------|--| | ETER | (INPUT) | (OUTPUT) | I CIVIF | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | 4 | | | -40°C to 85°C | 30 | | 65 | | 100 | | 155 | | MHz | | | f <sub>max</sub> | | | -40°C to 125°C | | | | | 100 | | 155 | | IVIITZ | | | | | Q | -40°C to 85°C | 4.8 | 23.5 | 2.2 | 15.5 | 2.2 | 11.5 | 1.4 | 9.2 | | | | | CLK - | | Q | -40°C to 125°C | | | | | 2.2 | 12.5 | 1.4 | 9.5 | | | 4 . | | $\overline{\mathbb{Q}}$ | -40°C to 85°C | 6 | 25.5 | 3 | 17 | 2.6 | 12.5 | 1.6 | 9.6 | no | | | <b>L</b> pd | | Ų | -40°C to 125°C | | | | | 2.6 | 13.5 | 1.6 | 10 | ns | | | | | PRE or -40°C to 85 | -40°C to 85°C | 4.4 | 27 | 2.3 | 16 | 1.7 | 12 | 1.6 | 9.4 | | | | | CLR low | Q or $\overline{\mathbb{Q}}$ | -40°C to 125°C | | | | | 1.7 | 13 | 1.6 | 9.8 | | | <sup>(1)</sup> This parameter is ensured by design and/or characterization and is not tested in production. ## **8.5 Operating Characteristics** $T_A = +25^{\circ}C$ | PARAMETER | TEST | V <sub>CC</sub> = 1.8V | V <sub>CC</sub> = 2.5V | V <sub>CC</sub> = 3.3V | V <sub>CC</sub> = 5V | UNIT | |-----------------------------------------------|------------|------------------------|------------------------|------------------------|----------------------|------| | PARAMETER | CONDITIONS | TYP TYP | | TYP | TYP | ONIT | | C <sub>pd</sub> Power dissipation capacitance | f = 10 MHz | 22 | 25 | 32 | 40 | pF | ### 8.6 TYPICAL CHARACTERISTICS NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. At $T_A = +25$ °C, $V_{CC}=3.3$ V, unless otherwise noted. Figure 1. Propagation Delay (Low to High Transition) vs Load Capacitance Figure 2. Propagation Delay (High to Low Transition) vs Load Capacitance ### **9 Parameter Measurement Information** | TEST | S1 | |------------------------------------|-------------------| | tplh/tphl | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | UTS | VM | V | CL | D. | VΔ | | | |------------|-----------------|--------------------------------|--------------------|---------------------|------|------|-------|--| | Vcc | Vı | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | R∟ | VΔ | | | 1.8V±0.15V | Vcc | ≤2ns | Vcc/2 | 2 x Vcc | 30pF | 1kΩ | 0.15V | | | 2.5V±0.2V | Vcc | ≤2ns | Vcc/2 | 2 x Vcc | 30pF | 500Ω | 0.15V | | | 3.3V±0.3V | 3V | ≤2.5ns | 1.5V | 6V | 50pF | 500Ω | 0.3V | | | 5V±0.5V | V <sub>CC</sub> | ≤2.5ns | V <sub>CC</sub> /2 | 2 x V <sub>CC</sub> | 50pF | 500Ω | 0.3V | | NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Zo = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $\dot{t}_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms 11 / 19 www.run-ic.com ## 10 Detailed Description ### 10.1 Overview This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ### 10.2 Functional Block Diagram ### 11 Application and Implementation Information in the following applications sections is not part of the RUNIC component specification, and RUNIC does not warrant its accuracy or completeness. RUNIC's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 11.1 Application Information A low level at the preset $(\overline{PRE})$ or clear $(\overline{CLR})$ input sets or resets the outputs, regardless of the levels of the other inputs. When $\overline{PRE}$ and $\overline{CLR}$ are inactive(high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The resistor and capacitor at the $\overline{CLR}$ pin are optional. If they are not used, the $\overline{CLR}$ pin should be connected directly to $V_{CC}$ to be inactive. ### 11.2 Typical Application (Power Button Circuit) **Figure 4. Device Power Button Circuit** ### 11.3 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive but the high drive will also create faster edges into light loads so routing and load conditions should be considered to prevent ringing. ### 12 Power Supply Recommendations The power supply pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1uF capacitor is recommended and if there are multiple $V_{CC}$ terminals then 0.01uF or 0.022uF capacitors are recommended for each power terminal. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1µF and 1µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible. ### 13 Layout ### 13.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 5 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. ### 13.2 Layout Example Figure 5. Layout Diagram # 14 PACKAGE OUTLINE DIMENSIONS VSSOP-8 ### RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | Dimensions I | n Millimeters | Dimensions In Inches | | | | |--------|--------------|---------------|----------------------|-------|--|--| | Зушьог | Min | Max | Min | Max | | | | А | 0.600 | 0.900 | 0.024 | 0.085 | | | | A1 | 0.000 | 0.100 | 0.000 | 0.004 | | | | b | 0.170 | 0.250 | 0.007 | 0.010 | | | | С | 0.100 | 0.200 | 0.004 | 0.008 | | | | D | 1.900 | 2.100 | 0.075 | 0.083 | | | | е | 0.500 | (BSC) | 0.020 (BSC) | | | | | E | 3.000 | 3.200 | 0.118 | 0.126 | | | | E1 | 2.200 | 2.400 | 0.087 | 0.095 | | | | L | 0.200 | 0.350 | 0.008 | 0.014 | | | | θ | 0° | 6° | 0° | 6° | | | ## MSOP-8 ## RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | Dimensions | In Millimeters | Dimensions In Inches | | | | |--------|------------|----------------|----------------------|-------|--|--| | Symbol | Min | Max | Min | Max | | | | Α | 0.820 | 1.100 | 0.032 | 0.043 | | | | A1 | 0.020 | 0.150 | 0.001 | 0.006 | | | | A2 | 0.750 | 0.950 | 0.030 | 0.037 | | | | b | 0.250 | 0.380 | 0.010 | 0.015 | | | | С | 0.090 | 0.230 | 0.004 | 0.009 | | | | D | 2.900 | 3.100 | 0.114 | 0.122 | | | | е | 0.650(BSC) | | 0.026 | (BSC) | | | | Е | 2.900 | 3.100 | 0.114 | 0.122 | | | | E1 | 4.750 | 5.050 | 0.187 | 0.199 | | | | L | 0.400 | 0.800 | 0.016 | 0.031 | | | | θ | 0° | 6° | 0° | 6° | | | ### DFN1.4×1.0-8L **TOP VIEW** RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | Dimensions I | In Millimeters | Dimensions In Inches | | | | |--------|--------------|----------------|----------------------|-------|--|--| | Symbol | Min | Max | Min | Max | | | | A | 0.340 | 0.400 | 0.013 | 0.016 | | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | | A2 | 0.110 | ) REF | 0.004 REF | | | | | D | 1.350 | 1.450 | 0.053 | 0.057 | | | | E | 0.950 | 1.050 | 0.037 | 0.041 | | | | k | 0.200 | MIN | 0.008 MIN | | | | | b | 0.150 | 0.200 | 0.006 | 0.008 | | | | е | 0.350 TYP | | 0.014 | TYP | | | | L | 0.250 | 0.350 | 0.010 | 0.014 | | | | L1 | 0.350 | 0.450 | 0.014 | 0.018 | | | #### NOTE: - A. All linear dimension is in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. BSC: Basic Dimension. Theoretically exact value shown without tolerances. E. REF: Reference Dimension, usually without tolerance, for information purposes only. # 15 TAPE AND REEL INFORMATION REEL DIMENSIONS ### **TAPE DIMENSION** NOTE: The picture is only for reference. Please make the object as the standard. ### **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel<br>Diameter | Reel<br>Width(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|------------------|-------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | VSSOP-8 | 7" | 9.5 | 2.25 | 3.35 | 1.40 | 4.0 | 4.0 | 2.0 | 8.0 | Q3 | | MSOP-8 | 13" | 12.4 | 5.20 | 3.30 | 1.50 | 4.0 | 8.0 | 2.0 | 12.0 | Q1 | | DFN1.4×1.0-8L | 7" | 9.5 | 1.2 | 1.6 | 0.5 | 4.0 | 4.0 | 2.0 | 8.0 | Q1 | NOTE: <sup>1.</sup> All dimensions are nominal. <sup>2.</sup> Plastic or metal protrusions of 0.15mm maximum per side are not included. ### IMPORTANT NOTICE AND DISCLAIMER Jiangsu RUNIC Technology Co., Ltd. will accurately and reliably provide technical and reliability data (including data sheets), design resources (including reference designs), application or other design advice, WEB tools, safety information and other resources, without warranty of any defect, and will not make any express or implied warranty, including but not limited to the warranty of merchantability Implied warranty that it is suitable for a specific purpose or does not infringe the intellectual property rights of any third party. These resources are intended for skilled developers designing with RUNIC products You will be solely responsible for: (1) Selecting the appropriate products for your application; (2) Designing, validating and testing your application; (3) Ensuring your application meets applicable standards and any other safety, security or other requirements; (4) RUNIC and the RUNIC logo are registered trademarks of RUNIC INCORPORATED. All trademarks are the property of their respective owners; (5) For change details, review the revision history included in any revised document. The resources are subject to change without notice. Our company will not be liable for the use of this product and the infringement of patents or third-party intellectual property rights due to its use.