# Triple Channel PWM Controller for IMVP8 Mobile CPU Core **Power Supply** # **General Description** The RT3605BE is an IMVP8 compliant CPU power controller which includes three voltage rails: a 3/2/1 phase synchronous Buck controller, the MAIN VR, a 2/1 phase synchronous Buck controller, the Auxiliary VR, and a single phase synchronous Buck controller, the VCCSA VR. The RT3605BE adopts G-NAVP<sup>TM</sup> (Green Native AVP) which is Richtek's proprietary topology derived from finite DC gain of EA amplifier with current mode control, making it easy to set the droop to meet all Intel CPU requirements of AVP (Adaptive Voltage Positioning). Based on the G-NAVP<sup>TM</sup> topology, the RT3605BE also features a quick response mechanism for optimized AVP performance during load transient. The RT3605BE supports mode transition function with various operating states. A serial VID (SVID) interface is built in to communicate with Intel IMVP8 compliant CPU. The RT3605BE supports VID onthe-fly function with three different slew rates: Fast, Slow, and Decay. By utilizing the G-NAVP<sup>TM</sup> topology, the operating frequency of the RT3605BE varies with VID, load, and input voltage to further enhance the efficiency even in CCM. Moreover, the $G\text{-NAVP}^{\text{TM}}$ with CCRCOT (Constant Current Ripple COT) technology provides superior output voltage ripple over the entire input/output range. The built-in high accuracy DAC converts the SVID code ranging from 0.25V to 1.52V with 5mV per step. The RT3605BE integrates a high accuracy ADC for platform setting functions, such as quick response trigger level. The RT3605BE provides VR ready output signals. It also features complete fault protection functions including overvoltage (OV), over-current (OC) and under-voltage lockout (UVLO). The RT3605BE is available in the WQFN-52L 6x6 small foot print package. ## **Features** - Intel IMVP8 Serial VID Interface Compatible Power **Management States** - 3/2/1 Phase (MAIN VR) + 2/1 Phase (Auxiliary VR) + Single Phase (VCCSA VR) PWM Controller - Embedded Audio Noise Suppress Function - Support Multi-Source Dr.MOS and MOSFET - G-NAVP<sup>™</sup> (Green Native Adaptive Voltage **Positioning) Topology** - 0.5% DAC Accuracy - Differential Remote Voltage Sensing - Built-in ADC for Platform Programming - Accurate Current Balance - System Thermal Compensated AVP - Diode Emulation Mode at Light Load Condition for Multiple or Single Phase Operation - Fast Transient Response - VR Ready Indicator - Thermal Throttling - Current Monitor Output - OVP, OCP, UVLO - Slew Rate Setting - DVID Enhancement # **Applications** - IMVP8 Intel Core Supply - Notebook/ Desktop Computer/ Servers Multi-Phase CPU Core Supply - AVP Step-Down Converter ## **Ordering Information** RT3605BE□□ Package Type QW: WQFN-52L 6x6 (W-Type) Lead Plating System G: Green (Halogen Free and Pb Free) #### Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. # **Marking Information** RT3605BE **GQW YMDNN** RT3605BEGQW: Product Number YMDNN: Date Code # **Pin Configuration** (TOP VIEW) WQFN-52L 6x6 # **Typical Application Circuit** ## For MAIN Two Phase Application # **Functional Pin Description** | Pin No | Pin Name | Pin Function | |------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | Controller power supply. Connect this pin to 5V and place a RC filter, R = $6.2\Omega$ and C = $4.7\mu$ F. The decoupling capacitor should be placed as close to the PWM controller as possible. | | 2 | PSYS | System input power monitor. Place the PSYS resistor as close to the IC as possible. | | 3 | FB_MAIN | Negative input of the error amplifier. This pin is for MAIN rail VR output voltage feedback to controller. | | 4 | COMP_MAIN | MAIN rail VR compensation. This pin is error amplifier output pin. | | 5 | VSEN_MAIN | MAIN rail VR voltage sense input. This pin is connected to the terminal of MAIN rail VR output voltage. | | 6 | RGND_MAIN | Return ground for MAIN rail VR. This pin is the negative node of the differential remote voltage sensing. | | 10, 11, 7 | ISEN[1:3]P_MAIN | Positive current sense inputs of multi-phase MAIN rail VR channel 1, 2 and 3. | | 9, 12, 8 | ISEN[1:3]N_MAIN | Negative current sense inputs of multi-phase MAIN rail VR channel 1, 2 and 3. | | 13 | TSEN_MAIN | Thermal sense input for MAIN rail VR. | | 14 | VR_READY | VR ready indicator. | | 17, 15, 16 | PWM [1:3]_MAIN | PWM outputs for MAIN rail VR of channel 1, 2 and 3. | | 18 | PWM_SA | PWM outputs for SA rail VR. | | 19 | DRVEN | External driver enable control. Connect to driver enable pin. | | 20 | ISENN_SA | Negative current sense input of single-phase SA rail VR. | | 21 | ISENP_SA | Positive current sense input of single-phase SA rail VR. | | 22 | FB_SA | Negative input of the error amplifier. This pin is for SA rail VR output voltage feedback to controller. | | 23 | COMP_SA | SA rail VR compensation. This pin is error amplifier output pin. | | 24 | VSEN_SA | SA rail VR voltage sense input. This pin is connected to the terminal of SA rail VR output voltage. | | 25 | RGND_SA | Return ground for SA rail VR. This pin is the negative node of the differential remote voltage sensing. | | 26 | VRON | VR enable control input. | | 27, 28 | PWM[1:2]_AUXI | PWM outputs for AUXI rail VR. | | 29 | ANS_EN | Acoustic noise suppression function setting. When pulling the pin to VCC, this function is enabled. This pin is not allowed to be floating. | | 33, 30 | ISEN[1:2]N_AUXI | Negative current sense inputs of multi-phase AUXI rail VR channel 1 and 2. | | 32, 31 | ISEN[1:2]P_AUXI | Positive current sense inputs of multi-phase AUXI rail VR channel 1 and 2. | | 34 | TSEN_AUXI | Thermal sense input for AUXI rail VR. | | 35 | FB_AUXI | Negative input of the error amplifier. This pin is for AUXI rail VR output voltage feedback to controller. | | Pin No | Pin Name | Pin Function | | |---------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 36 | COMP_AUXI | AUXI rail VR compensation. This pin is error amplifier output pin. | | | 37 | VSEN_AUXI | AUXI rail VR voltage sense input. This pin is connected to the termina AUXI rail VR output voltage. | | | 38 | RGND_AUXI | Return ground for AUXI rail VR. This pin is the negative node of the differential remote voltage sensing. | | | 39 | IMON_AUXI | AUXI rail VR current monitor output. This pin outputs a voltage which is proportional to the output current. | | | 40 | IMON_SA | SA rail VR current monitor output. This pin outputs a voltage which is proportional to the output current. | | | 41 | IMON_MAIN | MAIN rail VR current monitor output. This pin outputs a voltage proportion to the output current. | | | 42 | VREF06 | Fixed 0.6V output reference voltage. This voltage is used to offset th output voltage of IMON pin. A exact $0.47\mu F$ decoupling capacitor and $3.9\Omega$ resistor must be placed between this pin and GND. | | | 43 | VIN | VIN input pin. Connect a low pass filter to this pin to set on-time. | | | 44 | SET1 | Platform setting. Connect the SET1 pin to 5V and turn-on the EN pin, if the soldering is good, VSEN_MAIN = VSEN_AUXI = 0.9V and VSEN_SA = 1.05V. | | | 45 | SET2 | Platform setting. | | | 46 | SET3 | Platform setting. | | | 47 | SET4 | Platform setting. | | | 48 | SET5 | Platform setting. | | | 49 | ALERT | SVID alert. (Active low) | | | 50 | VDIO | VR and CPU data transmission interface. | | | 51 | VCLK | Synchronous clock from the CPU. | | | 52 | VR_HOT | Thermal monitor output. (Active low) | | | 53<br>(Exposed Pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | | # **Functional Block Diagram** ## **Operation** ### **G-NAVP™** Control Mode The RT3605BE adopts G-NAVP™ (Green Native AVP) which is Richtek's proprietary topology. It is derived from current mode constant on-time control with finite DC gain of error amplifier and DC offset cancellation. The topology can achieve easy loadline design and provide high DC accuracy and fast transient response. When sensed current signal reaches sensed voltage signal, the RT3605BE generates a PWM pulse to achieve loop modulation. Figure 1 shows the basic G-NAVP™ behavior waveforms. The COMP signal is the sensed voltage that is inverted and amplified signal of output voltage. While current loading is increasing, referring to Figure 1, COMP rises due to output voltage droop. Then rising COMP forces PWM turn on earlier and closely. While inductor current reaches loading current, COMP enters another steady state of higher voltage and the corresponding output voltage is in the steady state of lower voltage. The loadline, output voltage drooping by an amount which is proportional to loading current, is achieved. Figure 1. G-NAVP<sup>TM</sup> Behavior Waveform **RT3605BE** Preliminary RICHTEK ## SVID Interface/Control Logic/Configuration Registers SVID Interface receives or transmits SVID signal with CPU. Control Logic executes command (Read/Write registers, setVID, setPS) and sends related signals to control VR. Configuration Registers include function setting registers and CPU required registers. #### **IMON Filter** IMON Filter is used to average current signal by analog low-pass filter. It outputs IMONAVG to the MUX of ADC for current reporting. #### **MUX and ADC** The MUX supports the inputs of SET1, SET2, SET3, SET4, SET5, TSEN\_MAIN, TSEN\_AUXI, PSYS, IMONAVG MAIN, IMONAVG AUXI, and IMONAVG SA. The ADC converts these analog signals to digital codes for reporting or function settings. #### **UVLO** The UVLO detects the VCC voltage. As VCC exceeds threshold, controller issues POR = high and waits VRON. After both POR and VRON are ready, then controller is enabled. #### **Loop Control/Protection Logic** It controls power-on/off sequence, protections, power state transition, and PWM sequence. ### DAC The DAC generates a reference VID voltage according to the VID code sent by Control Logic. According to setVID command, Control Logic dynamically changes VID voltage to target with required slew rate. #### **ERROR AMP** The ERROR AMP inverts and amplifies the difference between output voltage and VID with externally setting finite DC gain. The output signal is COMP for PWM trigger. #### **PER CSGM** The PER CSGM senses per-phase inductor current. The outputs are used for loop response, Current Balance, Zero Current Detection, current reporting and over-current protection. #### **SUM CSGM** The SUM CSGM senses total inductor current with RIMON gain adjustment. SUM CSGM output current ratio can also be set by PIN-SETTING(Ai[1:0]). It helps wider application range of DCR and load line. SUM CSGM output is used for PWM trigger. #### **RAMP** The RAMP helps loop stability and transient response. #### **PWM CMP** The PWM comparator compares COMP signal and sum current signal based on RAMP to trigger PWM. #### **Offset Cancellation** The offset cancellation is based on VID, COMP voltage and current signal from SUM CSGM to control output voltage accuracy. ## **Current Balance** Per-phase current sense signal is compared with sensed average current. The comparison result will adjust each phase PWM width to optimize current and thermal balance. #### **Zero Current Detection** Detect whether each phase current cross zero current. The result is used for DEM power saving and overshoot reduction (Anti-overshoot Function). ## **AQR/ANTIOVS** The AQR is a new generation of quick response mechanism (Adaptive Quick Response, AQR) which detects loading rising edge and allows all PWM to turn on. The PWM pulse width triggered by AQR is adaptive to loading level. The AQR trigger level can be set by PIN-SETTING. ANTIOVS can help overshoot reduction which detects loading falling edge and forces all PWM in tristate until the zero current is detected. ### **TONGEN/Driver Interface** The PWM comparator output signal will trigger TONGEN to generate PWM pulse. The PWM sequence is controlled by Loop Control. The PWM pulse width is determined by frequency setting, current balance output and Adaptive Quick Response (AQR) settings. Once AQR is triggered, VR will allow all PWM to turn on at the same time. Driver Interface provides high/low/tri-state to drive external driver. In power saving mode, Driver Interface forces PWM in tristate to turn off high-side and low-side power MOSFET according to Zero Current Detection output. In addition, PWM state is controlled by Protection Logic. Different protections force required PWM state. ### **OCP** The RT3605BE has three over-current protection mechanisms, sum OCP, per phase OCP. and OC limit. #### **OVP** The over-temperature protection threshold is linked to VID, please refer to classification table and waveform in Table 27 and Figure 27. ## **UVP** When the output voltage is lower than VID-450mV with $3\mu s$ filter time. UVP will be triggered and all PWM will be in tri-state to turn off high-side powe MOSFETs. RT3605BE Preliminary RICHTEK # Absolute Maximum Ratings (Note 1) | 0.3V to 28V | |------------------| | 0.3V to 6.5V | | 0.3V to 0.3V | | 0.3V to 6.8V | | | | - 3.77W | | | | - 26.5°C/W | | - 6.5°C/W | | - 260°C | | - 150°C | | - –65°C to 150°C | | | | - 2kV | | | | | | - 4.5V to 24V | | - 4.5V to 5.5V | | | ## **Electrical Characteristics** • Junction Temperature Range ----- $(V_{CC} = 5V, typical values are referenced to T_J = 25^{\circ}C, Min and Max values are referenced to T_J from -10^{\circ}C to 105^{\circ}C, unless other noted)$ | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Unit | | |------------------|-------------------|----------|---------------------------------------------|--------|-----|-----|----------|--| | Supply Inpu | t | • | | | | • | | | | Supply Volta | ge | Vcc | | 4.5 | 5 | 5.5 | V | | | Supply Curre | ent | Ivcc | VRON= H, not switching | | 15 | | mA | | | Supply Curre | ent at PS4 | IVCC_PS4 | VRON= H, not switching | | 85 | | μΑ | | | Shutdown Current | | ISHDN | VRON= L | | | 10 | μА | | | Reference a | nd DAC | | | | | | | | | | | | VID = 0.75V to 1.52V | -0.5 | 0 | 0.5 | % of VID | | | DAC Accura | су | VFB | VID = 0.5V to 0.745V | -8 | 0 | 8 | | | | | | | VID = 0.25V to 0.495V | -10 | 0 | 10 | mV | | | Slew Rate | Slew Rate | | | | | | | | | Dynamic | Fast Slew<br>Rate | | SetVID fast | 33.75 | | | | | | VID Slew<br>Rate | Slow Slew<br>Rate | SR | SetVID slow<br>Slew rate default = 1/2 Fast | 16.625 | | | mV/μs | | ----- -10°C to 105°C | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-----------------------------------|------------------|-----------------------------------------------------------------------------------------|--------------|--------------|--------------|------|--| | EA Amplifier | • | | | | | | | | DC Gain | ADC | $R_L = 47k\Omega$ | 70 | | | dB | | | Gain-Bandwidth Product | G <sub>B</sub> W | CLOAD = 5pF | | 5 | | MHz | | | Slew Rate | SREA | CLOAD = 10pF (Gain = $-4$ , Rf = $47k\Omega$ , VOUT = 0.5V to 3V) | | 5 | | V/μs | | | Output Voltage Range | VCOMP | $R_L = 47k\Omega$ | 0.3 | | 3.6 | V | | | Maximum Source/Sink Current | IOUTEA | VCOMP = 2V | | 5 | | mA | | | Input Offset Voltage | Vosea | T <sub>A</sub> = 25°C | -3 | | 3 | mV | | | <b>Current Sensing Amplifier</b> | (MAIN/AUXI) | | | | | | | | Input Offset Voltage | Voscs | | -0.6 | | 0.6 | mV | | | Impedance at Positive Input | RISENXP | | 1 | | | МΩ | | | CS Input Voltage | VCSIN | Differential voltage range of DCR sense. (Vcsin= Inductor current x DCR x DCR divider) | -10 | | 100 | mV | | | Current Sense Gain Error | AMIRROR | Internal current mirror gain of per phase current sense IIMON / ICS,PERx | 0.97 | 1 | 1.03 | A/A | | | Current Sensing Amplifier | (SA) | | | • | • | | | | Input Offset Voltage | Voscs_sa | | -0.4 | | 0.4 | mV | | | Impedance at Positive Input | RISENXP_SA | | 1 | | | MΩ | | | CS Input Voltage | VCSIN_SA | Differential voltage range of DCR sense. (Vcsin = Inductor current x DCR x DCR divider) | -40 | | 40 | mV | | | Current Sense Gain Error | AMIRROR_SA | Internal current mirror gain of per phase current sense IIMON / ICS,PERx | 0.97 | 1 | 1.03 | A/A | | | TON Setting (Main/Auxi) | | | | | | | | | On-Time Setting | ton | VIN = 19V, VID = 0.9V,<br>kton = 1.36 | | 96 | | ns | | | Minimum Off-Time | toff | VID = 1V under PS1 condition | | 130 | 300 | ns | | | TON Setting (SA) | • | | | • | • | | | | On-Time Setting | ton | VIN = 19V, VID = 0.9V,<br>kton = 1 | | 100 | | ns | | | Minimum Off-Time | toff | VID = 1V under PS1 condition | | 130 | 300 | ns | | | Protections | | | | | | | | | Under-Voltage Lockout | VUVLO | Falling edge | 3.9 | 4.1 | 4.3 | V | | | Threshold | ΔVUVLO | Rising edge hysteresis | 100 | 200 | 300 | mV | | | Over-Voltage Protection Threshold | Vov | Respect to VID voltage,<br>VID>1V | VID +<br>300 | VID<br>+ 350 | VID +<br>400 | mV | | | THESHOL | | VID=1V | 1.3 | 1.35 | 1.4 | V | | | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------|------------------|---------------------------------------------------------------------|-------------|------|------|---------| | Under-Voltage Protection Threshold | | Vuv | Respect to VID voltage | -510 | -450 | -390 | mV | | VRON and V | R_READY | | | | | | | | VRON Logic-High Threshold Logic-Low | | VIH | | 0.7 | | | | | | | VIL | | | | 0.3 | V | | Leakage Curr | ent of VRON | | | -1 | | 1 | μΑ | | VR_READY F<br>Voltage | Pull Low | VVR_READY | IVR_READY = 10mA | | | 0.13 | V | | Serial VID an | d VR_HOT | | | | | | | | VCLK, VDIO<br>Input | Logic-High | VIH | Respect to INTEL Spec. with 50mV hysteresis | 0.65 | | | V | | Voltage | Logic-Low | VIL | | | | 0.45 | | | Leakage Curr and VDIO | ent of VCLK | ILEAK_IN | | -1 | | 1 | μА | | | | VVDIO | I <sub>VDIO</sub> = 10mA | | | | | | Pull Low Voltage | | VALERT | I <sub>ALERT</sub> =10mA | T | | | V | | | | VVR_HOT | IVR_HOT = 10mA | 1 | 1 | | | | Leakage Curr<br>VR_HOT | ent of ALERT, | ILEAK_OUT | | -1 | | 1 | μА | | ANS_EN | | | | | | | | | ANS_EN<br>Input | Logic-High | VIH | | VCC<br>-0.7 | | | V | | Voltage | Logic-Low | VIL | | | | 1 | V | | VREF | | | | | | | | | VREF06<br>Voltage | | VVREF06 | Normal operation | 0.59 | 0.6 | 0.61 | V | | ADC | | | | | | | | | Digital IMON Set | | dVIMONICC<br>MAX | VIMON-VREF06=0.8V @<br>IMAX>=40A<br>VIMON-VREF06=0.4V @<br>IMAX<40A | | 255 | | Decimal | | PSYS Maximum Input<br>Voltage | | PSYS | VPSYS = 1.6V | | 255 | | Decimal | | Average Period of IMON | | timon | | | 200 | | μS | | Average Perio | od of TSEN | ttsen | | | 800 | | μS | | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------|--------|---------------------------------------------------------|-------|-------|-------|------| | VR_Hot Assert Threshold | | Falling | | 1.092 | 1.105 | V | | VR_Hot De-Assert<br>Threshold | Vzost | Rising | 1.119 | 1.132 | 1.147 | V | | Thermal ALERT Assert Threshold | VTSEN | Falling, thermal alert status1 register bit 1 assert | 1.119 | 1.132 | 1.147 | ٧ | | Thermal ALERT Assert Threshold | | Falling, thermal alert status1 register bit 1 de-assert | 1.161 | 1.176 | 1.196 | V | | ITSEN | | | | | | | | TSEN Source Current | ITSEN | VTSEN = 1.6V, TA = 25°C | 79.2 | 80 | 80.8 | μА | - **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured under natural convection (still air) at $T_A$ = 25°C with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. $\theta_{JC}$ is measured at the exposed pad of the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. RT3605BE Preliminary RICHTEK # **Typical Operating Characteristics** 19V, VID = 0.9V, PS0 to PS2, ILOAD = 1A Time (20µs/Div) SA (20V/Div) LG SA (5V/Div) $V_{IN}$ = 19V, VID = 0.9 $^{T}$ , PS2 to PS0, $I_{LOAD}$ = 1A Time (20µs/Div) SA (20V/Div) LG SA (5V/Div) **RT3605BE** Preliminary ## **Application Information** ## **Power-ON Sequence** In order to confirm sufficient power supply for proper operation, the VR triggers UVLO if VCC pin drops below 4.3V (max). The UVLO protection shuts down controller and forces high-side MOSFET and low-side MOSFET off. When VCC > 4.45, the RT3605BE issues POR = high and waits for VRON signal. After POR = high and VRON > 0.7V, the controller powers on (Chip Enable = H) and starts VR internal settings, which include internal circuit offset correction and function settings (PIN-SETTING). Users can set multi-functions through SETx and TSEN pins. Figure 2 shows the typical timing of controller power-on. After all internal settings are done and VCCSA rail VBOOT = 1.05V, VR READY asserts before DVID up to VBOOT. The VR\_READY asserts within 2.5ms (max) after Chip Enable = H (VRON = H and VCC > 4.45V). The pull-high power of the VRON pin is recommended as 1.05V, the same power as SVID interface. That can ensure SVID power is ready while VRON = H. For the VR normal operation, VIN should be ready before VCC, and VCC is strongly suggested to be ready before driver power(PVCC) to prevent current flowing back to VCC from PVCC through PWMx pin or DRVEN pin. Moreover, VRON must be the last one to assert after both VCC and PVCC are ready (>UVLO). Figure 2. Typical Timing of Controller Power-On ### **Maximum Active Phase Number Setting** The number of active phase is determined by the ISENxN voltage. The detection is only active and latched at Chip Enable rising edge (VRON=H and VCC>4.45V). While the voltage at ISENxN> (VCC-1V), maximum active phase number is (x-1). For example, pulling MAIN\_ISEN3N to VCC programs a 2-phase operation, while pulling MAIN\_ISEN2N and MAIN\_ISEN3N to VCC programs a 1-phase operation. The unused ISENxP pins are recommended to connect to VCC and the unused PWM pins can be floating. Figure 3 is a MAIN rail 2-phase operation example, the pull-up voltage of ISEN3N should be connected together with VCC of the RT3605BE and the pull-up resistor should be $10k\Omega$ . ### **PIN-SETTING Mechanism** The RT3605BE provides multiple parameters for platform setting and BOM optimization. These parameters can be set through the SETx and TSEN pins. The RT3605BE adopts two-step PIN-SETTING mechanism to maximize IC pin utilization. Figure 4 illustrates this operating mechanism for SETx. $V_{\text{divider}}$ and $V_{\text{current}}$ can be represented as follows : $$V_{divider} = \frac{R2}{R1+R2} \times 3.2V$$ $$V_{current} = \frac{R2}{R1+R2} \times 3.2V + 80\mu A \times \frac{R1 \times R2}{R1+R2}$$ The Divider-Register and the IXR-Register set specified functions. For example, the Divider-Register of SET1 sets the ICCMAX of MAIN and VCCSA; the IXR-Register of SET1 sets the ICCMAX\_AUXI and ZCD\_TH\_MAIN. All setting functions are summarized in Table 1. Figure 3. 2-Phases Operation Setting for MAIN rail Figure 4. Operating Mechanism for SETx RT3605BE Preliminary **Table 1. Summary of Pin Setting Functions** | | | Function Setting | Symbol | Description | |------|--------------------------|---------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | | Divider<br>Register[4:2] | ICCMAX_MAIN | ICCMAX_MAIN<br>[2:0] | According to Platform, set corresponding ICCMAX_MAIN. | | | Divider<br>Register[1:0] | ICCMAX_SA | ICCMAX_SA [1:0] | According to Platform, set corrsponding ICCMAX_SA. | | SET1 | IXR Register[4:2] | ICCMAX_AUXI | ICCMAX_AUXI [2:0] | According to Platform, set corrsponding ICCMAX_AUXI. | | | IXR Register[1] | MAIN rail Zero Current Detection Threshold | ZCD_TH_MAIN | Detect whether each phase current cross zero current. Set trigger level for MAIN rail. | | | Divider<br>Register[4:2] | MAIN rail TON width setting (switching frequency) | TONSET_MAIN[2:0] | According to required frequency, select TON width for MAIN rail. | | 0570 | Divider<br>Register[1:0] | SA rail TON width setting (switching frequency) | TONSET_SA[1:0] | According to required frequency, select TON width for SA rail. | | SET2 | IXR Register[4:2] | AUXI rail TON width setting (switching frequency) | TONSET_AUXI[2:0] | According to required frequency, select TON width for AUXI rail. | | | IXR Register[1] | AUXI rail Zero Current Detection Threshold | ZCD_TH_AUXI | Detect whether each phase current cross zero current. Set trigger level for AUXI rail. | | | Divider<br>Register[4:3] | MAIN rail advanced ramp magnitude in PS0 | FLRAMP_PS0<br>_MAIN[1:0] | Advanced Ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on in PS0 for MAIN rail. | | | Divider<br>Register[2:1] | AUXI rail advanced ramp magnitude in PS0 | FLRAMP_PS0<br>_AUXI[1:0] | Advanced Ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on in PS0 for AUXI rail. | | | Divider Register[0] | MAIN sum OCP ratio | SUM_OC_MAIN | SUM_OC_MAIN = 0 : 160% x ICCMAX<br>SUM_OC_MAIN = 1 : 130% x ICCMAX | | SET3 | IXR Register[4] | MAIN rail advanced ramp magnitude in PS1 | FLRAMP_PS1<br>_MAIN | Advanced Ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on in PS1 for MAIN rail. | | | IXR Register[3] | AUXI rail advanced ramp magnitude in PS1 | FLRAMP_PS1<br>_AUXI | Advanced Ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on in PS1 for AUXI rail. | | | IXR Register[2:1] | SA rail advanced ramp magnitude in PS0 | FLRAMP_PS0<br>_SA[1:0] | Advanced Ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on in PS0 for SA rail. | 22 | | | Function Setting | Symbol | Description | |---------------|--------------------------|------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------| | | Divider<br>Register[4:2] | MAIN rail Adaptive Quick<br>Response(AQR) trigger<br>level | AQR_TH_MAIN[2:0] | AQR for loop response speed-up of loading rising edge. Set trigger level MAIN rail. | | | Divider Register[1] | MAIN rail high frequency<br>ACLL voltage<br>compensation | HFACLL_LIFT<br>_MAIN | To provide positive offset in high frequency ACLL for MAIN rail. | | SET4 | Divider Register[0] | AUXI rail high frequency<br>ACLL voltage<br>compensation | HFACLL_LIFT<br>_AUXI | To provide positive offset in high frequency ACLL for AUXI rail. | | | IXR Register[4:2] | AUXI rail Adaptive Quick<br>Response(AQR) trigger<br>level | AQR_TH_AUXI[2:0] | AQR for loop response speed-up of loading rising edge. Set trigger level AUXI rail. | | | IXR Register[1] | SA rail high frequency<br>ACLL voltage<br>compensation | HFACLL_LIFT_SA | To provide positive offset in high frequency ACLL for SA rail. | | | Divider<br>Register[4:3] | MAIN rail undershoot suppression | UDS_MAIN[1:0] | To improve undershoot by applying a positive offset at loading edge. To set trigger level for MAIN rail. | | | Divider<br>Register[2:1] | AUXI rail undershoot suppression | UDS_AUXI[1:0] | To improve undershoot by applying a positive offset at loading edge. To set trigger level for AUXI rail. | | SET5 | Divider Register[0] | SA rail undershoot suppression | UDS_SA | To improve undershoot by applying a positive offset at loading edge. To set trigger level for SA rail. | | | IXR Register[4:3] | MAIN rail Anti-overshoot trigger level | ANTIOVS_TH<br>_MAIN[1:0] | ANTIOVS for reduction of overshoot at loading falling edge. To set trigger level for MAIN rail. | | | IXR Register[2:1] | AUXI rail Anti-overshoot trigger level | ANTIOVS_TH<br>_AUXI[1:0] | ANTIOVS for reduction of overshoot at loading falling edge. To set trigger level for AUXI rail. | | | Divider<br>Register[4:3] | Current Gain_SA | Ai_SA[1:0] | SA rail current gain setting. | | TOEN | Divider Register[2] | MIAN rail DVID voltage-compensation level | DVID_LIFT_MAIN | DVID_LIFT_MAIN = 0 : Disable DVID_LIFT_MAIN = 1 : 5μA current source sink from FB pin | | TSEN<br>_MAIN | Divider Register[1] | AUXI rail DVID voltage-compensation level | DVID_LIFT_AUXI | DVID_LIFT_AUXI = 0 : Disable DVID_LIFT_AUXI = 1 : 5μA current source sink from FB pin | | | Divider Register[0] | SA rail DVID<br>voltage-compensation<br>level | DVID_LIFT_SA | DVID_LIFT_SA = 0 : Disable DVID_LIFT_SA = 1 : 5.2µA current source sink from FB pin | | | Divider<br>Register[4:3] | Current Gain_MAIN | Ai_MAIN[1:0] | MAIN rail current gain setting. | | TSEN<br>_AUXI | Divider<br>Register[2:1] | Current Gain_AUXI | Ai_AUXI[1:0] | AUXI rail current gain setting. | | _ | Divider Register[0] | SA rail Zero Current<br>Detection Threshold | ZCD_TH_SA | Detect whether each phase current cross zero current. Set trigger level for SA rail. | RT3605BE Preliminary Referring to PIN-SETTING Table 2 to Table 13, users can search corresponding $V_{\text{divider}}$ or $V_{\text{IXR}}$ according to the desired function setting combinations. Then SETx external resistors can be calculated as follows : $$R1 = \frac{3.2V \times V_{IXR}}{80 \mu A \times V_{divider}}$$ $$R2 = \frac{R1 \times V_{divider}}{3.2V - V_{divider}}$$ Richtek provides a Microsoft Excel-based design tool to calculate the desired PIN-SETTING resistors. TSEN\_x pin also has function settings except for thermal monitoring function. It only utilizes divider part of PIN-SETTING mechanism. The detailed operation is described in Thermal Monitoring and Indicator section. Table 2. SET1 Pin Setting for ICCMAX\_MAIN and ICCMAX\_SA | ICCMAX_MAIN(A) | | | ICCMAY CA(A) | | |--------------------|---------|----------|---------------|--------------| | Vdivider_SET1 (mV) | 1 Phase | 2 Phase | 3 Phase | ICCMAX_SA(A) | | 25 | | | | 6 | | 75 | 22 | 25 | 75 | 7 | | 125 | 22 | 35 | 75 | 8 | | 175 | | | | 9 | | 225 | | | | 6 | | 275 | 24 | 41 | 81 | 7 | | 325 | 24 | 41 | 01 | 8 | | 375 | | | | 9 | | 425 | | | | 6 | | 475 | 20 | 20 74 07 | | 7 | | 525 | 36 | 71 | 87 | 8 | | 575 | | | | 9 | | 625 | 28 | 5 | | 6 | | 675 | | 53 | 93 | 7 | | 725 | | | | 8 | | 775 | | | | 9 | | 825 | | | | 6 | | 875 | 20 | 50 | <sub>00</sub> | 7 | | 925 | 30 | 59 | 99 | 8 | | 975 | | | | 9 | | 1025 | | | | 6 | | 1075 | 20 | C.F. | 105 | 7 | | 1125 | 32 | 65 | | 8 | | 1175 | | | | 9 | | 1225 | | | | 6 | | 1275 | 24 | 47 | 444 | 7 | | 1325 | 34 | 47 | 111 | 8 | | 1375 | | | | 9 | | 1425 | | | | 6 | | 1475 | 200 | 77 | 447 | 7 | | 1525 | 26 | 77 | 117 | 8 | | 1575 | | | | 9 | Table 3. SET1 Pin Setting for ICCMAX\_AUXI and ZCD\_TH\_MAIN | VIXR_SET1 (mV) | ICCMAX_AUXI(A) | | ZCD_TH_MAIN | |----------------|----------------|---------|-------------| | | 1 Phase | 2 Phase | (mV) | | 50 | 22 | 35 | 1.51 | | 150 | 22 | 35 | 2.64 | | 250 | 24 | 41 | 1.51 | | 350 | 24 | 41 | 2.64 | | 450 | 26 | 47 | 1.51 | | 550 | 20 | 47 | 2.64 | | 650 | 28 | 53 | 1.51 | | 750 | 20 | 55 | 2.64 | | 850 | 30 | 59 | 1.51 | | 950 | 30 | 39 | 2.64 | | 1050 | 32 | 65 | 1.51 | | 1150 | 32 | 65 | 2.64 | | 1250 | 34 | 71 | 1.51 | | 1350 | 34 | / 1 | 2.64 | | 1450 | 36 | 77 | 1.51 | | 1550 | 30 | 11 | 2.64 | Table 4. SET2 Pin Setting for KTON\_MAIN and KTON\_SA | V <sub>divider_</sub> SET2<br>(mV) | KTON_MAIN | KTON_SA | |------------------------------------|-----------|---------| | 25 | | 1.00 | | 75 | 0.64 | 1.13 | | 125 | 0.04 | 1.27 | | 175 | | 1.40 | | 225 | | 1.00 | | 275 | 0.82 | 1.13 | | 325 | 0.62 | 1.27 | | 375 | | 1.40 | | 425 | | 1.00 | | 475 | 1 | 1.13 | | 525 | ] ' | 1.27 | | 575 | | 1.40 | | 625 | | 1.00 | | 675 | 1.18 | 1.13 | | 725 | | 1.27 | | 775 | | 1.40 | | 825 | | 1.00 | | 875 | 1.36 | 1.13 | | 925 | 1.50 | 1.27 | | 975 | | 1.40 | | 1025 | | 1.00 | | 1075 | 1.55 | 1.13 | | 1125 | 1.55 | 1.27 | | 1175 | | 1.40 | | 1225 | | 1.00 | | 1275 | 4.70 | 1.13 | | 1325 | 1.73 | 1.27 | | 1375 | <u> </u> | 1.40 | | 1425 | | 1.00 | | 1475 | ] | 1.13 | | 1525 | 1.91 | 1.27 | | 1575 | | 1.40 | RT3605BE Preliminary Table 5. SET2 Pin Setting for KTON\_AUXI and ZCD\_TH\_AUXI | VIXR_SET2<br>(mV) | KTON_AUXI | ZCD_TH_AUXI<br>(mV) | |-------------------|-----------|---------------------| | 50 | 0.64 | 1.51 | | 150 | 0.64 | 2.64 | | 250 | 0.83 | 1.51 | | 350 | 0.82 | 2.64 | | 450 | 1 | 1.51 | | 550 | l | 2.64 | | 650 | 4.40 | 1.51 | | 750 | 1.18 | 2.64 | | 850 | 1.36 | 1.51 | | 950 | 1.30 | 2.64 | | 1050 | 1 55 | 1.51 | | 1150 | 1.55 | 2.64 | | 1250 | 1.73 | 1.51 | | 1350 | 1.73 | 2.64 | | 1450 | 1.01 | 1.51 | | 1550 | 1.91 | 2.64 | Table 6. SET3 Pin FR\_PS0\_MAIN, FR\_PS0\_AUXI and SUM\_OCP\_MAIN | V <sub>divider_</sub> SET3 (mV) | FR_PS0_MAIN | FR_PS0_AUXI | SUM_OCP_MAIN | |---------------------------------|-------------|-------------|--------------| | 25 | | 25 m) / | 160% | | 75 | | 25mV | 130% | | 125 | | 75mV | 160% | | 175 | 05m)/ | 751110 | 130% | | 225 | 25mV | 40Fm)/ | 160% | | 275 | | 125mV | 130% | | 325 | | Diaghla | 160% | | 375 | | Disable | 130% | | 425 | | 05)/ | 160% | | 475 | | 25mV | 130% | | 525 | | 75 \ | 160% | | 575 | ] ,, | 75mV | 130% | | 625 | 75mV | 405. \/ | 160% | | 675 | | 125mV | 130% | | 725 | | Disable | 160% | | 775 | | | 130% | | 825 | 125mV | 05)/ | 160% | | 875 | | 25mV | 130% | | 925 | | 75 \ | 160% | | 975 | | 75mV | 130% | | 1025 | | 405.14 | 160% | | 1075 | | 125mV | 130% | | 1125 | | | 160% | | 1175 | | Disable | 130% | | 1225 | | <b></b> | 160% | | 1275 | | 25mV | 130% | | 1325 | | | 160% | | 1375 | | 75mV | 130% | | 1425 | Disable | | 160% | | 1475 | | 125mV | 130% | | 1525 | | 5 | 160% | | 1575 | 1 | Disable | 130% | Table 7. SET3 Pin Setting for FR\_PS1\_MAIN, FR\_PS1\_AUXI and FR\_PS0\_SA | VIXR_SET3 (mV) | FR_PS1_MAIN | FR_PS1_AUXI | FR_PS0_SA | |----------------|-------------|-------------|-----------| | 50 | | | 60mV | | 150 | | 405m)/ | 80mV | | 250 | | 125mV | 100mV | | 350 | 405\ | | Disable | | 450 | 125mV | | 60mV | | 550 | | 475)/ | 80mV | | 650 | | 175mV | 100mV | | 750 | | | Disable | | 850 | | | 60mV | | 950 | | 405)/ | 80mV | | 1050 | | 125mV | 100mV | | 1150 | | | Disable | | 1250 | 175mV | | 60mV | | 1350 | | 475ma\/ | 80mV | | 1450 | | 175mV | 100mV | | 1550 | | | Disable | Table 8. SET4 Pin Setting for AQR\_TH\_MAIN, HFACLL\_LIFT\_MAIN and HFACLL\_LIFT\_AUXI | Vdivider_SET4 (mV) | AQR_TH_MAIN (mV) | HFACLL_LIFT_MAIN | HFACLL_LIFT_AUXI | |--------------------|------------------|------------------|------------------| | 25 | | Disable | Disable | | 75 | 420~~\/ | | Enable | | 125 | 120mV | Fachla | Disable | | 175 | | Enable | Enable | | 225 | | Disable | Disable | | 275 | 200\/ | Disable | Enable | | 325 | 200mV | Fachle | Disable | | 375 | | Enable | Enable | | 425 | | Diaghla | Disable | | 475 | 2001/ | Disable | Enable | | 525 | 280mV | F III. | Disable | | 575 | ] | Enable | Enable | | 625 | | D'a abla | Disable | | 675 | 000\ | Disable | Enable | | 725 | 360mV | 360mV Enable | Disable | | 775 | | | Enable | | 825 | 440mV | D'a abla | Disable | | 875 | | Disable | Enable | | 925 | | Frable | Disable | | 975 | | Enable | Enable | | 1025 | | D: 11 | Disable | | 1075 | 500\ | Disable | Enable | | 1125 | 520mV | F III. | Disable | | 1175 | | Enable | Enable | | 1225 | | Dioable | Disable | | 1275 | 000 | Disable | Enable | | 1325 | 600mV | Facilia | Disable | | 1375 | | Enable | Enable | | 1425 | | Disable | Disable | | 1475 | Disable | Disable | Enable | | 1525 | Disable | Footile. | Disable | | 1575 | | Enable | Enable | Table 9. SET4 Pin Setting for AQR\_TH\_AUXI and HFACLL\_LIFT\_SA | VIXR_SET4 (mV) | AQR_TH_AUXI (mV) | HFACLL_LIFT_SA | |----------------|------------------|----------------| | 50 | 120mV | Disable | | 150 | 1201117 | Enable | | 250 | 200\/ | Disable | | 350 | 200mV | Enable | | 450 | 200\/ | Disable | | 550 | 280mV | Enable | | 650 | 2001/ | Disable | | 750 | 360mV | Enable | | 850 | 440\/ | Disable | | 950 | 440mV | Enable | | 1050 | F20m)/ | Disable | | 1150 | 520mV | Enable | | 1250 | 600\/ | Disable | | 1350 | 600mV | Enable | | 1450 | Diaghla | Disable | | 1550 | Disable | Enable | Table 10. SET5 Pin Setting for UDS | Vdivider_SET5 | UDS_M | AIN (mV) | UDS_AUXI (mV) | | UDO 04 (m)() | |---------------|---------|----------|---------------|---------|--------------| | (mV) | PS0 | PS1 | PS0 | PS1 | UDS_SA (mV) | | 25 | | | Diaghla | Disable | 70 | | 75 | | | Disable | Disable | 50 | | 125 | | | 000 | 405 | 70 | | 175 | Disable | Diaghla | 200 | 125 | 50 | | 225 | Disable | Disable | 200 | 475 | 70 | | 275 | | | 200 | 175 | 50 | | 325 | | | 050 | 450 | 70 | | 375 | | | 250 | 150 | 50 | | 425 | | | Disable | Disable | 70 | | 475 | | | Disable | Disable | 50 | | 525 | | | 000 | | 70 | | 575 | | 405 | 200 | 125 | 50 | | 625 | 200 | 125 | | 4 | 70 | | 675 | = | | 200 | 175 | 50 | | 725 | | | 050 | 450 | 70 | | 775 | | | 250 | 150 | 50 | | 825 | | | D: 11 | D: 11 | 70 | | 875 | | | Disable | Disable | 50 | | 925 | | | 200 | 405 | 70 | | 975 | 000 | 475 | 200 | 125 | 50 | | 1025 | 200 | 175 | 200 | 475 | 70 | | 1075 | | | 200 175 | 50 | | | 1125 | | | 050 | 450 | 70 | | 1175 | | | 250 | 150 | 50 | | 1225 | | | Dieskla | Dieskla | 70 | | 1275 | | | Disable | Disable | 50 | | 1325 | | | 000 | 405 | 70 | | 1375 | 250 | 450 | 200 | 125 | 50 | | 1425 | 250 | 150 | 000 | 475 | 70 | | 1475 | | | 200 | 175 | 50 | | 1525 | | | 050 | 450 | 70 | | 1575 | | | 250 | 150 | 50 | Table 11. SET5 Pin Setting for ANTIOVS\_MAIN and ANTIOVS\_AUXI | VIXR_SET5 (mV) | ANTIOVS_TH_MAIN<br>(mV) | ANTIOVS_TH_AUXI<br>(mV) | |----------------|-------------------------|-------------------------| | 50 | | 90mV | | 150 | 90mV | 150mV | | 250 | 901117 | 210mV | | 350 | | Disable | | 450 | | 90mV | | 550 | 150mV | 150mV | | 650 | IOUIIV | 210mV | | 750 | | Disable | | 850 | | 90mV | | 950 | 210m\/ | 150mV | | 1050 | 210mV | 210mV | | 1150 | | Disable | | 1250 | | 90mV | | 1350 | Diaghla | 150mV | | 1450 | Disable | 210mV | | 1550 | | Disable | Table 12. TSEN\_MAIN Pin Setting for AI\_SA and DVID\_LIFT | VTSEN_MAIN (mV) | AI_SA | DVID_LIFT_MAIN | DVID_LIFT_AUXI | DVID_LIFT_SA | |-----------------|---------|----------------|----------------|--------------| | 50 | | | 04 | 0uA | | 150 | | 0uA | 0uA | 5.2uA | | 250 | | | 5uA | 0uA | | 350 | 0.5 | | | 5.2uA | | 450 | 0.5 | | 0.4 | 0uA | | 550 | | E A | 0uA | 5.2uA | | 650 | | 5uA | | 0uA | | 750 | | | 5uA | 5.2uA | | 850 | | | 04 | 0uA | | 950 | | 04 | 0uA | 5.2uA | | 1050 | | 0uA | E A | 0uA | | 1150 | | | 5uA | 5.2uA | | 1250 | 1 | | 04 | 0uA | | 1350 | | 5uA | 0uA | 5.2uA | | 1450 | | | | 0uA | | 1550 | | | 5uA | 5.2uA | | 1650 | - 1.5 - | | 0uA | 0uA | | 1750 | | 04 | | 5.2uA | | 1850 | | 0uA | <b>5</b> | 0uA | | 1950 | | | 5uA | 5.2uA | | 2050 | | | 0.4 | 0uA | | 2150 | 1 | | 0uA | 5.2uA | | 2250 | 1 | 5uA | F.: A | 0uA | | 2350 | 1 | | 5uA | 5.2uA | | 2450 | | | 0. 1 | 0uA | | 2550 | 1 | 0uA | 0uA | 5.2uA | | 2650 | - | | 5. 4 | 0uA | | 2750 | | | 5uA | 5.2uA | | 2850 | 2 | | 0. 1 | 0uA | | 2950 | 1 | 5uA | 0uA | 5.2uA | | 3050 | 1 | | 5. 4 | 0uA | | 3150 | 1 | | 5uA | 5.2uA | Table 13. TSEN\_AUXI Pin Setting for AI\_MIAN, AI\_AUXI, and ZCD\_TH\_SA | VTSEN_AUXI (mV) | AI_MAIN | AI_AUXI | ZCD_TH_SA (mV) | |-----------------|---------|---------|----------------| | 50 | | 0.25 | 1.51 | | 150 | | 0.25 | 2.64 | | 250 | | 0.5 | 1.51 | | 350 | 0.25 | 0.5 | 2.64 | | 450 | 0.25 | 0.75 | 1.51 | | 550 | | 0.75 | 2.64 | | 650 | | 4 | 1.51 | | 750 | | 1 | 2.64 | | 850 | | 0.25 | 1.51 | | 950 | | 0.25 | 2.64 | | 1050 | | 0.5 | 1.51 | | 1150 | ٥.5 | 0.5 | 2.64 | | 1250 | 0.5 | 0.75 | 1.51 | | 1350 | | 0.75 | 2.64 | | 1450 | | 4 | 1.51 | | 1550 | | 1 | 2.64 | | 1650 | | 0.25 | 1.51 | | 1750 | 0.75 | 0.25 | 2.64 | | 1850 | | 0.5 | 1.51 | | 1950 | | 0.5 | 2.64 | | 2050 | | 0.75 | 1.51 | | 2150 | | 0.75 | 2.64 | | 2250 | | 4 | 1.51 | | 2350 | | 1 | 2.64 | | 2450 | | 0.05 | 1.51 | | 2550 | | 0.25 | 2.64 | | 2650 | | 0.5 | 1.51 | | 2750 | 1 | 0.5 | 2.64 | | 2850 | | 0.75 | 1.51 | | 2950 | | 0.75 | 2.64 | | 3050 | | 4 | 1.51 | | 3150 | | 1 | 2.64 | RT3605BE #### Per Phase Current Sense To achieve higher efficiency, the RT3605BE adopts inductor DCR current sensing to get each phase current signal for multiple and single phase, as illustrated in Figure 5 and Figure 6, respectively. An external low-pass filter R<sub>X1</sub> and C<sub>X</sub> reconstruct the current signal. The low-pass filter time constant $R_{X1} \times C_X$ should match time constant $\frac{L_X}{DCR}$ of inductance and DCR. It's fine to fine tune $R_{X1}$ and C<sub>X</sub> for transient performance and current reporting if RC network time constant matches inductor time constant $\frac{-x}{DCR}$ , an ideal load transient waveform can be designed. If RC network time constant is larger than inductor time constant $\frac{L_X}{DCR}$ , $V_{CORE}$ waveform has a sluggish droop during load transient. If RC network is smaller than inductor time constant $\frac{L_X}{DCR}$ , $V_{CORE}$ waveform sags to create an undershooting to fail the specification and mis-trigger overcurrent protections (sum OCP and per phase OCP). Figure 7 shows the output waveforms according to the RC network time constant. The resistance of $R_{\text{CSx}}$ is restricted to $680\Omega$ and the accuracy is within 1%. The R<sub>X1</sub> is highly recommended as two 0603 size resistors in series to enhance the lout reporting accuracy for multiple phase application. The X7R type capacitor is suggested for CX in the application. $$I_{CS,PERx} = \frac{V_{CSIN}}{680\Omega} = \frac{I_{Lx} \times DCR}{680\Omega}$$ The R<sub>X2</sub> is optional for prevent VCSIN exceeding current sense amplifier input range. The time constant of (R<sub>X1</sub>// $R_{X2}$ ) x $C_X$ should match $\frac{L_A}{DCR}$ $$I_{CS,PERx} = \frac{V_{CSIN}}{680\Omega} = \frac{I_{Lx} \times DCR}{680\Omega} \times \frac{R_{X2}}{R_{X1} + R_{X2}}$$ The current signal I<sub>CS.PERx</sub> is mirrored for loadline control/ current reporting, current balance, zero current detection and over-current protection. The mirrored current to IMON pin is one time of $I_{CS,PER}$ . ( $I_{IMON} = A_{MIRROR} \times I_{CS,PERX}$ ) $A_{MIRROR} = 1$ ) The current sense lines must be routed as differential pair from the inductor to the controller on the same layer. The single phase current sense is demonstrated as Figure 6. It is similar to multiple phase method. In single phase design, the resistance of $R_{CS}$ is equal to 2.15k $\Omega$ . Figure 5. Inductor DCR Current Sensing Method for MAIN and AUXI Figure 6. Inductor DCR Current Sensing Method for SA Figure 7. All Kinds of RC Network Time Constant RT3605BE Preliminary ## Single Phase Thermal Compensation for Current Sense Since the copper wire of inductor has a positive temperature coefficient temperature compensation is necessary for the lossless inductor current sense. For single phase thermal compensation, Figure 8. shows a not only simple but also effective way to compensate temperature variation. An NTC thermistor is put in the current sensing network and it can be used to compensate DCR variation because temperature is changed. The current sense network equation is as follows: $$\Delta V_{IMON} = V_{IMON} - V_{REF}$$ $$= \frac{I_{LX} \times DCR \times \frac{R_S + (R_P // R_{NTC})}{R_{X1} + (R_S + R_P // R_{NTC})}}{R_{CS}} \times R_{IMON}$$ Usually the R<sub>P</sub> is set equal to R<sub>NTC</sub> (25°C). R<sub>S</sub> is selected to linearize the NTC's temperature characteristic. For a given NTC, the equations below are to get R<sub>X1</sub> and R<sub>S</sub> to compensate the temperature variation of the sense resistor. Let $$R_{EQU} = R_S + (R_P // R_{NTC})$$ According to current sense network, the corresponding equation is represented as follows: $$\frac{L_X}{DCR} = C_X \times \frac{R_{EQU} \times R_{X1}}{R_{EQU} + R_{X1}}$$ Next. let $$m = \frac{L_X}{DCR \times Cx}$$ Then $$m \times \left(R_{X1} + R_S + \frac{R_{NTC} \times R_P}{R_{NTC} + R_P}\right) = R_{X1} \times \left(R_S + \frac{R_{NTC} \times R_P}{R_{NTC} + R_P}\right)$$ Step1: Given the two system temperature T<sub>R</sub> and T<sub>H</sub> at which are compensated. Step2: Two equations can be listed as $$\begin{split} m(T_R) \times & \left( R_{X1} + R_S + \frac{R_{NTC}(T_R) \times R_P}{R_{NTC}(T_R) + R_P} \right) \\ & = R_{X1} \times \left( R_S + \frac{R_{NTC}(T_R) \times R_P}{R_{NTC}(T_R) + R_P} \right) \\ m(T_H) \times & \left( R_{X1} + R_S + \frac{R_{NTC}(T_H) \times R_P}{R_{NTC}(T_H) + R_P} \right) \\ & = R_{X1} \times \left( R_S + \frac{R_{NTC}(T_H) \times R_P}{R_{NTC}(T_H) + R_P} \right) \end{split}$$ Step3: Usually the $R_P$ is set equal to $R_{NTC}$ ( $T_R$ ). Hence, there are two equations and two unknowns, R<sub>X1</sub> and R<sub>S</sub>, can be found out. Figure 8. Thermal Compensation method for Single Phase # Total Current Sense (MAIN and AUXI)/ICCMAX Setting/Current Monitoring To compensate DCR positive temperature coefficient, conventional current sense method needs an NTC resistor for per phase current loop. The RT3605BE adopts a patented total current sense method that requires only one NTC resistor for thermal compensation. The NTC resistor is designed within IMON resistor network on IMON pin. It is suggested to be placed near the inductor of the first phase. Figure 9 shows the configuration. All phase current signals are gathered to IMON pin and converted to a voltage signal $V_{IMON}$ by $R_{IMON,EQ}$ based on VREF06 pin. The VREF06 pin provides 0.6V voltage source (as presented as $V_{VREF06}$ ) while pin-setting mechanism complete. The relationship between $V_{IMON}$ and inductor current $I_{Lx}$ is : VIMON-VVREF06= $$(I_{L1}+I_{L2}+.....)\times \frac{DCR}{R_{CSx}}\times R_{IMON,EQ}$$ V<sub>IMON</sub> – V<sub>VREF06</sub> is proportional to output current. V<sub>IMON</sub> – V<sub>VREF06</sub> is used for output current reporting and loadline loop-control. $V_{IMON} - V_{VREF06}$ is averaged by analog lowpass filter and then transferred to 8-bit ADC. For MAIN rail, the digitized reporting value is scaled such that FFh = ICCMAX MAIN. The R<sub>IMON.EQ</sub> should be designed that $V_{IMON}$ - $V_{VREF06}$ = 0.8V while ( $I_{L1}+I_{L2}+I_{L3}$ ) = ICCMAX MAIN = MAIN ICC Max register (21h) value, where V<sub>IMON MAX</sub> =0.8V when ICCMAX > 40A, else = 0.4V. Additionally, sets the desired ICCMAX MAIN by the ICCMAX MAIN[2:0] of the PIN-SETTING Table 2. The PINSETTING value determines Intel MAIN rail ICCMAX register (21h) value. The ALERT is asserted while output current exceeds ICCMAX\_MAIN ( $V_{IMON} - V_{VREF06} > 0.8V$ ). The behavior is masked during DVID. For loadline loop-control, V<sub>IMON</sub> – V<sub>VRFF06</sub> is scaled by a percentage of Ai\_MAIN, that can be selected by Ai MAIN[1:0] of PIN-SETTING. The detailed application is described in the loadline setting section. Figure 9. Total Current Sense Method # RICHTEK #### Loadline Setting (R<sub>LL</sub>) An output voltage loadline (Adaptive Voltage Positioning) is specified in CPU VR for power saving and output capacitance reduction. The characteristic of loadline is that the output voltage decreases by an amount which is proportional to the increasing loading current, i.e. the slope between output voltage and loading current ( $R_{LL}$ ) is shown in Figure 10. Figure 11 shows how the voltage and current loop parameters of RT3605BE achieve loadline. The detailed equation is described for MAIN/AUXI as below : $$R_{LL} = \frac{Current\ Loop\ Gain}{Voltage\ Loop\ Gain} = \frac{DCR}{R_{CSx}} \times R_{IMON,EQ} \times \frac{A_i}{\underbrace{R_{EA2}}} \times \frac{3}{4}$$ The detailed equation is described for SA as below: $$R_{LL} = \frac{Current\ Loop\ Gain}{Voltage\ Loop\ Gain} = DCR \times \frac{A_i}{\frac{R_{EA2}}{R_{EA1}}} \times 10$$ $A_i$ is current gain. $\frac{R_{EA2}}{R_{EA1}}$ is ERROR AMP gain and is suggested to be greater than 2 for better transient response. The $R_{LL}$ can be programmed by $A_i$ and $A_V$ . $A_i$ can be selected by PIN-SETTING of Ai[1:0] as listed in Table 14 and 15. Figure 10. Load-Line (Droop) Figure 11. Voltage Loop and Current Loop for Load Line #### Table 14 PIN-SETTING of Ai\_MIAN/AUXI | Ai[1:0] | Current Gain Setting | |---------|----------------------| | 00 | 0.25 | | 01 | 0.5 | | 10 | 0.75 | | 11 | 1 | #### Table 15 PIN-SETTING of Ai\_SA | Ai[1:0] | Current Gain Setting | |---------|----------------------| | 00 | 0.5 | | 01 | 1 | | 10 | 1.5 | | 11 | 2 | #### **Dynamic VID (DVID) Compensation** During DVID transition, an extra current is required to charge output capacitor for increasing voltage. The charging current approximates to the product of the DVID slew rate and output capacitance. For droop system, the extra charging current will induce extra voltage droop so that the output voltage cannot reach target within the specific time. The extra voltage drop approximates to DVID Slew Rate x Output Capacitance x $R_{LL}$ ( $R_{LL}$ is the loadline slope, $\Omega$ ). This phenomenon is called droop effect. How charging current affects loop is illustrated in Figure 12. The RT3605BE provides one DVID compensation function as shown in Figure 13. An internal current I<sub>DVID LIFT</sub> is sinking internally from FB pin to generate DVID compensation I<sub>DVID LIFT</sub> x R<sub>EA1</sub>. The I<sub>DVID LIFT</sub> for 30mV/ us DVID SR can be set from TSEN\_MAIN and SET3 PIN-SETTING of DVID\_LIFT. For different scale of DVID SR, I<sub>DVID LIFT</sub> is internally adjusted. Compensating magnitude can also be adjusted by R<sub>EA1</sub>. For IMVP8 spec, output voltage should be within target TOB at 1µs after Alert. While DAC just arrives target (Alert issue timing), inductor current is still high and needs a time to settle down to the DC loading current. In the settling time, the falling down current keeps to charge output capacitor (The magnitude is related with inductor, capacitance and VID). Thus, DVID compensation can be less than DVID Slew Rate x Output Capacitance (Capacitance degeneration should be considered). While output capacitance is such larger that DVID compensation cannot cover, adding resistor and capacitance from FB to GND also can provide similar function. The ERROR AMP compensation (resistance and capacitance network among VSEN, FB and COMP) also affects DVID behavior. The final setting should be based on actual measurement. Figure 12. Droop Effect in VID Transition Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. #### **Compensator Design** The RT3605BE doesn't need a complex type II or type III compensator to optimize control loop performance. It can adopt a simple type I compensator (one pole, one zero) in the G-NAVP<sup>TM</sup> topology to fine tune ACLL performance. The one pole and one zero compensator is shown in Figure 14. For ACLL specification, it is recommended to adjust compensator according to load transient ring back level. Default compensator values are referred to the design tool. Figure 14. Type I Compensator #### **Differential Remote Sense Setting** The VR provides differential remote-sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. The CPU contains on-die sense pins, V<sub>CC SENSE</sub> and V<sub>SS SENSE</sub>. The related connection is shown in Figure 15. The VID voltage (DAC) is referred to RGND to provide accurate voltage at remote CPU side. While CPU is not mounted on the system, two resistors of typical $100\Omega$ are required to provide output voltage feedback. Figure 15. Remote Sensing Circuit #### **Switching Frequency Setting** The G-NAVP<sup>TM</sup> (Green Native AVP) topology is one kind of current-mode constant on-time control. It generates an adaptive T<sub>ON</sub> (PWM) with input voltage (V<sub>IN</sub>) for better line regulation. The ToN is also adaptive to VID voltage. For VID < 0.9V, the adaptive T<sub>ON</sub> is based on constant current ripple concept for better output voltage ripple size control. For VID $\geq$ 0.9V, the adaptive T<sub>ON</sub> is based on constant frequency concept for better efficiency performance. Figure 16 is the conceptual chart showing the relationships between switching frequency vs. VID and current ripple vs. VID. The RT3605BE provides a parameter setting of k<sub>TON</sub> to design T<sub>ON</sub> width. The k<sub>TON</sub> is set by PIN-SETTING of TONSET. The related setting table is listed in Table 16 and 17. The equations of T<sub>ON</sub> (MAIN / AUXI) are listed as below (k<sub>TON</sub> should be referred to Table 16): VID $$\geq$$ 0.9V $$T_{ON} = 2.206 \mu \times \frac{\text{VID}}{\text{k}_{TON} \times (\text{V}_{IN} - 0.9\text{V})} + 15 \text{ns}$$ VID < 0.9V $$T_{ON} = 1.985 \mu \times \frac{1}{k_{TON} \times (V_{IN} - V_{ID})} + 15 \text{ns}$$ Table 16. PIN-SETTING of TONSET for MAIN/AUXI | TONSET<2:0> | kton | |-------------|------| | 000 | 0.64 | | 001 | 0.82 | | 010 | 1.00 | | 011 | 1.18 | | 100 | 1.36 | | 101 | 1.55 | | 110 | 1.73 | | 111 | 1.91 | The equations of $T_{ON}$ (SA) are listed as below ( $k_{TON}$ should be referred to Table 17): VID ≥ 0.9V $$T_{ON} = 1.78 \mu \times \frac{\text{VID}}{k_{TON} \times (V_{IN} - 0.9V)} + 11.5 \text{ns}$$ VID < 0.9V $$T_{ON} = 1.602 \mu \times \frac{1}{k_{TON} \times (V_{IN} - VID)} + 11.5$$ ns Table 17. PIN-SETTING of TONSET for SA | TONSET_SA<1:0> | kton | |----------------|------| | 00 | 1 | | 01 | 1.13 | | 10 | 1.27 | | 11 | 1.4 | The switching frequency can be derived from $T_{\text{ON}}$ shown below. The losses in the main power stage and driver characteristics are considered. Freq = $$\begin{aligned} VID + \frac{ICC}{N} \times & \left(DCR + \frac{RONLS,max}{n_{LS}} - N \times R_{LL}\right) \\ \hline \\ & \left[V_{IN} + \frac{I_{CC}}{N} \times \left(\frac{RONLS,max}{n_{LS}} - \frac{RON_{HS,max}}{n_{HS}}\right)\right] \times & \left(T_{ON} - T_{D} + T_{ONVAR}\right) + \frac{I_{CC}}{N} \times \frac{RONLS,max}{n_{LS}} \times T_{D} \\ \hline \end{aligned}$$ VID: VID voltage V<sub>IN</sub>: input voltage I<sub>CC</sub>: loading current N: total phase number R<sub>ONLS,max</sub>: the maximum equivalent of the high-side R<sub>DS(ON)</sub> n<sub>HS</sub>: the number of high-side MOSFETs R<sub>ONHS,max</sub>: the maximum equivalent of the low-side R<sub>DS(ON)</sub> n<sub>LS</sub>: number of low-side MOSFETs. $T_{\text{\scriptsize D}}\!:\!$ summation of the high-side MOSFET delay time and rising time T<sub>ONVAR</sub>: TON variation value DCR: the inductor DCR $R_{LL}$ : loadline setting ( $\Omega$ ) Although $T_{ON}$ is designed for constant frequency target while VID $\geq$ 0.9, the actual frequency is still impacted by main power stage's loss and driver dead time. The switching frequency will be rising as loading current increases. It is recommended to design the switching frequency based on the optimized efficiency and thermal performance at thermal design current ( $I_{CCTDC}$ ). For example, at $I_{CC} = I_{CCTDC}$ , VID = 0.9V and VIN = 19V, the optimized switching frequency is 650kHz. Then, substitute these values into equations to get $T_{ON}$ and relative $k_{TON}$ . Richtek provides a Microsoft Excel-based design tool to help design $k_{\text{TON}}$ setting for the desired switching frequency at TDC. Figure 16. Switching Frequency and Current with Different VID #### Adaptive Quick Response (AQR) for MAIN and AUXI The RT3605BE adopts Adaptive Quick Response (AQR) to optimize transient response. The mechanism concept is illustrated in Figure 17. Controller detects output voltage drop slew rate. While the slew rate exceeds the AQR threshold, all PWM will turn on an 80% constant on time. The RT3605BE provides various AQR threshold through PIN-SETTING of AQR TH. The following equation can initially decide the AQR starting trigger threshold. Note that the threshold should be larger than steady-state output voltage ripple falling slew rate and also the overshoot falling slew rate to avoid miss trigger AQR. Figure 17. Adaptive Quick Response Mechanism #### Table 18. PIN-SETTING of AQR\_TH\_MAIN/AUXI | AQR_TH[2:0] | AQR Starting Trigger Threshold | |-------------|--------------------------------| | 000 | 120mV | | 001 | 200mV | | 010 | 280mV | | 011 | 360mV | | 100 | 440mV | | 101 | 520mV | | 110 | 600mV | | 111 | Disable | #### Anti-overshoot (ANTI-OVS) for MAIN and AUXI The RT3605BE provides anti-overshoot function to depress output voltage overshoot. Controller detects overshoot by signals relating to output voltage. The overshoot trigger level can be adjusted by PIN-SETTING listed in Table 19. The main detecting signal comes from COMP. However, COMP varies with compensation. Initial trigger level setting can be based on the following equation: $$\Delta V_{COMP} \times \frac{4}{3} = \Delta V_{SEN} \times \frac{R_{EA2}}{R_{EA1}} \times \frac{4}{3} >$$ Antiovershoot Threshold of ANTIOVS\_TH[1:0] The final setting should be according to actual Error AMP compensator design and measurement. While overshoot exceeds the setting trigger level, all PWMs keep in tri-state until the zero current is detected. Turn-off LGs will force positive current flow through body diode to cause diode forward voltage. The extra forward voltage can speed up inductor current discharge and decrease overshoot. Table 19. PIN-SETTING of ANTIOVS\_TH\_MAIN/AUXI | ANTIOVS_TH[1:0] | Anti-overshoot Threshold (mV) | |-----------------|-------------------------------| | 00 | 90 | | 01 | 150 | | 10 | 210 | | 11 | Disable | #### **Dual Ramp Mechanism** Normal controllers easily suffer jitter and stability issues under low equivalent series resistance (ESR) of capacitor applications and large loop delay conditions. The large loop delay often comes from PCB parasitic inductance. Figure 18 illustrates how PCB parasitic inductance impacts on the load transient response. The PCB parasitic inductance delays energy delivering and causes VSEN to keep falling. The dropping VSEN induces several successive PWM pulses and then VSEN ring-back occurs. While load current release at the ring back region, it will generate larger overshoot. Thus, more capacitors will be used for the overshoot reduction. Figure 18. Load Transient Response with PCB Parasitic Inductance The RT3605BE provides a new generation of dual ramp mechanism to enhance performance. Except original ramp to minimize jitter, additional advanced ramp is developed to solve loop natural lag due to PCB parasitic inductance and prevent adjacent PWM turn-on. The dual ramp mechanism has current signal meaning so the transient ring-back can be effectively suppressed. Figure 19 show the apparent difference of the dual ramp with PCB parasitic inductance condition. Figure 19. Dual Ramp Behavior with PCB Parasitic Inductance Condition Through PIN-SETTING, the RT3605BE provides advanced ramp magnitude tuning. The FLRAMP\_PS0 and FLRAMP\_PS1 are for PS0 and PS1, respectively. According to different application conditions, the setting of parameters is listed in Table 20 to Table 22. The larger magnitude indicates larger parasitic inductance suppression. However, larger magnitude also affects loop response speed and reduces PWM output frequency at loading edge. Table 20. PIN-SETTING of Advanced Ramp Magnitude in PS0 for MAIN/AUXI | FLRAMP_PS0<br>[1:0] | Internal Advanced<br>Ramp Magnitude (index) | |---------------------|---------------------------------------------| | 00 | 25 | | 01 | 75 | | 10 | 125 | | 11 | Disable | Table 21. PIN-SETTING of Advanced Ramp Magnitude in PS0 for SA | FLRAMP_PS0_SA<br>[1:0] | Internal Advanced<br>Ramp Magnitude (index) | |------------------------|---------------------------------------------| | 00 | 60 | | 01 | 80 | | 10 | 100 | | 11 | Disable | Table 22. PIN-SETTING of Advanced Ramp Magnitude in PS1 for MAIN/AUXI | FLRAMP_PS1 | Internal Advanced<br>Ramp Magnitude (index) | |------------|---------------------------------------------| | 0 | 125 | | 1 | 175 | #### **ACLL Performance Enhancement** The RT3605BE provides another optional function to improve undershoot by applying a positive offset at loading edge. Controller detects the COMP signal and compares it with steady state. While $V_{\text{COMP}}$ variation exceeds a threshold, an additional positive offset will apply to the output voltage. The threshold can be set through PIN-SETTING and separately for PS0 and PS1 as listed in Table 23 and Table 24. The smaller index indicates the easier detection being triggered. The positive offset is related to the compensation. The ACLL performance enhancement threshold can approximate to $60\text{mV}/\frac{R_{EA2}}{R_{EA1}}$ . In PS0, the slew rate of $V_{RAMP}$ will increase when the $V_{COMP}$ intersects the positive offset. In order to send out another on-time earlier to improve undershoot. In PS1, except for the positive offset, an additional 10mV is applied to the DAC and one pulse of PWM is also forced to turn on while the function is triggered. The positive offset is released gradually with about hundred micro-second. Figure 20 and Figure 21 show undershoot suppression behavior in PS0 and PS1. For different platform, the optimized setting is different. The final setting must be based on actual measurement. Table 23. PIN-SETTING of Undershoot Suppression for MAIN/AUXI | UDS [1:0] | PS0 (index) | PS1 (index) | |-----------|-------------|-------------| | 00 | Disable | Disable | | 01 | 200 | 125 | | 10 | 200 | 175 | | 11 | 250 | 150 | Table 24. PIN-SETTING of Undershoot Suppression for SA | UDS_SA | PS0/PS1 (index) | |--------|-----------------| | 0 | 70 | | 1 | 50 | Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. Figure 21. Undershoot Suppression Behavior in Single Phase. #### **High Frequency ACLL Voltage Compensation** The RT3605BE provides positive offset that only applies to high-frequency ACLL. The positive offset can be enabled through PIN-SETTING. The HFACLL LIFT is the related setting. #### Thermal Monitoring and Indicator The TSEN pin processes two functions of PIN-SETTING (function setting) and thermal monitoring as shown in Figure 22. After power on, the TSEN has three operation modes: PIN-SETTING, Pre-thermal Sense, and Thermal Sense Mode. The corresponding function blocks of the three modes are shown in Figure 22. In the PIN-SETTING Mode, the TSEN pin voltage = $3.2V \times R2/(R1+R2)$ with VREF06 = 3.2V and is coded by ADC and stored in the PIN-SETTING register. In the Pre-thermal Sense Mode, the TSEN pin voltage = 0.6V x R2/(R1+R2) with VREF06 = 0.6V and is coded and stored in the PRE-Thermal Register. This part helps Thermal Sense Mode calculation. In the Thermal Sense Mode, TSEN pin voltage = 0.6V x $R2/(R1+R2) + 80\mu A \times [(R1//R2) + R3]$ with VREF06 = 0.6V and is coded. The result will subtract the Pre-Thermal Register code and stored in the Thermal Register (The corresponding TSEN voltage = 80µA x [(R1//R2)+R3] which is defined as Thermal Voltage. The R3 is the NTC thermistor network to sense temperature. NTC thermistor is recommended to place near the inductor, the hottest area in the PCB. Higher temperature will cause smaller R3 and lower TSEN. According to NTC thermistor temperature curve, design Thermal Voltage v.s Temperature with proper R3 network to meet Table 25. 100°C Thermal Voltage = $80\mu A \times [(R1//R2)+R3(100^{\circ}C)] = 1.092V \text{ must}$ be required. Controller processes the TSEN pin voltage to report temperature zone register (12h). While the TSEN pin voltage is less than 1.092V, the VR HOT will be pulled low to indicate thermal alert. The signal is an open-drain signal. Thermal Register data is updated every 100us and the average interval is 800 µs. The resistance accuracy of TSEN network is recommended to be less than 1% error. Figure 22. Multi-Function Pin Setting Mechanism for TSEN\_MAIN/AUXI Table 25. Thermal Zone and Detection Encoding | Temperature | Thermal Voltage<br>80μΑ x [(R1//R2)+R3] | Temperature Zone Register (12h) | |-------------|-----------------------------------------|---------------------------------| | 100°C | 1.092V | FFh | | 97°C | 1.132V | 7Fh | | 94°C | 1.176V | 3Fh | | 91°C | 1.226V | 1Fh | | 88°C | 1.283V | 0Fh | | 85°C | 1.346V | 07h | | 82°C | 1.418V | 03h | | 75°C | 1.624V | 01h | **RT3605BE** Preliminary RICHTE #### **System Input Power Monitoring (PSYS)** The RT3605BE provides PSYS function to monitor total platform system power and report to the CPU via SVID interface. The PSYS function is illustrated as in Figure 23. The PSYS meter measures system input current and outputs a proportional current signal I<sub>PSYS</sub>. The R<sub>PSYS</sub> is designed for the PSYS voltage = 1.6V with maximum I<sub>PSYS</sub> for 100% system input power. 1.6V is a full-scale analog signal for FFh digitized code. Figure 23. PSYS Function Block Diagram #### **Acoustic Noise Suppression** The RT3605BE supports acoustic noise suppression function for reducing acoustic noise induced by Piezoelectric Effect from MLCC. As output voltage transition, especially in Dynamic VID, the vibrating MLCC produces acoustic noise if the vibrating frequency falls into audible band and the noise level is related to the output voltage transition amplitude $\Delta V$ . Therefore, the RT3605BE adopts acoustic noise suppression function which is enabled by pulling Pin 29 pull to VCC to reduce $\Delta V$ when SetVID Decay down in DEM mode. ### **Over-Current Protection (OCP)** The RT3605BE has three OCP mechanisms, sum OCP, per phase OCP, and OC limit. #### **Sum OCP** The threshold of sum OCP for PS0 is defined as $$= K_{SOCP} \times VIMON_{ICCMAX} \times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$$ PS1/2/3 sum OCP is defined as $$I_{SUM\_OC,PS1} = \frac{1}{phase number} \times K_{SOCP} \times VIMON_{ICCMAX}$$ $$\times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$$ when ICCMAX $\geq 40A$ $I_{SUM\_OC,PS1} = K_{SOCP} \times VIMON_{ICCMAX}$ $$\times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}} \text{ when ICCMAX} < 40 \text{A}$$ While R<sub>IMON,EQ</sub> is designed exactly for $$value \times \frac{DCR}{RCSx} \times R_{IMON,EQ}$$ ICC \_Max register (21h) value = ICCMAX, and $VIMON_{ICCMAX} = 0.8V$ when $ICCMAX \ge 40A$ $VIMON_{ICCMAX} = 0.4V$ when ICCMAX < 40A And K<sub>SOCP</sub> is sum OCP ratio which value is 1.6. For MAIN rail, K<sub>SOCP</sub> can be set to 1.3 by Pin Setting Function of the TSEN\_AUXI pin. When ICCMAX<40A, K<sub>SOCP</sub> always keeps 1.6. SUM OCP threshold can be simplified as I<sub>SUM OC,PS0</sub> = #### K<sub>SOCP</sub> x ICCMAX and $\frac{1}{\text{phase number}} \times K_{SOCP} \times ICCMAX$ . Note that the modification of ICCMax register (21h) value cannot change sum OCP threshold. While inductor current above sum OCP threshold lasts 40µs, controller will deassert VR\_READY and latch PWM in tri-state to turn off high-side and low-side power MOSFETs. OCP SUM is masked during DVID period and 80µs after VID settles. They are also masked while VID = 0V. #### **Over-Voltage Protection (OVP)** The OVP threshold is linked to VID. The classification table and waveform are illustrated in Table 26 and Figure 24. While VID = 0V, in case of VR internal setting mode or DACOFF or PS4, OVP is masked. When VID ramps up from VID = 0V till the first PWM after VID settles, OVP threshold is 1.85V to allow not-fully-discharged VSEN. Otherwise, the OVP threshold is relative to VID and equals to VID+350mV with minimum limit = 1.35V. While VID<1V, the OVP threshold is limited at 1.35V. The OV protection mechanism is illustrated in Figure 25. When OVP is triggered with 1µs filter time, controller deasserts VR\_READY and forces all PWMs low to turn on low-side power MOSFETs. PWMx remains low until the output voltage is pulled down below VID. After 60µs from OVP trigger, the VID starts to ramp down to 0V with slow slew rate. During the period, the PWMx is not allowed to turn on. Controller controls PWM to be low or tri-state to pull down the output voltage along with VID. Table 26. Summary of Over-Voltage Protection | VID Condition | OVP Threshold | Example | Protection Action | Protection<br>Reset | |----------------------------------------------------------------------|--------------------------------------|----------------------------------|---------------------------------------------|---------------------| | VID=0<br>(VRON=L or VR<br>internal setting mode or<br>DACOFF or PS4) | OVP is masked | | PGOOD latched | | | DVID up period from 0V to 1st PWM pulse after VID settles | 1.85V | | Actively pulls the output voltage to | VCC or<br>VRON | | DVID period from non-zero VID | VID+350mV<br>minimum threshold=1.35V | VID=1.2V, OVP<br>threshold=1.55V | below VID value,<br>then ramp down to<br>0V | Toggle | | VID ≠ 0 | VID+350mV<br>minimum threshold=1.35V | VID=0.9V, OVP<br>threshold=1.35V | | | Figure 24. Timing Chart for Over-Voltage Threshold RT3605BE Preliminary RICHTEK Figure 25. Over-Voltage Protection Mechanism #### **Under-Voltage Protection** When the output voltage is lower than VID-450mV with $3\mu s$ filter time, the UVP will be triggered and all PWM will be in tri-state to turn off high-side and low-side power MOSFETs. The UVP is masked during DVID period and $80\mu s$ after VID settles. The mechanism is illustrated in Figure 26. All protections are reset by VCC or VRON toggle. The UVP and OCP protections are listed in Table 27. Figure 26. Under-Voltage Mechanism Table 27. Summary of UVP and OCP Protection | Protection Type | Protection Threshold | Protection<br>Action | DVID Mask<br>Time | Protection<br>Reset | |---------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|-------------------|-----------------------| | Sum OC for PS0 | $I_{SUM\_OC,PS0} = K_{SOCP} \times VIMON_{ICCMAX}$ $\times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$ | . PWM tri-state, | | | | Sum OC for<br>PS1/PS2/PS3 | $I_{SUM\_OC,PS1} = \frac{1}{phase number} \times K_{SOCP}$ | PGOOD<br>latched low | DVID+80μs | VCC or<br>VRON Toggle | | | $\times VIMON_{ICCMAX} \times \frac{R_{CSx}}{DCR} \times \frac{1}{R_{IMON,EQ}}$ | | | | | UV | VID-450mV | | | | Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. #### **Thermal Considerations** The junction temperature should never exceed the absolute maximum junction temperature T<sub>J(MAX)</sub>, listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta_{JA}$ , is highly package dependent. For a WQFN-52L 6x6, the thermal resistance, $\theta_{JA}$ , is 26.5°C/W on a standard JEDEC 51-7 high effective-thermalconductivity four-layer test board. The maximum power dissipation at T<sub>A</sub> = 25°C can be calculated as below: $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (26.5^{\circ}C/W) = 3.77W$ for a WQFN-52L 6x6 package. The maximum power dissipation depends on the operating ambient temperature for the fixed T<sub>J(MAX)</sub> and the thermal resistance, $\theta_{JA}$ . The derating curves in Figure 27 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 27. Derating Curve of Maximum Power Dissipation # **Outline Dimension** **DETAIL A** Pin #1 ID and Tie Bar Mark Options Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | n Millimeters | Dimensions In Inches | | | | |--------|--------------|---------------|----------------------|-------|--|--| | Symbol | Min. | Max. | Min. | Max. | | | | А | 0.700 | 0.800 | 0.028 | 0.031 | | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | | A3 | 0.175 | 0.250 | 0.007 | 0.010 | | | | b | 0.150 | 0.250 | 0.006 | 0.010 | | | | D | 5.950 | 6.050 | 0.234 | 0.238 | | | | D2 | 4.650 | 4.750 | 0.183 | 0.187 | | | | E | 5.950 | 6.050 | 0.234 | 0.238 | | | | E2 | 4.650 | 4.750 | 0.183 | 0.187 | | | | е | 0.4 | 100 | 0.016 | | | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | | | L1 | 0.300 | 0.400 | 0.012 | 0.016 | | | W-Type 52L QFN 6x6 Package # **Footprint Information** | Package | Number of | Footprint Dimension (mm) | | | | | | Tolerance | | | | | |------------------|-----------|--------------------------|------|------|------|------|------|-----------|------|------|------|-----------| | | Pin | Р | Ax | Ay | Вх | Ву | C*52 | C1*8 | D | Sx | Sy | Tolerance | | V/W/U/XQFN6*6-52 | 52 | 0.40 | 6.80 | 6.80 | 5.10 | 5.10 | 0.85 | 0.65 | 0.20 | 4.70 | 4.70 | ±0.05 | ## **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries. # **Datasheet Revision History** | Version | Date | Item | Description | |---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | P00 | 2018/8/8 | | First Edition | | P01 | 2018/10/29 | General Description Marking Information Pin Configuration Typical Application Circuit | Modify | | P02 | 2018/11/14 | Pin Configuration Typical Application Circuit Absolute Maximum Ratings Recommended Operating Conditions Electrical Characteristics | Modify | | P03 | 2018/11/29 | Recommended Operating Conditions<br>Electrical Characteristics | Modify | | P04 | 2019/2/15 | Functional Pin Description Functional Block Diagram Absolute Maximum Ratings Operation Electrical Characteristics Application Information | Modify | | P05 | 2019/6/26 | Functional Block Diagram Absolute Maximum Ratings Electrical Characteristics Application Information | Modify | | P06 | 2019/10/3 | General Description Features Functional Pin Description Operation Electrical Characteristics Typical Operating Characteristics Application Information | Modify | | P07 | 2019/11/8 | Operation Application Information | Modify |