### Dual Channel PWM Controller for IMVP9.1 CPU Core Power Supply

### **General Description**

The RT3624LE is a synchronous buck controller which supports 2 output rails and can fully meet Intel IMVP9.1 requirements. The RT3624LE adopts G-NAVP<sup>TM</sup> (Green Native AVP) which is Richtek's proprietary topology derived from finite DC gain of EA amplifier with current mode control, making it easy to set the droop to meet all Intel CPU requirements of AVP (Adaptive Voltage Positioning). Based on the G-NAVP<sup>TM</sup> topology, the RT3624LE features a new generation of quick response mechanism (Adaptive Quick Response, AQR) to optimize AVP performance during load transient and reduce output capacitors. The RT3624LE integrates a high accuracy ADC for platform and function settings, such as ICCMAX, switching frequency or AQR trigger level. The RT3624LE provides VR Ready and thermal indicators. It also features complete fault protection functions including over-voltage (OV), under-voltage (UV), over-current (OC) and under-voltage lockout (UVLO).

### **Applications**

- IMVP9.1 Intel GTUS/VCCSA Supply
- Desktop and Notebook Computer
- AVP Step-Down Converter

### Features

- Intel IMVP9.1 Compliant
- 4/3/2/1 Phase (GTUS VR) + 2/1 Phase (VCCSA VR) PWM Controller
- G-NAVP<sup>TM</sup> (Green Native Adaptive Voltage Positioning) Topology
- 0.5% DAC Accuracy
- Differential Remote Voltage Sensing
- Built-in ADC for Platform Programming and Reporting
- Accurate Current Balance
- Diode Emulation Mode at Light Load Condition
- Fast Transient Response : Adaptive Quick Response (AQR)
- VR Ready Indicator
- OVP, OCP, UVP with Flag
- Switching Frequency Setting
- DVID Enhancement
- Acoustic Noise Suppression
- Zero Load-line
- Rail Disable
- Support Phase Doubler RT9637 for GTUS Rail Up to 6-Phase Operation (optional)
- Support SPS Application (optional)
- Soldering Good Detection
- RT3624LE : Support Address 03 and 02
- Small 52-Lead WQFN Package

### **Simplified Application Circuit**



### RICHTEK

### **Ordering Information**

#### RT3624LE 🖵 📮

Package Type QW : WQFN-52L 6x6 (W-Type) Lead Plating System G : Green (Halogen Free and Pb Free)

Note :

Richtek products are :

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

### **Marking Information**

RT3624LE GQW YMDNN RT3624LEGQW : Product Number YMDNN : Date Code

### **Pin Configuration**

(TOP VIEW)



WQFN-52L 6x6

Copyright © 2022 Richtek Technology Corporation. All rights reserved.

### **Functional Pin Description**

| Pin No.    | Pin Name   | Pin Function                                                                                                                                                                                                                                                                                            |
|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8, 5, 1, 4 | ISEN[1:4]P | Positive inputs to current-sense amplifier for Phase 1 to 4 of VR GTUS rail.                                                                                                                                                                                                                            |
| 7, 6, 2, 3 | ISEN[1:4]N | Negative inputs to current-sense amplifier for Phase 1 to 4 of VR GTUS rail.                                                                                                                                                                                                                            |
| 9          | FB         | Negative input of the error amplifier. This pin is for GTUS rail VR output voltage feedback to controller.                                                                                                                                                                                              |
| 10         | COMP       | GTUS rail VR compensation. This pin is an error amplifier output pin.                                                                                                                                                                                                                                   |
| 11         | VSEN       | GTUS rail VR voltage sense input. This pin is connected to the terminal of GTUS rail VR output voltage.                                                                                                                                                                                                 |
| 12         | RGND       | Return ground for GTUS rail VR. This pin is the negative node of the differential remote voltage sensing.                                                                                                                                                                                               |
| 13         | VREF_SPS   | Fixed 1.3V output reference voltage. This voltage is used to offset the smart power stage. Between this pin and GND must be placed an exact $0.22\mu$ F decoupling capacitor.                                                                                                                           |
| 14         | VR_READY   | VR ready indicator.                                                                                                                                                                                                                                                                                     |
| 15         | VCLK       | Synchronous clock from the CPU.                                                                                                                                                                                                                                                                         |
| 16         | VDIO       | VR and CPU data transmission interface.                                                                                                                                                                                                                                                                 |
| 17         | ALERT      | SVID alert. (Active low)                                                                                                                                                                                                                                                                                |
| 18         | VR_HOT     | Thermal monitor output. (Active low)                                                                                                                                                                                                                                                                    |
| 19         | IMON       | GTUS rail VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                     |
| 20         | VREF       | Fixed 0.6V output reference voltage. This voltage is used to offset the output voltage of all IMON pins. While controller shuts down or sets all rails in PS4, voltage source shuts down. An exact $0.47\mu$ F decoupling capacitor and a $3.9\Omega$ resistor must be placed between this pin and GND. |
| 21         | IMONA      | VCCSA rail VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                    |
| 22         | TSEN       | Thermal sense input for GTUS rail VR and function setting for current gain (Ai) and adaptive quick response trigger level for GTUS rail VR.                                                                                                                                                             |
| 23         | TSENA      | Thermal sense input for VCCSA rail VR and function setting for current gain (Ai) and adaptive quick response trigger level for VCCSA rail VR.                                                                                                                                                           |
| 24         | SET1       | Function setting for ICCMAX, VBOOT of GTUS rail and ICCMAX of VCCSA rail. For soldering check, connect the SET1 pin to 5V and pull the VRON high. If the soldering is good, both rail outputs are non-zero VBOOT.                                                                                       |
| 25         | SET2       | Function setting for VBOOT of VCCSA rail, on-time width setting (switching frequency) of GTUS rail, selectable VID table, zero load-line and ICCMAX of AUX rail.                                                                                                                                        |
| 26         | SET3       | Function setting for undershoot suppression, DVID fast slew rate, DVID voltage compensation and VR_HOT assertion during DVID current limit.                                                                                                                                                             |
| 27         | SET4       | Function setting for phase number with RT9637 of GTUS rail, on-time width setting (switching frequency) of VCCSA rail and anti-overshoot trigger level.                                                                                                                                                 |
| 28         | IMON_AUX   | AUX rail VR current monitor output. This pin outputs a current proportional to the output current.                                                                                                                                                                                                      |



| Pin No.             | Pin Name    | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                |  |
|---------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29                  | PSYS        | System input power monitor. Place the PSYS resistor as close to the IC as possible. The input power domain(SVID Address 0x0Dh) rail can be disabled by pulling the voltage at the PSYS pin > (VCC – 0.5V). RT3624LE rejects any commands to the input power domain rail. If the platform doesn't support PSYS function, it is recommended to connect PSYS pin to GND to avoid affecting system performance. |  |
| 30                  | RGNDA       | Return ground for VCCSA rail VR. This pin is the negative node of the differential remote voltage sensing.                                                                                                                                                                                                                                                                                                  |  |
| 31                  | VSENA       | VCCSA rail VR voltage sense input. This pin is connected to the termin VCCSA rail VR output voltage.                                                                                                                                                                                                                                                                                                        |  |
| 32                  | СОМРА       | VCCSA rail VR compensation. This pin is an error amplifier output pin.                                                                                                                                                                                                                                                                                                                                      |  |
| 33                  | FBA         | Negative input of the error amplifier. This pin is for VCCSA rail VR output voltage feedback to controller.                                                                                                                                                                                                                                                                                                 |  |
| 37, 34              | ISENA[1:2]N | Negative inputs to current-sense amplifier for Phase 1 to 2 of VR VCCSA rail.                                                                                                                                                                                                                                                                                                                               |  |
| 36, 35              | ISENA[1:2]P | Positive inputs to current-sense amplifier for Phase 1 to 2 of VR VCCSA rail.                                                                                                                                                                                                                                                                                                                               |  |
| 38                  | ISENP_AUX   | Positive input to current-sense amplifier of VR AUX rail.                                                                                                                                                                                                                                                                                                                                                   |  |
| 39                  | ISENN_AUX   | Negative input to current-sense amplifier of VR AUX rail.                                                                                                                                                                                                                                                                                                                                                   |  |
| 40                  | DBLR_PS     | External driver mode control. As PS4 command is received, this pin is in high state. This pin can work with RT9637 to drive two power stages with single PWM signal. As PS0 command is received, this pin is in low state. As PS1 command is received, this pin is in floating state. As PS2/3 command is received, this pin is in high state.                                                              |  |
| 41                  | DRVEN       | External driver mode control. As PS4 command is received, this pin is in low state. The output high level is VCC.                                                                                                                                                                                                                                                                                           |  |
| 42                  | DRVEN_F     | External driver mode control. As PS4 command is received, this pin is in floating state. The output high level is VCC.                                                                                                                                                                                                                                                                                      |  |
| 44, 43              | PWMA[1:2]   | PWM outputs for VCCSA rail VR. The tri-state window = 1.6V to 2.2V.                                                                                                                                                                                                                                                                                                                                         |  |
| 45, 46, 48, 47      | PWM[1:4]    | PWM outputs for GTUS rail VR. The tri-state window = 1.6V to 2.2V.                                                                                                                                                                                                                                                                                                                                          |  |
| 49                  | ANS_EN      | Acoustic Noise Suppression function setting. When the pin is pulled to VCC, this function can be enabled. This pin is not allowed to be floating.                                                                                                                                                                                                                                                           |  |
| 50                  | VCC         | Controller power supply. Connect this pin to 5V and place an RC filter, R = $2.2\Omega$ and C = $4.7\mu$ F. The decoupling capacitor should be placed as close to PWM controller as possible. The recommended size of Rvcc is 0603.                                                                                                                                                                         |  |
| 51                  | VRON        | VR enable control input.                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 52                  | VIN/VSYS    | VIN/VSYS input pin. Connect a low pass filter to this pin to set on-time.                                                                                                                                                                                                                                                                                                                                   |  |
| 53<br>(Exposed Pad) | GND         | Ground. The Exposed Pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                                                                                                                                                                                                                                 |  |

Copyright © 2022 Richtek Technology Corporation. All rights reserved.





### **Functional Block Diagram**



Copyright © 2022 Richtek Technology Corporation. All rights reserved.



### Operation

#### G-NAVP<sup>TM</sup> Control Mode

The RT3624LE adopts G-NAVP<sup>TM</sup> (Green Native AVP) which is Richtek's proprietary topology. It is derived from current mode constant on-time control with finite DC gain of error amplifier and DC offset cancellation. The topology can achieve easy load-line design and provide high DC accuracy and fast transient response. When the sensed current signal reaches the sensed voltage signal, the RT3624LE generates a PWM pulse to achieve loop modulation. Figure 1 shows the basic

G-NAVP<sup>TM</sup> behavior waveforms. The COMP signal is the sensed voltage that is inverted and amplified signal of the output voltage while current loading increases. The COMP rises due to output voltage droop. Then rising COMP forces PWM turn-on earlier and closely. While inductor current reaches loading current, COMP enters another steady state of higher voltage and the corresponding output voltage is in the steady state of lower voltage. The load-line, output voltage drooping which is proportional to loading current, is achieved.



Figure 1. G-NAVP<sup>TM</sup> Behavior Waveform

# SVID Interface/Control Logic/Configuration Registers

SVID Interface receives or transmits SVID signal with CPU. Control Logic executes command (Read/Write registers, setVID, setPS) and sends related signals to control VR. Configuration Registers include function setting registers and CPU required registers.

#### **IMON Filter**

IMON Filter is used to average current signal by an analog low-pass filter. It outputs  $IMON_{AVG}$  to the MUX of ADC for current reporting.

#### MUX and ADC

The MUX supports the inputs for SET1, SET2, SET3, SET4, TSEN, TSENA, PSYS, IMONAVG, IMONAVG and IMON\_AUXAVG. The ADC converts these analog signals to digital codes for reporting or function settings.

#### UVLO

The UVLO detects the VCC voltage. As VCC exceeds threshold, controller issues POR = high and waits VRON. After both POR and VRON are ready, then controller is enabled.

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation
WWW.richtek.com
DS3624LE-00 April 2022

#### Loop Control/Protection Logic

It controls power-on/off sequence, protections, power state transition, and PWM sequence.

#### DAC

The DAC generates a reference VID voltage according to the VID code sent by Control Logic. According to setVID command, Control Logic dynamically changes VID voltage to the target voltage with required slew rate.

#### ERROR AMP

The ERROR AMP inverts and amplifies the difference between output voltage and VID with externally set finite DC gain. The output signal is COMP for PWM trigger.

#### PER CSGM

The PER CSGM senses per-phase inductor current. The outputs are used for loop response, current balance, zero current detection, current reporting and over-current protection.

#### SUM CSGM

The SUM CSGM senses total inductor current with RIMON gain adjustment. SUM CSGM output current ratio can also be set by PIN-SETTING(Ai[1:0]). It helps wide application range of DCR and load-line. SUM CSGM output is used for PWM trigger.

#### RAMP

The RAMP helps loop stability and transient response.

#### **PWM CMP**

The PWM comparator compares COMP signal with sum current signal based on RAMP to trigger PWM.

#### **Offset Cancellation**

The offset cancellation is based on VID, COMP voltage and current signal from SUM CSGM to control output voltage accurately.

#### **Current Balance**

Per-phase current sense signal is compared with sensed average current. The comparison result adjusts each phase PWM width to optimize current and thermal balance.

#### **Zero Current Detection**

Detects whether each phase current crosses zero current. The result is used for DEM power saving and overshoot reduction (anti-overshoot function).

#### **AQR/ANTIOVS**

The AQR is a new generation of quick response mechanism (Adaptive Quick Response, AQR) which detects loading rising edge and allows all PWMs to turn on. The PWM pulse width triggered by AQR is adaptive to loading level. The AQR trigger level can be set by PIN-SETTING. ANTIOVS can help overshoot reduction which detects loading falling edge and forces all PWMs in tri-state until the zero current is detected.

#### OCP

The RT3624LE has two over-current protection mechanisms, sum OCP and OC limit.

#### OVP

The over-voltage protection threshold is linked to VID. Please refer to classification table and waveform in Table 17, Figure 23 and Figure 24.

#### UVP

When the output voltage is lower than VID-650mV with  $3\mu$ s filter time, UVP is triggered and all PWMs are in tri-state to turn off high-side power MOSFETs.

### Absolute Maximum Ratings (Note 1)

| VIN/VSYS to GND                                | 0.3V to 28V    |
|------------------------------------------------|----------------|
| VCC to GND                                     | 0.3V to 6.5V   |
| RGND to GND                                    | 0.3V to 0.3V   |
| Other Pins                                     | 0.3V to 6.8V   |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                |
| WQFN-52L 6x6                                   | 3.77W          |
| Package Thermal Resistance (Note 2)            |                |
| WQFN-52L 6x6, θJA                              | 26.5°C/W       |
| WQFN-52L 6x6, θJC                              | 6.5°C/W        |
| Lead Temperature (Soldering, 10 sec.)          | 260°C          |
| Junction Temperature                           | 150°C          |
| Storage Temperature Range                      | –65°C to 150°C |
| ESD Susceptibility (Note 3)                    |                |
| HBM (Human Body Model)                         | 2kV            |

#### **Recommended Operating Conditions** (Note 4)

| • | VIN/VSYS to GND            | 4.5V to 24V    |
|---|----------------------------|----------------|
| • | Supply Input Voltage, VCC  | 4.5V to 5.5V   |
| • | Junction Temperature Range | –10°C to 105°C |

### **Electrical Characteristics**

(V<sub>CC</sub> = 5V, typical values are referenced to T<sub>J</sub> = 25°C, Min and Max values are referenced to T<sub>J</sub> from -10°C to 105°C, unless otherwise specified)

| Parameter                      | Symbol       | Test Conditions                                           | Min | Тур | Мах | Unit |
|--------------------------------|--------------|-----------------------------------------------------------|-----|-----|-----|------|
| Supply Input                   |              |                                                           |     |     |     |      |
| Supply Voltage                 | Vcc          |                                                           | 4.5 | 5   | 5.5 | V    |
| Supply Current                 | Ivcc         | VRON = H, not switching                                   |     | 14  |     | mA   |
| Supply Current at PS4          | IVCC_PS4     | VRON = H, not switching                                   |     | 85  |     | μA   |
| Shutdown Current               | ISHDN        | VRON = L                                                  |     |     | 15  | μA   |
| EA Amplifier                   |              |                                                           |     |     |     |      |
| DC Gain                        | ADC          | $R_L = 47 k\Omega$                                        | 70  |     |     | dB   |
| Gain-Bandwidth Product         | Gвw          | CLOAD = 5pF                                               |     | 10  |     | MHz  |
| Slew Rate                      | SREA         | CLOAD = 10pF (Gain = -4, Rf<br>= 47kΩ, VOUT = 0.5V to 3V) |     | 5   |     | V/µs |
| Output Voltage Range           | VCOMP        | $R_L = 47 k\Omega$                                        | 0.3 |     | 3.6 | V    |
| Maximum Source/Sink<br>Current | IOUTEA       | VCOMP = 2V                                                |     | 5   |     | mA   |
| Current Sensing Amplifier (G   | TUS/VCCSA/AU | JX)                                                       |     |     |     |      |
| Impedance at Positive Input    | RISENxP      |                                                           | 1   |     |     | MΩ   |





| Parar                       | neter          | Symbol              | Test Conditions                                                                                 | Min          | Тур  | Max  | Unit |  |
|-----------------------------|----------------|---------------------|-------------------------------------------------------------------------------------------------|--------------|------|------|------|--|
| CS Input Voltage            |                | Vcsin               | Differential voltage range of<br>DCR sense. (VCSIN=<br>Inductor current x<br>DCR x DCR divider) | -10          |      | 80   | mV   |  |
| Current Sense               | Gain Error     | Amirror             | Internal current mirror gain of<br>per phase current sense<br>IIMON / ICS,PERx                  | 0.97         | 1    | 1.03 | A/A  |  |
| TON Setting                 |                |                     |                                                                                                 |              |      |      |      |  |
| On-Time Settin              | g              | ton                 | VIN = 19V, VID = 0.9V,<br>kton = 1.36                                                           |              | 93   |      | ns   |  |
| Minimum Off-Ti              | me             | tOFF                | VID = 1V under PS1<br>condition                                                                 |              | 130  | 300  | ns   |  |
| Minimum On-Ti               | me             | ton(MIN)            |                                                                                                 |              | 50   |      | ns   |  |
| Protections                 |                |                     |                                                                                                 |              |      |      |      |  |
|                             |                | VUVLO,rise          | Rising edge                                                                                     | 4.1          |      | 4.45 | V    |  |
| Under-Voltage<br>Threshold  | Lockout        | Vuvlo               | Falling edge                                                                                    | 3.9          |      | 4.2  | V    |  |
|                             |                | ΔΫυνίο              | Rising edge hysteresis                                                                          | 100          | 170  | 250  | mV   |  |
|                             |                |                     | Respect to VID voltage                                                                          | VID          | VID  | VID  | D mV |  |
| Over-Voltage P<br>Threshold | rotection      | Vov                 | VID >1V                                                                                         | +320         | +350 | +380 | IIIV |  |
|                             |                |                     | VID ≤1V                                                                                         | 1.3          | 1.35 | 1.4  | V    |  |
| Under-Voltage<br>Threshold  | Protection     | Vuv                 | Respect to VID voltage                                                                          | -680         | -650 | -620 | mV   |  |
| VRON and VR                 | READY          | •                   |                                                                                                 |              | 1    | 1    |      |  |
| VRON                        | Logic-High     | Vih                 |                                                                                                 | 0.7          |      |      |      |  |
| Threshold                   | Logic-Low      | VIL                 |                                                                                                 |              |      | 0.3  | V    |  |
| Leakage Currei              | nt of VRON     | ILEAK_IN            |                                                                                                 | -1           |      | 1    | μA   |  |
| VR_READY Pu                 | II Low Voltage | VVR_READY           | IVR_READY = 10mA                                                                                |              |      | 0.13 | V    |  |
| Serial VID and              | VR_HOT         |                     |                                                                                                 |              |      |      |      |  |
| VCLK, VDIO                  | Logic-High     | Viн                 |                                                                                                 | 0.65         |      |      | V    |  |
| Input Voltage               | Logic-Low      | VIL                 |                                                                                                 |              |      | 0.45 |      |  |
| Leakage Currei<br>VDIO      | nt of VCLK and | ILEAK_IN            |                                                                                                 | -1           |      | 1    | μΑ   |  |
|                             |                | Vvdio               | I <sub>VDIO</sub> = 10mA                                                                        |              |      | 0.13 |      |  |
| Pull Low Voltag             | е              | VALERT              | I <sub>ALERT</sub> = 10mA                                                                       |              |      | 0.13 | V    |  |
|                             |                | V <sub>VR_HOT</sub> | $I_{\overline{VR}HOT} = 10 \text{mA}$                                                           |              |      | 0.13 |      |  |
| Leakage Curre               | nt of ALERT,   | ILEAK_OUT           |                                                                                                 | -1           |      | 1    | μA   |  |
| ANS_EN                      |                |                     |                                                                                                 |              |      |      |      |  |
| ANS_EN<br>Input             | Logic-High     | Viн                 |                                                                                                 | VCC -<br>0.5 |      |      | V    |  |
| Voltage                     | Logic-Low      | VIL                 |                                                                                                 |              |      | 1    | V    |  |

RICHTEK

| Para                                           | Parameter       |                       | Test Conditions                                                                                                                          | Min          | Тур   | Max   | Unit    |
|------------------------------------------------|-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|-------|---------|
| VREF                                           |                 |                       |                                                                                                                                          |              |       |       |         |
| VREF Voltage                                   |                 | VVREF                 | Normal operation                                                                                                                         | 0.59         | 0.6   | 0.61  | V       |
| VREF SPS Vol                                   | tage            | VVREF_SPS             | Normal operation                                                                                                                         | 1.2          | 1.3   | 1.4   | V       |
| ADC                                            |                 |                       |                                                                                                                                          |              |       |       |         |
|                                                | GTUS            | dvimon_iccmax         | $V_{IMON} - V_{REF} = 0.8V @$ $ICCMAX >= 80A$ $V_{IMON} - V_{REF} = 0.4V @$ $ICCMAX >= 40A$ $V_{IMON} - V_{REF} = 0.2V @$ $ICCMAX < 40A$ |              | 255   |       | Decimal |
| Digital IMON<br>Set                            | VCCSA           | dvimona_iccmax        | VIMONA – VREF = 0.4V @<br>ICCMAX >=40A<br>VIMONA – VREF = 0.2V @<br>ICCMAX <40A                                                          |              | 255   |       | Decimal |
|                                                | AUX             | dvimon_aux_ic<br>cmax | VIMON_AUX-VREF=1.6V                                                                                                                      |              | 255   |       | Decimal |
| PSYS Maximu                                    | m Input Voltage | PSYS                  | VPSYS = 1.6V                                                                                                                             |              | 255   |       | Decimal |
| VSYS Maximu                                    | m Input Voltage | VSYS                  | VIN/VSYS=24V                                                                                                                             |              | 255   |       | Decimal |
| Averaging Peri                                 | od of IMON      | timon                 |                                                                                                                                          |              | 150   |       | μS      |
| Averaging Peri                                 | od of TSEN      | <b>TSEN</b>           |                                                                                                                                          |              | 600   |       | μS      |
| TSEN Voltage<br>Pull Low VR_H<br>(Asserts VR_H |                 | VTSEN_VR_HOT_L        | Within the range, $\overline{VR}_{HOT}$ = L                                                                                              | 1.105        | 1.112 | 1.119 | V       |
| TSEN Voltage<br>Pull High VR_<br>(De-Asserts V |                 | VTSEN_VR_HOT_H        | Within the range, $\overline{VR}_{HOT}$ = H                                                                                              | 1.147        | 1.154 | 1.161 | V       |
| TSEN Rises to<br>ALERT                         | Pull Low        | VTSEN_Status_H        | ALERT =Low                                                                                                                               | 1.147        | 1.154 | 1.161 | V       |
| TSEN Down to<br>ALERT                          | Pull Low        | VTSEN_Status_L        | ALERT =Low                                                                                                                               | 1.196        | 1.201 | 1.208 | V       |
| ITSEN                                          |                 | 1                     |                                                                                                                                          |              |       |       | ·       |
| TSEN Source (                                  | Current         | ITSEN                 | VTSEN = 1.6V                                                                                                                             | 79.2         | 80    | 80.8  | μΑ      |
| Input Power Do<br>Voltage                      | omain Disable   | Vpsys                 |                                                                                                                                          | VCC<br>- 0.5 |       |       | V       |

**Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.

**Note 3.** Devices are ESD sensitive. Handling precautions are recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

### **Typical Application Circuit**

#### Platform : ADL-M9W



Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation



### **Typical Operating Characteristics**

**RT3624LE** 



#### **GTUS VR OCP**











**GTUS VR OCP** 



**GTUS VR OVP** 



Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DS3624LE-00





GTUS VR Dynamic VID Up

V<sub>IN</sub> = 19V, VID = 0.6V to 0.9V,

Slew Rate = Fast

VGTUS

(200mV/Div) VCLK

(1V/Div)

VDIO

ALERT

(1V/Div) 📼

(1V/Div) 💿



#### **GTUS VR Dynamic VID Down**

**RT3624LE** 



00

**GTUS VR Dynamic VID Down** 

Time (5µs/Div)

#### **GTUS VR Mode Transient**





Time (5µs/Div)

PWM1 (5V/Div) PWM2 (5V/Div

Time (50µs/Div)

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation







VCCSA VR Power Off from EN





VCCSA VR Power On from EN





VCCSA VR OCP



Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation





V<sub>VCCS</sub> A (1V/Div) VR\_READY (1V/Div) PWMA1 miller -(5V/Div) VREF (1V/Div) Đ Time (50µs/Div)

VCCSA VR Dynamic VID Up





Time (5µs/Div)

#### VCCSA VR Dynamic VID Down



#### VCCSA VR Dynamic VID Down



#### Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

# VCCSA VR OVP V<sub>IN</sub> = 19V, VID = 0.9V

**RT3624LE** 







**VCCSA VR Mode Transient** 

#### VCCSA VR Mode Transient

RICHTEK



VCCSA VR Thermal Monitioring







#### **Application Information**

The RT3624LE includes two voltage rails: a 4/3/2/1 phase synchronous buck controller, the GTUS VR, and a 2/1 phase synchronous buck controller, the VCCSA VR, designed to meet Intel IMVP9.1 compatible CPUs specification with a serial SVID control interface. The controller uses an ADC to implement all kinds of settings to save total pin number for easy use increasing PCB space utilization. The RT3624LE is used in desktop computers or notebook computers.

#### **Power-ON Sequence**

In order to confirm sufficient power supply for proper operation, the VR triggers UVLO if VCC voltage drops below 4.2V (max). UVLO protection shuts down controller and forces high-side MOSFET and low-side MOSFET off. When VCC > 4.45V(max), RT3624LE issues POR=high and waits for VRON signal. After POR=high and VRON > 0.7V, controller powers on (Chip Enable = H) and starts VR internal settings, which include internal circuit offset correction and function settings (PIN-SETTING). Users can set multi-functions through SETx, TSEN and TSENA pins. Figure 2 shows the typical timing of controller power-on. The pull-high power of VRON pin is recommended as 1.05V, the same power for SVID interface. That can ensure SVID power is ready while VRON = H. Driver power (PVCC) is strongly suggested to be ready after VCC. This can prevent current flow back to VCC from PVCC through PWMx pin or DRVEN pin.



Figure 2. Typical Timing of Controller Power-ON

#### **Maximum Active Phases Number Setting**

The number of active phases is determined by ISENxN voltages. The detection is only active and latched at Chip Enable rising edge (VRON = H and VCC > 4.45V). While voltage at ISENxN > (VCC - 0.5V), maximum active phase number is (x-1). For example, pulling

ISEN4N to VCC programs a 3-phase operation, while pulling ISEN3N to VCC programs a 2-phase operation. The unused ISENxP pins are recommended to connect to VCC and the unused PWM pins can be floating. Figure 3 is a 3-phase operation example.





Figure 3. 3-Phases Operation Setting

#### **Rail Disable**

Pulling ISEN1N to VCC programs GTUS rail disabled. The unused ISENxP pins are recommended to connect to VCC and the unused PWMx pins can be floating. Pulling ISENA1N to VCC programs VCCSA rail disabled. The unused ISENAxP pins are recommended to connect to VCC and the unused PWMAx pins can be floating. Pulling the PSYS pin to (VCC – 0.5V) programs input power domain rail disabled. RT3624LE rejects any commands to the input power domain rail. The unused ISENP\_AUX pin and ISENN\_AUX pin are recommended to connect to VCC.

#### **Acoustic Noise Suppression**

The RT3624LE supports acoustic noise suppression function for reducing acoustic noise induced by piezoelectric effect from MLCC. As output voltage transition occurs, especially in dynamic VID, the vibrating MLCC produces acoustic noise if the vibrating frequency falls into audible band and the noise level is related to the output voltage transition amplitude  $\Delta V$ . Therefore, the RT3624LE adopts acoustic noise suppression function which is enabled by pulling ANS pin to VCC to reduce  $\Delta V$  when SetVID down and SetVID Decay down in DEM mode.

#### **PIN-SETTING Mechanism**

The RT3624LE provides multiple parameters for

platform setting and BOM optimization. These parameters can be set through SETx and TSEN pins. The RT3624LE adopts two-step PIN-SETTING mechanism to maximize IC pin utilization. Figure 4 illustrates this operating mechanism for SETx.

The Vdivider and Vcurrent can be represented as follows:



Figure 4. Operating Mechanism for SETx

Divider-Register and IXR-Register set the specified functions. For example, Divider-Register of SET1 sets VBOOT and ICCMAX of GTUS rail; IXR-Register of SET1 sets VCCSA rail ICCMAX. All setting functions are summarized in Table 1.



#### Table 1. Summary of Pin Setting Functions

|      |                                                      | Function Setting                                | Symbol                 | Description                                                                                                                                      |
|------|------------------------------------------------------|-------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Divider Register [4]                                 | Setting VBOOT of GTUS rail                      | VBOOT[4]               | VBOOT[4]=0, 0V<br>VBOOT[4]=1, non-zero                                                                                                           |
| SET1 | Divider Register[3:0]                                | GTUS VR ICCMAX                                  | ICCMAX[3:0]            | According to Platform, set GTUS VR's corresponding ICCMAX.                                                                                       |
|      | IXR Register[4:1]                                    | VCCSA VR ICCMAX                                 | ICCMAX_A[4:1]          | According to Platform, set VCCSA<br>VR's corresponding ICCMAX.                                                                                   |
|      | Divider Register[4]                                  | Setting VBOOT of VCCSA rail                     | VBOOT_A[4]             | VBOOT_A[4]=0, 0V<br>VBOOT_A[4]=1, non-zero                                                                                                       |
|      | Divider Register[3]                                  | Selectable VID table                            | VIDT[3]                | VIDT[3]=0, VID1(0V~1.52V)<br>VIDT[3]=1, VID2(0V~2.74V)                                                                                           |
| SET2 | Divider Register[2:0]                                | GTUS VR TON width setting (switching frequency) | k <sub>тоN</sub> [2:0] | According to required frequency, select adaptive $k_{TON}$ parameter.                                                                            |
|      | IXR Register[4:2]                                    | AUX VR ICCMAX                                   | ICCMAX_AUX[4:2]        | According to Platform, set AUX VR's corresponding ICCMAX.                                                                                        |
|      | IXR Register[1]                                      | Enable zero load-line for<br>GTUS and VCCSA VR  | 0LL[1]                 | 0LL[1]=0: Disable zero load-line<br>0LL[1]=1: Enable zero load-line                                                                              |
|      | Divider Register[4:3]                                | GTUS VR undershoot suppression                  | UDS[4:3]               | To improve undershoot by applying a positive offset at loading edge. Set trigger level.                                                          |
|      | Divider Register[2]                                  | DVID Fast slew rate                             | DVID fast_SR[2]        | DVID fast_SR[2][0] = 00, 1/2*Fast_P<br>DVID fast_SR[2][0] = 01, 3/4*Fast_P<br>DVID fast_SR[2][0] = 10, Fast_P<br>DVID fast_SR[2][0] = 11, Fast_S |
|      | Divider Register[1]                                  | GTUS VR DVID<br>voltage-compensation level      | DVID_LIFT[1]           | DVID_LIFT[1] = 0: 10uA<br>DVID_LIFT[1] = 1: 20uA<br>Current sink from FB pin                                                                     |
| SET3 | Divider Register[0]                                  | DVID Fast slew rate                             | DVID fast_SR[0]        | DVID fast_SR[2][0] = 00, 1/2*Fast_P<br>DVID fast_SR[2][0] = 01, 3/4*Fast_P<br>DVID fast_SR[2][0] = 10, Fast_P<br>DVID fast_SR[2][0] = 11, Fast_S |
|      | IXR Register[4:3] VCCSA VR undershoot<br>suppression |                                                 | UDS_A[4:3]             | To improve undershoot by applying a positive offset at loading edge. Set trigger level.                                                          |
|      | IXR Register[2]                                      | VR_HOT assertion during DVID current limit      | VR_HOT _DVID[2]        | $\frac{VR\_HOT}{VR\_HOT}\_DVID[2] = 0,Enable$ $VR\_HOT\_DVID[2] = 1,Disable$                                                                     |
|      | IXR Register[1]                                      | VCCSA VR DVID<br>voltage-compensation level     | DVID_LIFT_A[1]         | DVID_LIFT_A[1] = 0: 10uA<br>DVID_LIFT_A[1] = 1: 20uA<br>Current sink from FB pin                                                                 |

**RT3624LE** 

### RICHTEK

|       |                       | Function Setting                                       | Symbol                   | Description                                                                                                                                 |
|-------|-----------------------|--------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
|       | Divider Register[4:3] | GTUS VR Phase Extension                                | DBLR[4:3]                | DBLR[4:3] = 00: Enable, Phase=8<br>DBLR[4:3] = 01: Disable, Phase=1~4<br>DBLR[4:3] = 10: Enable, Phase=5<br>DBLR[4:3] = 11: Enable, Phase=6 |
| SET4  | Divider Register[2:0] | VCCSA VR TON width setting (switching frequency)       | k <sub>ton_A</sub> [2:0] | According to required frequency, select adaptive $k_{TON_A}$ parameter.                                                                     |
|       | IXR Register[4:3]     | GTUS VR Anti-overshoot<br>trigger level                | ANTIOVS_TH[4:3]          | ANTIOVS for reduction of overshoot<br>at loading falling edge. Set trigger<br>level.                                                        |
|       | IXR Register[2:1]     | VCCSA VR Anti-overshoot<br>trigger level               | ANTIOVS_TH_A[2:1]        | ANTIOVS for reduction of overshoot<br>at loading falling edge. Set trigger<br>level.                                                        |
|       | Divider Register[4:3] | GTUS VR Current Gain                                   | Ai[4:3]                  | Current gain setting                                                                                                                        |
| TSEN  | Divider Register[2:1] | GTUS VR Adaptive Quick<br>Response(AQR) trigger level  | AQR_TH[2:1]              | AQR for loop response speed-up of loading rising edge. Set trigger level.                                                                   |
|       | Divider Register[4:3] | VCCSA VR Current Gain                                  | Ai_A[4:3]                | Current gain setting                                                                                                                        |
| TSENA | Divider Register[2:1] | VCCSA VR Adaptive Quick<br>Response(AQR) trigger level | AQR_TH_A[2:1]            | AQR for loop response speed-up of loading rising edge. Set trigger level.                                                                   |

Referring to PIN-SETTING tables, Table 2 to 11, users can search corresponding V<sub>divider</sub> or V<sub>IXR</sub> according to the desired function setting combinations. Then SETx external resistors can be calculated as follows:

$$R1 = \frac{3.2V \times V_{IXR}}{80 \mu A \times V_{divider}}$$

 $R2 = \frac{R1 \times V_{divider}}{3.2V - V_{divider}}$ 

Richtek provides a Microsoft Excel-based design tool to calculate the desired PIN-SETTING resisters.

TSEN and TSENA pins also have function settings except for thermal monitoring function. They only utilize divider part of PIN-SETTING mechanism. The functions of TSEN and TSENA include current gain and quick response trigger level settings. The detailed operation is described in Thermal Monitoring and Indicator section.



| Table 2. SET1 | Pin Setting | for VBOOT | and ICCMAX |
|---------------|-------------|-----------|------------|
|---------------|-------------|-----------|------------|

| V (m)()                        | VBOOT    |         | ICCMAX(A) |         |         |         |         |         |  |  |  |
|--------------------------------|----------|---------|-----------|---------|---------|---------|---------|---------|--|--|--|
| V <sub>divider_SET1</sub> (mV) | VBOOT    | 8 phase | 6 phase   | 5 Phase | 4 Phase | 3 Phase | 2 Phase | 1 Phase |  |  |  |
| 25                             |          | 232     | 170       | 134     | 85      | 60      | 35      | 10      |  |  |  |
| 75                             |          | 238     | 176       | 140     | 90      | 64      | 38      | 12      |  |  |  |
| 125                            |          | 244     | 182       | 146     | 95      | 68      | 41      | 14      |  |  |  |
| 175                            |          | 250     | 188       | 152     | 100     | 72      | 44      | 16      |  |  |  |
| 225                            |          | 256     | 194       | 158     | 105     | 76      | 47      | 18      |  |  |  |
| 275                            |          | 262     | 200       | 164     | 110     | 80      | 50      | 20      |  |  |  |
| 325                            |          | 268     | 206       | 170     | 115     | 84      | 53      | 22      |  |  |  |
| 375                            | 0)/      | 274     | 212       | 176     | 120     | 88      | 56      | 24      |  |  |  |
| 425                            | 0V       | 280     | 218       | 182     | 125     | 92      | 59      | 26      |  |  |  |
| 475                            |          | 286     | 224       | 188     | 130     | 96      | 62      | 28      |  |  |  |
| 525                            |          | 292     | 230       | 194     | 135     | 100     | 65      | 30      |  |  |  |
| 575                            |          | 298     | 236       | 200     | 140     | 104     | 68      | 32      |  |  |  |
| 625                            |          | 304     | 242       | 206     | 145     | 108     | 71      | 34      |  |  |  |
| 675                            |          | 310     | 248       | 212     | 150     | 112     | 74      | 36      |  |  |  |
| 725                            |          | 316     | 254       | 218     | 155     | 116     | 77      | 38      |  |  |  |
| 775                            |          | 322     | 260       | 224     | 160     | 120     | 80      | 40      |  |  |  |
| 825                            |          | 232     | 170       | 134     | 85      | 60      | 35      | 10      |  |  |  |
| 875                            |          | 238     | 176       | 140     | 90      | 64      | 38      | 12      |  |  |  |
| 925                            |          | 244     | 182       | 146     | 95      | 68      | 41      | 14      |  |  |  |
| 975                            |          | 250     | 188       | 152     | 100     | 72      | 44      | 16      |  |  |  |
| 1025                           |          | 256     | 194       | 158     | 105     | 76      | 47      | 18      |  |  |  |
| 1075                           |          | 262     | 200       | 164     | 110     | 80      | 50      | 20      |  |  |  |
| 1125                           |          | 268     | 206       | 170     | 115     | 84      | 53      | 22      |  |  |  |
| 1175                           | non zoro | 274     | 212       | 176     | 120     | 88      | 56      | 24      |  |  |  |
| 1225                           | non-zero | 280     | 218       | 182     | 125     | 92      | 59      | 26      |  |  |  |
| 1275                           |          | 286     | 224       | 188     | 130     | 96      | 62      | 28      |  |  |  |
| 1325                           |          | 292     | 230       | 194     | 135     | 100     | 65      | 30      |  |  |  |
| 1375                           |          | 298     | 236       | 200     | 140     | 104     | 68      | 32      |  |  |  |
| 1425                           |          | 304     | 242       | 206     | 145     | 108     | 71      | 34      |  |  |  |
| 1475                           |          | 310     | 248       | 212     | 150     | 112     | 74      | 36      |  |  |  |
| 1525                           |          | 316     | 254       | 218     | 155     | 116     | 77      | 38      |  |  |  |
| 1575                           |          | 322     | 260       | 224     | 160     | 120     | 80      | 40      |  |  |  |



|                | ICCMA   | X_A(A)  |
|----------------|---------|---------|
| VIXR_SET1 (mV) | 2 Phase | 1 Phase |
| 50             | 35      | 10      |
| 150            | 38      | 12      |
| 250            | 41      | 14      |
| 350            | 44      | 16      |
| 450            | 47      | 18      |
| 550            | 50      | 20      |
| 650            | 53      | 22      |
| 750            | 56      | 24      |
| 850            | 59      | 26      |
| 950            | 62      | 28      |
| 1050           | 65      | 30      |
| 1150           | 68      | 32      |
| 1250           | 71      | 34      |
| 1350           | 74      | 36      |
| 1450           | 77      | 38      |
| 1550           | 80      | 40      |

#### Table 3. SET1 Pin Setting for ICCMAX\_A

Copyright © 2022 Richtek Technology Corporation. All rights reserved.





#### Table 4. SET2 Pin Setting for VBOOT\_A, VIDT and kTON

| Vdivider_SET2 (mV) | VBOOT_A  | VIDT | <b>k</b> ton |
|--------------------|----------|------|--------------|
| 25                 |          |      | 0.64         |
| 75                 |          |      | 0.82         |
| 125                |          |      | 1            |
| 175                |          |      | 1.18         |
| 225                |          | VID1 | 1.36         |
| 275                |          |      | 1.55         |
| 325                |          |      | 1.73         |
| 375                | 0)/      |      | 2.27         |
| 425                | - 0V     |      | 0.64         |
| 475                |          |      | 0.82         |
| 525                |          |      | 1            |
| 575                |          |      | 1.18         |
| 625                |          | VID2 | 1.36         |
| 675                |          |      | 1.55         |
| 725                |          |      | 1.73         |
| 775                |          |      | 2.27         |
| 825                |          |      | 0.64         |
| 875                |          |      | 0.82         |
| 925                |          |      | 1            |
| 975                |          |      | 1.18         |
| 1025               |          | VID1 | 1.36         |
| 1075               |          |      | 1.55         |
| 1125               |          |      | 1.73         |
| 1175               |          |      | 2.27         |
| 1225               | non-zero |      | 0.64         |
| 1275               |          |      | 0.82         |
| 1325               |          |      | 1            |
| 1375               | ]        |      | 1.18         |
| 1425               | 1        | VID2 | 1.36         |
| 1475               | 1        |      | 1.55         |
| 1525               |          |      | 1.73         |
| 1575               | 1        |      | 2.27         |

### RICHTEK

| VIXR_SET2 (mV) | ICCMAX_AUX(A) | 0LL     |
|----------------|---------------|---------|
| 50             | 10            | Disable |
| 150            | 10            | Enable  |
| 250            | 15            | Disable |
| 350            | 15            | Enable  |
| 450            | 20            | Disable |
| 550            | 20            | Enable  |
| 650            | 25            | Disable |
| 750            | 25            | Enable  |
| 850            | 20            | Disable |
| 950            | - 30          | Enable  |
| 1050           | 25            | Disable |
| 1150           | 35            | Enable  |
| 1250           | 40            | Disable |
| 1350           | 40            | Enable  |
| 1450           | Reserved      | Disable |
| 1550           | Reserved      | Enable  |

#### Table 5. SET2 Pin Setting for ICCMAX\_AUX and 0LL

Copyright © 2022 Richtek Technology Corporation. All rights reserved.



|                    | U         | DS      |           |              |
|--------------------|-----------|---------|-----------|--------------|
| Vdivider_SET3 (mV) | PS0       | PS1     | DVID_LIFT | DVID fast_SR |
| 25                 |           |         | 10.0      | 1/2*Fast_P   |
| 75                 |           |         | 10uA      | 3/4*Fast_P   |
| 125                |           |         |           | 1/2*Fast_P   |
| 175                | D's al la | Disable | 20uA      | 3/4*Fast_P   |
| 225                | Disable   | Disable | 40.4      | Fast_P       |
| 275                |           |         | 10uA      | Fast_S       |
| 325                |           |         | 000       | Fast_P       |
| 375                |           |         | 20uA      | Fast_S       |
| 425                |           |         | 40.4      | 1/2*Fast_P   |
| 475                |           |         | 10uA      | 3/4*Fast_P   |
| 525                |           |         |           | 1/2*Fast_P   |
| 575                | 000       | 405     | 20uA      | 3/4*Fast_P   |
| 625                | 200       | 125     | 404       | Fast_P       |
| 675                |           |         | 10uA      | Fast_S       |
| 725                |           |         | 204       | Fast_P       |
| 775                |           |         | 20uA      | Fast_S       |
| 825                |           |         | 100       | 1/2*Fast_P   |
| 875                |           |         | 10uA      | 3/4*Fast_P   |
| 925                |           |         | 204       | 1/2*Fast_P   |
| 975                | 200       | 475     | 20uA      | 3/4*Fast_P   |
| 1025               | 200       | 175     | 100       | Fast_P       |
| 1075               |           |         | 10uA      | Fast_S       |
| 1125               |           |         | 204       | Fast_P       |
| 1175               |           |         | 20uA      | Fast_S       |
| 1225               |           |         | 10        | 1/2*Fast_P   |
| 1275               |           |         | 10uA      | 3/4*Fast_P   |
| 1325               |           |         | 004       | 1/2*Fast_P   |
| 1375               | 050       | 450     | 20uA      | 3/4*Fast_P   |
| 1425               | 250       | 150     | 40.4      | Fast_P       |
| 1475               |           |         | 10uA      | Fast_S       |
| 1525               |           |         | 00.1      | Fast_P       |
| 1575               |           |         | 20uA      | Fast_S       |

### Table 6. SET3 Pin Setting for UDS, DVID\_LIFT and DVID fast\_SR

### RICHTEK

| VIXR_SET3 | UD      | S_A     |         | DVID_LIFT_A |
|-----------|---------|---------|---------|-------------|
| (mV)      | PS0     | PS1     |         |             |
| 50        |         |         | Enabla  | 10uA        |
| 150       | Disable | Disable | Enable  | 20uA        |
| 250       | Disable | Disable | Dischla | 10uA        |
| 350       | -       |         | Disable | 20uA        |
| 450       |         |         | Enabla  | 10uA        |
| 550       | 200     | 125     | Enable  | 20uA        |
| 650       | 200     | 120     | Disable | 10uA        |
| 750       |         |         | Disable | 20uA        |
| 850       |         |         | Enable  | 10uA        |
| 950       | 200     | 175     | Enable  | 20uA        |
| 1050      | 200     | 175     | Disable | 10uA        |
| 1150      |         |         | DISADIE | 20uA        |
| 1250      |         |         | Enabla  | 10uA        |
| 1350      | 250     | 150     | Enable  | 20uA        |
| 1450      | 200     | 150     | Disable | 10uA        |
| 1550      |         |         | Disable | 20uA        |

Table 7. SET3 Pin Setting for UDS\_A, VR\_HOT \_DVID and DVID\_LIFT\_A

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation



| Vdivider_SET4 (mV) | DBLR         | <b>k</b> <sub>ton_a</sub> |
|--------------------|--------------|---------------------------|
| 25                 |              | 0.64                      |
| 75                 |              | 0.82                      |
| 125                |              | 1                         |
| 175                | Enable DBLR  | 1.18                      |
| 225                | 8phase       | 1.36                      |
| 275                |              | 1.55                      |
| 325                |              | 1.73                      |
| 375                |              | 2.27                      |
| 425                |              | 0.64                      |
| 475                |              | 0.82                      |
| 525                |              | 1                         |
| 575                | Disable DBLR | 1.18                      |
| 625                |              | 1.36                      |
| 675                |              | 1.55                      |
| 725                |              | 1.73                      |
| 775                |              | 2.27                      |
| 825                |              | 0.64                      |
| 875                |              | 0.82                      |
| 925                |              | 1                         |
| 975                | Enable DBLR  | 1.18                      |
| 1025               | 5 phase      | 1.36                      |
| 1075               |              | 1.55                      |
| 1125               |              | 1.73                      |
| 1175               |              | 2.27                      |
| 1225               |              | 0.64                      |
| 1275               |              | 0.82                      |
| 1325               |              | 1                         |
| 1375               | Enable DBLR  | 1.18                      |
| 1425               | 6 phase      | 1.36                      |
| 1475               |              | 1.55                      |
| 1525               |              | 1.73                      |
| 1575               |              | 2.27                      |

#### Table 8. SET4 Pin Setting for DBLR and kTON\_A





| VIXR_SET4 (mV) | ANTIOVS_TH | ANTIOVS_TH_A |
|----------------|------------|--------------|
| 50             |            | 90mV         |
| 150            | 90mV       | 150mV        |
| 250            | 90117      | 210mV        |
| 350            |            | Disable      |
| 450            |            | 90mV         |
| 550            | 150m)/     | 150mV        |
| 650            | 150mV      | 210mV        |
| 750            |            | Disable      |
| 850            |            | 90mV         |
| 950            | 210m)/     | 150mV        |
| 1050           | 210mV      | 210mV        |
| 1150           |            | Disable      |
| 1250           |            | 90mV         |
| 1350           | Disable    | 150mV        |
| 1450           | Disable    | 210mV        |
| 1550           |            | Disable      |

#### Table 9. SET4 Pin Setting for ANTIOVS\_TH and ANTIOVS\_TH\_A

Copyright © 2022 Richtek Technology Corporation. All rights reserved.



#### Table 10. TSEN Pin Setting for Ai and AQR\_TH

| VTSEN (mV) | Ai   | AQR_TH  |
|------------|------|---------|
| 50         |      | 720     |
| 150        |      | 880     |
| 250        |      | 1040    |
| 350        | 0.25 | 1200    |
| 450        | 0.25 | 1360    |
| 550        |      | 1520    |
| 650        |      | 1680    |
| 750        |      | Disable |
| 850        |      | 720     |
| 950        |      | 880     |
| 1050       |      | 1040    |
| 1150       | 0.5  | 1200    |
| 1250       | 0.5  | 1360    |
| 1350       |      | 1520    |
| 1450       |      | 1680    |
| 1550       |      | Disable |
| 1650       |      | 720     |
| 1750       |      | 880     |
| 1850       |      | 1040    |
| 1950       | 0.75 | 1200    |
| 2050       | 0.75 | 1360    |
| 2150       |      | 1520    |
| 2250       |      | 1680    |
| 2350       |      | Disable |
| 2450       |      | 720     |
| 2550       |      | 880     |
| 2650       | ]    | 1040    |
| 2750       |      | 1200    |
| 2850       | - 1  | 1360    |
| 2950       | ]    | 1520    |
| 3050       | ]    | 1680    |
| 3150       |      | Disable |





| VTSENA (mV) | Ai_A | AQR_TH_A |
|-------------|------|----------|
| 50          |      | 720      |
| 150         |      | 880      |
| 250         |      | 1040     |
| 350         | 0.25 | 1200     |
| 450         | 0.25 | 1360     |
| 550         |      | 1520     |
| 650         |      | 1680     |
| 750         |      | Disable  |
| 850         |      | 720      |
| 950         |      | 880      |
| 1050        |      | 1040     |
| 1150        | 0.5  | 1200     |
| 1250        | 0.5  | 1360     |
| 1350        |      | 1520     |
| 1450        |      | 1680     |
| 1550        |      | Disable  |
| 1650        |      | 720      |
| 1750        |      | 880      |
| 1850        |      | 1040     |
| 1950        | 0.75 | 1200     |
| 2050        | 0.75 | 1360     |
| 2150        |      | 1520     |
| 2250        |      | 1680     |
| 2350        |      | Disable  |
| 2450        |      | 720      |
| 2550        | ]    | 880      |
| 2650        |      | 1040     |
| 2750        |      | 1200     |
| 2850        | 1    | 1360     |
| 2950        |      | 1520     |
| 3050        | ]    | 1680     |
| 3150        |      | Disable  |

### Table 11. TSENA Pin Setting for Ai\_A and AQR\_TH\_A

#### **Thermal Monitoring and Indicator**

TSEN pin processes two functions of PIN-SETTING (function setting) and thermal monitoring. After power on, TSEN has three operation modes: PIN-SETTING, Pre-Thermal Sense and Thermal Sense Mode. The corresponding function blocks of the three modes are shown in Figure 5. In PIN-SETTING Mode, TSEN pin voltage =  $3.2V \times R2 / (R1+R2)$  with VREF = 3.2V and is coded by ADC and stored in PIN-SETTING register. In Pre-Thermal Sense Mode, TSEN pin voltage = 0.6V x R2 / (R1+R2) with VREF = 0.6V and is coded and stored in Pre-Thermal Register. This part helps Thermal Sense Mode calculation. In Thermal Sense Mode, TSEN pin voltage = 0.6V x R2 / (R1+R2) + 80uA x [(R1//R2)+R3] with VREF = 0.6V and is coded. Subtracting Pre-Thermal Register code, the result is stored in Thermal Register. (The corresponding TSEN voltage =  $80\mu A \times [(R1//R2)+R3]$  that's defined as Thermal Voltage. R3 is the NTC thermistor network to sense temperature.) NTC thermistor is recommended to be placed near the MOSFET, the hottest area in the PCB. Higher temperature causes smaller R3 and lower TSEN. According to NTC thermistor temperature curve, design Thermal Voltage v.s Temperature with proper R3 network to meet Intel temperature zone. 100°C Thermal Voltage =  $80\mu A \times [(R1//R2) + R3(100^{\circ}C)] =$ 1.105V must be required. Controller processes the TSEN pin voltage to report temperature zone register. While the TSEN pin voltage is less than 1.105V, the VR\_HOT is pulled low to indicate thermal alert. The signal is an open-drain signal. Thermal Register data is updated every 75µs and averaging interval is 600µs. The resistance accuracy of TSEN network is recommended to be less than 1% error.



**RT3624LE** 

Figure 5. Multi-Function Pin Setting Mechanism for TSEN

#### System Input Power Monitoring (PSYS)

The RT3624LE provides PSYS function to monitor total platform system power and report to the CPU via SVID interface. The PSYS function can be illustrated as in Figure 6. PSYS meter measures system input current and outputs a proportional current signal IPSYS. RPSYS is designed for the PSYS voltage = 1.6V with maximum IPSYS for 100% system input power. 1.6V is a full-scale analog signal for FFh digitized code.



Figure 6. PSYS Function Block Diagram

#### System Input Voltage Monitoring (VSYS)

The RT3624LE provides optional VSYS function to monitor system input voltage. The threshold can be set through SVID interface and FFh digitized code indicates for 24V input voltage (24V/255 pre code). If input voltage is lower than critical threshold, controller asserts  $\overline{VR}_{HOT}$ .



#### Zero Load-line

The RT3624LE also can support enable zero load-line function. When zero load-line function is enabled, the output voltage is determined only by VID and does not vary with the loading current like load-line system behavior. The RT3624LE adopts AC-droop to effectively suppress load transient ring back and control overshoot for zero load-line application. Figure 7 shows the condition without AC-droop control. The output voltage without AC-droop control has extra ring back  $\Delta V2$  due to C area charge. Figure 8 shows the condition with AC-droop control. While loading occurs, controller changes VID target to short-term voltage target temporarily. Short-term voltage target is related to transient loading current  $\Delta I_{CC}$  and can be represented as the following :

Short\_Term\_Voltage\_Target=VID-∆I<sub>CC</sub>×R<sub>11</sub>

The setting method of RLL is the same as load-line system. The short-term voltage target reverts to VID target slowly after a period of time. The short-term voltage target can help inductor current not to exceed loading current too much and then the ring back  $\Delta V2$  can be suppressed. The overshoot amplitude is reduced to only  $\Delta V3$ .



Figure 7. Zero Load-line without AC-droop Control







Figure 8. Zero Load-line with AC-droop Control

#### Per Phase Current Sense

To achieve higher efficiency, the RT3624LE adopts inductor DCR current sensing to get each phase current signal, as illustrated in Figure 9. An external low-pass filter Rx1 and Cx reconstruct the current signal. The low-pass filter time constant  $R_{X1} \times C_X$ should match time constant  $\frac{L_X}{DCR}$  of Inductance and DCR. It's necessary to fine tune Rx1 and Cx for transient performance and current reporting. If RC network time constant matches inductor time constant  $\frac{L_X}{\text{DCR}}$  , an ideal load transient waveform can be designed. If RC network time constant is larger than inductor time constant  $\frac{L_X}{DCR}$ , VGTUS waveform has a sluggish droop during load transient. If RC network is smaller than inductor time constant  $\frac{L_X}{DCR}$ , VGTUS waveform sags to create an undershooting failing to meet the specification and mis-trigger over-current protections (sum OCP). Figure 11 shows the output waveforms according to the RC network time constant.

The Rx1 is highly recommended as two 0603 size resistors in series to enhance the lout reporting accuracy. Cx is suggested to be  $0.1\mu$ F X7R/0603 for

low de-rating value at high frequency.

$$I_{CS,PERx} = \frac{V_{CSIN}}{680\Omega} = \frac{I_{Lx} \times DCR}{680\Omega}$$

Rx2 is optional for preventing VCSIN from exceeding current sense amplifier input range. The time constant of (Rx1//Rx2) x Cx should match  $\frac{L_x}{DCR}$ .

$$I_{CS,PERx} = \frac{V_{CSIN}}{680\Omega} = \frac{I_{Lx} \times DCR}{680\Omega} \times \frac{R_{X2}}{R_{X1} + R_{Y2}}$$

The current signal I<sub>CS,PERx</sub> is mirrored for load-line control/current reporting, current balance and zero current. The mirrored current to IMON pin is one time of I<sub>CS,PER</sub>. (I<sub>IMON</sub>=A<sub>MIRROR</sub>×I<sub>CS,PER</sub>, A<sub>MIRROR</sub>=1)

The current sense lines must be routed as differential pair from the inductor to the controller on the same layer.

The AUX current sense is demonstrated in Figure 10. In this design, the Rcs is  $1k\Omega$  and the mirror-gain is  $1.25 (I_{IMON_AUX} = A_{MIRROR} \times I_{CS_AUX}, A_{MIRROR} = 1.25)$ 



Figure 9. Inductor DCR Current Sensing Method for GTUS/VCCSA



Figure 10. Inductor DCR Current Sensing Method for AUX



Figure 11. All Kinds of RC Network Time Constant

# Total Current Sense/ICCMAX Setting/Current Monitoring

To compensate DCR positive temperature coefficient, conventional current sense method needs an NTC resistor for per phase current loop. The RT3624LE adopts a patented total current sense method that requires only one NTC resistor for thermal compensation. The NTC resistor is designed within IMON resistor network on IMON pin. It is suggested to be placed near the inductor of the first phase. Figure 12 shows the configuration. All phase current signals are gathered to IMON pin and converted to a voltage signal VIMON by RIMON, EQ based on VREF pin. The VREF pin provides 0.6V voltage source (as presented as VVREF) during normal operation. The relationship between VIMON and inductor current ILx is :



# **RT3624LE**

 $V_{IMON} V_{VREF} = (I_{L1} + I_{L2} + ...) \times \frac{DCR}{680\Omega} \times R_{IMON,EQ}$ 

VIMON - VVREF is proportional to output current. VIMON -VVREF is used for output current reporting and load-line loop-control and sum over-current protection. For the reporting, VIMON - VVREF is averaged by analog low-pass filter and then coded by 8-bit ADC. The digitized reporting value is scaled such that FFh = ICCMAX. The RIMON, EQ should be designed so that VIMON - VVREF = VICCMAX while (IL1+IL2+...) = ICCMAXGTUS = GTUS ICC\_MAX register value, where VICCMAX setting for each rail is shown below :

For GTUS rail,

 $V_{ICCMAX}$ =0.8V, when ICCMAX>80A

V<sub>ICCMAX</sub>=0.4V, when 80A≥ICCMAX≥40A

 $V_{ICCMAX}$ =0.2V, when 40A>ICCMAX For VCCSA rail,  $V_{ICCMAX}$ =0.4V, when ICCMAX≥40A  $V_{ICCMAX}$ =0.2V, when 40A>ICCMAX

For AUX,

V<sub>ICCMAX</sub>=1.6V for all ICCMAX setting

For load-line loop control, VIMON – VVREF is scaled by Ai, that can be selected by Ai[1:0] of PIN-SETTING. The detailed application is described in the load-line setting section.



Figure 12. Total Current Sense Method



#### Load-line Setting (RLL)

An output voltage load-line (Adaptive Voltage Positioning) is specified in CPU VR for power saving and output capacitance reduction. The characteristic of load-line is that the output voltage decreases by an amount proportional to the increasing loading current. The slope between output voltage and loading current (RLL) is shown in Figure 13. Figure 14 shows the voltage and current loop circuits of the RT3624LE for the load-line control. The detailed equation is described as below

$$R_{LL} = \frac{Current \ Loop \ Gain}{Voltage \ Loop \ Gain} = \frac{DCR}{680\Omega} \times R_{IMON,EQ} \times \frac{A_i}{\frac{R_{EA2}}{R_{EA1}}} \times \frac{3}{2}$$

Ai is current gain.  $\frac{R_{EA2}}{R_{EA1}}$  is ERROR AMP gain and suggested to be greater than 2 for better transient response. RLL can be programmed by Ai and  $\frac{R_{EA2}}{R_{EA1}}$ . Ai can be selected by PIN-SETTING of Ai[1:0] as listed in Table 12.







Figure 14. Voltage Loop and Current Loop for Loadline

| PIN-SETTING of Ai    |
|----------------------|
| Current Gain Setting |
| 0.25                 |
| 0.50                 |
| 0.75                 |
| 1.00                 |
|                      |

| Table 12. PIN-SETTING of Ai |
|-----------------------------|
|-----------------------------|

### **Dynamic VID (DVID) Compensation**

During DVID transition, an extra current is required to charge output capacitors for increasing voltage. The charging current approximates to the product of the DVID slew rate and output capacitance. For droop system, the extra charging current induces extra voltage droop so that the output voltage cannot reach the target within the specified time. The extra voltage drop approximates to DVID Slew Rate x Output Capacitance x RLL (RLL is the load-line slope,  $\Omega$ ). This phenomenon is called droop effect. How charging current affects loop is illustrated in Figure 15. The RT3624LE provides one DVID compensation function as shown in Figure 16. An internal current IDVID\_LIFT sinks internally from FB pin to generate DVID compensation,  $I_{DVID\_LIFT} \times R_{EA1}$ . IDVID\_LIFT for fast DVID SR can be set from SET3 PIN-SETTING of DVID\_LIFT[1], 10µA and 20µA. For different scale of

DVID SR, **I**DVID LIFT is internally adjusted. Compensating magnitude can also be adjusted by R<sub>EA1</sub>. When DAC output reaches the target (ALERT issue timing), inductor current is still high and needs a time to settle down to the DC loading current. In the settling time, the falling down current keeps charging output capacitor (The magnitude is related with capacitance and VID). Thus. DVID inductor, compensation can be less than DVID Slew Rate x Output Capacitance (Capacitance degeneration should be considered). While output capacitance is so large that DVID compensation cannot cover, adding a resistor and capacitor from FB to GND also can provide similar function. The ERROR AMP compensation (resistance and capacitance network among VSEN, FB and COMP) also affects DVID behavior. The final setting should be based on actual measurement.

**RT3624LE** 









# **RT3624LE**



#### **Compensator Design**

The compensator of the RT3624LE doesn't need a complex type II or type III compensator to optimize control loop performance. It can adopt a simple type I compensator (one pole, one zero) in the G-NAVP<sup>TM</sup> topology to fine tune ACLL performance. The one pole and one zero compensator is shown in Figure 17. For IMVP9.1 ACLL specification, it is recommended to adjust compensator according to load transient ring back level. Refer to the design tool for default compensator values.



Figure 17. Type I Compensator

### **Differential Remote Sense Setting**

The VR provides differential remote-sense inputs to eliminate the effects of voltage drops along the PC board traces, CPU internal power routes and socket contacts. The CPU contains on-die sense pins, VCC\_SENSE and VSS\_SENSE. The related connection is shown in Figure 18. The VID voltage (DAC) is referenced to RGND to provide accurate voltage at remote CPU side. While CPU is not mounted on the system, two resistors of typical  $100\Omega$  are required to provide output voltage feedback.



Figure 18. Remote Sensing Circuit

### **Switching Frequency Setting**

The RT3624LE G-NAVP<sup>TM</sup> (Green Native AVP) topology is one kind of current-mode constant on-time control. It generates an adaptive ToN (PWM) with input voltage (VIN) for better line regulation. The ToN is also adaptive to VID voltage to achieve constant frequency concept. The constant switching frequency operation makes the thermal estimation easy. The RT3624LE provides a parameter setting of kTON to design TON width. kTON is set by PIN-SETTING of kTON[2:0]. The related setting table is listed in Table 13.

The equations of TON are listed as below :

 $VID \ \geq 0.93V$ 

 $Ton=2.206u \times \frac{VID}{k_{TON} \cdot (VIN)} + 14ns$ 

VID < 0.93V

| Table 13. PIN-SETTING | of kton |
|-----------------------|---------|
|-----------------------|---------|

| kton[2:0] | <b>K</b> TON |
|-----------|--------------|
| 000       | 0.64         |
| 001       | 0.82         |
| 010       | 1            |
| 011       | 1.18         |
| 100       | 1.36         |
| 101       | 1.55         |
| 110       | 1.73         |
| 111       | 2.27         |

The switching frequency can be derived from TON as shown below. The losses in the GTUS power stage and driver characteristics are considered.

$$Freq = \frac{VID + \frac{I_{CC}}{N} \times (DCR + \frac{R_{ONLS,max}}{n_{LS}} - N \times R_{LL})}{\left[V_{IN} + \frac{I_{CC}}{N} \times \left(\frac{R_{ONLS,max}}{n_{LS}} - \frac{R_{ONHS,max}}{n_{HS}}\right)\right] \times (T_{ON} - T_{D} + T_{ON, VAR}) + \frac{I_{CC}}{N} \times \frac{R_{ONLS,max}}{n_{LS}} \times T_{D}}$$

VID: VID voltage

VIN: input voltage

 $I_{\text{CC}}$ : loading current

N: total phase number

R<sub>ONHS.max</sub>: maximum equivalent high-side RDS(ON)

 $n_{\text{HS}}$ : number of high-side MOSFETs

R<sub>ONLS.max</sub>: maximum equivalent low-side RDS(ON)

 $n_{LS}$ : number of low-side MOSFETs.

 $T_{\text{D}}$ : summation of the high-side MOSFET delay time and rising time

T<sub>ON, VAR</sub>: on-time variation value

DCR: inductor DCR

 $\mathsf{R}_{\mathsf{LL}}:$  load-line setting ( $\Omega)$ 

# **RT3624LE**



#### Adaptive Quick Response (AQR)

The RT3624LE adopts Adaptive Quick Response (AQR) to optimize transient response. The mechanism is illustrated in Figure 19. Controller detects output voltage drop slew rate. While the slew rate exceeds the AQR threshold, all PWMs turn on for 53.3% of TON. The RT3624LE provides various AQR threshold through PIN-SETTING of AQR\_TH. The following equation can initially decide the AQR starting trigger threshold. Note that the threshold should be larger than steady-state output voltage ripple falling slew rate and also the overshoot falling slew rate to avoid miss trigger AQR.

AQR Starting Trigger Threshold = 
$$-4\mu \times \frac{dVSEN}{dt}$$



Figure 19. Adaptive Quick Response Mechanism

|             | AQR Starting Trigger Threshold |
|-------------|--------------------------------|
| AQR_TH[2:0] | (mV)                           |
| 000         | 720                            |
| 001         | 880                            |
| 010         | 1040                           |
| 011         | 1200                           |
| 100         | 1360                           |
| 101         | 1520                           |
| 110         | 1680                           |
| 111         | Disable                        |

Table 14. PIN-SETTING of AQR\_TH

### Anti-overshoot (ANTI-OVS)

The RT3624LE provides anti-overshoot function to suppress output voltage overshoot. Controller detects overshoot by signals related to output voltage. The overshoot trigger level can be adjusted by PIN-SETTING as listed in Table 15. The main detecting signal comes from COMP. However, COMP characteristic varies with compensation. Initial trigger level setting is based on the following equation :

$$\Delta \text{COMP} \times \frac{4}{3} = \Delta \text{VSEN} \times \frac{\text{R}_{\text{EA2}}}{\text{R}_{\text{EA1}}} \times \frac{4}{3} >$$

Anti-overshoot Threshold of ANTIOVS\_TH[1:0]

The final setting should be determined according to actual Error AMP compensator design and measurement.

While overshoot exceeds the set trigger level, all PWMs keep in tri-state until the zero current is detected or VSEN returns to normal level. Turning off LGs forces positive current flow through body diode to cause diode forward voltage drop. The extra forward voltage can speed up inductor current discharge and decrease overshoot.

| ANTIOVS_TH[1:0] | Anti-overshoot<br>Threshold (mV) |
|-----------------|----------------------------------|
| 00              | 90                               |
| 01              | 150                              |
| 10              | 210                              |
| 11              | Disable                          |

| Table 15. PIN-SETTING of Anti-Oversho | эt |  |  |  |  |  |  |
|---------------------------------------|----|--|--|--|--|--|--|
| Threshold                             |    |  |  |  |  |  |  |

Copyright © 2022 Richtek Technology Corporation. All rights reserved.

# **RT3624LE**

#### **ACLL Performance Enhancement**

The RT3624LE provides another optional function to improve undershoot by applying a positive offset at loading edge. Controller detects the COMP signal and compares it with steady state. While VCOMP variation exceeds a threshold, an additional positive offset is added to the output voltage. The threshold can be set through PIN-SETTING separately for PS0 and PS1 as listed in Table 16. The smaller index indicates that the detection is triggered easily. The positive offset is related to the compensation.

The ACLL performance enhancement threshold can

approximate to  $60\text{mV}/\frac{\text{V}_{\text{EA2}}}{\text{V}_{\text{EA1}}}$ . In PS0, the slew rate of VRAMP increases when the VCOMP intersects the positive offset in order to send out another on-time earlier to improve undershoot. In PS1, except for the positive offset, an additional 10mV is applied to the DAC and one pulse of PWM is also forced to turn on while the function is triggered. The positive offset is released gradually in about hundred micro-second. Figure 20 and Figure 21 show undershoot suppression behavior in PS0 and PS1. For different platform, the optimized setting is different. The final setting must be based on actual measurement.

| UDS[1:0] | PS0 (Index) | PS1 (Index) |
|----------|-------------|-------------|
| 00       | Disable     | Disable     |
| 01       | 200         | 125         |
| 10       | 200         | 175         |
| 11       | 250         | 150         |

| Table 16. PIN-SETTING of Undershoot Suppression | n |
|-------------------------------------------------|---|
|-------------------------------------------------|---|



Figure 20. Undershoot Suppression Behavior in Multi Phase





| Load                   |                                                            |
|------------------------|------------------------------------------------------------|
| Trigger UD             |                                                            |
| PWM                    |                                                            |
| w/ UD<br>PWM<br>w/o UD |                                                            |
| w/0 0D                 | Figure 21. Undershoot Suppression Behavior in Single Phase |

### Over-Current Protection (OCP)

The RT3624LE has sum OCP mechanisms and the threshold of sum OCP for PS0 is defined as

 $I_{SUM_OC,PS0} = K_{SOCP} \times VIMON_{ICCMAX} \times \frac{R_{CS}}{DCR} \times \frac{1}{R_{IMON,EQ}}$  $I_{SUM_OC,PS1,2,3} = K_{SOCP1} \times VIMON_{ICCMAX} \times \frac{R_{CS}}{DCR} \times \frac{1}{R_{IMON,EQ}}$ 

ICCMAX<40, KSOCP=KSOCP1=1.6

ICCMAX>=40, K<sub>SOCP</sub>=1.3, K<sub>SOCP1</sub>= $\frac{1}{\text{phase number x K_{SOCP}}}$ 

While  $R_{IMON,EQ}$  is designed exactly to meet  $VIMON_{ICCMAX}=ICCMAX$  register value $\times \frac{DCR}{680\Omega} \times R_{IMON,EQ}$ , ICCMAX register value=ICCMAX, and  $VIMON_{ICCMAX}=0.2V$ , 0.4V or 0.8V according to ICCMAX.

Sum OCP threshold can be simplified as  $I_{SUM_{OC,PS0}} = K_{SOCP} \times ICCMAX$  and  $I_{SUM_{OC,PS1,2,3}} = K_{SOCP1} \times ICCMAX$ . Note that the modification of ICCMAX register value cannot change sum OCP threshold.

While inductor current above sum OCP threshold lasts  $40\mu$ s, controller de-asserts VR\_READY and latches PWM in tri-state to turn off high-side and low-side power MOSFETs. Sum OCP is masked during DVID period plus  $80\mu$ s after VID settles. It's also masked when VID = 0V condition.

### **RT3624LE**



Figure 22. SUM OC Protection Mechanism

### **Over-Voltage Protection (OVP)**

The OVP threshold is linked with VID. The classification table is illustrated in Table 17. While VID = 0V, OVP is masked. When VID ramps up from VID = 0V till the first PWM after VID settles, OVP threshold is 2.45V to allow not-fully-discharged VSEN. Otherwise, the OVP threshold is relative to VID and equals to VID+350mV with minimum limit = 1.35V. While VID  $\leq$  1.0V, the OVP threshold is limited at 1.35V.

The OV protection mechanism is illustrated in Figure

23 and Figure 24. When OVP is triggered with 0.5µs filter time, controller de-asserts VR\_READY and forces all PWMs low to turn on low-side power MOSFETs. PWM remains low until the output voltage is pulled down to below 2.1V for DVID up from 0V and below VID for other conditions. After 60µs from OVP trigger, VID starts to ramp down to 0V with slow slew rate. During the period, PWM is not allowed to turn on. Controller controls PWM to be low or tri-state to pull down the output voltage along with VID.



| Table 17. Summary of Over Voltage Protection                    |                                                  |                                                                                      |         |                                                                                                              |                     |  |  |  |
|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|
| VID Condition                                                   | OVP Threshold                                    | Example Protection Flag                                                              |         | Protection Action                                                                                            | Protection<br>Reset |  |  |  |
| VID=0                                                           | OVP is masked.                                   |                                                                                      |         |                                                                                                              |                     |  |  |  |
| DVID up period from<br>0V to 1st PWM pulse<br>after VID settles | 2.45V                                            |                                                                                      |         | VR_READY latched<br>low. The output voltage<br>is pulled down to below<br>2.1V and then ramps<br>down to 0V. |                     |  |  |  |
| DVID period from<br>non-zero VID                                | VID+350mV if VID<br>>1.0V, 1.35V if VID<br>≤1.0V | VID = 1.2V,<br>OVP  threshold =<br>1.55V<br>VID = 0.9V,<br>OVP  threshold =<br>1.35V | VREF=1V | VR_READY latched<br>low. The output voltage                                                                  | VCC/VRON<br>Toggle  |  |  |  |
| VID≠0                                                           | VID+350mV if VID<br>>1.0V, 1.35V if VID<br>≤1.0V | VID = 1.2V, $OVP  threshold =$ $1.55V$ $VID = 0.9V,$ $OVP  threshold =$ $1.35V$      |         | is pulled down to below<br>VID and then ramps<br>down to 0V.                                                 |                     |  |  |  |



Figure 23. Over-Voltage Protection Mechanism for DVID up from 0V

### **RT3624LE**



Figure 24. Over-Voltage Protection Mechanism

### **Under-Voltage Protection**

When the output voltage is lower than VID-650mV with  $3\mu s$  filter time, UVP is triggered and all PWMs are in tri-state to turn off high-side and low-side power

MOSFETs. UVP is masked during DVID period and 80µs after VID settles. The mechanism is illustrated in Figure 25.





All protections are reset only by VCC/VRON toggle. UVP and OCP protections are listed in Table 18. Note that the real filter time also depends on the magnitude of detected signal. The signal magnitude affects analog comparator's overdrive voltage and output slew rate. The RT3624LE provides protection flag to promptly determine which kind of protections is triggered. As protection happens, VREF is forced to be 1V/1.5V/2V for OVP/UVP/SUM\_OCP, respectively.



| Protection<br>Type        | Protection Threshold                                                                                          | Protection<br>Flag | Protection<br>Action                  | DVID<br>mask<br>time | Protection<br>Reset |
|---------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------|----------------------|---------------------|
| Sum OCP<br>for PS0        | $I_{SUM_{OC,PS0}} = K_{SOCP} \times VIMON_{ICCMAX} \times \frac{R_{CS}}{DCR} \times \frac{1}{R_{IMON,EQ}}$    | VREF=2V            | PWM                                   |                      | VCC/                |
| Sum OCP<br>for non<br>PS0 | $I_{SUM_OC,PS1,2,3} = K_{SOCP1} \times VIMON_{ICCMAX} \times \frac{R_{CS}}{DCR} \times \frac{1}{R_{IMON,EQ}}$ | VREF=2V            | tri-state,<br>VR_READY<br>latched low | DVID+<br>80us        | VRON<br>Toggle      |
| UVP                       | VID-650mV                                                                                                     | VREF=1.5V          |                                       |                      |                     |

#### Table 18. Summary of UVP and OCP Protection

### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J}(MAX)$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $\mathsf{P}\mathsf{D}(\mathsf{M}\mathsf{A}\mathsf{X}) = (\mathsf{T}\mathsf{J}(\mathsf{M}\mathsf{A}\mathsf{X}) - \mathsf{T}\mathsf{A}) / \theta \mathsf{J}\mathsf{A}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature, TA is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-

ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-52L 6x6 package, the thermal resistance,  $\theta_{JA}$ , is 26.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25^{\circ}C$  can be calculated as below :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (26.5^{\circ}C/W) = 3.77W$  for a WQFN-52L 6x6 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 26 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 26. Derating Curve of Maximum Power Dissipation

### **Outline Dimension**



Pin #1 ID and Tie Bar Mark Options

Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions I | n Millimeters | Dimensions In Inches |       |  |  |
|--------|--------------|---------------|----------------------|-------|--|--|
| Symbol | Min.         | Max.          | Min.                 | Max.  |  |  |
| A      | 0.700        | 0.800         | 0.028                | 0.031 |  |  |
| A1     | 0.000        | 0.050         | 0.000                | 0.002 |  |  |
| A3     | 0.175        | 0.250         | 0.007                | 0.010 |  |  |
| b      | 0.150        | 0.250         | 0.006                | 0.010 |  |  |
| D      | 5.950        | 6.050         | 0.234                | 0.238 |  |  |
| D2     | 4.650        | 4.750         | 0.183                | 0.187 |  |  |
| E      | 5.950        | 6.050         | 0.234                | 0.238 |  |  |
| E2     | 4.650        | 4.750         | 0.183                | 0.187 |  |  |
| е      | 0.4          | 00            | 0.0                  | )16   |  |  |
| L      | 0.350        | 0.450         | 0.014                | 0.018 |  |  |
| L1     | 0.300        | 0.400         | 0.012                | 0.016 |  |  |

W-Type 52L QFN 6x6 Package

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

## **RT3624LE**



### **Footprint Information**



| Packago          | Number of |      | Footprint Dimension (mm) |      |      |      |      |      |      | Toloranco |      |           |
|------------------|-----------|------|--------------------------|------|------|------|------|------|------|-----------|------|-----------|
| Package          | Pin       | Р    | Ax                       | Ay   | Bx   | Ву   | C*52 | C1*8 | D    | Sx        | Sy   | Tolerance |
| V/W/U/XQFN6*6-52 | 52        | 0.40 | 6.80                     | 6.80 | 5.10 | 5.10 | 0.85 | 0.65 | 0.20 | 4.70      | 4.70 | ±0.05     |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

www.richtek.com