# High-Side or Low-Side Measurement, Bi-Directional Current and Power Monitor with 16-Bit ADC Op Amp/ Alert

### **General Description**

The RT6053 is a high accuracy current-sense monitor with an  $I^2C$  and SMBus interface, and the device provides full information for system by reading out the load current and power.

The device monitors both of the drops across sense resistor and the BUS voltage, converts into the current in amperes, and power in watts through internal analogto-digital converter ADC. The programmable calibration, adjustable conversion time, and averaging function are also built in for more design flexibility.

The RT6053 provides a wide temperature environment from  $-40^{\circ}$ C to  $125^{\circ}$ C and operates with an input voltage from 2.7V to 5.5V. The device senses the current on common-mode bus voltage with 0V to 36V.

The RT6053 also provides an alert function with opendrain output, and it provides the fully protection by giving a warning to host in over-current, over-voltage and overpower situations.

The RT6053 is available in a small VQFN-16L 3x3 package.

### **Features**

- I<sup>2</sup>C and SMBus Compatible Interface
- Bi-Direction Current Sensing, Available for High-Side or Low-Side Sensing
- 2.7V to 5.5V Operation Supply Voltage Range
- Monitor Bus Voltage from 0V to 36V
- High Accuracy, Max 0.3% Gain Error
- Low Offset Voltage, Max 25μV Offset
- Current, Bus Voltage and System Power Reporting
- Programmable Warning Threshold
- Over-Current, Over-Voltage and Over-Power Alert
- VQFN-16L Package

### Applications

- Servers, Storage and Network Equipment
- Portable, Battery-Powered Systems
- Point of Load (POL) Power Modules
- Notebook Computers
- High End Digital TV

### **Simplified Application Circuit**



RT6053 🖵 🖵 📮

# RICHTEK

### **Ordering Information**

Pin 1 Orientation

Package Type

Lead Plating System

### **Pin Configuration**

(TOP VIEW)



Note :

Richtek products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Marking Information**

TR=YM DNN TR=: Product Code YMDNN : Date Code

**Functional Pin Description** 

#### 9 ź 13 12 IN-11 VBUS PAD GND 10 17 VS 9 5 6 7 8 g Я S SCL

VQFN-16L 3x3

| Pin No.             | Pin Name | I/O            | Pin Function                                                                                      |
|---------------------|----------|----------------|---------------------------------------------------------------------------------------------------|
| 1                   | A1       | Digital Input  | Address pin. Connect to GND, SCL, SDA, or VS.                                                     |
| 2                   | A0       | Digital Input  | Address pin. Connect to GND, SCL, SDA, or VS.                                                     |
| 3                   | Alert    | Digital Output | Multi-functional alert, open-drain output.                                                        |
| 4                   | SDA      | Digital IN/OUT | Bi-directional serial data interface.                                                             |
| 5                   | SCL      | Digital Input  | Serial clock interface.                                                                           |
| 6, 7, 8, 14, 15, 16 | NC       |                | No internal connection.                                                                           |
| 9                   | VS       | Power          | Power supply, 2.7 V to 5.5 V. Connect a $0.1 \mu F$ capacitor as close to the VS pin as possible. |
| 10                  | GND      | Ground         | Ground.                                                                                           |
| 11                  | VBUS     | Analog Input   | Bus voltage input.                                                                                |
| 12                  | IN-      | Analog Input   | Negative Current-Sensing Input. Load side connects to external sense resistor.                    |
| 13                  | IN+      | Analog Input   | Positive Current-Sensing Input. Power side connects to external sense resistor.                   |
| 17 (Exposed Pad)    | Pad      |                | Connect this pad to ground or left floating.                                                      |

Copyright © 2022 Richtek Technology Corporation. All rights reserved. is a registered trademark of Richtek Technology Corporation

### **Functional Block Diagram**



### Operation

The RT6053 is a high-side/low-side current and power monitor with an integrated 16-bit ADC and an internal open-drain for alert indicator. The device is ideal for a variety of industrial and telecom equipment applications. The RT6053 operates over a wide 0V to 36V input common-mode voltage range and an internal 16-bit integrating analog-to-digital converter (ADC) allows the user to read data such as voltage, current and power. The full-scale voltage from -81.9175mV 81.92mV and calibration function allow for a wide dynamic range current measurement and application flexibility in choosing sense resistor values.

### **Mode Configuration**

RT6053 provides ADC configuration function through the Configuration Register (00h); the device includes all-register reset, ADC conversion times, averaging mode and operating mode configuration.

The device has several operating modes for ADC operation, it includes continuous mode, triggered mode and shutdown mode, when the device is in default operating mode (continuous mode), it continuously converts the sense voltage and bus voltage; after the voltage is read, the current is calculated by the value of calibration setting and the current is further used to calculate the power.

When the device operates in triggered mode, the data in the registers are remained; the ADC only executes data updating after the Configuration Register (00h) executes a new "WRITE" format.

The device also provides shutdown mode to reduce the input quiescent current; when the device operates in shutdown mode, the write and read are available for the register. The device keeps in shutdown mode until one of the continuous mode or triggered mode is selected.

### **Conversion Time and Averaging**

RT6053 provides configurable conversion time and averaging time through the Configuration Register (00h); it allows the user to optimize the design according to the accuracy and system-timing requirement. The conversion time setting for both of sense voltage and bus voltage can be selected from  $139\mu$ s to 8.205ms; the

longer conversion time results in higher noise immunity, but it needs more time for data updating. Figure 1 shows the performance of noise vs. conversion time.

The averaging function also improves the measurement accuracy by effectively filtering the signal. This approach allows the device to reduce any noise in the measurement that may be caused by noise coupling into the signal. A greater number of averages enables the device to be more effective in reducing the noise component of the measurement.



Figure 1. Noise vs Conversion Time

### **Calibration and Current Calculation**

The Calibration Register (05h) is calculated based on the shunt resistor and required current resolution; the equation is shown as below :

Calbration Setting (dec) = 
$$\frac{0.00512}{R_{SHUNT} \times I_{LSB}}$$

Where

- 0.00512 is an internal fixed value
- I<sub>LSB</sub> is the resolution of measurement current

The highest resolution for the Current Register (04h) can be obtained by using the smallest allowable Current\_LSB based on the maximum output current, the equation is shown as below :

Current resolution = 
$$\frac{\text{Maximum Current}}{2^{15}}$$

While the highest resolution is lower than the expected resolution, it is common to select a value for the Current\_LSB to the nearest round number and above

the highest resolution to simplify the conversion of the Current in amperes and power in watts respectively.

After programming the Calibration Register (05h), the Current Register (04h) is calculated by multiplying the decimal value of the Sense Voltage Register (01h) contents by the decimal value of the Calibration Register and then dividing by 2048; the equation is shown as below :

Current = <u>Sense Voltage×Calbration Setting</u> 2048

After the device power-on, the Current Register (04h) and the Power Register (03h) remain at zero, the Current Register (04h) and the Power Register (03h) update based on the corresponding sense voltage and bus voltage.

#### **Power Calculation**

After the Current Register (04h) update, the power is calculated by multiplying the decimal value of the Bus Voltage Register (02h) contents by the decimal value of the Current Register and then dividing by 20000; the equation is shown as below :

Power =  $\frac{Bus Voltage \times Current}{Current}$ 20000

### **Programing Example**

Table 1. shows an example for register data in real application.

|           | Conditions : Vcм = Vвus = 12V, Rshunt = 2mΩ, Load current = 10A |         |            |            |        |       |  |  |  |  |  |
|-----------|-----------------------------------------------------------------|---------|------------|------------|--------|-------|--|--|--|--|--|
| Procedure | Register                                                        | Address | Data (Hex) | Data (Dec) | LSB    | Value |  |  |  |  |  |
| Step 1    | Configuration                                                   | 00h     | 4127       |            |        |       |  |  |  |  |  |
| Step 2    | Sense Voltage                                                   | 01h     | 1F40       | 8000       | 2.5μV  | 20mV  |  |  |  |  |  |
| Step 3    | Bus Voltage                                                     | 02h     | 2580       | 9600       | 1.25mV | 12V   |  |  |  |  |  |
| Step 4    | Calibration                                                     | 05h     | A00        | 2560       |        |       |  |  |  |  |  |
| Step 5    | Current                                                         | 04h     | 2710       | 10000      | 1mA    | 10A   |  |  |  |  |  |
| Step 6    | Power                                                           | 03h     | 12C0       | 4800       | 25mW   | 120W  |  |  |  |  |  |

### Table 1. Power Calculation Procedure

### **Alert Indicator**

The RT6053 provides a flexible response function that can be approached by multi-functional indicator pin; the user can monitor five alert functions or conversion Ready notification through the Mask/Enable register (06h), and the threshold can be programed in the Alert Limit Register (07h). From the Mask/Enable register (06h), one of the five alert events can be selected at a time; when the monitoring event selected in the Mask/Enable register exceeds the values programing in the Alert Limit Register (07h), the open-drain output of Alert pin is pulled low. The five alert functions are listed below :

- Sense Voltage Over-Limit (SOL)
- Sense Voltage Under-Limit (SUL)
- Bus Voltage Over-Limit (BOL)

- Bus Voltage Under-Limit (BUL)
- Power Over-Limit (POL)

If multiple alert functions are enabled, the selected function in the highest significant bit position takes priority and responds to the Alert Limit Register value. For example, if the Sense Voltage Over-Limit function and the Sense Voltage Under-Limit function are selected at the same time, the Alert pin asserts when the Sense Voltage Register exceeds the value in the Alert Limit Register.

RT6053 asserts warning alert by comparing the "mathematics value". The sign bit is also considered, which means when the indicator is set to response sense voltage over-Limit (SOL), the positive value is always higher than negative value. The examples are shown in Figure 2.



Figure 2. Alert Pin Response to SOL and SUL When Alert Limit Register (07h) is set to 1

### **Conversion Ready Indicator**

The Conversion Ready state of the device can also be monitored at the Alert pin to inform the user when the device has completed the previous conversion and is ready to begin a new conversion. Conversion Ready can be monitored at the Alert pin along with one of the alert functions. If an alert function and the Conversion Ready are both enabled to be monitored at the Alert pin, after the Alert pin is asserted, the Mask/Enable Register must be read following the alert to determine the source of the alert. By reading the Conversion Ready Flag (CVRF, bit3), and the Alert Function Flag (AFF, bit4) in the Mask/Enable Register, the source of the alert can be determined. If the Conversion Ready feature is not desired and the CNVR bit is not set, the Alert pin only responds to an exceeded alert limit based on the alert function enabled.

If the alert function is not used, the Alert pin can be left floating without impacting the operation of the device.

### **Digital Interface**

The RT6053 supports general-purpose serial interface to  $I^2C$  bus and SMBus to control and monitor the configuration registers. The device supports the protocol with fast mode (1kHz to 400kHz), and high-speed mode (1kHz to 2940kHz).



Table 2 shows the timing requirements in fast mode and high-speed mode.





|                                                                                        |                  | •    | MODE |          | ED MODE |      |
|----------------------------------------------------------------------------------------|------------------|------|------|----------|---------|------|
| Parameter                                                                              | Symbol           | FASI | MODE | HIGH-SPE |         | Unit |
|                                                                                        |                  | Min  | Max  | Min      | Мах     |      |
| SCL Clock Rate                                                                         | fscl             | 1    | 400  | 1        | 2940    | kHz  |
| Hold Time (Repeated) Start Condition. After this period, the first clock is generated. | <b>t</b> HDSTA   | 0.1  |      | 0.1      |         | μS   |
| Low Period of the SCL Clock                                                            | tLOW             | 1.3  |      | 0.2      |         | μS   |
| High Period of the SCL Clock                                                           | thigh            | 0.6  |      | 0.06     |         | μs   |
| Set-Up Time for a Repeated START Condition                                             | <b>t</b> SUSTA   | 0.1  |      | 0.1      |         | μS   |
| Data hold time                                                                         | <b>thddat</b>    | 10   | 900  | 10       | 100     | ns   |
| Data set-up time                                                                       | <b>t</b> SUDAT   | 100  |      | 20       |         | ns   |
| Set-Up Time for STOP Condition                                                         | tsusto           | 0.1  |      | 0.1      |         | μs   |
| Bus Free Time Between STOP and START Condition                                         | t <sub>BUF</sub> | 0.6  |      | 0.16     |         | μS   |
| Clock fall time                                                                        | tF               |      | 300  |          | 80      | ns   |
| Data fall time                                                                         | tF               |      | 300  |          | 40      | ns   |
| Clock rise time                                                                        | tR               |      | 300  |          | 40      | ns   |
| Data rise time for $fSCL \le 100 kHz$                                                  | tR               |      | 1000 |          |         | ns   |

### Table 2. Timing Requirements

#### Serial Bus Address

16 distinct slave addresses are configurable using two pins for address configuration, A1 and A0; the system is able to control maximum 16 ICs of RT6053 in one  $I^2C$  bus. The device samples the state of pins A0 and A1 on every bus communication. Configure the slave address before any activity on the interface occurs. Table 3 lists the 16 addresses with A1/A0 pins combination.

# RICHTEK

|     | Table 3. Slave A | Addresses Selection |                     |
|-----|------------------|---------------------|---------------------|
| A1  | A0               | Slave Address       | Slave Address (Hex) |
| GND | GND              | 1000000             | 40                  |
| GND | VS               | 1000001             | 41                  |
| GND | SDA              | 1000010             | 42                  |
| GND | SCL              | 1000011             | 43                  |
| VS  | GND              | 1000100             | 44                  |
| VS  | VS               | 1000101             | 45                  |
| VS  | SDA              | 1000110             | 46                  |
| VS  | SCL              | 1000111             | 47                  |
| SDA | GND              | 1001000             | 48                  |
| SDA | VS               | 1001001             | 49                  |
| SDA | SDA              | 1001010             | 4A                  |
| SDA | SCL              | 1001011             | 4B                  |
| SCL | GND              | 1001100             | 4C                  |
| SCL | VS               | 1001101             | 4D                  |
| SCL | SDA              | 1001110             | 4E                  |
| SCL | SCL              | 1001111             | 4F                  |

### Write Protocol

The master begins communication with a START condition followed by the 7-bit slave address with the  $R\overline{W}$  bit set to low. The RT6053 acknowledges the address and then the master sends a command byte indicates the address of the register. The RT6053 acknowledges the command byte and then updates the register pointer into the desired register. The master then delivers the next two data bytes to the register addressed by the register pointer, and the RT6053 acknowledges receipt of each data byte. The transmission is ended when the master sends a start or stop condition.



Figure 4. Timing Diagram for Write Word Format

### Read Protocol

The master begins a read operation with a START condition followed by the 7-bit slave address and the RW bit set to low. During read operation, the last value stored in the register pointer by a write operation determines which register is read. To change the register pointer for a read operation, a new value must be written to the register pointer.

This write is accomplished by issuing a slave address byte with the  $R\overline{W}$  bit low, followed by the register pointer byte. No additional data are required. The master then generates a start condition and sends the slave address byte with the  $R\overline{W}$  bit high to initiate the read command. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the register pointer. This byte is followed by an Acknowledge from the master; then the slave transmits the least significant byte. The master acknowledges receipt of the data byte. The master may terminate data transfer by generating a Not-Acknowledge after receiving any data byte, or generating a start or stop condition. If repeated reads from the same register are desired, it is not necessary to continually send the register pointer bytes; the device retains the register pointer value until it is changed by the next write operation.



Figure 5. Timing Diagram for Read Word Format

#### **SMBus Alert Response**

The SMBus-alert feature provides a quick method to identify alarming devices on a shared interrupt. Upon receiving an interrupt signal, the Master can broadcast a receive byte request to the alert-response slave address. Any slave device that generated an interrupt attempts to identify itself by putting its own address on the bus. The alert response can activate several different slave devices simultaneously. If more than one slave attempts to respond, bus arbitration rules apply, and the device with the lower address wins a consequence of the open-collector bus. The losing device does not generate an acknowledgement and continues to hold the Alert pin low until serviced. Successful reading of the alert response address de-asserts Alert indicator.





 Copyright © 2022 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation

 DS6053-00
 September
 2022
 www.richtek.com



#### Absolute Maximum Ratings (Note 1)

| -                                                                 |                |
|-------------------------------------------------------------------|----------------|
| Supply Input Voltage, Vs                                          | -0.3V to 6V    |
| Power Sensing Pins, Common Mode (VIN+ + VIN-) / 2, VCM            |                |
| Power Sensing Pins, different mode (VIN+ - VIN-), VSENSE (Note 2) | 40V to 40V     |
| • Bus Voltage, VBUS                                               | 0.3V to 40V    |
| • Other Pins,                                                     | 0.3 to 6V      |
| Input Current into any Pin, IIN                                   | · 5mA          |
| ● Open-Drain Digital Output Current, IOUT                         | · 10mA         |
| Power Dissipation, PD @ TA = $25^{\circ}$ C                       |                |
| VQFN-16L 3x3                                                      | · 3.33W        |
| Package Thermal Resistance (Note 3)                               |                |
| VQFN-16L 3x3, θJA                                                 | - 30°C/W       |
| VQFN-16L 3x3, θJC                                                 | - 7.5°C/W      |
| Lead Temperature (Soldering, 10 sec.)                             | - 260°C        |
| Junction Temperature                                              | · 150°C        |
| Storage Temperature Range                                         | -65°C to 150°C |
| ESD Susceptibility (Note 4)                                       |                |
| HBM (Human Body Model)                                            | · 2kV          |
|                                                                   |                |

#### **Recommended Operating Conditions** (Note 5)

| ٠ | Common-Mode Input Voltage, VCM | 12V            |
|---|--------------------------------|----------------|
| • | Operating Supply Voltage, Vs   | 3.3V           |
| • | Junction Temperature Range     | –40°C to 125°C |

### **Electrical Characteristics**

(V<sub>S</sub> = 3.3V, V<sub>IN+</sub> = 12V, V<sub>SENSE</sub> = (V<sub>IN+</sub> - V<sub>IN-</sub>) = 0mV and V<sub>BUS</sub> = 12V, T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter                         | Symbol | Test Conditions               | Min    | Тур  | Max     | Unit |
|-----------------------------------|--------|-------------------------------|--------|------|---------|------|
| Power Supply                      |        |                               |        |      |         |      |
| Operating Supply Range            | Vs     |                               | 2.7    |      | 5.5     | V    |
| Quiescent Current                 | lq     |                               |        | 550  | 650     | μΑ   |
|                                   | IQ_SD  | power-down (shutdown) mode    |        | 3.5  | 6       | μA   |
| Power-On Reset Threshold          | Vpor   |                               |        | 2    |         | V    |
| Input                             |        |                               |        |      |         |      |
| Sense Voltage Input Range         | VSENSE |                               | -81.92 |      | 81.9175 | mV   |
| Bus Voltage Input Range           | VBUS   |                               | 0      |      | 36      | V    |
| Common-Mode Rejection<br>(Note 7) | CMRR   | 0 V ≤ V <sub>IN+</sub> ≤ 36 V | 126    | 140  |         | dB   |
| Sense Offset Voltage, RTI         | Vs_os  |                               |        | ±2.5 | ±25     | μV   |

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation www.richtek.com DS6053-00 September 2022

# **RT6053**

| Parameter                                                      | Symbol | Test Conditions                            | Min | Тур   | Мах | Unit |
|----------------------------------------------------------------|--------|--------------------------------------------|-----|-------|-----|------|
| Sense Offset Voltage, RTI vs<br>Power Supply                   | PSRR   | 2.7 V ≤ Vs ≤ 5.5 V                         |     | 2.5   |     | μV/V |
| Bus Offset Voltage, RTI                                        | VB_OS  |                                            |     | ±1.25 | ±15 | mV   |
| Bus Offset Voltage, RTI vs<br>Power Supply (Note 7)            | PSRR   | 2.7 V ≤ V <sub>S</sub> ≤ 5.5 V             |     | 0.5   |     | mV/V |
| Input Bias Current (I <sub>IN+</sub> or I <sub>IN-</sub> pins) | IB     |                                            |     | 35    |     | μA   |
| VBUS Input Impedance                                           |        |                                            |     | 830   |     | kΩ   |
| Input Leakage                                                  |        | (IN+ pin) + (IN– pin), power-<br>down mode |     | 0.1   | 0.5 | μA   |
| DC Accuracy                                                    |        |                                            |     |       |     |      |
| ADC Native Resolution                                          |        |                                            |     | 16    |     | Bits |
| 1 LSB Step Size                                                |        | Sense voltage                              |     | 2.5   |     | μV   |
|                                                                |        | Bus voltage                                |     | 1.25  |     | mV   |
| Sense Voltage Gain Error                                       |        |                                            |     | 0.02  | 0.3 | %    |
| Sense Voltage Nonlinearity                                     |        |                                            |     | 0.05  |     | %    |
| Bus Voltage Gain Error                                         |        |                                            |     | 0.02  | 0.4 | %    |
| Bus Voltage Nonlinearity<br>(Note 7)                           |        |                                            |     | 0.05  |     | %    |
|                                                                |        | bit = 000                                  |     | 139   |     | μS   |
|                                                                |        | bit = 001                                  |     | 203   |     | μS   |
|                                                                |        | bit = 010                                  |     | 269   |     | μS   |
| ADC Conversion Time,                                           | toru   | bit = 011                                  |     | 525   |     | μS   |
| Continuous Mode                                                | tCT1   | bit = 100                                  |     | 1037  |     | μS   |
|                                                                |        | bit = 101                                  |     | 2061  |     | μS   |
|                                                                |        | bit = 110                                  |     | 4109  |     | μS   |
|                                                                |        | bit =111                                   |     | 8205  |     | μS   |
| I <sup>2</sup> C/SMBus                                         |        | ·                                          |     |       |     |      |
| Timeout                                                        |        |                                            |     | 37    |     | ms   |
| Digital Input / Output                                         |        |                                            |     |       |     |      |
| Input Capacitance                                              |        |                                            |     | 5     |     | pF   |
| Leakage Input Current                                          | ILEAK  | 0 ≤ Input Pin Voltage ≤ Vs                 |     | 0.1   |     | μA   |
| High-Level Input Voltage                                       | Vih    |                                            | 1.2 |       |     | V    |
| Low-Level Input Voltage                                        | VIL    |                                            |     |       | 0.4 | V    |
| Low-Level Output Voltage,<br>SDA, Alert                        | Vol    | IOL = 3mA                                  |     |       | 0.4 | V    |

- **Note 1.** Stresses listed as the above under "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2. The voltage at IN+ and IN- pins must not exceed the range -0.3V to 40V.
- Note 3.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective thermal conductivity test board.
- Note 4. Devices are ESD sensitive. Handling precautions are recommended.
- Note 5. The device is not guaranteed to function outside its operating conditions.
- **Note 6.** RTI = Referred to input.
- Note 7. Specifications are guaranteed by design, not production test.

### **Typical Application Circuit**

### **High-Side Sensing Circuit Application**



### Low-Side Sensing Circuit Application



Note : All the input and output capacitors are the suggested values, referring to the effective capacitances, subject to any de-rating effect, like a DC Bias.



### **Typical Operating Characteristics**



 Copyright © 2022 Richtek Technology Corporation. All rights reserved.
 RICHTEK
 is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DS6053-00
 September
 2022



### Copyright © 2022 Richtek Technology Corporation. All rights reserved.



### **Register Maps**

Table 4. shows the summary of the RT6053 registers. These registers are two bytes with I<sup>2</sup>C interface.

| CMD CODE | COMMAND Name    | Access | Command Description                                                  | Default Value |
|----------|-----------------|--------|----------------------------------------------------------------------|---------------|
| 00h      | Configuration   | R/W    | Operating mode configuration, conversion times and averaging setting | 4127h         |
| 01h      | Sense Voltage   | R      | Sense voltage measurement data.                                      | 0000h         |
| 02h      | Bus Voltage     | R      | Bus voltage measurement data.                                        | 0000h         |
| 03h      | Power           | R      | Calculated power data                                                | 0000h         |
| 04h      | Current         | R      | Calculated current data                                              | 0000h         |
| 05h      | Calibration     | R/W    | Current Calibration                                                  | 0000h         |
| 06h      | Mask/Enable     | R/W    | Alert configuration                                                  | 0000h         |
| 07h      | Alert Limit     | R/W    | Limit threshold setting                                              | 0000h         |
| FEh      | Manufacturer ID | R      | Manufacturer identification number.                                  | 1214h         |
| FFh      | Die ID          | R      | Die identification number.                                           | 2260h         |

#### **Configuration Register (00h)**

**Description :** The Configuration Register settings control the operating modes for the device. This register controls the conversion time settings for both the sense and bus voltage measurements as well as the averaging mode used. The operating mode that controls what signals are selected to be measured is also programmed in the Configuration Register.

The Configuration Register can be read from at any time without impacting or affecting the device settings or a conversion in progress. Writing to the Configuration Register halts any conversion in progress until the write sequence is completed resulting in a new conversion starting based on the new contents of the Configuration Register (00h). This halt prevents any uncertainty in the conditions used for the next completed conversion.

| Bit<br>Position | 15  | 14 | 13 | 12 | 11   | 10   | 9    | 8       | 7       | 6       | 5       | 4       | 3       | 2     | 1     | 0     |
|-----------------|-----|----|----|----|------|------|------|---------|---------|---------|---------|---------|---------|-------|-------|-------|
| Function        | RST | х  | x  | х  | AVG2 | AVG1 | AVG0 | VBUSCT2 | VBUSCT1 | VBUSCT0 | VSENCT2 | VSHNCT1 | VSENCT0 | MODE3 | MODE2 | MODE1 |
| Value           | 0   | 1  | 0  | 0  | 0    | 0    | 0    | 1       | 0       | 0       | 1       | 0       | 0       | 1     | 1     | 1     |

| Bits | Name               | Des | Description                                                                           |      |                  |              |      |      |  |
|------|--------------------|-----|---------------------------------------------------------------------------------------|------|------------------|--------------|------|------|--|
| 15   | Reset Bit<br>(RST) |     | Set this bit to '1' to reset all registers as default value.<br>This bit self-clears. |      |                  |              |      |      |  |
|      |                    |     | ermines the number of sar<br>ne AVG bit settings and rela<br><b>Table 5. AVC</b>      |      | verages for each | bit setting. | swc  |      |  |
|      |                    |     |                                                                                       |      | Averaging        | AVG2         | AVG1 | AVG0 |  |
|      | Averaging          |     | 1 (default)                                                                           | 0    | 0                | 0            |      |      |  |
| 11:9 | Mode               |     | 4                                                                                     | 0    | 0                | 1            |      |      |  |
| 11.0 | (AVG)              |     | 16                                                                                    | 0    | 1                | 0            |      |      |  |
|      | (/ (/ 0))          |     | 64                                                                                    | 0    | 1                | 1            |      |      |  |
|      |                    |     | 128                                                                                   | 1    | 0                | 0            |      |      |  |
|      |                    |     | 256                                                                                   | 1    | 0                | 1            |      |      |  |
|      |                    |     | 512                                                                                   | 1    | 1                | 0            |      |      |  |
|      |                    |     |                                                                                       | 1024 | 1                | 1            | 1    |      |  |

T

# **RT6053**

|     |                             |      | s the conversion time for the b<br>JSCT bit options and related conv<br>Table 6. VBUSCT Bi                          | version times fo  | or each bit | setting.   | 6 shows | the |
|-----|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------|-------------------|-------------|------------|---------|-----|
|     |                             |      | Conversion Time (µs)                                                                                                | VBUSCT2           | VBUSCT      | 1 VBl      | JSCT0   |     |
|     | Bus Voltage                 |      | 139                                                                                                                 | 0                 | 0           |            | 0       |     |
| 0.0 | Conversion                  |      | 203                                                                                                                 | 0                 | 0           |            | 1       |     |
| 8:6 | Time                        |      | 269                                                                                                                 | 0                 | 1           |            | 0       |     |
|     | (VBUSCT)                    |      | 525                                                                                                                 | 0                 | 1           |            | 1       |     |
|     |                             |      | 1037 (default)                                                                                                      | 1                 | 0           |            | 0       |     |
|     |                             |      | 2061                                                                                                                | 1                 | 0           |            | 1       |     |
|     |                             |      | 4109                                                                                                                | 1                 | 1           |            | 0       |     |
|     |                             |      | 8205                                                                                                                | 1                 | 1           |            | 1       |     |
|     |                             |      | s the conversion time for the se<br>ENCT bit options and related conv<br>Table 7. VSENCT Bi<br>Conversion Time (μs) | version times for | or each bit | setting.   | ENCT0   |     |
|     |                             |      | 139                                                                                                                 | 0                 | 0           |            | 0       |     |
|     | Sense Voltage<br>Conversion |      | 203                                                                                                                 | 0                 | 0           |            | 1       |     |
| 5:3 | Time                        |      | 269                                                                                                                 | 1                 |             | 0          |         |     |
|     | (VSENCT)                    |      | 525                                                                                                                 | 1                 | 1           |            |         |     |
|     |                             |      | 1037 (default)                                                                                                      | 1                 | 0           |            | 0       |     |
|     |                             |      | 2061                                                                                                                | 1                 | 0           |            | 1       |     |
|     |                             |      | 4109                                                                                                                | 1                 | 1           |            | 0       |     |
|     |                             |      | 8205                                                                                                                | 1                 | 1           |            | 1       |     |
|     |                             | to c | ects continuous, triggered, or pov<br>ontinuous sense and bus measu<br>le 8.<br><b>Table 8. Mode S</b> e            | rement mode.      | The mode    | e settings |         |     |
|     |                             |      | Mode Setting                                                                                                        |                   | MODE3       | MODE2      | MODE1   |     |
|     | Operating                   |      | Shutdown Mode                                                                                                       |                   | 0           | 0          | 0       |     |
| 2:0 | Mode                        |      | Sense Voltage, Trigge                                                                                               | red               | 0           | 0          | 1       |     |
|     | (MODE)                      |      | Bus Voltage, Trigger                                                                                                | ed                | 0           | 1          | 0       |     |
|     |                             |      | Sense and Bus Voltage, T                                                                                            | riggered          | 0           | 1          | 1       |     |
|     |                             |      | Shutdown Mode                                                                                                       |                   | 1           | 0          | 0       |     |
|     |                             |      | Sense Voltage, Continuous                                                                                           |                   |             | 0          | 1       |     |
|     |                             |      | Bus Voltage, Continue                                                                                               |                   | 1           | 1          | 0       |     |
|     |                             |      | Sense and Bus Voltage, Continu                                                                                      | uous (default)    | 1           | 1          | 1       |     |

Value

## RICHTEK

0

#### Sense Voltage Register (01h) Description: The Sense Voltage Register stores the current Sense voltage reading, VSENSE. Negative numbers are represented in two's complement format. Generate the two's complement of a negative number by complementing the absolute value binary number and adding 1. An MSB = '1' denotes a negative number. Bit Position 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 SIGN Bit14 Bit13 Bit12 Bit11 Bit10 Bit9 Bit8 Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Function 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

| Bits | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Sign Bit (SIGN) | SIGN Bit<br>0 : positive value<br>1 : negative value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14:0 | Sense Voltage   | <b>Example</b> : For a value of $V_{SENSE} = -80 \text{mV}$ :<br>1. Take the absolute value: $80 \text{mV}$<br>2. Translate this number to a whole decimal number ( $80 \text{mV} \div 2.5 \mu \text{V}$ ) = 32000<br>3. Convert this number to binary = 0111 1101 0000 0000<br>4. Complement the binary result = 1000 0010 1111 1111<br>5. Add '1' to the complement to create the two's complement result =<br>1000 0011 0000 0000 = 8300h<br>If averaging is enabled, this register displays the averaged value.<br>Full-scale range = 81.92 mV (decimal = 7FFF); LSB: $2.5 \mu \text{V}$ . |

|                       |    |       |       |       |       | Bus   | Volta | ige Re  | gister  | (02h)    |         |         |          |          |          |         |
|-----------------------|----|-------|-------|-------|-------|-------|-------|---------|---------|----------|---------|---------|----------|----------|----------|---------|
| Descrip<br>this regis |    |       | -     |       |       |       | the m | ost rec | ent bus | s voltag | je read | ing, VB | JS. If a | iveragir | ng is er | nabled, |
| Bit Position          | 15 | 14    | 13    | 12    | 11    | 10    | 9     | 8       | 7       | 6        | 5       | 4       | 3        | 2        | 1        | 0       |
| Function              | х  | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9  | Bit8    | Bit7    | Bit6     | Bit5    | Bit4    | Bit3     | Bit2     | Bit1     | Bit0    |
| Value                 | 0  | 0     | 0     | 0     | 0     | 0     | 0     | 0       | 0       | 0        | 0       | 0       | 0        | 0        | 0        | 0       |

| Bits | Name        | Description                                                          |
|------|-------------|----------------------------------------------------------------------|
| 15:0 | Bus Voltage | Note. Bit15 is always zero because bus voltage can only be positive. |

|                                                 |                    |                      |                    |                  |                    | F                | ower   | Regis | ter (03 | Bh)    |        |        |      |      |      |      |
|-------------------------------------------------|--------------------|----------------------|--------------------|------------------|--------------------|------------------|--------|-------|---------|--------|--------|--------|------|------|------|------|
| <b>Descrip</b><br>The Pow<br>The Pov<br>decimal | ver Reg<br>ver Reg | jister L<br>gister r | SB is i<br>records | nterna<br>s powe | lly pro<br>er in V | gramr<br>Vatts I | ned to | equal | 25 tim  | es the | progra | mmed v |      |      |      |      |
| Bit Position                                    | 15                 | 14                   | 13                 | 12               | 11                 | 10               | 9      | 8     | 7       | 6      | 5      | 4      | 3    | 2    | 1    | 0    |
| Function                                        | Bit15              | Bit14                | Bit13              | Bit12            | Bit11              | Bit10            | Bit9   | Bit8  | Bit7    | Bit6   | Bit5   | Bit4   | Bit3 | Bit2 | Bit1 | Bit0 |
| Value                                           | 0                  | 0                    | 0                  | 0                | 0                  | 0                | 0      | 0     | 0       | 0      | 0      | 0      | 0    | 0    | 0    | 0    |

| Bits | Name  | Description                               |
|------|-------|-------------------------------------------|
| 15:0 | Power | Note. The power is always positive value. |

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

|                                         |          |         |         |           |         | С      | urrent | t Regis | ster (04 | 4h)  |      |      |         |         |        |         |
|-----------------------------------------|----------|---------|---------|-----------|---------|--------|--------|---------|----------|------|------|------|---------|---------|--------|---------|
| <b>Descrip</b><br>The valu<br>the decir | e of the | e Curre | ent Reg | gister is | s calcu | ulated |        |         |          | •    |      |      | Sense \ | /oltage | Regist | er with |
| Bit Position                            | 15       | 14      | 13      | 12        | 11      | 10     | 9      | 8       | 7        | 6    | 5    | 4    | 3       | 2       | 1      | 0       |
| Function                                | SIGN     | Bit14   | Bit13   | Bit12     | Bit11   | Bit10  | Bit9   | Bit8    | Bit7     | Bit6 | Bit5 | Bit4 | Bit3    | Bit2    | Bit1   | Bit0    |
| Value                                   | 0        | 0       | 0       | 0         | 0       | 0      | 0      | 0       | 0        | 0    | 0    | 0    | 0       | 0       | 0      | 0       |

| Bits | Name            | Description                                          |
|------|-----------------|------------------------------------------------------|
| 15   | Sign Bit (SIGN) | SIGN Bit<br>0 : positive value<br>1 : negative value |
| 14:0 | Current         | The current value                                    |

|                                                  |                    |                |                 |                     |                  | Cal             | ibrati            | on Reg             | gister (          | (05h)             |                     |                     |                |                     |                     |         |
|--------------------------------------------------|--------------------|----------------|-----------------|---------------------|------------------|-----------------|-------------------|--------------------|-------------------|-------------------|---------------------|---------------------|----------------|---------------------|---------------------|---------|
| <b>Descrip</b><br>measure<br>Current_<br>Program | ed differ<br>LSB_a | rential nd the | voltage<br>Powe | e. It als<br>er_LSB | o sets<br>. This | the re<br>regis | esoluti<br>ter is | on of tl<br>also s | he Cur<br>uitable | rent Re<br>for us | egister.<br>se in o | Prograi<br>verall s | nming<br>ystem | this reg<br>calibra | gister s<br>tion. S | ets the |
| Bit Position                                     | 15                 | 14             | 13              | 12                  | 11               | 10              | 9                 | 8                  | 7                 | 6                 | 5                   | 4                   | 3              | 2                   | 1                   | 0       |
| Function                                         | х                  | Bit14          | Bit13           | Bit12               | Bit11            | Bit10           | Bit9              | Bit8               | Bit7              | Bit6              | Bit5                | Bit4                | Bit3           | Bit2                | Bit1                | Bit0    |
| Value                                            | 0                  | 0              | 0               | 0                   | 0                | 0               | 0                 | 0                  | 0                 | 0                 | 0                   | 0                   | 0              | 0                   | 0                   | 0       |

| Bits | Name        | Description                 |
|------|-------------|-----------------------------|
| 14:0 | Calibration | Note. Bit15 is always zero. |

#### Mask/Enable (06h)

**Description:** The Mask/Enable Register selects the function that is enabled to control the Alert pin as well as how that pin functions. If multiple functions are enabled, the highest significant bit position Alert Function (Bit15-Bit11) takes priority and responds to the Alert Limit Register.

| -            | •    |      |      |      |     | -    |   |   |   |   |   |     |      |     |     |     |
|--------------|------|------|------|------|-----|------|---|---|---|---|---|-----|------|-----|-----|-----|
| Bit Position | 15   | 14   | 13   | 12   | 11  | 10   | 9 | 8 | 7 | 6 | 5 | 4   | 3    | 2   | 1   | 0   |
| Function     | SOVL | SUVL | BOVL | BUVL | OPL | CNVR | х | х | х | х | х | AFF | CNRF | OVF | APO | ALE |
| Value        | 0    | 0    | 0    | 0    | 0   | 0    | 0 | 0 | 0 | 0 | 0 | 0   | 0    | 0   | 0   | 0   |

| Bits | Name                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Sense Over-Voltage Limit<br>(SOVL)  | Setting this bit high configures the Alert pin to be asserted if the sense voltage measurement following a conversion exceeds the value programmed in the Alert Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14   | Sense Under-Voltage Limit<br>(SUVL) | Setting this bit high configures the Alert pin to be asserted if the sense voltage measurement following a conversion drops below the value programmed in the Alert Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13   | Bus Over-Voltage Limit<br>(BOVL)    | Setting this bit high configures the Alert pin to be asserted if the bus voltage measurement following a conversion exceeds the value programmed in the Alert Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12   | Bus Under-Voltage Limit<br>(BUVL)   | Setting this bit high configures the Alert pin to be asserted if the bus voltage measurement following a conversion drops below the value programmed in the Alert Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11   | Over-Power Limit<br>(OPL)           | Setting this bit high configures the Alert pin to be asserted if the Power calculation made following a bus voltage measurement exceeds the value programmed in the Alert Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10   | Conversion Ready<br>(CNVR)          | Setting this bit high configures the Alert pin to be asserted when the Conversion Ready Flag, Bit 3, is asserted indicating that the device is ready for the next conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4    | Alert Function Flag<br>(AFF)        | While only one Alert Function can be monitored at the Alert pin at a time,<br>the Conversion Ready can also be enabled to assert the Alert pin. Reading<br>the Alert Function Flag following an alert allows the user to determine if the<br>Alert Function was the source of the Alert.<br>When the Alert Latch Enable bit is set to Latch mode, the Alert Function<br>Flag bit clears only when the Mask/Enable Register is read. When the Alert<br>Latch Enable bit is set to Transparent mode, the Alert Function Flag bit is<br>cleared following the next conversion that does not result in an Alert<br>condition. |
| 3    | Conversion Ready Flag<br>(CNRF)     | Although the device can be read at any time, and the data from the last<br>conversion is available, the Conversion Ready Flag bit is provided to help<br>coordinate one-shot or triggered conversions. The Conversion Ready Flag<br>bit is set after all conversions, averaging, and multiplications are complete.<br>Conversion Ready Flag bit clears under the following conditions:<br>1.) Writing to the Configuration Register (except for Power-Down selection)<br>2.) Reading the Mask/Enable Register                                                                                                             |
| 2    | Math Overflow Flag<br>(OVF)         | This bit is set to '1' if an arithmetic operation resulted in an overflow error.<br>It indicates that current and power data may be invalid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1    | Alert Polarity bit<br>(APO)         | 1 = Inverted (active-high open collector)<br>0 = Normal (active-low open collector) (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| <b>RT6053</b> |
|---------------|
|---------------|

| Bits | Name                        | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Alert Latch Enable<br>(ALE) | <ul> <li>1 = Latch enabled</li> <li>0 = Transparent (default)</li> <li>When the Alert Latch Enable bit is set to Transparent mode, the Alert pin<br/>and Flag bit resets to the idle states when the fault has been cleared. When<br/>the Alert Latch Enable bit is set to Latch mode, the Alert pin and Alert Flag<br/>bit remains active following a fault until the Mask/Enable Register has been<br/>read.</li> </ul> |

|                                                                                                                                                                                 | Alert Limit Register (07h) |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| <b>Description:</b> The Alert Limit Register contains the value used to compare to the register selected in the Mask/Enable Register to determine if a limit has been exceeded. |                            |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| Bit Position                                                                                                                                                                    | 15                         | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Function                                                                                                                                                                        | Bit15                      | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| Value                                                                                                                                                                           | 0                          | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Bits | Name        | Description                    |
|------|-------------|--------------------------------|
| 15:0 | Alert Limit | Stores the alert limit values. |

|          | Manufacturer ID Register (FEh)                                                                        |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|----------|-------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Descrip  | Description: The Manufacturer ID Register stores a unique identification number for the manufacturer. |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| Bit .    | 15                                                                                                    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Function | Bit15                                                                                                 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| Value    | 0                                                                                                     | 0     | 0     | 1     | 0     | 0     | 1    | 0    | 0    | 0    | 0    | 1    | 0    | 1    | 0    | 0    |

| Bits | Name            | Description                                 |
|------|-----------------|---------------------------------------------|
| 15:0 | Manufacturer ID | Stores the manufacturer identification bits |

|              | Die ID Register (FFh)                                                                                          |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
|--------------|----------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Descrip      | <b>Description:</b> The Die ID Register stores a unique identification number and the revision ID for the die. |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| Bit Position | 15                                                                                                             | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| Function     | Bit15                                                                                                          | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| Value        | 0                                                                                                              | 0     | 1     | 0     | 0     | 0     | 1    | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 0    |

| Bits | Name            | Description                                    |
|------|-----------------|------------------------------------------------|
| 15:4 | Die ID          | Stores the device identification bits          |
| 3:0  | Die Revision ID | Stores the device revision identification bits |

Copyright © 2022 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation www.richtek.com DS6053-00 September 2022

### **Application Information**

### Power Up

The VS pin must exceed the Power-On Reset threshold (VPOR) of 2V to keep the RT6053 out of power-on reset. Power-on reset will clear all of the registers' data.

### **Choosing the Sense Resistor**

A high RSHUNT value causes the power-source voltage to drop due to IR loss. For minimal voltage loss, use the lowest RSHUNT value. VSENSE full scale should be less than the full code of -81.9175mV to 81.92mV. For best performance with a 3.3V supply voltage, select RSHUNT to provide approximately 40mV~60mV of sense voltage for the full-scale current in each application.

At low current levels, a high RSHUNT value allows lower currents more accurately because offsets are less significant when the sense voltage is larger.

At high current levels, the  $I^2R$  loss in  $R_{SHUNT}$  can be significant. Notice the resistor value and power dissipation rating when choosing. Also, the sense resistor's value might drift if it is allowed to heat up excessively. The precision Vos  $10\mu V$  (max) and Gain Error 0.1% (max) of the RT6053 allows the use of small sense resistors to reduce power dissipation and reduce hot spots.

### **Filtering and Input Considerations**

The RT6053 provides several methods to reduce the effect from the input noise; for example, conversion time and averaging mode can be flexibly chosen through the register (00h). However, in order to prevent device damaging from the load dumps, reverse battery protection, fast load-switching and inductive kickback voltages, the input filter and input voltage clamping schemes are needed to protect the device during such conditions.

Figure 7 shows the recommended schematic for input filtering. Filtering at the input means current noise is not amplified and the RT6053 can drive a cleaner signal into the ADC without an output filter loading down the ADC.





If the chosen device states that the Absolute Maximum Common-Mode Voltage rating cannot exceed system maximum expected voltage surge, then it needs input protection. Along with some passives, the current sensor needs transient voltage suppression (TVS) or Zener diodes at the inputs for protection. Figure 8 shows an example using the cost-optimized current sensor.



Figure 8. RT6053 with Input Protection

### **Total Error Analysis**

In order to optimize the design, the first is to analyze the contribution of each error; the main influences of sense voltage errors can be identified as follows :

- The tolerance of shunt resistor (RSHUNT)
- Sense offset voltage, Vs\_os. When the sense voltage is small, especially low load current and small shunt resistance, the error is dominated by the input offset error.
- Gain Error, GE%



- PSRR of offset voltage, PSRR
- Common mode rejection, CMRR
- The offset voltage caused by input bias current
- Nonlinearity Error, NLIN%

### **Max Output Error Estimation**

The section here gives an example. The system bus voltage for IN+ = 36V, supply voltage Vs = 5V, shunt resistor is accuracy 1%  $2m\Omega$ , the load current is 25A. To set the design goals, the maximum output voltage errors are calculated as follows:

#### Input offset voltage error

The rate of offset error in the total error can be estimated directly from the specification table. The input offset voltage is  $25\mu$ V at T<sub>A</sub> =  $25^{\circ}$ C, the error due to offset can be obtained by the equation below :

$$V_{OS\_err} = \frac{V_{OS(MAX)}}{V_{SENSE}} \times 100\% = \frac{25\mu V}{2m\Omega \times 25A} \times 100\% = 0.05\%$$

### Sense Voltage Gain Error

From the electrical characteristics, the max gain error is 0.3%.

#### **PSRR Error**

The PSRR error is to estimate the error caused by different supply voltages; the RT6053 device specification gives the specified power supply voltage for the input offset voltage specification as Vs = 3.3V; when the system supply voltage is not exactly 3.3V, it may result in an additional error. RT6053 device gives the maximum PSRR as  $2.5\mu$ V/V. Calculate the PSRR error by the equation below :

$$PSRR\_err = \frac{|V_{S\_DS} - V_{S\_SYS} \times PSRR|}{V_{SENSE}} \times 100\%$$
$$= \frac{|3.3 - 5| \times 2.5 \frac{\mu V}{V}}{2m\Omega \times 25A} \times 100\% = 0.0085\%$$

#### **CMRR Error**

The CMRR error means the input offset error is influenced by the variation of common-mode voltage; in real conditions, calculate the maximum input offset by determining the actual common-mode voltage as applied to RT6053. According to the RT6053 device specification, it gives the common-mode rejection ratio minimum as 126dB ( $0.501\mu$ V/V). The offset voltage in the data sheet is specified with a common-mode voltage that is 12V. To calculate the actual common-mode error at system bus voltage :

$$126\text{dB} = \frac{1}{10^{\left(\frac{126\text{dB}}{20}\right)}} \times 10^6 \times \frac{\mu\text{V}}{\text{V}} = 0.501\frac{\mu\text{V}}{\text{V}}$$

$$CMRR\_err = \frac{|V_{CM\_DS} - V_{CM\_SYS}| \times CMRR}{V_{SENSE}} \times 100\%$$
$$= \frac{|12 - 36| \times 0.501 \frac{\mu V}{V}}{2m\Omega \times 25A} \times 100\% = 0.024\%$$

#### **Input Bias Current Error**

The input bias current flows into shunt resistor to cause additional offset; this error is calculated with respect to the ideal voltage across the sense voltage.

$$I_{B\_err} = \frac{I_B \times R_{SHUNT}}{V_{SENSE}} \times 100\% = \frac{35 \mu A \times 2m\Omega}{2m\Omega \times 25A} \times 100\% = 0.0001\%$$

#### **Nonlinearity Error**

For ideal cases, the voltage gain is constant over full sense ranges, but in the real application, the voltage gain is not exactly constant, the nonlinearity gain may cause some additional errors. In the specification, the RT6053 gives the nonlinearity error as 0.1% over sense voltage from 20mV to 80mV.

### **Total Error**

The equation below can be used to calculate the worst case of total error.

$$Total\_err = \sqrt{(GE\%)^2 + (R\%)^2 + (V_{OS\_err})^2 + (PSR\_err)^2 + (CMR\_err)^2 + (I_{B\_err})^2 + (NLIN\%)^2}$$
$$= \sqrt{(0.3\%)^2 + (1\%)^2 + (0.05\%)^2 + (0.021\%)^2 + (0.06\%)^2 + (0.00035\%)^2 + (0.045\%)^2}$$
$$= 1.048\%$$

### Layout Guidelines

- ► A Kelvin sense arrangement is required for the best performance. Connect the input pins (IN+ and IN-) to the sensing resistor using a 4-wire connection.
- ▶ PCB trace resistance from the sense resistor to the IN+ and IN- pins can affect the power measurement accuracy. Place the sense resistors as close as possible to the RT6053 and not to use minimum width PCB traces.
- ▶ Place the power-supply bypass capacitor as close as possible to the supply and ground pins.



Figure 9. PCB Layout Guide

25

A



### **Outline Dimension**





DETAILA Pin #1 ID and Tie Bar Mark Options

Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Currence of | Di    | mensions In | Dimension | s In Inches |
|-------------|-------|-------------|-----------|-------------|
| Symbol      | Min   | Мах         | Min       | Мах         |
| А           | 0.800 | 1.000       | 0.031     | 0.039       |
| A1          | 0.000 | 0.050       | 0.000     | 0.002       |
| A3          | 0.175 | 0.250       | 0.007     | 0.010       |
| b           | 0.180 | 0.300       | 0.007     | 0.012       |
| D           | 2.950 | 3.050       | 0.116     | 0.120       |
| D2          | 1.300 | 1.750       | 0.051     | 0.069       |
| E           | 2.950 | 3.050       | 0.116     | 0.120       |
| E2          | 1.300 | 1.750       | 0.051     | 0.069       |
| е           | 0.5   | 500         | 0.0       | )20         |
| L           | 0.350 | 0.450       | 0.014     | 0.018       |

V-Type 16L QFN 3x3 Package



### **Footprint Information**



|                  | Number of |      |      | Toloropoo |      |      |      |      |      |      |           |
|------------------|-----------|------|------|-----------|------|------|------|------|------|------|-----------|
| Package          | Pin       | Р    | Ax   | Ay        | Bx   | Ву   | С    | D    | Sx   | Sy   | Tolerance |
| V/W/U/XQFN3*3-16 | 16        | 0.50 | 3.80 | 3.80      | 2.10 | 2.10 | 0.85 | 0.30 | 1.50 | 1.50 | ±0.05     |



### **Packing Information**

### Tape and Reel Data



| De alva en Trans | Tape Size | Pocket Pitch | Reel Si | ze (A) | Units    | Trailer | Leader | Reel Width (W2) |  |
|------------------|-----------|--------------|---------|--------|----------|---------|--------|-----------------|--|
| Package Type     | (W1) (mm) | (P) (mm)     | (mm)    | (in)   | per Reel | (mm)    | (mm)   | Min./Max. (mm)  |  |
| QFN/DFN 3x3      | 12        | 8            | 180     | 7      | 1,500    | 160     | 600    | 12.4/14.4       |  |



C, D and K are determined by component size. The clearance between the components and the cavity is as follows:

- For 12mm carrier tape: 0.5mm max.

| Tape Size | W1     | Р     |       | В      |        | F     | -     | Ø     | Н     |       |
|-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|
| Tape Size | Max.   | Min.  | Max.  | Min.   | Max.   | Min.  | Max.  | Min.  | Max.  | Max.  |
| 12mm      | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.6mm |

 Copyright © 2022 Richtek Technology Corporation. All rights reserved.
 RICHTEK is a registered trademark of Richtek Technology Corporation

 www.richtek.com
 DS6053-00
 September 2022

### **Tape and Reel Packing**

| Step | Photo / Description                    | Step | Photo / Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    |                                        | 4    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | Reel 7"                                |      | 3 reels per inner box <b>Box A</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2    |                                        | 5    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      | HIC & Desiccant (1 Unit) inside        |      | 12 inner boxes per outer box                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3    |                                        | 6    | RICHTEK<br>TATELOR<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON<br>BARDON |
|      | Caution label is on backside of Al bag |      | Outer box Carton A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Container     | Reel |       | Box   |               |            |       |       | Carton                        |                |       |        |
|---------------|------|-------|-------|---------------|------------|-------|-------|-------------------------------|----------------|-------|--------|
| Package       | Size | Units | Item  | Size(cm)      | Weight(Kg) | Reels | Units | Item                          | Size(cm)       | Boxes | Unit   |
| QFN & DFN 3x3 | 7"   | 1,500 | Box A | 18.3*18.3*8.0 | 0.1        | 3     | 4,500 | Carton A                      | 38.3*27.2*38.3 | 12    | 54,000 |
|               |      |       | Box E | 18.6*18.6*3.5 | 0.03       | 1     | 1,500 | For Combined or Un-full Reel. |                |       |        |

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation



### Packing Material Anti-ESD Property

| Surface<br>Resistance | Aluminum Bag                       | Reel                               | Cover tape                         | Carrier tape                       | Tube                               | Protection Band                    |
|-----------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| $\Omega/cm^2$         | 10 <sup>4</sup> ~ 10 <sup>11</sup> |

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2022 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation

www.richtek.com