RichTek

## 80mΩ, 3A Smart Universal Power Switch with Flag

### **General Description**

The RT9703 is a low voltage, high performance single N-Channel MOSFET power switch, designed for power rail on/off control with low  $R_{DS(ON)} \approx 80m\Omega$  and full protection functions. The RT9703 equipped with a charge pump circuitry to drive the internal MOSFET switch and a flag output is available to indicate fault conditions against large di/dt which may cause the supply to fall out of regulation. In order to fit different application, an IP pin is offered for current limit point setting, a resistor from IP to ground sets the current limit for the switch.

Additional features include soft-start to limit inrush current during plug-in, thermal shutdown to prevent catastrophic switch failure from high-current loads, under-voltage lockout (UVLO) to ensure that the device remains off unless there is a valid input voltage present, a precision resistor-programmable output current limit up to 3.5A. Besides, the lower quiescent current as 30µA making this device ideal for portable battery-operated equipment.

The RT9703 is available in SOP-8 package requiring minimum board space and smallest components.

## **Ordering Information**



-Package Type

S : SOP-8

-Operating Temperature Range C : Commercial Standard

#### **Features**

- Adjustable Current Limiting Up To 3.5A
- Built-In (Typically  $80m\Omega$ ) N-Channel MOSFET
- Reverse Current Flow Blocking (no body diode) i.e. Output Can Be Forced Higher Than Input (Off-State)
- Low Supply Current: 30µA Typical at Switch On State Less Than 1µA Typical at Switch Off State
- Guaranteed 3A Continuous Load Current
- Wide Input Voltage Ranges: 2V to 5.5V
- Open-Drain Fault Flag Output
- Hot Plug-In Application (Soft-Start)
- 1.7V Typical Under-Voltage Lockout (UVLO)
- Thermal Shutdown Protection
- Smallest SOP-8 Package Minimizes Board Space

## Applications

- LCD Monitor, LCD-TV
- USB Power Module for ADSL
- Information Appliance and Set-Top Box
- Battery-Powered Equipment
- Hot-Plug Power Supplies
- ACPI Power Distribution
- PCI Bus Power Switching
- Motherboard & Notebook PCs
- PC Card Hot Swap Application

### **Pin Configurations**



## **Typical Application Circuit**



## **Functional Pin Description**

| Pin Name | Pin Function                    |  |  |  |
|----------|---------------------------------|--|--|--|
| VIN      | Supply Input                    |  |  |  |
| VOUT     | Switch Output                   |  |  |  |
| GND      | Common Ground                   |  |  |  |
| CE       | Chip Enable Control Input       |  |  |  |
| FLG      | Open-Drain Fault Flag Output    |  |  |  |
| IP       | Current Limit Programming Input |  |  |  |

## **Function Block Diagram**



# Richtek

ľ

#### **Test Circuits**





3







Note: Above test circuits reflected the graphs shown on "Typical Operating Characteristics" are as follows:

- Image: Image:
- @-On-State & Off-State Supply Current vs. Input Voltage/Temperature, Turn-Off Leakage Current vs. Temperature
- $\textcircled{\sc 0}-On-Resistance vs.$  Input Voltage/Temperature
- S—Current Limit vs. Input Voltage/Temperature/R<sub>SET</sub>, Current Limit Factor vs. R<sub>SET</sub>, Short Circuit Current vs. Input Voltage, Inrush Current Response, Soft-Start Response, Current-Limit & Short Circuit with Thermal Shutdown, Short-Circuit Response

## Absolute Maximum Ratings (Note 1)

| Supply Voltage                                 | 6.5V           |
|------------------------------------------------|----------------|
| Chip Enable Input Voltage                      | –0.3V to 6.5V  |
| • Flag Voltage                                 | 6.5V           |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                |
| SOP-8                                          | 0.95W          |
| Package Thermal Resistance                     |                |
| SOP-8, θ <sub>JA</sub>                         | 104° C/W       |
| Junction Temperature                           | 125°C          |
| • Lead Temperature (Soldering, 10 sec.)        | 260°C          |
| Storage Temperature Range                      | –65°C to 150°C |
| ESD Susceptibility (Note 2)                    |                |
| HBM (Human Body Mode)                          | 8kV            |
| MM (Machine Mode)                              | 800V           |
|                                                |                |

## Recommended Operating Conditions (Note 3)

| Supply Input Voltage       | - 2V to 5.5V     |
|----------------------------|------------------|
| Chip Enable Input Voltage  | - 0V to 5.5V     |
| Junction Temperature Range | - –20°C to 100°C |

## **Electrical Characteristics**

(V<sub>IN</sub> = 5V, C<sub>IN</sub> = C<sub>OUT</sub> = 1 $\mu$ F, T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter                           |                      | Symbol                     | Test Conditions                                                        | Min | Тур  | Max | Units          |  |
|-------------------------------------|----------------------|----------------------------|------------------------------------------------------------------------|-----|------|-----|----------------|--|
| Switch On Res                       | Switch On Resistance |                            | I <sub>OUT</sub> = 3A (Note 8)                                         |     | 80   | 100 | mΩ             |  |
| Supply Current                      |                      | I <sub>SW_ON</sub>         | Switch On, V <sub>OUT</sub> = Open                                     |     | 30   | 50  | μA             |  |
|                                     |                      | I <sub>SW_OFF</sub>        | Switch Off, V <sub>OUT</sub> = Open                                    |     | 0.1  | 1   |                |  |
| CE Threshold                        | Logic-Low Voltage    | VIL                        | Switch Off                                                             |     |      | 0.8 | V              |  |
| (Note 7)                            | Logic-High Voltage   | V <sub>IH</sub>            | Switch On                                                              | 2.0 |      |     | V              |  |
| CE Input Curre                      | ent                  | I <sub>CE</sub>            | $V_{CE} = 0V$ to 5.5V                                                  |     | 0    |     | μΑ             |  |
| Output Leakage Current              |                      | I <sub>LEAKAGE</sub>       | $V_{CE}$ = 0V, $R_{LOAD}$ = 0 $\Omega$                                 |     | 0.5  | 10  | μΑ             |  |
| Output Turn-On Rise Time            |                      | T <sub>ON_RISE</sub>       | 10% to 90% of $V_{\text{OUT}}$ rising                                  |     | 1.5  |     | mS             |  |
| Current Limit Factor (Note 5)       |                      |                            | I <sub>LIM</sub> x R <sub>SET</sub>                                    |     | 180k |     | $A\cdot\Omega$ |  |
| Max. Current Limit Setting (Note 6) |                      | ILIMSET                    | $V_{\text{IN}}$ = 3.3V to 5.5V, $R_{\text{SET}}$ = 51.4k $\Omega$      |     |      | 3.5 | А              |  |
| Current Limit S                     | Setting Accuracy     | $\Delta I_{\text{LIMSET}}$ | $I_{\text{LIMSET}}$ = 0.5A to 3A<br>(R <sub>SET</sub> = 360kΩ to 60kΩ) | -20 |      | +20 | %              |  |
| FLAG Output Resistance              |                      | $R_{FLG}$                  | I <sub>SINK</sub> = 1mA                                                |     | 15   | 400 | Ω              |  |
| FLAG Off Current                    |                      | I <sub>FLG_OFF</sub>       | V <sub>FLG</sub> = 5V                                                  |     | 0.01 | 1   | μA             |  |
| FLAG Delay Time (Note 4)            |                      | t <sub>D</sub>             | Form fault condition to FLG assertion                                  | 2   | 4.6  | 8   | ms             |  |
| Under-Voltage Lockout               |                      | V <sub>UVLO</sub>          | V <sub>IN</sub> increasing                                             | 1.3 | 1.7  |     | V              |  |
| Under-Voltage Hysteresis            |                      | $\Delta V_{UVLO}$          | V <sub>IN</sub> decreasing                                             |     | 0.1  |     | V              |  |

**RichTek** 

| Parameter                   | Symbol                 | Test Conditions | Min | Тур | Мах | Units |
|-----------------------------|------------------------|-----------------|-----|-----|-----|-------|
| Thermal Shutdown Protection | T <sub>SD</sub>        |                 |     | 130 |     | °C    |
| Thermal Shutdown Hysteresis | $\Delta T_{\text{SD}}$ |                 |     | 10  |     | °C    |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

- **Note 2.** Devices are ESD sensitive. Handling precaution recommended. The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into input and output pins.
- Note 3. The device is not guaranteed to function outside its operating conditions.
- Note 4. The FLAG delay time is input voltage dependent, see "Typical Operating Characteristics" graph for further details.
- Note 5. Current limit is determined by:  $I_{LIMIT}$  = 180k/R<sub>SET</sub>, where R<sub>SET</sub> is in ohms.
- **Note 6.** It is important to note that the maximum current limit value shall be set properly in accordance with its supply voltage otherwise which it may result in the failure occurrence. See "Maximum Current Limit vs. Supply Voltage" graph shown on the applications information section for further details.
- **Note 7.** For input voltage lower than 5V, the threshold level will subject to ±0.6V deviation throughout the operating junction temperature range. Refer to the "Typical Operating Characteristics" graph for further details.
- Note 8.  $R_{DS(ON)}$  is measured at constant junction temperature by using a 1ms current pulse.

## **Typical Operating Characteristics**





Off-State Supply Current vs. Temperature







# **Richtek**

## **RT9703**













## **RT9703**





1 Turn-On Rising Time vs. Temperature 4  $V_{IN} = V_{CE} = 5V$ 3.5 CIN = 10uF, COUT = 1uF Turn-On Rising Time (ms) R<sub>L</sub> = 30Ω, R<sub>SET</sub> = 200kΩ 3 S1 = ON 2.5 2 1.5 1 0.5 0 -40 -20 0 20 40 60 80 100 120 Temperature (°C)





① Turn-Off Falling Time vs. Temperature



4

Flag Dealy Time vs. Input Voltage



# Richtek









**Current Limit with Thermal Shutdown** 5  $V_{IN} = 5V$ R<sub>L</sub> = 0.5Ω, R<sub>SET</sub> = 100kΩ  $C_{IN} = 10 \mu F$ S2 = ON, S3 = OFF  $C_{OUT} = 33 uF$ VCE 2-) IL (1A/Div) 1-1 i) CH1 1A 2), CH2 , 5V Time (50ms/Div) (5) Soft-Start Response VCE 2. Vout

 $V_{IN} = 5V, R_L = 0.5\Omega,$ 

Time (2ms/Div)

CIN = 10uF, COUT = 1uF

S2 = OFF→ON, S3 = OFF

. . .

3-3

1->

۱L

1) CH1 0.5A 2) CH2 5V 3) CH3, 5V



## **Applications Information**

The RT9703 is a high-side, N-Channel, power switch available with active-high enable input. Low  $R_{DS(ON)} \approx 80 m\Omega$  and full protection functions make it optimized to replace complex discrete on/off control circuitry.

#### Input and Output

 $V_{IN}$  (input) is the power source connection to the internal circuitry and the drain of the MOSFET.  $V_{OUT}$  (output) is the source of the MOSFET. In a typical application, current flows through the switch from  $V_{IN}$  to  $V_{OUT}$  toward the load. If  $V_{OUT}$  is greater than  $V_{IN}$ , current will flow from  $V_{OUT}$  to  $V_{IN}$  since the MOSFET is bidirectional when on.

Unlike a normal MOSFET, there is no a parasitic body diode between drain and source of the MOSFET, the RT9703 prevents reverse current flow if  $V_{OUT}$  being externally forced to a higher voltage than  $V_{IN}$  when the output disabled ( $V_{CE} < 0.8V$ ).



#### Chip Enable Input

The switch will be disabled when the CE pin is in a logic low condition. During this condition, the internal circuitry and MOSFET are turned off, reducing the supply current to  $0.1\mu$ A typically. The maximum guaranteed voltage for a logic low at the CE pin is 0.8V. A minimum guaranteed voltage of 2V at the CE pin will turn the RT9703 back on. Floating the input may cause unpredictable operation. CE should not be allowed to go negative with respect to GND. The CE pin may be directly tied to V<sub>IN</sub> to keep the part on.

#### Soft-Start for Hot Plug-In Applications

In order to eliminate the upstream voltage droop caused by the large inrush current during hot-plug events, the "soft-start" feature effectively isolates the power source from extremely large capacitive loads.

#### Fault Flag

The RT9703 provides a FLG signal pin which is an N-Channel open drain MOSFET output. This open drain output goes low when  $V_{OUT} < V_{IN}$  -1V, current limit or the die temperature exceeds 130° C approximately. The FLG output is capable of sinking a 10mA load to typically 150mV above ground. The FLG pin requires a pull-up resistor, this resistor should be large in value to reduce energy drain. A 100k $\Omega$  pull-up resistor works well for most applications. In the case of an over-current condition, FLG will be asserted only after the flag response delay time, t<sub>D</sub>, has elapsed. This ensures that FLG is asserted only upon valid over-current conditions and that erroneous error reporting is eliminated.

For example, false over-current conditions may occur during hot-plug events when a highly large capacitive load is connected and causes a high transient inrush current that exceeds the current limit threshold. The FLG response delay time  $t_D$  is typically 4.6ms.

#### Under-Voltage Lockout

Under-Voltage lockout (UVLO) prevents the MOSFET switch from turning on until input voltage exceeds approximately 1.7V. If input voltage drops below approximately 1.3V, UVLO turns off the MOSFET switch, FLG will be asserted accordingly. Under- Voltage detection functions only when the chip enable input is enabled.

#### **Current Limiting and Short-Circuit Protection**

The current limit circuitry prevents damage to the MOSFET switch and external load. It is user adjust- able with an external set resistor,  $R_{SET}$ ,  $I_{LIMIT} = 180 k/R_{SET}$  in the range of 500mA to 3.5A. The accuracy of current limit set point may vary with operating temperature and supply voltage. See "Typical Operating Characteristics" graph for further details.

The normal current limit value, ILIMIT, is set with an external resistor between IP (pin 8) and GND (pin 4). When a heavy load or short circuit is applied to an enabled switch, a large transient current may flow until the current limit circuitry responds. Once this current limit threshold is exceeded, the device enters constant current mode until the thermal shutdown occurred or the fault is removed. It is important to note that the maximum current limit value shall be set properly in accordance with its supply voltage otherwise it may result in the failure occurrence. The graph below shows the maximum current limit and supply voltage on the safe operation area.



## Maximun Current Limit vs. Supply Voltage

#### Thermal Shutdown

Thermal shutdown is employed to protect the device from damage if the die temperature exceeds approxi- mately 130°C. If enabled, the switch automatically restarts when the die temperature falls 10°C. The output and FLG signal will continue to cycle on and off until the device is disabled or the fault is removed.

#### **Power Dissipation**

The device's junction temperature depends on several factors such as the load, PCB layout, ambient temperature and package type. The output pin of RT9703 can deliver a current of up to 3A over the full operating junction temperature range. However, the maximum output current must be derated at higher ambient temperature to ensure

the junction temperature does not exceed 100°C. With all possible conditions, the junction temperature must be within the range specified under operating conditions. Power dissipation can be calculated based on the output current and the  $R_{DS(ON)}$  of switch as below.

#### $P_D = R_{DS(ON)} \times I_{OUT}^2$

Although the devices are rated for 3A of output current, but the application may limit the amount of output current based on the total power dissipation and the ambient temperature. The final operating junction temperature for any set of conditions can be estimated by the following thermal equation:

#### $P_{D (MAX)} = (T_{J (MAX)} - T_{A}) / \theta_{JA}$

Where  $T_{J (MAX)}$  is the maximum junction temperature of the die (100°C) and  $T_A$  is the maximum ambient temperature. The junction to ambient thermal resistance ( $\theta_{JA}$ ) for SOP-8 package at recommended minimum footprint is 104°C/W ( $\theta_{JA}$  is layout dependent).

#### Supply Filter/Bypass Capacitor

A 10 $\mu$ F low-ESR ceramic capacitor from V<sub>IN</sub> to GND (the amount of the capacitance may be increased without limit), located at the device is strongly recommended to prevent the input voltage drooping during hot-plug events. However, higher capacitor values will further reduce the voltage droop on the input. Furthermore, without the bypass capacitor, an output short may cause sufficient ringing on the input (from source lead inductance) to destroy the internal control circuitry. An important note to be award of is the parasitic inductance of PCB traces can cause over-voltage transients if the PCB trace has even a few tens of nH of inductance. It is recommended to use aluminum electrolytic acted the supply capacitor to prevent the device from being damaged. The input transient must not exceed 6.5V of the absolute maximum supply voltage even for a short duration.

#### Fault Flag Filtering (Optional)

The transient inrush current to downstream capacitance may cause a short-duration error flag, which may cause erroneous over-current reporting. A simple 1ms RC low-pass filter ( $10k\Omega$  and  $0.1\mu$ F) in the flag line eliminates short-duration transients.

#### PCB Layout

In order to meet the voltage drop, droop, and EMI requirements, careful PCB layout is necessary. The following guidelines must be considered:

- Keep all input and output traces as short as possible and use at least 150-mil, 2 ounce copper for all races.
- Avoid vias as much as possible. If vias are necessary, make them as large as feasible.
- Place a ground plane under all circuitry to lower both resistance and inductance and improve DC and transient performance (Use a separate ground and power plans if possible).
- Locate the bypass capacitors as close as possible to the input and output pin of the RT9703.



Board Layout

## **Outline Dimension**





| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|--------|------------|----------------|----------------------|-------|--|
| Symbol | Min        | Мах            | Min                  | Мах   |  |
| А      | 4.801      | 5.004          | 0.189                | 0.197 |  |
| В      | 3.810      | 3.988          | 0.150                | 0.157 |  |
| С      | 1.346      | 1.753          | 0.053                | 0.069 |  |
| D      | 0.330      | 0.508          | 0.013                | 0.020 |  |
| F      | 1.194      | 1.346          | 0.047                | 0.053 |  |
| Н      | 0.178      | 0.254          | 0.007                | 0.010 |  |
| Ι      | 0.102      | 0.254          | 0.004                | 0.010 |  |
| J      | 5.791      | 6.198          | 0.228                | 0.244 |  |
| М      | 0.406      | 1.270          | 0.016                | 0.050 |  |

8-Lead SOP Plastic Package

#### **RICHTEK TECHNOLOGY CORP.**

Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611

#### RICHTEK TECHNOLOGY CORP.

Taipei Office (Marketing) 8F-1, No. 137, Lane 235, Paochiao Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)89191466 Fax: (8862)89191465 Email: marketing@richtek.com