

## **Dual Micro-Power Voltage Detectors**

#### **General Description**

The RT9828 is a micro-power voltage detector supervising the power supply voltage level for microprocessors (uP) or digital systems. It provides internally fixed threshold levels ranging from 1.2V to 5V, which covers most digital applications. It features low supply current of 6uA. The RT9828 performs supervisory function by sending out a reset signal whenever the  $V_{DD}$  voltage falls below a preset threshold level. This reset signal will last the whole period before  $V_{DD}$  recovering. Once the  $V_{DD}$  exceeds the threshold level, the reset signal will be released after a certain delay time. The RT9828 is available in SOT-23-6 package.

### **Ordering Information**



#### Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Marking Information**

For marking information, contact our sales representative directly or through a Richtek distributor located in your area.

#### **Features**

- High Accuracy ±1.5%
- Low Supply Current 6uA
- Quick Reset within 20us
- Built-in 55ms Recovery Delay
- Low Functional Supply Voltage 0.9V
- Dual N-Channel Open-Drain Output
- Small SOT-23-6 Packages
- RoHS Compliant and 100% Lead (Pb)-Free

### **Applications**

- Computers
- Controllers
- Intelligent Instruments
- · Critical uP and uC Power Monitoring
- Portable/Battery-Powered Equipment

### **Pin Configurations**

(TOP VIEW)



SOT-23-6

www.richtek.com



# **Typical Application Circuit**



# **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                   |  |  |  |
|---------|----------|------------------------------------------------|--|--|--|
| 1       | VDD1     | Input of Detector1.                            |  |  |  |
| 2       | NC       | No Internal Connection. It should be floating. |  |  |  |
| 3       | RESET2   | Active Low Open-Drain Reset Pin of Detector2.  |  |  |  |
| 4       | VDD2     | Input of Detector2.                            |  |  |  |
| 5       | GND      | Ground.                                        |  |  |  |
| 6       | RESET1   | Active Low Open-Drain Reset Pin of Detector1.  |  |  |  |

## **Function Block Diagram**



# **Available Voltage Version**

|         |      | <u>-</u> |     |      |     |      |     |     |     |     |     |
|---------|------|----------|-----|------|-----|------|-----|-----|-----|-----|-----|
| Code    | С    | В        | F   | W    | G   | D    | Υ   | Н   | Е   | J   | K   |
| Voltage | 1.2  | 1.3      | 1.5 | 1.6  | 1.8 | 1.85 | 1.9 | 2   | 2.1 | 2.5 | 2.6 |
| Code    | Т    | L        | М   | N    | V   | Р    | Q   | R   | S   | Т   |     |
| Voltage | 2.65 | 2.7      | 2.8 | 2.85 | 2.9 | 3    | 3.1 | 3.2 | 3.3 | 5   |     |

www.richtek.com DS9828-02 April 2011



### **Absolute Maximum Ratings** (Note 1)

### **Electrical Characteristics**

 $(V_{DD} = 3V, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter                           | Symbol                                | Test Conditions                                                     | Min  | Тур                 | Max  | Units |
|-------------------------------------|---------------------------------------|---------------------------------------------------------------------|------|---------------------|------|-------|
| Input Voltage                       | V <sub>DD1</sub> / V <sub>DD2</sub>   |                                                                     | 0.9  |                     | 6    | V     |
| Supply Current                      | I <sub>VDD1</sub> / I <sub>VDD2</sub> | $V_{TH} = 3V, V_{DD} = 4.5V$                                        |      | 6                   | 16   | uA    |
| Threshold Voltage Accuracy          | $\Delta V_{TH}$                       |                                                                     | -1.5 |                     | +1.5 | %     |
| V <sub>DD</sub> Drop to Reset Delay | t <sub>RD</sub>                       | Drop = V <sub>TH</sub> –125mV                                       |      | 20                  | -    | us    |
| Reset Active Time Out Period        | t <sub>RP</sub>                       | $V_{DD} \geq 1.02 \times V_{TH}$                                    |      | 55                  |      | ms    |
| RESET Output Voltage Low            | V <sub>OL</sub>                       | 1.6 = V <sub>DD</sub> < V <sub>TH</sub> , I <sub>SINK</sub> > 3.5mA |      |                     | 0.4  | V     |
| Hysteresis Width                    | V <sub>H</sub> YS                     |                                                                     |      | 0.01V <sub>TH</sub> |      | V     |

- **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

DS9828-02 April 2011 www.richtek.com

# **Typical Operating Characteristics**













www.richtek.com DS9828-02 April 2011

4











5

DS9828-02 April 2011 www.richtek.com



### **Application Information**

The RT9828 voltage detector monitors the input voltage fo generate a reset signal while the input voltage is lower then the detecting threshold voltage level.

The RESET pin is an open drain output. It is recommended to connect a pull-up resister between RESET pin and V<sub>IN</sub>.

Figure 1 shows the timming diagram of VDD and  $\overline{RESET}$  signals. When VDD is lower than  $V_{TH}$ , the  $\overline{RESET}$  goes low after a short delay time  $t_{RD}$ . When VDD is higher than  $V_{TH}$  with a hystersis ( $V_{HYS}$ ), the  $\overline{RESET}$  will be pulled up after the delay time  $t_{RP}$ . The typical value of the delay time  $t_{RD}$  and  $t_{RP}$  are showed in specification.



Figure 1. Timming Diagram

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature 125°C,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT9828, where  $T_{J(MAX)}$  is the maximum junction temperature of the die (125°C) and  $T_A$  is the maximum ambient temperature. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For SOT-23-6

packages, the thermal resistance  $\theta_{JA}$  is 250°C/W on the standard JEDEC 51-3 single layer thermal test board. The maximum power dissipation at  $T_A$ = 25°C can be calculated by following formula:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (250^{\circ}C/W) = 0.400W$  for SOT-23-6 packages

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . For RT9828 packages, the Figure 2 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed.



Figure 2. Derating Curves for RT9828 Packages

DS9828-02 April 2011



#### **Outline Dimension**



| Comple ed | Dimensions I | n Millimeters | Dimensions In Inches |       |  |  |
|-----------|--------------|---------------|----------------------|-------|--|--|
| Symbol    | Min          | Max           | Min                  | Max   |  |  |
| А         | 0.889        | 1.295         | 0.031                | 0.051 |  |  |
| A1        | 0.000        | 0.152         | 0.000                | 0.006 |  |  |
| В         | 1.397        | 1.803         | 0.055                | 0.071 |  |  |
| b         | 0.250        | 0.560         | 0.010                | 0.022 |  |  |
| С         | 2.591        | 2.997         | 0.102                | 0.118 |  |  |
| D         | 2.692        | 3.099         | 0.106                | 0.122 |  |  |
| е         | 0.838        | 1.041         | 0.033                | 0.041 |  |  |
| Н         | 0.080        | 0.254         | 0.003                | 0.010 |  |  |
| L         | 0.300        | 0.610         | 0.012                | 0.024 |  |  |

**SOT-23-6 Surface Mount Package** 

#### **Richtek Technology Corporation**

Headquarter

5F, No. 20, Taiyuen Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789 Fax: (8863)5526611

#### **Richtek Technology Corporation**

Taipei Office (Marketing)

5F, No. 95, Minchiuan Road, Hsintien City

Taipei County, Taiwan, R.O.C.

Tel: (8862)86672399 Fax: (8862)86672377

Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.

DS9828-02 April 2011 www.richtek.com