

# RTL8139C(L)+

# 3.3V SINGLE-CHIP FAST ETHERNET CONTROLLER WITH POWER MANAGEMENT

# DATASHEET

Rev. 1.6 03 September 2004 Track ID: JATR-1076-21



Realtek Semiconductor Corp. No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan Tel: +886-3-5780211 Fax: +886-3-5776047 www.realtek.com.tw



#### COPYRIGHT

©2004 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### DISCLAIMER

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document, or in the product described in this document, at any time. This document could include technical inaccuracies or typographical errors.

#### TRADEMARKS

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### USING THIS DOCUMENT

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | <b>Release Date</b> | Summary                                                                          |
|----------|---------------------|----------------------------------------------------------------------------------|
| 1.6      | 2004/09/03          | Updated section 8.2.5 Configuration Access, page 50. Cosmetic changes to layout. |



### **Table of Contents**

| 1. General Description                                                                     |    |
|--------------------------------------------------------------------------------------------|----|
| 2. Features                                                                                |    |
| 3. Block Diagram                                                                           |    |
| 4. Pin Assignments                                                                         | 5  |
| 5. Pin Descriptions                                                                        | 6  |
| 5.1 Power Management/Isolation Interface                                                   |    |
| 5.2 PCI Interface                                                                          |    |
| 5.3 FLASH/BootPROM/EEPROM/MII Interface                                                    | 9  |
| 5.4 Power Pins                                                                             |    |
| 5.5 LED Interface                                                                          |    |
| 5.6 Attachment Unit Interface                                                              |    |
| 5.7 Test and Other Pins                                                                    |    |
| 6. Register Descriptions                                                                   |    |
| 6.1 Receive Status Register in Rx Packet Header                                            |    |
| 6.2 Transmit Status Register                                                               |    |
| 6.3 Dump Tally Counter Command Register (DTCCR)                                            | 16 |
| 6.4 ERSR: Early Rx Status Register                                                         |    |
| 6.5 Command Register                                                                       |    |
| 6.6 Interrupt Mask Register.                                                               |    |
| 6.7 Interrupt Status Register                                                              |    |
| 6.8 Transmit Configuration Register                                                        |    |
| 6.9 Receive Configuration Register                                                         |    |
| 6.10 9346CR: 93C46 (93C56) Command Register                                                |    |
| 6.11 Configuration Register 0 (CONFIG 0)                                                   |    |
| 6.12 Configuration Register 1 (CONFIG 1)                                                   |    |
| 6.13 Media Status Register                                                                 |    |
| 6.14 Configuration Register3 (CONFIG 3)                                                    |    |
| 6.15 Configuration Register (CONFIG 4)                                                     |    |
| 6.16 Multiple Interrupt Select Register                                                    |    |
| 6.17 PCI Revision ID                                                                       |    |
| 6.18 Transmit Status of All Descriptors Register (TSAD)                                    |    |
| 6.19 Basic Mode Control Register                                                           |    |
| 6.20 Basic Mode Status Register                                                            |    |
|                                                                                            |    |
| 6.21 Auto-negotiation Advertisement Register                                               |    |
| 6.22 Auto-Negotiation Link Partner Ability Register                                        |    |
| <ul><li>6.23 Auto-negotiation Expansion Register</li><li>6.24 Disconnect Counter</li></ul> |    |
| 6.25 False Carrier Sense Counter                                                           |    |
|                                                                                            |    |
| 6.26 NWay Test Register                                                                    |    |
| 6.27 RX_ER Counter                                                                         |    |
| 6.28 CS Configuration Register                                                             |    |
| 6.29 Low Address of a Tx Descriptor with Tx DMA Ok                                         |    |
| 6.30 Flash Memory Read/Write Register (FLASH)                                              |    |
| 6.31 Configuration Register 5 (Config5)                                                    |    |
| 6.32 Transmit Priority Polling Register (TPPoll)                                           |    |
| 6.33 C+ Command Register (C+CR)                                                            |    |
| 6.34 Receive Descriptor Start Address Register (RDSAR)                                     |    |
| 6.35 Early Transmit Threshold Register (ETThR)                                             |    |
| 6.36 Function Event Register                                                               |    |
| 6.37 Function Event Mask Register                                                          |    |
| 6.38 Function Present State Register.                                                      |    |
| 6.39 Function Force Event Register/MII Register                                            |    |
| 7. EEPROM Contents                                                                         |    |
| 7.1 Summary of EEPROM Registers                                                            |    |
| 7.2 Summary of EEPROM Power Management Registers                                           |    |



| 8. PCI Configuration Space Registers                 | 46 |
|------------------------------------------------------|----|
| 8.1 PCI Bus Interface                                | 46 |
| 8.1.1 Byte Ordering                                  | 46 |
| 8.1.2 Interrupt Control                              | 46 |
| 8.1.3 Latency Timer                                  | 46 |
| 8.1.4 32-Bit Data Operation                          | 47 |
| 8.1.5 64-Bit Addressing                              | 47 |
| 8.2 Bus Operation                                    |    |
| 8.2.1 Target Read                                    |    |
| 8.2.2 Target Write                                   |    |
| 8.2.3 Master Read                                    | 49 |
| 8.2.4 Master Write                                   | 50 |
| 8.2.5 Configuration Access                           |    |
| 8.3 Packet Buffering                                 |    |
| 8.3.1 Transmit Buffer Manager                        |    |
| 8.3.2 Receive Buffer Manager                         | 51 |
| 8.3.3 Packet Recognition                             | 51 |
| 8.4 PCI Configuration Space Table                    |    |
| 8.5 PCI Configuration Space Functions                |    |
| 8.6 The Default Value After Power-on (RSTB asserted) |    |
| 8.7 PCI Power Management Functions                   |    |
| 8.8 Vital Product Data (VPD)                         |    |
| 9. Functional Description                            |    |
| 9.1 Transmit & Receive Operations in C mode          |    |
| 9.1.1 Transmit                                       |    |
| 9.1.2 Receive                                        | 62 |
| 9.2 Transmit & Receive Operations in C+ mode         |    |
| 9.2.1 Transmit                                       |    |
| 9.2.2 Receive                                        | 69 |
| 9.3 Line Quality Monitor                             | 72 |
| 9.4 Clock Recovery Module                            | 72 |
| 9.5 Loopback Operation                               |    |
| 9.6 Tx Encapsulation with the Internal PHY ceiver    | 72 |
| 9.7 Collision                                        | 72 |
| 9.8 Rx Decapsulation with the Internal PHY ceiver.   | 73 |
| 9.9 Flow Control                                     | 73 |
| 9.9.1. Control Frame Transmission                    | 73 |
| 9.9.2. Control Frame Reception                       | 73 |
| 9.10 Medium Auto-Detect                              | 74 |
| 9.11 Cable Connection Status                         | 74 |
| 9.11 Cable Connection Status                         | 75 |
| 9.12 MII Redundant Link                              | 76 |
| 9.13 Memory Functions                                | 77 |
| 9.13.1 Memory Read Line (MRL)                        |    |
| 9.13.2 Memory Read Multiple (MRM)                    | 77 |
| 9.13.3 Memory Write and Invalidate (MWI)             |    |
| 9.13.4 Dual Address Cycle (DAC)                      | 78 |
| 9.14 LED Functions                                   | 79 |
| 9.14.1 10/100 Mbps Link Monitor                      | 79 |
| 9.14.2 LED_RX                                        | 79 |
| 9.14.3 LED_TX                                        |    |
| 9.14.4 LED_TX+LED_RX                                 | 80 |
| 9.15 Physical Layer Interfaces                       | 81 |
| 9.15.1 Media Independent Interface (MII)             | 81 |
| 9.15.2 MII Management Interface                      | 81 |
| 10. Application Diagram                              |    |
| 11. Electrical Characteristics                       | 83 |
| 11.1 Temperature Limit Ratings                       | 83 |



| 11.2 DC Characteristics         | 83 |
|---------------------------------|----|
| 11.2.1 Supply Voltage           | 83 |
| 11.3 AC Characteristics         | 84 |
| 11.3.1 FLASH/BOOT ROM Timing    |    |
| 11.3.2 PCI Bus Operation Timing |    |
| 11.3.3 MII Timing               |    |
| 12. Mechanical Dimensions       |    |
|                                 |    |



## **1. General Description**

The Realtek RTL8139C(L)+ is a highly integrated and cost-effective single-chip Fast Ethernet controller that provides 32-bit performance, PCI bus master capability, and full compliance with IEEE 802.3u 100Base-T specifications and IEEE 802.3x Full Duplex Flow Control. It also supports Advanced Configuration Power management Interface (ACPI), PCI power management for modern operating systems that is capable of Operating System Directed Power Management (OSPM) to achieve the most efficient power management. The RTL8139CL+ is suitable for applications such as CardBus or mobile with built-in network controller. The CIS data can be stored in either the 93C56 EEPROM or an external expansion ROM.

In addition to the ACPI feature, the RTL8139C(L)+ also supports remote wake-up (including AMD Magic Packet, LinkChg, and Microsoft wake-up frame) in both ACPI and APM environments. The RTL8139C(L)+ is capable of performing an internal reset through the application of auxiliary power. When auxiliary power is on and the main power remains off, the RTL8139C(L)+ is ready and waiting for the Magic Packet or Link Change to wake the system up. Also, the LWAKE pin provides 4 different output signals including active high, active low, positive pulse, and negative pulse. The versatility of the RTL8139C(L)+ LWAKE pin provides motherboards with the Wake-On-LAN (WOL) function. The RTL8139C(L)+ also supports Analog Auto-Power-down, that is, the analog part of the RTL8139C(L)+ can be shut down temporarily according to user requirements or when the RTL8139C(L)+ is in a power down state with the wakeup function disabled. In addition, when the analog part is shut down and the IsolateB pin is low (i.e. the main power is off), then both the analog and digital parts stop functioning and power consumption of the RTL8139C(L)+ will be negligible. The RTL8139C(L)+ also supports an auxiliary power auto-detect function, and will auto-configure related bits of their own PCI power management registers in PCI configuration space.

The PCI Vital Product Data (VPD) is also supported to provide the information that uniquely identifies hardware (i.e., the RTL8139C(L)+ LAN card). The information may consist of part number, serial number, and other detailed information.

In order to provide a lower cost system, the RTL8139C(L)+ is capable of using a 25MHz crystal as its internal clock source. A 25MHz OSC can also be used.

There are 2 modes of buffer management modes which are supported by the RTL8139C(L)+. The first, C mode, is just like the buffer management algorithm which former RTL8139 series products use; the second is C+ mode (set only by software to the relative C+ mode registers and descriptors) which is an enhanced descriptor-based design especially suitable for server applications. The RTL8139C(L)+ is hardware compatible to the RTL8139C(L), and is software backwards compatible to the RTL8139 series when set to C mode (the default setting). The RTL8139C(L)+ can be configured by software to apply a new buffer management algorithm, i.e., enhanced descriptor-based buffer management architecture, which is an essential design as a modern network server card.

The RTL8139C(L)+ fully complies to Microsoft NDIS5 (IP, TCP, UDP) Checksum and Segmentation Task-offload features, and supports IEEE802.1Q VLAN (Virtual Bridged Local Area Network). All of the above RTL8139C(L)+ new features contribute to lower CPU utilization, which is a plus when serving as a network server card. Also, the RTL8139C(L)+ boosts its PCI performance by supporting PCI Memory Read Line & Memory Read Multiple when transmitting, Memory Write and Invalidate when receiving. To be better qualified as a server card, the RTL8139C(L)+ also supports the PCI Dual Address Cycle (DAC) command, when the assigned buffers reside at the physical memory addresses higher than 4 Gigabytes. For QoS and CoS requirements, the RTL8139C(L)+ supports hardware high priority queuing to reduce software implementation effort and significantly improve performance.

The RTL8139C(L)+ keeps network maintenance costs low and eliminates usage barriers. It is the easiest way to upgrade a network from 10 to 100Mbps. It also supports full-duplex operation, making 200Mbps of bandwidth possible at no additional cost. To improve compatibility with other brands' products, the RTL8139C(L)+ is also capable of receiving packets with InterFrameGap no less than 40 Bit-Time. The RTL8139C(L)+ is highly integrated and requires no "glue" logic or external memory. It includes an interface for a boot ROM and can be used in diskless workstations, providing maximum network security and ease of management. For special applications, the RTL8139C(L)+ also supports an MII interface, which can be used, for example, to provide a redundant link with an external PHYceiver, or a connection to a Fiber channel with a Fiber transceiver. Because of pin count limitation, the RTL8139C(L)+ does not support a Boot ROM interface when the MII interface is used, and vice versa.



#### 2. Features

- 128 pin QFP/LQFP (pin-to-pin compatible with the RTL8139C(L))
- Software compatible to the RTL8139 series when configured in RTL8139C mode (C mode)
- Supports descriptor-based buffer management when configured in RTL8139C+ mode (C+ mode)
- Supports Microsoft\* NDIS5 Checksum Offloads (IP, TCP, UDP), and Largesend Offload in C+ mode
- Supports IEEE802.1Q VLAN tagging in C+ mode
- Supports Transmit (Tx) Priority Queue for QoS, CoS applications in C+ mode
- Integrated Fast Ethernet MAC, PHY and transceiver in one chip
- 10Mbps and 100Mbps operation
- Supports 10Mbps and 100Mbps N-way Auto-negotiation operation
- PCI local bus single-chip Fast Ethernet controller
  - ♦ Compliant to PCI Revision 2.2
  - ♦ Supports PCI clocks 16.75MHz-40MHz
  - ♦ Supports PCI target fast back-to-back transaction
  - ☆ Supports Memory Read Line, Memory Read Multiple, Memory Write and Invalidate, and Dual Address Cycle, when set to C+ mode.
  - Provides PCI bus master data transfers and PCI memory space or I/O space mapped data transfers of the RTL8139C(L)+'s operational registers
  - ♦ Supports PCI VPD (Vital Product Data)
  - ♦ Supports ACPI, PCI power management
  - ♦ Supports optional PCI multi-function with additional function in slave mode only.
- Supports CardBus. The CIS can be stored in the 93C56 or expansion ROM
- Supports either MII or Boot ROM interface, though only one interface can be implemented at a time. Up to 128K byte Boot ROM interface for both EPROM and Flash memory can be supported

- Supports 25MHz crystal or 25MHz OSC as the internal clock source. The frequency deviation of either crystal or OSC must be within 50 PPM
- Compliant to PC99 and PC2001 standards
- Supports Wake-On-LAN function and remote wake-up (Magic Packet\*, LinkChg and Microsoft wake-up frame)
- Supports 4 Wake-On-LAN (WOL) signals (active high, active low, positive pulse, and negative pulse)
- Supports auxiliary power-on internal reset, to be ready for remote wake-up when main power still remains off
- Supports auxiliary power auto-detect, and sets the related capability of power management registers in PCI configuration space
- Includes a programmable, PCI burst size and early Tx/Rx threshold
- Supports a 32-bit general-purpose timer with the external PCI clock as clock source, to generate timer-interrupt
- Contains two large (2Kbyte) independent receive (Rx) and transmit (Tx) FIFOs
- Advanced power saving mode when LAN function or wakeup function is not used
- Uses 93C46 (64\*16-bit EEPROM) or 93C56 (128\*16-bit EEPROM) to store resource configuration, ID parameter, and VPD data. The 93C56 can also be used to store the CIS data structure for the CardBus application
- Supports LED pins for various network activity indications
- Supports digital and analog loopback capability on both ports
- Half/Full duplex capability
- Supports Full Duplex Flow Control (IEEE 802.3x)
- 3.3V power supply with 5V tolerant I/Os
- \* Third-party brands and names are the property of their respective owners.

Note: The model number of the QFP package is RTL8139C+. The LQFP package model number is RTL8139CL+.



#### 3. Block Diagram





#### 4. Pin Assignments





## **5.** Pin Descriptions

In order to reduce pin count, and therefore size and cost, some pins have multiple functions. In those cases, the functions are separated with a "/" symbol. Refer to the Pin Assignment diagram for a graphical representation.

#### **5.1 Power Management/Isolation Interface**

| Symbol                 | Туре | Pin No | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMEB<br>(PME#)         | O/D  | 76     | <b>Power Management Event:</b> Open drain, active low. Used by the RTL8139C(L)+ to request a change in its current power management state and/or to indicate that a power management event has occurred.                                                                                                                                                                                                                                                                                                             |
| ISOLATEB<br>(ISOLATE#) | Ι    | 95     | <b>Isolate Pin:</b> Active low. Used to isolate the RTL8139C(L)+ from the PCI bus. The RTL8139C(L)+ does not drive its PCI outputs (excluding PME#) and does not sample its PCI input (including RST# and PCICLK) as long as the Isolate pin is asserted.                                                                                                                                                                                                                                                            |
| LWAKE/<br>CSTSCHG      | 0    | 83     | LAN WAKE-UP Signal (When CardB_En=0, bit2 Config3): This signal is used to inform the motherboard to execute the wake-up process. The motherboard must support Wake-On-LAN (WOL). There are 4 choices of output, including active high, active low, positive pulse, and negative pulse, that may be asserted from the LWAKE pin. Please refer to the LWACT bit in the CONFIG1 register and the LWPTN bit in the CONFIG4 register for the setting of this output signal. The default output is an active high signal. |
|                        |      |        | Once a PME event is received, the LWAKE and PMEB assert at the same time when the LWPME (bit4, CONFIG4) is set to 0. If the LWPME is set to 1, the LWAKE asserts only when the PMEB asserts and the ISOLATEB is low.                                                                                                                                                                                                                                                                                                 |
|                        |      |        | <b>CSTSCHG Signal (When CardB_En=1, bit2 Config3):</b> This signal<br>is used in CardBus applications only and is used to inform the<br>motherboard to execute the wake-up process whenever a PME event<br>occurs. This is always an active high signal, and the setting of LWACT<br>(bit 4, Config1), LWPTN (bit2, Config4), and LWPME (bit4, Config4)<br>mean nothing in this case.                                                                                                                                |
|                        |      |        | This pin is a 3.3V signaling output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



#### **5.2 PCI Interface**

| Symbol         | Туре     | Pin No                        | Description                                                                                                                                           |
|----------------|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD31-0         | T/S      | 120-123, 125-128, 4-6,        | PCI address and data multiplexed pins.                                                                                                                |
|                |          | 8-11, 13, 26-29, 31-34,       |                                                                                                                                                       |
| C/BE3-0        | T/S      | 37-39, 41-45<br>2, 14, 24, 36 | PCI bus command and byte enables multiplexed pins.                                                                                                    |
| C/BE3-0<br>CLK | 1/5<br>I | 2, 14, 24, 50                 | <b>Clock:</b> This PCI Bus clock provides timing for all transactions and bus                                                                         |
| CLK            | 1        | 110                           | phases, and is input to PCI devices. The rising edge defines the start of each phase. The clock frequency ranges from 0 to 33MHz.                     |
|                |          |                               |                                                                                                                                                       |
|                |          |                               | For network operation to be functional, the PCI Bus clock frequency should be higher than 16.75MHz.                                                   |
| CLKRUNB        | I/O      | 75                            | <b>Clock Run:</b> This signal is used by the RTL8139C(L)+ to request starting (or                                                                     |
|                |          |                               | speeding up) the clock, CLK. CLKRUNB also indicates the clock status. For the RTL8139C(L)+, CLKRUNB is an open drain output as well as an input. The  |
|                |          |                               | RTL8139C(L)+ requests the central resource to start, speed up, or maintain the                                                                        |
|                |          |                               | interface clock by the assertion of CLKRUNB. For the host system, it is an S/T/S                                                                      |
|                |          |                               | signal. The host system (central resource) is responsible for maintaining                                                                             |
|                |          |                               | CLKRUNB asserted, and for driving it high to the negated (deasserted) state.                                                                          |
| DEVSELB        | S/T/S    | 19                            | <b>Device Select:</b> As a bus master, the RTL8139C(L)+ samples this signal                                                                           |
|                |          |                               | to insure that a PCI target recognizes the destination address for the data transfer. As a target, the PTI $8120C(L)$ assorts this signal law when it |
|                |          |                               | transfer. As a target, the RTL8139C(L)+ asserts this signal low when it recognizes its target address after FRAMEB is asserted.                       |
| FRAMEB         | S/T/S    | 15                            | <b>Cycle Frame:</b> As a bus master, this pin indicates the beginning and                                                                             |
|                |          |                               | duration of an access. FRAMEB is asserted low to indicate the start of a                                                                              |
|                |          |                               | bus transaction. While FRAMEB is asserted, data transfer continues.                                                                                   |
|                |          |                               | When FRAMEB is deasserted, the transaction is in the final data phase.                                                                                |
|                |          |                               | As a target, the device monitors this signal before decoding the address                                                                              |
| ONTO           | т        | 117                           | to check if the current transaction is addressed to it.                                                                                               |
| GNTB           | Ι        | 117                           | <b>Grant:</b> This signal is asserted low to indicate to the RTL8139C(L)+that the central arbiter has granted ownership of the bus to the             |
|                |          |                               | RTL $8139C(L)$ +. This input is used when the RTL $8139C(L)$ +is acting                                                                               |
|                |          |                               | as a bus master.                                                                                                                                      |
| REQB           | T/S      | 118                           | <b>Request:</b> The RTL8139C(L)+will assert this signal low to request the                                                                            |
| 15 651         | -        |                               | ownership of the bus from the central arbiter.                                                                                                        |
| IDSEL          | Ι        | 3                             | <b>Initialization Device Select</b> : This pin allows the RTL8139C(L)+to identify when configuration read/unite transactions are intended for it      |
| INTAB          | O/D      | 114                           | identify when configuration read/write transactions are intended for it. <b>Interrupt A:</b> Used to request an interrupt. It is asserted low when an |
| INTAD          | 0/D      | 117                           | interrupt condition occurs, as defined by the Interrupt Status, and                                                                                   |
|                |          |                               | Interrupt Mask registers.                                                                                                                             |
| IRDYB          | S/T/S    | 16                            | Initiator Ready: This indicates the initiating agent's ability to complete                                                                            |
|                |          |                               | the current data phase of the transaction.                                                                                                            |
|                |          |                               | As a bus master, this signal will be asserted low when the                                                                                            |
|                |          |                               | RTL8139C(L)+is ready to complete the current data phase transaction.                                                                                  |
|                |          |                               | This signal is used in conjunction with the TRDYB signal. Data transaction takes place at the rising edge of CLK when both IRDYB and                  |
|                |          |                               | TRDYB are asserted low. As a target, this signal indicates that the                                                                                   |
|                |          |                               | master has put data on the bus.                                                                                                                       |
| TRDYB          | S/T/S    | 17                            | Target Ready: This indicates the target agent's ability to complete the                                                                               |
|                |          |                               | current phase of the transaction.                                                                                                                     |
|                |          |                               | As a bus master, this signal indicates that the target is ready for the data                                                                          |
|                |          |                               | during write operations and with the data during read operations. As a                                                                                |
|                |          |                               | target, this signal will be asserted low when the (slave) device is ready                                                                             |
|                | <u> </u> | ļ                             | to complete the current data phase transaction. This signal is used in                                                                                |



|       |       |     | conjunction with the IRDYB signal. Data transaction takes place at the rising edge of CLK when both IRDYB and TRDYB are asserted low.                                                                                                                 |
|-------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAR   | T/S   | 23  | <b>Parity:</b> This signal indicates even parity across AD31-0 and C/BE3-0 including the PAR pin. As a master, PAR is asserted during address and write data phases. As a target, PAR is asserted during read data phases.                            |
| PERRB | S/T/S | 21  | <b>Parity Error:</b> When the RTL8139C(L)+is the bus target and a parity error is detected, the RTL8139C(L)+asserts this PERRB pin low.                                                                                                               |
| SERRB | O/D   | 22  | <b>System Error:</b> If an address parity error is detected and Configuration<br>Space Status register bit 15 (detected parity error) is enabled,<br>RTL8139C(L)+ asserts both SERRB pin low and bit 14 of Status<br>register in Configuration Space. |
| STOPB | S/T/S | 20  | <b>Stop:</b> Indicates the current target is requesting the master to stop the current transaction.                                                                                                                                                   |
| RSTB  | Ι     | 115 | <b>Reset:</b> When RSTB is asserted low, the RTL8139C(L)+ performs an internal system hardware reset. RSTB must be held for a minimum of 120 ns.                                                                                                      |



#### 5.3 FLASH/BootPROM/EEPROM/MII Interface

| Symbol                   | Туре | Pin No           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------------------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MA[16:9], MA7,           | 0    | 70-63, 60, 53-51 | In Boot PROM (or flash) Mode:<br>MA16-3: (In Boot PROM mode only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| MA[5:3]                  |      |                  | Output pins as Boot PROM address bus. These pins are used to access<br>up to a 128k-byte flash memory or EPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| MA8                      | O, I | 61               | <ul> <li>MA8: (In both Boot PROM mode and MII mode)</li> <li>Input pin as Aux. Power detect pin to detect if Aux. power exists or not when initial power-on or PCI reset is de-asserted. Besides connecting this pin to Boot PROM or MII TXD3, it should be pulled high to the Aux. power via a resistor to detect Aux. power. If this pin is not pulled high to the Aux. power, the RTL8139C(L)+ assumes that no Aux power exists. To support wakeup from ACPI D3cold or APM power-down, this pin must be pulled high to Aux. power via a resistor</li> </ul> |  |
| MA6                      | O, I | 57               | <b>MA6/9356SEL:</b> (In both Boot PROM mode and MII mode)<br>Input pin as 9356 select pin at initial power-up. When this pin is<br>pulled high with a $10K\Omega$ resistor, the 93C56 EEPROM is used to<br>store the resource data and CIS for the RTL8139C(L)+. The<br>RTL8139C(L)+ latches the status of this pin at power-up to<br>determine what EEPROM(93C46 or 93C56) is used, afterwards, this<br>pin is used as MA6 or MTXD1.<br><b>In MII mode:</b>                                                                                                   |  |
| MRXER(MA16)              | Ι    | 70               | MII Receive Error: (MA16 in MII mode)<br>This pin is asserted to indicate that invalid symbol has been detected<br>in 100Mbps MII mode. This signal is synchronized to RXC and can be<br>asserted for a minimum of one receive clock. When asserted during a<br>packet reception, it sets the ISE bit of the RSR register in the header of<br>the Rx packet.                                                                                                                                                                                                   |  |
| MRXD[3:0](MA<br>[15:12]) | Ι    | 69-66            | MII Receive Data: (MA15-12 in MII mode)<br>This is a group of 4 data signals aligned on nibble boundaries which<br>are driven synchronous to the RXC by the external physical unit.                                                                                                                                                                                                                                                                                                                                                                            |  |
| MRXDV(MA11)              | Ι    | 65               | MII Receive Data Valid: (MA11 in MII mode)<br>Data valid is asserted by an external PHY when receive data is<br>present on the MRXD[3:0] lines, and it is deasserted at the end of the<br>packet. This signal is valid on the rising of the MRXC.                                                                                                                                                                                                                                                                                                              |  |
| MCOL(MA10)               | Ι    | 64               | <b>MII Collision Detected:</b> (MA10 in MII mode)<br>This signal is asserted high synchronously by the external physical<br>unit upon detection of a collision on the medium. It will remain<br>asserted as long as the collision condition persists.                                                                                                                                                                                                                                                                                                          |  |
| MRXC(MA9)                | Ι    | 63               | MII Receive Clock: (MA9 in MII mode)<br>This is a continuous clock that is recovered from the incoming data.<br>MRXC is 25MHz in 100Mbps and 2.5Mhz in 10Mbs.                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| MTXD[3:0](MA<br>[8:5])   | 0    | 61, 60, 57, 53   | MII Transmit Data: (MA8-5 in MII mode)<br>Four parallel transmit data lines which are driven synchronous to the<br>MTXC for transmission by the external physical layer chip.                                                                                                                                                                                                                                                                                                                                                                                  |  |



| MTXE(MA4)  | 0    | 52                | MII Transmit Enable: (MA4 in MII mode)<br>Indicates the presence of valid nibble data on MTXD[3:0].                                                                                                                             |  |  |  |
|------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MTXC(MA3)  | Ι    | 51                | MII Transmit Clock: (MA3 in MII mode)<br>MTXC is a continuous clock that provides a timing reference for the<br>transfer of MTXD[3:0], MTXE. In MII mode, it uses the 25 MHz or<br>2.5 MHz supplied by the external PMD device. |  |  |  |
| MA2/EESK   | 0    | 49                | The MA2-0 pins are switched to EESK, EEDI, EEDO in 93C46 (93C56) programming or auto-load mode.                                                                                                                                 |  |  |  |
| MA1/EEDI   | 0    | 48                |                                                                                                                                                                                                                                 |  |  |  |
| MA0/EEDO   | 0, I | 47                |                                                                                                                                                                                                                                 |  |  |  |
| EECS       | 0    | 50                | 93C46 (93C56) Chip Select                                                                                                                                                                                                       |  |  |  |
| MD0-7      | I/O  | 108, 107, 105-100 | Boot PROM data bus in Boot PROM mode.                                                                                                                                                                                           |  |  |  |
| MDC(MD7)   | Ο    | 100               | <b>MDC:</b> (MD7 at MII mode)<br>Management Data Clock: Synchronous clock to the MDIO<br>management data input/output serial interface which may be<br>asynchronous to transmit and receive clocks.                             |  |  |  |
| MDIO(MD6)  | I/O  | 101               | MDIO: (MD6 in MII mode)<br>Management Data: Bi-directional signal used to transfer management<br>information.                                                                                                                   |  |  |  |
| MLINK(MD5) | Ι    | 102               | <b>MLINK:</b> (MD5 in MII mode) link status notification from external PHYceiver.                                                                                                                                               |  |  |  |
| MFDUP(MD4) | Ι    | 103               | <b>MFDUP:</b> (MD4 in MII mode) full-duplex status notification from external PHYceiver.                                                                                                                                        |  |  |  |
| ROMCSB     | 0    | 110               | <b>ROM Chip Select:</b> This is the chip select signal of the Boot PROM.                                                                                                                                                        |  |  |  |
| OEB        | 0    | 88                | <b>Output Enable:</b> This enables the output buffer of the Boot PROM or Flash memory during a read operation.                                                                                                                  |  |  |  |
| WEB        | 0    | 89                | Write Enable: This signal strobes data into the Flash memory during a write cycle.                                                                                                                                              |  |  |  |

#### **5.4 Power Pins**

| Symbol | Туре | Pin No                 | Description         |
|--------|------|------------------------|---------------------|
| VDD    | Р    | 1, 12, 25, 35, 46, 58, | Digital Power +3.3V |
|        |      | 59, 106, 109, 119      |                     |
| AVDD   | Р    | 77, 90, 96             | Analog Power +3.3V  |
| GND    | Р    | 7, 18, 30, 40, 55, 56, | Digital Ground      |
|        |      | 62, 111, 112, 113, 124 |                     |
| AGND   | Р    | 74, 80, 85, 93         | Analog Ground       |

## **5.5 LED Interface**

| Symbol     | Туре | Pin No     |                |             | Description   |            |             |
|------------|------|------------|----------------|-------------|---------------|------------|-------------|
| LED0, 1, 2 | 0    | 99, 98, 97 | LED pins       |             |               |            |             |
|            |      |            | LEDS1-0        | 00          | 01            | 10         | 11          |
|            |      |            | LED0           | Tx/Rx       | Tx/Rx         | Tx         | LINK10/ACT  |
|            |      |            | LED1           | LINK100     | LINK10/100    | LINK10/100 | LINK100/ACT |
|            |      |            | LED2           | LINK10      | FULL          | Rx         | FULL        |
|            |      |            | During power d | own mode, t | he LEDs are ( | OFF.       |             |



#### 5.6 Attachment Unit Interface

| Symbol | Туре | Pin No | Description                                                         |
|--------|------|--------|---------------------------------------------------------------------|
| TXD+   | 0    | 92     | 100/10BASE-T transmit (Tx) Data                                     |
| TXD-   | 0    | 91     |                                                                     |
| RXIN+  | Ι    | 87     | 100/10BASE-T receive (Rx) Data                                      |
| RXIN-  | Ι    | 86     |                                                                     |
| X1     | Ι    | 79     | 25 MHz crystal/OSC. Input                                           |
| X2     | 0    | 78     | Crystal Feedback Output: This output is used in crystal connection  |
|        |      |        | only. It must be left open when X1 is driven with an external 25MHz |
|        |      |        | oscillator.                                                         |

## 5.7 Test and Other Pins

| Symbol | Туре | Pin No             | Description                                                                                           |
|--------|------|--------------------|-------------------------------------------------------------------------------------------------------|
| RTT2-3 | TEST | 81, 82             | Chip test pins.                                                                                       |
| RTSET  | I/O  | 84                 | This pin must be pulled low by a resistor. Please refer to the application circuit for correct value. |
| NC     | -    | 54, 71, 72, 73, 94 | Reserved                                                                                              |



#### 6. Register Descriptions

The RTL8139C(L)+ provides the following set of operational registers mapped into PCI memory space or I/O space.

| Offset         | R/W   | T      | ag         | Description                                                                               |                                              |  |  |  |  |
|----------------|-------|--------|------------|-------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|--|
| 0000h          | R/W   | ID     | R0         | <b>ID Register 0:</b> The ID registers                                                    | 0-5 are only permitted to write by           |  |  |  |  |
|                |       |        |            | 4-byte access. Read access can be                                                         | byte, word, or double word access.           |  |  |  |  |
|                |       |        |            | The initial value is autoloaded from the EEPROM EthernetID field.                         |                                              |  |  |  |  |
| 0001h          | R/W   | ID     |            | ID Register 1                                                                             |                                              |  |  |  |  |
| 0002h          | R/W   | ID     |            | ID Register 2                                                                             |                                              |  |  |  |  |
| 0003h          | R/W   | ID     |            | ID Register 3                                                                             |                                              |  |  |  |  |
| 0004h          | R/W   |        | R4         | ID Register 4                                                                             |                                              |  |  |  |  |
| 0005h          | R/W   | ID     | R5         | ID Register 5                                                                             |                                              |  |  |  |  |
| 0006h-0007h    | -     |        | -          | Reserved                                                                                  |                                              |  |  |  |  |
| 0008h          | R/W   | MA     | AR0        | Multicast Register 0: The MAR r                                                           |                                              |  |  |  |  |
|                |       |        |            |                                                                                           | s can be byte, word, or double word          |  |  |  |  |
| 0009h          | R/W   | MA     | D1         | access. Driver is responsible for in                                                      | itializing these registers.                  |  |  |  |  |
| 0009h<br>000Ah | R/W   |        | AR1<br>AR2 | Multicast Register 1                                                                      |                                              |  |  |  |  |
| 000An<br>000Bh | R/W   |        | AR2<br>AR3 | Multicast Register 2                                                                      |                                              |  |  |  |  |
| 000Bh          | R/W   |        | AR3        | Multicast Register 3<br>Multicast Register 4                                              |                                              |  |  |  |  |
| 000Dh          | R/W   |        | AR5        | Multicast Register 5                                                                      |                                              |  |  |  |  |
| 000Eh          | R/W   |        | AR6        | Multicast Register 6                                                                      |                                              |  |  |  |  |
| 000Fh          | R/W   | MA     |            | Multicast Register 7                                                                      |                                              |  |  |  |  |
| 0010h-0013h    | R/W   |        | D0         | Multicast Register /           Transmit Status of Descriptor 0         Dump Tally Counter |                                              |  |  |  |  |
| 001011-001511  | IV/ W | 15     | D0         | (C mode only)                                                                             | Command Register (C+ mode                    |  |  |  |  |
| 0014h-0017h    | R/W   | TS     | D1         | Transmit Status of Descriptor 1                                                           | only)                                        |  |  |  |  |
| 001111001711   | 10 11 | 15     |            | (C mode only)                                                                             |                                              |  |  |  |  |
| 0018h-001Bh    | R/W   | TS     | D2         | Transmit Status of Descriptor 2 (C mode only)                                             |                                              |  |  |  |  |
| 001Ch-001Fh    | R/W   |        | D3         | Transmit Status of Descriptor 3                                                           |                                              |  |  |  |  |
| 0020h-0023h    | R/W   | TSAD0  | TNPDS      | Transmit Start Address (32-bit)                                                           | Transmit Normal Priority                     |  |  |  |  |
|                |       |        |            | of Descriptor0 (C mode only,                                                              | Descriptors Start address                    |  |  |  |  |
|                |       |        |            | double-word alignment)                                                                    | (64-bit). (C+ mode only, 256-byte            |  |  |  |  |
| 0024h-0027h    | R/W   | TSAD1  |            | Transmit Start Address (32-bit)                                                           | alignment)                                   |  |  |  |  |
|                |       |        |            | of Descriptor1 (C mode only,                                                              |                                              |  |  |  |  |
|                |       |        |            | double-word alignment)                                                                    |                                              |  |  |  |  |
| 0028h-002Bh    | R/W   | TSAD2  | THPDS      | Transmit Start Address (32-bit)                                                           | Transmit High Priority                       |  |  |  |  |
|                |       |        |            | of Descriptor2 (C mode only,                                                              | Descriptors Start address                    |  |  |  |  |
| 002Ch-002Fh    | R/W   | TSAD3  |            | double-word alignment)<br>Transmit Start Address (32-bit)                                 | (64-bit). (C+ mode only, 256-byte alignment) |  |  |  |  |
| 002CII-002FII  | K/W   | 1 SADS |            | of Descriptor3 (C mode only,                                                              | angliment)                                   |  |  |  |  |
|                |       |        |            | double-word alignment)                                                                    |                                              |  |  |  |  |
| 0030h-0033h    | R/W   | RBS    | TART       | Receive (Rx) Buffer Start Addre                                                           | ss (C mode only double-word                  |  |  |  |  |
|                |       | 1000   |            | alignment)                                                                                |                                              |  |  |  |  |
| 0034h-0035h    | R     | ERI    | BCR        | Early Receive (Rx) Byte Count F                                                           | Register                                     |  |  |  |  |
| 0036h          | R     |        | SR         | Early Rx Status Register                                                                  | 8                                            |  |  |  |  |
| 0037h          | R/W   |        | R          | Command Register                                                                          |                                              |  |  |  |  |
| 0038h-0039h    | R/W   | CA     | .PR        | Current Address of Packet Read (C mode only, the initial value is 0FFF0h)                 |                                              |  |  |  |  |
| 003Ah-003Bh    | R     | CI     | 3R         | <b>Current Buffer Address:</b> The initial value is 0000h. It reflects total              |                                              |  |  |  |  |
|                |       |        |            | received byte-count in the Rx buffer. (C mode only)                                       |                                              |  |  |  |  |
| 003Ch-003Dh    | R/W   | IN     | 1R         | Interrupt Mask Register                                                                   |                                              |  |  |  |  |
| 003Eh-003Fh    | R/W   |        | SR         | Interrupt Status Register                                                                 |                                              |  |  |  |  |
| 0040h-0043h    | R/W   |        | CR         | Transmit (Tx) Configuration Re                                                            |                                              |  |  |  |  |
| 0044h-0047h    | R/W   |        | CR         | Receive (Rx) Configuration Regi                                                           |                                              |  |  |  |  |
| 0048h-004Bh    | R/W   | TC     | TR         | Timer Count Register: Thi                                                                 | is register contains a 32-bit                |  |  |  |  |

3.3V Single-Chip Fast Ethernet Controller



|               |        |           | general-purpose timer. Writing any value to this 32-bit register will                                                                             |
|---------------|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 004Ch-004Fh   | R/W    | MPC       | <ul><li>reset the original timer and begin to count from zero.</li><li>Missed Packet Counter: Indicates the number of packets discarded</li></ul> |
| 004CII-004FII | N/ W   | MIL       | due to Rx FIFO overflow. It is a 24-bit counter. After a s/w reset, MPC                                                                           |
|               |        |           | is cleared. Only the lower 3 bytes are valid.                                                                                                     |
|               |        |           | Writing any value to this register will reset MPC.                                                                                                |
| 0050h         | R/W    | 9346CR    | 93C46 (93C56) Command Register                                                                                                                    |
| 0050h         | R/W    | CONFIG0   | Configuration Register 0                                                                                                                          |
| 0051h         | R/W    | CONFIG1   | Configuration Register 1                                                                                                                          |
| 0052H         | IV/ W  | CONTION   | Reserved                                                                                                                                          |
| 0054h-0057h   | R/W    | TimerInt  | Timer Interrupt Register: When a nonzero value is written to thi                                                                                  |
| 005411-005711 | IX / W | Thirdfint | register, the Timeout bit of the ISR register will be set whenever th                                                                             |
|               |        |           | TCTR reaches this value. The Timeout bit will never be set as long a                                                                              |
|               |        |           | the TimerInt register is zero.                                                                                                                    |
| 0058h         | R/W    | MSR       | Media Status Register                                                                                                                             |
| 0059h         | R/W    | CONFIG3   | Configuration register 3                                                                                                                          |
| 005Ah         | R/W    | CONFIG4   | Configuration register 4                                                                                                                          |
| 005Bh         | -      | -         | Reserved                                                                                                                                          |
| 005Ch-005Dh   | R/W    | MULINT    | Multiple Interrupt Select                                                                                                                         |
| 005Eh         | R      | RERID     | PCI Revision ID = 10h                                                                                                                             |
| 005Eh         | -      | -         | Reserved                                                                                                                                          |
| 0060h-0061h   | R      | TSAD      | Transmit Status of All Descriptors (C mode only)                                                                                                  |
| 0062h-0063h   | R/W    | BMCR      | Basic Mode Control Register                                                                                                                       |
| 0064h-0065h   | R      | BMSR      | Basic Mode Status Register                                                                                                                        |
| 0066h-0067h   | R/W    | ANAR      | Auto-Negotiation Advertisement Register                                                                                                           |
| 0068h-0069h   | R      | ANLPAR    | Auto-Negotiation Link Partner Register                                                                                                            |
| 006Ah-006Bh   | R      | ANER      | Auto-Negotiation Expansion Register                                                                                                               |
| 006Ch-006Dh   | R      | DIS       | Disconnect Counter                                                                                                                                |
| 006Eh-006Fh   | R      | FCSC      | False Carrier Sense Counter                                                                                                                       |
| 0070h-0071h   | R/W    | NWAYTR    | N-way Test Register                                                                                                                               |
| 0072h-0073h   | R      | REC       | RX ER Counter                                                                                                                                     |
| 0074h-0075h   | R/W    | CSCR      | CS Configuration Register                                                                                                                         |
| 0076-0077h    | -      | -         | Reserved                                                                                                                                          |
| 0078h-007Bh   | R/W    | PHY1 PARM | PHY Parameter 1                                                                                                                                   |
| 007Ch-007Fh   | R/W    | TW PARM   | Twister Parameter                                                                                                                                 |
| 0080h         | R/W    | PHY2 PARM | PHY Parameter 2                                                                                                                                   |
| 0081h         | 10/ 10 |           | Reserved                                                                                                                                          |
|               | R      | TDOKLAddr |                                                                                                                                                   |
| 0082-0083h    |        |           | Low Address of a Tx Descriptor with Tx DMA Ok                                                                                                     |
| 0084h         | R/W    | CRC0      | Power Management CRC register0 for wakeup frame0                                                                                                  |
| 0085h         | R/W    | CRC1      | Power Management CRC register1 for wakeup frame1                                                                                                  |
| 0086h         | R/W    | CRC2      | Power Management CRC register2 for wakeup frame2                                                                                                  |
| 0087h         | R/W    | CRC3      | Power Management CRC register3 for wakeup frame3                                                                                                  |
| 0088h         | R/W    | CRC4      | Power Management CRC register4 for wakeup frame4                                                                                                  |
| 0089h         | R/W    | CRC5      | Power Management CRC register5 for wakeup frame5                                                                                                  |
| 008Ah         | R/W    | CRC6      | Power Management CRC register6 for wakeup frame6                                                                                                  |
| 008Bh         | R/W    | CRC7      | Power Management CRC register7 for wakeup frame7                                                                                                  |
| 008Ch-0093h   | R/W    | Wakeup0   | Power Management wakeup frame0 (64bit)                                                                                                            |
| 0094h-009Bh   | R/W    | Wakeup1   | Power Management wakeup frame1 (64bit)                                                                                                            |
| 009Ch-00A3h   | R/W    | Wakeup2   | Power Management wakeup frame2 (64bit)                                                                                                            |
| 00A4h-00ABh   | R/W    | Wakeup3   | Power Management wakeup frame3 (64bit)                                                                                                            |
| 00ACh-00B3h   | R/W    | Wakeup4   | Power Management wakeup frame4 (64bit)                                                                                                            |
| 00B4h-00BBh   | R/W    | Wakeup5   | Power Management wakeup frame5 (64bit)                                                                                                            |
| 00BCh-00C3h   | R/W    | Wakeup6   | Power Management wakeup frame6 (64bit)                                                                                                            |



| 00C4h-00CBh | R/W | Wakeup7   | Power Management wakeup frame7 (64bit)                       |
|-------------|-----|-----------|--------------------------------------------------------------|
| 00CCh       | R/W | LSBCRC0   | LSB of the mask byte of wakeup frame0 within offset 12 to 75 |
| 00CDh       | R/W | LSBCRC1   | LSB of the mask byte of wakeup frame1 within offset 12 to 75 |
| 00CEh       | R/W | LSBCRC2   | LSB of the mask byte of wakeup frame2 within offset 12 to 75 |
| 00CFh       | R/W | LSBCRC3   | LSB of the mask byte of wakeup frame3 within offset 12 to 75 |
| 00D0h       | R/W | LSBCRC4   | LSB of the mask byte of wakeup frame4 within offset 12 to 75 |
| 00D1h       | R/W | LSBCRC5   | LSB of the mask byte of wakeup frame5 within offset 12 to 75 |
| 00D2h       | R/W | LSBCRC6   | LSB of the mask byte of wakeup frame6 within offset 12 to 75 |
| 00D3h       | R/W | LSBCRC7   | LSB of the mask byte of wakeup frame7 within offset 12 to 75 |
| 00D4h-00D7h | R/W | FLASH     | Flash memory read/write register                             |
| 00D8h       | R/W | Config5   | Configuration register 5                                     |
| 00D9h       | W   | TPPoll    | Transmit Priority Polling register (C+ mode only)            |
| 00DAh-00DFh | -   | -         | Reserved                                                     |
| 00E0h-00E1h | R/W | C+CR      | C+ Command Register (C+ mode only)                           |
| 00E2h-00E3h |     | -         | Reserved                                                     |
| 00E4h-00EBh | R/W | RDSAR     | Receive Descriptor Start Address Register (C+ mode only,     |
|             |     |           | 256-byte alignment)                                          |
| 00ECh       | R/W | ETThR     | C+ Early Transmit Threshold Register (C+ mode only)          |
| 00EDh-00EFh | -   | -         | Reserved                                                     |
| 00F0h-00F3h | R/W | FER       | Function Event Register (Cardbus only)                       |
| 00F4h-00F7h | R/W | FEMR      | Function Event Mask Register (CardBus only)                  |
| 00F8h-00FBh | R   | FPSR      | Function Present State Register (CardBus only)               |
| 00FCh-00FFh | W   | FFER/MIIR | Function Force Event Register (CardBus only)/MII Register    |
|             |     |           | (Auto-Detect or MII mode only)                               |

#### 6.1 Receive Status Register in Rx Packet Header (C mode only)

| Bit  | R/W | Symbol | Description                                                                                                                                                     |
|------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | R   | MAR    | <b>Multicast Address Received:</b> This bit set to 1 indicates that a multicast packet is received.                                                             |
| 14   | R   | PAM    | <b>Physical Address Matched:</b> This bit set to 1 indicates that the destination address of this packet matches the value written in ID registers.             |
| 13   | R   | BAR    | <b>Broadcast Address Received:</b> This bit set to 1 indicates that a broadcast packet is received. BAR, MAR bit will not be set simultaneously.                |
| 12-6 | -   | -      | Reserved                                                                                                                                                        |
| 5    | R   | ISE    | <b>Invalid Symbol Error:</b> (100BASE-TX only) This bit set to 1 indicates that an invalid symbol was encountered during the reception of this packet.          |
| 4    | R   | RUNT   | <b>Runt Packet Received:</b> This bit set to 1 indicates that the received packet length is smaller than 64 bytes ( i.e. media header + data + CRC < 64 bytes ) |
| 3    | R   | LONG   | <b>Long Packet:</b> This bit set to 1 indicates that the size of the received packet exceeds 4k bytes.                                                          |
| 2    | R   | CRC    | <b>CRC Error:</b> When set, indicates that a CRC error occurred on the received packet.                                                                         |
| 1    | R   | FAE    | <b>Frame Alignment Error:</b> When set, indicates that a frame alignment error occurred on this received packet.                                                |
| 0    | R   | ROK    | Receive OK: When set, indicates that a good packet is received.                                                                                                 |



#### 6.2 Transmit Status Register (TSD0-3)(Offset 0010h-001Fh, R/W, C mode only)

The read-only bits (CRS, TABT, OWC, CDH, NCC3-0, TOK, TUN) will be cleared by RTL8139C(L)+ when the Transmit Byte Count (bit12-0) in the corresponding Tx descriptor is written. It is not affected when software writes to these bits. These registers are only permitted to write by double-word access. After software reset, all bits except OWN bit are reset to "0".

| Bit   | R/W | Symbol    | Description                                                                                                                                                                                                                                                                                                                                                        |
|-------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | R   | CRS       | <b>Carrier Sense Lost:</b> This bit is set to 1 when the carrier is lost during transmission of a packet.                                                                                                                                                                                                                                                          |
| 30    | R   | TABT      | <b>Transmit Abort:</b> This bit is set to 1 if the transmission of a packet was aborted. This bit is read only, writing to this bit is not affected.                                                                                                                                                                                                               |
| 29    | R   | OWC       | <b>Out of Window Collision:</b> This bit is set to 1 if the RTL8139C(L)+ encountered an "out of window" collision during the transmission of a packet.                                                                                                                                                                                                             |
| 28    | R   | CDH       | <b>CD Heart Beat:</b> The same as RTL8139(A/B).<br>This bit is cleared in the 100 Mbps mode.                                                                                                                                                                                                                                                                       |
| 27-24 | R   | NCC3-0    | <b>Number of Collision Count:</b> Indicates the number of collisions encountered during the transmission of a packet.                                                                                                                                                                                                                                              |
| 23-22 | -   | -         | Reserved                                                                                                                                                                                                                                                                                                                                                           |
| 21-16 | R/W | ERTXTH5-0 | <b>Early Tx Threshold:</b> Specifies the threshold level in the Tx FIFO to begin the transmission. When the byte count of the data in the Tx FIFO reaches this level, (or the FIFO contains at least one complete packet) the RTL8139C(L)+ will transmit this packet.<br>000000 = 8 bytes                                                                          |
|       |     |           | These fields count from 000001 to 111111 in unit of 32 bytes.<br>This threshold must be avoided from exceeding 2K byte.                                                                                                                                                                                                                                            |
| 15    | R   | ТОК       | <b>Transmit OK:</b> Set to 1 indicates that the transmission of a packet was completed successfully and no transmit underrun occurs.                                                                                                                                                                                                                               |
| 14    | R   | TUN       | <b>Transmit FIFO Underrun:</b> Set to 1 if the Tx FIFO was exhausted during the transmission of a packet. The RTL8139C(L)+can re-transfer data if the Tx FIFO underruns and can also transmit the packet to the wire successfully even though the Tx FIFO underruns. That is, when TSD <tun>=1, TSD<tok>=0 and ISR<tok>=1 (or ISR<ter>=1).</ter></tok></tok></tun> |
| 13    | R/W | OWN       | <b>OWN:</b> The RTL8139C(L)+sets this bit to 1 when the Tx DMA operation of this descriptor was completed. The driver must set this bit to 0 when the Transmit Byte Count (bit0-12) is written. The default value is 1.                                                                                                                                            |
| 12-0  | R/W | SIZE      | <b>Descriptor Size:</b> The total size in bytes of the data in this descriptor. If the packet length is more than 1792 byte (0700h), the Tx queue will be invalid, i.e. the next descriptor will be written only after the OWN bit of that long packet's descriptor has been set.                                                                                  |

#### 6.3 Dump Tally Counter Command Register (DTCCR)

#### (Offset 0010h-0017h, R/W, C+ mode only)

| Bit  | R/W | Symbol   |                                                                                                                                                                                                              |                                                                                                                                                                   | Description                                                                                                        |  |  |  |  |  |
|------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 63-6 | R/W | CntrAddr | Starting address of the 12 Tally Counters being dumped to. (64-byte alignment, 64                                                                                                                            |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | bytes long)                                                                                                                                                                                                  |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | Offset of                                                                                                                                                                                                    | Counter                                                                                                                                                           | Description                                                                                                        |  |  |  |  |  |
|      |     |          | starting                                                                                                                                                                                                     |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | address                                                                                                                                                                                                      | T 01                                                                                                                                                              |                                                                                                                    |  |  |  |  |  |
|      |     |          | 0                                                                                                                                                                                                            | TxOk                                                                                                                                                              | 64-bit counter of Tx DMA Ok packets.                                                                               |  |  |  |  |  |
|      |     |          | 8                                                                                                                                                                                                            | RxOk                                                                                                                                                              | 64-bit counter of Rx Ok packets.                                                                                   |  |  |  |  |  |
|      |     |          | 16                                                                                                                                                                                                           | 16 TxErr 64-bit packet counter of Tx errors including Tx<br>abort, carrier lost, Tx underrun (should occur only<br>on jumbo frames), and out of window collision. |                                                                                                                    |  |  |  |  |  |
|      |     |          | 24                                                                                                                                                                                                           | RxErr                                                                                                                                                             | 32-bit packet counter of Rx errors including CRC error packets (should be larger than 8 bytes) and missed packets. |  |  |  |  |  |
|      |     |          | 28                                                                                                                                                                                                           | MissPkt                                                                                                                                                           | 16-bit counter of missed packets (CRC Ok) resulted from Rx FIFO full.                                              |  |  |  |  |  |
|      |     |          | 30 FAE 16-bit counter of Frame Alignment Error packets (MII mode only)                                                                                                                                       |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | 32 Tx1Col 32-bit counter of Tx Ok packets with only 1 collision occurring before Tx Ok.                                                                                                                      |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | 36 TxMCol 32-bit counter of Tx Ok packets with more than 1<br>and less than 16 collisions happened before Tx Ok.                                                                                             |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | 40 RxOkPh 64-bit counter of all Rx Ok packets with physical addresses matching destination ID.                                                                                                               |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
|      |     |          | 48                                                                                                                                                                                                           | RxOkBrd                                                                                                                                                           | 64-bit counter of all Rx Ok packets with broadcast destination ID.                                                 |  |  |  |  |  |
|      |     |          | 56                                                                                                                                                                                                           | RxOkMu<br>1                                                                                                                                                       | 32-bit counter of all Rx Ok packets with multicast destination ID.                                                 |  |  |  |  |  |
|      |     |          | 60                                                                                                                                                                                                           | TxAbt                                                                                                                                                             | 16-bit counter of Tx abort packets.                                                                                |  |  |  |  |  |
|      |     |          | 62                                                                                                                                                                                                           | TxUndrn                                                                                                                                                           | 16-bit counter of Tx underrun and discard packets (only possible on jumbo frames).                                 |  |  |  |  |  |
|      |     |          |                                                                                                                                                                                                              |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
| 5-4  | -   | -        | Reserved                                                                                                                                                                                                     |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
| 3    | R/W | Cmd      | <ul> <li>Command:</li> <li>When set, the RTL8139C(L)+ begins dumping 13 Tally counters to the address specified above.</li> <li>When this bit is reset by RTL8139C(L)+, the dumping is completed.</li> </ul> |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |
| 2-0  | -   | -        | Reserved                                                                                                                                                                                                     | 010 10 10000 0                                                                                                                                                    | j in Loros e(L), are dumping is completed.                                                                         |  |  |  |  |  |
| 20   |     |          | 10001704                                                                                                                                                                                                     |                                                                                                                                                                   |                                                                                                                    |  |  |  |  |  |

# 6.4 ERSR: Early Rx Status Register (Offset 0036h, R)

| Bit | R/W | Symbol | Description                                                                                                                                                                                                                                                                                                                                        |
|-----|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                                           |
| 3   | R   | ERGood | <b>Early Rx Good packet:</b> This bit is set whenever a packet is completely received and the packet is good. This bit is cleared when writing 1 to it.                                                                                                                                                                                            |
| 2   | R   | ERBad  | <b>Early Rx Bad packet:</b> This bit is set whenever a packet is completely received and the packet is bad. Writing 1 will clear this bit.                                                                                                                                                                                                         |
| 1   | R   | EROVW  | <b>Early Rx OverWrite:</b> This bit is set when the RTL8139C(L)+'s local address pointer is equal to CAPR. In the early mode, this is different from buffer overflow. It happens that the RTL8139C(L)+ detected an Rx error and wanted to fill another packet data from the beginning address of that error packet. Writing 1 will clear this bit. |
| 0   | R   | EROK   | <b>Early Rx OK:</b> The power-on value is 0. It is set when the Rx byte count of the arriving packet exceeds the Rx threshold. After the whole packet is received, the RTL8139C(L)+ will set ROK or RER in ISR and clear this bit simultaneously. Setting this bit will invoke a ROK interrupt.                                                    |

#### 6.5 Command Register (Offset 0037h, R/W)

This register is used for issuing commands to the RTL8139C(L)+. These commands are issued by setting the corresponding bits for the function. A global software reset along with individual reset and enable/disable for transmitter and receiver are provided here.

| Bit | R/W | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4   | R/W | RST    | <b>Reset:</b> Setting to 1 forces the RTL8139C(L)+ to a software reset state which disables the transmitter and receiver, reinitializes the FIFOs, resets the system buffer pointer to the initial value (Tx buffer is at TSAD0, Rx buffer is empty). The values of IDR0-5 and MAR0-7 and PCI configuration space will have no changes. This bit is 1 during the reset operation, and is cleared to 0 by the RTL8139C(L)+ when the reset operation is complete. |
| 3   | R/W | RE     | <b>Receiver Enable:</b> When set to 1, and the receive state machine is idle, the receive machine becomes active. This bit will read back as a 1 whenever the receive state machine is active. After initial power-up, software must insure that the receiver has completely reset before setting this bit.                                                                                                                                                     |
| 2   | R/W | TE     | <b>Transmitter Enable:</b> When set to 1, and the transmit state machine is idle, then the transmit state machine becomes active. This bit will read back as a 1 whenever the transmit state machine is active. After initial power-up, software must insure that the transmitter has completely reset before setting this bit.                                                                                                                                 |
| 1   | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0   | R   | BUFE   | <b>Buffer Empty:</b> Rx Buffer Empty; There is no packet stored in the Rx buffer ring.                                                                                                                                                                                                                                                                                                                                                                          |



#### 6.6 Interrupt Mask Register (Offset 003Ch-003Dh, R/W)

This register masks the interrupts that can be generated from the ISR. Writing a "1" to the bit enables the corresponding interrupt. During a hardware reset, all mask bits are cleared. Setting a mask bit allows the corresponding bit in the ISR to cause an interrupt. ISR bits are always set to 1, however, if the condition is present, regardless of the state of the corresponding mask bit.

| Bit | R/W | Symbol      | Description                                                   |  |  |
|-----|-----|-------------|---------------------------------------------------------------|--|--|
| 15  | R/W | SERR        | System Error Interrupt: 1: Enable, 0: Disable.                |  |  |
| 14  | R/W | TimeOut     | Time Out Interrupt: 1: Enable, 0: Disable.                    |  |  |
| 13  | R/W | LenChg      | Cable Length Change Interrupt: 1: Enable, 0: Disable.         |  |  |
| 12  | -   | -           | Reserved                                                      |  |  |
| 11  | -   | -           | Reserved                                                      |  |  |
| 10  | -   | -           | Reserved                                                      |  |  |
| 9   | -   | -           | Reserved                                                      |  |  |
| 8   | R/W | _SWInt      | Software Interrupt: 1: Enable, 0: Disable.                    |  |  |
| 7   | R/W | _TDU        | Tx Descriptor Unavailable Interrupt: 1: Enable, 0: Disable.   |  |  |
| 6   | R/W | FOVW        | Rx FIFO Overflow Interrupt: 1: Enable, 0: Disable.            |  |  |
| 5   | R/W | PUN/LinkChg | Packet Underrun/Link Change Interrupt: 1: Enable, 0: Disable. |  |  |
| 4   | R/W | RBO/_RDU    | Rx Buffer Overflow/Rx Descriptor Unavailable Interrupt:       |  |  |
|     |     |             | 1: Enable, 0: Disable.                                        |  |  |
| 3   | R/W | TER         | Tx Error Interrupt: 1: Enable, 0: Disable.                    |  |  |
| 2   | R/W | TOK/TI      | Tx (OK) Interrupt: 1: Enable, 0: Disable.                     |  |  |
| 1   | R/W | RER         | <b>Rx Error Interrupt:</b> 1: Enable, 0: Disable.             |  |  |
| 0   | R/W | ROK         | Rx OK Interrupt: 1: Enable, 0: Disable.                       |  |  |



#### 6.7 Interrupt Status Register (Offset 003Eh-003Fh, R/W)

This register indicates the source of an interrupt when the INTA pin goes active. Enabling the corresponding bits in the Interrupt Mask Register (IMR) allows bits in this register to produce an interrupt. When an interrupt is active, one of more bits in this register are set to a "1". The interrupt Status Register reflects all current pending interrupts, regardless of the state of the corresponding mask bit in the IMR. Writing a 1 to any bit will reset that bit, but writing a 0 has no effect.

| Bit | R/W | Symbol      | Description                                                                                                                                                                                                                                                                    |  |  |  |
|-----|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15  | R/W | SERR        | <b>System Error:</b> Set to 1 when the RTL8139C(L)+ signals a system error on the PCI bus.                                                                                                                                                                                     |  |  |  |
| 14  | R/W | TimeOut     | <b>Time Out:</b> Set to 1 when the TCTR register reaches to the value of the TimerInt register.                                                                                                                                                                                |  |  |  |
| 13  | R/W | LenChg      | Cable Length Change: Cable length is changed after Receiver is enabled.                                                                                                                                                                                                        |  |  |  |
| 12  | -   | -           | Reserved                                                                                                                                                                                                                                                                       |  |  |  |
| 11  | -   | -           | Reserved                                                                                                                                                                                                                                                                       |  |  |  |
| 10  | -   | -           | Reserved                                                                                                                                                                                                                                                                       |  |  |  |
| 9   | -   | -           | Reserved                                                                                                                                                                                                                                                                       |  |  |  |
| 8   | R/W | _SWInt      | <ul> <li>Software Interrupt: (C+ mode only)</li> <li>i. Set to 1 whenever FSWInt (bit0, offset D9h, TPPoll register) is written 1 by software.</li> <li>ii. Reserved bit in C mode.</li> </ul>                                                                                 |  |  |  |
| 7   | R/W | _TDU        | Tx Descriptor Unavailable: (C+ mode only)i.When set, indicates Tx descriptor is unavailable.ii.Reserved bit in C mode.                                                                                                                                                         |  |  |  |
| 6   | R/W | FOVW        | <b>Rx FIFO Overflow:</b> Caused by RBO/RDU, poor PCI performance, o overloaded PCI traffic.                                                                                                                                                                                    |  |  |  |
| 5   | R/W | PUN/LinkChg | <b>Packet Underrun/Link Change:</b> Set to 1 when CAPR is written b<br>Rx buffer is empty, or when link status is changed.                                                                                                                                                     |  |  |  |
| 4   | R/W | RBO/_RDU    | Rx Buffer Overflow: (C mode only)         Set when receive (Rx) buffer ring storage resources have been exhausted.         Rx Descriptor Unavailable: (C+ mode only)                                                                                                           |  |  |  |
|     |     |             | When set, indicates Rx descriptor is unavailable.<br>The MPC (Missed Packet Counter, offset 4Ch-4Fh) indicates the<br>number of packets discarded after the Rx FIFO overflow.                                                                                                  |  |  |  |
| 3   | R/W | TER         | <b>Transmit (Tx) Error:</b> Indicates that a packet transmission was aborted, due to excessive collisions, according to the TXRR setting                                                                                                                                       |  |  |  |
| 2   | R/W | TOK/TI      | Transmit (Tx) OK: (C mode only)         Indicates that a packet transmission is completed successfully.         Transmit Interrupt: (C+ mode only)         Indicates that the DMA of the last descriptor of a Tx packet has completed and the last descriptor has been closed. |  |  |  |
| 1   | R/W | RER         | <b>Receive (Rx) Error:</b> Indicates that a packet has either a CRC error or a frame alignment error (FAE). The collided frame will not be recognized as a CRC error if the length of this frame is shorter than 16 bytes.                                                     |  |  |  |
| 0   | R/W | ROK         | <b>Receive (Rx) OK:</b> In normal mode, this indicates the successful completion of a packet reception. In early mode, this indicates that the Rx byte count of the arriving packet exceeds the early Rx threshold.                                                            |  |  |  |



#### 6.8 Transmit Configuration Register (Offset 0040h-0043h, R/W)

This register defines the Transmit Configuration for the RTL8139C(L). It controls such functions as Loopback, Heartbeat, Auto Transmit Padding, programmable Interframe Gap, Fill and Drain Thresholds, and maximum DMA burst size. The TCR register can only be changed after having set the TE (bit2, Command register, offset 0037h).

| Bit         | R/W        | Symbol       | Description                                                                                                                                                                                                                                      |          |             |            |          |                                   |                                                                                      |  |
|-------------|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|------------|----------|-----------------------------------|--------------------------------------------------------------------------------------|--|
| 31          | -          | -            | Reserved                                                                                                                                                                                                                                         |          |             |            |          |                                   |                                                                                      |  |
| 30-26       | R          | HWVERID      | Hardware Vers                                                                                                                                                                                                                                    | ion ID:  |             |            |          |                                   |                                                                                      |  |
|             |            |              |                                                                                                                                                                                                                                                  | Bit30    | Bit29       | Bit28      | Bit27    | Bit26                             | Bit23                                                                                |  |
|             |            |              | RTL8139                                                                                                                                                                                                                                          | 1        | 1           | 0          | 0        | 0                                 | 0                                                                                    |  |
|             |            |              | RTL8139A                                                                                                                                                                                                                                         | 1        | 1           | 1          | 0        | 0                                 | 0                                                                                    |  |
|             |            |              | RTL8139A-G                                                                                                                                                                                                                                       | 1        | 1           | 1          | 0        | 0                                 | 1                                                                                    |  |
|             |            |              | RTL8139B                                                                                                                                                                                                                                         | 1        | 1           | 1          | 1        | 0                                 | 0                                                                                    |  |
|             |            |              | RTL8130                                                                                                                                                                                                                                          | 1        | 1           | 1          | 1        | 1                                 | 0                                                                                    |  |
|             |            |              | RTL8139C                                                                                                                                                                                                                                         | 1        | 1           | 1          | 0        | 1                                 | 0                                                                                    |  |
|             |            |              | RTL8139C+                                                                                                                                                                                                                                        | 1        | 1           | 1          | 0        | 1                                 | 1                                                                                    |  |
|             |            |              | Reserved                                                                                                                                                                                                                                         |          | А           | ll other c | ombinati | on                                |                                                                                      |  |
|             |            |              |                                                                                                                                                                                                                                                  |          |             |            |          |                                   |                                                                                      |  |
| 25-24       | R/W        | IFG1, 0      | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                            |          |             |            |          | Mbps, 96<br>to 8.4 us<br>of IFG [ | 50 ns for<br>(10Mbps)<br>2:0] other<br>(uS)<br>1<br>.1<br>.1<br>.1<br>.1<br>.1<br>.1 |  |
|             | D          | 01204        |                                                                                                                                                                                                                                                  |          | <u>р</u> (1 | 4.1.1.     |          |                                   |                                                                                      |  |
| 23<br>22-20 | R          | 8139A-G      | RTL8139A rev.0                                                                                                                                                                                                                                   | ו = חו נ | ror othe    | rs, this b | it 15 U. |                                   |                                                                                      |  |
| 19          | -<br>R/W   | <br>IFG2     | Reserved.                                                                                                                                                                                                                                        | <u>.</u> |             |            |          |                                   |                                                                                      |  |
| 19          | R/W<br>R/W | LBK1, LBK0   | InterFrameGap                                                                                                                                                                                                                                    |          | 11 ha na m  | naket or   | tha TV 1 | / lines                           | nder the                                                                             |  |
| 10, 17      |            | LDKI, LDKU   | Loopback Test: There will be no packet on the TX+/- lines under the<br>Loopback test condition. The loopback function must be independent of<br>the link state.<br>00 : Normal operation<br>01 : Reserved<br>10 : Reserved<br>11 : Loopback mode |          |             |            |          |                                   |                                                                                      |  |
| 16          | R/W        | CRC          | Append CRC:<br>0: A CRC is appended at the end of a packet<br>1: No CRC appended at the end of a packet                                                                                                                                          |          |             |            |          |                                   |                                                                                      |  |
| 15-11       | -          | -            | Reserved                                                                                                                                                                                                                                         |          |             | ÷          |          |                                   |                                                                                      |  |
| 10-8        | R/W        | MXDMA2, 1, 0 | Max DMA Burssize of transmit DI $000 = 16$ bytes $001 = 32$ bytes $010 = 64$ bytes                                                                                                                                                               |          |             |            |          |                                   |                                                                                      |  |



| 7-4 | R/W | TXRR   | 011 = 128 bytes<br>100 = 256 bytes<br>101 = 512 bytes<br>110 = 1024 bytes<br>111 = 2048 bytes<br><b>Tx Retry Count:</b> These are used to specify additional transmission<br>retries in multiples of 16 (IEEE 802.3 CSMA/CD retry count). If the<br>TXRR is set to 0, the transmitter will re-transmit 16 times before<br>aborting due to excessive collisions. If the TXRR is set to a value<br>greater than 0, the transmitter will re-transmit a number of times equal<br>to the following formula before aborting:<br>Total retries = 16 + (TXRR * 16)<br>The TER bit in the ISR register or transmit descriptor will be set when<br>the transmission fails and reaches to this specified retry count. |
|-----|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-1 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0   | W   | CLRABT | <b>Clear Abort:</b> (C mode only) Setting this bit to 1 causes the $RTL8139C(L)$ + to retransmit the packet at the last transmitted descriptor when this transmission was aborted. Setting this bit is only permitted in the transmit abort state.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### 6.9 Receive Configuration Register (Offset 0044h-0047h, R/W)

This register is used to set the receive configuration for the RTL8139C(L)+. Receive properties such as accepting error packets, runt packets, setting the receive drain threshold etc. are controlled here.

| Bit   | R/W | Symbol         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-28 | -   | -              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 27-24 | R/W | ERTH3, 2, 1, 0 | Early Rx Threshold Bits: These bits are used to select the Rx threshold<br>multiplier of the whole packet that has been transferred to the system<br>buffer in early mode when the frame protocol is under the<br>RTL8139C(L)+'s definition.<br>0000 = No early Rx threshold0001 = 1/16<br>0001 = 1/16<br>0001 = 3/16<br>0101 = 3/16<br>0101 = 5/16<br>0101 = 5/16<br>0101 = 5/16<br>1000 = 8/16<br>1010 = 10/16<br>1101 = 11/16<br>1101 = 13/16<br>1110 = 14/160001 = 10/16<br>1111 = 15/16 |
| 23-18 | -   | -              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| 17    | R/W | MulERINT                   | Multiple Early Interrupt Select:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |     |                            | In C mode:<br>When this bit is set, any received packet invokes early interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       |     |                            | according to the MULINT <misr[11:0]> setting in early mode.</misr[11:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |     |                            | When this bit is reset, the packets of familiar protocols (IPX, IP, NDIS, etc) invoke early interrupts according to the RCR <erth[3:0]> setting in early mode. The packets of unfamiliar protocols will invoke early interrupts according to the setting of MULINT<misr[11:0]>.</misr[11:0]></erth[3:0]>                                                                                                                                                                                                                                                                                                                                                                  |
|       |     |                            | In C+ mode:<br>This bit enables/disables early interrupt according to the<br>MULINT <misr[11:0]> setting.</misr[11:0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 16    | R/W | RER8                       | <b>Receive Error Packets Larger than 8 Bytes:</b> The RTL8139C(L)+ receives error packets with length larger than 8 bytes after setting the RER8 bit to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |     |                            | The RTL8139C(L)+ receives error packets larger than 64-bytes when the RER8 bit is cleared. The power-on default is zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |     |                            | If AER or AR is set, the RER bit will be set when the RTL8139C(L)+ receives an error packet whose length is larger than 8 bytes. The RER8 setting is "Don't care " in this situation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15-13 | R/W | RXFTH2, 1, 0               | <b>Rx FIFO Threshold:</b> Specifies the Rx FIFO Threshold level. When the number of the received data bytes from a packet, which is being received into the RTL8139C(L)+'s Rx FIFO, has reached this level (or the FIFO contains a complete packet), the receive PCI bus master function will begin to transfer the data from the FIFO to the host memory. This field sets the threshold level according to the following table:<br>000 = 16 bytes<br>001 = 32 bytes<br>010 = 64 bytes<br>101 = 128 bytes<br>100 = 256 bytes<br>110 = 1024 bytes<br>111 = No Rx threshold. The RTL8139C(L)+ begins the transfer of data after having received a whole packet in the FIFO. |
| 12-11 | R/W | RBLEN1, 0 (C<br>mode only) | (C mode only)<br><b>Rx Buffer Length:</b> This field indicates the size of the Rx ring buffer.<br>00 = 8k + 16 byte<br>01 = 16k + 16 byte<br>10 = 32K + 16 byte<br>11 = 64K + 16 byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10-8  | R/W | MXDMA2, 1, 0               | Max DMA Burst Size per Rx DMA Burst: This field sets the maximum size of the receive DMA data bursts according to the following table:<br>010 = 64 bytes<br>011 = 128 bytes<br>100 = 256 bytes<br>Other combinations are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                        |



| 7 | R/W | WRAP (C mode<br>only) | <ul> <li>0: The RTL8139C(L)+ will transfer the rest of the packet data into the beginning of the Rx buffer if this packet has not been completely moved into the Rx buffer and the transfer has arrived at the end of the Rx buffer.</li> <li>1: The RTL8139C(L)+ will keep moving the rest of the packet data into the memory immediately after the end of the Rx buffer, if this packet has not been completely moved into the Rx buffer and the transfer has arrived at the end of the Rx buffer. The software driver must reserve at least 1.5K bytes buffer to accept the remainder of the packet. We assume that the remainder of the packet is X bytes. The next packet will be moved into the memory from the X byte offset at the top of the Rx buffer.</li> </ul> |
|---|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | R   | 9356SEL               | <b>EEPROM Select:</b> This bit reflects what type of EEPROM is used.<br>0: The EEPROM used is 9346.<br>1: The EEPROM used is 9356.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5 | R/W | AER                   | Accept Error Packets: This bit determines if packets with CRC error, alignment error and/or collided fragments will be accepted or rejected.<br>0: Reject error packets<br>1: Accept error packets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4 | R/W | AR                    | Accept Runt Packets: This bit allows the receiver to accept packets that are smaller than 64 bytes. The packet must be at least 8 bytes long to be accepted as a runt.<br>0: Reject runt packets<br>1: Accept runt packets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3 | R/W | AB                    | Accept Broadcast Packets: This bit allows the receiver to accept or reject broadcast packets.<br>0: Reject broadcast packets<br>1: Accept broadcast packets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2 | R/W | AM                    | Accept Multicast Packets: This bit allows the receiver to accept or reject multicast packets.<br>0: Reject multicast packets<br>1: Accept multicast packets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1 | R/W | APM                   | <ul> <li>Accept Physical Match Packets: This bit allows the receiver to accept or reject physical match packets.</li> <li>0: Reject physical match packets</li> <li>1: Accept physical match packets</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0 | R/W | AAP                   | <ul> <li>Accept Physical Address Packets: This bit allows the receiver to accept or reject packets with a physical destination address.</li> <li>0: Reject packets with a physical destination address</li> <li>1: Accept packets with a physical destination address</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### 6.10 9346CR: 93C46 (93C56) Command Register (Offset 0050h, R/W)

| Bit | R/W | Symbol | Description                                                |            |                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----|--------|------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | R/W | EEM1-0 | These 2 bits select the RTL8139C(L)+ operating mode.       |            |                                                                                                                                                                                                                                                                                                                                                       |
|     |     |        | EEM1                                                       | EEM0       | Operating Mode                                                                                                                                                                                                                                                                                                                                        |
|     |     |        | 0                                                          | 0          | <b>Normal:</b> RTL8139C(L)+ network/host communication mode.                                                                                                                                                                                                                                                                                          |
|     |     |        | 0                                                          | 1          | <b>Auto-load:</b> Entering this mode will make the RTL8139C(L)+ load the contents of 93C46 (93C56), as when the RSTB signal is asserted. This auto-load operation will take about 2 ms. After it is completed, the RTL8139C(L)+ goes back to the normal mode automatically (EEM1 = EEM0 = 0) and all the other registers are reset to default values. |
|     |     |        | 1                                                          | 0          | <b>93C46 (93C56) Programming:</b> In this mode, both network and host bus master operations are disabled. The 93C46 (93C56) can be directly accessed via bit3-0 which now reflect the states of EECS, EESK, EEDI, & EEDO pins respectively.                                                                                                           |
|     |     |        | 1                                                          | 1          | <b>Config. Register Write Enable:</b> Before writing to the CONFIG0, 1, 3, 4 registers, and bits 13, 12, 8 of BMCR (offset 62h-63h), the RTL8139C(L)+ must be placed in this mode. This will protect the RTL8139C(L)+ configuration from accidental change.                                                                                           |
| 4-5 | -   | -      | Reserved                                                   |            |                                                                                                                                                                                                                                                                                                                                                       |
| 3   | R/W | EECS   | These bits                                                 | reflect th | e state of EECS, EESK, EEDI & EEDO pins in                                                                                                                                                                                                                                                                                                            |
| 2   | R/W | EESK   | auto-load or 93C46 (93C56) programming mode.               |            |                                                                                                                                                                                                                                                                                                                                                       |
| 1   | R/W | EEDI   | Note: EESK, EEDI and EEDO are invalid during BootROM/FLASH |            |                                                                                                                                                                                                                                                                                                                                                       |
| 0   | R   | EEDO   | access.                                                    |            | č                                                                                                                                                                                                                                                                                                                                                     |

#### 6.11 Configuration Register 0 (CONFIG 0) (Offset 0051h, R/W)

| Bit | R/W | Symbol        | Description   |                                               |     |                                       |
|-----|-----|---------------|---------------|-----------------------------------------------|-----|---------------------------------------|
| 7-3 | -   | -             | Reserved.     |                                               |     |                                       |
| 2-0 | R   | BS2, BS1, BS0 | Select Boot R | Select Boot ROM size (Autoloaded from EEPROM) |     |                                       |
|     |     |               | BS2           | BS1                                           | BS0 | Description                           |
|     |     |               | 0             | 0                                             | 0   | No Boot ROM                           |
|     |     |               | 0             | 0                                             | 1   | 8K Boot ROM                           |
|     |     |               | 0             | 1                                             | 0   | 16K Boot ROM                          |
|     |     |               | 0             | 1                                             | 1   | 32K Boot ROM                          |
|     |     |               | 1             | 0                                             | 0   | 64K Boot ROM                          |
|     |     |               | 1             | 0                                             | 1   | 128K Boot ROM                         |
|     |     |               | 1             | 1                                             | 0   | unused                                |
|     |     |               | 1             | 1                                             | 1   | unused                                |
|     |     |               |               |                                               | •   | · · · · · · · · · · · · · · · · · · · |

#### 6.12 Configuration Register 1 (CONFIG 1) (Offset 0052h, R/W)

| D:4 | D/11/ | Sumhal  | Description                                                                                                                                                    |  |  |  |  |
|-----|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | R/W   |         | Description                                                                                                                                                    |  |  |  |  |
| 7-6 | R/W   | LEDS1-0 | Refer to LED PIN definition. These bits initial value com from 93C46/93C56.                                                                                    |  |  |  |  |
| 5   | R/W   | DVRLOAD | <b>Driver Load:</b> Software may use this bit to make sure that the driver has been                                                                            |  |  |  |  |
|     |       |         | loaded. Writing 1 is 1. Writing 0 is 0. When the command register bits IOEN,                                                                                   |  |  |  |  |
|     |       |         | MEMEN, BMEN of PCI configuration space are written, the RTL8139C(L)+                                                                                           |  |  |  |  |
|     | DAL   | LULL OT | will automatically clear this bit.                                                                                                                             |  |  |  |  |
| 4   | R/W   | LWACT   | LWAKE Active Mode: The LWACT and LWPTN bits in the CONFIG4                                                                                                     |  |  |  |  |
|     |       |         | register are used to program the output signal of the LWAKE pin. According to the combination of these two bits, there may be 4 choices of LWAKE signal, i.e., |  |  |  |  |
|     |       |         | active high, active low, positive (high) pulse, and negative (low) pulse. The                                                                                  |  |  |  |  |
|     |       |         | output pulse width is about 150 ms. In CardBus mode applications, LWACT and                                                                                    |  |  |  |  |
|     |       |         | LWPTN have no meaning.                                                                                                                                         |  |  |  |  |
|     |       |         |                                                                                                                                                                |  |  |  |  |
|     |       |         | The default value of each of these two bits is 0, i.e., the default output signal of                                                                           |  |  |  |  |
|     |       |         | the LWAKE pin is an active high signal.                                                                                                                        |  |  |  |  |
|     |       |         | LWAKE output LWACT                                                                                                                                             |  |  |  |  |
|     |       |         | 0 1                                                                                                                                                            |  |  |  |  |
|     |       |         | 0 Active high* Active low                                                                                                                                      |  |  |  |  |
|     |       |         | LWPTN                                                                                                                                                          |  |  |  |  |
|     |       |         | 1         Positive pulse         Negative pulse                                                                                                                |  |  |  |  |
|     |       |         | * Default value.                                                                                                                                               |  |  |  |  |
| 3   | R     | MEMMAP  | Memory Mapping: The operational registers are mapped into PCI memory space.                                                                                    |  |  |  |  |
| 2   | R     | IOMAP   | I/O Mapping: The operational registers are mapped into PCI I/O space.                                                                                          |  |  |  |  |
| 1   | R/W   | VPD     | <b>Enable Vital Product Data:</b> Set to 1 to enable vital product data. The VPD data                                                                          |  |  |  |  |
|     |       |         | is stored in 93C46 or 93C56 from within offset 40h-7Fh. If this bit is set, the                                                                                |  |  |  |  |
|     |       |         | New_Cap bit in RTL8139C(L)+'s PCI Configuration Space (Offset 06H) is set,                                                                                     |  |  |  |  |
|     |       |         | and the VPD registers are from offset 60H to 67H in the PCI configuration space                                                                                |  |  |  |  |
| 0   | D/117 |         | of the RTL8139C(L)+.                                                                                                                                           |  |  |  |  |
| 0   | R/W   | PMEn    | <b>Power Management Enable:</b> Writable only when 93C46CR register                                                                                            |  |  |  |  |
|     |       |         | EEM1=EEM0=1                                                                                                                                                    |  |  |  |  |
|     |       |         | Let A denote the New_Cap bit (bit 4 of the Status Register) in the PCI Configuration space offset 06H.                                                         |  |  |  |  |
|     |       |         |                                                                                                                                                                |  |  |  |  |
|     |       |         | Let B denote the Cap_Ptr register in the PCI Configuration space offset 34H.                                                                                   |  |  |  |  |
|     |       |         | Let C denote the Cap_ID (power management) register in the PCI Configuration                                                                                   |  |  |  |  |
|     |       |         | space offset 50H.                                                                                                                                              |  |  |  |  |
|     |       |         | Let D denote the power management registers in the PCI Configuration space                                                                                     |  |  |  |  |
|     |       |         | offset from 52H to 55H.                                                                                                                                        |  |  |  |  |
|     |       |         |                                                                                                                                                                |  |  |  |  |
|     |       |         | Let E denote the Next_Ptr (power management) register in the PCI Configuration                                                                                 |  |  |  |  |
|     |       |         | space offset 51H.                                                                                                                                              |  |  |  |  |
|     |       |         | PMEn setting:                                                                                                                                                  |  |  |  |  |
|     |       |         | - $0: A=B=C=E=0, D \text{ is invalid.} (Assume VPD bit = 0)$                                                                                                   |  |  |  |  |
|     |       |         | - 1: A=1, B=50h, C=01h, D is valid, E is valid and depends on whether or not                                                                                   |  |  |  |  |
|     |       |         | VPD is enabled.                                                                                                                                                |  |  |  |  |

# 6.13 Media Status Register

## (Offset 0058h, R/W)

This register allows configuration of a variety of device and PHY options, and provides PHY status information.

| Bit | R/W   | Symbol            |                                                                          | Description                                              |                                                  |  |
|-----|-------|-------------------|--------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|--|
| 7   | R/W   | TXFCE/<br>LdTXFCE |                                                                          | <b>able:</b> The flow contro<br>er's default value comes | ol is valid in full-duplex s from 93C46 (93C56). |  |
|     |       |                   | RTL8139C(L)+                                                             | Remote                                                   | TXFCE/LdTXFCE                                    |  |
|     |       |                   | ANE = 1                                                                  | NWAY FLY mode                                            | R/O                                              |  |
|     |       |                   | ANE = 1                                                                  | NWAY mode only                                           | R/W                                              |  |
|     |       |                   | ANE = 1                                                                  | No NWAY                                                  | R/W                                              |  |
|     |       |                   | ANE = 0 &                                                                | -                                                        | R/W                                              |  |
|     |       |                   | full-duplex mode                                                         |                                                          |                                                  |  |
|     |       |                   | ANE = 0 &                                                                | -                                                        | invalid                                          |  |
|     |       |                   | half-duplex mode                                                         |                                                          |                                                  |  |
|     |       |                   |                                                                          | NWAY with flow cont<br>NWAY without flow c               |                                                  |  |
| 6   | R/W   | RXFCE             |                                                                          | able: The flow control t value comes from 93C            | is enabled in full-duplex C46 (93C56).           |  |
| 5   | -     | -                 | Reserved                                                                 |                                                          |                                                  |  |
| 4   | R     | Aux_Status        | Aux. Power Present S<br>1: Aux. Power is prese<br>0: Aux. Power is abser | ent                                                      | it is fixed after each PCI reset.                |  |
| 3   | R     | SPEED_10          |                                                                          | en current media is 10                                   | Mbps mode. Reset when                            |  |
| 2   | R     | LINKB             | Inverse of Link Statu<br>0: Link OK<br>1: Link Fail                      | s:                                                       |                                                  |  |
| 1   | R     | TXPF              |                                                                          | . Set when the RTL8                                      | 139C(L)+ sends a pause                           |  |
| Ť   | it it | 17111             |                                                                          | e RTL $8139C(L)$ + sends                                 |                                                  |  |
| 0   | R     | RXPF              |                                                                          | · · · ·                                                  | C(L)+ is in backoff state                        |  |
|     |       |                   | 0                                                                        |                                                          | t when pause state is clear.                     |  |

#### 6.14 Configuration Register3 (CONFIG 3) (Offset 0059h, R/W)

| Bit | R/W | Symbol  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R   | GNTSel  | <ul><li>Grant Select: Select the Frame's asserted time after the Grant signal has been asserted. The Frame and Grant are the PCI signals.</li><li>0: No delay</li><li>1: Delay one clock from GNT assertion</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6   | R/W | PARM_En | <b>Parameter Enable:</b> (These parameters are used in 100Mbps mode.)<br>Setting to 0 and 9346CR register EEM1=EEM0=1 enable the<br>PHY1_PARM, PHY2_PARM, TW_PARM be written via software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |     |         | Setting to 1 will allow parameters to be auto-loaded from the 93C46 (93C56) and disable writing to the PHY1_PARM, PHY2_PARM and TW_PARM registers via software. The PHY1_PARM, PHY2_PARM, and TW_PARM can be auto-loaded from EEPROM in this mode. The parameter auto-load process is executed every time when the Link is working properly in 100Mbps mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5   | R/W | Magic   | <b>Magic Packet:</b> This bit is valid when the PWEn bit of CONFIG1 register is set. The RTL8139C(L)+ will assert the PMEB signal to wakeup the operating system when the Magic Packet is received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |     |         | Once the RTL8139C(L)+ has been enabled for Magic Packet wakeup<br>and has been put into an adequate state, it scans all incoming packets<br>addressed to the node for a specific data sequence, which indicates to<br>the controller that this is a Magic Packet frame. A Magic Packet frame<br>must also meet the basic requirements: Destination address + Source<br>address + data + CRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |     |         | The destination address may be the node ID of the receiving station or a multicast address, which includes the broadcast address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |     |         | The specific sequence consists of 16 duplications of 6 byte ID registers, with no breaks or interrupts. This sequence can be located anywhere within the packet, but must be preceded by a synchronization stream, 6 bytes of FFh. The device will also accept a multicast address, as long as the 16 duplications of the IEEE address match the address of the ID registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |     |         | If the Node ID is 11h 22h 33h 44h 55h 66h, then the format of the magic frame format is as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |     |         | Destination address + source address + MISC + FF FF FF FF FF FF FF FF + MISC + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 3 |
| 4   | R/W | LinkUp  | <b>Link Up:</b> This bit is valid when the PWEn bit of the CONFIG1 register is set. The RTL8139C(L)+, in adequate power state, will assert the PMEB signal to wakeup the operating system when the cable connection is re-established.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| 3 | R | CardB_En  | Card Bus Enable:                                                      |
|---|---|-----------|-----------------------------------------------------------------------|
|   |   |           | Set to 1 to enable CardBus related registers and functions.           |
|   |   |           | Set to 0 to disable CardBus related registers and functions.          |
| 2 | R | CLKRUN_En | CLKRUN Enable:                                                        |
|   |   |           | Set to 1 to enable CLKRUN.                                            |
|   |   |           | Set to 0 to disable CLKRUN.                                           |
| 1 | R | FuncRegEn | Functions Registers Enable: CardBus only                              |
|   |   |           | Set to 1 to enable the 4 Function Registers (Function Event Register, |
|   |   |           | Function Event Mask Register, Function Present State Register, and    |
|   |   |           | Function Force Event Register) for CardBus application.               |
|   |   |           | Set to 0 to disable the 4 Function Registers for CardBus application. |
| 0 | R | FBtBEn    | Fast Back to Back Enable: Set to 1 to enable Fast Back to Back.       |

#### 6.15 Configuration Register4 (CONFIG 4) (Offset 005Ah, R/W)

| Bit | R/W | Symbol        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | R/W | RxFIFOAutoClr | <b>Clear Rx FIFO Overflow:</b> Set to 1, the RTL8139C(L)+ will clear Rx FIFO overflow automatically.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 6   | R/W | AnaOff        | <ul> <li>Analog Power Off: This bit can not be auto-loaded from EEPRO. (9346 or 9356).</li> <li>0: Normal working state. This is also the power-on default value.</li> <li>1: Turn off the analog power of the RTL8139C(L)+ internally.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 5   | R/W | LongWF        | <ul> <li>Long Wake-up Frame: The initial power-on value is 0. This bit does not participate in EEPROM autoload, and PCI RST# has no effect to this bit.</li> <li>0: The RTL8139C(L)+ supports up to 8 wake-up frames, each with masked bytes selected from offset 12 to 75.</li> <li>1: The RTL8139C(L)+ supports up to 5 wake-up frames, each with 16-bit CRC algorithm for MS Wakeup Frame, the low byte of 16-bit CRC should be placed at the corresponding CRC register, and the high byte of the 16-bit CRC should be placed at the corresponding LSBCRC register. Wake-up frames 0 and 1 are the same as above, except that the masked bytes start from offset 0 to 63. Wake-up frames 2 and 3 are merged into one long wake-up frames 4 &amp; 5 and 6 &amp; 7 are merged respectively into two other long wake-up frames. Please refer to 7.4 PCI Power Management functions for a detailed description.</li> </ul> |  |  |
| 4   | R/W | LWPME         | <ul> <li>LANWAKE vs PMEB:</li> <li>0: The LWAKE and PMEB are asserted at the same time.</li> <li>1: The LWAKE can only be asserted when the PMEB is asserted and the ISOLATEB is low.</li> <li>In CardBus applications, this bit has no meaning.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 3   | -   | -             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 2   | R/W | LWPTN         | <b>LWAKE Pattern:</b> Please refer to LWACT bit in the CONFIG1 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 1   | -   | -             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 0   | R/W | PBWakeup      | <ul> <li>Pre-Boot Wakeup: The initial value comes from the EEPROM autoload.</li> <li>0: Pre-Boot Wakeup enabled</li> <li>1: Pre-Boot Wakeup disabled (suitable for CardBus and MiniPCI application.)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



#### 6.16 Multiple Interrupt Select Register (Offset 005Ch-005Dh, R/W)

If the received packet data is not the familiar protocol (IPX, IP, NDIS, etc.) to RTL8139C(L)+, RCR<ERTH[3:0]> will not be used to transfer data in early mode. This register will be written to the received data length in order to make early Rx interrupt for the unfamiliar protocol.

| Bit   | R/W | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | -   | -        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11-0  | R/W | MISR11-0 | Multiple Interrupt Select: Indicates that the RTL8139C(L)+ makes an rx interrupt after RTL8139C(L)+ has transferred the byte data into the system memory. If the value of these bits is zero, there will be no early interrupt as soon as the RTL8139C(L)+ prepares to execute the first PCI transaction of the received data. Bit1, 0 must be zero.<br>The ERTH3-0 bits should not be set to 0 when the multiple interrupt select register is used. |

The above is true when MulERINT=0 (bit17, RCR). When MulERINT=1, any received packet invokes early interrupt according to MISR[11:0] setting in early mode.

> In C+ mode, all packets are unfamiliar packets.

#### 6.17 PCI Revision ID (Offset 005Eh, R)

| Bit | R/W | Symbol      | Description                                             |
|-----|-----|-------------|---------------------------------------------------------|
| 7-0 | R   | Revision ID | The value in PCI Configuration Space offset 08h is 10h. |

#### 6.18 Transmit Status of All Descriptors Register (TSAD) (Offset 0060h-0061h, R/W, C mode only)

| Bit | R/W | Symbol | Description              |
|-----|-----|--------|--------------------------|
| 15  | R   | TOK3   | TOK bit of Descriptor 3  |
| 14  | R   | TOK2   | TOK bit of Descriptor 2  |
| 13  | R   | TOK1   | TOK bit of Descriptor 1  |
| 12  | R   | TOK0   | TOK bit of Descriptor 0  |
| 11  | R   | TUN3   | TUN bit of Descriptor 3  |
| 10  | R   | TUN2   | TUN bit of Descriptor 2  |
| 9   | R   | TUN1   | TUN bit of Descriptor 1  |
| 8   | R   | TUN0   | TUN bit of Descriptor 0  |
| 7   | R   | TABT3  | TABT bit of Descriptor 3 |
| 6   | R   | TABT2  | TABT bit of Descriptor 2 |
| 5   | R   | TABT1  | TABT bit of Descriptor 1 |
| 4   | R   | TABT0  | TABT bit of Descriptor 0 |
| 3   | R   | OWN3   | OWN bit of Descriptor 3  |
| 2   | R   | OWN2   | OWN bit of Descriptor 2  |
| 1   | R   | OWN1   | OWN bit of Descriptor 1  |
| 0   | R   | OWN0   | OWN bit of Descriptor 0  |



#### 6.19 Basic Mode Control Register (Offset 0062h-0063h, R/W)

| Bit | Name                                | Description/Usage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default/Attribute |
|-----|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 15  | Reset                               | This bit sets the status and control registers of the PHY (register 0062-0074H) in a default state. This bit is self-clearing.<br>1: Software reset<br>0: Normal operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0, RW             |
| 14  | -                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                 |
| 13  | Spd_Set                             | This bit sets the network speed in UTP mode. This bit's initial value comes from 93C46 (93C56).<br>1: 100Mbps<br>0: 10Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0, RW             |
| 12  | Auto Negotiation<br>Enable<br>(ANE) | This bit enables/disables the N-Way auto-negotiation function in UTP mode. When set to 1 to enable auto-negotiation, bit13 will be ignored.<br>Set to 0 disables auto-negotiation, and bits 13 and 8 will determine the link speed and the data transfer mode, respectively. This bit's initial value comes from 93C46 (93C56).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0, RW             |
| 11  | MLinkP                              | The initial value comes from EEPROM.<br>1: MLINK pin = high ⇔ MII link OK<br>0: MLINK pin = low ⇔ MII link OK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0, R              |
| 10  | MFDupP                              | The initial value comes from EEPROM.<br>1: MFDUP pin = high ⇔ MII interface is in full duplex mode<br>0: MFDUP pin = low ⇔ MII interface is in full duplex mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0, R              |
| 9   | Restart Auto<br>Negotiation         | This bit allows the NWay auto-negotiation function to be reset in<br>UTP mode.<br>1: Re-start auto-negotiation<br>0: Normal operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0, RW             |
| 8   | Duplex Mode                         | <ul> <li>In UTP mode:</li> <li>This bit sets the duplex mode. 1 = full-duplex; 0 = normal operation. This bit's initial value comes from 93C46 (93C56). If bit12 = 1, read = status write = register value.</li> <li>If bit12=1, ie the chip is in N-Way mode, and the link partner is in N-Way mode as well, then this bit is a read-only status bit showing N-Way results.</li> <li>Else, this bit is a command bit to force the chip to run in either full-duplex or half duplex mode.</li> <li>If bit12 = 0, read = write = register value.</li> <li>In MII mode (Read only):</li> <li>This bit is a status bit, indicating either the external PHY chip is in full-duplex mode or half-duplex mode.</li> <li>1: Indicating that the external PHY is in full-duplex mode.</li> <li>0: Indicating that the external PHY is in half-duplex mode.</li> </ul> | 0, RW             |
| 7-0 | <u>+</u>                            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                 |



#### 6.20 Basic Mode Status Register (Offset 0064h-0065h, R)

| Bit  | Name             |                                                      |                                                                   | Default/Attribute |            |       |                       |
|------|------------------|------------------------------------------------------|-------------------------------------------------------------------|-------------------|------------|-------|-----------------------|
| 15   | 100Base-T4       | 1: Enable 100Base-T4 support                         |                                                                   |                   |            |       | 0, RO                 |
|      |                  | 0: Su                                                | 0: Suppress 100Base-T4 support.                                   |                   |            |       |                       |
| 14   | 100Base_TX_FD    | 1: Er                                                | able 100Base-                                                     | 1, RO             |            |       |                       |
|      |                  | 0: Su                                                | ppress 100Bas                                                     |                   |            |       |                       |
| 13   | 100BASE_TX_H     | 1: Er                                                | able 100Base-                                                     | TX half-dupl      | ex support |       | 1, RO                 |
|      | D                | 0: Su                                                | ppress 100Bas                                                     |                   |            |       |                       |
| 12   | 10Base_T_FD      |                                                      | able 10Base-T                                                     |                   |            |       | 1, RO                 |
|      |                  | 0: Su                                                | ppress 10Base                                                     |                   |            |       |                       |
| 11   | 10_Base_T_HD     |                                                      | able 10Base-T                                                     |                   |            |       | 1, RO                 |
|      |                  | 0: Suppress 10Base-T half-duplex support             |                                                                   |                   |            |       |                       |
| 10-8 | -                | Rese                                                 | Reserved                                                          |                   |            |       | -                     |
| 7-6  | Medium1,         | Thes                                                 | These two bits are used to select medium mode. The initial values |                   |            |       | (Medium1,             |
|      | Medium0          | of th                                                | of these 2 bits come from EEPROM autoload.                        |                   |            |       | Medium $0$ ) = (0,0), |
|      |                  | Medium Mode Medium0                                  |                                                                   |                   |            | R/W   |                       |
|      |                  |                                                      |                                                                   |                   | 0          | 1     |                       |
|      |                  |                                                      | Medium1                                                           | 0                 | AutoDetect | UTP   |                       |
|      |                  |                                                      |                                                                   | 1                 | MII        | Х     |                       |
|      |                  | In AutoDetect mode, the priority is UTP > MII.       |                                                                   |                   |            |       |                       |
| 5    | Auto Negotiation | 1: Au                                                | uto-negotiation                                                   | process com       | pleted     |       | 0, RO                 |
|      | Complete         | 0: Au                                                | uto-negotiation                                                   |                   |            |       |                       |
| 4    | Remote Fault     | 1: Remote fault condition detected (cleared on read) |                                                                   |                   |            |       | 0, RO                 |
|      |                  | 0: No                                                | o remote fault c                                                  |                   |            |       |                       |
| 3    | Auto Negotiation | 1: Link had not been experienced fail state          |                                                                   |                   |            |       | 1, RO                 |
|      |                  | 0: Link had been experienced fail state              |                                                                   |                   |            |       |                       |
| 2    | Link Status      | 1: Valid link established                            |                                                                   |                   |            |       | 0, RO                 |
|      |                  | 0: No valid link established                         |                                                                   |                   |            |       |                       |
| 1    | Jabber Detect    | 1: Jabber condition detected                         |                                                                   |                   |            |       | 0, RO                 |
|      |                  | 0: No jabber condition detected                      |                                                                   |                   |            |       |                       |
| 0    | Extended         | 1: Extended register capability                      |                                                                   |                   |            | 1, RO |                       |
|      | Capability       | 0: Ba                                                | isic register cap                                                 | pability only     |            |       |                       |

This register indicates RTL8139C(L)+'s internal PHYceiver status, and medium mode.

#### 6.21 Auto-negotiation Advertisement Register (Offset 0066h-0067h, R/W)

| Bit   | Name     | Description/Usage                                               | Default/Attribute |
|-------|----------|-----------------------------------------------------------------|-------------------|
| 15    | NP       | Next Page bit.                                                  | 0, RO             |
|       |          | 0: Transmitting the primary capability data page                |                   |
|       |          | 1: Transmitting the protocol specific data page                 |                   |
| 14    | ACK      | 1: Acknowledge reception of link partner capability data word   | 0, RO             |
| 13    | RF       | 1: Advertise remote fault detection capability                  | 0, RW             |
|       |          | 0: Do not advertise remote fault detection capability           |                   |
| 12-11 | -        | Reserved                                                        | -                 |
| 10    | Pause    | 1: flow control is supported by local node                      | The default value |
|       |          | 0: flow control is not supported by local mode                  | comes from        |
|       |          |                                                                 | EEPROM, RO        |
| 9     | T4       | 1: 100Base-T4 is supported by local node                        | 0, RO             |
|       |          | 0: 100Base-T4 not supported by local node                       |                   |
| 8     | TXFD     | 1: 100Base-TX full duplex is supported by local node            | 1, RW             |
|       |          | 0: 100Base-TX full duplex not supported by local node           |                   |
| 7     | ТХ       | 1: 100Base-TX is supported by local node                        | 1, RW             |
|       |          | 0: 100Base-TX not supported by local node                       |                   |
| 6     | 10FD     | 1: 10Base-T full duplex supported by local node                 | 1, RW             |
|       |          | 0: 10Base-T full duplex not supported by local node             |                   |
| 5     | 10       | 1: 10Base-T is supported by local node                          | 1, RW             |
|       |          | 0: 10Base-T not supported by local node                         |                   |
| 4-0   | Selector | Binary encoded selector supported by this node. Currently only  | <00001>, RW       |
|       |          | CSMA/CD <00001> is specified. No other protocols are supported. | ·                 |

- This register indicates Nway advertisement info of RTL8139C(L)+'s internal PHYceiver.

#### 6.22 Auto-Negotiation Link Partner Ability Register (Offset 0068h-0069h, R)

| Bit   | Name     | Description/Usage                                                 | Default/Attribute |
|-------|----------|-------------------------------------------------------------------|-------------------|
| 15    | NP       | Next Page bit.                                                    | 0, RO             |
|       |          | 0: Transmitting the primary capability data page                  |                   |
|       |          | 1: Transmitting the protocol specific data page                   |                   |
| 14    | ACK      | 1: Link partner acknowledges reception of local node's capability | 0, RO             |
|       |          | data word.                                                        |                   |
| 13    | RF       | 1: Link partner is indicating a remote fault                      | 0, RO             |
| 12-11 | -        | Reserved                                                          | -                 |
| 10    | Pause    | 1: Flow control is supported by link partner                      | 0, RO             |
|       |          | 0: Flow control is not supported by link partner                  |                   |
| 9     | T4       | 1: 100Base-T4 is supported by link partner                        | 0, RO             |
|       |          | 0: 100Base-T4 not supported by link partner                       |                   |
| 8     | TXFD     | 1: 100Base-TX full duplex is supported by link partner            | 0, RO             |
|       |          | 0: 100Base-TX full duplex not supported by link partner           |                   |
| 7     | TX       | 1: 100Base-TX is supported by link partner                        | 0, RO             |
|       |          | 0: 100Base-TX not supported by link partner                       |                   |
| 6     |          |                                                                   | 0, RO             |
|       |          | 0: 10Base-T full duplex not supported by link partner             |                   |
| 5     | 10       | 1: 10Base-T is supported by link partner                          | 0, RO             |
|       |          | 0: 10Base-T not supported by link partner                         |                   |
| 4-0   | Selector | Link Partner's binary encoded node selector. Currently only       | <00000>, RO       |
|       |          | CSMA/CD <00001> is specified.                                     |                   |

When current medium mode is at UTP, this register shows the Nway Link partner's ability.

#### 6.23 Auto-negotiation Expansion Register (Offset 006Ah-006Bh, R)

This register contains additional status of internal PHYceiver for NWay auto-negotiation.

| Bit  | Name       | Description/Usage                                                     | Default/Attribute |
|------|------------|-----------------------------------------------------------------------|-------------------|
| 15-5 | -          | Reserved, This bit is always set to 0.                                | -                 |
| 4    | MLF        | Status indicating if a multiple link fault has occurred.              | 0, RO             |
|      |            | 1: Fault occurred                                                     |                   |
|      |            | 0: No fault occurred.                                                 |                   |
| 3    | LP_NP_ABLE | Status indicating if the link partner supports Next Page negotiation. | 0, RO             |
|      |            | 1: Supported                                                          |                   |
|      |            | 0: Not supported.                                                     |                   |
| 2    | NP_ABLE    | This bit indicates if the local node is able to send additional Next  | 0, RO             |
|      |            | Pages.                                                                |                   |
| 1    | PAGE_RX    | This bit is set when a new Link Code Word Page has been received.     | 0, RO             |
|      |            | The bit is automatically cleared when the auto-negotiation link       |                   |
|      |            | partner's ability register (register 5) is read by management.        |                   |
| 0    | LP_NW_ABLE | 1: Link partner supports N-Way auto-negotiation.                      | 0, RO             |



#### 6.24 Disconnect Counter (Offset 006Ch-006Dh, R)

This register is valid only when in UTP mode.

| Bit  | Name | Description/Usage                                                                                                                         | Default/Attribute |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 15-0 | DCNT | This 16-bit counter increments by 1 for every disconnect event. It rolls over when becomes full. It is cleared to zero by a read command. | h'[0000],<br>R    |

#### 6.25 False Carrier Sense Counter (Offset 006Eh-006Fh, R)

This counter provides information required to implement the "False Carriers" attribute within the MAU managed object class of Clause 30 of the IEEE 802.3u specification. This register is valid only when in UTP mode.

| Bit  | Name   | Description/Usage                                                       | Default/Attribute |
|------|--------|-------------------------------------------------------------------------|-------------------|
| 15-0 | FCSCNT | This 16-bit counter increments by 1 for each false carrier event. It is | h'[0000],         |
|      |        | cleared to zero by a read command.                                      | R                 |

#### 6.26 NWay Test Register (Offset 0070h-0071h, R/W)

This register is valid only when in UTP mode.

| Bit  | Name    | Description/Usage                                      | Default/Attribute |
|------|---------|--------------------------------------------------------|-------------------|
| 15-8 | -       | Reserved                                               | -                 |
| 7    | NWLPBK  | 1: Set NWay to loopback mode.                          | 0, RW             |
| 6-4  | -       | Reserved                                               | -                 |
| 3    | ENNWLE  | 1: LED0 Pin indicates linkpulse                        | 0, RW             |
| 2    | FLAGABD | 1: Auto-neg experienced ability detect state           | 0, RO             |
| 1    | FLAGPDF | 1: Auto-neg experienced parallel detection fault state | 0, RO             |
| 0    | FLAGLSC | 1: Auto-neg experienced link status check state        | 0, RO             |

#### 6.27 RX\_ER Counter (Offset 0072h-0073h, R)

This register is valid only when in UTP mode.

| Bit  | Name    | Description/Usage                                                   | Default/Attribute |
|------|---------|---------------------------------------------------------------------|-------------------|
| 15-0 | RXERCNT | This 16-bit counter increments by 1 for each valid packet received. | h'[0000],         |
|      |         | It is cleared to zero by a read command.                            | R                 |



# 6.28 CS Configuration Register

(Offset 0074h-0075h, R/W)

This register is valid only when in UTP mode.

| Bit   | Name          | Description/Usage                                                                                                     | Default/Attribute |
|-------|---------------|-----------------------------------------------------------------------------------------------------------------------|-------------------|
| 15    | Testfun       | 1: Auto-neg speeds up internal timer                                                                                  | 0,WO              |
| 14-10 | -             | Reserved                                                                                                              | -                 |
| 9     | LD            | Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state.       | 1, RW             |
| 8     | HEART BEAT    | The HEART BEAT function is only valid in 10Mbps mode.<br>1: HEART BEAT enable<br>0: HEART BEAT disable.               | 1, RW             |
| 7     | JBEN          | 1: Enable jabber function<br>0: Disable jabber function                                                               | 1, RW             |
| 6     | F_LINK_100    | Used to login force good link in 100Mbps for diagnostic purposes.<br>1: DISABLE<br>0: ENABLE.                         | 1, RW             |
| 5     | F_Connect     | Assertion of this bit forces the disconnect function to be bypassed.                                                  | 0, RW             |
| 4     | -             | Reserved                                                                                                              | -                 |
| 3     | Con_status    | This bit indicates the status of the connection.<br>1: Valid connected link detected<br>0: Disconnected link detected | 0, RO             |
| 2     | Con_status_En | Assertion of this bit configures LED1 pin to indicate connection status.                                              | 0, RW             |
| 1     | -             | Reserved                                                                                                              | -                 |
| 0     | PASS_SCR      | Bypass Scramble                                                                                                       | 0, RW             |

#### 6.29 Low Address of a Tx Descriptor with Tx DMA Ok (Offset 0082h-0083h, R)

| Bit  | R/W | Symbol     | Description                                                           |
|------|-----|------------|-----------------------------------------------------------------------|
| 15-0 | R   | _TDOKLAddr | This is a 16-bit address indicating the low part address of a Tx      |
|      |     |            | descriptor that has already asserted an interrupt of Tx DMA complete. |

#### 6.30 Flash Memory Read/Write Register (FLASH) (Offset 00D4h-00D7h, R/W)

| Bit   | R/W | Symbol   | Description                                                          |
|-------|-----|----------|----------------------------------------------------------------------|
| 31-24 | R/W | MD7-MD0  | Flash Memory Data Bus: These bits set and reflect the state of the   |
|       |     |          | MD7 - MD0 pins, during write and read process respectively.          |
| 23-21 | -   | -        | Reserved                                                             |
| 20    | W   | ROMCSB   | Chip Select: This bit sets the state of the ROMCSB pin.              |
| 19    | W   | OEB      | Output Enable: This bit sets the state of the OEB pin.               |
| 18    | W   | WEB      | Write Enable: This bit sets the state of the WEB pin.                |
| 17    | W   | SWRWEn   | Enable software access to flash memory:                              |
|       |     |          | 0: Disable read/write access to flash memory via software            |
|       |     |          | 1: Enable read/write access to flash memory via software and disable |
|       |     |          | the EEPROM access during flash memory access via software            |
| 16-0  | W   | MA16-MA0 | Flash Memory Address Bus: These bits set the state of the MA16-0     |
|       |     |          | pins.                                                                |



# 6.31 Configuration Register 5 (Config5) (Offset 00D8h, R/W)

This register, unlike other Config registers, is not protected by 93C46 Command register. Therefore, there is no need to enable Config register write prior to writing to Config5.

| Bit | R/W   | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -     | -           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6   | R/W   | BWF         | <ul> <li>Broadcast Wakeup Frame:</li> <li>0: Disable Broadcast Wakeup Frame with mask bytes of only DID field = FF FF FF FF FF FF.</li> <li>1: Enable Broadcast Wakeup Frame with mask bytes of only DID field = FF FF FF FF FF.</li> </ul>                                                                                                                                                                                                                                                                                  |
|     |       |             | The power-on default value of this bit is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5   | R/W   | MWF         | <ul> <li>Multicast Wakeup Frame:</li> <li>0: Disable Multicast Wakeup Frame with mask bytes of only DID field, which is a multicast address.</li> <li>1: Enable Multicast Wakeup Frame with mask bytes of only DID field, which is a multicast address.</li> <li>The power-on default value of this bit is 0.</li> </ul>                                                                                                                                                                                                     |
| 4   | R/W   | UWF         | <ul> <li>Unicast Wakeup Frame:</li> <li>0: Disable Unicast Wakeup Frame with mask bytes of only DID field, which is its own physical address.</li> <li>1: Enable Unicast Wakeup Frame with mask bytes of only DID field, which is its own physical address.</li> <li>The power-on default value of this bit is 0.</li> </ul>                                                                                                                                                                                                 |
| 3   | R/W   | FIFOAddrPtr | <ul> <li>FIFO Address Pointer: (Realtek internal use only to test FIFO SRAM)</li> <li>0: Both Rx and Tx FIFO address pointers are updated in ascending way from 0 and upwards. The initial FIFO address pointer is 0.</li> <li>1: Both Rx and Tx FIFO address pointers are updated in a descending method from 1FFh and downwards. The initial FIFO address pointer is 1FFh.</li> <li>This bit does not participate in the EEPROM auto-load. The FIFO address pointers can not be reset, except initial power-on.</li> </ul> |
| 2   | D/11/ | LDDC        | The power-on default value of this bit is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2   | R/W   | LDPS        | <ul> <li>Link Down Power Saving mode:</li> <li>1: Disable.</li> <li>0: Enable. When cable is disconnected (Link Down), the analog part will power down itself (PHY Tx part &amp; part of twister) automatically except PHY Rx part and part of twister to monitor SD signal in case that cable is re-connected and Link should be established again.</li> </ul>                                                                                                                                                              |
| 1   | R/W   | LANWake     | LANWake Signal Enable/Disable:<br>1: Enable LANWake signal<br>0: Disable LANWake signal                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0   | R/W   | PME_STS     | <ul> <li>PME_Status Bit: Always sticky; can be reset by PCI RST# and software.</li> <li>1: The PME_Status bit can be reset by PCI reset or by software.</li> <li>0: The PME_Status bit can only be reset by software.</li> </ul>                                                                                                                                                                                                                                                                                             |

Config5 register, offset D8h: (SYM\_ERR register is changed to Config5, the function of SYM\_ERR register is no longer supported by RTL8139C.)

> The 3 bits (bit2-0) are auto-loaded from EEPROM Config5 byte to RTL8139C Config5 register.

### 6.32 Transmit Priority Polling Register (TPPoll) (Offset 00D9h, R/W, C+ mode only)

| Bit | R/W | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | W   | HPQ    | <ul> <li>High Priority Queue Polling:</li> <li>i. Write a 1 to this bit by software to notify the RTL8139C(L)+ that there is high priority packet(s) waiting to be transmitted.</li> <li>ii. The RTL8139C(L)+ will clear this bit automatically after all high priority packets have been transmitted.</li> <li>iii. Writing 0 to this bit has no effect.</li> </ul>         |
| 6   | W   | NPQ    | <ul> <li>Normal Priority Queue Polling:</li> <li>i. Write a 1 to this bit by software to notify the RTL8139C(L)+ that there is a normal priority packet(s) waiting to be transmitted.</li> <li>ii. The RTL8139C(L)+ will clear this bit automatically after all normal priority packets have been transmitted.</li> <li>iii. Writing 0 to this bit has no effect.</li> </ul> |
| 5-1 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | W   | FSWInt | <ul> <li>Forced Software Interrupt: <ol> <li>Writing a 1 to this bit will trigger an interrupt, and the _SWInt bit (bit8, ISR, offset3Eh-3Fh) will set.</li> <li>The RTL8139C(L)+ will clear this bit automatically after the _SWInt bit (bit8, ISR) is cleared.</li> <li>Writing 0 to this bit has no effect.</li> </ol></li></ul>                                          |

#### 6.33 C+ Command Register (C+CR) (Offset 00E0h-00E1h, R/W, C+ mode only)

This register is the key to entering C+ mode operation before configuring other C+ mode registers and descriptors. This register is word access only, byte access to this register has no effect.

Recommendation to C+ mode programming: Enable C+ mode functions in C+CR register first, => Enable transmit/receive in Command register (offset 37h), => Configure other related registers (ex. Descriptor start address, TCR, RCR, ...).

| Bit  | R/W | Symbol   | Description                                                        |
|------|-----|----------|--------------------------------------------------------------------|
| 15-9 | -   | -        | Reserved                                                           |
| 8    | -   | -        | Reserved (Home LAN Enable, always 0)                               |
| 7    | -   | -        | Reserved                                                           |
| 6    | R/W | RxVLAN   | Receive VLAN De-tagging Enable: (In C+ mode)                       |
|      |     |          | 1: Enable; 0: Disable                                              |
| 5    | R/W | RxChkSum | Receive Checksum Offload Enable: (In C+ mode)                      |
|      |     |          | 1: Enable; 0: Disable                                              |
| 4    | R/W | DAC      | PCI Dual Address Cycle Enable: (In C+ mode)                        |
|      |     |          | 1: Enable; 0: Disable                                              |
|      |     |          | When set, the RTL8139C(L)+ will perform Tx/Rx DMA using PCI        |
|      |     |          | Dual Address Cycle only when the High 32-bit buffer address is not |
|      |     |          | equal to 0.                                                        |
| 3    | R/W | MulRW    | PCI Multiple Read/Write Enable: (In C+ mode)                       |
|      |     |          | 1: Enable; 0: Disable                                              |
| 2    | -   | -        | -                                                                  |
| 1    | R/W | C+Rx     | Receive Enable: (In C+ mode) 1: Enable; 0: Disable                 |
| 0    | R/W | C+Tx     | Transmit Enable: (In C+ mode) 1: Enable; 0: Disable                |



#### 6.34 Receive Descriptor Start Address Register (RDSAR) (Offset 00E4h-00EBh, R/W, C+ mode only)

| Bit  | R/W | Symbol | Description                                        |
|------|-----|--------|----------------------------------------------------|
| 63-0 | R/W |        | Receive Descriptor Start Address: (64-bit address) |
|      |     |        | Bit[31:0]: Offset E7h-E4h, low 32-bit address.     |
|      |     |        | Bit[63:32]: Offset EBh-E8h, high 32-bit address.   |

#### 6.35 Early Transmit Threshold Register (ETThR) (Offset 00ECh, R/W, C+ mode only)

| Bit | R/W | Symbol   |                                                                       |                     | Description                                                           |  |  |  |  |
|-----|-----|----------|-----------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------|--|--|--|--|
| 7-6 | R/W | TestMode | <b>Test Mode:</b> For RTL8139C(L)+ to operate normally, please set to |                     |                                                                       |  |  |  |  |
|     |     |          |                                                                       | e. The Test         | 1-3 modes are for testing only.                                       |  |  |  |  |
|     |     |          | <b>Bit</b> [7:6]                                                      | Mode                | Description                                                           |  |  |  |  |
|     |     |          | (0,0)                                                                 | Normal              | RTL8139C(L)+ operation mode                                           |  |  |  |  |
|     |     |          | (0,1)                                                                 | Test1               | Test mode 1: To test waveform's rise<br>time and fall time.           |  |  |  |  |
|     |     |          | (1,0)                                                                 | Test2               | Test mode 2: Internal test signals<br>output from Boot ROM interface. |  |  |  |  |
|     |     |          | (1,1)                                                                 | Test3               | Test mode 3: Receive signals output from Boot ROM interface.          |  |  |  |  |
| 5-0 | R/W | ETTh     | 1. Specifies<br>transmiss<br>reaches th<br>packet) th<br>000000 =     | Early Tx Threshold: |                                                                       |  |  |  |  |
|     |     |          | 2. These fie                                                          | lds count f         | rom 000001 to 111111 in unit of 32 bytes.                             |  |  |  |  |
|     |     |          | 3. This three                                                         | shold must          | be avoided from exceeding 2K byte.                                    |  |  |  |  |

#### 6.36 Function Event Register (Offset 00F0h-00F3h, R/W)

| Bit   | R/W | Symbol | Description                                                                                                                                                                                                                                                                                                             |
|-------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-16 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                |
| 15    | R/W | INTR   | <b>Interrupt:</b> Set to 1 when INTR field in the Function Force Event Register is set. Writing a 1 may clear this bit. Writing a 0 has no effect. This bit must not be affected by RST# pin and software reset.                                                                                                        |
| 14-5  | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                |
| 4     | R/W | GWAKE  | General Wakeup: Set to 1 when the GWAKE field in the Function<br>Present State Register changes its state from 0 to 1. This bit can also be<br>set when the GWAKE bit of the Function Force Register is set.<br>Writing a 1 may clear this bit. Writing a 0 has no effect. This bit can<br>not be affected by the RST#. |
| 3-0   | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                |

> This register is valid only when Card\_En=1 (bit3, Config3) and FuncRegEn=1 (bit1, Config3).

The Function Event (Offset F0h), Function Event Mask (Offset F4h), Function Present State (Offset F8h), and Function Force Event (Offset FCh) registers have some corresponding fields with the same names. The GWAKE and INTR bits of these registers reflect the wake-up event signaled on the SCTCSCHG pin. The operation of CSTCSCHG pin is similar to PME# pin except that the CSTCSCHG pin is asserted high.

#### 6.37 Function Event Mask Register (Offset 00F4h-00F7h, R/W)

| Bit   | R/W | Symbol | Description                                                                                                                                                                                                                                                                                                              |
|-------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-16 | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                 |
| 15    | R/W | INTR   | <b>Interrupt Mask:</b> When cleared (0), setting of the INTR bit in either the Function Present State Register or the Function Event Register will neither cause assertion of the INT# signal while the CardBus PC Card interface is powered up, nor cause a system Wakeup (CSTSCHG) while the interface is powered off. |
|       |     |        | Setting this bit to 1 enables the INTR bit in both the Function Present<br>State Register and the Function Event Register to generate the INT#<br>signal (and the system Wakeup if the corresponding WKUP field in<br>this Function Event Mask Register is also set).                                                    |
|       |     |        | This bit is not affected by RST#.                                                                                                                                                                                                                                                                                        |
| 14    | R/W | WKUP   | <b>Wakeup Mask:</b> When cleared (0), the Wakeup function is disabled, i.e., the setting of this bit in the Function Event Register will not assert the CSTSCHG signal.                                                                                                                                                  |
|       |     |        | Setting this bit to 1 enables the fields in the Function Event Register to assert the CSTSCHG signal.                                                                                                                                                                                                                    |
|       |     |        | This bit is not affected by RST#.                                                                                                                                                                                                                                                                                        |
| 13-5  | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                 |
| 4     | R/W | GWAKE  | <b>General Wakeup Mask:</b> When cleared (0), setting this bit in the Function Event Register will not cause the CSTSCHG pin to assert.                                                                                                                                                                                  |
|       |     |        | Setting this bit to 1 enables the GWAKE field in the Function Event Register to assert CSTSCHG pin if bit14 of this register is also set.                                                                                                                                                                                |
|       |     |        | This bit is not affected by RST#.                                                                                                                                                                                                                                                                                        |
| 3-0   | -   | -      | Reserved                                                                                                                                                                                                                                                                                                                 |

> This register is valid only when Card\_En=1 (bit3, Config3) and FuncRegEn=1 (bit1, Config3).

#### 6.38 Function Present State Register (Offset 00F8h-00FBh, R)

| Bit   | R/W | Symbol | Description                                                                                                                                                                                                                                                      |
|-------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-16 | -   | -      | Reserved                                                                                                                                                                                                                                                         |
| 15    | R   | INTR   | <b>Interrupt:</b> This bit is set when one of the ISR register bits has been set to 1 and remains set (1), until all of the ISR register bits have been cleared.<br>It is not affected by RST#.                                                                  |
| 14-5  | -   | -      | Reserved                                                                                                                                                                                                                                                         |
| 4     | R   | GWAKE  | <b>General Wakeup:</b> This bit reflects the current state of the Wakeup event(s), and is just like the PME_Status bit of the PMCSR register. This bit remains set (1) until the PME_Status bit of the PMCSR register is cleared.<br>It is not affected by RST#. |
| 3-0   | -   | -      | Reserved                                                                                                                                                                                                                                                         |

> This register is valid only when Card\_En=1 (bit3, Config3) and FuncRegEn=1 (bit1, Config3).

> This read-only register reflects the current state of the function.

#### 6.39 Function Force Event Register/MII Register (Offset 00FCh-00FFh, W)/(Offset 00FCh, R/W)

| Bit   | R/W | Symbol | Description                                                                                                                                                                                                                                      |
|-------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | R   | MII    | <ol> <li>The RTL8139C(L)+ processes current network traffic through its<br/>external MII interface.</li> <li>The RTL8139C(L)+ processes current network traffic through its<br/>UTP interface (via its embedded phyceiver).</li> </ol>           |
| 30    | R   | UTP    | <ol> <li>The RTL8139C(L)+ processes current network traffic through its<br/>UTP interface (via its embedded phyceiver).</li> <li>The RTL8139C(L)+ processes current network traffic through its<br/>external MII interface.</li> </ol>           |
| 29-28 | -   | _      | Reserved                                                                                                                                                                                                                                         |
| 27    | R/W | MDM    | <b>Management Data Mode:</b> Setting this bit indicates that the MDIO pin is output, and the state of the MDIO pin reflects with the MDO bit.                                                                                                    |
|       |     |        | When this pin is reset, the MDIO pin is input. The MDI bit reflects the state of the MDIO pin. The default value is "0".                                                                                                                         |
| 26    | R/W | MDO    | <b>MII Management Data-OUT:</b> Used by the RTL8139C+ to write data to the MDIO pin.                                                                                                                                                             |
| 25    | R/W | MDI    | <b>MII Management Data-IN:</b> Used by the RTL8139C+ to read data from the MDIO pin.                                                                                                                                                             |
| 24    | R/W | MDC    | Management Data Clock: This bit reflects the state of the MDC pin.                                                                                                                                                                               |
| 23-16 | -   | -      | Reserved                                                                                                                                                                                                                                         |
| 15    | W   | INTR   | <b>Interrupt:</b> Writing a 1 sets the INTR bit in the Function Event Register. However, the INTR bit in the Function Present State Register is not affected and continues to reflect the current state of the ISR register.                     |
|       |     |        | Writing a 0 to this bit has no effect.                                                                                                                                                                                                           |
| 14-5  | -   | -      | Reserved                                                                                                                                                                                                                                         |
| 4     | W   | GWAKE  | <b>General Wakeup:</b> Setting this bit to 1, sets the GWAKE bit in the Function Event Register. However, the GWAKE bit in the Function Present State Register is not affected and continues to reflect the current state of the Wakeup request. |
| 2.0   |     |        | Writing a 0 to this bit has no effect.                                                                                                                                                                                                           |
| 3-0   | -   | -      | Reserved                                                                                                                                                                                                                                         |

This register (except bits 31-30, and bits 27-24) is valid only when Card\_En=1 (bit3, Config3) and FuncRegEn=1 (bit1, Config3). The bit31-30, and bit27-24 are valid only when FuncRegEn=0 (bit1, Config3).

MII Register is valid (i.e. bits 31, 30, 27-24, are valid) only when current Medium select is set to Auto-Dectect or MII mode.

Bit7, and bit6 indicate current network traffic path that the RTL8139C(L)+ uses. When FuncRegEn=1 (bit1, Config3) in CardBus mode, these 2 bits are reserved bits.

Bits 3-0 provide a path for software to access the MII registers of an external PHYceiver. When FuncRegEn=1 (bit1, Config3) in CardBus mode, these 4 bits are reserved bits.

# 7. EEPROM Contents (93C46 or 93C56)

The 93C46 is a 1K-bit EEPROM (the 93C56 is a 2K-bit EEPROM). Although it is actually addressed by words, its contents are listed below by bytes for convenience. After the valid duration of the RSTB pin or auto-load command in 9346CR, the RTL8139C(L) performs a series of EEPROM read operations from the 93C46 (93C56) address 00H to 31H.

\* It is suggested to obtain Realtek approval before changing the default settings of the EEPROM.

| Bytes     | Contents    | Description                                                                                                                   |  |  |  |  |  |  |  |  |  |
|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 00h       | 29h         | These 2 bytes contain the ID code word for the RTL8139C(L)+. The RTL8139C(L)+                                                 |  |  |  |  |  |  |  |  |  |
| 01h       | 81h         | will load the contents of the EEPROM into the corresponding location if the ID word                                           |  |  |  |  |  |  |  |  |  |
|           |             | (8129h) is correct, otherwise, the Vendor ID and Device ID of the PCI configuration space are hex 10EC and 8129 respectively. |  |  |  |  |  |  |  |  |  |
|           |             | space are hex 10EC and 8129 respectively.                                                                                     |  |  |  |  |  |  |  |  |  |
| 02h-03h   | VID         | PCI Vendor ID, PCI configuration space offset 00h-01h.                                                                        |  |  |  |  |  |  |  |  |  |
| 04h-05h   | DID         | PCI Device ID, PCI configuration space offset 02h-03h.                                                                        |  |  |  |  |  |  |  |  |  |
| 06h-07h   | SVID        | PCI Subsystem Vendor ID, PCI configuration space offset 2Ch-2Dh.                                                              |  |  |  |  |  |  |  |  |  |
| 08h-09h   | SMID        | PCI Subsystem ID, PCI configuration space offset 2Eh-2Fh.                                                                     |  |  |  |  |  |  |  |  |  |
| 0Ah       | MNGNT       | PCI Minimum Grant Timer, PCI configuration space offset 3Eh.                                                                  |  |  |  |  |  |  |  |  |  |
| 0Bh       | MXLAT       | PCI Maximum Latency Timer, PCI configuration space offset 3Fh.                                                                |  |  |  |  |  |  |  |  |  |
| 0Ch       | MSRBMCR     | Bits 7-6 map to bits 7-6 of the Media Status register (MSR), Bits 5, 4, 3, 2, 0 map to bits                                   |  |  |  |  |  |  |  |  |  |
|           |             | 13, 12, 8, 3, 2 of the Basic Mode Control register (BMCR). If the network speed is set to                                     |  |  |  |  |  |  |  |  |  |
|           |             | Auto-Detect mode (i.e. Nway mode), then Bit 1=0 means the local RTL8139C(L)+                                                  |  |  |  |  |  |  |  |  |  |
|           |             | supports flow control (IEEE 802.3x). In this case, Bit 10=1 in Auto-negotiation                                               |  |  |  |  |  |  |  |  |  |
|           |             | Advertisement Register (offset 66h-67h).                                                                                      |  |  |  |  |  |  |  |  |  |
|           |             | Bit 1=1 means the local RTL8139C(L)+ does not support flow control. In this case, Bit                                         |  |  |  |  |  |  |  |  |  |
|           |             | 10=0 in Auto-negotiation Advertisement. This is because that there are Nway switch                                            |  |  |  |  |  |  |  |  |  |
|           |             | hubs which keep sending flow control pause packets for no reason, if the link partner                                         |  |  |  |  |  |  |  |  |  |
|           |             | supports Nway flow control.                                                                                                   |  |  |  |  |  |  |  |  |  |
|           |             | Bit         7         6         5         4         3         2         1         0                                           |  |  |  |  |  |  |  |  |  |
|           |             |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|           |             | Load-to TXFCE/L RXFC Spd_Set ANE MLinkP MFdupP - Duplex                                                                       |  |  |  |  |  |  |  |  |  |
|           |             | dTXFCE E (bit13, (bit12, (bit3, (bit2, Mode                                                                                   |  |  |  |  |  |  |  |  |  |
|           |             | (bit7, (bit6, BMCR) BMCR) BMCR) BMCR) (bit8, (bit8, DMCR)                                                                     |  |  |  |  |  |  |  |  |  |
|           |             | MSR) MSR) BMCR)                                                                                                               |  |  |  |  |  |  |  |  |  |
| 0Dh       | CONFIG3     | RTL8139C(L)+ Configuration register 3, operational register offset 59H.                                                       |  |  |  |  |  |  |  |  |  |
| 0Eh-13h   | Ethernet ID | After auto-load command or hardware reset, the RTL8139C(L)+ loads the Ethernet ID                                             |  |  |  |  |  |  |  |  |  |
| 0211 1011 |             | to IDR0-IDR5 of the RTL8139C(L)+'s I/O registers.                                                                             |  |  |  |  |  |  |  |  |  |
| 14h       | CONFIG0     | RTL8139C(L)+ Configuration register 0, operational registers offset 51h.                                                      |  |  |  |  |  |  |  |  |  |
| 15h       | CONFIG1     | RTL8139C(L)+ Configuration register 1, operational registers offset 52h.                                                      |  |  |  |  |  |  |  |  |  |
| 16h-17h   | PMC         | Reserved. Do not change this field without Realtek approval.                                                                  |  |  |  |  |  |  |  |  |  |
|           |             | Power Management Capabilities. PCI configuration space address 52h and 53h.                                                   |  |  |  |  |  |  |  |  |  |
| 18h       | -           | Reserved                                                                                                                      |  |  |  |  |  |  |  |  |  |
| 19h       | CONFIG4     | Reserved. Do not change this field without Realtek approval.                                                                  |  |  |  |  |  |  |  |  |  |
|           |             | RTL8139C(L)+ Configuration register 4, operational registers offset 5Ah.                                                      |  |  |  |  |  |  |  |  |  |
| 1Ah-1Dh   | PHY1_PARM_U | Reserved. Do not change this field without Realtek approval.                                                                  |  |  |  |  |  |  |  |  |  |
|           |             | PHY Parameter 1-U for RTL8139C. Operational registers of the RTL8139C(L)+ are                                                 |  |  |  |  |  |  |  |  |  |
|           |             | from 78h to 7Bh.                                                                                                              |  |  |  |  |  |  |  |  |  |
| 1Eh       | PHY2_PARM_U | Reserved. Do not change this field without Realtek approval.                                                                  |  |  |  |  |  |  |  |  |  |
|           |             | PHY Parameter 2-U for RTL8139C. Operational register of the RTL8139C(L)+ is 80h.                                              |  |  |  |  |  |  |  |  |  |



|         | i           |                                                                                         |
|---------|-------------|-----------------------------------------------------------------------------------------|
| 1Fh     | CONFIG_5    | Do not change this field without Realtek approval.                                      |
|         |             | Bit5, 3: Reserved.                                                                      |
|         |             | Bit7: Medium1 at BMSR. Medium select bit1.                                              |
|         |             | Bit6: Medium0 at BMSR. Medium select bit0.                                              |
|         |             | Bit5: PCI multi-function enable.                                                        |
|         |             | Set to 1: Enable PCI multi-function capability. The RTL8139C+ can be a                  |
|         |             | multi-function device with an external PCI device at slave mode on the same             |
|         |             | PCB, ex. an external software modem.                                                    |
|         |             | Set to 0: Disable PCI multi-function capability.                                        |
|         |             | Bit4: Reserved                                                                          |
|         |             | Bit2: Link Down Power Saving mode:                                                      |
|         |             | Set to 1: Disable.                                                                      |
|         |             | Set to 0: Enable. When cable is disconnected(Link Down), the analog part will power     |
|         |             | down itself (PHY Tx part & part of twister) automatically except PHY Rx part and        |
|         |             | part of twister to monitor SD signal in case that cable is re-connected and Link should |
|         |             | be established again.                                                                   |
|         |             | Bit1: LANWake signal Enable/Disable                                                     |
|         |             | Set to 1: Enable LANWake signal.                                                        |
|         |             | Set to 0: Disable LANWake signal.                                                       |
|         |             | Bit0: PME_Status bit property                                                           |
|         |             | Set to 1: The PME_Status bit can be reset by PCI reset or by software if                |
|         |             | D3cold_support_PME is 0. If D3cold_support_PME=1, the PME_Status bit is a               |
|         |             | sticky bit.                                                                             |
|         |             | Set to 0: The PME_Status bit is always a sticky bit and can only be reset by software.  |
| 20h-23h | TW_PARM_U   | Reserved. Do not change this field without Realtek approval.                            |
|         |             | Twister Parameter U for RTL8139C. Operational registers of the RTL8139C(L)+ are         |
|         |             | 7Ch-7Fh.                                                                                |
| 24h-27h | TW_PARM_T   | Reserved. Do not change this field without Realtek approval.                            |
|         |             | Twister Parameter T for RTL8139C. Operational registers of the RTL8139C(L)+ are         |
|         |             | 7Ch-7Fh.                                                                                |
| 28h-2Bh | PHY1_PARM_T | Reserved. Do not change this field without Realtek approval.                            |
|         |             | PHY Parameter 1-T for RTL8139C. Operational registers of the RTL8139C(L)+ are           |
|         |             | from 78h to 7Bh.                                                                        |
| 2Ch     | PHY2_PARM_T | Reserved. Do not change this field without Realtek approval.                            |
|         |             | PHY Parameter 2-T for RTL8139C. Operational register of the RTL8139C(L)+ is 80h.        |
| 2Dh-2Fh | -           | Reserved.                                                                               |
| 30h-31h | CISPointer  | Reserved. Do not change this field without Realtek approval.                            |
|         |             | CIS Pointer.                                                                            |
| 32h-33h | CheckSum    | Reserved. Do not change this field without Realtek approval.                            |
|         |             | Checksum of the EEPROM content.                                                         |
| 34h-3Eh | -           | Reserved. Do not change this field without Realtek approval.                            |
| 3Fh     | PXE_Para    | Reserved. Do not change this field without Realtek approval.                            |
|         |             | PXE ROM code parameter.                                                                 |
| 40h-7Fh | VPD_Data    | VPD data field. Offset 40h is the start address of the VPD data.                        |
| 80h-FFh | CIS_Data    | CIS data field. Offset 80h is the start address of the CIS data. (93C56 only).          |



## 7.1 Summary of EEPROM Registers

| Offset  | Name        | Туре  | Bit7              | Bit6             | Bit5    | Bit4       | Bit3     | Bit2          | Bit1          | Bit0   |  |
|---------|-------------|-------|-------------------|------------------|---------|------------|----------|---------------|---------------|--------|--|
| 00h-05h | IDR0 – IDR5 | R/W*  |                   |                  |         |            |          |               |               |        |  |
| 51h     | CONFIG0     | R     |                   | -                | -       | -          | -        | BS2           | BS1           | BS0    |  |
|         |             | $W^*$ | -                 | -                | -       | -          | -        | -             | -             | -      |  |
| 52h     | CONFIG1     | R     | LEDS1             | LEDS0            | DVRLOAD | LWACT      | MEMMAP   | IOMAP         | VPD           | PMEN   |  |
|         |             | W*    | LEDS1             | LEDS0            | DVRLOAD | LWACT      | -        | -             | VPD           | PMEN   |  |
| 58h     |             | R     | TxFCE             | RxFCE            | -       | -          | -        | -             |               |        |  |
|         |             | W*    | TxFCE             | RxFCE            | -       | -          | -        | -             |               |        |  |
| 63H     | MSRBMCR     | R     | -                 | -                | Spd_Set | ANE        | _        | -             | -             | FUDUP  |  |
|         |             | W*    | -                 | -                | Spd_Set | ANE        | -        | -             | -             | FUDUP  |  |
| 59h     | CONFIG3     | R     | GNTDel            | PARM_EN          | Magic   | LinkUp     | CardB_En | CLKRU<br>N En | FuncReg<br>En | FBtBEn |  |
|         |             | W*    | -                 | PARM_EN          | Magic   | LinkUp     | -        | -             | -             | -      |  |
| 5Ah     | CONFIG4     | R/W*  | RxFIFO<br>AutoClr | -                | -       | LWPME      | -        | LWPTN         | -             | -      |  |
| 78h-7Bh | PHY1_PARM   | R/W** |                   |                  | •       | 32 bit Rea | d Write  | •             |               |        |  |
| 7Ch-7Fh | TW1_PARM    | R/W** |                   |                  |         | 32 bit Rea | d Write  |               |               |        |  |
|         | TW2_PARM    |       |                   |                  |         | 32 bit Rea | d Write  |               |               |        |  |
| 80h     | PHY2_PARM   | R/W** |                   | 8 bit Read Write |         |            |          |               |               |        |  |
| D8h     | CONFIG5     | R/W*  | -                 | -                | -       | -          | -        | LDPS          |               | PME_ST |  |
|         | ~ ~~        |       |                   |                  |         |            |          |               | ke            | S      |  |
| E0h     | C+CR        | R/W   | -                 | -                | -       | DAC        | -        | -             | -             | -      |  |

\*

The registers marked with type =  $W^*$  can be written only if bits EEM1=EEM0=1. The registers marked with type =  $W^{**}$  can be written only if bits EEM1=EEM0=1 and CONFIG3<PARM\_EN>=0. \*\*

#### 7.2 Summary of EEPROM Power Management Registers

| Configuration<br>Space offset | Name | Туре | Bit7            | Bit6           | Bit5   | Bit4     | Bit3   | Bit2    | Bit1 | Bit0     |
|-------------------------------|------|------|-----------------|----------------|--------|----------|--------|---------|------|----------|
| 52h                           | PMC  | R    | Aux_I_b1        | Aux_I_b0       | DSI    | Reserved | PMECLK | Version |      | n        |
| 53h                           |      | R    | $PME_D3_{cold}$ | $PME_D3_{hot}$ | PME_D2 | PME_D1   | PME_D0 | D2      | D1   | Aux_I_b2 |

# 8. PCI Configuration Space Registers

#### 8.1 PCI Bus Interface

The RTL8139C(L)+ implements the PCI bus interface as defined in the PCI Local Bus Specifications Rev. 2.2. When internal registers are being accessed, the RTL8139C(L)+ acts as a PCI target (slave mode). When accessing host memory for descriptor or packet data transfer, the RTL8139C(L)+ acts as a PCI bus master.

All of the required pins and functions are implemented in the RTL8139C(L)+ as well as the optional pin, INTAB for support of interrupt requests is implemented as well. For more information, refer to the PCI Local Bus Specifications Rev. 2.2, December 18, 1998.

#### 8.1.1 Byte Ordering

The RTL8139C(L)+ is permanently configured to order the bytes of data on the AD[31:0] bus to conform to little-endian ordering. Byte ordering affects bus mastered packet data transfers in 32-bit mode. Register information remains bit aligned (i.e. AD[31] maps to bit 31 in any register space, AD[0] maps to bit 0, etc.) when registers are accessed with 32-bit operations. Bus mastered transfers of buffer descriptor information also remain bit aligned.

Byte orientation for receive and transmit data and descriptors in system memory are done as follows:

| 31 | 24               | 23 16      | 15 8      | 87 0             |
|----|------------------|------------|-----------|------------------|
|    | Byte 3           | Byte 2     | Byte 1    | Byte 0           |
|    | C/BE[3]<br>(MSB) | C/BE[2]    | C/BE[1]   | C/BE[0]<br>(LSB) |
|    |                  | T 11 TO 11 | D . O 1 . |                  |

Little-Endian Byte Ordering

#### 8.1.2 Interrupt Control

Interrupts are performed by asynchronously asserting the INTAB pin. This pin is an open drain output. The source of the interrupt can be determined by reading the Interrupt Status Register (ISR). One or more bits in the ISR will be set, denoting all currently pending interrupts. Masking of specific interrupts can be accomplished by using the Interrupt Mask Register (IMR). This allows the system to defer interrupt processing as needed.

#### 8.1.3 Latency Timer

The PCI Latency Timer described in MXLAT defines the maximum number of bus clocks that the device will hold the bus. Once the device gains control of the bus and issues FRAMEB, the Latency Timer will begin counting down. If GNTB is deasserted before the RTL8139C(L)+ has finished with the bus, the device will maintain ownership of the bus until the timer reaches zero (or has finished the bus transfer).



#### 8.1.4 32-Bit Data Operation

The RTL8139C(L)+ supports only 32-bit data access.

#### 8.1.5 64-Bit Addressing

The RTL8139C(L)+ supports 64-bit addressing (Dual Address Cycle) as a bus master for transferring descriptor and packet data information. This mode can be enabled or disabled through software.

## 8.2 Bus Operation

#### 8.2.1 Target Read

A Target Read operation starts with the system generating FRAMEB, Address, and either an IO read (0010b) or Memory Read (0110b) command. If the 32-bit address on the address bus matches the IO address range specified in IOAR (for I/O reads) or the memory address range specified in MEM (for memory reads), the RTL8139C(L)+ will generate DEVSELB 2 clock cycles later (medium speed). The system must tri-state the Address bus, and convert the C/BE bus to byte enables, after the address cycle. On the 2nd cycle after the assertion of DEVSELB, all 32-bits of data and TRDYB will become valid. If IRDYB is asserted at that time, TRDYB will be forced HIGH on the next clock for 1 cycle, and then tri-stated.

If FRAMEB is asserted beyond the assertion of IRDYB, the RTL8139C(L)+ will still make data available as described above, but will also issue a Disconnect. That is, it will assert the STOPB signal with TRDYB. STOPB will remain asserted until FRAMEB is detected as deasserted.





#### 8.2.2 Target Write

A Target Write operation starts with the system generating FRAMEB, Address, and Command (0011b or 0111b). If the upper 24 bits on the address bus match IOAR (for I/O reads) or MEM (for memory reads), the RTL8139C(L)+ will generate DEVSELB 2 clock cycles later. On the 2nd cycle after the assertion of DEVSELB, the device will monitor the IRDYB signal. If IRDYB is asserted at that time, the RTL8139C(L)+ will assert TRDYB. On the next clock the 32-bit double word will be latched in, and TRDYB will be forced HIGH for 1 cycle and then tri-stated. Target write operations must be 32-bits wide.

If FRAMEB is asserted beyond the assertion of IRDYB, the RTL8139C(L)+ will still latch the first double word as described above, but will also issue a Disconnect. That is, it will assert the STOPB signal with TRDYB. STOPB will remain asserted until FRAMEB is detected as deasserted.





#### 8.2.3 Master Read

A Master Read operation starts with the RTL8139C(L)+ asserting REQB. If GNTB is asserted within 2 clock cycles, FRAMEB, Address, and Command will be generated 2 clocks after REQB (Address and FRAMEB for 1 cycle only). If GNTB is asserted 3 cycles or later, FRAMEB, Address, and Command will be generated on the clock following GNTB.

The device will wait for 8 cycles for the assertion of DEVSELB. If DEVSELB is not asserted within 8 clocks, the device will issue a master abort by asserting FRAMEB HIGH for 1 cycle, and IRDYB will be forced HIGH on the following cycle. Both signals will become tri-state on the cycle following their deassertion.

On the clock edge after the generation of Address and Command, the address bus will become tri-state, and the C/BE bus will contain valid byte enables. On the clock edge after FRAMEB was asserted, IRDYB will be asserted (and FRAMEB will be deasserted if this is to be a single read operation). On the clock where both TRDYB and DEVSELB are detected as asserted, data will be latched in (and the byte enables will change if necessary). This will continue until the cycle following the deassertion of FRAMEB.

On the clock where the second to last read cycle occurs, FRAMEB will be forced HIGH (it will be tri-stated 1 cycle later). On the next clock edge that the device detects TRDYB asserted, it will force IRDYB HIGH. It, too, will be tri-stated 1 cycle later. This will conclude the read operation. The RTL8139C(L)+ will never force a wait state during a read operation.





#### 8.2.4 Master Write

A Master Write operation starts with the RTL8139C(L)+ asserting REQB. If GNTB is asserted within 2 clock cycles, FRAMEB, Address, and Command will be generated 2 clocks after REQB (Address and FRAMEB for 1 cycle only). If GNTB is asserted 3 cycles or later, FRAMEB, Address, and Command will be generated on the clock following GNTB.

The device will wait for 8 cycles for the assertion of DEVSELB. If DEVSELB is not asserted within 8 clocks, the device will issue a Master Abort by asserting FRAMEB HIGH for 1 cycle. IRDYB will be forced HIGH on the following cycle. Both signals will become tri-state on the cycle following their deassertion.

On the clock edge after the generation of Address and Command, the data bus will become valid, and the C/BE bus will contain valid byte enables. On the clock edge after FRAMEB was asserted, IRDYB will be asserted (and FRAMEB will be deasserted if this is to be a single read operation). On the clock where both TRDYB and DEVSELB are detected as asserted, valid data for the next cycle will become available (and the byte enables will change if necessary). This will continue until the cycle following the deassertion of FRAMEB.

On the clock where the second to last write cycle occurs, FRAMEB will be forced HIGH (it will be tri-stated 1 cycle later). On the next clock edge that the device detects TRDYB asserted, it will force IRDYB HIGH. It, too, will be tri-stated 1 cycle later. This will conclude the write operation. The RTL8139C(L)+ will never force a wait state during a write operation.



Master Write Operation

#### **8.2.5** Configuration Access

For the system to initiate a Configuration access, it must also generate IDSEL as well as the correct Command (1010b or 1011b) during the Address phase, and correct Byte Enable during the data phase. The RTL8139C(L)+ will respond as it does during Target operations, i.e., the RTL8139C(L)+ is in target mode during PCI Configuration accesses. Configuration reads or writes can be byte, word (2 bytes), or double word (4 bytes) accesses to the RTL8139C(L)+.

### 8.3 Packet Buffering

The RTL8139C(L)+ incorporates two independent FIFOs for transferring data to/from the system interface and from/to the network. The FIFOs, providing temporary storage of data freeing the host system from the real-time demands of the network.

The way in which the FIFOs are emptied and filled is controlled by the FIFO threshold values in the Transmit Configuration and Receive Configuration registers. These values determine how full or empty the FIFOs must be before the device requests the bus. Additionally, there is a threshold value that determines how full the transmit FIFO must be before beginning transmission. Once the RTL8139C(L)+ requests the bus, it will attempt to empty or fill the FIFOs as allowed by the respective MXDMA settings in the Transmit Configuration and Receive Configuration registers.

The RTL8139C(L)+ uses two different modes of buffer management for transmission and reception of data. These two modes are C and C+.



#### 8.3.1 Transmit Buffer Manager

C Mode:

The host CPU initiates a transmit by storing an entire packet of data in one of the descriptors in the main memory, and those descriptors should be double-word alignment. When the entire packet has been transferred to the Tx buffer, the RTL8139C(L)+ is instructed to move the data from the Tx buffer to the internal transmit FIFO in PCI bus master mode. When the transmit FIFO contains a complete packet or is filled to the programmed threshold level, the RTL8139C(L)+ begins packet transmission. Please refer to the Realtek RTL8139 series programming guide for detailed information.

#### C+ Mode:

The buffer management scheme used on the RTL8139C(L)+ allows quick, simple and efficient use of the frame buffer memory. The buffer management scheme uses separate buffers and descriptors for packet information. This allows effective transfers of data to the transmit buffer manager by simply transferring the descriptor information to the transmit queue.

The Tx Buffer Manager DMAs packet data from PCI memory space and places it in the 2KB transmit FIFO, and pulls data from the FIFO to send to the Tx MAC. Multiple packets may be present in the FIFO, allowing packets to be transmitted with minimum interframe gap. The way in which the FIFO is emptied and filled is controlled by the ETTH (Early Transmit Threshold) and RXFTH (Rx FIFO Threshold) values. Additionally, once the RTL8139C(L)+ requests the bus, it will attempt to fill the FIFO as allowed by the MXDMA setting.

The Tx Buffer Manager process also supports priority queuing of transmit packets. It handles this by drawing from four separate descriptor lists to fill the internal FIFO. If packets are available in the higher priority queues, they will be loaded into the FIFO before those of lower priority.

#### 8.3.2 Receive Buffer Manager

C Mode:

The incoming packet is placed in the Rx FIFO of the RTL8139C(L)+. Concurrently, the RTL8139C(L)+ performs address filtering of multicast packets according to its hash algorithms. When the amount of data in the Rx FIFO reaches the level defined in the Receive Configuration Register (RCR), the RTL8139C(L)+ requests the PCI bus to begin transferring the data to the Rx buffer in PCI bus master mode. The Rx buffer should be pre-allocated and indicated in RCR before packet reception. All received packets stored in Rx buffer, including Rx header and 4-byte CRC, are double-word alignment. I.e., each received packet is placed at next available double-word alignment address after the last received packet in Rx buffer. Please refer to the Realtek RTL8139 series programming guide for detailed information.

C+ Mode:

The Rx Buffer Manager uses the same buffer management scheme as used for transmits. The Rx Buffer Manager retrieves packet data from the Rx MAC and places it in the 2KB receive data FIFO, and pulls data from the FIFO for DMA to PCI memory space. Similar to the transmit FIFO, the receive FIFO is controlled by the FIFO threshold value in RXFTH. This value determines the number of long words written into the FIFO from the MAC unit before a DMA request for system memory occurs. Once the RTL8139C(L)+ gets the bus, it will continue to transfer the long words from the FIFO until the data in the FIFO is less than one long word, or has reached the end of the packet, or the max DMA burst size is reached, as set in MXDMA.

#### 8.3.3 Packet Recognition

The Rx packet filter and recognition logic allows software to control which packets are accepted, based on destination address and packet type. Address recognition logic includes support for broadcast, multicast hash, and unicast addresses. The packet recognition logic includes support for WOL, Pause, and programmable pattern recognition.



## **8.4 PCI Configuration Space Table**

| No.     | Name        | Туре | Bit7   | Bit6   | Bit5   | Bit4        | Bit3   | Bit2   | Bit1   | Bit0   |
|---------|-------------|------|--------|--------|--------|-------------|--------|--------|--------|--------|
| 00h     | VID         | R    | VID7   | VID6   | VID5   | VID4        | VID3   | VID2   | VID1   | VID0   |
| 01h     |             | R    | VID15  | VID14  | VID13  | VID12       | VID11  | VID10  | VID9   | VID8   |
| 02h     | DID         | R    | DID7   | DID6   | DID5   | DID4        | DID3   | DID2   | DID1   | DID0   |
| 03h     |             | R    | DID15  | DID14  | DID13  | DID12       | DID11  | DID10  | DID9   | DID8   |
| 04h     | Command     | R    | 0      | PERRSP | 0      | MWIEN       | 0      | BMEN   | MEMEN  | IOEN   |
|         |             | W    | -      | PERRSP | _      | MWIEN       | -      | BMEN   | MEMEN  | IOEN   |
| 05h     |             | R    | 0      | 0      | 0      | 0           | 0      | 0      | FBTBEN | SERREN |
|         |             | W    | -      | -      | -      | -           | -      | -      | -      | SERREN |
| 06h     | Status      | R    | FBBC   | 0      | 0      | NewCap      | 0      | 0      | 0      | 0      |
| 07h     |             | R    | DPERR  | SSERR  | RMABT  | RTABT       | STABT  | DST1   | DST0   | DPD    |
|         |             | W    | DPERR  | SSERR  | RMABT  | RTABT       | STABT  | -      | -      | DPD    |
| 08h     | Revision ID | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 09h     | PIFR        | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 0Ah     | SCR         | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 0Bh     | BCR         | R    | 0      | 0      | 0      | 0           | 0      | 0      | 1      | 0      |
| 0Ch     | CLS         | R/W  | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 0Dh     | LTR         | R    | LTR7   | LTR6   | LTR5   | LTR4        | LTR3   | LTP2   | LTR1   | LTR0   |
|         |             | W    | LTR7   | LTR6   | LTR5   | LTR4        | LTR3   | LTP2   | LTR1   | LTR0   |
| 0Eh     | HTR         | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 0Fh     | BIST        | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | 0      |
| 10h     | IOAR        | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | IOIN   |
|         |             | W    | -      | -      | -      | -           | -      | -      | -      | -      |
| 11h     |             | R/W  | IOAR15 | IOAR14 | IOAR13 | IOAR12      | IOAR11 | IOAR10 | IOAR9  | IOAR8  |
| 12h     |             | R/W  | IOAR23 | IOAR22 | IOAR21 | IOAR20      | IOAR19 | IOAR18 | IOAR17 | IOAR16 |
| 13h     |             | R/W  | IOAR31 | IOAR30 | IOAR29 | IOAR28      | IOAR27 | IOAR26 | IOAR25 | IOAR24 |
| 14h     | MEMAR       | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | MEMIN  |
|         |             | W    | -      | -      | -      | -           | -      | -      | -      | -      |
| 15h     |             | R/W  | MEM15  | MEM14  | MEM13  | MEM12       | MEM11  | MEM10  | MEM9   | MEM8   |
| 16h     |             | R/W  | MEM23  | MEM22  | MEM21  | MEM20       | MEM19  | MEM18  | MEM17  | MEM16  |
| 17h     |             | R/W  | MEM31  | MEM30  | MEM29  | MEM28       | MEM27  | MEM26  | MEM25  | MEM24  |
| 18h-27h |             |      |        |        | RESE   |             |        |        |        |        |
| 28h-2Bh | CISPtr      |      | 1      | 1      | 1      | dbus CIS Po | 1      | 1      | 1      |        |
| 2Ch     | SVID        | R    | SVID7  | SVID6  | SVID5  | SVID4       | SVID3  | SVID2  | SVID1  | SVID0  |
| 2Dh     |             | R    | SVID15 | SVID14 | SVID13 | SVID12      | SVID11 | SVID10 | SVID9  | SVID8  |
| 2Eh     | SMID        | R    | SMID7  | SMID6  | SMID5  | SMID4       | SMID3  | SMID2  | SMID1  | SMID0  |
| 2Fh     |             | R    | SMID15 | SMID14 | SMID13 | SMID12      | SMID11 | SMID10 | SMID9  | SMID8  |
| 30h     | BMAR        | R    | 0      | 0      | 0      | 0           | 0      | 0      | 0      | BROMEN |
|         |             | W    | -      | -      | -      | -           | -      | -      | -      | BROMEN |
| 31h     |             | R    | BMAR15 | BMAR14 | BMAR13 | BMAR12      | BMAR11 | 0      | 0      | 0      |
|         |             | W    | BMAR15 | BMAR14 | BMAR13 | BMAR12      | BMAR11 | -      | -      | -      |
| 32h     |             | R/W  | BMAR23 | BMAR22 | BMAR21 | BMAR20      | BMAR19 | BMAR18 | BMAR17 | BMAR16 |
| 33h     |             | R/W  | BMAR31 | BMAR30 | BMAR29 | BMAR28      | BMAR27 | BMAR26 | BMAR25 | BMAR24 |
| 34h     | Cap_Ptr     | R    | 0      | 1      | 0      | 1           | 0      | 0      | 0      | 0      |



| 35h-3Bh |          |     |                 |                | RESE   | RVED     |        |        |         |          |
|---------|----------|-----|-----------------|----------------|--------|----------|--------|--------|---------|----------|
| 3Ch     | ILR      | R/W | IRL7            | ILR6           | ILR5   | ILR4     | ILR3   | ILR2   | ILR1    | ILR0     |
| 3Dh     | IPR      | R   | 0               | 0              | 0      | 0        | 0      | 0      | 0       | 1        |
| 3Eh     | MNGNT    | R   | 0               | 0              | 1      | 0        | 0      | 0      | 0       | 0        |
| 3Fh     | MXLAT    | R   | 0               | 0              | 1      | 0        | 0      | 0      | 0       | 0        |
| 40h-4Fh |          |     |                 |                | RESE   | RVED     |        |        |         |          |
| 50h     | PMID     | R   | 0               | 0              | 0      | 0        | 0      | 0      | 0       | 1        |
| 51h     | NextPtr  | R   | 0               | 0              | 0      | 0        | 0      | 0      | 0       | 0        |
| 52h     | PMC      | R   | Aux_I_b1        | Aux_I_b0       | DSI    | Reserved | PMECLK |        | Version |          |
| 53h     |          | R   | $PME_D3_{cold}$ | $PME_D3_{hot}$ | PME_D2 | PME_D1   | PME_D0 | D2     | D1      | Aux_I_b2 |
| 54h     | PMCSR    | R   | 0               | 0              | 0      | 0        | 0      | 0      | Power   | r State  |
|         |          | W   | -               | -              | -      | -        | -      | -      | Power   | r State  |
| 55h     |          | R   | PME_Status      | -              | -      | -        | -      | -      | -       | PME_En   |
|         |          | W   | PME_Status      | -              | -      | -        | -      | -      | -       | PME_En   |
| 56h-5Fh |          |     |                 |                | RESE   | RVED     |        |        |         |          |
| 60h     | VPDID    | R   | 0               | 0              | 0      | 0        | 0      | 0      | 1       | 1        |
| 61h     | NextPtr  | R   | 0               | 0              | 0      | 0        | 0      | 0      | 0       | 0        |
| 62h     | Flag VPD | R/W | VPDADDR         | VPDADDR        | VPDADD | VPDADD   | VPDADD | VPDADD | VPDADD  | VPDADD   |
|         | Address  |     | 7               | 6              | R5     | R4       | R3     | R2     | R1      | R0       |
| 63h     |          | R/W | Flag            | VPDADDR        |        | VPDADD   | VPDADD | VPDADD | VPDADD  |          |
|         |          |     |                 | 14             | R13    | R12      | R11    | R10    | R9      | R8       |
| 64h     | VPD Data | R/W | Data7           | Data6          | Data5  | Data4    | Data3  | Data2  | Data1   | Data0    |
| 65h     |          | R/W | Data15          | Data14         | Data13 | Data12   | Data11 | Data10 | Data9   | Data8    |
| 66h     |          | R/W | Data23          | Data22         | Data21 | Data20   | Data19 | Data18 | Data17  | Data16   |
| 67h     |          | R/W | Data31          | Data30         | Data29 | Data28   | Data27 | Data26 | Data25  | Data24   |
| 68h-FFh |          |     |                 |                | RESE   | RVED     |        |        |         |          |



#### **8.5 PCI Configuration Space Functions**

The PCI configuration space is intended for configuration, initialization, and catastrophic error handling functions. The functions of the configuration space for the RTL8139C(L)+ are described below.

- VID: Vendor ID. This field will be set to a value corresponding to PCI Vendor ID in the external EEPROM. If there is no EEPROM, this field will default to a value of 10ECh which is Realtek Semiconductor's PCI Vendor ID.
- **DID:** Device ID. This field will be set to a value corresponding to PCI Device ID in the external EEPROM. If there is no EEPROM, this field will default to a value of 8129h.
- **Command:** The command register is a 16-bit register used to provide coarse control over a device's ability to generate and respond to PCI cycles.

| Bit   | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | -        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9     | FBTBEN   | <b>Fast Back-To-Back Enable:</b> Config3 <fbtben>=0:Read as 0. Write operation has no effect. The RTL8139C(L)+ will not generate Fast Back-to-back cycles. When Config3<fbtben>=1, This read/write bit controls whether or not a master can do fast back-to-back transactions to different devices. Initialization software will set the bit if all targets are fast back-to-back capable. A value of 1 means the master is allowed to generate fast back-to-back transaction to different agents. A value of 0 means fast back-to-back transactions are only allowed to the same agent. This bit's state after RST# is 0.</fbtben></fbtben> |
| 8     | SERREN   | <b>System Error Enable:</b> When set to 1, the RTL8139C(L)+ asserts the SERRB pin when it detects a parity error on the address phase (AD<31:0> and CBEB<3:0> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7     | ADSTEP   | Address/Data Stepping: Read as 0, write operation has no effect. The RTL8139C(L)+ never make address/data stepping.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6     | PERRSP   | <b>Parity Error Response:</b> When set to 1, the RTL8139C(L)+ will assert the PERRB pin on the detection of a data parity error when acting as the target, and will sample the PERRB pin as the master. When set to 0, any detected parity error is ignored and the RTL8139C(L)+ continues normal operation. Parity checking is disabled after hardware reset (RSTB).                                                                                                                                                                                                                                                                        |
| 5     | VGASNOOP | VGA palette SNOOP: Read as 0, write operation has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4     | MWIEN    | <b>Memory Write and Invalidate Cycle Enable:</b> This is an enable bit for using Memory Write and Invalidate command. When this bit is 1, the RTL8139C(L)+ as a master may generate the command. When this bit is 0, the RTL8139C(L)+ may generate Memory Write command instead. State after PCI RSTB is 0.                                                                                                                                                                                                                                                                                                                                  |
| 3     | SCYCEN   | <b>Special Cycle Enable:</b> Read as 0, write operation has no effect. The RTL8139C(L)+ ignores all special cycle operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2     | BMEN     | <b>Bus Master Enable:</b> When set to 1, the RTL8139C(L)+ is capable of acting as a bus master. When set to 0, it is prohibited from acting as a PCI bus master. For normal operations, this bit must be set by the system BIOS.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1     | MEMEN    | Memory Space Access: When set to 1, the RTL8139C(L)+ responds to memory space accesses.<br>When set to 0, the RTL8139C(L)+ ignores memory space accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0     | IOEN     | <b>I/O Space Access:</b> When set to 1, the RTL8139C(L)+ responds to IO space access. When set to 0, the RTL8139C(L)+ ignores I/O space accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



Status: The status register is a 16-bit register used to record status information for PCI bus related events. Reads to this register behave normally. Writes are slightly different in that bits can be reset, but not set.

| Bit  | Symbol | Description                                                                                                                                                                                                                                                                  |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | DPERR  | <b>Detected Parity Error:</b> When set indicates that the RTL8139C(L)+ detected a parity error, even if parity error handling is disabled in command register PERRSP bit.                                                                                                    |
| 14   | SSERR  | <b>Signaled System Error:</b> When set indicates that the RTL8139C(L)+ asserted the system error pin, SERRB. Writing a 1 clears this bit to 0.                                                                                                                               |
| 13   | RMABT  | <b>Received Master Abort:</b> When set indicates that the RTL8139C(L)+ terminated a master transaction with master abort. Writing a 1 clears this bit to 0.                                                                                                                  |
| 12   | RTABT  | <b>Received Target Abort:</b> When set indicates that the RTL8139C(L)+ master transaction was terminated due to a target abort. Writing a 1 clears this bit to 0.                                                                                                            |
| 11   | STABT  | <b>Signaled Target Abort:</b> Set to 1 whenever the RTL8139C(L)+ terminates a transaction with target abort. Writing a 1 clears this bit to 0.                                                                                                                               |
| 10-9 | DST1-0 | <b>Device Select Timing:</b> These bits encode the timing of DEVSELB. They are set to 01b (medium), indicating the RTL8139C(L)+ will assert DEVSELB two clocks after FRAMEB is asserted.                                                                                     |
| 8    | DPD    | Data Parity error Detected: This bit sets when the following conditions are met:                                                                                                                                                                                             |
|      |        | <ul> <li>The RTL8139C(L)+ asserts parity error(PERRB pin) or it senses the assertion of PERRB pin by another device.</li> <li>The RTL8139C(L)+ operates as a bus master for the operation that caused the error.</li> <li>The Command register PERRSP bit is set.</li> </ul> |
|      |        | Writing a 1 clears this bit to 0.                                                                                                                                                                                                                                            |
| 7    | FBBC   | <b>Fast Back-To-Back Capable:</b> Config3 <fbtben>=0, Read as 0, write operation has no effect. Config3<fbtben>=1, Read as 1.</fbtben></fbtben>                                                                                                                              |
| 6    | UDF    | <b>User Definable Features Supported:</b> Read as 0, write operation has no effect. The RTL8139C(L)+ does not support UDF.                                                                                                                                                   |
| 5    | 66MHz  | <b>66 MHz Capable:</b> Read as 0, write operation has no effect. The RTL8139C(L)+ has no 66MHz capability.                                                                                                                                                                   |
| 4    | NewCap | <b>New Capability:</b> Config3 <pmen>=0, Read as 0, write operation has no effect. Config3<pmen>=1, Read as 1.</pmen></pmen>                                                                                                                                                 |
| 0-3  | -      | Reserved                                                                                                                                                                                                                                                                     |

**RID:** Revision ID Register: An 8-bit register that specifies the RTL8139C(L)+ controller revision number.

**PIFR:** Programming Interface Register. An 8-bit register that identifies the programming interface of the RTL8139C(L)+ controller. The PCI specifications, revision 2.1, do not define any other specific values for network devices. So PIFR = 00h.

- SCR: Sub-Class Register. An 8-bit register that identifies the function of the RTL8139C(L)+. SCR = 00h indicates that the RTL8139C(L)+ is an Ethernet controller.
- **BCR:** Base-Class Register. An 8-bit register that broadly classifies the function of the RTL8139C(L)+. BCR = 02h indicates that the RTL8139C(L)+ is a network controller.
- CLS: Cache Line Size. Specifies, in units of 32-bit words (double-words), the system cache line size. The RTL8139C(L)+ supports cache line size of 8, and 16 longwords (DWORDs). The RTL8139C(L)+ uses Cache Line Size for PCI commands that are cache oriented, such as memory-read-line, memory-read-multiple, and memory-write-and-invalidate.
- LTR: Latency Timer Register. Specifies, in units of PCI bus clocks, the value of the latency timer of the RTL8139C(L)+. When the RTL8139C(L)+ asserts FRAMEB, it enables its latency timer to count. If the RTL8139C(L)+ deasserts FRAMEB prior to count expiration, the content of the latency timer is ignored. Otherwise, after the count expires, the RTL8139C(L)+ initiates transaction termination as soon as its GNTB is deasserted. Software is able to read or write, and the default value is 00H.
- HTR: Header Type Register. Reads will return a 0, writes are ignored.
- BIST: Built-in Self Test. Reads will return a 0, writes are ignored.



**IOAR:** This register specifies the BASE IO address which is required to build an address map during configuration. It also specifies the number of bytes required as well as an indication that it can be mapped into IO space.

| Bit  | Symbol   | Description                                                                                                |
|------|----------|------------------------------------------------------------------------------------------------------------|
| 31-8 | IOAR31-8 | BASE IO Address: This is set by software to the Base IO address for the operational register map.          |
| 7-2  | IOSIZE   | Size Indication: Read back as 0. This allows the PCI bridge to determine that the RTL8139C(L)+             |
|      |          | requires 256 bytes of IO space.                                                                            |
| 1    | -        | Reserved                                                                                                   |
| 0    | IOIN     | <b>IO Space Indicator:</b> Read only. Set to 1 by the RTL8139C(L)+ to indicate that it is capable of being |
|      |          | mapped into IO space.                                                                                      |

**MEMAR:** This register specifies the base memory address for memory accesses to the RTL8139C(L)+ operational registers. This register must be initialized prior to accessing any of the RTL8139C(L)+'s registers with memory access.

| Bit  | Symbol  | Description                                                                                        |
|------|---------|----------------------------------------------------------------------------------------------------|
| 31-8 | MEM31-8 | Base Memory Address: This is set by software to the base address for the operational register map. |
| 7-4  | MEMSIZE | Memory Size: These bits return 0, which indicates that the RTL8139C(L)+ requires 256 bytes of      |
|      |         | Memory Space.                                                                                      |
| 3    | MEMPF   | <b>Memory Prefetchable:</b> Read only. Set to 0 by the RTL8139C(L)+.                               |
| 2-1  | MEMLOC  | Memory Location Select: Read only. Set to 0 by the RTL8139C(L)+. This indicates that the base      |
|      |         | register is 32-bit wide and can be placed anywhere in the 32-bit memory space.                     |
| 0    | MEMIN   | Memory Space Indicator: Read only. Set to 0 by the RTL8139C(L)+ to indicate that it is capable of  |
|      |         | being mapped into memory space.                                                                    |

CISPtr: CardBus CIS Pointer. This field is valid only when CardB\_En (bit3, Config3) = 1. The value of this register is auto-loaded from 93C46 or 93C56 (from offset 30h-31h).

| B      | Bit 2-0: Address Space Indicator                                             |  |  |  |  |  |  |
|--------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit2-0 | Meaning                                                                      |  |  |  |  |  |  |
| 0      | Not supported. (CIS begins in device-dependent configuration space.)         |  |  |  |  |  |  |
| 1-6    | The CIS begins in the memory address governed by one of the six Base         |  |  |  |  |  |  |
|        | Address Registers. Ex., if the value is 2, then the CIS begins in the memory |  |  |  |  |  |  |
|        | address space governed by Base Address Register 2.                           |  |  |  |  |  |  |
| 7      | The CIS begins in the Expansion ROM space.                                   |  |  |  |  |  |  |

#### Bit27-3: Address Space Offset Bit31-28: ROM Image number

| Bit2-0   | Space Type          | Address Space Offset Values                                                                                                                                                                                                                                                                                                               |
|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Configuration space | Not supported.                                                                                                                                                                                                                                                                                                                            |
| X; 1≤X≤6 | Memory space        | $0h\leq value\leq FFFF$ FFF8h. This is the offset into the memory address space<br>governed by Base Address Register X. Adding this value to the value in the<br>Base Address Register gives the location of the start of the CIS. For<br>RTL8139C(L)+, the value is 100h.                                                                |
| 7        | Expansion ROM       | $0 \le \text{image number} \le Fh$ , $0h \le \text{value} \le 0$ FFF FFF8h. This is the offset into the expansion ROM address space governed by the Expansion ROM Base Register. The image number is in the uppermost nibble of the CISPtr register. The value consists of the remaining bytes. For RTL8139C(L)+, the image number is 0h. |

This read-only register points to where the CIS begins, in one of the following spaces:

i. Memory space --- The CIS may be in any of the memory spaces from offset 100h and up after being

auto-loaded from 93C56. The CIS is stored in 93C56 EEPROM physically from offset 80h-FFh.

ii. Expansion ROM space --- The CIS is stored in expansion ROM physically within the 128KB max.

**SVID:** Subsystem Vendor ID. This field will be set to a value corresponding to PCI Subsystem Vendor ID in the external EEPROM. If there is no EEPROM, this field will default to a value of 10ECh which is Realtek Semiconductor's PCI Subsystem Vendor ID.



- **SMID:** Subsystem ID. This field will be set to value corresponding to PCI Subsystem ID in the external EEPROM. If there is no EEPROM, this field will default to a value of 8129h.
- **BMAR:** This register specifies the base memory address for memory accesses to the RTL8139C(L)+ operational registers. This register must be initialized prior to accessing any RTL8139C(L)+'s register with memory access.

| Bit   | Symbol    | Description                                                                    |  |  |  |  |  |
|-------|-----------|--------------------------------------------------------------------------------|--|--|--|--|--|
| 31-18 | BMAR31-18 | oot ROM Base Address                                                           |  |  |  |  |  |
| 17-11 | ROMSIZE   | These bits indicate how many Boot ROM spaces to be supported.                  |  |  |  |  |  |
|       |           | The Relationship between Config 0 <bs2:0> and BMAR17-11 is as follows:</bs2:0> |  |  |  |  |  |
|       |           | BS2 BS1 BS0 Description                                                        |  |  |  |  |  |
|       |           | 0 0 No Boot ROM, BROMEN=0 (R)                                                  |  |  |  |  |  |
|       |           | 0 0 1 8K Boot ROM, BROMEN (R/W), BMAR12-11 = 0 (R), BMAR17-13 (R/W)            |  |  |  |  |  |
|       |           | 0 1 0 16K Boot ROM, BROMEN (R/W), BMAR13-11 = 0 (R), BMAR17-14 (R/W)           |  |  |  |  |  |
|       |           | 0 1 1 32K Boot ROM, BROMEN (R/W), BMAR14-11 = 0 (R), BMAR17-15 (R/W)           |  |  |  |  |  |
|       |           | 1 0 0 64K Boot ROM, BROMEN (R/W), BMAR15-11 = 0 (R), BMAR17-16 (R/W)           |  |  |  |  |  |
|       |           | 1 0 1 128K Boot ROM, BROMEN(R/W), BMAR16-11=0 (R), BMAR17 (R/W)                |  |  |  |  |  |
|       |           | 1 1 0 unused                                                                   |  |  |  |  |  |
|       |           | 1 1 1 unused                                                                   |  |  |  |  |  |
| 10-1  | =         | Reserved (read back 0)                                                         |  |  |  |  |  |
| 0     | BROMEN    | Boot ROM Enable: This is used by the PCI BIOS to enable accesses to Boot ROM.  |  |  |  |  |  |

- **ILR:** Interrupt Line Register. An 8-bit register used to communicate with the routing of the interrupt. It is written by the POST software to set interrupt line for the RTL8139C(L)+.
- **IPR:** Interrupt Pin Register. An 8-bit register indicating the interrupt pin used by the RTL8139C(L)+. The RTL8139C(L)+ uses INTA interrupt pin. Read only. IPR = 01H.
- **MNGNT:** Minimum Grant Timer: Read only. Specifies how long a burst period the RTL8139C(L)+ needs at 33 MHz clock rate in units of 1/4 microsecond. This field will be set to a value from the external EEPROM. If there is no EEPROM, this field will default to a value of 20h.
- **MXLAT:** Maximum Latency Timer: Read only. Specifies how often the RTL8139C(L)+ needs to gain access to the PCI bus in unit of 1/4 microsecond. This field will be set to a value from the external EEPROM. If there is no EEPROM, this field will default to a value of 20h.



#### 8.6 The Default Value After Power-on (RSTB asserted)

| No.        | Name        | Туре       | Bit7        | Bit6        | Bit5        | Bit4     | Bit3   | Bit2 | Bit1  | Bit0         |
|------------|-------------|------------|-------------|-------------|-------------|----------|--------|------|-------|--------------|
| 00h        | VID         | R          | 1           | 1           | 1           | 0        | 1      | 1    | 0     | 0            |
| 01h        |             | R          | 0           | 0           | 0           | 1        | 0      | 0    | 0     | 0            |
| 02h        | DID         | R          | 0           | 0           | 1           | 0        | 1      | 0    | 0     | 1            |
| 03h        |             | R          | 1           | 0           | 0           | 0        | 0      | 0    | 0     | 1            |
| 04h        | Command     | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
|            | 4           | W          | -           | PERRSP      | -           | MWIEN    | -      | BMEN | MEMEN | IOEN         |
| 05h        |             | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
|            | Ĩ           | W          | -           | -           | -           | -        | -      | -    | -     | SERREN       |
| 06h        | Status      | R          | 0           | 0           | 0           | NewCap   | 0      | 0    | 0     | 0            |
| 07h        |             | R          | 0           | 0           | 0           | 0        | 0      | 0    | 1     | 0            |
| 0.01       | D · · D     | <u>W</u>   | DPERR       | SSERR       | RMABT       | RTABT    | STABT  | -    | -     | DPD          |
| 08h        | Revision ID | R          | 0           | 0           | 1           | 0        | 0      | 0    | 0     | 0            |
| 09h        | PIFR        | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 0Ah<br>0Bh | SCR<br>BCR  | R<br>R     | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0 0          |
| 0Bh<br>0Ch | CLS         | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 0Ch<br>0Dh | LTR         | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| UDII       | LIK         | W          | LTR7        | LTR6        | LTR5        | LTR4     | LTR3   | LTP2 | LTR1  | LTR0         |
| 0Eh        | HTR         | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 0Eh<br>0Fh | BIST        | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 10h        | IOAR        | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 1            |
| 11h        |             | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 12h        | 1 1         | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 13h        | 1           | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 14h        | MEMAR       | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 15h        |             | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 16h        | 1           | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 17h        | 1           | R/W        | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 18h        |             |            |             |             | RES         | ERVED(AL | L 0)   |      |       |              |
|            | -           |            |             |             |             |          |        |      |       |              |
| 27h        |             |            |             |             |             |          |        |      |       |              |
| 28h        |             | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 29h        | CISPtr      | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 2Ah        | ╡ ┟         | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 2Bh        |             | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0            |
| 2Ch        | SVID        | R          | 1           | 1           | 1           | 0        | 1      | 1    | 0     | 0            |
| 2Dh        |             | R          | 0           | 0           | 0           | 1        | 0      | 0    | 0     | 0            |
| 2Eh        | SMID        | R          | 0           | 0           | 1           | 0        | 1      | 0    | 0     | 1            |
| 2Fh        |             | R          | 1           | 0           | 0           | 0        | 0      | 0    | 0     | 1            |
| 30h        | BMAR        | R          | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0<br>DDOMENI |
| 2.11.      | -           | W<br>P     | -           | - 0         | - 0         | - 0      | - 0    | -    | -     | BROMEN       |
| 31h        |             | R<br>W     | 0<br>DMAD15 | -           | -           | -        | -      | 0    | 0     | 0            |
| 32h        | -           | <br>R/W    | BMAR15      | BMAR14<br>0 | BMAR13<br>0 | BMAR12   | BMAR11 | - 0  | - 0   | -            |
| 32h<br>33h | -           | R/W<br>R/W | 0           | 0           | 0           | 0        | 0      | 0    | 0     | 0 0          |
| 5511       |             | IV/ W      | U           | U           | U           | U        | U      | U    | U     | U            |

#### **PCI Configuration Space Table**



| 34h | Cap-Ptr | R   | Ptr7            | Ptr6 | Ptr5 | Ptr4     | Ptr3 | Ptr2 | Ptr1 | Ptr0 |
|-----|---------|-----|-----------------|------|------|----------|------|------|------|------|
| 35h |         |     | RESERVED(ALL 0) |      |      |          |      |      |      |      |
|     | -       |     |                 |      |      |          |      |      |      |      |
| 3Bh |         |     |                 |      |      |          |      |      |      |      |
| 3Ch | ILR     | R/W | 0               | 0    | 0    | 0        | 0    | 0    | 0    | 0    |
| 3Dh | IPR     | R   | 0               | 0    | 0    | 0        | 0    | 0    | 0    | 1    |
| 3Eh | MNGNT   | R   | 0               | 0    | 1    | 0        | 0    | 0    | 0    | 0    |
| 3Fh | MXLAT   | R   | 0               | 0    | 1    | 0        | 0    | 0    | 0    | 0    |
| 40h |         |     |                 |      | RES  | ERVED(AL | L 0) |      |      |      |
|     | -       |     |                 |      |      |          |      |      |      |      |
| FFh |         |     |                 |      |      |          |      |      |      |      |

#### **8.7 PCI Power Management Functions**

The RTL8139C(L)+ is compliant to ACPI (V1.0, V2.0), PCI Power Management (Rev 1.1), and Device Class Power Management Reference Specification (V1.0a), such as to support OS Directed Power Management (OSPM) environment. To support this, the RTL8139C(L)+ provides the following capabilities:

- The RTL8139C(L)+ can monitor the network for a Wakeup Frame, a Magic Packet, or a Link Change, and notify the system via PME# when such a packet or event arrives. Then, the whole system can restore to working state to process the incoming jobs.
- The RTL8139C(L)+ can be isolated from the PCI bus automatically with the auxiliary power circuit when the PCI bus is in B3 state, i.e. the power on the PCI bus is removed. When the motherboard includes a built-in RTL8139C(L)+ single-chip fast Ethernet controller, the RTL8139C(L)+ can be disabled when needed by pulling the isolate pin low to 0V.

When the RTL8139C(L)+ is in power down mode (D1  $\sim$  D3),

- The Rx state machine is stopped, and the RTL8139C(L)+ keeps monitoring the network for wakeup events such Magic Packet, Wakeup Frame, and/or Link Change, in order to wake up the system. When in power down mode, the RTL8139C(L)+ will not reflect the status of any incoming packets in the ISR register and will not receive any packets into the Rx FIFO.
- The FIFO status and the packets which are already received into Rx FIFO before entering into power down mode, are kept by the RTL8139C(L)+ during power down mode
- The transmission is stopped. The action of PCI bus master mode is stopped, as well. The Tx FIFO is kept.
- After restoration to a D0 state, the PCI bus master mode continues to transfer the data, which is not yet moved into the Tx FIFO from the last break. The packet that was not transmitted completely last time is transmitted again.
- D3cold\_support\_PME bit(bit15, PMC register) & Aux\_I\_b2:0 (bit8:6, PMC register) in PCI configuration space . If EEPROM D3cold\_support\_PME bit(bit15, PMC) = 1, the above 4 bits depend on the existence of Aux power. If EEPROM D3cold support\_PME bit(bit15, PMC) = 0, the above 4 bits are all 0's.

Examples:

- 1. If EEPROM D3c\_support\_PME = 1,
  - If Aux. power exists, then PMC in PCI config space is the same as EEPROM PMC, i.e. if EEPROM PMC = C2 F7, then PCI PMC = C2 F7.
  - ➢ If Aux. power is absent, then PMC in PCI config space is the same as EEPROM PMC except the above 4 bits are all 0's. I.e. if EEPROM PMC = C2 F7, the PCI PMC = 02 76.
    - \* In this case, if wakeup support is desired when the main power is off, it is suggested that the EEPROM PMC bet set to C2 F7 (RT EEPROM default value).



- 2. If EEPROM D3c\_support\_PME = 0,
  - If Aux. power exists, then PMC in PCI config space is the same as EEPROM PMC. I.e. if EEPROM PMC = C2 77, then PCI PMC = C2 77.
  - If Aux. power is absent, then PMC in PCI config space is the same as EEPROM PMC except the above 4 bits are all 0's. I.e. if EEPROM PMC = C2 77, the PCI PMC = 02 76.
    - \* In this case, if wakeup support is not desired when the main power is off, it is suggested that the EEPROM PMC be set to 02 76.

Link Wakeup occurs only when the following conditions are met:

- The LinkUp bit (CONFIG3#4) is set to 1, the PMEn bit (CONFIG1#0) is set to 1, and the RTL8139C(L)+ is in an isolation state, or the PME# can be asserted in current power state.
- The Link status is re-established.

Magic Packet Wakeup occurs only when the following conditions are met:

- The destination address of the received Magic Packet matches.
- The received Magic Packet does not contain a CRC error.
- The Magic bit (CONFIG3#5) is set to 1, the PMEn bit (CONFIG1#0) is set to 1, and the RTL8139C(L)+ is in isolation state, or the PME# can be asserted in current power state.
- The Magic Packet pattern matches, i.e. 6 \* FFh + MISC(can be none)+ 16 \* DID(Destination ID) in any part of a valid (Fast) Ethernet packet.

Wakeup Frame event occurs only when the following conditions are met:

- The destination address of the received Wakeup Frame matches.
- The received Wakeup Frame does not contain a CRC error.
- The PMEn bit (CONFIG1#0) is set to 1.
- The 8-bit CRC\* (or 16-bit CRC) of the received Wakeup Frame matches with the 8-bit CRC\* (or 16-bit CRC) of the sample Wakeup Frame pattern received from the local machine's OS.
- ♦ The last masked byte\*\* of the received Wakeup Frame matches with the last masked byte\*\* of the sample Wakeup Frame pattern provided by the local machine's OS. (In Long Wakeup Frame mode, the last masked byte field is replaced with the high byte of the 16-bit CRC.)

#### \* 8-bit CRC:

This 8-bit CRC logic is used to generate an 8-bit CRC from the masked bytes of the received Wakeup Frame packet within offset 12 to 75. Software should calculate the 8-bit Power Management CRC for each specific sample wakeup frame and store the calculated CRC in the corresponding CRC register for the RTL8139C(L)+ to check if there is Wakeup Frame packet coming in.

#### \* 16-bit CRC: (Long Wakeup Frame mode, the mask bytes cover from offset 0 to 127)

Long Wakeup Frame: The RTL8139C(L)+ also supports 3 long Wakeup Frames. If the range of mask bytes of the sample Wakeup Frame, passed down by the OS to the driver, exceeds the range from offset 12 to 75, the related registers of wakeup frame 2 and 3 can be merged to support one long wakeup frame by setting the LongWF (bit0, CONFIG4). Thus, the range of effective mask bytes extends from offset 0 to 127. The low byte and high byte of calculated 16-bit CRC should be stored into register CRC2 and LSBCRC2 respectively. The mask bytes (16 bytes) should be stored to register Wakeup2 and Wakeup3. The CRC3 and LSBCRC3 have no meaning in this case and should be reset to 0. So as the long Wakeup Frame pairs, wakeup frame 4 and 5, wakeup frame 6 and 7 each make up one wakeup frame. The CRC5, CRC7, LSBCRC5, and LSBCRC7 have no meaning in this case and should be reset to 0, if the RTL8139C(L)+ is set to support long Wakeup Frame. In this case, the RTL8139C(L)+ support 5 wakeup frames, that are 2 normal wakeup frames and 3 long wakeup frames.



#### \*\* Last masked byte:

The last byte of the masked bytes of the received Wakeup Frame packet within offset 12 to 75 (in 8-bit CRC mode) should matches with the last byte of the masked bytes of the sample Wakeup Frame provided by the local machine's OS.

The PME# signal is asserted only when the following are met:

- The PMEn bit (bit0, CONFIG1) is set to 1.
- The PME\_En bit (bit8, PMCSR) in PCI Configuration Space is set to 1.
- The RTL8139C(L)+ may assert PME# in current power state, or the RTL8139C(L)+ is in isolation<sup>1</sup> state. Refer to PME\_Support(bit15-11) of the PMC register in PCI Configuration Space.
- Magic Packet, LinkUp, or Wakeup Frame has occurred.

Note: Writing a 1 to the PME\_Status (bit15) of PMCSR register in the PCI Configuration Space will clear this bit and cause the RTL8139C(L)+ to stop asserting a PME# (if enabled).

When the RTL8139C(L)+ is in power down mode, ex. D1-D3, the IO, MEM, and Boot ROM space are all disabled. After RST# asserted, the power state must be changed to D0 if the original power state is  $D3_{cold}$ . There is no hardware enforced delays at RTL8139C(L)+'s power state. When in ACPI mode, the RTL8139C(L)+ does not support PME from D0, due to the setting of PMC register. This setting comes from EEPROM.

The RTL8139C(L)+ also supports LAN WAKE-UP function. The LWAKE pin is used to notify the motherboard to execute wake-up process whenever the RTL8139C(L)+ receives a wakeup event, such as Magic Packet.

The LWAKE signal is asserted according the following setting.

- ◆ LWPME bit (bit4, CONFIG4):
  - 0: The LWAKE is asserted whenever there is wakeup event occurs.
  - 1: The LWAKE can only be asserted when the PMEB is asserted and the ISOLATEB is low.
  - Bit1 of DELAY byte(offset 1Fh, EEPROM):
- 0: LWAKE signal is disabled. 1: LWAKE signal is enabled

#### 8.8 Vital Product Data (VPD)

Bit 31 of the VPD is used to issue VPD read/write command and is also a flag used to indicate whether the transfer of data between the VPD data register and the 93C46/93C56 is completed or not.

- 1. Write VPD register: (write data to 93C46/93C56) Write the flag bit to a one (at the same time the VPD address is written). When the flag bit is set to zero by the RTL8139C(L)+, the VPD data (all 4 bytes) has been transferred from the VPD data register to 93C46/93C56.
- 2. Read VPD register: (read data from 93C46/93C56) Write the flag bit to a zero at the same time the VPD address is written). When the flag bit is set to one by the RTL8139C(L)+, the VPD data (all 4 bytes) has been transferred from 93C46/93C56 to the VPD data register.

## 9. Functional Description

#### 9.1 Transmit & Receive Operations in C mode

#### 9.1.1 Transmit

The host CPU initiates a transmit by storing an entire packet of data in one of the descriptors in the main memory. Those descriptors should be aligned in double-word format. When the entire packet has been transferred to the Tx buffer, the RTL8139C(L)+ is instructed to move the data from the Tx buffer to the internal transmit FIFO in PCI bus master mode. When the transmit FIFO contains a complete packet or is filled to the programmed threshold level, the RTL8139C(L)+ begins packet transmission. Please refer to the Realtek RTL8139 series programming guide for detailed information.

#### 9.1.2 Receive

The incoming packet is placed in the RTL8139C(L)+'s Rx FIFO. Concurrently, the RTL8139C(L)+ performs address filtering of multicast packets according to its hash algorithms. When the amount of data in the Rx FIFO reaches the level defined in the Receive Configuration Register (RCR), the RTL8139C(L)+ requests the PCI bus to begin transferring the data to the Rx buffer in PCI bus master mode. The Rx buffer should be pre-allocated and indicated in RCR before packet reception. All received packets stored in Rx buffer, including Rx header and 4-byte CRC, are double-word alignment. I.e., each received packet is placed at next available double-word alignment address after the last received packet in Rx buffer. Please refer to Realtek RTL8139 series programming guide for detailed information.

#### 9.2 Transmit & Receive Operations in C+ mode

In C+ mode, the RTL8139C(L)+ supports a new descriptor-based buffer management that will significantly lower host CPU utilization and is more suitable for server applications. The new buffer management algorithm provides capabilities of Microsoft Large-Send offload, IP checksum offload, TCP checksum offload, UDP checksum offload, and IEEE802.1P, 802.1Q VLAN tagging. The RTL8139C(L)+ supports up to 64 consecutive descriptors in memory for transmit and receive separately, which means there can be 3 descriptor rings, one is a high priority transmit descriptor ring, another is a normal priority transmit descriptor ring, and the other is a receive descriptor ring. Each descriptor ring may consist of up to 64 4-double-word consecutive descriptors. Each descriptor consists of 4 consecutive double words. The start address of each descriptor group should be 256-byte alignment. Software must pre-allocate enough buffers and configure all descriptor rings before transmitting and/or receiving packets. Descriptors can be chained to form a packet, in both Tx and Rx. Please refer to the Realtek RTL8139C(L)+ programming guide for detailed information. Any Tx buffer pointed to by one of Tx descriptors should be at least 4 bytes.

Padding: The RTL8139C+ will automatically pad any packet less than 64 bytes (including 4 bytes CRC) to 64-bytes in length (including 4-byte CRC) before transmitting that packet onto network medium, when the PAD bit is set to 1 in the C+CR (offset E0h) C+ command register.

If a packet consists of 2 or more descriptors, then the descriptors in command mode should have the same configuration, except EOR, FS, LS bits.



#### 9.2.1 Transmit

The following information describes what the Tx descriptor may look like, depending on different settings in each Tx descriptor.

# Large-Send Task Offload Tx Descriptor Format (Before transmitting, OWN=1, LGSEN=1, Tx command mode 0)

| bit <u>31 30 29 28 27 26</u>   | 16  | 15 8 7 6 5 4 3 2 1 0 |           |
|--------------------------------|-----|----------------------|-----------|
| O E F L L Large-Send MSS value |     |                      | Offset 0  |
| WO S S G $(11 \text{ bits})$   |     | Frame_Length         |           |
| N R S                          |     |                      |           |
| =  E                           |     |                      |           |
|                                |     |                      |           |
|                                |     |                      |           |
|                                | TR  | VLAN TAG             | Offset 4  |
| RSVD                           |     | VIDL PRIO C VIDH     |           |
|                                | GV  | FI                   |           |
|                                | C D |                      |           |
|                                |     |                      |           |
| TX_BUFFER_ADDRESS_LOW          |     |                      | Offset 8  |
| IX_DUFFER_ADDRESS_LOW          |     |                      |           |
|                                |     |                      |           |
|                                |     |                      |           |
|                                |     |                      | Offset 12 |
| TX_BUFFER_ADDRESS_HIGH         |     |                      |           |
|                                |     |                      |           |
|                                |     |                      |           |
|                                |     |                      |           |



| Offset# | Bit#  | Symbol        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31    | OWN           | <b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC, and the data relative to this descriptor is ready to be transmitted. When cleared, indicates that the descriptor is owned by the host system. The NIC clears this bit when the relative buffer data is transmitted. In this case, OWN=1.                                                                                                                                |
| 0       | 30    | EOR           | <b>End of descriptor Ring:</b> When set, indicates that this is the last descriptor in the descriptor ring. When the internal transmit pointer of the NIC reaches here, the pointer will return to the first descriptor of the descriptor ring after transmitting the data relative to this descriptor.                                                                                                                                                |
| 0       | 29    | FS            | <b>First Segment Descriptor:</b> When set, indicates that this is the first descriptor of a Tx packet, and this descriptor is pointing to the first segment of the packet.                                                                                                                                                                                                                                                                             |
| 0       | 28    | LS            | <b>Last Segment Descriptor:</b> When set, indicates that this is the last descriptor of a Tx packet, and this descriptor is pointing to the last segment of the packet.                                                                                                                                                                                                                                                                                |
| 0       | 27    | LGSEN         | <b>TCP/IP Large Send Operation Enable:</b> A command bit. The driver sets this bit to ask the NIC to offload the Large send operation. In this case, LGSEN=1.                                                                                                                                                                                                                                                                                          |
| 0       | 26-16 | MSS           | <b>Maximum Segmentation Size:</b> This is a command field, 11-bits long. The driver passes large send MSS to the NIC through this field.                                                                                                                                                                                                                                                                                                               |
| 0       | 15-0  | Frame_Le ngth | <b>Transmit Frame Length:</b> This field indicates the length in the Tx buffer, in bytes, to be transmitted.                                                                                                                                                                                                                                                                                                                                           |
| 4       | 31-18 | RSVD          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | 17    | TAGC          | <ul> <li>VLAN Tag Control Bit: 1: Enable. 0: Disable.</li> <li>1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.</li> <li>0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.</li> </ul> |
| 4       | 16    | RSVD          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | 15-0  | VLAN_TAG      | The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonical format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN tag information.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>VIDL: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator.                                                                                                      |
| 8       | 31-0  | TxBuffL       | Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12      | 31-0  | TxBuffH       | High 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                 |



# Normal (including IP, TCP, UDP Checksum Task Offloads) Tx Descriptor Format (before transmitting, OWN=1, LGSEN=0, Tx command mode 1)





| Offset# | Bit#  | Symbol        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31    | OWN           | <b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC, and the data relative to this descriptor is ready to be transmitted. When cleared, indicates that the descriptor is owned by the host system. The NIC clears this bit when the relative buffer data is transmitted. In this case, OWN=1.                                                                                                                                |
| 0       | 30    | EOR           | End of Descriptor Ring: When set, indicates that this is the last descriptor in the descriptor ring. When the internal transmit pointer of the NIC reaches here, the pointer will return to the first descriptor of the descriptor ring after transmitting the data relative to this descriptor.                                                                                                                                                       |
| 0       | 29    | FS            | <b>First Segment Descriptor:</b> When set, indicates that this is the first descriptor of a Tx packet, and this descriptor is pointing to the first segment of the packet.                                                                                                                                                                                                                                                                             |
| 0       | 28    | LS            | <b>Last segment descriptor:</b> When set, indicates that this is the last descriptor of a Tx packet, and this descriptor is pointing to the last segment of the packet.                                                                                                                                                                                                                                                                                |
| 0       | 27    | LGSEN         | <b>A Command Bit:</b> TCP/IP Large send operation enable. Driver sets this bit to ask NIC to offload Large send operation. In this case, LGSEN=0.                                                                                                                                                                                                                                                                                                      |
| 0       | 26-19 | RSVD          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0       | 18    | IPCS          | <b>IP Checksum Offload:</b> A command bit. Driver sets this bit to ask NIC to offload IP checksum.                                                                                                                                                                                                                                                                                                                                                     |
| 0       | 17    | UDPCS         | <b>UDP Checksum Offload:</b> A command bit. Driver sets this bit to ask NIC to offload UDP checksum.                                                                                                                                                                                                                                                                                                                                                   |
| 0       | 16    | TCPCS         | <b>TCP checksum offload enable:</b> A command bit. The driver sets this bit to ask the NIC to offload the TCP checksum.                                                                                                                                                                                                                                                                                                                                |
| 0       | 15-0  | Frame_Le ngth | <b>Transmit Frame Length:</b> This field indicates the length in the Tx buffer, in bytes, to be transmitted                                                                                                                                                                                                                                                                                                                                            |
| 4       | 31-18 | RSEV          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | 17    | TAGC          | <ul> <li>VLAN Tag Control Bit: 1: Enable. 0: Disable.</li> <li>1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.</li> <li>0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.</li> </ul> |
| 4       | 16    | RSEV          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | 15-0  | VLAN_TAG      | The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonical format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN tag information.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>VIDL: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator.                                                                                                      |
| 8       | 31-0  | TxBuffL       | Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12      | 31-0  | TxBuffH       | High 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                 |



#### Tx Status Descriptor (After transmitting, OWN=0, Tx status mode)

After having transmitted, the Tx descriptor turns into a Tx status descriptor.





| Indicates that the descriptor is owned by the host system. The NIC clears this bit when th relative buffer data is already transmitted. In this case, ONN=0.           0         30         EOR         End of Descriptor Ring: When set, indicates that this is the last descriptor in the descriptor in gafter transmitting the data relative to the descriptor.           0         29         FS         First Segment Descriptor: When set, indicates that this is the first descriptor of a T packet, and this descriptor is pointing to the first segment Of the packet.           0         28         LS         Last Segment Descriptor: When set, indicates that this is the last descriptor of a Tx packet and this descriptor is pointing to the last segment Descriptor: When set, indicates that this is the last descriptor of a Tx packet and this descriptor is pointing to the last segment Descriptor: When set, indicates that the last descriptor of a Tx packet.           0         27-26         RSVD         Reserved           0         23         UNF         FIFO Underrun: A status bit. NIC sets this bit to inform driver that FIFO underrun ha ever occurred before this packet transmitted.           0         24         RSVD         Reserved           0         22         OWC         OWC out of Window Collision: A status bit. When set, it means an "out-of-window" collision i set.           0         21         LNKF         Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.           0         20         Excessive Col                                                                                                                                                                                                                                                                                          | Offset# | Bit#  | Symbol   | Description                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ing. When the internal transmit pointer of the NIC reaches here, the pointer will return to the first descriptor of the descriptor ring after transmitting the data relative to the descriptor.         0       29       FS       First Segment Descriptor: When set, indicates that this is the first descriptor of a T packet, and this descriptor is pointing to the first segment of the packet.         0       28       Last Segment Descriptor: When set, indicates that this is the last descriptor of a Tx packet and this descriptor is pointing to the last segment of the packet.         0       27-26       RSVD       Reserved         0       24       RSVD       Reserved         0       23       TES       Transmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit is set.         0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collison times before the packet was transmitted.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collison times before the packet was transmitted. </td <td>0</td> <td>31</td> <td>OWN</td> <td><b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC. When cleared, indicates that the descriptor is owned by the host system. The NIC clears this bit when the relative buffer data is already transmitted. In this case, OWN=0.</td> | 0       | 31    | OWN      | <b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC. When cleared, indicates that the descriptor is owned by the host system. The NIC clears this bit when the relative buffer data is already transmitted. In this case, OWN=0.                                                                                           |
| out         packet, and this descriptor is pointing to the first segment of the packet.           0         28         LS         Last Segment Descriptor: When set, indicates that this is the last descriptor of a Tx packe and this descriptor is pointing to the last segment of the packet.           0         27-26         RSVD         Reserved           0         25         UNF         FIFO Underrun: A status bit. NIC sets this bit to inform driver that FIFO underrun have occurred before this packet transmitted.           0         24         RSVD         Reserved           0         23         TES         Transmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit is set.           0         22         OWC         Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.           0         21         LNKF         Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.           0         20         EXC         Excessive Collision: When set, indicates that the transmission was aborted due to 1-consecutive collisions.           0         19-16         CC3-0         Collision Counter: When Own bit = 0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.           4         31-18         RSE                                                                                                                                                                                                                                                                                                                                                        | 0       | 30    | EOR      | <b>End of Descriptor Ring:</b> When set, indicates that this is the last descriptor in the descriptor ring. When the internal transmit pointer of the NIC reaches here, the pointer will return to the first descriptor of the descriptor ring after transmitting the data relative to this                                                          |
| 0         28         L.S         Last Segment Descriptor: When set, indicates that this is the last descriptor of a Tx packer and this descriptor is pointing to the last segment of the packet.           0         27-26         RSVD         Reserved           0         25         UNF         FIFO Underrun: A status bit, NIC sets this bit to inform driver that FIFO underrun ha ever occurred before this packet transmitted.           0         24         RSVD         Reserved           0         23         TES         Trasmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit i set.           0         22         OWC         Out of Window Collision: A status bit, then set, it means an "out-of-window" collision i encountered during transmission of a packet.           0         21         LNKF         Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.           0         20         EXC         Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.           0         19-16         CC3-0         Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmited.           4         31-18         RSEV         Reserved           4         17         TAGC         VLAN Ta                                                                                                                                                                                                                                                                                                                                                                                   | 0       | 29    | FS       | <b>First Segment Descriptor:</b> When set, indicates that this is the first descriptor of a Tx packet, and this descriptor is pointing to the first segment of the packet.                                                                                                                                                                           |
| 0       25       UNF       FIFO Underrun: A status bit. NIC sets this bit to inform driver that FIFO underrun have ever occurred before this packet transmitted.         0       24       RSVD       Reserved         0       23       TES       Transmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit is set.         0       22       OWC       Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.         0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       COllision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame Le Faramsmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted         4       117       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1: Add TAG, 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         4 <td>0</td> <td>28</td> <td>LS</td> <td><b>Last Segment Descriptor:</b> When set, indicates that this is the last descriptor of a Tx packet, and this descriptor is pointing to the last segment of the packet.</td>                                                                                                            | 0       | 28    | LS       | <b>Last Segment Descriptor:</b> When set, indicates that this is the last descriptor of a Tx packet, and this descriptor is pointing to the last segment of the packet.                                                                                                                                                                              |
| ever occurred before this packet transmitted.           0         24         RSVD         Reserved           0         23         TES         Transmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit i set.           0         22         OWC         Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.           0         21         LNKF         Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.           0         20         EXC         Excessive Collision: When set, indicates that the transmission was aborted due to 1 i consecutive collision from the driver of a link failure.           0         19-16         CC3-0         Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.           4         15-0         Frame Le Transmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted           4         17         TAGC         VLAN Tag Control Bit: 1: Enable. 0: Disable.           1         : Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.           4         16                                                                                                                                                                                                                                                                                                                             | 0       | 27-26 | RSVD     |                                                                                                                                                                                                                                                                                                                                                      |
| 0       24       RSVD       Reserved         0       23       TES       Transmit Error Summary: When set, indicates that at least one of the following error has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit i set.         0       22       OWC       Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.         0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame_Le ramsmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b ingth transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         4       16       RSEV       Reserved         4       16                                                                                                                                                                                                                                                                                                                                                                                                 | 0       | 25    | UNF      | <b>FIFO Underrun:</b> A status bit. NIC sets this bit to inform driver that FIFO underrun had ever occurred before this packet transmitted.                                                                                                                                                                                                          |
| a       has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit i set.         0       22       OWC       Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.         0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame_Le Transmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         4       16       RSEV       Reserved         4       15-0       VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.                                                                                                                                                                                                                                                                                                                                                    | 0       | 24    | RSVD     | *                                                                                                                                                                                                                                                                                                                                                    |
| 0       22       OWC       Out of Window Collision: A status bit. When set, it means an "out-of-window" collision i encountered during transmission of a packet.         0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame_Le ngth       Transmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         4       16       RSEV       Reserved         4       16       RSEV       Reserved         4       15-0       VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonice format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.         4 <td>0</td> <td>23</td> <td>TES</td> <td><b>Transmit Error Summary:</b> When set, indicates that at least one of the following errors has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit is set.</td>                                                                                                                                                       | 0       | 23    | TES      | <b>Transmit Error Summary:</b> When set, indicates that at least one of the following errors has occurred: OWC, EXC, LNKF. This bit is valid only when the LS (Last segment) bit is set.                                                                                                                                                             |
| 0       21       LNKF       Link Failure: A status bit. The NIC sets this bit to inform the driver of a link failure.         0       20       EXC       Excessive Collision: When set, indicates that the transmission was aborted due to 1 consecutive collisions.         0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame_Lee       Transmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.<br>1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.<br>0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.         4       16       RSEV       Reserved         4       15-0       VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.<br>VIDH: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator.         8       31-0       TxBuffL       Low 32-bit Address of Transmit Buffer <td>0</td> <td>22</td> <td>OWC</td> <td>Out of Window Collision: A status bit. When set, it means an "out-of-window" collision is</td>                                                                                                                                                             | 0       | 22    | OWC      | Out of Window Collision: A status bit. When set, it means an "out-of-window" collision is                                                                                                                                                                                                                                                            |
| 0       19-16       CC3-0       Collision Counter: When Own bit =0, this is a status field. A 4-bit collision counter showing the total collision times before the packet was transmitted.         0       15-0       Frame_Le ingth       Transmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.<br>1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.<br>0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.         4       16       RSEV       Reserved         4       15-0       VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>VIDL: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator.         8       31-0       TxBuffL       Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       | 21    | LNKF     |                                                                                                                                                                                                                                                                                                                                                      |
| 015-0Frame_Le<br>ngthTransmit Frame Length: This field indicates the length of the Tx buffer, in bytes, to b<br>transmitted431-18RSEVReserved417TAGCVLAN Tag Control Bit: 1: Enable. 0: Disable.<br>1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE<br>802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag<br>protocol ID from VLAN_TAG field in transmit descriptor.<br>0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same<br>as it was passed down by upper layer.416RSEVReserved415-0VLAN_TAGThe 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica<br>format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta<br>information.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator.831-0TxBuffLLow 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0       | 20    | EXC      | <b>Excessive Collision:</b> When set, indicates that the transmission was aborted due to 16 consecutive collisions.                                                                                                                                                                                                                                  |
| ngth       transmitted         4       31-18       RSEV       Reserved         4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1:       Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         0:       Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.         4       16       RSEV         4       15-0       VLAN_TAG         VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.         VIDH: The high 4 bits of a 12-bit VLAN ID.       VIDI: The low 8 bits of a 12-bit VLAN ID.         PRIO: 3-bit 8-level priority.       CFI: Canonical Format Indicator.         8       31-0       TxBuffL       Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       | 19-16 | CC3-0    | <b>Collision Counter:</b> When Own bit =0, this is a status field. A 4-bit collision counter, showing the total collision times before the packet was transmitted.                                                                                                                                                                                   |
| 4       17       TAGC       VLAN Tag Control Bit: 1: Enable. 0: Disable.         1: Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.         0: Packet remains unchanged when transmitting. I.e., the packet transmitted is the same as it was passed down by upper layer.         4       16       RSEV         Reserved       Reserved         4       15-0       VLAN_TAG         The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN tag information.         VIDH: The high 4 bits of a 12-bit VLAN ID.         VIDI: The low 8 bits of a 12-bit VLAN ID.         PRIO: 3-bit 8-level priority.         CFI: Canonical Format Indicator.         8       31-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0       | 15-0  |          |                                                                                                                                                                                                                                                                                                                                                      |
| 416RSEVReserved416RSEVReserved415-0VLAN_TAGThe 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica<br>format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta<br>information.VIAN_TAGVIAN_TAGThe 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica<br>format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta<br>information.831-0TxBuffLLow 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4       | 31-18 | RSEV     | Reserved                                                                                                                                                                                                                                                                                                                                             |
| 4       16       RSEV       Reserved         4       15-0       VLAN_TAG       The 2-byte VLAN_TAG contains information, from upper layer, of user priority, canonica format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN ta information.         VIDH: The high 4 bits of a 12-bit VLAN ID.       VIDH: The high 4 bits of a 12-bit VLAN ID.         VIDL: The low 8 bits of a 12-bit VLAN ID.       PRIO: 3-bit 8-level priority.         CFI: Canonical Format Indicator.       TxBuffL       Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4       | 17    | TAGC     | <ol> <li>Add TAG. 0x8100 (Ethernet encoded tag protocol ID, indicating that this is a IEEE 802.1Q VLAN packet) is inserted after source address, and 2 bytes are inserted after tag protocol ID from VLAN_TAG field in transmit descriptor.</li> <li>Packet remains unchanged when transmitting. I.e., the packet transmitted is the same</li> </ol> |
| 8       31-0       TxBuffL       Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4       | 16    | RSEV     | Reserved                                                                                                                                                                                                                                                                                                                                             |
| 8 31-0 TxBuffL Low 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4       | 15-0  | VLAN_TAG | format indicator, and VLAN ID. Please refer to IEEE 802.1Q for more VLAN tag<br>information.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>VIDL: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.                                                                                                                             |
| 12     31-0     TxBuffH     High 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8       | 31-0  | TxBuffL  |                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12      | 31-0  | TxBuffH  | High 32-bit Address of Transmit Buffer                                                                                                                                                                                                                                                                                                               |



#### 9.2.2 Receive

The following information describes what the Rx descriptor may look like, depending on different states in each Rx descriptor. Any Rx buffer, which is pointed to by one of the Rx descriptors, should be at least 4 bytes.

#### **Rx Command Descriptor (OWN=1)**

The driver should pre-allocate Rx buffers and configure Rx descriptors before packet reception. The following describes what a Rx descriptor may look like before packet reception. bit 31 30 29 28 19 18 17 16 15 13 12 8 7 6 5 4 3 2 1 0

| 5           | 1 1                  |             |        |        |           |
|-------------|----------------------|-------------|--------|--------|-----------|
| 31 30 29 28 | 19 18 17 16 15 13 12 | 8 7 6       | 5 4 3  | 2 1 0  | -         |
| OE          |                      |             |        |        | Offset 0  |
| WO RSVD     |                      | Buffer_Size | e      |        |           |
| NR          |                      |             |        |        |           |
|             |                      |             |        |        |           |
| 1           |                      |             |        |        |           |
|             | Т                    | VLAN        | N TAG  |        | Offset 4  |
| RSVD        | A                    | VIDL        | PRIO ( | C VIDH |           |
|             | V                    | , 122       | F      |        |           |
|             | A                    |             | -      | -      |           |
|             |                      |             |        |        |           |
|             |                      |             |        |        | Offset 8  |
| RX BUFFFR   | ADDRESS LOW          |             |        |        | 011501 0  |
|             |                      |             |        |        |           |
|             |                      |             |        |        |           |
|             |                      |             |        |        |           |
|             |                      |             |        |        | Offset 12 |
| DV DUEEED   | ADDRESS HICH         |             |        |        | Offset 12 |
| KA_BUFFEK_A | ADDRESS_HIGH         |             |        |        |           |
|             |                      |             |        |        |           |
|             |                      |             |        |        |           |
|             |                      |             |        |        |           |

| Offset# | Bit#  | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31    | OWN         | <b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC, and is ready to receive a packet. The OWN bit is set by the driver after having pre-allocated a buffer at initialization, or the host has released the buffer to the driver. In this case, OWN=1.                                                                                       |
| 0       | 30    | EOR         | <b>End of Rx descriptor Ring:</b> Set to 1 indicates that this descriptor is the last descriptor of the Rx descriptor ring. Once the internal receive descriptor pointer of the NIC reaches here, it will return to the first descriptor of the Rx descriptor ring after this descriptor is used by packet reception.                                                  |
| 0       | 29-13 | RSVD        | Reserved                                                                                                                                                                                                                                                                                                                                                               |
| 0       | 12-0  | Buffer_Size | <b>Buffer Size:</b> This field indicates the receive buffer size in bytes. Although the maximum buffer size is 8K bytes/buffer, the RTL8139C(L)+ purges all data after 4K bytes if the packet is larger than 4K-bytes long.                                                                                                                                            |
| 4       | 31-17 | RSEV        | Reserved                                                                                                                                                                                                                                                                                                                                                               |
| 4       | 16    | TAVA        | <b>Tag Available:</b> When set, the received packet is an IEEE802.1Q VLAN TAG (0x8100) available packet.                                                                                                                                                                                                                                                               |
| 4       | 15-0  | VLAN_TAG    | If the TAG of the packet is 0x8100, The MAC of the RTL8139C(L)+ extracts four bytes<br>from the after source ID, sets the TAVA bit to1, and moves the TAG value to this field in<br>the Rx descriptor.<br>VIDH: The high 4 bits of a 12-bit VLAN ID.<br>VIDL: The low 8 bits of a 12-bit VLAN ID.<br>PRIO: 3-bit 8-level priority.<br>CFI: Canonical Format Indicator. |
| 8       | 31-0  | RxBuffL     | Low 32-bit Address of Receive Buffer                                                                                                                                                                                                                                                                                                                                   |
| 12      | 31-0  | RxBuffH     | High 32-bit address of receive buffer.                                                                                                                                                                                                                                                                                                                                 |



#### **Rx Status Descriptor (OWN=0)**

When a packet is received, the Rx command descriptor turns into a Rx status descriptor.



| Offset# | Bit# | Symbol | Description                                                                                                                                                                                                                                                                                                           |
|---------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 31   | OWN    | <b>Ownership:</b> When set, indicates that the descriptor is owned by the NIC. When cleared, indicates that the descriptor is owned by the host system. The NIC clears this bit when it has filled up this Rx buffer with a packet or part of a packet. In this case, OWN=0.                                          |
| 0       | 30   | EOR    | <b>End of Rx Descriptor Ring:</b> Set to 1 indicates that this descriptor is the last descriptor of the Rx descriptor ring. When the internal receive descriptor pointer of the NIC reaches here, it will return to the first descriptor of the Rx descriptor ring after this descriptor is used by packet reception. |
| 0       | 29   | FS     | <b>First Segment Descriptor:</b> When set, indicates that this is the first descriptor of a received packet, and that this descriptor is pointing to the first segment of the packet.                                                                                                                                 |
| 0       | 28   | LS     | <b>Last Segment Descriptor:</b> When set, indicates that this is the last descriptor of a received packet, and this descriptor is pointing to the last segment of the packet.                                                                                                                                         |
| 0       | 27   | FAE    | <b>Frame Alignment Error:</b> When set, indicates a frame alignment error has occurred on the received packet. FAE packets can be received only when RCR_AER is set.                                                                                                                                                  |
| 0       | 26   | MAR    | Multicast Address Packet Received: When set, indicates that a multicast packet has been received.                                                                                                                                                                                                                     |
| 0       | 25   | PAM    | <b>Physical Address Matched:</b> When set, indicates that the destination address of this $Rx$ packet matches the value in the ID registers of the RTL8139C(L)+.                                                                                                                                                      |
| 0       | 24   | BAR    | <b>Broadcast Address Received:</b> When set, indicates that a broadcast packet has been received. BAR and MAR will not be set simultaneously.                                                                                                                                                                         |
| 0       | 23   | BOVF   | Buffer Overflow: When set, indicates that receive buffer has been exhausted before this packet was received.                                                                                                                                                                                                          |
| 0       | 22   | FOVF   | FIFO Overflow: When set, indicates that a FIFO overflow has occurred before this packet was received.                                                                                                                                                                                                                 |
| 0       | 21   | RWT    | <b>Receive Watchdog Timer Expired:</b> When set, indicates that the received packet length exceeds 4096 bytes. The receive watchdog timer will expire and stop the receiving engine. (Same as the Long Bit definition in 8139a)                                                                                       |
| 0       | 20   | RES    | <b>Receive Error Summary:</b> When set, indicates that at least one of the following errors has occurred: CRC, RUNT, RWT, FAE. This bit is valid only when the LS (Last Segment) bit is set.                                                                                                                          |



| 0  | 19     | RUNT         | <b>Bunt Packet:</b> When set indi         | Runt Packet: When set, indicates that the received packet length is smaller than 64 bytes. |                  |                 |                  |  |
|----|--------|--------------|-------------------------------------------|--------------------------------------------------------------------------------------------|------------------|-----------------|------------------|--|
| 0  | 19     | RONT         | RUNT packets can be receive               |                                                                                            |                  | ligui is sinanc | i man 04 bytes.  |  |
| 0  | 18     | CRC          | *                                         |                                                                                            |                  | urrad on the r  | accircad maghat  |  |
| 0  | 18     | CRC          | <b>CRC Error:</b> When set, indic         |                                                                                            |                  | urred on the re | eceived packet.  |  |
|    | 15 16  | DID 1        | CRC packets can be received               |                                                                                            |                  | 1               |                  |  |
| 0  | 17, 16 | PID1,        | Protocol ID1, Protocol ID0:               | These 2 bits ind                                                                           |                  |                 | backet received. |  |
|    |        | PID0         |                                           |                                                                                            | PID1             | PID0            | _                |  |
|    |        |              |                                           | Non-IP                                                                                     | 0                | 0               |                  |  |
|    |        |              |                                           | TCP/IP                                                                                     | 0                | 1               |                  |  |
|    |        |              |                                           | UDP/IP                                                                                     | 1                | 0               |                  |  |
|    |        |              |                                           | IP                                                                                         | 1                | 1               |                  |  |
| 0  | 15     | IPF          | When set, indicates IP checks             | um failure.                                                                                |                  |                 |                  |  |
| 0  | 14     | UDPF         | When set, indicates UDP checksum failure. |                                                                                            |                  |                 |                  |  |
| 0  | 13     | TCPF         | When set, indicates TCP chec              | ksum failure.                                                                              |                  |                 |                  |  |
| 0  | 12-0   | Frame_Length | When OWN=0 and LS =1, it                  | indicates the rec                                                                          | ceived packet le | ngth including  | CRC, in bytes.   |  |
| 4  | 31-17  | RSVD         | Reserved                                  |                                                                                            |                  |                 |                  |  |
| 4  | 16     | TAVA         | Tag Available: When set, th               | e received pack                                                                            | et is an IEEE8   | 02.1Q VLAN      | TAG (0x8100)     |  |
|    |        |              | available packet.                         | 1                                                                                          |                  | -               | ×                |  |
| 4  | 15-0   | VLAN T       | If the packet 's TAG is 0x810             | 0, The RTL813                                                                              | 9C(L)+'s MAC     | extracts four b | oytes from after |  |
|    |        | AG           | source ID, sets TAVA bit to1,             | , and moves the                                                                            | TAG value to t   | his field in Rx | descriptor.      |  |
|    |        |              | VIDH: The high 4 bits of a                |                                                                                            |                  |                 |                  |  |
|    |        |              | VIDL: The low 8 bits of a                 |                                                                                            |                  |                 |                  |  |
|    |        |              | PRIO: 3-bit 8-level priority              | ·                                                                                          |                  |                 |                  |  |
|    |        |              | CFI: Canonical Format Ind                 |                                                                                            |                  |                 |                  |  |
| 8  | 31-0   | RxBuffL      | Low 32-bit Address of Receive Buffer      |                                                                                            |                  |                 |                  |  |
| 12 | 31-0   | RxBuffH      | High 32-bit Address of Rece               | eive Buffer                                                                                |                  |                 |                  |  |



# 9.3 Line Quality Monitor

The line quality monitor function is available in 100Base-TX mode. It is possible to determine the amount of Equalization being used by accessing certain test registers. This provides a crude indication of connected cable length. This function allows for a quick and simple verification of the line quality in that any significant deviation from an expected register value (based on a known cable length) would indicate that the signal quality has deviated from the expected nominal case.

# 9.4 Clock Recovery Module

The Clock Recovery Module (CRM) is supported in both 10Base-T and 100Base-TX mode. The CRM accepts 125Mb/s MLT3 data from the equalizer. The DPLL locks onto the 125Mb/s data stream and extracts a 125MHz recovered clock. The extracted and synchronized clock and data are used as required by the synchronous receive operations.

## 9.5 Loopback Operation

Loopback mode is normally used to verify that the logic operations up to the Ethernet cable function correctly. In loopback mode for 100Mbps, the RTL8139C(L)+ takes frames from the transmit descriptor and transmits them up to internal Twister logic. The loopback function does not apply to external PHYceiver.

## 9.6 Tx Encapsulation with the Internal PHYceiver

While operating in 100Base-Tx mode, the RTL8139C(L)+ encapsulates the frames that it transmits according to the 4B/5B code-groups table. The changes of the original packet data are listed as follows:

- 1. The first byte of the preamble in the MAC frame is replaced with the JK symbol pair.
- 2. After the CRC, the TR symbol pair is inserted.

## 9.7 Collision

If the RTL8139C(L)+ is not in the full-duplex mode, a collision event occurs when the receive input is not idle while the RTL8139C(L)+ transmits. If the collision was detected during the preamble transmission, the jam pattern is transmitted after completing the preamble (including the JK symbol pair).



## 9.8 Rx Decapsulation with the Internal PHYceiver

The RTL8139C(L)+ continuously monitors the network when reception is enabled. When activity is recognized it starts to process the incoming data.

After detecting receive activity on the line, the RTL8139C(L)+ starts to process the preamble bytes based on the mode of operation.

While operating in 100Base-Tx mode, the RTL8139C(L)+ expects the frame to start with the symbol pair JK in the first bye of the 8-byte preamble.

The RTL8139C(L)+ checks the CRC bytes and checks if the packet data ends with the TR symbol pair, if not, the RTL8139C(L)+ reports an CRC error RSR.

The RTL8139C(L)+ reports a RSR<CRC> error in the following case:

In 100Base-Tx mode, one of the following occurs:

- a. An invalid symbol (4B/5B Table) is received in the middle of the frame. The RSR<ISE> bit also sets.
- b. The frame does not end with the TR symbol pair.

## 9.9 Flow Control

The RTL8139C(L)+ supports IEEE802.3X flow control to improve performance in full-duplex mode. It detects PAUSE packets to achieve flow control tasks.

#### 9.9.1. Control Frame Transmission

When the RTL8139C(L)+, configured in C mode, detects that its free receive buffer less than 3K bytes, it sends a PAUSE packet with pause\_time(=FFFFh) to inform the source station to stop transmission for the specified period of time. After the driver has processed the packets in the receive buffer and updated the boundary pointer, the RTL8139C(L)+ sends the another PAUSE packet with pause time(=0000h) to wake up the source station to restart transmission.

When the RTL8139C(L)+ is configured in C+ mode with Tx Flow Control enabled, it sends out a PAUSE packet with pause time = FFFFh, whenever there are no free Rx descriptors available.

#### 9.9.2. Control Frame Reception

The RTL8139C(L)+ enters a backoff state for a specified period of time when it receives a valid PAUSE packet with pause\_time (=n). If the PAUSE packet is received while the RTL8139C(L)+ is transmitting, the RTL8139C(L)+ starts to backoff after the current transmission completes. The RTL8139C(L)+ is free to transmit the next packet when it receives a valid PAUSE packet with pause\_time(=0000h) or the backoff timer(=n\*512 bit time) elapses.

Note: The PAUSE operation cannot be used to inhibit transmission of MAC Control frames (e.g. a PAUSE packet). The N-way flow control capability can be disabled, please refer to Section 7, "EEPROM (93C46 or 93C56) Contents" for a detailed description.



#### **9.10 Medium Auto-Detect** (UTP or MII, no Boot ROM interface)

The following diagram describes the process the RTL8139C(L)+ uses to detect the medium used.





## 9.11 Cable Connection Status

- For medium status from an external PHYceiver (MII application enabled, no Boot ROM) to be reported correctly, the MLINK (pin 102) and MFDUP (pin 103) pins should be connected to relative pins of the external PHYceiver.
- The status of Link Speed and Duplex mode are reflected to the relative registers when the current medium is either UTP or MII (MII application enabled).
- Link change from current LinkOk medium generates an interrupt (LinkChg, bit5, ISR) to notify the drivers of link change event.
- Force Link Speed function is effective only to RTL8139C(L)+'s internal PHYceiver. The RTL8139C(L)+ does not support hardware access to external PHYceiver's MII registers in MII application. The only way to force link speed of external PHYceiver, is to use software generated MII timing through MII register (Offset FCh, when medium select is set to Auto-Detect or MII mode).
- 1. UTP: Same as the RTL8139 series.
- 2. MII:

The information reflects the medium status from external PHYceiver, provided that the MLINK and MFDUP are

both connected to the relative pins of the external PHYceiver.

Link: by MLINK pin 102

If MLinkP (bit3, BMCR, offset 63h) = 1, then MLink=high means MII link OK

If MLinkP (bit3, BMCR, offset 63h) = 0, then MLink=low means MII link OK

MLinkP can be auto-loaded from EEPROM.

Duplex: by MFDUP pin 101

If MDupP (bit2, BMCR, offset 63h) = 1, then MFDup=high means MII Duplex=Full

If MDupP (bit2, BMCR, offset 63h) = 0, then MFDup=low means MII Duplex=Full

MDupP can be auto-loaded from EEPROM.

Speed: by MTXC

If MTXC = 2.5MHz, then Speed=10Mbps. If MTXC = 25MHz, Speed=100Mbps.



## 9.12 MII Redundant Link

The following diagram shows the process used by the RTL8139C(L)+ to implement the MII redundant link feature. This feature is valid only in MII applications only.





# 9.13 Memory Functions

### 9.13.1 Memory Read Line (MRL)

The Memory Read Line command reads information from a longword (DWORD) up to cache line boundary in size into a prefetchable address space. The Memory Read Line command is semantically identical to the Memory Read command except that it additionally indicates that the master intends to fetch a complete cache line. This command is intended to be used with bulk sequential data transfers where the memory system and the requesting master might gain some performance advantage by reading up to a cache line boundary in response to the request, rather than a single memory cycle. As with the Memory Read command, pre-fetched buffers must be invalidated before any synchronization events are passed through this access path.

The RTL8139C(L)+ performs the MRL process according to the following rules:

- i. Read accesses that reach the cache line boundary use the Memory Read Line (MRL) command, instead of Memory Read command.
- ii. Read accesses that do not reach the cache line boundary use the Memory Read (MR) command.
- iii. The Memory Read Line (MRL) command operates in conjunction with the Memory Read Multiple (MRM) command.
- iv. The RTL8139C(L)+ will terminate the read transaction on to the cache line boundary when it is out of resources on the transmit DMA. For example, when the transmit FIFO is almost full.

#### 9.13.2 Memory Read Multiple (MRM)

The Memory Read Multiple command is semantically identical to the Memory Read command except that it additionally indicates that the master may intend to fetch more than one cache line before disconnecting. The memory controller should continue pipelining memory requests as long as FRAMEB is asserted. This command is intended to be used with bulk sequential data transfers where the memory system and the requesting master might gain some performance advantage by sequentially reading ahead one or more additional cache line(s) when a software transparent buffer is available for temporary storage.

The RTL8139C(L)+ performs the MRM process according to the following rules:

- i. When the RTL8139C(L)+ reads full cache lines, it will use the Memory Read Multiple command.
- ii. If the memory buffer is not cache-aligned, the RTL8139C(L)+ will use Memory Read Line command to reach the cache line boundary first.

#### Example:

Assume the packet length = 1514 byte, cache line size = 16 longwords (DWORDs), and Tx buffer start address = 64m+4 (m > 0). :Step1: Memory Read Line (MRL)



#### 9.13.3 Memory Write and Invalidate (MWI)

The Memory Write and Invalidate command is semantically identical to the Memory Write command except that it additionally guarantees a minimum transfer of one complete cache line. For example, the master intends to write all bytes within the addressed cache line in a single PCI transaction unless interrupted by the target. Note that all byte enables must be asserted during each data phase for this command.

The master may allow the transaction to cross a cache line boundary only if it intends to transfer the entire next line as well. This command requires implementation of a configuration register in the master indicating the cache line size and may only be used with Linear Burst Ordering. It allows a memory performance optimization by invalidating a "dirty" line in a write-back cache without requiring the actual write-back cycle, thus shortening access time. The RTL8139C(L)+ uses the MWI command while writing full cache lines, and the Memory Write command while writing partial cache lines.

When the following requirements are met, the RTL8139C(L)+ issues the MWI command instead of the MW command on Rx DMA:

- i. The Cache Line Size written in the offset 0Ch of the PCI configuration space is 8 or 16 longwords (DWORDs).
- ii. The accessed address is cache line aligned.
- iii. The RTL8139C(L)+ has at least 8/16 longwords (DWORDs) of data in its RX FIFO.
- iv. The MWI (bit 4) in the PCI configuration command register should be set to 1.

The RTL8139C(L)+ uses the Memory Write (MW) command instead of MWI whenever any one of the above listed requirements fails. The RTL8139C(L)+ terminates the WMI cycle at the end of the cache line when a WMI cycle has started and at least one of the requirements are no longer valid.

#### Example:

Assume Rx packet length = 1514 byte, cache line size = 16 DWORDs (longwords), and Rx buffer start address = 64m+4 (m > 0).

#### 9.13.4 Dual Address Cycle (DAC)

The Dual Address Cycle (DAC) command is used to transfer a 64-bit address to devices that support 64-bit addressing when the address is not in the low 4 GB address space. The RTL8139C(L)+ is capable of performing DAC, such that it is very competent as a network server card in a heavy-duty server with the possibility of allocating a memory buffer above the 4GB memory address space.



## 9.14 LED Functions

### 9.14.1 10/100 Mbps Link Monitor

The Link Monitor senses the link integrity or if a station is down.

### 9.14.2 LED\_RX

In 10/100 Mbps mode, the LED function is like that of the RTL8129.





## 9.14.3 LED\_TX



## 9.14.4 LED\_TX+LED\_RX





# 9.15 Physical Layer Interfaces

The RTL8139C(L)+ supports standard media independent MII for 10Mbps and 100Mbps applications. In addition, a management interface is defined for MII.

## 9.15.1 Media Independent Interface (MII)

The RTL8139C(L)+ supports 10Mbps and 100Mbps physical layer devices through the MII as defined in the IEEE 802.3 (clause 22) specifications. The MII consists of a transmit data interface (TxEN, TxER, TXD[3:0], and TxCLK), a receive data interface (RxDV, RxER, RXD[3:0], and RxCLK), 2 status signals (CRS and COL) and a management interface (MDC and MDIO). In this mode of operation, both Transmit and Receive clocks are supplied by the PHY.

#### 9.15.2 MII Management Interface

The MII management interface utilizes a communication protocol similar to a serial EEPROM. Signaling occurs on two signals: clock (MDC) and data (MDIO). This protocol provides capability for addressing up to 32 individual Physical Media Dependent (PMD) devices which share the same serial interface, and for addressing up to 32 16-bit read/write registers within each PMD. The MII management protocol utilizes the following frame format: start bits (SB), opcode (OP), PMD address (PA), register address (RA), line turnaround (LT) and data, as shown below.

| SB                          | OP     | PA     | RA     | LT        | Data    |
|-----------------------------|--------|--------|--------|-----------|---------|
| 2 bits                      | 2 bits | 5 bits | 5 bits | 2<br>bits | 16 bits |
| MII Management Frame Format |        |        |        |           |         |

- i. Start bits are defined as <01>.
- ii. Opcode bits are defined as <01> for a Write access and <10> for a Read access.
- iii. PMD address is the device address.
- iv. Register address is address of the register within that device.
- v. Line turnaround bits will be <10> for Write accesses and will be <xx> for Read accesses. This allows time for the MII lines to "turn around".
- vi. Data is the 16 bits of data that will be written to or read from the PMD device.

A reset frame, defined as 32 consecutive 1s (FFFF FFFFh), is also provided. After power up, all MII PMD devices must wait for a reset frame to be received prior to participating in MII management communication. Additionally, a reset frame may be issued at any time to allow all connected PMDs to re-synchronize to the data traffic.



# **10. Application Diagram**



\* Boot ROM/FLASH and External PHY can not be implemented at the same time.



# **11. Electrical Characteristics**

## **11.1 Temperature Limit Ratings**

| Parameter             | Minimum | Maximum | Units |
|-----------------------|---------|---------|-------|
| Storage temperature   | -55     | +125    | °C    |
| Operating temperature | 0       | 70      | °C    |

## **11.2 DC Characteristics**

#### **11.2.1 Supply Voltage**

#### Vcc = 3.0V min. to 3.6V max.

| Symbol          | Parameter                            | Conditions                                  | Minimum   | Maximum   | Units |
|-----------------|--------------------------------------|---------------------------------------------|-----------|-----------|-------|
| V <sub>OH</sub> | Minimum High Level Output<br>Voltage | I <sub>OH</sub> = -8mA                      | 0.9 * Vcc | Vcc       | V     |
| V <sub>OL</sub> | Maximum Low Level Output<br>Voltage  | I <sub>OL= 8mA</sub>                        |           | 0.1 * Vcc | V     |
| V <sub>IH</sub> | Minimum High Level Input<br>Voltage  |                                             | 0.5 * Vcc | Vcc+0.5   | V     |
| V <sub>IL</sub> | Maximum Low Level Input<br>Voltage   |                                             | -0.5      | 0.3 * Vcc | V     |
| I <sub>IN</sub> | Input Current                        | V <sub>IN=</sub> V <sub>CC or</sub><br>GND  | -1.0      | 1.0       | uA    |
| I <sub>OZ</sub> | Tri-State Output Leakage<br>Current  | V <sub>OUT=</sub> V <sub>CC or</sub><br>GND | -10       | 10        | uA    |
| I <sub>CC</sub> | Average Operating Supply<br>Current  | I <sub>OUT=</sub> 0mA,                      |           | 330       | mA    |



## **11.3 AC Characteristics**

### 11.3.1 FLASH/BOOT ROM Timing



FLASH/BOOT ROM - Read

| Symbol | Description                                 | Minimum | Typical | Maximum | Units |
|--------|---------------------------------------------|---------|---------|---------|-------|
| TRC    | Read Cycle                                  | 135     | -       | -       | ns    |
| TCE    | Chip Enable Access Time                     | -       | -       | 200     | ns    |
| TACC   | Address Access Time                         | -       | -       | 200     | ns    |
| TOES   | Output Enable Access Time                   | -       | -       | 60      | ns    |
| TCOLZ  | Chip Enable to Output in Low Z              | 0       | -       | -       | ns    |
| TOOLZ  | Output Enable to Output in Low Z            | 0       | -       | -       | ns    |
| TOHZ   | Output Disable to Output in High Z          | -       | -       | 40      | ns    |
| ТОН    | Output Hold from Address, ROMCSB, or<br>OEB | 0       | -       | 0       | ns    |
| TWRBR  | Write Recovery time Before Read             | 6       | -       | -       | us    |

FLASH/BOOT ROM – Read Table





FLASH MEMORY – Write

| Symbol | Description                | Minimum | Typical | Maximum | Units |
|--------|----------------------------|---------|---------|---------|-------|
| TWC    | Write Cycle Time           | 135     | -       | -       | ns    |
| TAS    | Address Set-up Time        | 0       | -       | -       | ns    |
| TAH    | Address Hold Time          | 60      | -       | -       | ns    |
| TDS    | Data Set-up Time           | 50      | -       | -       | ns    |
| TDH    | Data Hold Time             | 10      | -       | -       | ns    |
| TWHGL  | Write Recovery Time before | 6       | -       | -       | us    |
|        | Read                       |         |         |         |       |
| TGHWL  | Read Recovery Time before  | 0       | -       | -       | us    |
|        | Write                      |         |         |         |       |
| TCS    | Chip Enable Set-up Time    | 20      | -       | -       | ns    |
|        | before                     |         |         |         |       |
|        | Write                      |         |         |         |       |
| TCH    | Chip Enable Hold Time      | 0       | -       | -       | us    |
| TWP    | Write Pulse Width          | 50      | -       | -       | ns    |
| TWPH   | Write Pulse Width High     | 20      | -       | -       | ns    |
| TWHWH1 | Duration of Programming    | 10      | _       | 25      | us    |
|        | Operation                  |         |         |         |       |

FLASH MEMORY – Write Table



### **11.3.2 PCI Bus Operation Timing**

























Target Initiated Termination - Abort





Parity Operation - One Example



# 11.3.3 MII Timing



| Symbol | Description             | Minimum | Typical | Maximum | Units |
|--------|-------------------------|---------|---------|---------|-------|
| TxCC   | MTXC cycle              | -       | 40      | -       | ns    |
| TxckR  | MTXC rise time          | -       | 8       | -       | Ns    |
| TxckF  | MTXC fall time          | -       | 8       | -       | Ns    |
| TxckH  | MTXC high time          | 14      | -       | 26      | Ns    |
| TxckL  | MTXC low time           | 14      | -       | 26      | Ns    |
| TxDS   | MTXD setup              | -       | -       | 10      | Ns    |
| TxDH   | MTXD hold               | 10      |         |         | Ns    |
| TxRD   | MTXC rise to MTXE valid | -       | -       | 12      | Ns    |
|        | time or MTXC rise to    |         |         |         |       |
|        | MTXD[3:0] valid time    |         |         |         |       |
| TxRH   | MTXD hold               | 5       | -       | -       | Ns    |

MII Port – Transmit Table





MII Port – Receive

| Symbol | Description                 | Minimum | Typical | Maximum | Units |
|--------|-----------------------------|---------|---------|---------|-------|
| TrCC   | MRXC cycle                  | -       | 40      |         | ns    |
| TrckR  | MRXC rise time              | -       | 8       |         | ns    |
| TrckF  | MRXC fall time              | -       | 8       |         | ns    |
| TrckH  | MRXC high time              | 14      | -       | 26      | ns    |
| TrckL  | MRXC low time               | 14      | -       | 26      | ns    |
| TrDS   | MRXD[3:0] setup to MRXC     | 10      |         | -       | ns    |
|        | rise time or MRXDV setup to |         |         |         |       |
|        | MRXC rise time              |         |         |         |       |
| TrDH   | MRXDV hold to after         | 10      |         |         | ns    |
|        | MRXC rise time or           |         |         |         |       |
|        | MRXD[3:0] hold to after     |         |         |         |       |
|        | MRXC rise time              |         |         |         |       |

MII Port – Transmit Table







**MII PORT - Carrier Sense and Collision** 

| Symbol    | Description           | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|---------|---------|---------|-------|
| TrSF/TcSF | MRXER (MCOL) setup to | 10      | -       | 20      | ns    |
|           | MRXC (MTXC) fall time |         |         |         |       |
| TrHF/TcHF | MRXER (MCOL) hold to  | 10      | -       | 18      | ns    |
|           | MRXC (MTXC) fall time |         |         |         |       |

**MII PORT - Carrier Sense and Collision Table** 





**MII Management Port** 

| Symbol | Description                  | Minimum           | Typical | Maximum | Units |
|--------|------------------------------|-------------------|---------|---------|-------|
| TmCC   | MDC cycle time               | 50                | -       | -       | ns    |
| TmckH  | MDC high time                | 25                | -       | -       | ns    |
| TmckL  | MDC low time                 | 25                | -       | -       | ns    |
| TmDS   | MDIO set up (as output pin)  | 10                | -       | -       | ns    |
| TmDH   | MDIO hold (as output pin)    | 5                 |         |         | ns    |
| TmLZ   | MDC rising clock to MDIO     | -                 | -       | 40      | ns    |
|        | (as input pin) Low Impedance |                   |         |         |       |
| TmHZ   | MDC rising clock to MDIO     | -                 | -       | 20      | ns    |
|        | (as input pin) High          |                   |         |         |       |
|        | Impedance                    |                   |         |         |       |
| TmDI   | MDIO (as input pin) Valid    | -                 | -       | 40      | ns    |
|        | from MDC rising edge         |                   |         |         |       |
| TmDIH  | MDIO (as input pin) hold     | input pin) hold 5 |         |         | ns    |
|        | from MDC rising edge         |                   |         |         |       |

MII Management Port Table



# **12. Mechanical Dimensions**



- 1. Dimension D & E do not include interlead flash.
- 2. Dimension b does not include dambar protrusion/intrusion.
- 3. Controlling dimension: Millimeter
- 4. General appearance spec. should be based on final visual inspection spec.

| TITLE: 128 QFP (14x20 mm) PACKAGE OUTLINE |                           |         |             |  |  |  |
|-------------------------------------------|---------------------------|---------|-------------|--|--|--|
|                                           | -CU L/F, FOOTPRINT 3.2 mm |         |             |  |  |  |
|                                           | LEADFRAME MATERIAL:       |         |             |  |  |  |
| APPROVE                                   | DOC. NO. 530-ASS-P004     |         |             |  |  |  |
|                                           |                           | VERSION | 1           |  |  |  |
|                                           |                           | PAGE    | OF          |  |  |  |
| CHECK                                     |                           | DWG NO. | Q128 - 1    |  |  |  |
|                                           |                           | DATE    | Nov. 4 1999 |  |  |  |
| <b>REALTEK SEMI-CONDUCTOR CO., LTD</b>    |                           |         |             |  |  |  |

| Symbol     | Dimension in inch |         |       | Dimension in mm |         | mm    |
|------------|-------------------|---------|-------|-----------------|---------|-------|
|            | Min               | Typical | Max   | Min             | Typical | Max   |
| Α          | I                 | -       | 0.134 | -               | -       | 3.40  |
| A1         | 0.004             | 0.010   | 0.036 | 0.10            | 0.25    | 0.91  |
| A2         | 0.102             | 0.112   | 0.122 | 2.60            | 2.85    | 3.10  |
| b          | 0.005             | 0.009   | 0.013 | 0.12            | 0.22    | 0.32  |
| c          | 0.002             | 0.006   | 0.010 | 0.05            | 0.15    | 0.25  |
| D          | 0.541             | 0.551   | 0.561 | 13.75           | 14.00   | 14.25 |
| Е          | 0.778             | 0.787   | 0.797 | 19.75           | 20.00   | 20.25 |
| е          | 0.010             | 0.020   | 0.030 | 0.25            | 0.5     | 0.75  |
| HD         | 0.665             | 0.677   | 0.689 | 16.90           | 17.20   | 17.50 |
| HE         | 0.902             | 0.913   | 0.925 | 22.90           | 23.20   | 23.50 |
| L          | 0.027             | 0.035   | 0.043 | 0.68            | 0.88    | 1.08  |
| <b>L</b> 1 | 0.053             | 0.063   | 0.073 | 1.35            | 1.60    | 1.85  |
| у          | -                 | -       | 0.004 | -               | -       | 0.10  |
| θ          | 0°                | -       | 12°   | 0°              | -       | 12°   |





| Symbol     | Dimension in inch |         |       | Dimension in mm |         |       |
|------------|-------------------|---------|-------|-----------------|---------|-------|
|            | Min               | Typical | Max   | Min             | Typical | Max   |
| Α          | -                 | -       | 0.067 | -               | -       | 1.70  |
| A1         | 0.000             | 0.004   | 0.008 | 0.00            | -       | 0.25  |
| A2         | 0.051             | 0.055   | 0.059 | 1.30            | 1.40    | 1.50  |
| b          | 0.006             | 0.009   | 0.011 | 0.15            | 0.22    | 0.29  |
| с          | 0.004             | -       | 0.006 | 0.09            | -       | 0.20  |
| D          | 0.541             | 0.551   | 0.561 | 13.75           | 14.00   | 14.25 |
| Е          | 0.778             | 0.787   | 0.797 | 19.75           | 20.00   | 20.25 |
| Ð          |                   | 0.020   | BSC   |                 | 0.50    | BSC   |
| HD         | 0.620             | 0.630   | 0.640 | 15.90           | 16.00   | 16.30 |
| HE         | 0.855             | 0.866   | 0.877 | 21.70           | 22.00   | 23.30 |
| L          | 0.016             | 0.024   | 0.031 | 0.45            | 0.60    | 0.75  |
| <b>L</b> 1 |                   | 0.039   | REF   |                 | 1.00    | REF   |
| θ          | 0°                | 3.5°    | 9°    | 0°              | 3.5°    | 9°    |

Notes:

- 1. Dimension b does not include dambar protrusion/intrusion.
- 2.Controlling dimension: Millimeter
- 3.General appearance spec. should be based on final visual inspection spec.

| TITLE: 128LD LQFP ( 14x20x1.4 mm*2 ) PACKAGE OUTLINE |                           |         |             |  |  |  |
|------------------------------------------------------|---------------------------|---------|-------------|--|--|--|
|                                                      | -CU L/F, FOOTPRINT 2.0 mm |         |             |  |  |  |
|                                                      | LEADFRAME MATERIAL:       |         |             |  |  |  |
| APPROVE                                              | DOC. NO. 530-ASS-P004     |         |             |  |  |  |
|                                                      |                           | VERSION | 1           |  |  |  |
|                                                      |                           | PAGE    | OF          |  |  |  |
| CHECK                                                |                           | DWG NO. | LQ128 - 1   |  |  |  |
|                                                      |                           | DATE    | Nov. 4.1999 |  |  |  |
| <b>REALTEK SEMICONDUCTOR CORP.</b>                   |                           |         |             |  |  |  |



Realtek Semiconductor Corp. Headquarters No. 2, Industry East Road IX, Science-based Industrial Park, Hsinchu, 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047 www.realtek.com.tw