

# S-19192 Series

# AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK

www.ablic.com

© ABLIC Inc., 2018

Rev.1.0 00

The S-19192 Series is a monitoring IC for automotive rechargeable batteries, which includes high-accuracy voltage detection circuits and delay circuits. Switching control for 3-serial to 6-serial cell is possible by inputting voltage to the SEL1 pin and the SEL2 pin.

In addition, the S-19192 Series can perform a self-test to confirm overcharge and overdischarge detection operations.

# Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to ABLIC Inc. is indispensable.

## Features

- · High-accuracy voltage detection circuit for each cell 2.500 V to 4.500 V (25 mV step) Accuracy ±20 mV (Ta = +25°C) Overcharge detection voltage n (n = 1 to 6): Accuracy  $\pm 30 \text{ mV}$  (Ta =  $-5^{\circ}\text{C}$  to  $+55^{\circ}\text{C}$ ) 2.300 V to 4.500 V (50 mV step)\*1 Overcharge release voltage n (n = 1 to 6): Accuracy ±50 mV Overdischarge detection voltage n (n = 1 to 6): 1.500 V to 3.000 V (100 mV step)\*2,\*3 Accuracy ±80 mV 1.500 V to 3.300 V (100 mV step)\*4 Overdischarge release voltage n (n = 1 to 6): Accuracy ±100 mV Self-test function to confirm overcharge and overdischarge detection operations is available. Delay time shortening function during self-test is selectable from "available" / "unavailable". Each delay time is settable by an internal circuit only (External capacitors are not necessary). 32 ms, 64 ms, 128 ms, 256 ms Detection delay time is selectable: Release delay time is selectable: 2.0 ms, 4.0 ms, 8.0 ms, 16.0 ms • Switching control for 3-serial to 6-serial cell is possible by inputting voltage to the SEL1 pin and the SEL2 pin. • Two output pins: OUT1 pin: Overcharge and overdischarge detection results OUT2 pin: Self-test results CMOS output, Nch open-drain output • Output form is selectable: • Output logic is selectable: Active "H", active "L' • High-withstand voltage: Absolute maximum rating 28 V • Wide operation voltage range: 6 V to 28 V Wide operation temperature range: Ta =  $-40^{\circ}$ C to  $+105^{\circ}$ C Low current consumption During operation: 18  $\mu$ A max. (Ta = +25°C) • Lead-free (Sn 100%), halogen-free AEC-Q100 in process<sup>\*5</sup> • The following documents are available when customers perform verifications for "Hardware Component Qualification" in order to meet "Functional Safety Requirements".\*5,\*6 "Hardware Safety Analysis Report" "Hardware Integration and Testing Report" "Qualification Kit"
  - \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage n (n = 1 to 6) is selectable from 0 V to 400 mV in 50 mV step.)
  - Set the voltage difference between the overcharge detection voltage and overdischarge detection voltage to 2.5 V or lower.
  - \*3 When the S-19192 Series is used for monitoring a 3-serial-cell battery, set the overdischarge detection voltage n (n = 1 to 6) to 2.0 V or higher.
  - \*4. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage n (n = 1 to 6) is selectable from 0 V to 0.7 V in 100 mV step.)
  - **\*5.** Contact our sales office for details.
  - \*6. The Non Disclosure Agreement is necessary when providing the documents.

## Application

Automotive rechargeable battery pack (EV, HEV, PHEV)

## Package

• HTSSOP-16

# AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK S-19192 Series Rev.1.0\_00

# Block Diagram





Figure 1

ABLIC Inc.

## ■ AEC-Q100 in Process

Contact our sales office for details of AEC-Q100 reliability specification.

## Product Name Structure

#### 1. Product name



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

#### 2. Package

Table 1 Package Drawing Codes

| Package Name | Dimension    | Таре         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| HTSSOP-16    | FR016-A-P-SD | FR016-A-C-SD | FR016-A-R-SD | FR016-A-L-SD |

## 3. Product name list

Table 2 (1 / 2)

| Product Name      | Overcharge<br>Detection<br>Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Overdischarge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Overdischarge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Detection<br>Delay Time <sup>*1</sup><br>[t <sub>DET</sub> ] | Release<br>Delay Time <sup>*2</sup><br>[t <sub>REL</sub> ] |
|-------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|
| S-19192AAAH-BCT1U | 4.350 V                                                  | 4.100 V                                                | 2.000 V                                                     | 2.400 V                                                   | 128 ms                                                       | 2.0 ms                                                     |

#### Table 2 (2 / 2)

| Draduat Nama      | Delay Time Shortening           | OUT         | 1 Pin        | OUT         | 2 Pin        |
|-------------------|---------------------------------|-------------|--------------|-------------|--------------|
| Product Name      | Product Name during Self-test*3 | Output Form | Output Logic | Output Form | Output Logic |
| S-19192AAAH-BCT1U | Unavailable                     | CMOS output | Active "H"   | CMOS output | Active "H"   |

**\*1.** Detection delay time is selectable from 32 ms, 64 ms, 128 ms, 256 ms.

**\*2.** Release delay time is selectable from 2.0 ms, 4.0 ms, 8.0 ms, 16.0 ms.

\*3. Refer to "■ Self-test Function" for details.

Remark Please contact our sales office for products other than those specified above.

# ABLIC Inc.

# Pin Configuration

## 1. HTSSOP-16

| Top view                             | Table 3 |                    |                                                                                                                                     |  |  |
|--------------------------------------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                      | Pin No. | Symbol             | Description                                                                                                                         |  |  |
| $\begin{array}{c}1\\2\\3\end{array}$ | 1       | VDD1 <sup>*2</sup> | Input pin for positive power supply, connection pin for positive voltage of battery 1                                               |  |  |
| 4 🖵 🔛 13                             | 2       | VC1                | Connection pin for positive voltage of battery 1                                                                                    |  |  |
|                                      | 3       | VC2                | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2                                  |  |  |
| 8 - 9                                | 4       | VC3                | Connection pin for negative voltage of battery 2, connection pin for positive voltage of battery 3                                  |  |  |
| Bottom view                          | 5       | VC4                | Connection pin for negative voltage of battery 3, connection pin for positive voltage of battery 4                                  |  |  |
|                                      | 6       | VC5                | Connection pin for negative voltage of battery 4, connection pin for positive voltage of battery 5                                  |  |  |
| 13<br>12<br>11<br>10<br>9<br>9       | 7       | VC6                | Connection pin for negative voltage of battery 5, connection pin for positive voltage of battery 6                                  |  |  |
|                                      | 8       | VSS                | Input pin for negative power supply, connection pin for negative voltage of battery 6                                               |  |  |
| *1                                   | 9       | NC <sup>*3</sup>   | No connection                                                                                                                       |  |  |
| Figure 2                             | 10      | OUT2               | Output pin 2 (Refer to "■ Self-test Function")                                                                                      |  |  |
|                                      | 11      | OUT1               | Output pin 1 (Refer to "■ Operation" and "■ Self-test Function")                                                                    |  |  |
|                                      | 12      | SEL2               | Switching pins for number of serial cells<br>[SEL1, SEL2] = ["L", "L"] : 6-serial cell<br>[SEL1, SEL2] = ["L", "H"] : 5-serial cell |  |  |
|                                      | 13      | SEL1               | [SEL1, SEL2] = ["H", "L"] : 3-serial cell<br>[SEL1, SEL2] = ["H", "L"] : 4-serial cell<br>[SEL1, SEL2] = ["H", "H"] : 3-serial cell |  |  |
|                                      | 14      | CLK                | Input pin for clock signal                                                                                                          |  |  |
|                                      | 15      | RSTB               | Input pin for reset signal                                                                                                          |  |  |
|                                      | 16      | VDD2 <sup>*2</sup> | Input pin for positive power supply, connection pin for positive voltage of battery 1                                               |  |  |

- \*1. Connect the heat sink of backside at shadowed area to the board, and set electric potential open. However, do not use it as the function of electrode.
- \*2. Be sure to connect both the VDD1 pin and the VDD2 pin to the positive power supply.
- **\*3.** The NC pin is electrically open.

The NC pin can be connected to the VDD pin or the VSS pin.

# Absolute Maximum Ratings

Table 4

|                                           |                  |                                                           | (Ta = +25°C unless otherwise sp                                        | ecified) |
|-------------------------------------------|------------------|-----------------------------------------------------------|------------------------------------------------------------------------|----------|
| Item                                      | Symbol           | Applied Pin                                               | Absolute Maximum Rating                                                | Unit     |
| Input voltage between VDD pin and VSS pin | V <sub>DS</sub>  | VDD1, VDD2                                                | $V_{\rm SS}-0.3$ to $V_{\rm SS}+28$                                    | V        |
| Input pin voltage                         | VIN              | VC1, VC2, VC3,<br>VC4, VC5, VC6,<br>SEL1, SEL2, RSTB, CLK | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3 \leq V_{\text{SS}} + 28$ | ~        |
| Output pin voltage                        | Vout             | OUT1, OUT2                                                | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3 \leq V_{\text{SS}} + 28$ | V        |
| Operation ambient temperature             | T <sub>opr</sub> | _                                                         | -40 to +105                                                            | °C       |
| Storage temperature                       | T <sub>stg</sub> | -                                                         | -40 to +125                                                            | °C       |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

# Thermal Resistance Value

| Table 5                                  |               |                          |         |      |      |      |      |
|------------------------------------------|---------------|--------------------------|---------|------|------|------|------|
| Item                                     | Symbol        | Cond                     | ition   | Min. | Тур. | Max. | Unit |
| Junction-to-ambient thermal resistance*1 | $\theta_{JA}$ | Board<br>HTSSOP-16 Board | Board A | _    | 91   | _    | °C/W |
|                                          |               |                          | Board B | -    | 65   | -    | °C/W |
|                                          |               |                          | Board C | -    | 34   | -    | °C/W |
|                                          |               |                          | Board D | -    | 32   | -    | °C/W |
|                                          |               |                          | Board E | —    | 26   | _    | °C/W |

**\*1.** Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "■ **Power Dissipation**" and "**Test Board**" for details.

# Electrical Characteristics

| Item                                              | Symbol             | Condition                                        | Min.                   | Тур.             | Max.                     | Unit |
|---------------------------------------------------|--------------------|--------------------------------------------------|------------------------|------------------|--------------------------|------|
| Detection Voltage                                 |                    |                                                  |                        |                  | ·                        | ÷    |
| Overcharge detection voltage n                    | V                  | -                                                | $V_{CUn}-0.020$        | $V_{\text{CUn}}$ | $V_{CUn} + 0.020$        | V    |
| (n = 1 to 6)                                      | V <sub>CUn</sub>   | $Ta = -5^{\circ}C \text{ to } +55^{\circ}C^{*1}$ | $V_{\text{CUn}}-0.030$ | $V_{\text{CUn}}$ | $V_{\text{CUn}} + 0.030$ | V    |
| Overdischarge detection voltage n<br>(n = 1 to 6) | V <sub>DLn</sub>   | _                                                | $V_{DLn}-0.080$        | $V_{DLn}$        | V <sub>DLn</sub> + 0.080 | v    |
| Release Voltage                                   |                    |                                                  |                        |                  |                          | ÷.   |
| Overcharge release voltage n<br>(n = 1 to 6)      | V <sub>CLn</sub>   | _                                                | $V_{CLn}-0.050$        | V <sub>CLn</sub> | $V_{CLn} + 0.050$        | v    |
| Overdischarge release voltage n<br>(n = 1 to 6)   | V <sub>DUn</sub>   | _                                                | $V_{\text{DUn}}-0.100$ | V <sub>DUn</sub> | $V_{\text{DUn}} + 0.100$ | V    |
| Input Voltage                                     | -                  |                                                  |                        |                  |                          |      |
| Operation voltage between<br>VDD pin and VSS pin  | VDSOP              | _                                                | 6                      | _                | 28                       | V    |
| SEL1 pin voltage "H"                              | $V_{\text{SEL1H}}$ | -                                                | $V_{\text{DS}} - 0.5$  | _                | -                        | V    |
| SEL1 pin voltage "L"                              | V <sub>SEL1L</sub> | -                                                | _                      | _                | 0.5                      | V    |
| SEL2 pin voltage "H"                              | $V_{\text{SEL2H}}$ | _                                                | $V_{\text{DS}}-0.5$    | _                | _                        | V    |
| SEL2 pin voltage "L"                              | V <sub>SEL2L</sub> | _                                                | _                      | _                | 0.5                      | V    |
| RSTB pin voltage "H"                              | V <sub>RSTBH</sub> | _                                                | 1.6                    | _                | _                        | V    |
| RSTB pin voltage "L"                              | V <sub>RSTBL</sub> | -                                                | _                      | _                | 0.5                      | V    |
| CLK pin voltage "H"                               | V <sub>CLKH</sub>  | -                                                | 1.6                    | _                | _                        | V    |
| CLK pin voltage "L"                               | V <sub>CLKL</sub>  |                                                  | _                      |                  | 0.5                      | V    |

Table 6 (1 / 2)

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

# AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK Rev.1.0\_00 S-19192 Series

|                                    | (V1 = )             | V2 = V3 = V4 = V5 = V6 = V <sub>D</sub> | ou + 0.1 V, Ta =            | +25°C unles      | ss otherwise sp            | ecified |
|------------------------------------|---------------------|-----------------------------------------|-----------------------------|------------------|----------------------------|---------|
| Item                               | Symbol              | Condition                               | Min.                        | Тур.             | Max.                       | Unit    |
| Input Current                      | _                   |                                         |                             |                  |                            |         |
| Current consumption                |                     |                                         |                             | 10               | 18                         | ۸       |
| during operation                   | I <sub>OPE</sub>    | _                                       | _                           | 10               | 10                         | μA      |
| Current consumption                | 1                   | V1 = V2 = V3 = V4 = V5 =                |                             |                  | 18                         | μA      |
| during overcharge                  | IOPEC               | $V6 = V_{CU} + 0.1 V$                   | _                           | _                | 10                         | μΑ      |
| Current consumption                | I <sub>OPED</sub>   | V1 = V2 = V3 = V4 = V5 =                | _                           | _                | 18                         | μA      |
| during overdischarge               | IOPED               | $V6 = V_{DL} - 0.1 V$                   | _                           | _                | 10                         | μΛ      |
| VC1 pin current                    | I <sub>VC1</sub>    | _                                       | -                           | 1.5              | 2.0                        | μA      |
| VC2 pin current                    | I <sub>VC2</sub>    | _                                       | -0.1                        | 0.0              | 0.1                        | μA      |
| VC3 pin current                    | I <sub>VC3</sub>    | _                                       | -0.1                        | 0.0              | 0.1                        | μA      |
| VC4 pin current                    | I <sub>VC4</sub>    | _                                       | -0.1                        | 0.0              | 0.1                        | μA      |
| VC5 pin current                    | I <sub>VC5</sub>    | _                                       | -0.1                        | 0.0              | 0.1                        | μA      |
| VC6 pin current                    | I <sub>VC6</sub>    | -                                       | -0.1                        | 0.0              | 0.1                        | μA      |
| SEL1 pin sink current              | I <sub>SEL1H</sub>  | V <sub>SEL1</sub> = V <sub>DS</sub>     | -                           | 1.0              | 4.0                        | μA      |
| SEL1 pin leakage current           | I <sub>SEL1L</sub>  | V <sub>SEL1</sub> = 0 V                 | -0.1                        | _                | 0.1                        | μA      |
| SEL2 pin sink current              | I <sub>SEL2H</sub>  | $V_{SEL2} = V_{DS}$                     | _                           | 1.0              | 4.0                        | μA      |
| SEL2 pin leakage current           | I <sub>SEL2L</sub>  | $V_{SEL2} = 0 V$                        | -0.1                        | _                | 0.1                        | μA      |
| RSTB pin sink current              | I <sub>RSTBH</sub>  | $V_{RSTB} = V_{DS}$                     | _                           | 1.0              | 4.0                        | μA      |
| RSTB pin leakage current           | I <sub>RSTBL</sub>  | V <sub>RSTB</sub> = 0 V                 | -0.1                        | _                | 0.1                        | μA      |
| CLK pin sink current               | I <sub>CLKH</sub>   | $V_{CLK} = V_{DS}$                      | _                           | 1.0              | 4.0                        | μA      |
| CLK pin leakage current            | I <sub>CLKL</sub>   | $V_{CLK} = 0 V$                         | -0.1                        | _                | 0.1                        | μA      |
| Output Current                     |                     |                                         |                             |                  |                            |         |
| OUT1, OUT2 pin output current (o   | utput for           | m: CMOS output)                         |                             |                  |                            |         |
| OUT1 pin source current            | I <sub>OUT1H</sub>  | —                                       | _                           | _                | -300                       | μA      |
| OUT1 pin sink current              | I <sub>OUT1L</sub>  | _                                       | 300                         | _                | -                          | μA      |
| OUT2 pin source current            | I <sub>OUT2H</sub>  | —                                       | _                           | _                | -300                       | μA      |
| OUT2 pin sink current              | I <sub>OUT2L</sub>  | —                                       | 300                         | _                | _                          | μA      |
| OUT1, OUT2 pin output current (o   | utput for           | m: Nch open-drain output)               |                             |                  |                            |         |
| OUT1 pin sink current              | I <sub>OUT1L</sub>  | —                                       | 300                         | _                | _                          | μA      |
| OUT1 pin leakage current           | I <sub>OUT1HL</sub> | _                                       | _                           | _                | 0.1                        | μA      |
| OUT2 pin sink current              | I <sub>OUT2L</sub>  | _                                       | 300                         | _                | -                          | μA      |
| OUT2 pin leakage current           | I <sub>OUT2HL</sub> | _                                       | _                           | _                | 0.1                        | μA      |
| Delay Time                         |                     |                                         |                             |                  |                            |         |
| Detection delay time               | t <sub>DET</sub>    | _                                       | $t_{\text{DET}} \times 0.8$ | t <sub>DET</sub> | $t_{\text{DET}} 	imes 1.2$ | ms      |
| Release delay time                 | t <sub>REL</sub>    | _                                       | $t_{\text{REL}} 	imes 0.8$  | t <sub>REL</sub> | $t_{\text{REL}} 	imes 1.2$ | ms      |
| Delay Time during Self-test        |                     |                                         |                             |                  |                            |         |
| Overcharge detection delay time    | t <sub>DETDC</sub>  | _                                       | $t_{\text{DET}} 	imes 0.7$  | t <sub>DET</sub> | $t_{\text{DET}} 	imes 1.3$ | ms      |
| Overdischarge detection delay time | t <sub>DETDD</sub>  | _                                       | $t_{\text{DET}} 	imes 0.7$  | t <sub>DET</sub> | $t_{\text{DET}} 	imes 1.3$ | ms      |
| Overcharge release delay time      | t <sub>RELDC</sub>  | _                                       | $t_{\text{REL}} 	imes 0.7$  | t <sub>REL</sub> | $t_{\text{REL}} 	imes 1.3$ | ms      |
| Overdischarge release delay time   | t <sub>RELDD</sub>  | _                                       | $t_{REL} 	imes 0.7$         | t <sub>REL</sub> | $t_{\text{REL}} 	imes 1.3$ | ms      |

### Table 6 (2 / 2)

# AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK S-19192 Series Rev.1.0\_00

# Test Circuit



Remark Set SW1 and SW2 to OFF unless otherwise specified.

## 1. Overcharge detection voltage n (V<sub>CUn</sub>), overcharge release voltage n (V<sub>CLn</sub>)

After setting V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the voltage V1 is gradually increased. When the OUT1 pin output switches to the detection status, the voltage V1 is defined as V<sub>CU1</sub>. The voltage V1 is then gradually decreased. When the OUT1 pin output switches to the release status, the voltage V1 is defined as V<sub>CL1</sub>. Similarly, V<sub>CUn</sub> and V<sub>CLn</sub> can be defined by changing Vn (n = 2 to 6).

## 2. Overdischarge detection voltage n (V<sub>DLn</sub>), overdischarge release voltage n (V<sub>DUn</sub>)

After setting V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the voltage V1 is gradually decreased. When the OUT1 pin output switches to the detection status, V1 is defined as V<sub>DL1</sub>. The voltage V1 is then gradually increased. When the OUT1 pin output switches to the release status, the voltage V1 is defined as V<sub>DL1</sub>. Similarly, V<sub>DLn</sub> and V<sub>DUn</sub> can be defined by changing Vn (n = 2 to 6).

# 3. SEL1 pin voltage "H" (V<sub>SEL1H</sub>), SEL1 pin voltage "L" (V<sub>SEL1L</sub>), SEL2 pin voltage "H" (V<sub>SEL2H</sub>), SEL2 pin voltage "L" (V<sub>SEL2L</sub>)

After setting V1 = V2 = V3 = V4 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, and V5 = V<sub>DL</sub> - 0.1 V, the voltage V<sub>SEL1</sub> is gradually increased. When the OUT1 pin output switches to the release status, the voltage V<sub>SEL1</sub> is defined as V<sub>SEL1H</sub>. The voltage V<sub>SEL1</sub> is then gradually decreased. When the OUT1 pin output switches to the detection status, the voltage V<sub>SEL1</sub> is defined as V<sub>SEL1L</sub>. Similarly, V<sub>SEL2H</sub> and V<sub>SEL2L</sub> can be defined by changing V<sub>SEL2</sub>.

## 4. RSTB pin voltage "H" (V<sub>RSTBH</sub>), RSTB pin voltage "L" (V<sub>RSTBL</sub>), CLK pin voltage "H" (V<sub>CLKH</sub>), CLK pin voltage "L" (V<sub>CLKL</sub>)

After setting V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, and V<sub>RSTB</sub> = V<sub>DS</sub>, the voltage V1 is increased to V<sub>CU</sub> + 0.1 V. OUT1 pin output and OUT2 pin output then switch to the detection status, and after that, the voltage V<sub>RSTB</sub> is gradually decreased. When the OUT2 pin output switches to the release status, the voltage V<sub>RSTB</sub> is defined as V<sub>RSTBL</sub>. Following the above, V<sub>RSTB</sub> is gradually increased. When the OUT2 pin output switches to the oUT2 pin output switches to the output switches to the output switches to the detection status, the voltage V<sub>RSTB</sub> is defined as V<sub>RSTBL</sub>.

After setting V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, and V<sub>RSTB</sub> = V<sub>DS</sub>, the voltage V<sub>CLK</sub> is gradually increased. When the OUT1 pin output and OUT2 pin output switch to the detection status, the voltage V<sub>CLK</sub> is defined as V<sub>CLKH</sub>. After that, V<sub>CLK</sub> is gradually decreased. When the OUT1 pin output and OUT2 pin output switch to the release status, V<sub>CLK</sub> is defined as V<sub>CLKL</sub>.

# 5. Current consumption during operation (I<sub>OPE</sub>), current consumption during overcharge (I<sub>OPEC</sub>), current consumption during overdischarge (I<sub>OPED</sub>)

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the VSS pin current is defined as I<sub>OPE</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>CU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the VSS pin current is defined as I<sub>OPEC</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DL</sub> - 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the VSS pin current is defined as I<sub>OPED</sub>.

## 6. VCn pin current $(I_{VCn})$ (n = 1 to 6)

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the VCn pin current is defined as  $I_{VCn}$ .

## SEL1 pin sink current (I<sub>SEL1H</sub>), SEL1 pin leakage current (I<sub>SEL1L</sub>), SEL2 pin sink current (I<sub>SEL2H</sub>), SEL2 pin leakage current (I<sub>SEL2L</sub>)

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the SEL1 pin current and SEL2 pin current are defined as I<sub>SEL1L</sub> and I<sub>SEL2L</sub>, respectively. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL2</sub> = 0 V, and V<sub>SEL1</sub> = V<sub>DS</sub>, the SEL1 pin current is defined as I<sub>SEL1H</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = 0 V, and V<sub>SEL2</sub> = V<sub>DS</sub>, the SEL2 pin current is defined as I<sub>SEL2H</sub>.

## RSTB pin sink current (I<sub>RSTBH</sub>), RSTB pin leakage current (I<sub>RSTBL</sub>), CLK pin sink current (I<sub>CLKH</sub>), CLK pin leakage current (I<sub>CLKL</sub>)

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V and V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the RSTB pin current and CLK pin current are defined as I<sub>RSTBL</sub> and I<sub>CLKL</sub>, respectively. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, and V<sub>RSTB</sub> = V<sub>DS</sub>, the RSTB pin current is defined as I<sub>RSTBH</sub>.

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, and V<sub>CLK</sub> = V<sub>DS</sub>, the CLK pin current is defined as I<sub>CLKH</sub>.

#### OUT1 pin source current (I<sub>OUT1H</sub>), OUT1 pin sink current (I<sub>OUT1L</sub>), OUT1 pin leakage current (I<sub>OUT1HL</sub>), OUT2 pin source current (I<sub>OUT2H</sub>), OUT2 pin sink current (I<sub>OUT2L</sub>), OUT2 pin leakage current (I<sub>OUT2H</sub>)

#### 9.1 CMOS output, active "H"

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>01</sub> = V<sub>02</sub> = 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1L</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2L</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>CU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>RSTB</sub> = V<sub>DS</sub>, V<sub>01</sub> = V<sub>02</sub> = V<sub>DS</sub> - 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1H</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2H</sub>.

#### 9.2 CMOS output, active "L"

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>01</sub> = V<sub>02</sub> = V<sub>DS</sub> - 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1H</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2H</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>CU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>RSTB</sub> = V<sub>DS</sub>, V<sub>01</sub> = V<sub>02</sub> = 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1L</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2L</sub>.

#### 9.3 Nch open-drain output, active "H"

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>01</sub> = V<sub>02</sub> = 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1L</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2L</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>CU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>RSTB</sub> = V<sub>DS</sub>, V<sub>01</sub> = V<sub>02</sub> = V<sub>DS</sub>, and SW1 = ON, the OUT1 pin current is I<sub>OUT1HL</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2HL</sub>.

#### 9.4 Nch open-drain output, active "L"

When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>CU</sub> + 0.1 V, V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>RSTB</sub> = V<sub>DS</sub>, V<sub>O1</sub> = V<sub>O2</sub> = 0.5 V, and SW1 = ON, the OUT1 pin current is I<sub>OUT1L</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2L</sub>. When V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, V<sub>O1</sub> = V<sub>O2</sub> = V<sub>DS</sub>, and SW1 = ON, the OUT1 pin current is I<sub>OUT1HL</sub>. Similarly, when SW2 = ON, the OUT2 pin current is I<sub>OUT2HL</sub>.

#### 10. Detection delay time (t<sub>DET</sub>), release delay time (t<sub>REL</sub>)

After setting V1 = V2 = V3 = V4 = V5 = V6 = V<sub>DU</sub> + 0.1 V, V<sub>RSTB</sub> = V<sub>CLK</sub> = V<sub>SEL1</sub> = V<sub>SEL2</sub> = 0 V, the voltage V4 is changed from V<sub>DU</sub> + 0.1 V to V<sub>CU</sub> + 1.0 V. The time interval from the V4 change until OUT1 pin output switches to the detection status is  $t_{DET}$ .

The voltage V4 is then changed from  $V_{CU}$  + 1.0 V to  $V_{DL}$  + 0.1 V. The time interval from the V4 change until OUT1 pin output switches to the release status is  $t_{REL}$ .

Subsequently, the voltage V4 is changed from  $V_{DL}$  + 0.1 V to  $V_{DL}$  – 1.0 V. The time interval from the V4 change until OUT1 pin output switches to the detection status is  $t_{DET}$ .

The voltage V4 is then changed from  $V_{DL}$  – 1.0 V to  $V_{CU}$  – 0.1 V. The time interval from the V4 change until OUT1 pin output switches to the release status is t<sub>REL</sub>.

# Standard Circuits

Connect the S-19192 Series according to the number of serial cells as shown below.

1. 6-serial cell (SEL1 = "L", SEL2 = "L") ⊖eb+ 1 VDD1 VDD2 16 WW  $C_{\text{VDD}}$ R<sub>VDD</sub> 2 VC1 RSTB 15 C External reset ₩₩ W  $C_{\text{VC1}}$ 1 kΩ --₩ R<sub>VC1</sub> 3 VC2 **CLK 14** ) External clock M  $C_{\text{VC2}}$  $R_{VC2}$ 1 kΩ 4 VC3 SEL1 13 -₩ ₩-S-19192  $C_{\text{VC3}}$  $R_{\text{SEL1}}$ R<sub>VC3</sub> 5 VC4 SEL2 12 ۱۸, ∽₩∽  $R_{\text{SEL2}}$ R<sub>VC4</sub>  $C_{VC4}$ OUT1 11 6 VC5 Output 1 W -WV- $R_{VC5}$  $C_{\text{VC5}}$ 1 kΩ OUT2 10 -₩-1 kΩ 7 VC6 Output 2 ለሌ  $C_{\text{VC6}}$ R<sub>VC6</sub> 8 VSS NC 9 🔿 ЕВ–





2. 5-serial cell (SEL1 = "L", SEL2 = "H")



Figure 5

#### AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK S-19192 Series Rev.1.0\_00

SEL1 13

OUT1 11

OUT2 10

Figure 6

NC 9

Ŵ-

R<sub>SEL1</sub>

🔿 Output 1

Output 2

🔿 ЕВ–

-₩ R<sub>SEL2</sub>

₩-1 kΩ

--₩---1 kΩ

⊖eb+ 1 VDD1 VDD2 16 w  $C_{\text{VDD}}$ R<sub>VDD</sub> 2 VC1 RSTB 15 ₩~-External reset w ÷  $1 \ \text{k}\Omega$  $C_{VC1}$ R<sub>VC1</sub> 3 VC2 **CLK 14** C External clock ₩ w  $C_{\text{VC2}}$ R<sub>VC2</sub> 1 kΩ

S-19192

4 VC3

5 VC4

6 VC5

7 VC6

8 VSS

3. 4-serial cell (SEL1 = "H", SEL2 = "L")

Ŵ

Ŵ

 $R_{VC6}$ 

R<sub>VC3</sub>



 $C_{\text{VC6}}$ 



Figure 7

Table 7 Constants for External Components

| Symbol                                | Min.  | Тур.  | Max.  | Unit |
|---------------------------------------|-------|-------|-------|------|
| R <sub>VDD</sub>                      | 0.5   | 1.0   | 1.0   | kΩ   |
| R <sub>VCn</sub>                      | 0.5   | 1.2   | 1.2   | kΩ   |
| R <sub>SEL1</sub> , R <sub>SEL2</sub> | 0.5   | 1.0   | —     | kΩ   |
| C <sub>VDD</sub>                      | 0.075 | 0.100 | 1.000 | μF   |
| C <sub>VCn</sub>                      | 0.075 | 0.100 | 1.000 | μF   |

Caution 1. The above constants may be changed without notice.

2. The connection examples and constants will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constants.

Remark n = 1 to 6

# Operation

## 1. Normal status

When the voltage of each of the batteries is in the range from the overcharge detection voltage n ( $V_{CUn}$ ) to the overdischarge detection voltage n ( $V_{DLn}$ ), and additionally, the RSTB pin input voltage ( $V_{RSTB}$ ) and the CLK pin input voltage ( $V_{CLK}$ ) are lower than the RSTB pin voltage "L" ( $V_{RSTBL}$ ) and the CLK pin voltage "L" ( $V_{CLKL}$ ), respectively, the OUT1 pin and OUT2 pin output the release signal. This is the normal status.

**Remark** When the OUT2 pin output is in the detection status following the initial connection with batteries, input "H" to the RSTB pin and return the input voltage to "L". S-19192 Series then returns to the normal status.

## 2. Overcharge status

When the voltage of any of the batteries exceeds  $V_{CUn}$  and the status continues for the detection delay time ( $t_{DET}$ ) or longer, the OUT1 pin output inverts and switches to the detection status (Refer to **Figure 9**). This is the overcharge status.

When the voltage of each of the batteries falls below the overcharge release voltage n ( $V_{CLn}$ ) and the status continues for the release delay time ( $t_{REL}$ ) or longer, the overcharge status is released and the S-19192 Series returns to the normal status.

## 3. Overdischarge status

When the voltage of any of the batteries falls below  $V_{DLn}$  and the status continues for the detection delay time ( $t_{DET}$ ) or longer, the OUT1 pin output inverts and switches to the detection status (**Refer to Figure 10**). This is the overdischarge status.

When the voltage of each of the batteries exceeds the overdischarge release voltage n ( $V_{DUn}$ ) and the status continues for the release delay time ( $t_{REL}$ ) or longer, the overdischarge status is released and the S-19192 Series returns to the normal status.

- **Remark 1.** Use the S-19192 Series within the range where the power supply voltage is 6 V or more and the voltage of each of the batteries is not lower than 1 V.
  - **2.** n = 1 to 6

# Timing Charts



## 1. Overcharge detection and overdischarge detection

\*1. (1) : Normal status

(2): Overcharge status

(3): Overdischarge status

Remark 1. Refer to "■ Self-test function" for details of the OUT2 pin.

**2.** n = 1 to 6

Figure 8

## 2. Overcharge detection delay



\*1. (1) : Normal status

(2) : Overcharge status

Remark 1. Refer to "■ Self-test function" for details of the OUT2 pin.

**2.** n = 1 to 6

Figure 9

# AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK S-19192 Series Rev.1.0\_00





\*1. (1): Normal status

(2): Overdischarge status

Remark 1. Refer to "■ Self-test function" for details of the OUT2 pin.

**2.** n = 1 to 6

Figure 10

## Self-test Function

The S-19192 Series has a self-test function to confirm overcharge and overdischarge detection operations. Due to the self-test function, a current flows in internal voltage-dividing resistors, comparator input voltage changes, and then the S-19192 Series spuriously switches to the overcharge or overdischarge status. It is possible to confirm whether the S-19192 Series normally detects the overcharge and overdischarge or not by monitoring the OUT1 pin and OUT2 pin output signals.

## 1. When delay time shortening function during self-test is "available"

Delay time during the self-test can be shortened by selecting a product with the delay time shortening function during the self-test. In this case, each delay time is specified as follows.

- Overcharge detection delay time (t<sub>DETDC</sub>) : Approximately 1/64
- Overdischarge detection delay time (t<sub>DETDD</sub>) : Approximately 1/64
- Overcharge release delay time (t<sub>RELDC</sub>) : t<sub>REL</sub>
- Overdischarge release delay time (t\_{RELDD})  $\quad$ : Fixed to 4 ms

The self-test is not normally performed under the following conditions.

- · When the S-19192 Series is in the overcharge or overdischarge status
- · When the power supply voltage is 6 V or lower
- **Remark** When the OUT2 pin output is in the detection status following the initial connection with batteries, input "H" to the RSTB pin and return the input voltage to "L". The S-19192 Series then returns to the normal status. In order to initialize it hereafter, input voltages to the RSTB pin by the same procedure.

## 2. Description of pins

#### 2.1 RSTB pin

When "H" is input to the RSTB pin, the self-test starts. When "L" is input, the S-19192 Series returns to the normal operation.

### 2.2 CLK pin

When "H" is input to the RSTB pin and clock signals are input to the CLK pin, the following diagnostics are performed.

| 1st clock            | : Performs overcharge comparator 1 (OC1) diagnostics                                                                     |
|----------------------|--------------------------------------------------------------------------------------------------------------------------|
| 2nd clock            | : Performs overdischarge comparator 1 (OD1) diagnostics                                                                  |
| 3rd to 12th clocks   | : Performs overcharge comparator n (OCn) diagnostics at the 2n – 1th clock                                               |
|                      | for the clock signal input to the CLK pin (Refer to Figure 12 and Figure 13)                                             |
|                      | Performs overdischarge comparator n (ODn) diagnostics at the 2nth clock                                                  |
|                      | for the clock signal input to the CLK pin (Refer to Figure 14 and Figure 15)                                             |
| 13th clock           | : Does not perform any diagnostics, which makes it possible to determine at which clock diagnostics are being performed. |
| 14th and 15th clocks | : Performs abnormal high voltage and low voltage diagnostics for the LV regulator (Refer to <b>Figure 11</b> )           |





#### Remark n = 1 to 6

#### 2.3 OUT1 pin

When "H" is input to the RSTB pin and clock signals are input to the CLK pin, the OUT1 pin output is as follows.

| 1st clock                   | : Switches to the detection status once the self-test overcharge detection delay time (t <sub>DETDC</sub> ) elapses after a clock signal rises       |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             | Switches to the release status once the self-test overcharge release delay time $(t_{RELDC})$ elapses after a clock signal falls                     |
| 2nd clock                   | : Switches to the detection status once the self-test overdischarge detection                                                                        |
|                             | delay time (t <sub>DETDD</sub> ) elapses after a clock signal rises<br>Switches to the release status once the self-test overdischarge release delay |
|                             | time (t <sub>RELDD</sub> ) elapses after a clock signal falls                                                                                        |
| 3rd to 12th clocks          | : Repeat the same operations as the 1st and 2nd clocks (Refer to <b>Figure 17</b> )                                                                  |
| I SUN AND SUCCESSIVE CIOCKS | : Maintains the release status                                                                                                                       |

### 2.4 OUT2 pin

#### 2. 4. 1 Operation when there is no failure

When clock signals are input to the CLK pin after "H" is input to the RSTB pin, the OUT2 pin output operates the same as the OUT1 pin output for the 1st to 13th clocks. The OUT2 pin output switches to the release status when "L" is input to the CLK pin for the 14th and 15th clocks. Alternatively, the OUT2 pin output switches to the detection status when "H" is input to the CLK pin (Refer to **Figure 17**).

# 2. 4. 2 Operation when there is an overcharge comparator n (OCn) or overdischarge comparator n (ODn) failure

When a comparator failure is detected, the OUT2 pin output switches to the detection status after a clock signal falls. The detection status continues until "L" is input to the RSTB pin and "H" is input again (Refer to **Figure 18**, **Figure 21**, and **Figure 23**).

Remark n = 1 to 6

#### 2. 4. 3 Operation when there is an LV regulator failure

When an LV regulator failure is detected, the OUT2 pin output switches to the detection status after the 13th clock signal falls. The detection status continues until "L" is input to the RSTB pin and H" is input again (Refer to **Figure 19**).

## 3. Block diagrams of self-test function

- 3.1 Self-test performed for overcharge comparators (Overcharge detection function)
- (1) When overcharge is not detected



Figure 12 When self-test is not performed (RSTB = "L", CLK = "L")

3. 2 Self-test performed for overdischarge comparators (overdischarge detection function)

(1) When overdischarge is not detected



Figure 14 When self-test is not performed (RSTB = "L", CLK = "L")

\*1. When n = 6, it is VSS pin.

Remark n = 1 to 6

## 4. Timing charts during self-test

RSTB CLK CLKC



(2) When overcharge is detected during self-test



Figure 13 When self-test is performed (RSTB = "H", CLK = " $H_{2n-1}$ ")

(2) When overdischarge is detected during self-test



Figure 15 When self-test is performed (RSTB = "H", CLK = "H<sub>2n</sub>")

Figure 16

# ABLIC Inc.

## 5. Example of self-test operation

- 5.1 6-serial cell
  - 5. 1. 1 When there is no failure











### 5.2 3-serial cell

5. 2. 1 When there is no failure







- 5. 3 6-serial cell (Self-test interruption)
  - 5. 3. 1 When there is no failure







## Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation.
- Batteries can be connected in any order; however, there may be cases when the OUT2 pin output is in the detection status after batteries are connected. In this case, the S-19192 Series returns to the normal status when inputting "H" to the RSTB pin and returning the input voltage to "L".
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# Characteristics (Typical Data)

## 1. Current consumption

1.1  $I_{OPE}$  vs.  $V_{DS}$ 



1.3 I<sub>OPEC</sub> vs. Ta









## 2. Detection voltage, release voltage

 $2.1 \quad V_{\text{CUn}} \text{ vs. Ta}$ 



2.3 V<sub>DLn</sub> vs. Ta



- 3. Delay time
  - 3.1 t<sub>DET</sub> vs. Ta



Remark n = 1 to 6













## 4. Input current

4.1 I<sub>VC1</sub> vs. Ta



4.3 I<sub>SEL1H</sub>, I<sub>SEL2H</sub> vs. Ta



#### 4.5 I<sub>RSTBH</sub>, I<sub>CLKH</sub> vs. Ta



Remark n = 2 to 6











#### AUTOMOTIVE, 105°C OPERATION, BATTERY MONITORING IC FOR 3-SERIAL TO 6-SERIAL CELL PACK S-19192 Series Rev.1.0\_00

### 5. Output current

5. 1 IOUT1H, IOUT2H VS. VDS



5.3 IOUT1H, IOUT2H VS. Ta



5. 2  $I_{OUT1L}$ ,  $I_{OUT2L}$  vs.  $V_{DS}$ 









# Power Dissipation

## HTSSOP-16



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 1.10 W                              |
| В     | 1.54 W                              |
| С     | 2.94 W                              |
| D     | 3.13 W                              |
| E     | 3.85 W                              |

# **HTSSOP-16** Test Board

) IC Mount Area

# (1) Board A



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

# (3) Board C



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm               |



enlarged view

# No. HTSSOP16-A-Board-SD-1.0

# **HTSSOP-16** Test Board

# 🔵 IC Mount Area

## (4) Board D



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | -                                                      |



enlarged view

## (5) Board E



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm                          |



enlarged view

# No. HTSSOP16-A-Board-SD-1.0



ABLIC Inc.

\_\_\_\_\_



ABLIC Inc.





No. FR016-A-L-SD-1.0

| TITLE      | HTSSOP16-A<br>-Land Recommendation |  |
|------------|------------------------------------|--|
| No.        | FR016-A-L-SD-1.0                   |  |
| ANGLE      |                                    |  |
| UNIT       | mm                                 |  |
|            |                                    |  |
|            |                                    |  |
|            |                                    |  |
| ABLIC Inc. |                                    |  |

# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein

ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.

- 3. ABLIC Inc. is not responsible for damages caused by the incorrect information described herein.
- Be careful to use the products within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  ABLIC Inc. is not responsible for damages caused by failures and / or accidents, etc. that occur due to the use of the products outside their specified ranges.
- 5. When using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not apply the products to the above listed devices and equipments without prior written permission by ABLIC Inc. Especially, the products cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.

Prior consultation with our sales office is required when considering the above uses.

ABLIC Inc. is not responsible for damages caused by unauthorized or unspecified use of our products.

9. Semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. The entire system must be sufficiently evaluated and applied on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party without the express permission of ABLIC Inc. is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

2.2-2018.06

