# S-19311 Series

# FOR AUTOMOTIVE 125°C OPERATION HIGH-WITHSTAND VOLTAGE CMOS VOLTAGE REGULATOR WITH RESET FUNCTION

© SII Semiconductor Corporation, 2015-2017

SII

Rev.1.1\_00

The S-19311 Series, developed by using high-withstand voltage CMOS technology, is a positive voltage regulator with the reset function, which has high-withstand voltage and high-accuracy output voltage. This IC has a built-in low on-resistance output transistor which provides a small dropout voltage and a large output current. Also, a built-in overcurrent protection circuit to limit overcurrent of the output transistor and a built-in thermal shutdown circuit to limit heat are included. High heat radiation TO-252-5S(A) and HSOP-8A packages enable high-density mounting.

# Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to SII Semiconductor Corporation is indispensable.

# Features

www.sii-ic.com

| Regulator block                                              |                                                                                         |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| <ul> <li>Output voltage:</li> </ul>                          | 3.0 V to 5.3 V, selectable in 0.1 V step                                                |
| <ul> <li>Input voltage:</li> </ul>                           | 4.0 V to 36.0 V                                                                         |
| <ul> <li>Output voltage accuracy:</li> </ul>                 | ±2.0% (T <sub>j</sub> = -40°C to +150°C)                                                |
| <ul> <li>Dropout voltage:</li> </ul>                         | 120 mV typ. (5.0 V output product, I <sub>OUT</sub> = 100 mA)                           |
| Output current:                                              | Possible to output 200 mA (V <sub>IN</sub> = V <sub>OUT(S)</sub> + 1.0 V) <sup>*1</sup> |
| <ul> <li>Input and output capacitors:</li> </ul>             | A ceramic capacitor of 2.2 $\mu$ F or more can be used.                                 |
| <ul> <li>Ripple rejection:</li> </ul>                        | 70 dB typ. (f = 100 Hz)                                                                 |
| <ul> <li>Built-in overcurrent protection circuit:</li> </ul> | Limits overcurrent of output transistor.                                                |
| Built-in thermal shutdown circuit:                           | Detection temperature 170°C typ.                                                        |
| Detector block                                               |                                                                                         |
| <ul> <li>Detection voltage:</li> </ul>                       | 2.6 V to 5.0 V, selectable in 0.1 V step                                                |
| <ul> <li>Detection voltage accuracy:</li> </ul>              | ±100 mV (T <sub>j</sub> = –40°C to +150°C)                                              |
| <ul> <li>Hysteresis width:</li> </ul>                        | 0.12 V min.                                                                             |
| <ul> <li>Release delay time:</li> </ul>                      | 18 ms typ. (C <sub>DLY</sub> = 47 nF)                                                   |
| Output form:                                                 | Nch open-drain output (Built-in pull-up resistor)                                       |
| Overall                                                      |                                                                                         |
| <ul> <li>Current consumption:</li> </ul>                     | During operation: 60 $\mu$ A typ., 95 $\mu$ A max. (T <sub>j</sub> = -40°C to +150°C)   |
| <ul> <li>Operation temperature range:</li> </ul>             | Ta = -40°C to +125°C                                                                    |
| <ul> <li>Lead-free (Sn 100%), halogen-free</li> </ul>        |                                                                                         |

\*1. Please make sure that the loss of the IC will not exceed the power dissipation when the output current is large.

\*2. Contact our sales office for details.

Withstand 45 V load dump
 AEC-Q100 gualified<sup>\*2</sup>

# Applications

- Constant-voltage power supply and reset circuit for automotive electric component
- For automotive use (engine, transmission, suspension, ABS, related-devices for EV / HEV / PHEV, etc.)



- TO-252-5S(A)
- HSOP-8A

# Block Diagram



\*1. Parasitic diode

Figure 1

## ■ AEC-Q100 Qualified

This IC supports AEC-Q100 for operation temperature grade 1. Contact our sales office for details of AEC-Q100 reliability specification

# Product Name Structure

Users can select the output voltage and detection voltage for the S-19311 Series. Refer to "1. Product name" regarding the contents of product name, "3. Packages" regarding the package drawings and "4. Product name list" for details of product names.

#### 1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to "2. Product option list".

#### 2. Product option list

#### 2.1 Output voltage

| Set Output<br>Voltage | Symbol | 95 |
|-----------------------|--------|----|
| 5.3 V                 | С      |    |
| 5.2 V                 | D      |    |
| 5.1 V                 | Е      |    |
| 5.0 V                 | F      |    |
| 4.9 V                 | G      |    |
| 4.8 V                 | Н      |    |
| 4.7 V                 | J      |    |
| 4.6 V                 | К      |    |
| 4.5 V                 | L      |    |
| 4.4 V                 | М      |    |
| 4.3 V                 | N      |    |
| 4.2 V                 | Р      |    |

| Set Output | Symbol |
|------------|--------|
| Voltage    | Cymbol |
| 4.1 V      | Q      |
| 4.0 V      | R      |
| 3.9 V      | S      |
| 3.8 V      | Т      |
| 3.7 V      | U      |
| 3.6 V      | V      |
| 3.5 V      | W      |
| 3.4 V      | Х      |
| 3.3 V      | Y      |
| 3.2 V      | Z      |
| 3.1 V      | 0      |
| 3.0 V      | 1      |
|            |        |

#### 2.2 Detection voltage

| Set Detection<br>Voltage | Symbol |
|--------------------------|--------|
| 5.0 V                    | F      |
| 4.9 V                    | G      |
| 4.8 V                    | Н      |
| 4.7 V                    | J      |
| 4.6 V                    | K      |
| 4.5 V                    | L      |
| 4.4 V                    | М      |
| 4.3 V                    | Ν      |
| 4.2 V                    | Р      |
| 4.1 V                    | Q      |
| 4.0 V                    | R      |
| 3.9 V                    | S      |
| 3.8 V                    | Т      |

| Set Detection<br>Voltage | Symbol |
|--------------------------|--------|
| 3.7 V                    | U      |
| 3.6 V                    | V      |
| 3.5 V                    | W      |
| 3.4 V                    | Х      |
| 3.3 V                    | Y      |
| 3.2 V                    | Z      |
| 3.1 V                    | 0      |
| 3.0 V                    | 1      |
| 2.9 V                    | 2      |
| 2.8 V                    | 3      |
| 2.7 V                    | 4      |
| 2.6 V                    | 5      |

**Remark** Set output voltage  $\geq$  Set detection voltage + 0.3 V

# 3. Packages

| Table 1 Package Drawing Codes                                            |           |              |              |              |  |
|--------------------------------------------------------------------------|-----------|--------------|--------------|--------------|--|
| Package Name                                                             | Dimension | Таре         | Reel         | Land         |  |
| TO-252-5S(A)         VA005-A-P-SD           HSOP-8A         FH008-A-P-SD |           | VA005-A-C-SD | VA005-A-R-SD | VA005-A-L-SD |  |
|                                                                          |           | FH008-A-C-SD | FH008-A-R-SD | FH008-A-L-SD |  |

#### Table 1 Package Drawing Codes

#### 4. Product name list

| _                                  | Table 2         |                    |                    |                    |  |  |
|------------------------------------|-----------------|--------------------|--------------------|--------------------|--|--|
| Output Voltage Detection Voltage   |                 |                    | TO-252-5S(A)       | HSOP-8A            |  |  |
| 5.0 V $\pm$ 2.0% 2.9 V $\pm$ 0.1 V |                 |                    | S-19311BF2A-V5T2U4 | S-19311BF2A-E8T1U4 |  |  |
|                                    | $5.0~V\pm2.0\%$ | $4.1~V\pm0.1~V$    | S-19311BFQA-V5T2U4 | S-19311BFQA-E8T1U4 |  |  |
| 5.0 V $\pm$ 2.0% 4.5 V $\pm$ 0.1 V |                 | S-19311BFLA-V5T2U4 | S-19311BFLA-E8T1U4 |                    |  |  |
|                                    | $5.0~V\pm2.0\%$ | $4.6~V\pm0.1~V$    | S-19311BFKA-V5T2U4 | S-19311BFKA-E8T1U4 |  |  |
|                                    | $5.0~V\pm2.0\%$ | $4.7~V\pm0.1~V$    | S-19311BFJA-V5T2U4 | S-19311BFJA-E8T1U4 |  |  |

**Remark** Please contact our sales office for products with specifications other than the above.

# Pin Configurations

# 1. TO-252-5S(A)



| Table 3                    |                                           |                                                       |  |  |
|----------------------------|-------------------------------------------|-------------------------------------------------------|--|--|
| Pin No. Symbol Description |                                           |                                                       |  |  |
| 1                          | VIN                                       | Voltage input pin (Regulator block)                   |  |  |
| 2                          | VOUT Voltage output pin (Regulator block) |                                                       |  |  |
| 3                          | VSS                                       | GND pin                                               |  |  |
| 4                          | DLY                                       | Connection pin for delay time<br>adjustment capacitor |  |  |
| 5                          | RO                                        | Reset output pin                                      |  |  |

Figure 2

#### 2. HSOP-8A





| Table 4 |                  |                                                       |  |  |
|---------|------------------|-------------------------------------------------------|--|--|
| Pin No. | Symbol           | Description                                           |  |  |
| 1       | VOUT             | Voltage output pin (Regulator block)                  |  |  |
| 2       | NC <sup>*1</sup> | No connection                                         |  |  |
| 3       | VSS              | GND pin                                               |  |  |
| 4       | DLY              | Connection pin for delay time<br>adjustment capacitor |  |  |
| 5       | RO               | Reset output pin                                      |  |  |
| 6       | NC <sup>*1</sup> | No connection                                         |  |  |
| 7       | NC <sup>*1</sup> | No connection                                         |  |  |
| 8       | VIN              | Voltage input pin (Regulator block)                   |  |  |

\*1. The NC pin is electrically open.

The NC pin can be connected to the VDD pin or the VSS pin.

\*1. Connect the heat sink of backside at shadowed area to the board, and set electric potential open or GND.

However, do not use it as the function of electrode.

#### Figure 3

# ■ Absolute Maximum Ratings

Table 5

|                               |                  | (T <sub>i</sub> = −40°C to +150°C unless ot   | herwise specified) |
|-------------------------------|------------------|-----------------------------------------------|--------------------|
| Item                          | Symbol           | Absolute Maximum Rating                       | Unit               |
| VIN pin voltage               | V <sub>IN</sub>  | $V_{\rm SS}-0.3$ to $V_{\rm SS}+45.0$         | V                  |
| VOUT pin voltage              | V <sub>OUT</sub> | $V_{SS}-0.3$ to $V_{IN}+0.3 \leq V_{SS}+7.0$  | V                  |
| DLY pin voltage               | V <sub>DLY</sub> | $V_{SS}-0.3$ to $V_{OUT}+0.3 \leq V_{SS}+7.0$ | V                  |
| RO pin voltage                | V <sub>RO</sub>  | $V_{SS}-0.3$ to $V_{OUT}+0.3 \leq V_{SS}+7.0$ | V                  |
| Output current                | IOUT             | 260                                           | mA                 |
| Junction temperature          | T <sub>i</sub>   | -40 to +150                                   | °C                 |
| Operation ambient temperature | T <sub>opr</sub> | -40 to +125                                   | °C                 |
| Storage temperature           | T <sub>stg</sub> | -40 to +150                                   | °C                 |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

# ■ Thermal Resistance Value

| Table 6                                                 |               |              |         |      |      |      |      |
|---------------------------------------------------------|---------------|--------------|---------|------|------|------|------|
| Item                                                    | Symbol        | Condi        | tion    | Min. | Тур. | Max. | Unit |
|                                                         |               |              | Board 1 | _    | 86   | -    | °C/W |
|                                                         |               |              | Board 2 | -    | 60   | I    | °C/W |
| Junction-to-ambient thermal<br>resistance <sup>*1</sup> |               | TO-252-5S(A) | Board 3 | -    | 38   | I    | °C/W |
|                                                         |               |              | Board 4 | -    | 31   | -    | °C/W |
|                                                         | Ο.            |              | Board 5 | -    | 28   | _    | °C/W |
|                                                         | $\theta_{ja}$ | HSOP-8A      | Board 1 | -    | 104  | -    | °C/W |
|                                                         |               |              | Board 2 | -    | 74   | I    | °C/W |
|                                                         |               |              | Board 3 | _    | 39   | 1    | °C/W |
|                                                         |               |              | Board 4 | _    | 37   | -    | °C/W |
|                                                         |               |              | Board 5 | _    | 31   | -    | °C/W |

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "**I Thermal Characteristics**" for details of power dissipation and test board.

# Electrical Characteristics

## 1. Regulator block

#### Table 7

| $(V_{IN} = 13.5 \text{ V}, I_j = -40^{\circ}\text{C}$ to $\pm 150^{\circ}\text{C}$ unless otherwise specified) |                                                                              |                                                                                                             |                               |                     |                               |      |                 |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------|-------------------------------|------|-----------------|
| Item                                                                                                           | Symbol                                                                       | Condition                                                                                                   | Min.                          | Тур.                | Max.                          | Unit | Test<br>Circuit |
| Output voltage <sup>*1</sup>                                                                                   | V <sub>OUT(E)</sub>                                                          | V <sub>IN</sub> = 13.5 V, I <sub>OUT</sub> = 30 mA                                                          | V <sub>OUT(S)</sub><br>- 2.0% | $V_{\text{OUT}(S)}$ | V <sub>OUT(S)</sub><br>+ 2.0% | V    | 1               |
| Output current <sup>*2</sup>                                                                                   | Ι <sub>Ουτ</sub>                                                             | $V_{IN} \ge V_{OUT(S)} + 1.0 V$                                                                             | 200 <sup>*4</sup>             | -                   | -                             | mA   | 2               |
| Dropout voltage <sup>*3</sup>                                                                                  | M                                                                            | I <sub>OUT</sub> = 30 mA, Ta = +25°C,<br>V <sub>OUT(S)</sub> = 3.0 V to 5.3 V                               | _                             | 40                  | 50                            | mV   | 1               |
| Dropout voitage                                                                                                | V <sub>drop</sub>                                                            | I <sub>OUT</sub> = 100 mA, Ta = +25°C,<br>V <sub>OUT(S)</sub> = 3.0 V to 5.3 V                              | -                             | 120                 | 200                           | mV   | 1               |
| Line regulation                                                                                                | $\frac{\Delta V_{\text{OUT1}}}{\Delta V_{\text{IN}} \bullet V_{\text{OUT}}}$ | $V_{OUT(S)}$ + 1.0 V $\leq$ V <sub>IN</sub> $\leq$ 36.0 V,<br>I <sub>OUT</sub> = 30 mA, Ta = +25°C          | -                             | 0.02                | 0.10                          | %/V  | 1               |
| Load regulation                                                                                                | $\Delta V_{OUT2}$                                                            | $V_{\text{IN}}$ = 13.5 V, 100 $\mu$ A $\leq$ I <sub>OUT</sub> $\leq$ 100 mA, Ta = +25°C                     | -                             | 20                  | 40                            | mV   | 1               |
| Input voltage                                                                                                  | V <sub>IN</sub>                                                              | _                                                                                                           | 4.0                           | -                   | 36.0                          | V    | _               |
| Ripple rejection                                                                                               | RR                                                                           | V <sub>IN</sub> = 13.5 V, I <sub>OUT</sub> = 30 mA,<br>f = 100 Hz, ΔV <sub>rip</sub> = 1.0 V <sub>p-p</sub> | _                             | 70                  | _                             | dB   | 3               |
| Short-circuit current                                                                                          | I <sub>short</sub>                                                           | V <sub>IN</sub> = 13.5 V, V <sub>OUT</sub> = 0 V,<br>Ta = +25°C                                             | -                             | 60                  | -                             | mA   | 2               |
| Thermal shutdown detection temperature                                                                         | T <sub>SD</sub>                                                              | Junction temperature                                                                                        | -                             | 170                 | -                             | °C   | -               |
| Thermal shutdown release temperature                                                                           | T <sub>SR</sub>                                                              | Junction temperature                                                                                        | _                             | 135                 | -                             | °C   | -               |

(V<sub>IN</sub> = 13.5 V,  $T_j$  = -40°C to +150°C unless otherwise specified)

**\*1.** V<sub>OUT(S)</sub>: Set output voltage

V<sub>OUT(E)</sub>: Actual output voltage

Output voltage when fixing  $I_{OUT}$  (= 30 mA) and inputting 13.5 V

\*2. The output current at which the output voltage becomes 95% of V<sub>OUT(E)</sub> after gradually increasing the output current.

\*3.  $V_{drop} = V_{IN1} - (V_{OUT3} \times 0.98)$ 

 $V_{OUT3}$  is the output voltage when  $V_{IN} = V_{OUT(S)} + 1.0 V$ .

 $V_{\text{IN1}}$  is the input voltage at which the output voltage becomes 98% of  $V_{\text{OUT3}}$  after gradually decreasing the input voltage.

**\*4.** The output current can be at least this value.

Due to limitation of the power dissipation, this value may not be satisfied. Attention should be paid to the power dissipation when the output current is large.

This specification is guaranteed by design.

# FOR AUTOMOTIVE 125°C OPERATION HIGH-WITHSTAND VOLTAGE CMOS VOLTAGE REGULATOR WITH RESET FUNCTION S-19311 Series Rev.1.1\_00

#### 2. Detector block

#### Table 8

|                                      |                    | (V <sub>IN</sub> = 13.5 V,                                                                 | T <sub>i</sub> = −40°C        | to +150°C            | unless oth                    | erwise s | pecified)       |
|--------------------------------------|--------------------|--------------------------------------------------------------------------------------------|-------------------------------|----------------------|-------------------------------|----------|-----------------|
| Item                                 | Symbol             | Condition                                                                                  | Min.                          | Тур.                 | Max.                          | Unit     | Test<br>Circuit |
| Detection voltage <sup>*1</sup>      | -V <sub>DET</sub>  | _                                                                                          | -V <sub>DET(S)</sub><br>- 0.1 | -V <sub>DET(S)</sub> | -V <sub>DET(S)</sub><br>+ 0.1 | V        | 4               |
| Hysteresis width                     | V <sub>HYS</sub>   | _                                                                                          | 120                           | 150                  | _                             | mV       | 4               |
| Reset output voltage "H"             | V <sub>ROH</sub>   | _                                                                                          | $V_{OUT(S)} \times 0.9$       | -                    | -                             | V        | 4               |
| Reset output voltage "L"             | V <sub>ROL</sub>   | $V_{OUT} \ge 1.0 \text{ V}, \text{ R}_{ext} \ge 3 \text{ k}\Omega,$<br>Connect to VOUT pin | _                             | 0.2                  | 0.4                           | V        | 4               |
| Reset pull-up resistance             | R <sub>RO</sub>    | VOUT pin internal resistance                                                               | 20                            | 30                   | 45                            | kΩ       | -               |
| Reset output current                 | I <sub>RO</sub>    | $V_{RO}$ = 0.4 V, $V_{OUT}$ = $-V_{DET(S)} - 0.1$ V                                        | 3.0                           | 1                    | _                             | mA       | 5               |
| Lower reset timing threshold voltage | V <sub>DRL</sub>   | -                                                                                          | 0.2                           | 0.3                  | 0.4                           | V        | 6               |
| Upper timing threshold voltage       | V <sub>DU</sub>    | -                                                                                          | 1.5                           | 1.9                  | 2.3                           | V        | 6               |
| Charge current                       | I <sub>D,cha</sub> | V <sub>DLY</sub> = 1.0 V                                                                   | 2.0                           | 5.0                  | 8.0                           | μA       | 6               |
| Release delay time*2                 | t <sub>rd</sub>    | C <sub>DLY</sub> = 47 nF                                                                   | 11                            | 18                   | 25                            | ms       | 4               |
| Reset reaction time*3                | t <sub>rr</sub>    | C <sub>DLY</sub> = 47 nF                                                                   | -                             | -                    | 50                            | μs       | 4               |

\*1.  $-V_{DET}$ : Actual detection voltage,  $-V_{DET(S)}$ : Set detection voltage

\*2. The time period from when  $V_{OUT}$  changes to  $-V_{DET(S)} - 0.15 \text{ V} \rightarrow V_{OUT(S)}$  to when  $V_{RO}$  reaches  $V_{OUT}$  / 2.

\*3. The time period from when  $V_{OUT}$  changes to  $V_{OUT(S)} \rightarrow -V_{DET(S)} - 0.15$  V to when  $V_{RO}$  reaches  $V_{OUT}$  / 2.

#### 3. Overall

#### Table 9

|                                      |                  | $(v_{  } = 10.5 v,$                               | 1 10 0 |      |      |      | o o o inio a /  |
|--------------------------------------|------------------|---------------------------------------------------|--------|------|------|------|-----------------|
| Item                                 | Symbol           | Condition                                         | Min.   | Тур. | Max. | Unit | Test<br>Circuit |
| Current consumption during operation | I <sub>SS1</sub> | V <sub>IN</sub> = 13.5 V, I <sub>OUT</sub> = 0 mA | -      | 60   | 95   | μA   | 7               |

(V<sub>IN</sub> = 13.5 V,  $T_i$  = -40°C to +150°C unless otherwise specified)

Test Circuits







Figure 6 Test Circuit 3



Figure 8 Test Circuit 5



Figure 10 Test Circuit 7



Figure 5 Test Circuit 2



Figure 7 Test Circuit 4



Figure 9 Test Circuit 6

# Timing Chart



Figure 11 Example of Detector Operation

# Standard Circuit



- \*1.  $C_{IN}$  is a capacitor for stabilizing the input.
- \*2.  $C_L$  is a capacitor for stabilizing the output. A ceramic capacitor of 2.2  $\mu$ F or more can be used.
- \*3.  $C_{DLY}$  is the delay time adjustment capacitor.
- \*4. R<sub>ext</sub> is the external pull-up resistor for the reset output pin.
   Connection of the external pull-up resistor is not absolutely essential since the S-19311 Series has a built-in pull-up resistor.
- Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation using an actual application to set the constants.

# ■ Condition of Application

| Input capacitor (C <sub>IN</sub> )                  | : 2.2 μF or more       |
|-----------------------------------------------------|------------------------|
| Output capacitor (CL)                               | : 2.2 μF or more       |
| ESR of output capacitor                             | : 10 $\Omega$ or less  |
| Delay time adjustment capacitor (C <sub>DLY</sub> ) | : 1.0 nF or more       |
| External pull-up resistor (Rext)                    | : 3 k $\Omega$ or more |

Caution Generally a series regulator may cause oscillation, depending on the selection of external parts. Confirm that no oscillation occurs in the application for which the above capacitors are used.

# ■ Selection of Input and Output Capacitors (C<sub>IN</sub>, C<sub>L</sub>)

The S-19311 Series requires  $C_L$  between the VOUT pin and the VSS pin for phase compensation. Operation is stabilized by a ceramic capacitor with an output capacitance of 2.2  $\mu$ F or more over the entire temperature range. When using an OS capacitor, a tantalum capacitor, or an aluminum electrolytic capacitor, the capacitance must be 2.2  $\mu$ F or more, and the ESR must be 10  $\Omega$  or less.

The values of output overshoot and undershoot, which are transient response characteristics, vary depending on the value of the output capacitor.

The required value of capacitance for the input capacitor differs depending on the application.

# Caution Define the capacitance of C<sub>IN</sub> and C<sub>L</sub> by sufficient evaluation including the temperature characteristics under the actual usage conditions.

# ■ Selection of Delay Time Adjustment Capacitor (C<sub>DLY</sub>)

In the S-19311 Series, the delay time adjustment capacitor ( $C_{DLY}$ ) is necessary between the DLY pin and the VSS pin to adjust the release delay time ( $t_{rd}$ ) of the detector.

The set release delay time  $(t_{rd(S)})$ , is calculated by using following equation.

The release delay time (t<sub>rd</sub>) at the time of the condition of C<sub>DLY</sub> = 47 nF is shown in "■ Electrical Characteristics".

$$t_{rd(S)} \text{ [ms]} = t_{rd} \text{ [ms]} \times \frac{C_{\text{DLY}} \text{ [nF]}}{47 \text{ [nF]}}$$

- Caution 1. The above equation will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics using an actual application to set the constants.
  - 2. Mounted board layout should be made in such a way that no current flows into or flows from the DLY pin since the impedance of the DLY pin is high, otherwise correct delay time may not be provided.
  - 3. Select C<sub>DLY</sub> whose leakage current can be ignored against the built-in constant current. The leakage current may cause deviation in delay time and monitoring time. When the leakage current is larger than the built-in constant current, no release takes place.

# Explanation of Terms

#### 1. Regulator block

#### 1.1 Low dropout voltage regulator

This voltage regulator has the low dropout voltage due to its built-in low on-resistance transistor.

#### 1. 2 Output voltage (VOUT)

The accuracy of the output voltage is ensured at  $\pm 2.0\%$  under specified conditions of fixed input voltage<sup>\*1</sup>, fixed output current, and fixed temperature.

**\*1.** Differs depending on the product.

Caution If the above conditions change, the output voltage value may vary and exceed the accuracy range of the output voltage. Refer to "1. Regulator block" in "■ Electrical Characteristics" and "1. Regulator block" in "■ Characteristics (Typical Data)" for details.

1.3 Line regulation 
$$\left(\frac{\Delta V_{OUT1}}{\Delta V_{IN} \bullet V_{OUT}}\right)$$

Indicates the dependency of the output voltage against the input voltage. That is, the value shows how much the output voltage changes due to a change in the input voltage after fixing output current constant.

#### 1.4 Load regulation ( $\Delta V_{OUT2}$ )

Indicates the dependency of the output voltage against the output current. That is, the value shows how much the output voltage changes due to a change in the output current after fixing input voltage constant.

#### 1. 5 Dropout voltage (V<sub>drop</sub>)

Indicates the difference between input voltage (V<sub>IN1</sub>) and the output voltage when; decreasing input voltage (V<sub>IN</sub>) gradually until the output voltage has dropped out to the value of 98% of output voltage (V<sub>OUT3</sub>), which is at V<sub>IN</sub> =  $V_{OUT(S)} + 1.0 \text{ V}$ .

 $V_{drop} = V_{IN1} - (V_{OUT3} \times 0.98)$ 

#### 2. Detector block

#### 2.1 Detection voltage (-V<sub>DET</sub>)

The detection voltage is a voltage at which the output of the RO pin turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum (-V<sub>DET</sub> min.) and the maximum (-V<sub>DET</sub> max.) is called the detection voltage range (Refer to Figure 13).

#### 2. 2 Release voltage (+V<sub>DET</sub>)

The release voltage is a voltage at which the output of the RO pin turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum (+V<sub>DET</sub> min.) and the maximum (+V<sub>DET</sub> max.) is called the release voltage range (Refer to Figure 14). This value is calculated from the actual detection voltage  $(-V_{DET})$  of a product and the hysteresis width  $(V_{HYS})$ , and is  $+V_{DET}$  =  $-V_{DET} + V_{HYS}$ .



Figure 13 Detection Voltage

Figure 14 Release Voltage

t

#### 2.3 Hysteresis width (V<sub>HYS</sub>)

The hysteresis width is the voltage difference between the detection voltage and the release voltage. Setting the hysteresis width between the detection voltage and the release voltage prevents malfunction caused by noise on the VOUT pin voltage (V<sub>OUT</sub>).

#### 2.4 Release delay time (t<sub>rd</sub>)

 $\mathbf{t}_{rd}$ 

The release delay time is the time period from when V<sub>OUT</sub> exceeds the release voltage (+V<sub>DET</sub>) to when the RO pin output inverts (Refer to Figure 15), and this value changes according to the delay time adjustment capacitor (C<sub>DLY</sub>). t<sub>rd</sub> is determined by a built-in constant current which charges C<sub>DLY</sub>, the charge detection threshold of the DLY pin, and the capacitance of C<sub>DLY</sub>. It is calculated by using the following equation.

$$= C_{DLY} \times \frac{V_{DU}}{I_{D,cha}}$$

$$V \qquad V_{OUT}$$

$$+V_{DET} \qquad V_{DU} \qquad V_{DLY}$$

$$V_{DU} \qquad V_{DLY}$$

$$Figure 15 \ Release Delay Time$$

#### 2. 5 Reset reaction time (trr)

The reset reaction time is the time period from when  $V_{OUT}$  falls below the detection voltage ( $-V_{DET}$ ) to when the RO pin output inverts (Refer to **Figure 16**). Since t<sub>rr</sub> depends on the reaction time of internal circuit and the discharge time of  $C_{DLY}$ , it becomes longer if the capacitance of  $C_{DLY}$  becomes larger. Refer to "2.9 Reset reaction time vs. Capacitance for delay time adjustment capacitor" in " $\blacksquare$  Characteristics (Typical Data)".



Figure 16 Reset Reaction Time

# Operation

#### 1. Regulator block

#### 1.1 Basic operation

Figure 17 shows the block diagram of the regulator in the S-19311 Series.

The error amplifier compares the reference voltage ( $V_{ref}$ ) with feedback voltage ( $V_{fb}$ ), which is the output voltage resistance-divided by feedback resistors ( $R_s$  and  $R_f$ ). It supplies the gate voltage necessary to maintain the constant output voltage which is not influenced by the input voltage and temperature change, to the output transistor.



#### 1.2 Output transistor

In the S-19311 Series, a low on-resistance P-channel MOS FET is used as the output transistor.

Be sure that  $V_{OUT}$  does not exceed  $V_{IN} + 0.3$  V to prevent the voltage regulator from being damaged due to reverse current flowing from the VOUT pin through a parasitic diode to the VIN pin, when the potential of  $V_{OUT}$  became higher than  $V_{IN}$ .

#### 1.3 Overcurrent protection circuit

The S-19311 Series includes an overcurrent protection circuit which having the characteristics shown in "1. 1 Output voltage vs. Output current (When load current increases) ( $Ta = +25^{\circ}C$ )" of "1. Regulator block" in "**■** Characteristics (Typical Data)", in order to limit an excessive output current and overcurrent of the output transistor due to short-circuiting between the VOUT pin and the VSS pin. The current when the output pin is short-circuited ( $I_{short}$ ) is internally set at approx. 60 mA typ., and the load current when short-circuiting is limited based on this value. The output voltage restarts regulating if the output transistor is released from overcurrent status.

# Caution This overcurrent protection circuit does not work as for thermal protection. If this IC long keeps short circuiting, pay attention to the conditions of input voltage and load current so that, under the usage conditions including short circuit, the loss of the IC will not exceed power dissipation.

#### 1.4 Thermal shutdown circuit

The S-19311 Series has a thermal shutdown circuit to limit self-heating. When the junction temperature rises to 170°C typ., the thermal shutdown circuit operates to stop regulating. After that, when the junction temperature drops to 135°C typ., the thermal shutdown circuit is released to restart regulating.

Due to self-heating of the S-19311 Series, if the thermal shutdown circuit starts operating, it stops regulating so that the output voltage drops. For this reason, self-heating is limited and the IC's temperature drops.

When the temperature drops, the thermal shutdown circuit is released to restart regulating, thus self-heating is generated again due to rising of the output voltage. Repeating this procedure makes the waveform of the VOUT pin output into a pulse-like form. This phenomenon continues unless decreasing either or both of the input voltage and the output current in order to reduce the internal power consumption, or decreasing the ambient temperature. Note that the product may suffer physical damage such as deterioration if the above phenomenon occurs continuously.

| Table 10                 |                       |  |  |  |  |  |  |
|--------------------------|-----------------------|--|--|--|--|--|--|
| Thermal Shutdown Circuit | VOUT Pin Voltage      |  |  |  |  |  |  |
| Detect: 170°C typ.*1     | V <sub>SS</sub> level |  |  |  |  |  |  |
| Release: 135°C typ.*1    | Set value             |  |  |  |  |  |  |

**\*1.** Junction temperature

#### 2. Detector block

#### 2.1 Basic operation

- (1) When the output voltage (V<sub>OUT</sub>) of the regulator is release voltage (+V<sub>DET</sub>) of the detector or higher, the Nch transistor (N1 and N2) are turned off and "H" is output to the RO pin. Since the Pch transistor (P1) is turned on, the input voltage to the comparator (C1) is  $\frac{R_B \bullet V_{OUT}}{R_A + R_B}$ .
- (2) Even if  $V_{OUT}$  decreases to  $+V_{DET}$  or lower, "H" is output to the RO pin when  $V_{OUT}$  is the detection voltage  $(-V_{DET})$  or higher. When  $V_{OUT}$  decreases to  $-V_{DET}$  (point A in **Figure 19**) or lower, N1 which is controlled by C1 is turned on, and  $C_{DLY}$  is discharged. If the DLY pin voltage  $(V_{DLY})$  decreases to the lower reset timing threshold voltage  $(V_{DRL})$  or lower, N2 of output stage of C2 is turned on, and then "L" is output to the RO pin. At this time, P1 is turned off, and the input voltage to C1 is  $\frac{R_B \bullet V_{OUT}}{R_A + R_B + R_C}$ .

(3) If V<sub>OUT</sub> further decreases to the IC's minimum operation voltage or lower, the RO pin output is "H".

- (4) When V<sub>OUT</sub> increases to the IC's minimum operation voltage or higher, "L" is output to the RO pin. Moreover, even if V<sub>OUT</sub> exceeds –V<sub>DET</sub>, the output is "L" when V<sub>OUT</sub> is lower than +V<sub>DET</sub>.
- (5) When V<sub>OUT</sub> increases to +V<sub>DET</sub> (point B in **Figure 19**) or higher, N1 is turned off and C<sub>DLY</sub> is charged. N2 is turned off if V<sub>DLY</sub> increases to the upper timing threshold voltage (V<sub>DU</sub>) or higher, and "H" is output to the RO pin.



Figure 19 Timing Chart of Detector Block

t<sub>rd</sub>

 $V_{SS}$ 

SII Semiconductor Corporation

#### 2.2 Delay circuit

When the output voltage ( $V_{OUT}$ ) of the regulator rises under the status that "L" is output to the RO pin, the reset release signal is output to the RO pin later than when  $V_{OUT}$  becomes  $+V_{DET}$ . The release delay time ( $t_{rd}$ ) changes according to  $C_{DLY}$ . Refer to "**■** Selection of Delay Time Adjustment Capacitor ( $C_{DLY}$ )" for details.

Moreover, when  $V_{OUT}$  decreases to  $-V_{DET}$  or lower, the delay time of the same time length as the reset reaction time (t<sub>rr</sub>) occurs in the output to the RO pin. Refer to "2. Detector block" in "**Explanation of Terms**" for details.

If the time period from when  $V_{OUT}$  decreases to  $-V_{DET}$  or lower to when  $V_{OUT}$  increases to  $+V_{DET}$  or higher is significantly shorter compared to the length of  $t_{rr}$ ,  $V_{DLY}$  may not decrease to  $V_{DRL}$  or lower. In that case, "H" output remains in the RO pin.

# Caution Since t<sub>rd</sub> depends on the charge time of C<sub>DLY</sub>, t<sub>rd</sub> may be shorter than the set value if the charge operation is initiated under the condition that a residual electric charge is left in C<sub>DLY</sub>.

#### 2.3 Output circuit

The output form of the RO pin is Nch open-drain. The RO pin can output a signal without an external pull-up resistor since it has a built-in resistor to pull up to the VOUT pin internally.

Do not connect to the pin other than VOUT pin when connecting an external pull-up resistor to the RO pin.

# Caution Define the external pull-up resistance by sufficient evaluation including the temperature characteristics under the actual usage conditions.

# Precautions

- Wiring patterns for the VIN pin, the VOUT pin and GND should be designed so that the impedance is low. When
  mounting an output capacitor between the VOUT pin and the VSS pin (C<sub>L</sub>) and an input capacitor between the VIN
  pin and the VSS pin (C<sub>IN</sub>), the distance from the capacitors to these pins should be as short as possible.
- Note that generally the output voltage may increase when a series regulator is used at low load current (0.1 mA or less).
- Note that generally the output voltage may increase due to the leakage current from an output transistor when a series regulator is used at high temperature.
- Generally a series regulator may cause oscillation, depending on the selection of external parts. The following conditions are recommended for the S-19311 Series. However, be sure to perform sufficient evaluation under the actual usage conditions for selection, including evaluation of temperature characteristics. Refer to "3. Equivalent series resistance vs. Output current characteristics (Ta = +25°C)" in "■ Reference Data" for the equivalent series resistance (R<sub>ESR</sub>) of the output capacitor.

| Input capacitor (C <sub>IN</sub> ): | 2.2 µF or more |
|-------------------------------------|----------------|
| Output capacitor (CL):              | 2.2 µF or more |

- In a series regulator, generally the values of overshoot and undershoot in the output voltage vary depending on the variation factors of power-on, power supply fluctuation and load fluctuation, or output capacitance. Determine the conditions of the output capacitor after sufficiently evaluating the temperature characteristics of overshoot or undershoot in the output voltage with the actual device.
- The voltage regulator may oscillate when the impedance of the power supply is high and the input capacitance is small or an input capacitor is not connected.
- Overshoot may occur in the output voltage momentarily if the voltage is rapidly raised at power-on or when the power supply fluctuates. Sufficiently evaluate the output voltage at that time with the actual device.
- If the VOUT pin is steeply shorted with GND, a negative voltage exceeding the absolute maximum ratings may occur to the VOUT pin due to resonance of the wiring inductance and the output capacitance in the application. The negative voltage can be limited by inserting a protection diode between the VOUT pin and the VSS pin or inserting a series resistor to the output capacitor.
- The application conditions for the input voltage, the output voltage, and the load current should not exceed the power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In determining the output current, attention should be paid to the output current value specified in Table 7 in "
   Electrical Characteristics" and footnote \*4 of the table.
- SII Semiconductor Corporation claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# Characteristics (Typical Data)

#### 1. Regulator block

1.1 Output voltage vs. Output current (When load current increases) (Ta = +25°C)



1. 2 Output voltage vs. Input voltage (Ta = +25°C)



#### 1. 3 Dropout voltage vs. Output current



#### 1.4 Dropout voltage vs. Junction temperature











#### FOR AUTOMOTIVE 125°C OPERATION HIGH-WITHSTAND VOLTAGE CMOS VOLTAGE REGULATOR WITH RESET FUNCTION S-19311 Series Rev.1.1\_00

#### 1.5 Output voltage vs. Junction temperature





100

1. 6. 1 V<sub>OUT</sub> = 3.3 V

100

80

60

40

20

0

Ripple Rejection [dB]



V<sub>IN</sub> = 13.5 V

1. 5. 2 V<sub>OUT</sub> = 5.0 V

5.3

5.2

5.1

10

100

#### 2. Detector block

10

#### 2.1 Detection voltage, Release voltage vs. Junction temperature

10k

100k

1M

V<sub>IN</sub> = 13.5 V, C<sub>L</sub> = 2.2 μF

Ιουτ = 1 mA

Iоит = 30 mA

Іоит = 100 mA



1k

Frequency [Hz]

#### 2.2 Hysteresis width vs. Junction temperature





1k

Frequency [Hz]

10k

100k

1M



SII Semiconductor Corporation

2.3 Nch transistor output current vs.  $V_{\text{DS}}$ 



2.4 Nch transistor output current vs. Output voltage





2.5.1 -V<sub>DET</sub> = 2.6 V



Remark VDS: Drain-to-source voltage of the output transistor











# FOR AUTOMOTIVE 125°C OPERATION HIGH-WITHSTAND VOLTAGE CMOS VOLTAGE REGULATOR WITH RESET FUNCTION S-19311 Series Rev.1.1\_00

#### 2. 6 Release delay time vs. Junction temperature





#### 2.7 Release delay time vs. Capacitance for delay time adjustment capacitor



#### 2.8 Reset reaction time vs. Junction temperature







2.9 Reset reaction time vs. Capacitance for delay time adjustment capacitor







#### 3. Overall



3.1 Current consumption during operation vs. input voltage







18

3.3 Current consumption during operation vs. Junction temperature





# Reference Data



Figure 20

SII Semiconductor Corporation

\*1.

C<sub>L</sub>: Murata Manufacturing Co., Ltd. GCM31CR71H225K (2.2 μF)

Figure 21

# Thermal Characteristics

1. TO-252-5S(A)



Figure 22 Power Dissipation of Package (When Mounted on Board)

#### 1.1 Board 1



| Table 11                                 |   |                                                |  |  |
|------------------------------------------|---|------------------------------------------------|--|--|
| Item                                     |   | Specification                                  |  |  |
| Thermal resistance value $(\theta_{ja})$ |   | 86°C/W                                         |  |  |
| Size                                     |   | 114.3 mm $	imes$ 76.2 mm $	imes$ t1.6 mm       |  |  |
| Material                                 |   | FR-4                                           |  |  |
| Number of copper foil layer              |   | 2                                              |  |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |
| O and a fail laws                        | 2 | _                                              |  |  |
| Copper foil layer                        | 3 | _                                              |  |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |  |
| Thermal via                              |   | _                                              |  |  |

# 1. 2 Board 2



Figure 24

| Table 12                                 |   |                                                |  |  |
|------------------------------------------|---|------------------------------------------------|--|--|
| Item                                     |   | Specification                                  |  |  |
| Thermal resistance value $(\theta_{ia})$ |   | 60°C/W                                         |  |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |  |
| Material                                 |   | FR-4                                           |  |  |
| Number of copper foil layer              |   | 4                                              |  |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |
| O ann an fail le san                     | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |
| Copper foil layer                        | 3 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |  |
| Thermal via                              |   | _                                              |  |  |

1.3 Board 3



#### 1.4 Board 4



Pattern for heat radiation Figure 26

#### 1.5 Board 5



| Table 13                                 |   |                                                |  |  |
|------------------------------------------|---|------------------------------------------------|--|--|
| Item                                     |   | Specification                                  |  |  |
| Thermal resistance value $(\theta_{ia})$ |   | 38°C/W                                         |  |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |  |
| Material                                 |   | FR-4                                           |  |  |
| Number of copper foil layer              |   | 4                                              |  |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |
| Connorfeillever                          | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |
| Copper foil layer                        | 3 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |  |
| Thermal via                              |   | Number: 4<br>Diameter: 0.3 mm                  |  |  |

| Table 14                                 |   |                                                                        |  |  |
|------------------------------------------|---|------------------------------------------------------------------------|--|--|
| Item                                     |   | Specification                                                          |  |  |
| Thermal resistance value $(\theta_{ia})$ |   | 31°C/W                                                                 |  |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm                             |  |  |
| Material                                 |   | FR-4                                                                   |  |  |
| Number of copper foil layer              |   | 4                                                                      |  |  |
|                                          | 1 | Pattern for heat radiation:<br>46 mm $\times$ 46 mm $\times$ t0.070 mm |  |  |
| Copper foil layer                        | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm                            |  |  |
|                                          | 3 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm                            |  |  |
|                                          | 4 | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.070 mm                              |  |  |
| Thermal via                              |   | _                                                                      |  |  |

| Table 15              |       |                                             |  |  |
|-----------------------|-------|---------------------------------------------|--|--|
| Item                  |       | Specification                               |  |  |
| Thermal resistance va | lue   | 28°CAN                                      |  |  |
| $(\theta_{ja})$       |       | 28°C/W                                      |  |  |
| Size                  |       | 114.3 mm $	imes$ 76.2 mm $	imes$ t1.6 mm    |  |  |
| Material              |       | FR-4                                        |  |  |
| Number of copper foil | layer | 4                                           |  |  |
|                       | 1     | Pattern for heat radiation:                 |  |  |
|                       |       | 46 mm × 46 mm × t0.070 mm                   |  |  |
| Copper foil layer     | 2     | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.035 mm   |  |  |
|                       | 3     | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.035 mm   |  |  |
|                       | 4     | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm |  |  |
| Thermal via           |       | Number: 4                                   |  |  |
|                       |       | Diameter: 0.3 mm                            |  |  |

FOR AUTOMOTIVE 125°C OPERATION HIGH-WITHSTAND VOLTAGE CMOS VOLTAGE REGULATOR WITH RESET FUNCTION Rev.1.1\_00 S-19311 Series

#### 2. HSOP-8A





# 2.1 Board 1



| Table 16                                 |   |                                                |  |  |
|------------------------------------------|---|------------------------------------------------|--|--|
| Item                                     |   | Specification                                  |  |  |
| Thermal resistance value $(\theta_{ja})$ |   | 104°C/W                                        |  |  |
| Size                                     |   | 114.3 mm × 76.2 mm × t1.6 mm                   |  |  |
| Material                                 |   | FR-4                                           |  |  |
| Number of copper foil layer              |   | 2                                              |  |  |
|                                          | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |
| O ann an fail leann                      | 2 | _                                              |  |  |
| Copper foil layer                        | 3 | _                                              |  |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |  |
| Thermal via                              |   | _                                              |  |  |
|                                          |   |                                                |  |  |

#### 2. 2 Board 2



| Table 17                                 |   |                                                |  |  |  |
|------------------------------------------|---|------------------------------------------------|--|--|--|
| Item                                     |   | Specification                                  |  |  |  |
| Thermal resistance value $(\theta_{ia})$ |   | 74°C/W                                         |  |  |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |  |  |
| Material                                 |   | FR-4                                           |  |  |  |
| Number of copper foil layer              |   | 4                                              |  |  |  |
| Copper foil layer                        | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |  |
|                                          | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |  |
|                                          | 3 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |  |
|                                          | 4 | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.070 mm      |  |  |  |
| Thermal via                              |   | _                                              |  |  |  |

#### 2.3 Board 3



Figure 31

#### 2.4 Board 4



Pattern for heat radiation Figure 32

#### 2.5 Board 5



| Table 18                    |   |                                                |  |  |  |
|-----------------------------|---|------------------------------------------------|--|--|--|
| Item                        |   | Specification                                  |  |  |  |
| Thermal resistance value    |   | 39°C/W                                         |  |  |  |
| $(\theta_{ja})$             |   |                                                |  |  |  |
| Size                        |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm     |  |  |  |
| Material                    |   | FR-4                                           |  |  |  |
| Number of copper foil layer |   | 4                                              |  |  |  |
| Copper foil layer           | 1 | Land pattern and wiring for testing: t0.070 mm |  |  |  |
|                             | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |  |
|                             | 3 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm    |  |  |  |
|                             | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm    |  |  |  |
| Thermal via                 |   | Number: 4                                      |  |  |  |
|                             |   | Diameter: 0.3 mm                               |  |  |  |

| Table 19                                 |   |                                                                        |  |  |  |
|------------------------------------------|---|------------------------------------------------------------------------|--|--|--|
| Item                                     |   | Specification                                                          |  |  |  |
| Thermal resistance value $(\theta_{ja})$ |   | 37°C/W                                                                 |  |  |  |
| Size                                     |   | 114.3 mm $\times$ 76.2 mm $\times$ t1.6 mm                             |  |  |  |
| Material                                 |   | FR-4                                                                   |  |  |  |
| Number of copper foil layer              |   | 4                                                                      |  |  |  |
| Copper foil layer                        | 1 | Pattern for heat radiation:<br>45 mm $\times$ 50 mm $\times$ t0.070 mm |  |  |  |
|                                          | 2 | 74.2 mm $\times$ 74.2 mm $\times$ t0.035 mm                            |  |  |  |
|                                          | 3 | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.035 mm                              |  |  |  |
|                                          | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm                            |  |  |  |
| Thermal via                              |   | _                                                                      |  |  |  |

| Table 20                    |   |                                             |  |  |  |
|-----------------------------|---|---------------------------------------------|--|--|--|
| Item                        |   | Specification                               |  |  |  |
| Thermal resistance value    |   | 31°C/W                                      |  |  |  |
| $(\theta_{ja})$             |   |                                             |  |  |  |
| Size                        |   | 114.3 mm $	imes$ 76.2 mm $	imes$ t1.6 mm    |  |  |  |
| Material                    |   | FR-4                                        |  |  |  |
| Number of copper foil layer |   | 4                                           |  |  |  |
|                             | 1 | Pattern for heat radiation:                 |  |  |  |
| Copper foil layer           |   | 45 mm $	imes$ 50 mm $	imes$ t0.070 mm       |  |  |  |
|                             | 2 | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.035 mm   |  |  |  |
|                             | 3 | 74.2 mm $	imes$ 74.2 mm $	imes$ t0.035 mm   |  |  |  |
|                             | 4 | 74.2 mm $\times$ 74.2 mm $\times$ t0.070 mm |  |  |  |
| Thermal via                 |   | Number: 4                                   |  |  |  |
|                             |   | Diameter: 0.3 mm                            |  |  |  |



SII Semiconductor Corporation







No. VA005-A-L-SD-1.0

| TITLE                         | TO-252-5S-A<br>-Land Recommendation |  |
|-------------------------------|-------------------------------------|--|
| No.                           | VA005-A-L-SD-1.0                    |  |
| ANGLE                         |                                     |  |
| UNIT                          | mm                                  |  |
|                               |                                     |  |
|                               |                                     |  |
|                               |                                     |  |
| SII Semiconductor Corporation |                                     |  |









SII Semiconductor Corporation

# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein.
- 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein.
- 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges.
- 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.

Prior consultation with our sales office is required when considering the above uses.

SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products.

9. Semiconductor products may fail or malfunction with some probability.

The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. The entire system must be sufficiently evaluated and applied on customer's own responsibility.

- 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

1.0-2016.01



SII Semiconductor Corporation