

# S-19500/19501 Series

AUTOMOTIVE, 125°C OPERATION, 36 V INPUT, 200 mA, BUILT-IN WATCHDOG TIMER CIRCUIT VOLTAGE REGULATOR WITH RESET FUNCTION

www.ablicinc.com

© ABLIC Inc., 2014-2017 Rev.1.3\_0

The S-19500/19501 Series, developed by using high-withstand voltage CMOS technology, is a low dropout positive voltage regulator with the watchdog timer and the reset function, which has high-withstand voltage. The monitoring time of watchdog timer can be adjusted by an external capacitor. Moreover, a voltage detection circuit which monitors the output voltage is also prepared.

Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product in the purpose, contact to ABLIC Inc. is indispensable.

#### ■ Features

#### Regulator block

• Output voltage: 3.0 V to 5.3 V, selectable in 0.1 V step

• Input voltage: 4.0 V to 36.0 V

• Output voltage accuracy:  $\pm 2.0\%$  (T<sub>i</sub> = -40°C to +150°C)

Dropout voltage: 120 mV typ. (5.0 V output product, I<sub>OUT</sub> = 100 mA)
 Output current: Possible to output 200 mA (V<sub>IN</sub> = V<sub>OUT(S)</sub> + 1.0 V)<sup>\*1</sup>
 Input and output capacitors: A ceramic capacitor of 2.2 μF or more can be used.

• Ripple rejection: 70 dB typ. (f = 100 Hz)

Built-in overcurrent protection circuit: Limits overcurrent of output transistor.
 Built-in thermal shutdown circuit: Detection temperature 170°C typ.

#### **Detector block**

• Detection voltage: 2.6 V to 5.0 V, selectable in 0.1 V step • Detection voltage accuracy:  $\pm 100 \text{ mV} (T_j = -40^{\circ}\text{C to } +150^{\circ}\text{C})$ 

Hysteresis width:
 0.12 V min.

Release delay time:
 18 ms typ. (C<sub>DLY</sub> = 47 nF)

• Output form: Nch open-drain output (Built-in pull-up resistor)

### Watchdog timer block

Autonomous watchdog operation function: The watchdog timer operates due to detection of load current.

• Watchdog activation current is adjustable: 1.5 mA typ. (WADJ pin is open)

• Product type is selectable: S-19500 Series

(Product with watchdog enable function)

S-19501 Series

(Product without watchdog enable function)

• Watchdog trigger time is adjustable: 43 ms typ. (C<sub>DLY</sub> = 47 nF)

Output form:
 Nch open-drain output (Built-in pull-up resistor)

### Overall

• Current consumption: 60  $\mu$ A typ. (I<sub>OUT</sub> = 0 mA, When the watchdog timer is deactivated.)

75  $\mu$ A typ. (I<sub>OUT</sub>  $\leq$  5 mA, When the watchdog timer is activated.)

• Operation temperature range: Ta = -40°C to +125°C

• Lead-free (Sn 100%), halogen-free

Withstand 45 V load dump

AEC-Q100 qualified\*2

\*1. Please make sure that the loss of the IC will not exceed the power dissipation when the output current is large.

\*2. Contact our sales office for details.

### ■ Applications

· Constant-voltage power supply for automotive electric component, monitoring of microcotroller

### ■ Package

HSOP-8A

# ■ Block Diagrams

# 1. S-19500 Series (Product with watchdog enable function)



# 2. S-19501 Series (Product without watchdog enable function)



2 ABLIC Inc.

# ■ AEC-Q100 Qualified

This IC supports AEC-Q100 for the operation temperature grade 1. Contact our sales office for details of AEC-Q100 reliability specification.

# **■ Product Name Structure**

Users can select the product type, output voltage and detection voltage for the S-19500/19501 Series. Refer to "1. Product name" regarding the contents of product name, "3. Package" regarding the package drawings and "4. Product name list" for details of product names.

### 1. Product name



- 0: S-19500 Series (Product with watchdog enable function)1: S-19501 Series (Product without watchdog enable function)
- \*1. Refer to the tape drawing.
- \*2. Refer to "2. Product option list".

### 2. Product option list

2. 1 Output voltage

| Set Output<br>Voltage | Symbol |
|-----------------------|--------|
| 5.3 V                 | С      |
| 5.2 V                 | D      |
| 5.1 V                 | E      |
| 5.0 V                 | F      |
| 4.9 V                 | G      |
| 4.8 V                 | Н      |
| 4.7 V                 | J      |
| 4.6 V                 | K      |
| 4.5 V                 | L      |
| 4.4 V                 | М      |
| 4.3 V                 | N      |
| 4.2 V                 | Р      |

| Set Output<br>Voltage | Symbol |
|-----------------------|--------|
| 4.1 V                 | Q      |
| 4.0 V                 | R      |
| 3.9 V                 | S      |
| 3.8 V                 | Т      |
| 3.7 V                 | U      |
| 3.6 V                 | V      |
| 3.5 V                 | W      |
| 3.4 V                 | Χ      |
| 3.3 V                 | Υ      |
| 3.2 V                 | Z      |
| 3.1 V                 | 0      |
| 3.0 V                 | 1      |

2. 2 Detection voltage

| Set Detection<br>Voltage | Symbol |
|--------------------------|--------|
| vollage                  |        |
| 5.0 V                    | F      |
| 4.9 V                    | G      |
| 4.8 V                    | Н      |
| 4.7 V                    | J      |
| 4.6 V                    | K      |
| 4.5 V                    | L      |
| 4.4 V                    | М      |
| 4.3 V                    | N      |
| 4.2 V                    | Р      |
| 4.1 V                    | Q      |
| 4.0 V                    | R      |
| 3.9 V                    | S      |
| 3.8 V                    | Т      |

| Symbol |
|--------|
| U      |
| V      |
| W      |
| Χ      |
| Υ      |
| Z      |
| 0      |
| 1      |
| 2      |
| 3      |
| 4      |
| 5      |
|        |

**Remark** Set output voltage ≥ Set detection voltage + 0.3 V

# 3. Package

Table 1 Package Drawing Codes

| Package Name | Dimension    | Tape         | Tape Reel    |              |
|--------------|--------------|--------------|--------------|--------------|
| HSOP-8A      | FH008-A-P-SD | FH008-A-C-SD | FH008-A-R-SD | FH008-A-L-SD |

### 4. Product name list

# 4. 1 S-19500 Series (Product with watchdog enable function)

Table 2

| Output Voltage           | Detection Voltage | HSOP-8A            |
|--------------------------|-------------------|--------------------|
| $3.1~\text{V}\pm2.0\%$   | 2.8 V ± 0.1 V     | S-19500A03A-E8T1U4 |
| $3.3~\textrm{V}\pm2.0\%$ | 2.8 V ± 0.1 V     | S-19500AY3A-E8T1U4 |
| $3.3~\textrm{V}\pm2.0\%$ | 3.0 V ± 0.1 V     | S-19500AY1A-E8T1U4 |
| $5.0~V\pm2.0\%$          | 2.8 V ± 0.1 V     | S-19500AF3A-E8T1U4 |
| $5.0~V\pm2.0\%$          | 4.2 V ± 0.1 V     | S-19500AFPA-E8T1U4 |
| $5.0~V\pm2.0\%$          | 4.5 V ± 0.1 V     | S-19500AFLA-E8T1U4 |
| $5.0~V\pm2.0\%$          | 4.6 V ± 0.1 V     | S-19500AFKA-E8T1U4 |
| 5.0 V ± 2.0%             | 4.7 V ± 0.1 V     | S-19500AFJA-E8T1U4 |
| $5.3~V\pm2.0\%$          | 5.0 V ± 0.1 V     | S-19500ACFA-E8T1U4 |

**Remark** Please contact our sales office for products with specifications other than the above.

# 4. 2 S-19501 Series (Product without watchdog enable function)

Table 3

| Output Voltage             | Detection Voltage | HSOP-8A            |
|----------------------------|-------------------|--------------------|
| $3.3~V\pm2.0\%$            | 2.8 V ± 0.1 V     | S-19501AY3A-E8T1U4 |
| $5.0~V\pm2.0\%$            | $2.9~V\pm0.1~V$   | S-19501AF2A-E8T1U4 |
| $5.0~\textrm{V} \pm 2.0\%$ | $3.5~V\pm0.1~V$   | S-19501AFWA-E8T1U4 |
| $5.0~\textrm{V} \pm 2.0\%$ | $4.2~V \pm 0.1~V$ | S-19501AFPA-E8T1U4 |
| $5.0~\textrm{V} \pm 2.0\%$ | $4.5~V \pm 0.1~V$ | S-19501AFLA-E8T1U4 |
| $5.0~\textrm{V} \pm 2.0\%$ | $4.6~V \pm 0.1~V$ | S-19501AFKA-E8T1U4 |
| $5.0~\textrm{V} \pm 2.0\%$ | 4.7 V ± 0.1 V     | S-19501AFJA-E8T1U4 |

**Remark** Please contact our sales office for products with specifications other than the above.

# ■ Pin Configuration

# 1. HSOP-8A



Figure 3

Table 4 S-19500 Series (Product with Watchdog Enable Function)

| Pin No. | Symbol                | Description                                                                  |                              |  |  |
|---------|-----------------------|------------------------------------------------------------------------------|------------------------------|--|--|
| 1       | VOUT                  | Voltage                                                                      | output pin (Regulator block) |  |  |
| 2       | WADJ                  | Connection pin for watchdog activation threshold current adjustment resistor |                              |  |  |
| 3       | VSS                   | GND pin                                                                      |                              |  |  |
| 4       | DLY                   | Connection pin for delay time adjustment capacitor                           |                              |  |  |
| 5       | WO / RO <sup>*2</sup> | WO Watchdog output pin                                                       |                              |  |  |
| 5       | WO7RO                 | RO                                                                           | Reset output pin             |  |  |
| 6       | WEN                   | Watchdog enable pin                                                          |                              |  |  |
| 7       | WI                    | Watchdog input pin                                                           |                              |  |  |
| 8       | VIN                   | Voltage input pin (Regulator block)                                          |                              |  |  |

 Table 5
 S-19501 Series (Product without Watchdog Enable Function)

| Pin No. | Symbol | Description                                                                  |
|---------|--------|------------------------------------------------------------------------------|
| 1       | VOUT   | Voltage output pin (Regulator block)                                         |
| 2       | WADJ   | Connection pin for watchdog activation threshold current adjustment resistor |
| 3       | VSS    | GND pin                                                                      |
| 4       | DLY    | Connection pin for delay time adjustment capacitor                           |
| 5       | RO     | Reset output pin                                                             |
| 6       | WO     | Watchdog output pin                                                          |
| 7       | WI     | Watchdog input pin                                                           |
| 8       | VIN    | Voltage input pin (Regulator block)                                          |

**<sup>\*1.</sup>** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode.

<sup>\*2.</sup> The WO / RO pin combines the watchdog output pin and the reset output pin.

### ■ Pin Functions

### 1. WADJ pin

This is a pin to connect an external resistor in order to adjust watchdog activation threshold current (I<sub>O,WDact</sub>). **Table 6** shows the connection of the WADJ pin depending on the usage of the watchdog timer.

In the S-19500 Series, the watchdog timer is deactivated regardless of the connection of the WADJ pin if the watchdog timer is set to Disable by the WEN pin.

Table 6

| Usage of Watchdog Timer                                                                                               | Connection of WADJ Pin                                     |
|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| Watchdog timer is not in use                                                                                          | Connect to the VSS pin                                     |
| Watchdog timer is always activated                                                                                    | Connect to the VOUT pin via a resistor of 270 kΩ           |
| Watchdog timer turns on and off autonomously depending on the load current (Autonomous watchdog operation function*1) | Open, or connect to the VSS pin via an external resistor*2 |

<sup>\*1.</sup> Refer to "3. Watchdog timer block" in "■ Operation" for details.

### 2. DLY pin

This is a pin to connect an external capacitor in order to adjust the release delay time ( $t_{rd}$ ) of the detector and monitoring time of the watchdog timer. Refer to "**Selection of Delay Time Adjustment Capacitor (C\_{DLY})**" for the selection of an external capacitor.

### 3. WO / RO pin (S-19500 Series only)

This is an output pin for the detector and the watchdog timer. The output level is AND logic of the detector and the watchdog timer. (For example, the WO / RO pin is "L" when the WO pin is "L" and the RO pin is "H".)

### 4. WO pin (S-19501 Series only)

This is an output pin for the watchdog timer. It outputs "H" when the watchdog timer stops or if the DLY pin voltage  $(V_{DLY})$  exceeds the upper timing threshold voltage  $(V_{DU})$  when the watchdog timer operates. It outputs "L" if  $V_{DLY}$  falls below the lower watchdog timing threshold voltage  $(V_{DWL})$  when the watchdog timer operates.

### 5. RO pin (S-19501 Series only)

This is an output pin for the detector. It outputs "H" when  $V_{DLY}$  exceeds  $V_{DU}$ , and outputs "L" when  $V_{DLY}$  falls below the lower reset timing threshold voltage ( $V_{DRL}$ ).

### 6. WEN pin (S-19500 Series only)

This is a pin to switch Enable / Disable of the watchdog timer.

The watchdog timer becomes Enable if the input is "H", and becomes Disable when the input is "L". Since the WEN pin has a built-in pull-down current source, the input becomes "L" when using it in open.

# 7. WI pin

6

This is an input pin to recieve a trigger signal from the monitored object by the watchdog timer. By being input a rising edge at an appropriate timing, the WI pin confirms the normal operation of the monitored object. Refer to "3. Watchdog timer block" in "■ Operation".

<sup>\*2.</sup> Refer to "■ Selection of Watchdog Activation Threshold Current Adjustment Resistor (R<sub>WADJ,ext</sub>)" for details.

# ■ Absolute Maximum Ratings

Table 7

 $(T_j = -40^{\circ}C \text{ to } +150^{\circ}C \text{ unless otherwise specified})$ 

| Item                          | Symbol           | Absolute Maximum Rating                             | Unit |
|-------------------------------|------------------|-----------------------------------------------------|------|
| VIN pin voltage               | V <sub>IN</sub>  | $V_{SS}-0.3$ to $V_{SS}+45.0$                       | V    |
| VOUT pin voltage              | V <sub>OUT</sub> | $V_{SS}-0.3$ to $V_{IN}+0.3 \leq V_{SS}+7.0$        | V    |
| DLY pin voltage               | $V_{DLY}$        | $V_{SS} - 0.3$ to $V_{OUT} + 0.3 \leq V_{SS} + 7.0$ | V    |
| RO pin voltage                | $V_{RO}$         | $V_{SS}-0.3$ to $V_{OUT}+0.3 \leq V_{SS}+7.0$       | V    |
| WADJ pin voltage              | $V_{WADJ}$       | $V_{SS}-0.3$ to $V_{IN}+0.3 \leq V_{SS}+7.0$        | V    |
| WEN pin voltage               | $V_{WEN}$        | $V_{SS} - 0.3$ to $V_{SS} + 7.0$                    | V    |
| WI pin voltage                | V <sub>WI</sub>  | $V_{SS} - 0.3$ to $V_{SS} + 7.0$                    | V    |
| WO pin voltage                | V <sub>wo</sub>  | $V_{SS}-0.3$ to $V_{OUT}+0.3 \leq V_{SS}+7.0$       | V    |
| WO / RO pin voltage           | $V_{WO/RO}$      | $V_{SS} - 0.3$ to $V_{OUT} + 0.3 \leq V_{SS} + 7.0$ | V    |
| Output current                | I <sub>OUT</sub> | 260                                                 | mA   |
| Junction temperature          | T <sub>i</sub>   | -40 to +150                                         | °C   |
| Operation ambient temperature | T <sub>opr</sub> | -40 to +125                                         | °C   |
| Storage temperature           | T <sub>stg</sub> | -40 to +150                                         | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

# **■** Thermal Resistance Value

Table 8

| Item                                     | Symbol | Condition |         | Min. | Тур. | Max. | Unit |
|------------------------------------------|--------|-----------|---------|------|------|------|------|
| Junction-to-ambient thermal resistance*1 | θја    | HSOP-8A   | Board A | _    | 104  | -    | °C/W |
|                                          |        |           | Board B | _    | 74   | 1    | °C/W |
|                                          |        |           | Board C | -    | 39   | -    | °C/W |
|                                          |        |           | Board D | ı    | 37   | ı    | °C/W |
|                                          |        |           | Board E | _    | 31   | -    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

Remark Refer to "■ Power Dissipation" and "Test Board" for details.

# **■** Recommended Operation Conditions

Table 9

|                              |                      | TUDIO                                                                                                |                              |      |                     |          |
|------------------------------|----------------------|------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------|----------|
| Item                         | Symbol               | Condition                                                                                            | Min.                         | Тур. | Max.                | Unit     |
|                              |                      | _                                                                                                    | 4.0                          | -    | 36.0                | V        |
| VIN pin voltage              | V <sub>IN</sub>      | When using autonomous watchdog operation function *1                                                 | V <sub>OUT(S)</sub><br>+ 1.0 | _    | 36.0                | V        |
|                              | .,                   | Detector block                                                                                       | 1.0                          | _    | _                   | V        |
| VOUT pin voltage             | V <sub>OUT</sub>     | Watchdog timer block                                                                                 | +V <sub>DET</sub>            | _    | _                   | V        |
| Watchdog input voltage "H"*2 | V <sub>WIH</sub>     | _                                                                                                    | 2                            | _    | _                   | V        |
| Watchdog input voltage "L"*2 | $V_{WIL}$            | _                                                                                                    | -                            | _    | 0.8                 | V        |
| Watchdog input "H" time*2    | t <sub>high</sub>    | $V_{WI} \ge V_{WIH}$                                                                                 | 5.0                          | -    | _                   | μS       |
| Watchdog input "L" time*2    | t <sub>low</sub>     | $V_{WI} \leq V_{WIL}$                                                                                | 5.0                          | -    | _                   | μS       |
| Slew rate <sup>*2</sup>      | $\frac{dV_{WI}}{dt}$ | $V_{WI} = V_{WIL} + (V_{WIH} - V_{WIL}) \times 0.1$<br>to $V_{WIL} + (V_{WIH} - V_{WIL}) \times 0.9$ | 1                            | _    | _                   | V/μs     |
| Watchdog input frequency     | f <sub>WI</sub>      | Duty ratio 50%                                                                                       | _                            | _    | 0.2                 | MHz      |
| WEN pin input voltage "H"    | $V_{WENH}$           | _                                                                                                    | 2.0                          | _    | V <sub>OUT(S)</sub> | <b>V</b> |
| WEN pin input voltage "L"    | $V_{WENL}$           | _                                                                                                    | 0                            | _    | 0.8                 | V        |

<sup>\*1.</sup> Refer to "3. Watchdog timer block" in "■ Operation" for the autonomous watchdog operation function.

The signal input from the monitored object by the watchdog timer should satisfy the condition of **Figure 4**.



Figure 4

8

<sup>\*2.</sup> When inputting a rising edge that satisfies the condition of **Figure 4** to the WI pin, the watchdog timer detects a trigger.

# **■** Electrical Characteristics

### 1. Regulator block

Table 10

(V<sub>IN</sub> = 13.5 V,  $T_j$  = -40°C to +150°C unless otherwise specified)

| Item                                   | Symbol                                                  | Condition                                                                                                                         | Min.   | Тур. | Max.                       | Unit | Test<br>Circuit |
|----------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|------|----------------------------|------|-----------------|
| Output voltage*1                       | V <sub>OUT(E)</sub>                                     | V <sub>IN</sub> = 13.5 V, I <sub>OUT</sub> = 30 mA                                                                                | - 2.0% |      | V <sub>OUT(S)</sub> + 2.0% | V    | 1               |
| Output current*2                       | Гоит                                                    | $V_{IN} \ge V_{OUT(S)} + 1.0 \text{ V}$                                                                                           | 200*4  | _    | _                          | mA   | 2               |
| Dropout voltage <sup>*3</sup>          | V.                                                      | $I_{OUT}$ = 30 mA, Ta = +25°C,<br>$V_{OUT(S)}$ = 3.0 V to 5.3 V                                                                   | _      | 40   | 50                         | mV   | 1               |
| Dropout voltage                        | $V_{drop}$                                              | $I_{OUT}$ = 100 mA, Ta = +25°C,<br>$V_{OUT(S)}$ = 3.0 V to 5.3 V                                                                  | _      | 120  | 200                        | mV   | 1               |
| Line regulation                        | $\frac{\Delta V_{OUT1}}{\Delta V_{IN} \bullet V_{OUT}}$ | $V_{OUT(S)} + 1.0 \text{ V} \le V_{IN} \le 36.0 \text{ V},$<br>$I_{OUT} = 30 \text{ mA}, \text{ Ta} = +25^{\circ}\text{C}$        | _      | 0.02 | 0.10                       | %/V  | 1               |
| Load regulation                        | $\Delta V_{OUT2}$                                       | $V_{\text{IN}} = 13.5 \text{ V}, \ 100 \ \mu\text{A} \leq I_{\text{OUT}} \leq 100 \ \text{mA},$ $\text{Ta} = +25^{\circ}\text{C}$ | _      | 20   | 40                         | mV   | 1               |
| Input voltage                          | $V_{IN}$                                                | _                                                                                                                                 | 4.0    | ı    | 36.0                       | ٧    | _               |
| Ripple rejection                       | RR                                                      | $V_{IN}$ = 13.5 V, $I_{OUT}$ = 30 mA,<br>f = 100 Hz, $\Delta V_{rip}$ = 1.0 V <sub>p-p</sub>                                      | _      | 70   | _                          | dB   | 3               |
| Short-circuit current                  | I <sub>short</sub>                                      | $V_{IN} = 13.5 \text{ V}, V_{OUT} = 0 \text{ V},$ $Ta = +25^{\circ}C$                                                             | _      | 60   | _                          | mA   | 2               |
| Thermal shutdown detection temperature | T <sub>SD</sub>                                         | Junction temperature                                                                                                              | _      | 170  | -                          | °C   | _               |
| Thermal shutdown release temperature   | T <sub>SR</sub>                                         | Junction temperature                                                                                                              | _      | 135  | _                          | °C   | _               |

<sup>\*1.</sup> V<sub>OUT(S)</sub>: Set output voltage

 $V_{OUT3}$  is the output voltage when  $V_{IN} = V_{OUT(S)} + 1.0 \text{ V}$ .

 $V_{\text{IN1}}$  is the input voltage at which the output voltage becomes 98% of  $V_{\text{OUT3}}$  after gradually decreasing the input voltage.

\*4. The output current can be at least this value.

Due to limitation of the power dissipation, this value may not be satisfied. Attention should be paid to the power dissipation when the output current is large.

This specification is guaranteed by design.

V<sub>OUT(E)</sub>: Actual output voltage

Output voltage when fixing I<sub>OUT</sub> (= 30 mA) and inputting 13.5 V

<sup>\*2.</sup> The output current at which the output voltage becomes 95% of V<sub>OUT(E)</sub> after gradually increasing the output current.

<sup>\*3.</sup>  $V_{drop} = V_{IN1} - (V_{OUT3} \times 0.98)$ 

# 2. Detector block

Table 11

( $V_{IN}$  = 13.5 V,  $T_i$  = -40°C to +150°C unless otherwise specified)

| Item                                 | Symbol             | Condition                                                                                                   | Min.                          | Тур.                 | Max.                       | Unit     | Test<br>Circuit |
|--------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|----------------------------|----------|-----------------|
| Detection voltage*1                  | -V <sub>DET</sub>  | -                                                                                                           | -V <sub>DET(S)</sub><br>- 0.1 | -V <sub>DET(S)</sub> | -V <sub>DET(S)</sub> + 0.1 | ٧        | 4               |
| Hysteresis width                     | $V_{HYS}$          | _                                                                                                           | 120                           | 150                  | -                          | mV       | 4               |
| Reset output voltage "H"             | V <sub>ROH</sub>   | -                                                                                                           | $V_{OUT(S)} \times 0.9$       | _                    | _                          | >        | 4               |
| Reset output voltage "L"             | V <sub>ROL</sub>   | $\begin{split} V_{OUT} \geq 1.0 \ V, \ R_{extR} \geq 3 \ k\Omega, \\ Connect \ to \ VOUT \ pin \end{split}$ | _                             | 0.2                  | 0.4                        | >        | 4               |
| Reset pull-up resistance             | R <sub>RO</sub>    | VOUT pin internal resistance                                                                                | 20                            | 30                   | 45                         | kΩ       | _               |
| Reset output current                 | I <sub>RO</sub>    | $V_{RO} = 0.4 \text{ V}, V_{OUT} = -V_{DET(S)} - 0.1 \text{ V}$                                             | 3.0                           | _                    | -                          | mA       | 5               |
| Lower reset timing threshold voltage | $V_{DRL}$          | -                                                                                                           | 0.2                           | 0.3                  | 0.4                        | ٧        | 6               |
| Upper timing threshold voltage       | V <sub>DU</sub>    | -                                                                                                           | 1.5                           | 1.9                  | 2.3                        | <b>V</b> | 6               |
| Charge current                       | I <sub>D,cha</sub> | V <sub>DLY</sub> = 1.0 V                                                                                    | 2.0                           | 5.0                  | 8.0                        | μΑ       | 6               |
| Release delay time*2                 | t <sub>rd</sub>    | C <sub>DLY</sub> = 47 nF                                                                                    | 11                            | 18                   | 25                         | ms       | 4               |
| Reset reaction time*3                | t <sub>rr</sub>    | C <sub>DLY</sub> = 47 nF                                                                                    | _                             | _                    | 50                         | μS       | 4               |

<sup>\*1. -</sup>V<sub>DET</sub>: Actual detection voltage, -V<sub>DET(S)</sub>: Set detection voltage

<sup>\*2.</sup> The time period from when  $V_{OUT}$  changes to  $-V_{DET(S)} - 0.15 \text{ V} \rightarrow V_{OUT(S)}$  to when  $V_{RO}$  reaches  $V_{OUT}$  / 2.

<sup>\*3.</sup> The time period from when  $V_{OUT}$  changes to  $V_{OUT(S)} \rightarrow -V_{DET(S)} - 0.15 \text{ V}$  to when  $V_{RO}$  reaches  $V_{OUT}$  / 2.

# 3. Watchdog timer block

# 3. 1 S-19500 Series (Product with watchdog enable function)

Table 12

( $V_{IN}$  = 13.5 V,  $T_j$  = -40°C to +150°C unless otherwise specified)

| (VIII) 10:0 V, I 10 0 to 1100 0 times     |                            |                                                                                 |      |      |      | 1 /  |                 |
|-------------------------------------------|----------------------------|---------------------------------------------------------------------------------|------|------|------|------|-----------------|
| Item                                      | Symbol                     | Condition                                                                       | Min. | Тур. | Max. | Unit | Test<br>Circuit |
| Watchdog activation threshold current     | I <sub>O,WDact</sub>       | WADJ pin is open                                                                | 1.1  | 1.5  | 1.9  | mA   | 7               |
| Watchdog deactivation threshold current   | I <sub>O,WDdeact</sub>     | WADJ pin is open                                                                | ı    | 1.3  | I    | mA   | 7               |
| Watchdog activation<br>hysteresis current | $I_{O,WDhys}$              | WADJ pin is open                                                                | 0.1  | 0.2  | ı    | mA   | 7               |
| Watchdog activation threshold voltage     | $V_{WADJ,th}$              | _                                                                               | 1.28 | 1.35 | 1.45 | V    | 8               |
| WADJ pin current ratio                    | $\frac{I_{OUT}}{I_{WADJ}}$ | V <sub>WADJ</sub> = 0 V, I <sub>OUT</sub> = 10 mA                               | I    | 750  | I    | _    | 8               |
| WADJ pin internal resistance              | R <sub>WADJ,int</sub>      | _                                                                               | 490  | 650  | 845  | kΩ   | _               |
| Charge curernt                            | I <sub>D,cha</sub>         | $V_{DLY} = 1.0 \text{ V}$                                                       | 2    | 5    | 8    | μΑ   | 9               |
| Discharge current                         | I <sub>D,dcha</sub>        | $V_{DLY} = 1.0 \text{ V}$                                                       | 0.6  | 1.3  | 2.0  | μΑ   | 9               |
| Upper timing threshold voltage            | $V_{DU}$                   | -                                                                               | 1.5  | 1.9  | 2.3  | ٧    | 9               |
| Lower watchdog timing threshold voltage   | $V_{\text{DWL}}$           | -                                                                               | 0.5  | 0.7  | 0.9  | V    | 9               |
| Watchdog output pulse period              | $t_{WD,p}$                 | C <sub>DLY</sub> = 47 nF                                                        | 38   | 54   | 72   | ms   | 7               |
| Watchdog output "L" time                  | t <sub>WD,I</sub>          | $V_{OUT} > -V_{DET}$ , $C_{DLY} = 47 \text{ nF}$<br>Watchdog timer is activated | 6    | 11   | 16   | ms   | 7               |
| Watchdog trigger time                     | t <sub>WI,tr</sub>         | C <sub>DLY</sub> = 47 nF                                                        | 32   | 43   | 56   | ms   | 7               |
| WEN pin input voltage "H"                 | V <sub>SH</sub>            | -                                                                               | 2    | 1    |      | V    | 10              |
| WEN pin input voltage "L"                 | V <sub>SL</sub>            |                                                                                 | _    | ı    | 0.8  | V    | 10              |
| WEN pin input current "H"                 | I <sub>SH</sub>            | $V_{WEN} = V_{OUT(S)}$                                                          | -    | 1    | 1    | μΑ   | 10              |
| WEN pin input current "L"                 | I <sub>SL</sub>            | V <sub>WEN</sub> = 0 V                                                          | -    | 1    | 0.1  | μΑ   | 10              |



Figure 5

# 3. 2 S-19501 Series (Product without watchdog enable function)

# Table 13

( $V_{IN}$  = 13.5 V,  $T_i$  = -40°C to +150°C unless otherwise specified)

| Item                                    | Symbol                 | Condition                                                            | Min.                                                      | Тур. | Max. | Unit     | Test<br>Circuit |
|-----------------------------------------|------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|------|------|----------|-----------------|
| Watchdog activation threshold current   | I <sub>O,WDact</sub>   | WADJ pin is open                                                     | 1.1                                                       | 1.5  | 1.9  | mA       | 7               |
| Watchdog deactivation threshold current | I <sub>O,WDdeact</sub> | WADJ pin is open                                                     | -                                                         | 1.3  | -    | mA       | 7               |
| Watchdog activation hysteresis current  | I <sub>O,WDhys</sub>   | WADJ pin is open                                                     | 0.1                                                       | 0.2  | -    | mA       | 7               |
| Watchdog activation threshold voltage   | $V_{WADJ,th}$          | -                                                                    | 1.28                                                      | 1.35 | 1.45 | V        | 8               |
| WADJ pin current ratio                  | I <sub>OUT</sub>       | $V_{WADJ} = 0 \text{ V}, I_{OUT} = 10 \text{ mA}$                    | -                                                         | 750  | -    | -        | 8               |
| WADJ pin internal resistance            | R <sub>WADJ,int</sub>  | -                                                                    | 490                                                       | 650  | 845  | kΩ       | _               |
| Watchdog output voltage "H"             | V <sub>woH</sub>       | T                                                                    | $\begin{array}{c} V_{OUT(S)} \\ \times \ 0.9 \end{array}$ | 1    | ı    | >        | 13              |
| Watchdog output voltage "L"             | $V_{WOL}$              | $R_{\text{extW}} \ge 3 \text{ k}\Omega,$ Connect to VOUT pin         | ı                                                         | 0.2  | 0.4  | ٧        | 13              |
| Watchdog pull-up resistance             | R <sub>WO</sub>        | VOUT pin internal resistance                                         | 20                                                        | 30   | 45   | kΩ       | _               |
| Watchdog output current                 | I <sub>WO</sub>        | $V_{WO} = 0.4 \text{ V},$<br>$V_{OUT} = -V_{DET(S)} - 0.1 \text{ V}$ | 3.0                                                       | -    | -    | mA       | 14              |
| Charge current                          | I <sub>D,cha</sub>     | $V_{DLY} = 1.0 V$                                                    | 2                                                         | 5    | 8    | μΑ       | 9               |
| Discharge current                       | I <sub>D,dcha</sub>    | $V_{DLY} = 1.0 V$                                                    | 0.6                                                       | 1.3  | 2.0  | μΑ       | 9               |
| Upper timing threshold voltage          | $V_{DU}$               | -                                                                    | 1.5                                                       | 1.9  | 2.3  | ٧        | 9               |
| Lower watchdog timing threshold voltage | $V_{DWL}$              | -                                                                    | 0.5                                                       | 0.7  | 0.9  | <b>V</b> | 9               |
| Watchdog output pulse period            | t <sub>WD,p</sub>      | C <sub>DLY</sub> = 47 nF                                             | 38                                                        | 54   | 72   | ms       | 7               |
| Watchdog output "L" time                | t <sub>WD,I</sub>      | $V_{OUT} > -V_{DET}$ , $C_{DLY}$ = 47 nF Watchdog timer is activated | 6                                                         | 11   | 16   | ms       | 7               |
| Watchdog trigger time                   | t <sub>WI,tr</sub>     | C <sub>DLY</sub> = 47 nF                                             | 32                                                        | 43   | 56   | ms       | 7               |



Figure 6

12 ABLIC Inc.

### 4. Overall

Table 14

 $(V_{IN} = 13.5 \text{ V}, T_j = -40^{\circ}\text{C to} +150^{\circ}\text{C unless otherwise specified})$ 

| Item                                                   | Symbol                                         | Condition                                                                                    | Min. | Тур. | Max. | Unit | Test<br>Circuit |
|--------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|-----------------|
| Current consumption during operation                   |                                                | I <sub>OUT</sub> ≤ 5 mA, WADJ pin is open,<br>Watchdog timer is activated,<br>WO pin = "H"   | _    | 75   | 115  | μΑ   | 11              |
|                                                        | I <sub>SS1</sub> W<br>W<br>I <sub>O</sub><br>W | I <sub>OUT</sub> = 50 mA, WADJ pin is open,<br>Watchdog timer is activated,<br>WO pin = "H"  | _    | 80   | 125  | μΑ   | 11              |
|                                                        |                                                | I <sub>OUT</sub> = 200 mA, WADJ pin is open,<br>Watchdog timer is activated,<br>WO pin = "H" | -    | 100  | 150  | μΑ   | 11              |
| Current consumption when watchdog timer is deactivated | I <sub>SS2</sub>                               | I <sub>OUT</sub> = 0 mA,<br>Watchdog timer is deactivated                                    | _    | 60   | 95   | μΑ   | 12              |

# **■** Test Circuits

# 1. S-19500 Series (Product with watchdog enable function)



Figure 13 Test Circuit 7

Figure 14 Test Circuit 8

14 ABLIC Inc.





\*1. Charge current: the direction of the current which flows out of the IC is positive Discharge current: the direction of the current which flows into the IC is positive

Figure 15 Test Circuit 9

VIN VOUT WEN WO / RO WI DLY WADJ VSS A WO / RO pin outputs "H".

Figure 17 Test Circuit 11

Figure 16 Test Circuit 10



Figure 18 Test Circuit 12

# 2. S-19501 Series (Product without watchdog enable function)





Figure 19 Test Circuit 1



Figure 20 Test Circuit 2



Figure 21 Test Circuit 3

Figure 22 Test Circuit 4





Figure 23 Test Circuit 5

Figure 24 Test Circuit 6





Figure 25 Test Circuit 7

Figure 26 Test Circuit 8

16 ABLIC Inc.



VIN VOUT RO WI WO DLY WADJ A WO pin outputs "H".

\*1. Charge current: the direction of the current which flows out of the IC is positive Discharge current: the direction of the current which flows into the IC is positive

Figure 27 Test Circuit 9



Figure 29 Test Circuit 12



Figure 31 Test Circuit 14



Figure 28 Test Circuit 11



Figure 30 Test Circuit 13

### ■ Standard Circuits

### 1. S-19500 Series (Product with watchdog enable function)



Figure 32

# 2. S-19501 Series (Product without watchdog enable function)



Figure 33

- **\*1.**  $C_{IN}$  is a capacitor for stabilizing the input.
- \*2. C<sub>L</sub> is a capacitor for stabilizing the output. A ceramic capacitor of 2.2 μF or more can be used.
- \*3. C<sub>DLY</sub> is the delay time adjustment capacitor.
- ${}^{*}$ **4.** R<sub>WADJ,ext</sub> is the watchdog activation threshold current adjustment resistor.
- \*5. R<sub>extR</sub> and R<sub>extW</sub> are the external pull-up resistors for the reset output pin and the watchdog output pin, respectively. Connection of the external pull-up resistor is not absolutely essential since the S-19500/19501 Series has a built-in pull-up resistor.

Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation using an actual application to set the constants.

# ■ Condition of Application

Caution Generally a series regulator may cause oscillation, depending on the selection of external parts.

Confirm that no oscillation occurs in the application for which the above capacitors are used.

# ■ Selection of Input and Output Capacitors (C<sub>IN</sub>, C<sub>L</sub>)

The S-19500/19501 Series requires  $C_L$  between the VOUT pin and the VSS pin for phase compensation. Operation is stabilized by a ceramic capacitor with an output capacitance of 2.2  $\mu F$  or more over the entire temperature range. When using an OS capacitor, a tantalum capacitor, or an aluminum electrolytic capacitor, the capacitance must be 2.2  $\mu F$  or more, and the ESR must be 10  $\Omega$  or less.

The values of output overshoot and undershoot, which are transient response characteristics, vary depending on the value of the output capacitor.

The required value of capacitance for the input capacitor differs depending on the application.

Caution Define the capacitance of  $C_{\text{IN}}$  and  $C_{\text{L}}$  by sufficient evaluation including the temperature characteristics under the actual usage conditions.

# ■ Selection of Delay Time Adjustment Capacitor (C<sub>DLY</sub>)

In the S-19500/19501 Series, the delay time adjustment capacitor ( $C_{DLY}$ ) is necessary between the DLY pin and the VSS pin to adjust the release delay time ( $t_{rd}$ ) of the detector and the monitoring time of the watchdog timer.

The set release delay time  $(t_{rd(S)})$ , the set watchdog trigger time  $(t_{WI,tr(S)})$ , the set watchdog output "L" time  $(t_{WD,I(S)})$  and the set watchdog output pulse period  $(t_{WD,p(S)})$  are calculated by using following equations, respectively.

The release delay time  $(t_{rd})$ , the watchdog trigger time  $(t_{Wl,tr})$ , the watchdog output "L" time  $(t_{WD,l})$  and the watchdog output pulse period  $(t_{WD,p})$  at the time of the condition of  $C_{DLY} = 47$  nF are shown in "**Electrical Characteristics**".

$$t_{rd(S)}$$
 [ms] =  $t_{rd}$  [ms]  $\times \frac{C_{DLY}$  [nF]}{47 [nF]}

$$t_{WI,tr(S)}$$
 [ms] =  $t_{WI,tr}$  [ms]  $\times \frac{C_{DLY}$  [nF]}{47 [nF]}

$$t_{WD,I(S)}$$
 [ms] =  $t_{WD,I}$  [ms]  $\times \frac{C_{DLY}$  [nF] 47 [nF]

$$t_{WD,p(S)}$$
 [ms] =  $t_{WI,tr(S)}$  [ms] +  $t_{WD,I(S)}$  [ms]

- Caution 1. The above equations will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics using an actual application to set the constants.
  - Mounted board layout should be made in such a way that no current flows into or flows from the DLY pin since the impedance of the DLY pin is high, otherwise correct delay time and monitoring time may not be provided.
  - 3. Select C<sub>DLY</sub> whose leakage current can be ignored against the built-in constant current. The leakage current may cause deviation in delay time and monitoring time. When the leakage current is larger than the built-in constant current, no release takes place.

# ■ Selection of Watchdog Activation Threshold Current Adjustment Resistor (R<sub>WADJ,ext</sub>)

In the S-19500/19501 Series, the watchdog activation threshold current adjustment resistor ( $R_{WADJ,ext}$ ) can be connected between the WADJ pin and the VSS pin to adjust the watchdog timer activation threshold current. The set watchdog activation threshold current ( $I_{O,WDdeact(S)}$ ), the set watchdog deactivation threshold current ( $I_{O,WDdeact(S)}$ ) and the set watchdog activation hysteresis current ( $I_{O,WDhys(s)}$ ) are calculated by using following equations, respectively. The watchdog activation threshold current ( $I_{O,WDdeact}$ ), the watchdog deactivation threshold current ( $I_{O,WDdeact}$ ) and the watchdog activation hysteresis current ( $I_{O,WDhys}$ ) when the WADJ pin is open are shown in " $\blacksquare$  Electrical Characteristics".

$$\begin{split} I_{O,WDact(S)}\left[mA\right] &= I_{O,WDact}\left[mA\right] \times \left(1 + \frac{R_{WADJ,int}\left[k\Omega\right]}{R_{WADJ,ext}\left[k\Omega\right]}\right) \\ I_{O,WDdeact(S)}\left[mA\right] &= I_{O,WDdeact}\left[mA\right] \times \left(1 + \frac{R_{WADJ,int}\left[k\Omega\right]}{R_{WADJ,ext}\left[k\Omega\right]}\right) \\ I_{O,WDhys(S)}\left[mA\right] &= I_{O,WDact(S)}\left[mA\right] - I_{O,WDdeact(S)}\left[mA\right] \end{split}$$

- Caution 1. The above equations will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics using an actual application to set the constants.
  - Mounted board layout should be made in such a way that no current flows into or flows from the WADJ pin since the impedance of the WADJ pin is high, otherwise correct I<sub>O,WDact</sub> and I<sub>O,WDdeact</sub> may not be provided.

# ■ Explanation of Terms

### 1. Regulator block

### 1. 1 Low dropout voltage regulator

This voltage regulator has the low dropout voltage due to its built-in low on-resistance transistor.

### 1. 2 Output voltage (V<sub>OUT</sub>)

The accuracy of the output voltage is ensured at ±2.0% under specified conditions of fixed input voltage\*1, fixed output current, and fixed temperature.

\*1. Differs depending on the product.

Caution If the above conditions change, the output voltage value may vary and exceed the accuracy range of the output voltage. Refer to "1. Regulator block" in "■ Electrical Characteristics" and "1. Regulator block" in "■ Characteristics (Typical Data)" for details.

1. 3 Line regulation 
$$\left(\frac{\Delta V_{OUT1}}{\Delta V_{IN} \bullet V_{OUT}}\right)$$

Indicates the dependency of the output voltage against the input voltage. That is, the value shows how much the output voltage changes due to a change in the input voltage after fixing output current constant.

### 1. 4 Load regulation (ΔV<sub>OUT2</sub>)

Indicates the dependency of the output voltage against the output current. That is, the value shows how much the output voltage changes due to a change in the output current after fixing input voltage constant.

# 1. 5 Dropout voltage (V<sub>drop</sub>)

Indicates the difference between input voltage ( $V_{IN1}$ ) and the output voltage when; decreasing input voltage ( $V_{IN}$ ) gradually until the output voltage has dropped out to the value of 98% of output voltage ( $V_{OUT3}$ ), which is at  $V_{IN} = V_{OUT(S)} + 1.0 \text{ V}$ .

$$V_{drop} = V_{IN1} - (V_{OUT3} \times 0.98)$$

# 2. Detector block

### 2. 1 Detection voltage (-V<sub>DET</sub>)

The detection voltage is a voltage at which the output of the RO pin turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum ( $-V_{DET}$  min.) and the maximum ( $-V_{DET}$  max.) is called the detection voltage range (Refer to **Figure 34**).

### 2. 2 Release voltage (+V<sub>DET</sub>)

The release voltage is a voltage at which the output of the RO pin turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum ( $+V_{DET}$  min.) and the maximum ( $+V_{DET}$  max.) is called the release voltage range (Refer to **Figure 35**). This value is calculated from the actual detection voltage ( $-V_{DET}$ ) of a product and the hysteresis width ( $V_{HYS}$ ), and is  $+V_{DET} = -V_{DET} + V_{HYS}$ .



Figure 34 Detection Voltage

Figure 35 Release Voltage

### 2. 3 Hysteresis width (V<sub>HYS</sub>)

The hysteresis width is the voltage difference between the detection voltage and the release voltage. Setting the hysteresis width between the detection voltage and the release voltage prevents malfunction caused by noise on the VOUT pin voltage (V<sub>OUT</sub>).

### 2. 4 Release delay time (t<sub>rd</sub>)

The release delay time is the time period from when  $V_{OUT}$  exceeds the release voltage (+ $V_{DET}$ ) to when the RO pin output inverts (Refer to **Figure 36**), and this value changes according to the delay time adjustment capacitor ( $C_{DLY}$ ).  $t_{rd}$  is determined by a built-in constant current which charges  $C_{DLY}$ , the charge detection threshold of the DLY pin, and the capacitance of  $C_{DLY}$ . It is calculated by using the following equation.

$$t_{rd} = C_{DLY} \times \frac{V_{DU}}{I_{D,cha}}$$



Figure 36 Release Delay Time

ABLIC Inc.

### 2. 5 Reset reaction time (t<sub>rr</sub>)

The reset reaction time is the time period from when  $V_{OUT}$  falls below the detection voltage  $(-V_{DET})$  to when the RO pin output inverts (Refer to **Figure 37**). Since  $t_{rr}$  depends on the reaction time of internal circuit and the discharge time of  $C_{DLY}$ , it becomes longer if the capacitance of  $C_{DLY}$  becomes larger. Refer to "2. 9 Reset reaction time vs. Capacitance for delay time adjustment capacitor" in "

Characteristics (Typical Data)".



Figure 37 Reset Reaction Time

Caution Values shown in "2. Detector block" in "■ Electrical Characteristics" are values when watchdog timer stops. t<sub>rr</sub> may shorten since the discharge operation of C<sub>DLY</sub> may be performed while the watchdog timer operates.

### 3. Watchdog timer block

### 3. 1 Watchdog trigger time (twi,tr)

The watchdog trigger time is the time period from when the watchdog timer initiates the detection of a trigger signal to when a time-out is detected and the WO pin output changes to "L" (Refer to **Figure 38**). This value changes according to  $C_{DLY}$ .  $t_{WI,tr}$  is determined by a built-in constant current which charges  $C_{DLY}$ , the charge detection threshold of the DLY pin, and the capacitance of  $C_{DLY}$ . It is calculated by using the following equation.

$$t_{WI,tr} = C_{DLY} \times \frac{(V_{DU} - V_{DWL})}{I_{D,dcha}}$$



Figure 38 Watchdog Trigger Time

# 3. 2 Watchdog output "L" time (twp,I)

The watchdog output "L" time is the time period when the WO pin continues "L" after the watchdog timer detects a time-out. This value changes according to C<sub>DLY</sub>, and is calculated by using the following equation.

$$t_{WD,I} = C_{DLY} \times \frac{(V_{DU} - V_{DWL})}{I_{D,dcha}}$$

### 3. 3 Watchdog output pulse period (two,p)

The watchdog output pulse period is the period of the continuous rectangular wave that appears in the WO pin when the watchdog timer repeats the detection of a time-out. It is calculated by using the following equation.

$$t_{WD,p} = t_{WI,tr} + t_{WD,I}$$

Caution Values shown in "3. Watchdog timer block" in "■ Electrical Characteristics" and "■ Characteristics (Typical Data)" are values when V<sub>OUT</sub> decreases to –V<sub>DET</sub> or lower and the discharge operation of C<sub>DLY</sub> due to the detector operation is not performed.

The discharge operation of  $C_{DLY}$  could be performed when  $V_{OUT}$  decreases to  $-V_{DET}$  or lower, at that time,  $t_{WI,tr}$ ,  $t_{WD,l}$  and  $t_{WD,p}$  may be changed.

# Operation

### 1. Regulator block

### 1. 1 Basic operation

Figure 39 shows the block diagram of the regulator in the S-19500/19501 Series.

The error amplifier compares the reference voltage (V<sub>ref</sub>) with feedback voltage (V<sub>fb</sub>), which is the output voltage resistance-divided by feedback resistors (Rs and Rf). It supplies the gate voltage necessary to maintain the constant output voltage which is not influenced by the input voltage and temperature change, to the output transistor.



Figure 39

### 1. 2 Output transistor

In the S-19500/19501 Series, a low on-resistance P-channel MOS FET is used as the output transistor. Be sure that V<sub>OUT</sub> does not exceed V<sub>IN</sub> + 0.3 V to prevent the voltage regulator from being damaged due to reverse current flowing from the VOUT pin through a parasitic diode to the VIN pin, when the potential of Vout became higher than V<sub>IN</sub>.

#### 1. 3 Overcurrent protection circuit

The S-19500/19501 Series includes an overcurrent protection circuit which having the characteristics shown in "1. 1 Output voltage vs. Output current (When load current increases) ( $Ta = +25^{\circ}$ C)" of "1. Regulator block" in " Characteristics (Typical Data)", in order to limit an excessive output current and overcurrent of the output transistor due to short-circuiting between the VOUT pin and the VSS pin. The current when the output pin is short-circuited ( $I_{short}$ ) is internally set at approx. 60 mA typ., and the load current when short-circuiting is limited based on this value. The output voltage restarts regulating if the output transistor is released from overcurrent status.

Caution This overcurrent protection circuit does not work as for thermal protection. If this IC long keeps short circuiting, pay attention to the conditions of input voltage and load current so that, under the usage conditions including short circuit, the loss of the IC will not exceed power dissipation.

#### 1. 4 Thermal shutdown circuit

The S-19500/19501 Series has a thermal shutdown circuit to limit self-heating. When the junction temperature rises to 170°C typ., the thermal shutdown circuit operates to stop regulating. After that, when the junction temperature drops to 135°C typ., the thermal shutdown circuit is released to restart regulating.

Due to self-heating of the S-19500/19501 Series, if the thermal shutdown circuit starts operating, it stops regulating so that the output voltage drops. For this reason, self-heating is limited and the IC's temperature drops. When the temperature drops, the thermal shutdown circuit is released to restart regulating, thus self-heating is generated again due to rising of the output voltage. Repeating this procedure makes the waveform of the VOUT pin output into a pulse-like form. This phenomenon continues unless decreasing either or both of the input voltage and the output current in order to reduce the internal power consumption, or decreasing the ambient temperature. Note that the product may suffer physical damage such as deterioration if the above phenomenon occurs continuously.

Table 15

| Thermal Shutdown Circuit | VOUT Pin Voltage      |
|--------------------------|-----------------------|
| Detect: 170°C typ.*1     | V <sub>SS</sub> level |
| Release: 135°C typ.*1    | Set value             |

<sup>\*1.</sup> Junction temperature

#### 2. Detector block

### 2. 1 Basic operation

- (1) When the output voltage  $(V_{OUT})$  of the regulator is release voltage  $(+V_{DET})$  of the detector or higher, the Nch transistor (N1 and N2) are turned off and "H" is output to the RO pin. Since the Pch transistor (P1) is turned on, the input voltage to the comparator (C1) is  $\frac{R_B \bullet V_{OUT}}{R_A + R_B}$ .
- (2) Even if  $V_{OUT}$  decreases to  $+V_{DET}$  or lower, "H" is output to the RO pin when  $V_{OUT}$  is the detection voltage  $(-V_{DET})$  or higher. When  $V_{OUT}$  decreases to  $-V_{DET}$  (point A in **Figure 41**) or lower, N1 which is controlled by C1 is turned on, and  $C_{DLY}$  is discharged. If the DLY pin voltage  $(V_{DLY})$  decreases to the lower reset timing threshold voltage  $(V_{DRL})$  or lower, N2 of output stage of C2 is turned on, and then "L" is output to the RO pin. At this time, P1 is turned off, and the input voltage to C1 is  $\frac{R_B \bullet V_{OUT}}{R_A + R_B + R_C}$ .
- (3) If V<sub>OUT</sub> further decreases to the IC's minimum operation voltage or lower, the RO pin output is "H".
- (4) When  $V_{OUT}$  increases to the IC's minimum operation voltage or higher, "L" is output to the RO pin. Moreover, even if  $V_{OUT}$  exceeds  $-V_{DET}$ , the output is "L" when  $V_{OUT}$  is lower than  $+V_{DET}$ .
- (5) When  $V_{OUT}$  increases to  $+V_{DET}$  (point B in **Figure 41**) or higher, N1 is turned off and  $C_{DLY}$  is charged. N2 is turned off if  $V_{DLY}$  increases to the upper timing threshold voltage ( $V_{DU}$ ) or higher, and "H" is output to the RO pin.



Figure 40 Operation of Detector Block



Figure 41 Timing Chart of Detector Block

28 ABLIC Inc.

### 2. 2 Delay circuit

When the output voltage  $(V_{OUT})$  of the regulator rises under the status that "L" is output to the RO pin, the reset release signal is output to the RO pin later than when  $V_{OUT}$  becomes  $+V_{DET}$ . The release delay time  $(t_{rd})$  changes according to  $C_{DLY}$ . Refer to "

Selection of Delay Time Adjustment Capacitor  $(C_{DLY})$ " for details.

Moreover, when  $V_{\text{OUT}}$  decreases to  $-V_{\text{DET}}$  or lower, the delay time of the same time length as the reset reaction time ( $t_{\text{rr}}$ ) occurs in the output to the RO pin. Refer to "2. **Detector block"** in "**Explanation of Terms"** for details.

If the time period from when  $V_{OUT}$  decreases to  $-V_{DET}$  or lower to when  $V_{OUT}$  increases to  $+V_{DET}$  or higher is significantly shorter compared to the length of  $t_{rr}$ ,  $V_{DLY}$  may not decrease to  $V_{DRL}$  or lower. In that case, "H" output remains in the RO pin.

Caution Since  $t_{rd}$  depends on the charge time of  $C_{DLY}$ ,  $t_{rd}$  may be shorter than the set value if the charge operation is initiated under the condition that a residual electric charge is left in  $C_{DLY}$ .

### 2. 3 Output circuit

The output form of the RO pin is Nch open-drain. The RO pin can output a signal without an external pull-up resistor since it has a built-in resistor to pull up to the VOUT pin internally.

Do not connect to the pin other than VOUT pin when connecting an external pull-up resistor to the RO pin. In the S-19500 Series, the reset output pin is prepared as the WO / RO pin.

Caution Define the external pull-up resistance by sufficient evaluation including the temperature characteristics under the actual usage conditions.

### 3. Watchdog timer block

### 3. 1 Basic operation

The watchdog timer operates as follows during monitoring operation.

- (1) When the WO pin outputs "H", C<sub>DLY</sub> is discharged by an internal constant current source, and the DLY pin voltage (V<sub>DLY</sub>) decreases. The watchdog timer detects a trigger and the C<sub>DLY</sub> is charged by an internal constant current source if a rising edge is input to the WI pin from a monitored object by the watchdog timer, and then V<sub>DLY</sub> rises. The discharge operation is restarted if V<sub>DLY</sub> reaches the upper timing threshold voltage (V<sub>DU</sub>), and V<sub>DLY</sub> decreases again. By inputting a rising edge to the WI pin again during the discharge operation, the similar operation is repeated. At this time, the WO pin outputs "H" continuously.
- (2) The watchdog timer does not detect a trigger if the rising edge is not input to the WI pin from a monitored object by the watchdog timer when the C<sub>DLY</sub> is discharged and V<sub>DLY</sub> decreases. The WO pin outputs "L" if the discharge operation continues not detecting a trigger when V<sub>DLY</sub> reaches the lower watchdog timing threshold voltage (V<sub>DWL</sub>). This operation is called the time-out detection.
- (3) After the time-out detection,  $C_{DLY}$  is charged while the WO pin outputs "L", and  $V_{DLY}$  increases. The WO pin outputs "H" and restarts the discharge operation if  $V_{DLY}$  reaches  $V_{DU}$ .
- (4) By the operation of (3), a monitored object by the watchdog timer is reset. If a rising edge is input to the WI pin again, the operation similar to (1) is continued since the watchdog timer detects a trigger.
- (5) After the operation of (3), if the status in which a rising edge is not input to the WI pin continues, the watchdog timer repeats the operation of  $(5) \rightarrow (3) \rightarrow (5) \rightarrow ...$



Figure 42

The time period from when the watchdog timer detects a trigger to when it detects a time-out  $(t_{WD,TO})$  is indicated as the following expression. **Figure 43** shows a timing chart of the watchdog timer.

 $t_{WI,tr} \leq t_{WD,TO} \leq t_{WD,p}$ 



Figure 43

Regardless of the status of the watchdog timer, the capacitance of  $C_{DLY}$  could be discharged by the detector operation. Even if watchdog timer detects a trigger of signal input to the WI pin, the WO pin outputs "L" when  $V_{DLY}$  reaches  $V_{DWL}$ . After that, the watchdog timer restarts the monitoring operation if the WO pin outputs "H" when  $V_{DLY}$  reaches  $V_{DU}$ .

### 3. 2 Output current detection circuit

Since the S-19500/19501 Series has a built-in output current detection circuit, the watchdog timer operates autonomously. When using the autonomous watchdog operation function, the current flows in the load is detected by the output current of the regulator, the watchdog timer initiates the activation when the output current is the watchdog activation threshold current ( $I_{O,WDdeact}$ ) or more, the watchdog timer is deactivated when the output current is the watchdog deactivation threshold current ( $I_{O,WDdeact}$ ) or less

When not using the autonomous watchdog operation function, select a connection of the WADJ pin from **Table 6** in **"■ Pin Functions** ".

Depending on the output current (I<sub>OUT</sub>) of the regulator, the watchdog timer monitoring activation is as follows.

- (1) When I<sub>OUT</sub> of the regulator is the watchdog activation threshold current (I<sub>O,WDact</sub>) or more, the WADJ pin voltage (V<sub>WADJ</sub>) is higher than the reference voltage (V<sub>ref</sub>), and the output of the comparator (C1) is "H". At this time, the watchdog timer initiates the monitoring activation.
- (2) When I<sub>OUT</sub> decreases to the watchdog deactivation threshold current (I<sub>O,WDdeact</sub>) (point A in **Figure 45**) or less, V<sub>WADJ</sub> decreases to V<sub>ref</sub> or less and the output of C1 is "L". At this time, the watchdog timer deactivates the monitoring. Even if I<sub>OUT</sub> increases, the watchdog timer continues the monitoring deactivation when I<sub>OUT</sub> is within less than I<sub>O,WDact</sub>
- (3) If I<sub>OUT</sub> further increases to I<sub>O,WDact</sub> (point B in **Figure 45**) or more, V<sub>WADJ</sub> increases to V<sub>ref</sub> or higher and the output of C1 is "H". And then, the watchdog timer initiates the monitoring activation.



Figure 44 Operation of Output Current Detection Circuit



Figure 45 Autonomous Watchdog Operation Function

Caution Due to detecting I<sub>OUT</sub> of the regulator, current flows through the registors connected to the WADJ pin (R<sub>WADJ,ext</sub> and R<sub>WADJ,int</sub>). Therefore, the WADJ pin voltage (V<sub>WADJ</sub>) may fluctuate since the current flowing through R<sub>WADJ,ext</sub> and R<sub>WADJ,int</sub> also changes in the same way if the output current changes transiently. V<sub>WADJ</sub> at that time should be evaluated with the actual device.

Remark  $I_{O,WDdeact}$  and  $I_{O,WDhys}$  can be adjusted by connecting  $R_{WADJ,ext}$  to the WADJ pin. Refer to "

Selection of Watchdog Activation Threshold Current Adjustment Resistor ( $R_{WADJ,ext}$ )" for the detail.

32 ABLIC Inc.

### 3. 3 Watchdog enable circuit

S-19500 Series has a built-in watchdog Enable circuit that switches Enable or Disable of the watchdog timer due to input to the WEN pin. When inputting "L" to the WEN pin, the watchdog timer becomes Disable and stops the output current detection operation and monitoring activation. When inputting "H" to the WEN pin, the watchdog timer becomes Enable. The watchdog timer monitoring activation is performed depending on the connection of the WADJ pin.

The internal equivalent circuit of the WEN pin is configured as shown in **Figure 46**, and is pulled down internally by the constant current source. For this reason, the WEN pin is set to "L" when using the WEN pin in the floating status, and the watchdog timer becomes Disable. However, in order that the watchdog timer become Disable certainly, connect the WEN pin to GND so that "L" is input to the WEN pin certainly, since the impedance of the WEN pin is high when using the WEN pin in the floating status.

In order to fix the watchdog timer to Enable, connect the WEN pin to the VOUT pin so that "H" is input to the WEN pin.

Table 16 shows the relation between status of each pins and the watchdog timer.

| ı | at | Эle | 1 | 6 |  |
|---|----|-----|---|---|--|
|   |    |     |   |   |  |
|   |    |     |   |   |  |

| WEN Pin<br>Input Logic | WADJ Pin Connection*1                               | Output<br>Current <sup>*2</sup> | Output Current Detection Circuit | Watchdog Timer<br>Monitoring Activation | WO Pin<br>Input Logic |
|------------------------|-----------------------------------------------------|---------------------------------|----------------------------------|-----------------------------------------|-----------------------|
| "H"                    | Open, or connect to VSS pin via external resistor*3 | "H"                             | Operate                          | Activate                                | "H" or "L"            |
| "H"                    | Open, or connect to VSS pin via external resistor*3 | "L"                             | Operate                          | Deactivate                              | "H"                   |
| "H"                    | Connect to VOUT pin via resistor of 270 kΩ          | Don't care                      | Stop                             | Activate                                | "H" or "L"            |
| "H"                    | Connect to VSS pin                                  | Don't care                      | Stop                             | Deactivate                              | "H"                   |
| "L"                    | Don't care                                          | Don't care                      | Stop                             | Deactivate                              | "H"                   |

\*1. Refer to "1. WADJ pin" in "■ Pin Functions".

\*2. Output current "H": I<sub>OUT</sub> > I<sub>O,WDact</sub>
Output current "L": I<sub>OUT</sub> < I<sub>O,WDdeact</sub>

\*3. Refer to "■ Selection of Watchdog Activation Threshold Current Adjustment Resistor (R<sub>WADJ,ext</sub>)".



Figure 46

### 3. 4 Watchdog input circuit

By inputting a rising edge to the WI pin, the watchdog timer detects a trigger. The S-19500/19501 Series has a built-in watchdog input circuit which contains a band pass filter in the WI pin, and detects a rising edge which satisfies an input condition as a trigger signal. Refer to \*2 and Figure 4 in ■ Recommended Operation Conditions".

During the operation of the watchdog timer, a trigger is detected only when the DLY pin voltage is in  $V_{DU}$  to  $V_{DWL}$  and while the discharge operation of  $C_{DLY}$  is being performed. Refer to "3. Watchdog timer block" in "Deration" for details. The signal input from a monitored object by the watchdog timer to the watchdog timer should be input with a time interval which is sufficiently shorter than the watchdog trigger time ( $t_{WLtr}$ ).

Caution Under a noisy environment, the watchdog input circuit may detect the noise as a trigger signal.

Sufficiently evaluate with the actual application to confirm that a trigger is detected only in the intended signal.

### 3. 5 Watchdog output circuit

The output form of the WO pin is Nch open-drain. The WO pin can output a signal without an external pull-up resistor since it has a built-in resistor to pull up to the VOUT pin internally.

Do not connect to the pin other than VOUT pin when connecting an external pull-up resistor to the WO pin. In the S-19500 Series, the watchdog output pin is prepared as the WO / RO pin.

Caution Define the external pull-up resistance by sufficient evaluation including the temperature characteristics under the actual usage conditions.

# **■** Timing Charts

# 1. S-19500 Series (Product with watchdog enable function)



Figure 47 Example of Watchdog Timer Monitoring Operation



Figure 48 Example of Detector Operation

# 2. S-19501 Series (Product without watchdog enable function)



Figure 49 Example of Watchdog Timer Monitoring Operation



Figure 50 Example of Detector Operation

#### ■ Precautions

- Wiring patterns for the VIN pin, the VOUT pin and GND should be designed so that the impedance is low. When mounting an output capacitor between the VOUT pin and the VSS pin (C<sub>L</sub>) and an input capacitor between the VIN pin and the VSS pin (C<sub>IN</sub>), the distance from the capacitors to these pins should be as short as possible.
- Note that generally the output voltage may increase when a series regulator is used at low load current (0.1 mA or less).
- Note that generally the output voltage may increase due to the leakage current from an output transistor when a series regulator is used at high temperature.
- Generally a series regulator may cause oscillation, depending on the selection of external parts. The following conditions are recommended for the S-19500/19501 Series. However, be sure to perform sufficient evaluation under the actual usage conditions for selection, including evaluation of temperature characteristics. Refer to "4. Example of equivalent series resistance vs. Output current characteristics (Ta = +25°C)" in "■ Reference Data" for the equivalent series resistance (R<sub>ESR</sub>) of the output capacitor.

Input capacitor ( $C_{IN}$ ): 2.2  $\mu F$  or more Output capacitor ( $C_L$ ): 2.2  $\mu F$  or more

- In a series regulator, generally the values of overshoot and undershoot in the output voltage vary depending on the variation factors of power-on, power supply fluctuation and load fluctuation, or output capacitance.

  Determine the conditions of the output capacitor after sufficiently evaluating the temperature characteristics of overshoot or undershoot in the output voltage with the actual device.
- The voltage regulator may oscillate when the impedance of the power supply is high and the input capacitance is small or an input capacitor is not connected.
- Overshoot may occur in the output voltage momentarily if the voltage is rapidly raised at power-on or when the power supply fluctuates. Sufficiently evaluate the output voltage at that time with the actual device.
- If the VOUT pin is steeply shorted with GND, a negative voltage exceeding the absolute maximum ratings may occur
  to the VOUT pin due to resonance of the wiring inductance and the output capacitance in the application. The
  negative voltage can be limited by inserting a protection diode between the VOUT pin and the VSS pin or inserting a
  series resistor to the output capacitor.
- The application conditions for the input voltage, the output voltage, and the load current should not exceed the power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- In determining the output current, attention should be paid to the output current value specified in **Table 10** in **"■ Electrical Characteristics"** and footnote \*4 of the table.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

# 1. Regulator block

1. 1 Output voltage vs. Output current (When load current increases) (Ta = +25°C)





1. 2 Output voltage vs. Input voltage (Ta = +25°C)





1. 3 Dropout voltage vs. Output current





1. 4 Dropout voltage vs. Junction temperature





# S-19500/19501 Series

### 1. 5 Output voltage vs. Junction temperature





#### 1. 5. 2 V<sub>OUT</sub> = 5.0 V



# 1. 6 Ripple rejection (Ta = +25°C)

1. 6. 1  $V_{OUT} = 3.3 V$ 



# 1. 6. 2 V<sub>OUT</sub> = 5.0 V



#### 2. Detector block

# 2. 1 Detection voltage, Release voltage vs. Junction temperature





#### 2. 2 Hysteresis width vs. Junction temperature





#### 2. 3 Nch transistor output current vs. $V_{DS}$





# 2. 4 Nch transistor output current vs. Output voltage

2. 4. 1 
$$-V_{DET} = 2.6 V$$



2. 4. 2 
$$-V_{DET} = 4.7 \text{ V}$$



# 2. 5 Nch transistor output voltage vs. Output voltage

2. 5. 1 
$$-V_{DET} = 2.6 \text{ V}$$



2. 5. 2  $-V_{DET} = 4.7 \text{ V}$ 



Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor

#### 2. 6 Release delay time vs. Junction temperature





#### 2. 7 Release delay time vs. Capacitance for delay time adjustment capacitor





#### 2. 8 Reset reaction time vs. Junction temperature





# 2. 9 Reset reaction time vs. Capacitance for delay time adjustment capacitor





#### 3. Watchdog timer block

#### 3. 1 Watchdog trigger time vs. Junction temperature





3. 1. 2 
$$V_{OUT} = 5.0 V$$



# 3. 2 Watchdog trigger time vs. Capacitance for delay time adjustment capacitor

#### 3. 2. 1 $V_{OUT} = 3.3 V$





# 3. 3 Charge current, discharge current vs. Junction temperature

3. 3. 1 V<sub>OUT</sub> = 3.3 V





# 3.4 Upper timing threshold voltage, lower watchdog timing threshold voltage, lower reset timing threshold voltage vs. Junction temperature

3. 4. 1  $V_{OUT} = 3.3 V$ 



3. 4. 2 V<sub>OUT</sub> = 5.0 V



#### 3. 5 Watchdog activation current, watchdog deactivation current vs. Junction temperature

3. 5. 1  $V_{OUT} = 3.3 V$ 



3. 5. 2 V<sub>OUT</sub> = 5.0 V



3. 6 Watchdog activation current, Watchdog deactivation current vs. Watchdog activation threshold current adjustment resistor (Ta = +25°C)

3. 6. 1  $V_{OUT} = 3.3 V$ 



3. 6. 2 V<sub>OUT</sub> = 5.0 V



#### 4. Overall

#### 4. 1 Current consumption during operation vs. input voltage





4. 1. 2 
$$V_{OUT} = 5.0 \text{ V}, -V_{DET} = 4.7 \text{ V}$$



# 4. 2 Current consumption during operation vs. Output current

4. 2. 1 
$$V_{OUT} = 3.3 V, -V_{DET} = 2.6 V$$



4. 2. 2 
$$V_{OUT} = 5.0 \text{ V}, -V_{DET} = 4.7 \text{ V}$$



### 4. 3 Current consumption during operation vs. Junction temperature

4. 3. 1  $V_{OUT} = 3.3 \text{ V}, -V_{DET} = 2.6 \text{ V}$ 



#### 4. 3. 2 V<sub>OUT</sub> = 5.0 V, -V<sub>DET</sub> = 4.7 V



#### ■ Reference Data

# 1. Transient response characteristics when input (Ta = +25°C)





### 2. Transient response characteristics of load (Ta = +25°C)





#### 3. Load dump characteristics (Ta = +25°C)



# 4. Example of equivalent series resistance vs. Output current characteristics (Ta = +25°C)





\*1. C<sub>L</sub>: Murata Manufacturing Co., Ltd. GCM31CR71H225K (2.2 μF)

# **■** Power Dissipation

# **HSOP-8A**



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| Α     | 1.20 W                              |
| В     | 1.69 W                              |
| С     | 3.21 W                              |
| D     | 3.38 W                              |
| Е     | 4.03 W                              |

# **HSOP-8A** Test Board

# (1) Board A





| Item                        |   | Specification                               |  |
|-----------------------------|---|---------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |  |
| Material                    |   | FR-4                                        |  |
| Number of copper foil layer |   | 2                                           |  |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |  |
|                             | 2 | -                                           |  |
|                             | 3 | -                                           |  |
|                             | 4 | 74.2 x 74.2 x t0.070                        |  |
| Thermal via                 |   | -                                           |  |

# (2) Board B



| Item                        |   | Specification                               |  |
|-----------------------------|---|---------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |  |
| Material                    |   | FR-4                                        |  |
| Number of copper foil layer |   | 4                                           |  |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |  |
|                             | 2 | 74.2 x 74.2 x t0.035                        |  |
|                             | 3 | 74.2 x 74.2 x t0.035                        |  |
|                             | 4 | 74.2 x 74.2 x t0.070                        |  |
| Thermal via                 |   | -                                           |  |

# (3) Board C



| Item                        |   | Specification                               |  |
|-----------------------------|---|---------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |  |
| Material                    |   | FR-4                                        |  |
| Number of copper foil layer |   | 4                                           |  |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |  |
|                             | 2 | 74.2 x 74.2 x t0.035                        |  |
|                             | 3 | 74.2 x 74.2 x t0.035                        |  |
|                             | 4 | 74.2 x 74.2 x t0.070                        |  |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm               |  |



enlarged view

No. HSOP8A-A-Board-SD-1.0

# **HSOP-8A** Test Board

# (4) Board D





| Item                        |   | Specification                              |  |
|-----------------------------|---|--------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                        |  |
| Material                    |   | FR-4                                       |  |
| Number of copper foil layer |   | 4                                          |  |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm2 t0.070 |  |
|                             | 2 | 74.2 x 74.2 x t0.035                       |  |
|                             | 3 | 74.2 x 74.2 x t0.035                       |  |
|                             | 4 | 74.2 x 74.2 x t0.070                       |  |
| Thermal via                 |   | -                                          |  |

# (5) Board E



| Item                        |   | Specification                                          |  |
|-----------------------------|---|--------------------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |  |
| Material                    |   | FR-4                                                   |  |
| Number of copper foil layer |   | 4                                                      |  |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |  |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |  |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |  |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |  |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm                          |  |



enlarged view

No. HSOP8A-A-Board-SD-1.0





# No. FH008-A-P-SD-2.0

| TITLE      | HSOP8A-A-PKG Dimensions |
|------------|-------------------------|
| No.        | FH008-A-P-SD-2.0        |
| ANGLE      | <b>\$</b> =1            |
| UNIT       | mm                      |
|            |                         |
|            |                         |
|            |                         |
| ABLIC Inc. |                         |



# No. FH008-A-C-SD-1.0

| TITLE      | HSOP8A-A-Carrier Tape |  |
|------------|-----------------------|--|
| No.        | FH008-A-C-SD-1.0      |  |
| ANGLE      |                       |  |
| UNIT       | mm                    |  |
|            |                       |  |
|            |                       |  |
|            |                       |  |
| ABLIC Inc. |                       |  |



Enlarged drawing in the central part



# No. FH008-A-R-SD-1.0

| TITLE      | HSOP  | 8A-A-Re   | el    |
|------------|-------|-----------|-------|
| No.        | FH008 | -A-R-SD-1 | .0    |
| ANGLE      |       | QTY.      | 4,000 |
| UNIT       | mm    |           |       |
|            |       |           |       |
|            |       |           |       |
|            |       |           |       |
| ABLIC Inc. |       |           |       |



# No. FH008-A-L-SD-1.0

| TITLE      | HSOP8A-A -Land Recommendation |  |
|------------|-------------------------------|--|
| No.        | FH008-A-L-SD-1.0              |  |
| ANGLE      |                               |  |
| UNIT       | mm                            |  |
|            |                               |  |
|            |                               |  |
|            |                               |  |
| ABLIC Inc. |                               |  |

# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not responsible for damages caused by the incorrect information described herein.
- 4. Be careful to use the products within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not responsible for damages caused by failures and / or accidents, etc. that occur due to the use of the products outside their specified ranges.
- 5. When using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not apply the products to the above listed devices and equipments without prior written permission by ABLIC Inc. Especially, the products cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.
  - Prior consultation with our sales office is required when considering the above uses.
  - ABLIC Inc. is not responsible for damages caused by unauthorized or unspecified use of our products.
- 9. Semiconductor products may fail or malfunction with some probability.
  - The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system must be sufficiently evaluated and applied on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc.

  The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party without the express permission of ABLIC Inc. is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

2.0-2018.01

