# **Photo IC for rangefinder** S13021-01CT # One channel distance measurement photo IC for indirect TOF (time-of-flight) The S13021-01CT is a distance measurement device using the indirect TOF method. It integrates Hamamatsu's CMOS sensor and signal processing circuit. The sensor outputs signals proportional to the time for the pulse-modulated light to reflect by the target object and return. The output value can be used to calculate the distance to the target object. The S13021-01CT runs on low voltage (3.3 V) and supports $I^2C$ interface and SPI. #### **Features** - → Low voltage operation (3.3 V) - I<sup>2</sup>C interface/SPI compatible - **■** Built-in 16-bit A/D converter ## Applications - **Distance measurement** - Presence or absence of objects #### **Structure** | Parameter | Specification | Unit | |---------------------|------------------|------| | Photosensitive area | $0.4 \times 0.4$ | mm | | Package | Glass epoxy | - | | Seal material | Epoxy resin | - | #### **►** Absolute maximum ratings (Ta=25 °C) | Parameter | Symbol | Value | Unit | |-------------------------------|--------|----------------------------------|------| | Supply voltage | Vdd | -0.3 to +4.6 | V | | Load current | Io | ±10 | mA | | Power dissipation | Р | 100 | mW | | Operating temperature | Topr | -25 to +65 | °C | | Storage temperature | Tstg | -40 to +85 | °C | | Reflow soldering conditions*1 | Tsol | Peak temperature 240 °C , 1 time | - | <sup>\*1:</sup> JEDEC level 5a Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings. ## **➡** Recommended operating conditions | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------------------------------------|------------------|-----------|-----------|--------|-----------|------| | Supply voltage | Vdd(A)<br>Vdd(D) | | - | 3.3 | - | V | | I <sup>2</sup> C bus pull-up voltage* <sup>2</sup> | Vbus | Rp=2.2 kΩ | - | Vdd(D) | - | V | | High level input voltage | Vih | | 0.7Vdd(D) | - | - | V | | Low level input voltage | Vil | | - | - | 0.2Vdd(D) | V | | Bus capacitance | Cbus | SDA, SCL | - | - | 400 | pF | | Clock frequency | Fclk | CLK | - | 50 | - | MHz | | Resolution | - | | - | 16 | - | bit | <sup>\*2:</sup> The pull-up resistance is determined by the Cbus and Vbus values. ## **■** Electrical and optical characteristics [Ta=25 °C, Vdd(A)=Vdd(D)=3.3 V, CLK=50 MHz] #### ■ Sensor area | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |-----------------------------|--------|-----------|--------|-------------|-------|------------| | Spectral response range | λ | | - | 440 to 1000 | - | nm | | Peak sensitivity wavelength | λр | | - | 800 | - | nm | | Current consumption | Icc | | - | 9.3 | - | mA | | Photosensitivity*3 | RES | | - | 15600 | - | digit/µW·s | | Output value*4 | Vor | When dark | -6000 | 0 | +6000 | digit | | Output value | Vsat | Saturated | -32768 | - | - | digit | | Sensitivity ratio*5 | SR | | - | 1.0 | - | - | <sup>\*3:</sup> Monochromatic wavelength source ( $\lambda$ =850 nm) #### ■ I2C area | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------------------------|--------|------------------------|---------|--------------------|------|------| | I <sup>2</sup> C address* <sup>6</sup> | - | 7-bit | 0x | 2A, 0x2B, 0x2C, 0x | 2D | - | | I <sup>2</sup> C clock frequency | fclk | - | 1 | - | 400 | kHz | | SDA, SCL<br>High level output voltage | Voh | Rp=2.2 kΩ | 0.8Vbus | - | - | V | | SDA, SCL<br>Low level output voltage | Vol | Rp=2.2 kΩ | 0 | - | 0.4 | V | | Input terminal capacitance | Ci | | - | - | 20 | pF | | SDA, SCL output fall time*7 | tf | Rp=2.2 kΩ<br>Cp=400 pF | - | - | 250 | ns | <sup>\*6:</sup> I2C address | Add_sel1 | Add_sel2 | I <sup>2</sup> C address | |----------|----------|--------------------------| | Low | Low | 0x2A | | Low | High | 0x2B | | High | Low | 0x2C | | High | High | 0x2D | <sup>\*7:</sup> The SCL and SDA output fall times are determined by the time constant defined by Cbus $\times$ Rp. I<sup>2</sup>C interface (SDA, SCL) timing complies with "The I<sup>2</sup>C-bus specification version 2.1". <sup>\*4:</sup> Output value right after reset in dark state <sup>\*5:</sup> Output ratio of Vout1 (VTX1=3 V, VTX2=VTX3=0 V)to Vout2 (VTX2=3 V, VTX1=VTX3=0 V) #### ■ SPI area Only the data output function is used for the SPI. | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |---------------------------|----------|-----------|-----------|------|-----------|------| | SPI clock frequency | fspi-clk | | - | - | 10 | MHz | | High level output voltage | Voh | | 0.8Vdd(D) | - | - | V | | Low level output voltage | Vol | | 0 | - | 0.2Vdd(D) | V | | High level input voltage | Vih | | 0.7Vdd(D) | - | - | V | | Low level input voltage | Vil | | - | - | 0.3Vdd(D) | V | #### ■ SPI data format | Number of readout bits | 1-16 | 17-32 | 33-40 | 41 | 42-48 | |------------------------|----------|----------|--------------------------|----------------|-------------------------| | Description | Ch1 data | Ch2 data | Which iteration the data | II' Dark frame | Dummy data<br>All zeros | MSB first for all data For Ch1 data, the first bit is the MSB, and the 16th bit is the LSB. #### ■ SPI timing chart Period Description Min. Max. One internal CLK cycle t1 From the completion of ADC conversion to the rising edge of DRDY $0.33 \mu s$ t2 From the rising edge of DRDY to the falling edge of CS 10 ns From the falling edge of CS to the first rising edge of SPCLK t3 10 ns One SPCLK cycle t4 From the first rising edge of the CPCLK to the falling edge of DRDY 10 ns When readout data is ready, DRDY is set to "assert (high)." After DRDY is set to "assert (high)," transmission is started on the microcontroller side. The microcontroller first sets CS to "assert (low)," and then sends SPCLK. When CS=low, data is output from SPDATA in sync with SPCLK when it is received. As SPDATA transitions on the rising edge of SPCLK, SPDATA is acquired on the falling edge of SPCLK. Total of 8-bit $\times$ 6=48 pieces of data can be read out. In the end, the microcontroller sets CS to "negate (high)." DRDY is set to "negate (low)" on the second rising edge of SPCLK. When data readout is ready again, it is set to "assert (high)." ## **I** I<sup>2</sup>C register map | Hex | Function | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------------|---------------------------|---------------------------------|---|-------------|-------|---|---|----------------------| | 0x00 | Sensor control | abc_reset | abc_reset abc_sleep fixed value | | | | | | | | 0x01 | | | | | | | | | | | 0x02 | Output data | | Data1 Data2 | | | | | | | | 0x03 | Output data | | | | | | | | | | 0x04 | | | | | Da | laz | | | | | 0x05 | | | | | fixed value | | | | r_seq_<br>dark_frame | | 0x06 | | | | | | | | | | | 0x07 | | | | | fived | value | | | | | 0x08 | Analog control | | | | lixcu | valuc | | | | | 0x09 | Analog Control | | | | | | | | | | 0x0A | | Ndata_counter | | | | | | | | | 0x0B | | | | | | | | | | | 0x0C | | | fixed value | | | | | | | | 0x0D | | | | | | | | | | | 0x0E | | | | | Nli | ght | | | | | 0x0F | | | | | | | | | | | 0x10 | | | | | | ata | | | | | 0x11 | | | | | | Χ1 | | | | | 0x12 | Distance | | VTX2 | | | | | | | | 0x13 | measurement | | VTX3 | | | | | | | | 0x14 | control | | | | | | | | | | 0x15 | | | led_num | | | | | | | | 0x16 | | I_trig_offset fixed value | | | | | | | | | 0x17 | | | pres_width | | | | | | | | 0x18 | | pres_widtr | | | | | | | | Fixed value registers are operation settings for rangefinder. ## ■ Register table | Mode | Register address | bit | Name | Description | Remarks | |-------------------|------------------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Global<br>control | 0x00 | 7 | abc_reset | 1: ADC reset on The internal register is reset to its initial condition, and operation is stopped. Operation starts when ADC reset is set to ON once and then set to OFF. 0: ADC reset off | | | | 0x01 | [7:0] | ch1[15:8] | ADC output result on the data1 side, 16-bit | | | ADC | 0x02 | [7:0] | ch1[7:0] | Signed 16-bit integer with the most significant bit being the sign bit | Read only | | result | 0x03 | [7:0] | ch2[15:8] | ADC output result on the data2 side, 16-bit | Read Only | | | 0x04 | [7:0] | ch2[7:0] | Signed 16-bit integer with the most significant bit being the sign bit | | | | 0x05 | 0 | r_seq_dark_frame | Light frame (with L_trig) or dark frame (without L_trig) 1: Dark frame 0: Light frame | Read only | | | 0x0A | [7:0] | Ndata_counter | Which data readout iteration this is counted from immediately after pixel reset when in rangefinder mode | Read only | | | 0x0E | [7:0] | Nlight[15:8] | LED emission count | | | | 0x0F | [7:0] | Nlight[7:0] | Minimum value: 1 | | | | 0x10 | [7:0] | Ndata[7:0] | Setting of how many times (N) to repeat the readout after pixel reset (Pres) | | | | 0x11 | [7:0] | VTX1[7:0] | VTX1 pulse width setting Minimum value: 1 In unit of 20 ns for CLK=50 MHz | | | | 0x12 | [7:0] | VTX2[7:0] | VTX2 pulse width setting Minimum value: 1 In unit of 20 ns for CLK=50 MHz | | | | 0x13 | [7:0] | VTX3[15:8] | The low period of VTX3 is calculated automatically from | | | Rangefinder | 0x14 | [7:0] | VTX3[7:0] | VTX1 and VTX2. The high period can be set to 2 + (VTX3 - 1) CLK. Minimum VTX3 value: 1 In unit of 20 ns for CLK=50 MHz | | | | 0x15 | [7:0] | led_num[7:0] | LED light emission pulse width Minimum value: 1 In unit of 20 ns for CLK=50 MHz | | | | 0x16 | [7:4] | lt_offset[3:0] | LED light emission pulse timing adjustment Minimum value: 1 Same timing as VTX1 when the value is 1 The timing can be adjusted to a faster setting. | | | | 0x17 | [7:0] | pres_width[15:8] | Specifies the PD reset length | | | | 0x18 | [7:0] | pres_width[7:0] | Minimum value: 1 | | ■ Default I<sup>2</sup>C register value Change the \_\_\_ values in the register. #### ADC\_RESET must be set to 1 once and then changed to 0. #### Default value 0 0x00 1 0x01 2 0x02 3 0x03 4 0x04 5 0x05 6 0x06 7 0x07 8 0x08 9 0x09 10 0x0A 11 0x0B 12 0x0C 13 0x0D 14 0x0E 15 0x0F 16 0x10 17 0x11 18 0x12 19 0x13 20 0x14 21 0x15 22 0x16 23 0x17 24 0x18 #### 7 6 5 4 3 2 1 0 0 0 -0 0 0 0 0 1 0 0 0 0 0 1 0 1 0 0 0 0 0 1 0 0 1 1 0 0 0 0 0 1 0 1 1 0 1 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 1 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 #### Rangefinder mode | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 0 | 0 | - | 0 | 1 | 1 | 1 | 1 | | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | - | - | | - | - | - | - | - | - | - | - | | 1 | 0 | 0 | 0 | 1 | - | - | - | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | - | - | ı | - | ı | - | - | - | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Register address | Hexadecimal notation | Binary notation | |------------------|----------------------|-----------------| | 0x00 | 0x0F | 0000 1111 | | 0x05 | 0x88 | 1000 1000 | | 0x06 | 0xC3 | 1100 0011 | | 0x07 | 0xCC | 1100 1100 | | 0x0D | 0x80 | 1000 0000 | ADC\_RESET must be changed as follows: $0 \rightarrow 1 \rightarrow 0$ . #### **Flowchart** Yellow indicates operations performed by the user, and blue the product's internal operation. When the IC receives power and CLK, the built-in power-on reset circuit operates to set all registers to their initial conditions (2). To enter measurement conditions, enter commands via the $I^2C$ bus. To write to registers, the ADC reset bit must be asserted (reset) once ( $I^2C$ command 0x00:8F) (3). After setting the conditions (4), ADC reset is deasserted (released) to start measuring ( $I^2C$ command 0x00:0F) (5). In operation mode, sampling (output measurement when dark) and data saving are performed first. Then, the first light emission occurs. After repeating the sampling and data-saving operations, the data is read out. Further, the measurement count is taken, and the procedure returns to pixel reset and repeats measurements. During this repetition, if ADC reset or ADC sleep is performed with an $I^2C$ command, the product stops its operation. ## Spectral response (typical example) KPICB0198EA ## **Block diagram** KPICC0314EA ## Operation timing ## ■ L\_trig timing L\_trig is a pulse signal synchronized to VTX1. ## ■ Timing chart KPICC0280EA ## - Operating circuit example ## - Dimensional outline (unit: mm) Tolerance unless otherwise noted: $\pm 0.1$ Chip position accuracy with respect to package dimensions marked \* X, Y $\leq \pm 0.2$ , $\theta \leq \pm 0.2$ Values in parentheses indicate reference values. KPICA0099EA ## **→** Recommended land pattern (unit: mm) ## **₽** Pin connections | Pin no. | Symbol | I/O | Function | Description | | | |---------|----------|-----|--------------|-------------------------------------------------------------|--|--| | 1 | Vdd(A) | I | Power supply | Analog supply voltage | | | | 2 | Vref | I | Analog | Internal reference voltage | | | | 3 | AGND | I | Power supply | Analog ground | | | | 4 | T1 | - | - | Test terminal | | | | 5 | CLK | I | Digital | Master clock input | | | | 6 | SPCLK | I | Digital | SPI clock | | | | 7 | DRDY | 0 | Digital | Negative data standby output 0: Not standby 1: Data standby | | | | 8 | SPDATA | 0 | Digital | SPI data output | | | | 9 | CS | I | Digital | Negative chip selection input 0: Selected 1: Not selected | | | | 10 | SDA | I/O | Digital | I <sup>2</sup> C data (SDA) | | | | 11 | SCL | I | Digital | I <sup>2</sup> C clock (SCK) | | | | 12 | L_trig | 0 | Digital | Optical pulse trigger | | | | 13 | Add_sel1 | I | Digital | I <sup>2</sup> C address switch flag | | | | 14 | Add_sel2 | I | Digital | I <sup>2</sup> C address switch flag | | | | 15 | DGND | I | Power supply | Digital ground | | | | 16 | NC | - | - | No connection | | | | 17 | Vdd(D) | I | Power supply | Digital supply voltage | | | | 18 | NC | - | - | No connection | | | | 19 | AGND | I | Power supply | Analog ground | | | | 20 | NC | - | - | No connection | | | Note: Connect T1 to ground. ## Standard packing specifications #### ■ Reel | Dimensions | Hub diameter | Tape width | Material | Electrostatic characteristics | |------------|--------------|------------|----------|-------------------------------| | 330 mm | 100 mm | 16 mm | PS | Conductive | ■ Embossed tape (unit: mm, material: PS, conductive) - Packing quantity 1000 pcs/reel - Packing type Reel and desiccant in moisture-proof packaging (vacuum-sealed) ## Measured example of temperature profile with our hot-air reflow oven for product testing KPICB0171EA - This product supports lead-free soldering. After unpacking, store it in an environment at a temperature of 30 °C or less and a humidity of 60% or less, and perform soldering within 24 hours. - The effect that the product receives during reflow soldering varies depending on the circuit board and reflow oven that are used. When you set reflow soldering conditions, check that problems do not occur in the product by testing out the conditions in advance. #### - Related information www.hamamatsu.com/sp/ssd/doc\_en.html - Precautions - $\cdot \ \mathsf{Disclaimer}$ - · Surface mount type products ## Evaluation kit for photo IC for rangefinder (S13021-01CT) An evaluation kit for understanding the operating principle of Hamamatsu's S13021-01CT photo IC for rangefinder is available. Contact us for detailed information. Information described in this material is current as of May 2018. Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications. The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission. # MAMATSU www.hamamatsu.com HAMAMATSU PHOTONICS K.K., Solid State Division 1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184 U.S.A.: Hamamatsu Corporation: 360 Foothill Road, Bridgewater, NJ. 08807, U.S.A., 7 Lelephone: (4) 908-231-960, Fax: (1) 908-231-1218, E-mail: usa@hamamatsu.com Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (4) 8152-375-0, Fax: (49) 8152-265-8, E-mail: info@hamamatsu.de France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy, Cedex, France, Telephone: (49) 53 71 00, Fax: 33-(1) 69 53 71 10, Fax: 33-(1) 69 53 71 10, Fax: 33-(1) 69 53 71 10, Fax: 33-(1) 707-29888, Fax: 33-(1) 707-29888, Fax: 33-(1) 69 53 71 10, 33-(1