# S75WS-N Based MCPs

Stacked Multi-Chip Product (MCP)
256 Megabit (I6M x I6-bit) CMOS I.8 Volt-only
Simultaneous Read/Write, Burst-mode Flash Memory
with I28 Mb (8M x I6-Bit) RAM Type 4 and
5I2 Mb (32M x I6-bit) Data Flash or I Gb ORNAND Flash



Data Sheet PRELIMINARY

**Notice to Readers:** This document indicates states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that a product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications.



# **Notice On Data Sheet Designations**

Spansion LLC issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions.

#### **Advance Information**

The Advance Information designation indicates that Spansion LLC is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion LLC therefore places the following conditions upon Advance Information content:

"This document contains information on one or more products under development at Spansion LLC. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion LLC reserves the right to change or discontinue work on this proposed product without notice."

### **Preliminary**

The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content:

"This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications."

#### Combination

Some data sheets will contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document will distinguish these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with DC Characteristics table and AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page.

### Full Production (No Designation on Document)

When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or  $V_{\text{IO}}$  range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion LLC applies the following conditions to documents in this category:

"This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion LLC deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur."

Questions regarding these document designations may be directed to your local AMD or Fujitsu sales office.

ii S75WS-N Based MCPs 575WS-N 02 A2 October 6, 2005

# S75WS-N Based MCPs

Stacked Multi-Chip Product (MCP)
256 Megabit (I6M x I6-bit) CMOS I.8 Volt-only
Simultaneous Read/Write, Burst-mode Flash Memory with
I28 Mb (8M x I6-Bit) RAM Type 4 and
5I2 Mb (32M x I6-bit) Data Flash or IGb ORNAND Flash



Data Sheet PRELIMINARY

# **General Description**

The S75WS-N Series is a product line of stacked Multi-Chip Product (MCP) packages and consists of the following items:

- One or more S29WS-N code Flash
- RAM Type 4
- One or more S29WS-N data Flash, or one or more S30MS-P ORNAND Flash

The products covered by this document are listed in the table below:

| Device      | Code Flash<br>Density | h RAM<br>Density |        | NOR Data Flash<br>Density | ORNAND Data Flash<br>Density |
|-------------|-----------------------|------------------|--------|---------------------------|------------------------------|
|             | 256 Mb                | 128 Mb           | 256 Mb | 512 Mb                    | 1024 Mb                      |
| S75WS256NDF | •                     | -                |        | •                         |                              |
| S75WS256NEG | •                     |                  | •      |                           |                              |

# **Distinctive Characteristics**

### **MCP Features**

- Power supply voltage of 1.7 V to 1.95 V
- High Performance
  - 54 MHz, 66 Mhz, 80 MHz
- Packages
  - 9 x 12 mm 84 ball FBGA
  - 11 x 13 mm 115 ball FBGA
- Operating Temperature
  - Wireless, -25°C to +85°C



# **Contents**

| <b>S75</b> | SWS | S-N E    | Based MCPs                                                               | i |
|------------|-----|----------|--------------------------------------------------------------------------|---|
|            |     |          | ct Selector Guide                                                        |   |
|            |     |          | OR Flash + pSRAM + ORNAND Flash MCPs                                     |   |
|            |     |          | ing Information                                                          |   |
|            |     |          | Output Descriptions                                                      |   |
|            |     |          | Block Diagram                                                            |   |
|            |     |          | ction Diagrams/Physical Dimensions                                       |   |
|            |     |          | ecial Handling Instructions for FBGA Package.                            |   |
|            |     |          | onnection Diagram – NOR Flash & I.8 V RAM Type 4 Based Pinout, 9 x I2 mm |   |
|            |     |          | onnection Diagram – ORNAND-Based Pinout, II x I3 mm.                     |   |
|            |     |          | ysical Dimensions – FEA084 – Fine Pitch Ball Grid Array 9 x I2 mm        |   |
|            |     |          | ysical Dimensions – FNDII5 – Fine Pitch Ball Grid Array II x I3 mm       |   |
|            |     |          | Revisions                                                                |   |
| Tables     |     |          |                                                                          | _ |
|            | Ta  | able 2.1 | MCP Configurations and Valid Combinations                                | 4 |
|            | Ta  | able 2.2 | ORNAND Configurations and Valid Combinations                             | 4 |
|            | Ta  | able 3.1 | NOR Flash and RAM Input/Output Descriptions                              | 5 |
|            | Tá  | able 3.2 | ORNAND Flash Input/Output Descriptions                                   | 5 |
| Figures    |     |          |                                                                          |   |
|            | Fi  | gure 4.1 | MCP Block Diagram 1                                                      | 6 |
|            | Fi  | aure 4.2 | ORNAND Block Diagram                                                     | 7 |

2 S75WS-N Based MCPs S75WS-N\_02\_A2 October 6, 2005



# Product Selector Guide

|             | Model          | ı             | MCP Configur | ation                 | Code            | RAM             | Data Flash | Flash | pSRAM          | DYB                             | pSRAM        | Package<br>84 ball |
|-------------|----------------|---------------|--------------|-----------------------|-----------------|-----------------|------------|-------|----------------|---------------------------------|--------------|--------------------|
| Device      | Device Numbers | Code<br>Flash | RAM<br>(Mb)  | Data Storage<br>Flash | Density<br>(Mb) | Density<br>(Mb) |            |       | Speed<br>(MHz) | Power-Up<br>State<br>(See Note) | (RAM Type 4) | FBGA<br>(mm)       |
|             | LK             |               |              |                       |                 |                 |            | 54    | 54             | 0                               |              |                    |
|             | NK             |               |              |                       |                 |                 |            | 34    | 34             | 1                               |              |                    |
| S75WS256NDF | LJ             | WS256N        | 128          | 2xWS256N              | 256             | 128             | 512        | 66    | 66             | 0                               | 4            | 9x12               |
| 375W3250NDI | NJ             | VV3230IV      | 120          | 2XW3230N              | 250             | 120             | 312        | 00    | 00             | 1                               | 4            | 77.12              |
|             | LH             |               |              |                       |                 |                 |            | 80    | 00             | 0                               |              |                    |
|             | NH             |               |              |                       |                 |                 |            | 80    | 80             | 1                               |              |                    |

Note: 0 (Protected), 1 (Unprotected [Default State])

# I.I NOR Flash + pSRAM + ORNAND Flash MCPs

| Device      | Model<br>Numbers | NOR Flash<br>Density | ORNAND Flash<br>Density | pSRAM<br>Density | MCP Speed | Supplier                 | ORNAND Bus<br>Width | Package            |
|-------------|------------------|----------------------|-------------------------|------------------|-----------|--------------------------|---------------------|--------------------|
|             | UK               | 512 Mb               | 1024 Mb                 | 256 Mb           | 54 MHz    | 1.8 V<br>pSRAM<br>Type 4 | x16                 | - 11 x 13 x 1.4 mm |
|             | UJ               |                      |                         |                  | 66 MHz    |                          |                     |                    |
| S75WS256NEG | UH               |                      |                         |                  | 80 MHz    |                          |                     |                    |
|             | SK               |                      |                         |                  | 54 MHz    |                          | x8                  |                    |
|             | SJ               |                      |                         |                  | 66 MHz    |                          |                     |                    |
|             | SH               |                      |                         |                  | 80 MHz    |                          |                     |                    |



# 2 Ordering Information

The ordering part number is formed by a valid combination of the following:



Table 2.1 MCP Configurations and Valid Combinations

|           |   | , | Valid Combination |   |      |      |
|-----------|---|---|-------------------|---|------|------|
| S75WS256N | D | F | BA, BF            | W | L, N | K, H |

**Table 2.2 ORNAND Configurations and Valid Combinations** 

| Valid Combination |   |   |        |   |      |         |  |  |
|-------------------|---|---|--------|---|------|---------|--|--|
| S75WS256N         | Е | G | BA, BF | W | U, S | K, J, H |  |  |

### Package Marking Note:

The BGA package marking omits the leading S75 and packing type designator from the ordering part number.

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

4 S75WS-N Based MCPs S75WS-N 02 A2 October 6, 2005



# 3 Input/Output Descriptions

Table 3.1 identifies the input and output package connections provided on the device.

Table 3.1 NOR Flash and RAM Input/Output Descriptions

| Symbol                | Description                                                                                                                                                                                                          |                                                 |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|
| A <sub>max</sub> – A0 | Address Inputs                                                                                                                                                                                                       |                                                 |  |
| DQ15 - DQ0            | Data Inputs/Outputs                                                                                                                                                                                                  |                                                 |  |
| OE#                   | Output Enable input                                                                                                                                                                                                  | (Common)                                        |  |
| WE#                   | Write Enable input                                                                                                                                                                                                   |                                                 |  |
| $V_{SS}$              | Ground                                                                                                                                                                                                               |                                                 |  |
| NC                    | No Connect; not connected internally.                                                                                                                                                                                |                                                 |  |
| RDY                   | Ready output. Indicates the status of the Burst read.                                                                                                                                                                | (Flash)                                         |  |
| CLK                   | Clock input. In burst mode, after the initial word is output, subsequent active edges of CLK increment the internal address counter. Should be at $V_{IL}$ or $V_{IH}$ while in asynchronous mode.                   | (Common)                                        |  |
| AVD#                  | Address Valid input. Indicates to device that the valid address is present on the address inputs.                                                                                                                    |                                                 |  |
| F-RST#                | Hardware reset input.                                                                                                                                                                                                | (Flash)                                         |  |
| F-WP#                 | Hardware write protect input. At $V_{IL}$ , disables program and erase functions in the four outermost sectors. Should be at $V_{IH}$ for all other conditions.                                                      |                                                 |  |
| F-ACC                 | Accelerated input. At $V_{HH}$ , accelerates programming; automatically places device in unlock bypass mode. At $V_{IL}$ , disables all program and erase functions. Should be at $V_{IH}$ for all other conditions. |                                                 |  |
| R-CE#                 | Chip-enable input for pSRAM                                                                                                                                                                                          |                                                 |  |
| F1-CE#                | Chip-enable input for Code Flash.                                                                                                                                                                                    |                                                 |  |
| F2-CE#                | Chip-enable input for Data Flash 1.                                                                                                                                                                                  | Asynchronous relative to<br>CLK for Burst Mode. |  |
| F2-CE#                | Chip-enable input for Data Flash 2.                                                                                                                                                                                  |                                                 |  |
| R-MRS#                | Control Register Enable.                                                                                                                                                                                             | (pSRAM – RAM Type 4 only)                       |  |
| F-V <sub>CC</sub>     | Flash 1.8 Volt-only single power supply.                                                                                                                                                                             |                                                 |  |
| R-V <sub>CC</sub>     | pSRAM Power Supply.                                                                                                                                                                                                  |                                                 |  |
| R-UB#                 | Upper Byte Control.                                                                                                                                                                                                  | (pSRAM)                                         |  |
| R-LB#                 | Lower Byte Control .                                                                                                                                                                                                 | - (þokalvi)                                     |  |

Table 3.2 identifies the ORNAND input and output connections provided on the device.

Table 3.2 ORNAND Flash Input/Output Descriptions

| Symbol            | Description                                                                        |
|-------------------|------------------------------------------------------------------------------------|
| N-PRE             | ORNAND Power-On Read Enable. Tie to V <sub>SS</sub> on customer board if not used. |
| N-ALE             | ORNAND Address Latch Enable                                                        |
| N-CLE             | ORNAND Command Latch Enable                                                        |
| N-CE#             | ORNAND Chip-enable                                                                 |
| N-WP#             | ORNAND Write-protect                                                               |
| N-WE#             | ORNAND Write-enable                                                                |
| N-RE#             | ORNAND Read-enable                                                                 |
| N-RY/BY#          | ORNAND Ready-Busy—this is shared with NOR RDY                                      |
| N-I/O0-N-I/O15    | ORNAND I/O signals (I/O0-I/O7 for x8 bus width)                                    |
| N-V <sub>CC</sub> | ORNAND Power supply                                                                |



# 4 MCP Block Diagram



### Notes:

- 1. MRS is only present in RAM Type 4.
- 2. CE#f1, CE#f2, and CE#f3 are the chip enable pins for the first, second and third Flash devices, respectively.

Figure 4.1 MCP Block Diagram I

6 S75WS-N Based MCPs S75WS-N\_02\_A2 October 6, 2005



### x16 MS01GP-based MCP



Figure 4.2 ORNAND Block Diagram



# 5 Connection Diagrams/Physical Dimensions

This section contains the I/O designations and package specifications for the S75WS.

# 5.1 Special Handling Instructions for FBGA Package

Special handling is required for Flash Memory products in FBGA packages.

Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.

## 5.2 Connection Diagram - NOR Flash & I.8 V RAM Type 4 Based Pinout, 9 x I2 mm



8 S75WS-N Based MCPs S75WS-N 02 A2 October 6, 2005



## 5.3 Connection Diagram - ORNAND-Based Pinout, II x I3 mm



Note: Bus 1: NOR Flash + pSRAM, Bus 2: ORNAND Flash



# 5.4 Physical Dimensions - FEA084 - Fine Pitch Ball Grid Array 9 x I2 mm



| PACKAGE |                               | FEA 084                                                                   |                            |                          |
|---------|-------------------------------|---------------------------------------------------------------------------|----------------------------|--------------------------|
| JEDEC   |                               | N/A                                                                       |                            |                          |
| DxE     | 12.00 mm x 9.00 mm<br>PACKAGE |                                                                           |                            | NOTE                     |
| SYMBOL  | MIN                           | NOM                                                                       | MAX                        |                          |
| Α       |                               |                                                                           | 1.40                       | PROFILE                  |
| A1      | 0.10                          |                                                                           |                            | BALL HEIGHT              |
| A2      | 1.11                          |                                                                           | 1.26                       | BODY THICKNESS           |
| D       |                               | 12.00 BSC.                                                                |                            | BODY SIZE                |
| Е       |                               | 9.00 BSC.                                                                 |                            | BODY SIZE                |
| D1      |                               | 8.80 BSC.                                                                 |                            | MATRIX FOOTPRINT         |
| E1      |                               | 7.20 BSC.                                                                 |                            | MATRIX FOOTPRINT         |
| MD      |                               | 12                                                                        |                            | MATRIX SIZE D DIRECTION  |
| ME      |                               | 10                                                                        |                            | MATRIX SIZE E DIRECTION  |
| n       |                               | 84                                                                        |                            | BALL COUNT               |
| Øb      | 0.35                          | 0.40                                                                      | 0.45                       | BALL DIAMETER            |
| eЕ      |                               | 0:80 BSC.                                                                 |                            | BALL PITCH               |
| eD      |                               | 0.80 BSC                                                                  |                            | BALL PITCH               |
| SD/SE   |                               | 0.40 BSC.                                                                 |                            | SOLDER BALL PLACEMENT    |
|         | B1,B<br>E1,E<br>H1,H10,       | ,A4,A5,A6,A7<br>10,C1,C10,D<br>10,F1,F10,G1<br>J1,J10,K1,K1<br>M4,M5,M6,M | 1,D10<br>I,G10<br>0,L1,L10 | DEPOPULATED SOLDER BALLS |

#### NOTES:

- DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
- 4. PREPRESENTS THE SOLDER BALL GRID PITCH.
- SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

n IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{\rm e/2}$ 

- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- 9. N/A

10 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3423 \ 16-038.21a

IO S75WS-N Based MCPs 575WS-N 02 A2 October 6, 2005



#### 5.5 Physical Dimensions - FNDII5 - Fine Pitch Ball Grid Array II x I3 mm



| PACKAGE |           | FND 115                 |          |                          |
|---------|-----------|-------------------------|----------|--------------------------|
| JEDEC   |           | N/A                     |          |                          |
| DxE     | 13.0      | 0 mm x 11.00<br>PACKAGE | 0 mm     |                          |
| SYMBOL  | MIN       | NOM                     | MAX      | NOTE                     |
| Α       |           |                         | 1.40     | PROFILE                  |
| A1      | 0.17      |                         |          | BALL HEIGHT              |
| A2      | 0.98      |                         | 1.15     | BODY THICKNESS           |
| D       |           | 13.00 BSC.              |          | BODY SIZE                |
| Е       |           | 11.00 BSC.              |          | BODY SIZE                |
| D1      |           | 10.40 BSC.              |          | MATRIX FOOTPRINT         |
| E1      |           | 7.20 BSC.               |          | MATRIX FOOTPRINT         |
| MD      |           | 14                      |          | MATRIX SIZE D DIRECTION  |
| ME      |           | 10                      |          | MATRIX SIZE E DIRECTION  |
| n       |           | 115                     |          | BALL COUNT               |
| Øb      | 0.35      | 0.40                    | 0.45     | BALL DIAMETER            |
| eЕ      | 0.80 BSC. |                         |          | BALL PITCH               |
| eD      | 0.80 BSC  |                         |          | BALL PITCH               |
| SD SE   |           | 0.40 BSC.               |          | SOLDER BALL PLACEMENT    |
|         | A3-A8,B   | 3-B8,C1,N3-I            | N8,P3-P8 | DEPOPULATED SOLDER BALLS |

### NOTES:

- DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- ALL DIMENSIONS ARE IN MILLIMETERS.
- BALL POSITION DESIGNATION PER JEP95, SECTION 4.3, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

n IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.



/ SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS. IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = e/2

"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.



A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR

3524 \ 16-038.19 \ 10.5.05



# 6 MCP Revisions

## Revision A0 (February 17, 2005)

Initial Release

## Revision AI (September 8, 2005)

#### Global

Removed references to the S29RS-N data sheet

### **Product Selector Guide**

Updated table and added 80 MHz options

### **Ordering Information**

Updated table with new options

### MCP Configurations and Valid Combinations

Updated table to reflect new options

### Input/Output Descriptions

Updated table and changed some pin names

### MCP Block Diagram

Updated the illustration

### **Connection Diagram**

Updated the pinout diagram

### **Physical Dimensions**

Added the FEA084 package diagram

### **Look-Ahead Connection Diagram**

Removed from data sheet

#### S29WS-N Flash Module

Updated to the latest revision

## Revision A2 (October 6, 2005)

### Global

Added ORNAND Flash information

#### **Product Selector Guide**

Added ORNAND options

### **Ordering Information**

Updated table with new options

### MCP Block Diagram

Added the ORNAND illustration

#### **Connection Diagram**

Added the pinout diagram for the ORNAND device

### **Physical Dimensions**

Added the FND115 package diagram



#### S29WS-N Flash Module

Removed from MCP. Available as a standalone document.

### 1.8 V Type 4 pSRAM Module

Removed from MCP. Available as a standalone document.

### Colophon

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (I) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion LLC will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

#### **Trademarks and Notice**

The contents of this document are subject to change without notice. This document may contain information on a Spansion LLC product under development by Spansion LLC. Spansion LLC reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion LLC assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright ©2005 Spansion LLC. All rights reserved. Spansion, the Spansion logo, and MirrorBit are trademarks of Spansion LLC. Other company and product names used in this publication are for identification purposes only and may be trademarks of their respective companies.