# **CHMOS 16-BIT MICROCONTROLLER** - 14 MHz Operation at 2.7–3.3 Volts - 1 Mbyte of Linear Address Space - Optional 4 Kbytes of ROM - 1000 Bytes of Register RAM - Register-register Architecture - 32 I/O Port Pins - 16 Prioritized Interrupt Sources - 4 External Interrupt Pins and NMI Pin - 2 Flexible 16-bit Timer/Counters with Quadrature Counting Capability - 3 Pulse-width Modulator (PWM) Outputs with High Drive Capability - Full-duplex Serial Port with Dedicated Baud-rate Generator - **Peripheral Transaction Server** ■ Event Processor Array (EPA) with 4 Highspeed Capture/Compare Channels - **■** Chip-select Unit - 6 Chip Select Pins - Dynamic Demultiplexed/Multiplexed Address/Data Bus for Each Chip Select - Programmable Wait States (0, 1, 2, or 3) for Each Chip Select - Programmable Bus Width (8- or 16bit) for Each Chip Select - Programmable Address Range for Each Chip Select - 2.0µs 16 × 16 Unsigned Multiplication - 3.4µs 32/16 Unsigned Division - 100-pin SQFP or 100-pin QFP Package - Complete System Development Support - High-speed CHMOS Technology The 8XL196NP is a member of Intel's 16-bit MCS<sup>®</sup> 96 microcontroller family. The device features 1 Mbyte of linear address space, a demultiplexed bus, and a chip-select unit. The external bus can dynamically switch between multiplexed and demultiplexed operation. When operating at 14 MHz in demultiplexed mode, the 8XL196NP can access a 200 ns memory device with zero wait states. The 8XL196NP is available without ROM (80L196NP) or with 4 Kbytes of ROM (83L196NP). Information in this document is provided solely to enable use of Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel's Terms and Conditions of Sale for such products. Information contained herein supersedes previously published specifications on these devices from Intel. © INTEL CORPORATION, 1996 March 1996 Order Number: 272824-001 Figure 1. 8XL196NP Block Diagram ## 1.0 NOMENCLATURE OVERVIEW Figure 2. 8XL196NP Family Nomenclature **Table 1. Description of Product Nomenclature** | Parameter | Options | Description | |---------------------------------|---------|-----------------------------------------------------------------------------------| | Temperature and Burn-in Options | no mark | Commercial operating temperature range (0°C to 70°C) with Intel standard burn-in. | | Packaging Options | S | QFP | | | SB | SQFP | | Program–memory Options | 0 | No ROM | | | 3 | ROM | | Process Information | L | Low Voltage CHMOS | | Product Family | 196NP | | | Device Speed | no mark | 14 MHz | #### 2.0 PINOUT Figure 3. 8XL196NP 100-pin SQFP Package Table 2. 8XL196NP 100-pin SQFP Pin Assignment | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------| | 1 | RESET# | 26 | EXTINT3/P3.7 | 51 | CLKOUT/P2.7 | 76 | WR#/WRL# | | 2 | NMI | 27 | EPA0/P1.0 | 52 | NC <sup>†</sup> | 77 | EPORT.3/A19 | | 3 | EA# | 28 | V <sub>CC</sub> | 53 | V <sub>SS</sub> | 78 | EPORT.2/A18 | | 4 | A0 | 29 | EPA1/P1.1 | 54 | XTAL2 | 79 | V <sub>SS</sub> | | 5 | A1 | 30 | EPA2/P1.2 | 55 | XTAL1 | 80 | V <sub>CC</sub> | | 6 | V <sub>cc</sub> | 31 | EPA3/P1.3 | 56 | V <sub>SS</sub> | 81 | EPORT.1/A17 | | 7 | V <sub>SS</sub> | 32 | T1CLK/P1.4 | 57 | NC <sup>†</sup> | 82 | EPORT.0/A16 | | 8 | A2 | 33 | T1DIR/P1.5 | 58 | A15 | 83 | AD15 | | 9 | A3 | 34 | V <sub>CC</sub> | 59 | A14 | 84 | AD14 | | 10 | A4 | 35 | T2CLK/P1.6 | 60 | A13 | 85 | AD13 | | 11 | A5 | 36 | V <sub>SS</sub> | 61 | A12 | 86 | AD12 | | 12 | A6 | 37 | T2DIR/P1.7 | 62 | A11 | 87 | AD11 | | 13 | A7 | 38 | PWM0/P4.0 | 63 | A10 | 88 | AD10 | | 14 | V <sub>cc</sub> | 39 | PWM1/P4.1 | 64 | A9 | 89 | AD9 | | 15 | $V_{SS}$ | 40 | PWM2/P4.2 | 65 | A8 | 90 | V <sub>SS</sub> | | 16 | NC <sup>†</sup> | 41 | P4.3 | 66 | V <sub>SS</sub> | 91 | AD8 | | 17 | NC <sup>†</sup> | 42 | V <sub>CC</sub> | 67 | V <sub>CC</sub> | 92 | V <sub>CC</sub> | | 18 | CS0#/P3.0 | 43 | V <sub>SS</sub> | 68 | V <sub>SS</sub> | 93 | AD7 | | 19 | CS1#/P3.1 | 44 | TXD/P2.0 | 69 | ONCE | 94 | AD6 | | 20 | CS2#/P3.2 | 45 | RXD/P2.1 | 70 | RPD | 95 | AD5 | | 21 | CS3#/P3.3 | 46 | EXTINT0/P2.2 | 71 | READY | 96 | AD4 | | 22 | $V_{SS}$ | 47 | BREQ#/P2.3 | 72 | INST | 97 | AD3 | | 23 | CS4#/P3.4 | 48 | EXTINT1/P2.4 | 73 | ALE | 98 | AD2 | | 24 | CS5#/P3.5 | 49 | HOLD#/P2.5 | 74 | BHE#/WRH# | 99 | AD1 | | 25 | EXTINT2/P3.6 | 50 | HLDA#/P2.6 | 75 | RD# | 100 | AD0 | To be compatible with future versions of the Nx family, tie the no connection (NC) pins as follows: Pin 57 = $V_{SS}$ , Pin 16 = $V_{CC}$ , Pin 17 = $V_{SS}$ (5 volts on this pin will enable a clock doubler on future devices), and Pin 52 = $V_{CC}$ . **Table 3. 100-pin SQFP Pin Assignment Arranged by Functional Categories** | Address & Data Name Pin | | | | |--------------------------|-----|--|--| | A0 | 4 | | | | A1 | 5 | | | | A2 | 8 | | | | A3 | 9 | | | | A4 | 10 | | | | A5 | 11 | | | | A6 | 12 | | | | A7 | 13 | | | | A8 | 65 | | | | A9 | 64 | | | | A10 | 63 | | | | A11 | 62 | | | | A12 | 61 | | | | A13 | 60 | | | | A14 | 59 | | | | A15 | 58 | | | | A16 | 82 | | | | A17 | 81 | | | | A18 | 78 | | | | A19 | 77 | | | | AD0 | 100 | | | | AD1 | 99 | | | | AD2 | 98 | | | | AD3 | 97 | | | | AD4 | 96 | | | | AD5 | 95 | | | | AD6 | 94 | | | | AD7 | 93 | | | | AD8 | 91 | | | | AD9 | 89 | | | | AD10 | 88 | | | | AD11 | 87 | | | | AD12 | 86 | | | | Address & Data (cont) | | | | | |-----------------------|-----|--|--|--| | Name | Pin | | | | | AD13 | 85 | | | | | AD14 | 84 | | | | | AD15 | 83 | | | | | Bus Control & Status | | | | | | |----------------------|-----|--|--|--|--| | Name | Pin | | | | | | ALE | 73 | | | | | | BHE#/WRH# | 74 | | | | | | BREQ# | 47 | | | | | | HOLD# | 49 | | | | | | HLDA# | 50 | | | | | | INST | 72 | | | | | | RD# | 75 | | | | | | READY | 71 | | | | | | WR#/WRL# | 76 | | | | | | | | | | | | | Processor Control | | | | | |-------------------|-----|--|--|--| | Name | Pin | | | | | CLKOUT | 51 | | | | | EA# | 3 | | | | | EXTINT0 | 46 | | | | | EXTINT1 | 48 | | | | | EXTINT2 | 25 | | | | | EXTINT3 | 26 | | | | | NMI | 2 | | | | | ONCE | 69 | | | | | RESET# | 1 | | | | | RPD | 70 | | | | | XTAL1 | 55 | | | | | XTAL2 | 54 | | | | | Input/Output | | | | | | |--------------|----|--|--|--|--| | Name Pin | | | | | | | CS0#/P3.0 | 18 | | | | | | CS1#/P3.1 | 19 | | | | | | CS2#/P3.2 | 20 | | | | | | CS3#/P3.3 | 21 | | | | | | CS4#/P3.4 | 23 | | | | | | CS5#/P3.5 | 24 | | | | | | EPA0/P1.0 | 27 | | | | | | EPA1/P1.1 | 29 | | | | | | EPA2/P1.2 | 30 | | | | | | EPA3/P1.3 | 31 | | | | | | EPORT.0 | 82 | | | | | | EPORT.1 | 81 | | | | | | EPORT.2 | 78 | | | | | | EPORT.3 | 77 | | | | | | P2.2 | 46 | | | | | | P2.3 | 47 | | | | | | P2.4 | 48 | | | | | | P2.5 | 49 | | | | | | P2.6 | 50 | | | | | | P2.7 | 51 | | | | | | P3.6 | 25 | | | | | | P3.7 | 26 | | | | | | P4.3 | 41 | | | | | | PWM0/P4.0 | 38 | | | | | | PWM1/P4.1 | 39 | | | | | | PWM2/P4.2 | 40 | | | | | RXD/P2.1 T1CLK/P1.4 T1DIR/P1.5 T2CLK/P1.6 T2DIR/P1.7 TXD/P2.0 45 32 33 35 37 44 | Power & Ground | | | | | |-----------------|----|--|--|--| | Name Pin | | | | | | V <sub>cc</sub> | 6 | | | | | V <sub>CC</sub> | 14 | | | | | V <sub>CC</sub> | 28 | | | | | V <sub>CC</sub> | 34 | | | | | V <sub>cc</sub> | 42 | | | | | V <sub>CC</sub> | 67 | | | | | V <sub>CC</sub> | 80 | | | | | V <sub>CC</sub> | 92 | | | | | $V_{SS}$ | 7 | | | | | V <sub>SS</sub> | 15 | | | | | V <sub>SS</sub> | 22 | | | | | $V_{SS}$ | 36 | | | | | $V_{SS}$ | 43 | | | | | $V_{SS}$ | 53 | | | | | V <sub>SS</sub> | 56 | | | | | $V_{SS}$ | 66 | | | | | $V_{SS}$ | 68 | | | | | V <sub>SS</sub> | 79 | | | | | V <sub>SS</sub> | 90 | | | | | No Connection | | | | | |---------------|----|--|--|--| | Name Pin | | | | | | NC | 16 | | | | | NC | 17 | | | | | NC | 52 | | | | | NC | 57 | | | | Figure 4. 8XL196NP 100-pin QFP Package PRELIMINARY 7 Table 4. 8XL196NP 100-pin QFP Pin Assignment | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|-----------------|-----|-----------------|-----|-----------------|-----|--------------| | 1 | AD0 | 26 | EXTINT2/P3.6 | 51 | HOLD#/P2.5 | 76 | RD# | | 2 | No Connection | 27 | No Connection | 52 | HLDA#/P2.6 | 77 | WR#/WRL# | | 3 | RESET# | 28 | EXTINT3/P3.7 | 53 | No Connection | 78 | EPORT.3/A19 | | 4 | NMI | 29 | EPA0/P1.0 | 54 | CLKOUT/P2.7 | 79 | EPORT.2/A18 | | 5 | EA# | 30 | V <sub>CC</sub> | 55 | V <sub>SS</sub> | 80 | $V_{SS}$ | | 6 | A0 | 31 | EPA1/P1.1 | 56 | XTAL2 | 81 | $V_{\infty}$ | | 7 | A1 | 32 | EPA2/P1.2 | 57 | XTAL1 | 82 | EPORT.1/A17 | | 8 | V <sub>CC</sub> | 33 | EPA3/P1.3 | 58 | V <sub>SS</sub> | 83 | EPORT.0/A16 | | 9 | V <sub>SS</sub> | 34 | T1CLK/P1.4 | 59 | A15 | 84 | AD15 | | 10 | A2 | 35 | T1DIR/P1.5 | 60 | A14 | 85 | AD14 | | 11 | A3 | 36 | V <sub>CC</sub> | 61 | A13 | 86 | AD13 | | 12 | A4 | 37 | T2CLK/P1.6 | 62 | A12 | 87 | AD12 | | 13 | A5 | 38 | V <sub>SS</sub> | 63 | A11 | 88 | AD11 | | 14 | A6 | 39 | T2DIR/P1.7 | 64 | A10 | 89 | AD10 | | 15 | A7 | 40 | PWM0/P4.0 | 65 | A9 | 90 | AD9 | | 16 | $V_{CC}$ | 41 | PWM1/P4.1 | 66 | A8 | 91 | $V_{SS}$ | | 17 | V <sub>SS</sub> | 42 | PWM2/P4.2 | 67 | V <sub>SS</sub> | 92 | AD8 | | 18 | No Connection | 43 | P4.3 | 68 | V <sub>CC</sub> | 93 | $V_{\infty}$ | | 19 | CS0#/P3.0 | 44 | V <sub>CC</sub> | 69 | V <sub>SS</sub> | 94 | AD7 | | 20 | CS1#/P3.1 | 45 | V <sub>SS</sub> | 70 | ONCE | 95 | AD6 | | 21 | CS2#/P3.2 | 46 | TXD/P2.0 | 71 | RPD | 96 | AD5 | | 22 | CS3#/P3.3 | 47 | RXD/P2.1 | 72 | READY | 97 | AD4 | | 23 | V <sub>SS</sub> | 48 | EXTINT0/P2.2 | 73 | INST | 98 | AD3 | | 24 | CS4#/P3.4 | 49 | BREQ#/P2.3 | 74 | ALE | 99 | AD2 | | 25 | CS5#/P3.5 | 50 | EXTINT1/P2.4 | 75 | BHE#/WRH# | 100 | AD1 | Table 5. 100-pin QFP Pin Assignment Arranged by Functional Categories | Address & Data Name Pin | | | | |--------------------------|-----|--|--| | Name<br>A0 | 6 | | | | | 7 | | | | A1 | | | | | A2 | 10 | | | | A3 | 11 | | | | A4 | 12 | | | | A5 | 13 | | | | A6 | 14 | | | | A7 | 15 | | | | A8 | 66 | | | | A9 | 65 | | | | A10 | 64 | | | | A11 | 63 | | | | A12 | 62 | | | | A13 | 61 | | | | A14 | 60 | | | | A15 | 59 | | | | A16 | 83 | | | | A17 | 82 | | | | A18 | 79 | | | | A19 | 78 | | | | AD0 | 1 | | | | AD1 | 100 | | | | AD2 | 99 | | | | AD3 | 98 | | | | AD4 | 97 | | | | AD5 | 96 | | | | AD6 | 95 | | | | AD7 | 94 | | | | AD8 | 92 | | | | AD9 | 90 | | | | AD10 | 89 | | | | AD11 | 88 | | | | AD12 | 87 | | | | Address & Data (cont) | | | | | |-----------------------|-----|--|--|--| | Name | Pin | | | | | AD13 | 86 | | | | | AD14 | 85 | | | | | AD15 | 84 | | | | | Bus Control & Status | | | |----------------------|-----|--| | Name | Pin | | | ALE | 74 | | | BHE#/WRH# | 75 | | | BREQ# | 49 | | | HOLD# | 51 | | | HLDA# | 52 | | | INST | 73 | | | RD# | 76 | | | READY | 72 | | | WR#/WRL# | 77 | | | | | | | Processor Control | | | | | |-------------------|-----|--|--|--| | Name | Pin | | | | | CLKOUT 5 | | | | | | EA# | 5 | | | | | EXTINT0 | 48 | | | | | EXTINT1 | 50 | | | | | EXTINT2 | 26 | | | | | EXTINT3 | 28 | | | | | NMI | 4 | | | | | ONCE | 70 | | | | | RESET# | 3 | | | | | RPD | 71 | | | | | XTAL1 | 57 | | | | | XTAL2 | 56 | | | | | Input/Output | | | | | |--------------|-----|--|--|--| | Name | Pin | | | | | CS0#/P3.0 | 19 | | | | | CS1#/P3.1 | 20 | | | | | CS2#/P3.2 | 21 | | | | | CS3#/P3.3 22 | | | | | | CS4#/P3.4 | 24 | | | | | CS5#/P3.5 | 25 | | | | | EPA0/P1.0 | 29 | | | | | EPA1/P1.1 | 31 | | | | | EPA2/P1.2 | 32 | | | | | EPA3/P1.3 | 33 | | | | | EPORT.0 | 83 | | | | | EPORT.1 | 82 | | | | | EPORT.2 | 79 | | | | | EPORT.3 | 78 | | | | | P2.2 | 48 | | | | | P2.3 | 49 | | | | | P2.4 | 50 | | | | | P2.5 | 51 | | | | | P2.6 | 52 | | | | | P2.7 | 54 | | | | | P3.6 | 26 | | | | | P3.7 | 28 | | | | | P4.3 | 43 | | | | | PWM0/P4.0 | 40 | | | | | | | | | | | 2.4 | 50 | | |-----------|----|--| | 2.5 | 51 | | | 2.6 | 52 | | | 2.7 | 54 | | | 3.6 | 26 | | | 3.7 | 28 | | | 4.3 | 43 | | | WM0/P4.0 | 40 | | | WM1/P4.1 | 41 | | | WM2/P4.2 | 42 | | | XD/P2.1 | 47 | | | 1CLK/P1.4 | 34 | | | 1DIR/P1.5 | 35 | | | 2CLK/P1.6 | 37 | | | 2DIR/P1.7 | 39 | | | XD/P2.0 | 46 | | | Power & Ground | | | |-----------------|-----|--| | Name | Pin | | | V <sub>CC</sub> | 8 | | | V <sub>CC</sub> | 16 | | | V <sub>CC</sub> | 30 | | | V <sub>CC</sub> | 36 | | | V <sub>CC</sub> | 44 | | | V <sub>CC</sub> | 68 | | | V <sub>CC</sub> | 81 | | | V <sub>CC</sub> | 93 | | | $V_{SS}$ | 9 | | | V <sub>SS</sub> | 17 | | | $V_{SS}$ | 23 | | | V <sub>SS</sub> | 38 | | | $V_{SS}$ | 45 | | | V <sub>SS</sub> | 55 | | | V <sub>SS</sub> | 58 | | | V <sub>SS</sub> | 67 | | | $V_{SS}$ | 69 | | | $V_{SS}$ | 80 | | | V <sub>SS</sub> | 91 | | | No Connection | | | |---------------|----|--| | Name Pin | | | | NC | 2 | | | NC | 18 | | | NC | 27 | | | NC | 53 | | ## 3.0 SIGNALS **Table 6. Signal Descriptions** | Name | Туре | Description | |--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A15:0 | I/O | System Address Bus | | | | These address pins provide address bits 0–15 during the entire external memory cycle during both multiplexed and demultiplexed bus modes. | | A19:16 | 1/0 | Address Pins 16–19 | | | | These address pins provide address bits 16–19 during the entire external memory cycle during both multiplexed and demultiplexed bus modes, supporting extended addressing of the 1-Mbyte address space. | | | | NOTE: Internally, there are 24 address bits; however, only 20 external address pins (A19:0) are implemented. The internal address space is 16 Mbytes (000000–FFFFFFH) and the external address space is 1 Mbyte (00000–FFFFFH). The microcontroller resets to FF2080H in internal memory or F2080H in external memory. | | | | A19:16 share package pins with EPORT.3:0. | | AD15:0 | 1/0 | Address/Data Lines | | | | The function of these pins depends on the bus width and mode. | | | | 16-bit Multiplexed Bus Mode: AD15:0 drive address bits 0–15 during the first half of the bus cycle and drive or receive data during the second half of the bus cycle. | | | | 8-bit Multiplexed Bus Mode: AD15:8 drive address bits 8–15 during the entire bus cycle. AD7:0 drive address bits 0–7 during the first half of the bus cycle and drive or receive data during the second half of the bus cycle. | | | | 16-bit Demultiplexed Mode: AD15:0 drive or receive data during the entire bus cycle. | | | | 8-bit Demultiplexed Mode: AD7:0 drive or receive data during the entire bus cycle. AD15:8 drive the data that is currently on the high byte of the internal bus. | | ALE | 0 | Address Latch Enable | | | | This active-high output signal is asserted only during external memory cycles. ALE signals the start of an external bus cycle and indicates that valid address information is available on the system address/data bus (A19:16 and AD15:0 for a multiplexed bus; A19:0 for a demultiplexed bus). | | | | An external latch can use this signal to demultiplex address bits 0–15 from the address/data bus in multiplexed mode. | ## 8XL196NP COMMERCIAL CHMOS 16-BIT MICROCONTROLLER **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BHE# | 0 | Byte High Enable <sup>†</sup> | | | | During 16-bit bus cycles, this active-low output signal is asserted for word and high-byte reads and writes to external memory. BHE# indicates that valid data is being transferred over the upper half of the system data bus. Use BHE#, in conjunction with address bit 0 (A0 for a demultiplexed address bus, AD0 for a multiplexed address/data bus), to determine which memory byte is being transferred over the system bus: | | | | BHE# AD0 or A0 Byte(s) Accessed | | | | 0 0 both bytes<br>0 1 high byte only<br>1 0 low byte only | | | | BHE# shares a package pin with WRH#. | | | | When this pin is configured as a special-function signal (P5_MODE.5 = 1), the chip configuration register 0 (CCR0) determines whether it functions as BHE# or WRH#. CCR0.2 = 1 selects BHE#; CCR0.2 = 0 selects WRH#. | | BREQ# | 0 | Bus Request | | | | This active-low output signal is asserted during a hold cycle when the bus controller has a pending external memory cycle. When the bus-hold protocol is enabled (WSR.7 is set), the P2.3/BREQ# pin can function only as BREQ#, regardless of the configuration selected through the port configuration registers (P2_MODE, P2_DIR, and P2_REG). An attempt to change the pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared). | | | | The microcontroller can assert BREQ# at the same time as or after it asserts HLDA#. Once it is asserted, BREQ# remains asserted until HOLD# is deasserted. BREQ# shares a package pin with P2.4. | | CLKOUT | 0 | Clock Output | | OLINO 1 | | Output of the internal clock generator. The CLKOUT frequency is ½ the internal operating frequency (f). CLKOUT has a 50% duty cycle. | | | | CLKOUT shares a package pin with P2.7. | | CS5#:0 | 0 | Chip-select Lines 0–5 | | | | The active-low output CSx# is asserted during an external memory cycle when the address to be accessed is in the range programmed for chip select x. If the external memory address is outside the range assigned to the six chip selects, no chipselect output is asserted and the bus configuration defaults to the CS5# values. | | | | Immediately following reset, CS0# is automatically assigned to the range FF2000–FF20FFH (F2000–F20FFH if external). | | | | CS5:0# share package pins with P3.5:0. | **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |-------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EA# | I | External Access | | | | This input determines whether memory accesses to special-purpose and program memory partitions (FF2000–FF2FFFH) are directed to internal or external memory. These accesses are directed to internal memory if EA# is held high and to external memory if EA# is held low. For an access to any other memory location, the value of EA# is irrelevant. | | | | EA# is not latched and can be switched dynamically during normal operating mode. Be sure to thoroughly consider the issues, such as different access times for internal and external memory, before using this dynamic switching capability. | | | | Always connect EA# to $V_{\mbox{\scriptsize SS}}$ when using a microcontroller that has no internal nonvolatile memory. | | EPA3:0 | 1/0 | Event Processor Array (EPA) Capture/Compare Channels | | | | High-speed input/output signals for the EPA capture/compare channels. | | | | EPA3:0 share package pins with P1.3:0. | | EPORT.3:0 | I/O | Extended Addressing Port | | | | This is a 4-bit, bidirectional, memory-mapped port. | | | | EPORT.3:0 share package pins with A.19:16. | | EXTINT0 | I | External Interrupts | | EXTINT1<br>EXTINT2<br>EXTINT3 | | In normal operating mode, a rising edge on EXTINTx sets the EXTINTx interrupt pending bit. EXTINTx is sampled during phase 2 (CLKOUT high). The minimum high time is one state time. | | | | In standby and powerdown modes, asserting the EXTINTx signal for at least 50 ns causes the device to resume normal operation. The interrupt does not need to be enabled, but the pin must be configured as a special-function input. If the EXTINTx interrupt is enabled, the CPU executes the interrupt service routine. Otherwise, the CPU executes the instruction that immediately follows the command that invoked the power-saving mode. | | | | In idle mode, asserting any enabled interrupt causes the device to resume normal operation. | | | | EXTINT0 shares a package pin with P2.2, EXTINT1 shares a package pin with P2.4, EXTINT2 shares a package pin with P3.6, and EXTINT3 shares a package pin with P3.7. | | HLDA# | 0 | Bus Hold Acknowledge | | | | This active-low output indicates that the CPU has released the bus as the result of an external device asserting HOLD#. When the bus-hold protocol is enabled (WSR.7 is set), the P2.6/HLDA# pin can function only as HLDA#, regardless of the configuration selected through the port configuration registers (P2_MODE, P2_DIR, and P2_REG). An attempt to change the pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared). | ## intel<sub>®</sub> ## 8XL196NP COMMERCIAL CHMOS 16-BIT MICROCONTROLLER **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HOLD# | I | Bus Hold Request | | | | An external device uses this active-low input signal to request control of the bus. When the bus-hold protocol is enabled (WSR.7 is set), the P2.5/HOLD# pin can function only as HOLD#, regardless of the configuration selected through the port configuration registers (P2_MODE, P2_DIR, and P2_REG). An attempt to change the pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared). | | | | HOLD# shares a package pin with P2.5. | | INST | 0 | Instruction Fetch | | | | When high, INST indicates that an instruction is being fetched from external memory. The signal remains high during the entire bus cycle of an external instruction fetch. INST is low for data accesses, including interrupt vector fetches and chip configuration byte reads. INST is low during internal memory fetches. | | NMI | 1 | Nonmaskable Interrupt | | | | In normal operating mode, a rising edge on NMI generates a nonmaskable interrupt. NMI has the highest priority of all prioritized interrupts. Assert NMI for greater than one state time to guarantee that it is recognized. | | ONCE | - 1 | On-circuit Emulation | | | | Holding ONCE high during the rising edge of RESET# places the device into oncircuit emulation (ONCE) mode. This mode puts all pins into a high-impedance state, thereby isolating the device from other components in the system. The value of ONCE is latched when the RESET# pin goes inactive. While the device is in ONCE mode, you can debug the system using a clip-on emulator. | | | | To exit ONCE mode, reset the device by pulling the RESET# signal low. To prevent inadvertent entry into ONCE mode, connect the ONCE pin to $V_{\rm SS}$ . | | P1.7:0 | I/O | Port 1 | | | | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals. | | | | Port 1 shares package pins with the following signals: P1.0/EPA0, P1.1/EPA1, P1.2/EPA2, P1.3/EPA3, P1.4/T1CLK, P1.5/T1DIR, P1.6/T2CLK, and P1.7/T2DIR. | | P2.7:0 | I/O | Port 2 | | | | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals. | | | | Port 2 shares package pins with the following signals: P2.0/TXD, P2.1/RXD, P2.2/EXTINT0, P2.3/BREQ#, P2.4/EXTINT1, P2.5/HOLD#, P2.6/HLDA#, and P2.7/CLKOUT. | | P3.7:0 | I/O | Port 3 | | | | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals. | | | | Port 3 shares package pins with the following signals: P3.0/CS0#, P3.1/CS1#, P3.2/CS2#, P3.3/CS3#, P3.4/CS4#, P3.5/CS5#, P3.6/EXTINT2, and P3.7/EXTINT3. | **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P4.3:0 | I/O | Port 4 | | | | This ia a 4-bit bidirectional, standard I/O port with high-current drive capability. | | | | Port 4 shares package pins with the following signals: P4.0/PWM0, P4.1/PWM1, and P4.2/PWM2. P4.3 has a dedicated package pin. | | PWM2:0 | 0 | Pulse Width Modulator Outputs | | | | These are PWM output pins with high-current drive capability. | | | | PWM2:0 share package pins with P4.2:0. | | RD# | 0 | Read | | | | Read-signal output to external memory. RD# is asserted only during external memory reads. | | | | RD# shares a package pin with OE#. (While most signals that share package pins are connected to the pin by programming their associated control registers, both of these signals are always connected to the pin.) | | READY | I | Ready Input | | | | This active-high input can be used to insert wait states in addition to those programmed in the chip configuration byte 0 (CCB0) and the bus control <i>x</i> register (BUSCON <i>x</i> ). CCB0 is programmed with the minimum number of wait states (0–3) for an external fetch of CCB1, and BUSCON <i>x</i> is programmed with the minimum number of wait states (0–3) for all external accesses to the address range assigned to the chip-select <i>x</i> channel. If READY is low when the programmed number of wait states is reached, additional wait states are added until READY is pulled high. | | | | READY shares a package pin with P5.6. | | RESET# | 1/0 | Reset | | | | A level-sensitive reset input to and open-drain system reset output from the microcontroller. Either a falling edge on RESET# or an internal reset turns on a pull-down transistor connected to the RESET# pin for 16 state times. In the powerdown, standby, and idle modes, asserting RESET# causes the chip to reset and return to normal operating mode. After a device reset, the first instruction fetch is from FF2080H (or F2080H in external memory). For the 80L196NP, the program and special-purpose memory locations (FF2000–FF2FFFH) reside in external memory. For the 83L196NP, these locations can reside either in external memory or in internal ROM. | | RPD | 1 | Return from Powerdown | | | | Timing pin for the return-from-powerdown circuit. | | | | If your application uses powerdown mode, connect a capacitor between RPD and $V_{\text{SS}}$ if the internal oscillator is the clock source. | | | | The capacitor causes a delay that enables the oscillator and PLL circuitry to stabilize before the internal CPU and peripheral clocks are enabled. | | | | The capacitor is not required if your application uses powerdown mode and if an external clock input is the clock source. | | | | If your application does not use powerdown mode, leave this pin unconnected. | ## 8XL196NP COMMERCIAL CHMOS 16-BIT MICROCONTROLLER **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXD | 1/0 | Receive Serial Data | | | | In modes 1, 2, and 3, RXD receives serial port input data. In mode 0, it functions as either an input or an open-drain output for data. | | | | RXD shares a package pin with P2.1. | | T1CLK | 1 | Timer 1 External Clock | | | | External clock for timer 1. Timer 1 increments (or decrements) on both rising and falling edges of T1CLK. Also used in conjunction with T1DIR for quadrature counting mode. | | | | and | | | | External clock for the serial I/O baud-rate generator input (program selectable). | | | | T1CLK shares a package pin with P1.4. | | T2CLK | 1 | Timer 2 External Clock | | | | External clock for timer 2. Timer 2 increments (or decrements) on both rising and falling edges of T2CLK. It is also used in conjunction with T2DIR for quadrature counting mode. | | | | T2CLK shares a package pin with P1.6. | | T1DIR | 1 | Timer 1 External Direction | | | | External direction (up/down) for timer 1. Timer 1 increments when T1DIR is high and decrements when it is low. Also used in conjunction with T1CLK for quadrature counting mode. | | | | T1DIR shares a package pin with P1.5. | | T2DIR | 1 | Timer 2 External Direction | | | | External direction (up/down) for timer 2. Timer 2 increments when T2DIR is high and decrements when it is low. It is also used in conjunction with T2CLK for quadrature counting mode. | | | | T2DIR shares a package pin with P1.7. | | TXD | 0 | Transmit Serial Data | | | | In serial I/O modes 1, 2, and 3, TXD transmits serial port output data. In mode 0, it is the serial clock output. | | | | TXD shares a package pin with P2.0. | | V <sub>CC</sub> | PWR | Digital Supply Voltage | | | | Connect each V <sub>CC</sub> pin to the digital supply voltage. | | V <sub>SS</sub> | GND | Digital Circuit Ground | | | | These pins supply ground for the digital circuitry. Connect each $V_{\text{SS}}$ pin to ground through the lowest possible impedance path. | | WR# | 0 | Write <sup>†</sup> | | | | This active-low output indicates that an external write is occurring. This signal is asserted only during external memory writes. | | | | WR# shares a package pin with WRL#. | | | | † When this pin is configured as a special-function signal (P5_MODE.2 = 1), the chip configuration register 0 (CCR0) determines whether it functions as WR# or WRL#. CCR0.2 = 1 selects WR#; CCR0.2 = 0 selects WRL#. | **Table 6. Signal Descriptions (Continued)** | Name | Туре | Description | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WRH# | 0 | Write High <sup>†</sup> | | | | During 16-bit bus cycles, this active-low output signal is asserted for high-byte writes and word writes to external memory. During 8-bit bus cycles, WRH# is asserted for all write operations. | | | | WRH# shares a package pin with BHE#. | | | | <sup>†</sup> When this pin is configured as a special-function signal (P5_MODE.5 = 1), the chip configuration register 0 (CCR0) determines whether it functions as BHE# or WRH#. CCR0.2 = 1 selects BHE#; CCR0.2 = 0 selects WRH#. | | WRL# | 0 | Write Low <sup>†</sup> | | | | During 16-bit bus cycles, this active-low output signal is asserted for low-byte writes and word writes to external memory. During 8-bit bus cycles, WRL# is asserted for all write operations. | | | | WRL# shares a package pin with WR#. | | | | <sup>†</sup> When this pin is configured as a special-function signal (P5_MODE.2 = 1), the chip configuration register 0 (CCR0) determines whether it functions as WR# or WRL#. CCR0.2 = 1 selects WR#; CCR0.2 = 0 selects WRL#. | | XTAL1 | I | Input Crystal/Resonator or External Clock Input | | | | Input to the on-chip oscillator and the internal clock generators. The internal clock generators provide the peripheral clocks, CPU clock, and CLKOUT signal. When using an external clock source instead of the on-chip oscillator, connect the clock input to XTAL1. The external clock signal must meet the $V_{\rm IH}$ specification for XTAL1. | | XTAL2 | 0 | Inverted Output for the Crystal/Resonator | | | | Output of the on-chip oscillator inverter. Leave XTAL2 floating when the design uses an external clock source instead of the on-chip oscillator. | ## 4.0 ADDRESS MAP Table 7. 8XL196NP Address Map | Address<br>(Note 1) | Description | Notes | |----------------------|-------------------------------------------------------------------------------------------------------|-------------| | FF FFFFH<br>FF 3000H | External device (memory or I/O) connected to address/data bus | 2 | | FF 2FFFH<br>FF 2000H | Internal ROM or external device (memory or I/O) connected to address/data bus (determined by EA# pin) | 2, 3 | | FF 1FFFH<br>FF 0100H | External device (memory or I/O) connected to address/data bus | 2 | | FF 00FFH<br>FF 0000H | Reserved for ICE | 4 | | FE FFFFH<br>0F 0000H | Overlaid memory (reserved for future devices); locations xF0000–xF00FFH are reserved for ICE | 2 | | 0E FFFFH<br>01 0000H | 896 Kbytes of external device (memory or I/O) connected to address/data bus | 2 | | 00 FFFFH<br>00 3000H | External device (memory or I/O) connected to address/data bus | 2 | | 00 2FFFH<br>00 2000H | External device (memory or I/O) connected to address/data bus or remapped internal ROM | 2, 5, 6 | | 00 1FFFH<br>00 1FE0H | Memory-mapped peripheral special-function registers (SFRs) | 2, 4, 7 | | 00 1FDFH<br>00 1F00H | Internal peripheral special-function registers (SFRs) | 4, 7, 9 | | 00 1EFFH<br>00 0400H | External device (memory or I/O) (reserved for future devices) | 6 | | 00 03FFH<br>00 0100H | Upper register file (general-purpose register RAM) | 8, 9 | | 00 00FFH<br>00 0018H | Lower register file (general-purpose register RAM and stack pointer) | 8, 10 | | 00 0017H<br>00 0000H | Lower register file (CPU SFRs) | 4, 7, 8, 10 | - Internally, there are 24 address bits (A23:0); however, only 20 address lines (A19:0) are bonded out. The external address space is 1 Mbyte (00000–FFFFFH). - 2. Address with indirect, indexed, or extended modes. - 3. The 8XL196NP resets to internal address FF2080H (FF2080H in internal ROM or F2080H in external memory). - 4. Unless otherwise noted, write 0FFH to reserved memory locations and write 0 to reserved SFR bits. - 5. These areas are mapped into internal ROM if the REMAP bit (CCB1.2) is set and EA# is at logic 1. Otherwise, they are mapped to external memory. - 6. **WARNING**: The contents or functions of these memory locations may change with future device revisions, in which case a program that relies on one or more of these locations may not function properly. - 7. Refer to the 8XC196NP, 80C196NU Microcontroller User's Manual. - 8. Code executed in locations 000000H to 0003FFH will be forced external. - 9. Address with indirect, indexed, or extended modes or through register windows. - 10. Address with direct, indirect, indexed, or extended modes. #### 5.0 ELECTRICAL CHARACTERISTICS #### **ABSOLUTE MAXIMUM RATINGS\*** Storage Temperature ......-60°C to +150°C Supply Voltage with Respect to $V_{SS}$ ............... -0.5 V to +7.0 V Power Dissipation ...... 1.5 W #### **OPERATING CONDITIONS\*** | T <sub>A</sub> (Ambient Temperature Under Bias) | 0°C to +70°C | |-----------------------------------------------------------------|----------------| | V <sub>CC</sub> (Digital Supply Voltage) | | | $F_{XTAL1}$ (Input Frequency for $V_{CC} = 2.7-3.3 \text{ V}$ ) | | | (Note 1) 8 M | //Hz to 14 MHz | #### NOTES: This device is static and should operate below 1 Hz, but has been tested only down to 8 MHz. NOTICE: This document contains information on products in the design phase of development. The specifications are subject to change without notice. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### 5.1 DC Characteristics Table 8. DC Characteristics at $V_{cc} = 2.7 - 3.3 \text{ V}$ | Symbol | Parameter | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |-------------------|--------------------------------|--------------------------|--------------------|-----------------------|-------|-----------------------------------------------------| | I <sub>CC</sub> | V <sub>CC</sub> Supply Current | | 28 | 40 | mA | XTAL1 = 14MHz | | | | | | | | $V_{CC} = 3.3V$ | | | | | | | | Device in Reset | | I <sub>IDLE</sub> | Idle Mode Current | | 14 | 25 | mA | XTAL1 = 14MHz | | | | | | | | V <sub>CC</sub> = 3.3 V | | I <sub>PD</sub> | Powerdown Mode Current | | 50 | 75 | μΑ | V <sub>CC</sub> = 3.3V | | | (Note 2) | | | | | | | ILI | Input Leakage Current | | | ±10 | μΑ | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>CC</sub> | | | (all input pins except RESET) | | | | | | | V <sub>IL</sub> | Input Low Voltage (all pins) | -0.5 | | 0.4 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 0.2 V <sub>CC</sub> +1.3 | | V <sub>CC</sub> + 0.5 | V | | | V <sub>IL1</sub> | Input Low Voltage XTAL1 | -0.5 | | 0.3 V <sub>CC</sub> | ٧ | | | V <sub>IH1</sub> | Input High Voltage XTAL1 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | ٧ | | - Typical values are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and with $V_{CC}$ = 3.0 V. - For temperatures below 100°C, typical is 10 µA. - For all pins except P4.3:0, which have higher drive capability. - If $V_{OL}$ is held above 0.45 V or $V_{OH}$ is held below Vcc–0.7 V, current on pins must be externally limited to the following values: $I_{OL}$ and $I_{OH}$ maximum on all output pins is 12 mA. For all pins that were weakly pulled high during RESET. This **excludes** ALE, INST, and NMI, which - were weakly pulled low (see $V_{OL2}$ ) and ONCE, which was pulled medium low (see $V_{OL3}$ ). Pin capacitance is not tested. $C_S$ is based on design simulations. - 6. | Symbol | Parameter | Min | Typ <sup>(1)</sup> | Max | Units | Test Conditions | |------------------------------------|---------------------------------------------------------------------------|----------------------------------|--------------------|-------------|--------|--------------------------------------------------------| | V <sub>OL</sub> | Output Low Voltage (output configured as complementary) (Note 3,4) | | | 0.3<br>0.45 | V<br>V | $I_{OL} = 200 \mu A$<br>$I_{OL} = 3.2 \text{ mA}$ | | <b>V</b> <sub>OH</sub> | Output High Voltage (output<br>configured as complemen-<br>tary) (Note 4) | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$ | | | V<br>V | $I_{OH} = -200 \mu A$<br>$I_{OH} = -3.2 \text{ mA}$ | | V <sub>OH2</sub> | Output High Voltage on XTAL2 | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$ | | | V<br>V | I <sub>OH</sub> = -100 μA<br>I <sub>OH</sub> = -500 μA | | V <sub>OL1</sub> | Output Low Voltage on P4.x (output configured as complementary) | | | 0.45<br>0.6 | V<br>V | I <sub>OL</sub> = 8 mA<br>I <sub>OL</sub> = 10 mA | | V <sub>OL2</sub> | Output Low Voltage in<br>RESET on ALE, INST, and<br>NMI | | | 0.45 | V | I <sub>OL</sub> = 2 μA | | V <sub>OH1</sub> | Output High Voltage in<br>RESET (Note 5) | V <sub>CC</sub> - 0.7 | | | V | I <sub>OH</sub> = -2 μA | | V <sub>OL3</sub> | Output Low Voltage in RESET for ONCE pin | | | 0.8 | V | I <sub>OL</sub> = 30 μA | | V <sub>OL4</sub> | Output Low Voltage on XTAL2 | | | 0.3<br>0.45 | V<br>V | I <sub>OL</sub> = 100 μA<br>I <sub>OL</sub> = 500 μA | | V <sub>TH+</sub> -V <sub>TH-</sub> | Hysteresis voltage width on RESET# pin | | 0.3 | | V | | | C <sub>S</sub> | Pin Capacitance (any pin to V <sub>SS</sub> ) (Note 6) | | | 10 | pF | | | R <sub>RST</sub> | RESET Pull-up Resistor | 9 | | 95 | kΩ | V <sub>CC</sub> = 3.3V,<br>V <sub>IN</sub> = 2.0V | - Typical values are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and with $V_{CC} = 3.0 \text{ V}$ . - 2. For temperatures below 100°C, typical is 10 μA. - For all pins except P4.3:0, which have higher drive capability. - If $V_{OL}$ is held above 0.45 V or $V_{OH}$ is held below Vcc–0.7 V, current on pins must be externally limited to the following values: $I_{OL}$ and $I_{OH}$ maximum on all output pins is 12 mA. For all pins that were weakly pulled high during RESET. This **excludes** ALE, INST, and NMI, which - 5. were weakly pulled low (see $V_{OL2}$ ) and ONCE, which was pulled medium low (see $V_{OL3}$ ). Pin capacitance is not tested. $C_S$ is based on design simulations. - 6. Figure 5. $I_{CC}$ , $I_{IDLE}$ versus Frequency ## 5.2 AC Characteristics — Multiplexed Bus Mode Test Conditions: Capacitive load on all pins = 50 pF, Rise and Fall Times = 3 ns. Table 9. AC Characteristics, Multiplexed Bus Mode | Cymphol | Downwooden | V <sub>cc</sub> = 2.7 | V – 3.3 V | l linita | |--------------------|-----------------------------------------|--------------------------|-------------------------|----------| | Symbol | Parameter | Min | Max | Units | | | The 8XL196NP Will Meet These Speci | fications | | | | F <sub>XTAL1</sub> | Input frequency on XTAL1 | 8 | 14 | MHz | | T <sub>XTAL1</sub> | Period, 1/F <sub>XTAL1</sub> | 71 | 125 | ns | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High/Low | 20 | 110 | ns | | T <sub>CLCL</sub> | CLKOUT Cycle Time | 2T <sub>x</sub> | TAL1 | ns | | T <sub>CHCL</sub> | CLKOUT High Period | T <sub>XTAL1</sub> – 10 | T <sub>XTAL1</sub> + 15 | ns | | T <sub>AVRL</sub> | A15:0, CSx# Valid to RD# Low | 2T <sub>XTAL1</sub> – 30 | | ns | | T <sub>AVWL</sub> | A15:0, CS <i>x</i> # Valid to WR# Low | 2T <sub>XTAL1</sub> – 15 | | ns | | T <sub>WHSH</sub> | A19:16, CSx# Hold after WR# Rising Edge | 0 | | | | T <sub>RHSH</sub> | A19:16, CSx# Hold after RD# Rising Edge | 0 | | | | T <sub>CLLH</sub> | CLKOUT Low to ALE High | -12 | 10 | ns | | T <sub>LLCH</sub> | ALE Low to CLKOUT High | -10 | 15 | ns | | T <sub>LHLH</sub> | ALE Cycle Time | 4T <sub>XTAL1</sub> | | ns (1) | | T <sub>LHLL</sub> | ALE High Period | T <sub>XTAL1</sub> – 15 | T <sub>XTAL1</sub> + 5 | ns | | T <sub>AVLL</sub> | AD15:0 Valid to ALE Low | T <sub>XTAL1</sub> – 18 | | ns | | T <sub>LLAX</sub> | AD15:0 Hold after ALE Low | T <sub>XTAL1</sub> – 25 | | ns | | T <sub>LLRL</sub> | ALE Low to RD# Low | T <sub>XTAL1</sub> – 30 | | ns | | T <sub>RLCL</sub> | RD# Low to CLKOUT Low | 5 | 30 | ns | | T <sub>RLRH</sub> | RD# Low Period | T <sub>XTAL1</sub> – 10 | | ns (1) | | T <sub>RHLH</sub> | RD# High to ALE High | T <sub>XTAL1</sub> – 5 | T <sub>XTAL1</sub> + 20 | ns (2) | | T <sub>RLAZ</sub> | RD# Low to Address Float | | 5 | ns | | T <sub>LLWL</sub> | ALE Low to WR# Low | T <sub>XTAL1</sub> – 30 | | ns | | T <sub>CLWL</sub> | CLKOUT Low to WR# Low | -18 | 10 | ns | | T <sub>QVWH</sub> | Data Valid before WR# High | T <sub>XTAL1</sub> – 23 | | ns (1) | | T <sub>CHWH</sub> | CLKOUT High to WR# High | -10 | 10 | ns | | T <sub>WLWH</sub> | WR# Low Period | T <sub>XTAL1</sub> – 10 | | ns (1) | - If wait states are used, add 2T<sub>XTAL1</sub> × n, where n = number of wait states. Assuming back-to-back bus cycles. - 8-bit bus only. Table 9. AC Characteristics, Multiplexed Bus Mode (Continued) | Symbol | Parameter | V <sub>cc</sub> = 2.7 | Units | | | |---------------------------------------------|--------------------------------|-------------------------|-------------------------|--------|--| | | raiailletei | Min | Max | Uiilis | | | The 8XL196NP Will Meet These Specifications | | | | | | | T <sub>WHQX</sub> | Data Hold after WR# High | T <sub>XTAL1</sub> – 33 | | ns | | | T <sub>WHLH</sub> | WR# High to ALE High | T <sub>XTAL1</sub> – 12 | T <sub>XTAL1</sub> + 20 | ns (2) | | | T <sub>WHBX</sub> | BHE#, INST Hold after WR# High | T <sub>XTAL1</sub> – 10 | | ns | | | T <sub>WHAX</sub> | A15:8 Hold after WR# High | T <sub>XTAL1</sub> – 30 | | ns (3) | | | T <sub>RHBX</sub> | BHE#, INST Hold after RD# High | T <sub>XTAL1</sub> – 10 | | ns | | | T <sub>RHAX</sub> | A15:8 Hold after RD# High | T <sub>XTAL1</sub> – 25 | | ns (3) | | - If wait states are used, add 2T<sub>XTAL1</sub> × n, where n = number of wait states. Assuming back-to-back bus cycles. 8-bit bus only. Table 10. AC Characteristics, Multiplexed Bus Mode | Symbol | Doromotor | V <sub>cc</sub> = 2.7 | 11:4 | | | | | |-------------------|-----------------------------------------------------------|-----------------------|--------------------------|--------|--|--|--| | | Parameter | Min | Max | Units | | | | | | The External Memory System Must Meet These Specifications | | | | | | | | T <sub>AVYV</sub> | AD15:0 Valid to READY Setup | | 2T <sub>XTAL1</sub> – 60 | ns | | | | | T <sub>YLYH</sub> | Non READY Time | No Upper Limit | | ns | | | | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | 0 | T <sub>XTAL1</sub> – 20 | ns (1) | | | | | T <sub>AVDV</sub> | AD15:0 Valid to Input Data Valid | | 3T <sub>XTAL1</sub> – 55 | ns (2) | | | | | T <sub>RLDV</sub> | RD# Active to Input Data Valid | | T <sub>XTAL1</sub> – 25 | ns (2) | | | | | T <sub>SLDV</sub> | Chip-select Low, A19:16 Valid to Data Valid | | 4T <sub>XTAL1</sub> – 75 | | | | | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>XTAL1</sub> – 50 | ns | | | | | T <sub>RHDZ</sub> | End of RD# to Input Data Float | | T <sub>XTAL1</sub> – 10 | ns | | | | | T <sub>RXDX</sub> | Data Hold after RD# Inactive | 0 | | ns | | | | - Exceeding the maximum specification causes additional wait states. If wait states are used, add 2T<sub>XTAL1</sub> × n, where n = number of wait states. **Table 11. AC Timing Symbol Definitions** | | Signals | | | | | | Conditions | |----------------|----------|----|----------|----|-----------------|---|-----------------| | Α <sup>†</sup> | Address | Н | HOLD# | S | CSx# | Н | High | | В | BHE# | НА | HLDA# | W | WR#, WRH#, WRL# | L | Low | | С | CLKOUT | L | ALE | Х | XTAL1 | V | Valid | | D | Data | Q | Data Out | Υ | READY | Х | No Longer Valid | | G | Buswidth | R | RD# | BR | BREQ# | Z | Floating | <sup>†</sup> Address bus (demultiplexed mode) or Address/data bus (multiplexed mode) Figure 6. System Bus Timing Diagram (Multiplexed Bus Mode) Figure 7. READY Timing Diagram (Multiplexed Bus Mode) ## 5.3 AC Characteristics — Demultiplexed Bus Mode Test Coditions: Capacitive load on all pins = 50 pF, Rise and Fall Times = 3 ns. Table 12. AC Characteristics, Demultiplexed Bus Mode | Comah al | Downwards to | V <sub>CC</sub> = 2.7 | V – 3.3 V | l lucito | |--------------------|------------------------------------------|--------------------------|-------------------------|----------| | Symbol | Parameter | Min | Max | Units | | | The 8XL196NP Will Meet These Specifica | itions | | | | F <sub>XTAL1</sub> | Input requency on XTAL1 | 8 | 14 | MHz | | T <sub>XTAL1</sub> | Period, 1/F <sub>XTAL1</sub> | 71 | 125 | ns | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High/Low | 20 | 110 | ns | | T <sub>CLCL</sub> | CLKOUT Cycle Time | 2T <sub>X</sub> - | ΓAL <b>1</b> | ns | | T <sub>CHCL</sub> | CLKOUT High Period | T <sub>XTAL1</sub> – 10 | T <sub>XTAL1</sub> + 15 | ns | | T <sub>AVRL</sub> | A19:0, CSx# Valid to RD# Low | 2T <sub>XTAL1</sub> – 48 | | ns | | T <sub>AVWL</sub> | A19:0, CS <i>x</i> # Valid to WR# Low | 2T <sub>XTAL1</sub> – 37 | | ns | | T <sub>CLLH</sub> | CLKOUT Low to ALE High | <b>– 12</b> | 10 | ns | | T <sub>LLCH</sub> | ALE Low to CLKOUT High | <b>– 15</b> | 15 | ns | | T <sub>LHLH</sub> | ALE Cycle Time | 4T <sub>XTAL1</sub> | | ns (1) | | T <sub>LHLL</sub> | ALE High Period | T <sub>XTAL1</sub> – 12 | T <sub>XTAL1</sub> + 10 | ns | | T <sub>RLCH</sub> | RD# Low to CLKOUT High | <b>-</b> 5 | 20 | ns | | $T_{RLRH}$ | RD# Low Period | 2T <sub>XTAL1</sub> – 10 | | ns (1) | | T <sub>RHLH</sub> | RD# High to ALE High | T <sub>XTAL1</sub> – 5 | T <sub>XTAL1</sub> + 20 | ns (2) | | T <sub>WLCH</sub> | WR# Low to CLKOUT High | <b>– 10</b> | 10 | ns | | T <sub>QVWH</sub> | Data Valid before WR# High | 3T <sub>XTAL1</sub> – 55 | | ns (1) | | T <sub>CHWH</sub> | CLKOUT High to WR# High | <b>– 15</b> | 5 | ns | | T <sub>WLWH</sub> | WR# Low Period | 2T <sub>XTAL1</sub> – 13 | | ns (1) | | $T_{WHQX}$ | Data Hold after WR# High | T <sub>XTAL1</sub> – 25 | | ns | | T <sub>WHLH</sub> | WR# High to ALE High | T <sub>XTAL1</sub> – 10 | T <sub>XTAL1</sub> + 20 | ns (2) | | T <sub>WHBX</sub> | BHE#, INST Hold after WR# High | T <sub>XTAL1</sub> – 10 | | ns | | T <sub>WHAX</sub> | A19:0, CS <i>x</i> # Hold after WR# High | 0 | | ns | | $T_{RHBX}$ | BHE#, INST Hold after RD# High | T <sub>XTAL1</sub> – 10 | | ns | | T <sub>RHAX</sub> | A19:0, CSx# Hold after RD# High | 0 | | ns | - If wait states are used, add $2T_{XTAL1} \times n$ , where n = n number of wait states. Assuming back-to-back bus cycles. Table 13. AC Characteristics, Demultiplexed Bus Mode | Symbol | Parameter | V <sub>cc</sub> = 2.7 | l lucita | | | | | |-------------------|-----------------------------------------------------------|-----------------------|--------------------------|--------|--|--|--| | | Parameter | Min | Max | Units | | | | | | The External Memory System Must Meet These Specifications | | | | | | | | T <sub>AVYV</sub> | A19:0, CS <i>x</i> # Valid to READY Setup | | 3T <sub>XTAL1</sub> – 88 | ns | | | | | T <sub>YLYH</sub> | Non READY Time | No Upper Limit | | ns | | | | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | | T <sub>XTAL1</sub> – 30 | ns (1) | | | | | T <sub>AVDV</sub> | A19:0, CS <i>x</i> # Valid to Input Data Valid | | 4T <sub>XTAL1</sub> – 75 | ns (2) | | | | | T <sub>RLDV</sub> | RD# Active to Input Data Valid | | 2T <sub>XTAL1</sub> – 33 | ns (2) | | | | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>XTAL1</sub> – 50 | ns | | | | | T <sub>RHDZ</sub> | End of RD# to Input Data Float | | T <sub>XTAL1</sub> – 5 | ns | | | | | T <sub>RXDX</sub> | Data Hold after RD# Inactive | 0 | | ns | | | | ## **NOTES:** - Exceeding the maximum specification causes additional wait states. If wait states are used, add 2T<sub>XTAL1</sub> × n, where n = number of wait states. 27 Figure 8. System Bus Timing Diagram (Demultiplexed Bus Mode) Figure 9. READY Timing Diagram (Demultiplexed Bus Mode) ## 5.4 HOLD#/HLDA# Timing Table 14. HOLD#/HLDA# Timings | Symbol | Parameter | $V_{CC} = 2.7 V - 3.3V$ | | Units | |--------------------|-----------------------------------------------------------|-------------------------|-----|-------| | | | Min | Max | Units | | T <sub>HVCH</sub> | HOLD# Setup Time (to guarantee recognition at next clock) | 83 | | ns | | T <sub>CLHAL</sub> | CLKOUT Low to HLDA# Low | -15 | 15 | ns | | T <sub>CLBRL</sub> | CLKOUT Low to BREQ# Low | <b>–15</b> | 15 | ns | | T <sub>HALAZ</sub> | HLDA# Low to Address Float | | 33 | ns | | T <sub>HALBZ</sub> | HLDA# Low to BHE#, INST, RD#, WR# Weakly Driven | | 25 | ns | | T <sub>CLHAH</sub> | CLKOUT Low to HLDA# High | -25 | 15 | ns | | T <sub>CLBRH</sub> | CLKOUT Low to BREQ# High | -25 | 25 | ns | | T <sub>HAHAX</sub> | HLDA# High to Address No Longer Floating | -20 | | ns | | T <sub>HAHBV</sub> | HLDA# High to BHE#, INST, RD#, WR# Valid | -20 | | ns | Figure 10. HOLD#/HLDA# Timing Diagram ## 5.5 AC Characteristics — Serial Port, Shift Register Mode Table 15. Serial Port Timing — Shift Register Mode | Symbol | Parameter | V <sub>cc</sub> = 2.7 | $V_{cc} = 2.7 V - 3.3 V$ | | | |-------------------|-----------------------------------------|--------------------------|--------------------------|-------|--| | | | Min | Max | Units | | | T <sub>XLXL</sub> | Serial Port Clock period | | | | | | | (BRR ≥ <i>x</i> 002H) | 6T <sub>XTAL1</sub> | | ns | | | | (BRR = x001H) (Note 1) | 4T <sub>XTAL1</sub> | | ns | | | $T_{QVXH}$ | Output data setup to clock high | 3T <sub>XTAL1</sub> – 30 | | ns | | | T <sub>XHQX</sub> | Output data hold after clock high | 2T <sub>XTAL1</sub> – 90 | | ns | | | T <sub>XHQV</sub> | Next output data valid after clock high | | 2T <sub>XTAL1</sub> + 50 | ns | | | T <sub>DVXH</sub> | Input data setup to clock high | 2T <sub>XTAL1</sub> + 50 | | ns | | | T <sub>XHDX</sub> | Input data hold after clock high | 0 | | ns | | | T <sub>XHQZ</sub> | Last clock high to output float | | 5T <sub>XTAL1</sub> + 30 | ns | | #### NOTE: 1. The minimum baud-rate register value for receptions is *x*002H and the minimum baud-rate register value for transmissions is *x*001H. Figure 11. Serial Port Waveform — Shift Register Mode ## 5.6 External Clock Drive **Table 16. External Clock Drive** | Symbol | Parameter | Min | Max | Units | |---------------------|------------------------------|------------------------|------------------------|-------| | 1/T <sub>XLXL</sub> | Input frequency | 8 | 14 | MHz | | T <sub>XLXL</sub> | Period (T <sub>XTAL1</sub> ) | 71 | 125 | ns | | T <sub>XHXX</sub> | High Time | 0.35T <sub>XTAL1</sub> | 0.65T <sub>XTAL1</sub> | ns | | T <sub>XLXX</sub> | Low Time | 0.35T <sub>XTAL1</sub> | 0.65T <sub>XTAL1</sub> | ns | | T <sub>XLXH</sub> | Rise Time | | 10 | ns | | T <sub>XHXL</sub> | Fall Time | | 10 | ns | Figure 12. External Clock Drive Waveforms ## 5.7 Test Output Waveforms Figure 13. AC Testing Output Waveforms During 3.0 Volt Testing Figure 14. Float Waveforms During 3.0 Volt Testing ### 6.0 THERMAL CHARACTERISTICS All thermal impedance data is approximate for static air conditions at 1 watt of power dissipation. Values will change depending on operating conditions and the application. The Intel *Packaging Handbook* (order number 240800) describes Intel's thermal impedance test methodology. **Table 17. Thermal Characteristics** | Package Type | $\theta_{JA}$ | θ <b>јс</b> | |--------------|---------------|-------------| | 100-pin SQFP | 55°C/W | 14°C/W | | 100-pin QFP | 56°C/W | 16°C/W | ## 7.0 8XL196NP ERRATA Change identifiers have been used on embedded products since 1990. The change identifier is the last character in the FPO number. The FPO number is typically a nine character number located on the second line of the topside package mark. The following errata listing is applicable to the B-step (denoted by a "B" or "C" at the end of the topside tracking number): Any jump, conditional jump, or call instruction located within six bytes of the top of a page, i.e., 0FFFA-0FFFFH, may cause a jump to the wrong page. To ensure this problem does not occur, place at least six NOPs at the top of each page. ## 8.0 DATASHEET REVISION HISTORY This datasheet is valid for devices with an "A" at the end of the topside tracking number. Datasheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices.