#### BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK S-8253A/B Series

The S-8253A/B Series are protection ICs for 2-serial or 3-serial cell lithium-ion rechargeable batteries and include high-accuracy voltage detectors and delay circuits.

These ICs are suitable for protecting lithium-ion battery packs from overcharge, overdischarge and overcurrent.

#### Features

- (1) High-accuracy voltage detection for each cell
  - Overcharge detection voltage n (n = 1 to 3) 3.9 V to 4.4 V (50 mV steps) Accuracy  $\pm 25$  mV
  - Overcharge release voltage n (n = 1 to 3) 3.8 V to 4.4 V<sup>\*1</sup> Accuracy ±50 mV
     \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage n (n = 1 to 3) can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV steps.)
  - Overdischarge detection voltage n (n = 1 to 3) 2.0 V to 3.0 V (100 mV steps) Accuracy  $\pm$ 80 mV
  - Overdischarge release voltage n (n = 1 to 3) 2.0 V to 3.4 V<sup>\*2</sup> Accuracy ±100 mV
     \*2. Overdischarge release voltage = Overdischarge release voltage Overdischarge hysteresis voltage
     (Overdischarge hysteresis voltage n (n = 1 to 3) can be selected as 0 V or from a range of 0.2 V to

(Overdischarge hysteresis voltage h (h = 1 to 3) can be selected as 0 V or from a range of 0.2 V to 0.7 V in 100 mV steps.)

- (2) Three-level overcurrent detection (including load short circuiting detection)
  - Overcurrent detection voltage 1
     0.05 V to 0.30 V (50 mV steps) Accuracy ±25 mV
  - Overcurrent detection voltage 2
     0.5 V (fixed)
    - Overcurrent detection voltage 3 1.2 V (fixed)
- (3) Delay times (overcharge, overdischarge, overcurrent) are generated by an internal circuit (external capacitors are unnecessary).
- (4) Charge/discharge operation can be inhibited via the control pin.
- (5) 0 V battery charge function available/unavailable are selectable.
- (6) High-voltage withstand devices
  (7) Wide operating voltage range
  (8) Wide operating temperature range
  (9) Low current consumption
  Absolute maximum rating: 26 V
  2 V to 24 V
  -40°C to +85 °C
  - Operation mode 28 μA max. (+25°C)
    Power-down mode 0.1 μA max. (+25°C)

#### Applications

- Lithium-ion rechargeable battery packs
- Lithium polymer rechargeable battery packs

#### Package

• 8-Pin TSSOP (Package drawing code: FT008-D)

#### Block Diagram

(1) S-8253A Series



Figure 1 Block Diagram (S-8253A Series)

(2) S-8253B Series





#### Product Code Structure

1. Product Name



- \*1. Refer to the taping drawing.
- 2. Product Name List

#### Table 1 S-8253A Series (for 2-Serial Cell)

| Product<br>Name/Parameter | Overcharge<br>Detection Voltage<br>V <sub>CU</sub> | Overcharge<br>Release Voltage<br>V <sub>CL</sub> | Overdischarge<br>Detection Voltage<br>V <sub>DL</sub> | Overdischarge<br>Release Voltage<br>V <sub>DU</sub> | Overcurrent<br>Detection Voltage 1<br>V <sub>IOV1</sub> | 0 V Battery<br>Charge |
|---------------------------|----------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------|-----------------------|
| S-8253AAA-T8T1            | $4.35\pm0.025~\text{V}$                            | $4.05\pm0.050\;V$                                | $2.40\pm0.080~V$                                      | $2.70\pm0.100~V$                                    | $0.30\pm0.025~V$                                        | Available             |

**Remark** If a product with the required detection voltage does not appear in the above list, contact our sales office.

#### Table 2 S-8253B Series (for 3-Serial Cell)

|   | Product<br>Name/Parameter | Overcharge<br>Detection Voltage<br>V <sub>CU</sub> | Overcharge<br>Release Voltage<br>V <sub>CL</sub> | Overdischarge<br>Detection Voltage<br>V <sub>DL</sub> | Overdischarge<br>Release Voltage<br>V <sub>DU</sub> | Overcurrent<br>Detection Voltage 1<br>V <sub>IOV1</sub> | 0 V Battery<br>Charge |
|---|---------------------------|----------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------|-----------------------|
| I | S-8253BAA-T8T1            | $4.35\pm0.025~\textrm{V}$                          | $4.05\pm0.050~\text{V}$                          | $2.40\pm0.080~\text{V}$                               | $2.70\pm0.100~V$                                    | $0.30 \pm 0.025 \; V$                                   | Available             |

**Remark** If a product with the required detection voltage does not appear in the above list, contact our sales office.

#### Pin Assignment

|        | 8-Pin TSSOI<br>Top view    | Ρ |       |
|--------|----------------------------|---|-------|
| DOP LL | $^{1}_{2}_{3}^{4}_{4}^{1}$ | 8 | H VDD |
| COP LL |                            | 7 | H VC1 |
| VMP LL |                            | 6 | H VC2 |
| CTL LL |                            | 5 | H VSS |

Figure 3

| Pin No. | Pin<br>Name | Function                                                                                                                                                                              |
|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DOP         | Connection of discharge control FET gate<br>(CMOS output)                                                                                                                             |
| 2       | COP         | Connection of charge control FET gate (Nch<br>open-drain output)                                                                                                                      |
| 3       | VMP         | Voltage detection between VDD and VMP (overcurrent detection pin)                                                                                                                     |
| 4       | CTL         | Input of charge/discharge control signal, pin for<br>shortening test time<br>(L: Normal operation,<br>H: Charge/discharge inhibited,<br>M ( $V_{DD} \times 1/2$ ): Test time reduced) |
| 5       | VSS         | Negative power supply input, negative voltage connection for battery 2                                                                                                                |
| 6       | VC2         | No connection <sup>*1</sup>                                                                                                                                                           |
| 7       | VC1         | Connection for negative voltage of battery 1 and positive voltage of battery 2                                                                                                        |
| 8       | VDD         | Connection for positive power supply input and positive voltage of battery 1                                                                                                          |

Table 3 S-8253A Series

\*1. No connection is electrically open.

This pin can be connected to VDD or VSS.

Remark For the external views, refer to package drawings.

| Pin No. | Pin<br>Name | Function                                                                                                                                                                              |
|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DOP         | Connection of discharge control FET gate<br>(CMOS output)                                                                                                                             |
| 2       | COP         | Connection of charge control FET gate (Nch<br>open-drain output)                                                                                                                      |
| 3       | VMP         | Voltage detection between VDD and VMP (overcurrent detection pin)                                                                                                                     |
| 4       | CTL         | Input of charge/discharge control signal, pin for<br>shortening test time<br>(L: Normal operation,<br>H: Charge/discharge inhibited,<br>M ( $V_{DD} \times 1/2$ ): Test time reduced) |
| 5       | VSS         | Connection for negative power supply input and negative voltage of battery 3                                                                                                          |
| 6       | VC2         | Connection for negative voltage of battery 2 and positive voltage of battery 3                                                                                                        |
| 7       | VC1         | Connection for negative voltage of battery 1 and positive voltage of battery 2                                                                                                        |
| 8       | VDD         | Connection for positive power supply input and positive voltage of battery 1                                                                                                          |

Table 4 S-8253B Series

**Remark** For the external views, refer to package drawings.

#### Absolute Maximum Ratings

| Table 5                                                 |                     |                 |                                                      |      |  |  |  |
|---------------------------------------------------------|---------------------|-----------------|------------------------------------------------------|------|--|--|--|
| $(Ta = 25^{\circ}C \text{ unless otherwise specified})$ |                     |                 |                                                      |      |  |  |  |
| Parameter                                               | Symbol              | Applicable Pins | Rating                                               | Unit |  |  |  |
| Input voltage between VDD and VSS                       | V <sub>DS</sub>     | _               | $V_{\text{SS}} - 0.3$ to $V_{\text{SS}} + 26$        | V    |  |  |  |
| Input pin voltage                                       | V <sub>IN</sub>     | VC1, VC2        | $V_{\text{SS}}$ – 0.3 to $V_{\text{DD}}\text{+}$ 0.3 |      |  |  |  |
| VMP pin input voltage                                   | $V_{VMP}$           | VMP             | $V_{\text{SS}}$ – 0.3 to $V_{\text{SS}}$ + 26        |      |  |  |  |
| DOP pin output voltage                                  | V <sub>DOP</sub>    | DOP             | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$       |      |  |  |  |
| COP pin output voltage                                  | V <sub>COP</sub>    | COP             | $V_{\text{SS}} - 0.3$ to $V_{\text{VMP}} + 0.3$      |      |  |  |  |
| CTL input pin voltage                                   | V <sub>IN_CTL</sub> | CTL             | $V_{\text{SS}}$ – 0.3 to $V_{\text{DD}}\text{+}$ 0.3 |      |  |  |  |
| Power dissipation                                       | P <sub>D</sub>      | —               | 300                                                  | mW   |  |  |  |
| Operating temperature range                             | Topr                |                 | -40 to +85                                           | °C   |  |  |  |
| Storage temperature range                               | Tstg                |                 | -40 to +125                                          |      |  |  |  |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

#### Electrical Characteristics

|                                               |                   | Table 6                                                  |                                     | (Ta =                                | 25°C unless                          | otherw    | /ise spe           | cified)         |
|-----------------------------------------------|-------------------|----------------------------------------------------------|-------------------------------------|--------------------------------------|--------------------------------------|-----------|--------------------|-----------------|
| Parameter                                     | Symbol            | Conditions                                               | Min.                                | Тур.                                 | Max.                                 | Unit      | Test<br>Conditions | Test<br>Circuit |
| DETECTION VOLTAGE                             |                   |                                                          |                                     |                                      |                                      |           |                    |                 |
| Overcharge detection voltage n                | V <sub>CUn</sub>  | 3.90 to 4.40 V, adjustable                               | $V_{CUn}-0.025$                     | V <sub>CUn</sub>                     | $V_{CUn} + 0.025$                    | V         | 1                  | 1               |
| Overcharge release voltage n                  | V <sub>CLn</sub>  | 3.80 to 4.40 $V_{CL} \neq V_{CU}$                        | V <sub>CLn</sub> – 0.05             | V <sub>CLn</sub>                     | V <sub>CLn</sub> + 0.05              | V         | 1                  | 1               |
| Ç Ç                                           | -                 | adjustable V <sub>CL</sub> = V <sub>CU</sub>             | $V_{CLn}-0.025$                     | V <sub>CLn</sub>                     | $V_{CLn} + 0.025$                    |           |                    |                 |
| Overdischarge detection voltage n             | V <sub>DLn</sub>  | 2.0 to 3.0 V, adjustable                                 | $V_{DLn}-0.080$                     | V <sub>DLn</sub>                     | $V_{DLn} + 0.080$                    | V         | 1                  | 1               |
| Overdischarge release voltage n               | V <sub>DUn</sub>  | $\begin{array}{llllllllllllllllllllllllllllllllllll$     | $\frac{V_{DUn}-0.10}{V_{DUn}-0.08}$ | V <sub>DUn</sub><br>V <sub>DUn</sub> | $V_{DUn} + 0.10$<br>$V_{DUn} + 0.08$ | V         | 1                  | 1               |
| Overcurrent detection voltage 1               | V <sub>IOV1</sub> | 0.05 to 0.3 V, adjustable                                | V <sub>IOV1</sub> –<br>0.025        | V <sub>IOV1</sub>                    | V <sub>IOV1</sub> + 0.025            | V         | 2                  | 1               |
| Overcurrent detection voltage 2               | V <sub>IOV2</sub> |                                                          | V <sub>DD</sub> - 0.60              | V <sub>DD</sub> - 0.50               | V <sub>DD</sub> - 0.40               | V         | 2                  | 1               |
| Overcurrent detection voltage 3               | VIOV2<br>VIOV3    |                                                          | V <sub>DD</sub> - 1.5               | V <sub>DD</sub> – 1.2                | V <sub>DD</sub> - 0.9                | V         | 2                  | 1               |
| Temperature coefficient 1                     | T <sub>COE1</sub> | Ta = 0 to 50°C <sup>*1</sup>                             | -1.0                                | 0                                    | 1.0                                  | mv/°C     | _                  | _               |
| Temperature coefficient 2                     | T <sub>COE2</sub> | $Ta = 0$ to $50^{\circ}C^{*2}$                           | -0.5                                | 0                                    | 0.5                                  | mv/°C     | _                  | _               |
| DELAY TIME                                    | · 00L2            |                                                          | 0.0                                 | •                                    | 0.0                                  |           |                    | 4               |
| Overcharge detection delay time               | tcu               |                                                          | 0.92                                | 1.15                                 | 1.38                                 | S         | 3                  | 1               |
| Overdischarge detection delay time            | t <sub>DL</sub>   |                                                          | 115                                 | 144                                  | 173                                  | ms        | 3                  | 1               |
| Overcurrent detection delay time 1            | t <sub>IOV1</sub> |                                                          | 7.2                                 | 9                                    | 10.8                                 | ms        | 4                  | 1               |
| Overcurrent detection delay time 2            | t <sub>IOV2</sub> |                                                          | 3.6                                 | 4.5                                  | 5.4                                  | ms        | 4                  | 1               |
| Overcurrent detection delay time 3            | t <sub>IOV3</sub> | FET gate capacitance<br>= 2000 pF                        | 150                                 | 320                                  | 540                                  | μs        | 4                  | 1               |
| 0 V BATTERY CHARGE<br>FUNCTION                | I                 | – 2000 pi                                                | 11                                  |                                      |                                      |           |                    | L               |
| 0 V charge starting charger voltage           | V <sub>0CHA</sub> | 0 V charge available                                     |                                     | 0.8                                  | 1.5                                  | V         | 12                 | 5               |
| 0 V battery charge inhibition battery voltage | Voinh             | 0 V charge un available                                  | 0.4                                 | 0.7                                  | 1.1                                  | V         | 12                 | 5               |
| INTERNAL RESISTANCE                           |                   |                                                          | 1                                   |                                      |                                      |           |                    | ł               |
| Resistance between VMP and VDD                | R <sub>VMD</sub>  | $V1 = V2 = V3 = 3.5 V$ $V_{VMP} = V_{SS}$                | 70                                  | 95                                   | 120                                  | kΩ        | 6                  | 2               |
| Resistance between VMP and VSS                | R <sub>VMS</sub>  | $V1 = V2 = V3 = 1.8 V$ $V_{VMP} = V_{DD}$                | 450                                 | 900                                  | 1800                                 | kΩ        | 6                  | 2               |
| INPUT VOLTAGE                                 | 1                 |                                                          |                                     |                                      |                                      |           |                    |                 |
| Operating voltage between VDD and VSS         | VDSOP             | Output voltage of DOP<br>and COP fixed                   | 2                                   | _                                    | 24                                   | V         | _                  | _               |
| CTL input voltage, high                       | V <sub>CTLH</sub> |                                                          | V <sub>DD</sub> - 0.5               |                                      |                                      | V         | 7                  | 1               |
| CTL input voltage, low                        | VCTLL             |                                                          |                                     |                                      | $V_{SS} + 0.5$                       | V         | 7                  | 1               |
| INPUT CURRENT                                 |                   |                                                          | 1                                   |                                      | 00                                   |           |                    |                 |
| Current consumption during operation          | I <sub>OPE</sub>  | V1 = V2 = V3 = 3.5 V                                     | —                                   | 14                                   | 28                                   | μA        | 5                  | 2               |
| Current consumption at power<br>down          | I <sub>PDN</sub>  | V1 = V2 = V3 = 1.5 V                                     | _                                   | _                                    | 0.1                                  | μA        | 5                  | 2               |
| VC1 pin current                               | I <sub>VC1</sub>  | V1 = V2 = V3 = 3.5 V                                     | -0.3                                | 0                                    | 0.3                                  | μA        | 9                  | 3               |
| VC2 pin current                               | I <sub>VC2</sub>  | V1 = V2 = V3 = 3.5 V                                     | -0.3                                | 0                                    | 0.3                                  | μΑ        | 9                  | 3               |
| CTL pin current, high                         | ICTLH             | V1 = V2 = V3 = 3.5 V<br>$V_{CTL1} = V_{DD}$              | _                                   |                                      | 0.1                                  | μΑ        | 8                  | 3               |
| CTL pin current, low                          | ICTLL             | V1 = V2 = V3 = 3.5 V<br>$V_{CTL1} = V_{SS}$              | -0.4                                | -0.2                                 |                                      | μA        | 8                  | 3               |
| OUTPUT CURRENT                                | 1                 | VUILI – VSS                                              | 1                                   |                                      | 1                                    |           |                    |                 |
| COP pin leakage current                       | Ісон              | $V_{COP} = 24 V$                                         |                                     |                                      | 0.1                                  | μA        | 10                 | 4               |
| COP pin leakage current                       | ICOH<br>ICOL      | $V_{COP} = 24 V$<br>$V_{COP} = V_{SS} + 0.5 V$           | 10                                  |                                      | <u> </u>                             | _μΑ<br>μΑ | 10                 | 4               |
| DOP pin source current                        | ICOL<br>IDOH      | $V_{COP} = V_{SS} + 0.5 V$<br>$V_{DOP} = V_{DD} - 0.5 V$ | 10                                  |                                      |                                      | μΑ        | 10                 | 4               |
| DOP pin sink current                          | IDOH              | $V_{DOP} = V_{DD} - 0.5 V$<br>$V_{DOP} = V_{SS} + 0.5 V$ | 10                                  |                                      |                                      | μΑ        | 11                 | 4               |
|                                               | UOL               | $v_{DOP} - v_{SS} + 0.3 V$                               | 10                                  |                                      |                                      | μΑ        |                    | +               |

\*1. Voltage temperature coefficient 1: Overcharge detection voltage
\*2. Voltage temperature coefficient 2: Overcurrent detection voltage 1

#### Test Circuits

## 1. Overcharge detection voltage, overcharge release voltage, overdischarge detection voltage, overdischarge release voltage

#### (Test condition 1, test circuit 1)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are low ( $V_{DD} \times 0.1$  V or lower) (this status is referred to as the initial status).

#### • Overcharge detection voltage 1 (V<sub>CU1</sub>), overcharge release voltage 1 (V<sub>CL1</sub>)

Overcharge detection voltage 1 ( $V_{CU1}$ ) is the voltage of V1 when the voltage of the COP pin is high ( $V_{DD} \times 0.9$  V or more) after the V1 voltage has been gradually increased starting at the initial status. Overcharge release voltage 1 ( $V_{CL1}$ ) is the voltage of V1 when the voltage at the COP pin is low after the V1 voltage has been gradually decreased.

#### • Overdischarge detection voltage 1 (V<sub>DL1</sub>), overdischarge release voltage 1 (V<sub>DU1</sub>)

Overdischarge detection voltage 1 ( $V_{DL1}$ ) is the voltage of V1 when the voltage of the DOP pin is high after the V1 voltage has been gradually decreased starting at the initial status. Overdischarge release voltage 1 ( $V_{DU1}$ ) is the voltage of V1 when the voltage at the DOP pin is low after the V1 voltage has been gradually increased.

By changing Vn (n = 2: S-8253A Series, n = 2, 3: S-8253B Series) the overcharge detection voltage ( $V_{CUn}$ ), overcharge release voltage ( $V_{CLn}$ ), overdischarge detection voltage ( $V_{DLn}$ ), and overdischarge release voltage ( $V_{DUn}$ ) can be measured in the same way as when n = 1.

#### 2. Overcurrent detection voltage

#### (Test condition 2, test circuit 1)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are low (this status is referred to as the initial status).

#### • Overcurrent detection voltage 1 (V<sub>IOV1</sub>)

Overcurrent detection voltage 1 ( $V_{IOV1}$ ) is the voltage of V5 when the voltages of the COP and DOP pins are high after the V5 voltage has been gradually increased starting at the initial status.

#### • Overcurrent detection voltage 2 (V<sub>IOV2</sub>)

Overcurrent detection voltage 2 ( $V_{IOV2}$ ) is the voltage of V5 when the voltages of the COP and DOP pins are high within the minimum and maximum values of overcurrent detection time 2 ( $t_{IOV2}$ ) after the voltage of V5 was instantaneously increased (within 10 µs) starting at the initial status.

#### • Overcurrent detection voltage 3 (VIOV3)

Overcurrent detection voltage 3 ( $V_{IOV3}$ ) is the voltage of V5 when the voltages of the COP and DOP pins are high within the minimum and maximum values of overcurrent detection time 3 ( $t_{IOV3}$ ) after the voltage of V5 was instantaneously increased (within 10  $\mu$ s) starting at the initial status.

#### 3. Overcharge detection delay time, overdischarge detection delay time

#### (Test condition 3, test circuit 1)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are low (this status is referred to as the initial status).

#### • Overcharge detection delay time (t<sub>CU</sub>)

The overcharge detection delay time ( $t_{CU}$ ) is the time it takes for the voltage of the COP pin to change from low to high after the voltage of V1 is instantaneously changed from overcharge detection voltage 1 ( $V_{CU1}$ ) – 0.2 V to overcharge detection voltage 1 ( $V_{CU1}$ ) + 0.2 V (within 10 µs) starting at the initial status.

#### • Overdischarge detection delay time (t<sub>DL</sub>)

The overdischarge detection delay time  $(t_{DL})$  is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V1 is instantaneously changed from overdischarge detection voltage 1  $(V_{DL1}) + 0.2$  V to overdischarge detection voltage 1  $(V_{DL1}) - 0.2$  V (within 10 µs) starting at the initial status.

#### 4. Overcurrent detection delay time

#### (Test condition 4, test circuit 1)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are low (this status is referred to as the initial status).

#### • Overcurrent detection delay time 1 (t<sub>IOV1</sub>)

Overcurrent detection delay time 1 ( $t_{IOV1}$ ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 0.35 V (within 10  $\mu$ s) starting at the initial status.

#### • Overcurrent detection delay time 2 (t<sub>IOV2</sub>)

Overcurrent detection delay time 2 ( $t_{IOV2}$ ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 0.7 V (within 10  $\mu$ s) starting at the initial status.

## Overcurrent detection delay time 3 (t<sub>IOV3</sub>) Overcurrent detection delay time 3 (t<sub>IOV3</sub>) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 1.6 V (within 10 μs) starting at the initial status.

#### 5. Power consumption during operation, power consumption at power-down

#### (Test condition 5, test circuit 2)

# Power consumption during operation (I<sub>OPE</sub>), power consumption at power-down (I<sub>PDN</sub>) The power consumption during operation (I<sub>OPE</sub>) is the current of the VSS pin (I<sub>SS</sub>) when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), S1 = ON, and S2 = OFF. The power consumption at power-down (I<sub>PDN</sub>) is the current of the VSS pin (I<sub>SS</sub>) when V1 = V2 = 1.5 V (S-8253A Series), V1 = V2 = V3 = 1.5 V (S-8253B Series), S1 = OFF, and S2 = ON.

#### 6. Resistance between VMP and VDD, resistance between VMP and VSS

#### (Test condition 6, test circuit 2)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), S1 = ON, and S2 = OFF (this status is referred to as the initial status).

- Resistance between VMP and VDD ( $R_{VMD}$ ) The resistance between VMP and VDD ( $R_{VMD}$ ) is determined based on the current of the VMP pin ( $I_{VMD}$ ) after S1 and S2 are switched to OFF and ON, respectively, starting at the initial status. S-8253A Series:  $R_{VMD} = (V1 + V2)/I_{VMD}$ S-8253B Series:  $R_{VMD} = (V1 + V2 + V3)/I_{VMD}$
- Resistance between VMP and VSS (R<sub>VMS</sub>) The resistance between VMP and VSS (R<sub>VMS</sub>) is determined based on the current of the VMP pin (I<sub>VMS</sub>) after V1 = V2 = 1.8 V (S-8253A Series) or V1 = V2 = V3 = 1.8 V (S-8253B Series) are set starting at the initial status.
   S-8253A Series: R<sub>VMS</sub> = (V1 + V2)/I<sub>VMS</sub> S-8253B Series: R<sub>VMS</sub> = (V1 + V2 + V3)/I<sub>VMS</sub>

#### 7. CTL pin input voltage

#### (Test condition 7, test circuit 1)

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are low (this status is referred to as the initial status).

• CTL pin input voltage (high) (V<sub>CTLH</sub>)

The CTL pin input voltage (high) ( $V_{CTLH}$ ) is the voltage of V4 when the voltages of the COP and DOP pins are high after the voltage of V4 has been gradually increased starting at the initial status.

Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0.35 V, and the COP and DOP pins are high (this status is referred to as the initial status).

 CTL pin input voltage (low) (V<sub>CTLL</sub>) The CTL pin input voltage (low) (V<sub>CTLL</sub>) is the voltage of V4 when the voltages of the COP and DOP pins are low after the voltage of V4 has been gradually decreased starting at the initial status.

#### 8. CTL pin current

#### (Test condition 8, test circuit 3)

• CTL current (high) (I<sub>CTLH</sub>), CTL pin current (low) (I<sub>CTLL</sub>)

The CTL pin current (high) ( $I_{CTLH}$ ) is the current that flows through the CTL pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), and S3 = ON, S4 = OFF. The CTL current (low) ( $I_{CTLL}$ ) is the current that flows through the CTL pin when S3 = OFF and S4 = ON after that.

#### 9. VC1 pin current, VC2 pin current

#### (Test condition 9, test circuit 3)

• VC1 pin current (I<sub>VC1</sub>), VC2 pin current (I<sub>VC2</sub>)

The VC1 pin current ( $I_{VC1}$ ) is the current that flows through the VC1 pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), and S3 = OFF, S4 = ON. Similarly, the VC2 pin current ( $I_{VC2}$ ) is the current that flows through the VC2 pin under these conditions (S-8253B Series only).

#### 10. COP pin leakage current, COP pin sink current

#### (Test condition 10, test circuit 4)

 COP pin leakage current (I<sub>COH</sub>), COP pin sink current (I<sub>COL</sub>) The COP pin leakage current (I<sub>COH</sub>) is the current that flows through the COP pin when V1 = V2 = 12 V (S-8253A Series), V1 = V2 = V3 = 8 V (S-8253B Series), S6 = S7 = S8 = OFF, and S5 = ON. The COP pin sink current (I<sub>COL</sub>) is the current that flows through the COP pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V6 = 0.5 V, S5 = S7 = S8 = OFF, and S6 = ON.

#### 11. DOP pin source current, DOP pin sink current

#### (Test condition 11, test circuit 4)

 DOP pin source current (I<sub>DOH</sub>), DOP pin sink current (I<sub>DOL</sub>) The DOP pin source current (I<sub>DOH</sub>) is the current that flows through the DOP pin when V1 = V2 = 1.8 V (S-8253A Series), V1 = V2 = V3 = 1.8 V (S-8253B Series), V7 = 0.5 V, S5 = S6 = S8 = OFF, and S7 = ON. The DOP pin sink current (I<sub>DOL</sub>) is the current that flows through the DOP pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V8 = 0.5 V, S5 = S6 = S7 = OFF, and S8 = ON.

#### 12. 0 V charge start battery charger voltage or 0 V charge inhibition battery voltage

#### (Test condition 12, test circuit 5)

- 0 V charge start battery charger voltage (V<sub>0CHA</sub>): Products that available 0 V charge The COP pin voltage should be lower than V<sub>0CHA</sub> max. -1 V when V1 = V2 = 0 V (S-8253A Series), V1 = V2 = V3 = 0 V (S-8253B Series), and V9 = V<sub>VMP</sub> = V<sub>0CHA</sub> max..
- **0** V charge inhibition battery voltage ( $V_{0INH}$ ): Products that unavailable 0 V charge The COP pin voltage should be higher than  $V_{VMP} - 1$  V when  $V1 = V2 = V_{0INH}$  min. (S-8253A Series),  $V1 = V2 = V3 = V_{0INH}$  min. (S-8253B Series), and  $V9 = V_{VMP} = 24$  V.















Test Circuit 3







**Test Circuit 5** 

Figure 4 Test Circuit (2/2)

- V1

V2

#### Description of Operation

**Remark** Refer to " **Standard Circuit** ".

#### 1. Normal status

When all of the battery voltages are in the range from  $V_{DLn}$  to  $V_{CUn}$  and the discharge current is lower than the specified value (the VMP pin voltage is higher than  $V_{DD} - V_{IOV1}$ ), the charging and discharging FETs are turned on.

## Caution When the battery is connected for the first time, discharging may not be enabled. In this case, short the VMP and VDD pins or connect the charger to restore the normal status.

#### 2. Overcharge status

When any one of the battery voltages becomes higher than  $V_{CUn}$  and the state continues for  $t_{CU}$  or longer, the COP pin becomes high impedance. Because the COP pin is pulled up to the EB+ pin voltage by an external resistor, the charging FET is turned off to stop charging. This is called the overcharge status. The overcharge status is released when one of the following two conditions holds.

- a) All battery voltages become V<sub>CLn</sub> or lower.
- b) All of the battery voltages are V<sub>CUn</sub> or lower, and the VMP pin voltage is V<sub>DD</sub> V<sub>IOV1</sub> or lower (Since the discharge current flows through the body diode of the charging FET immediately after discharging is started when the charger is removed and a load is connected, the VMP pin voltage momentarily decreases by approximately 0.6 V from the VDD pin voltage. The IC detects this voltage and releases the overcharging status.)

#### 3. Overdischarge status

When any one of the battery voltages becomes lower than  $V_{DLn}$  and the state continues for  $t_{DL}$  or longer, the DOP pin voltage becomes  $V_{DD}$  level, and the discharging FET is turned off to stop discharging. This is called the overdischarging status. After discharging is stopped due to the overdischarge status, the S-8253A/B Series enters the power-down status.

#### 4. Power-down status

When discharging has stopped due to the overdischarge status, the VMP pin is pulled down to the V<sub>SS</sub> level by the RVSM resistor. When the VMP pin voltage is lower than  $V_{DD}/2$ , the S-8253A/B Series enters the power-down status. In the power-down status, almost all the circuits of the S-8253A/B Series stop and the current consumption is  $I_{PDN}$  or lower. The conditions of each output pin are as follows.

- a) COP Hi-Z
- b) DOP  $V_{DD}$

The power-down status is released when the following condition holds.

a) The VMP pin voltage is  $V_{DD}/2$  or higher. (A charger is connected.)

The overdischarging status is released when the following condition holds.

a) All of the battery voltages are V<sub>DLn</sub> or higher, and the VDD pin voltage is V<sub>DD</sub>/2 or higher. (A charger is connected.)

#### 5. Overcurrent status

The S-8253A/B Series has three overcurrent detection levels ( $V_{IOV1}$ ,  $V_{IOV2}$ , and  $V_{IOV3}$ ) and three overcurrent detection delay times ( $t_{IOV1}$ ,  $t_{IOV2}$ , and  $t_{IOV3}$ ) corresponding to each overcurrent detection level. When the discharging current becomes higher than the specified value (the difference of the voltages of the VMP and VDD pins is greater than  $V_{IOV1}$ ) and the state continues for  $t_{IOV1}$  or longer, the S-8253A/B Series enters the overcurrent status, in which the DOP pin voltage becomes  $V_{DD}$  level to turn off the discharging FET to stop discharging, the COP pin becomes high impedance and is pulled up to the EB+ pin voltage to turn off the charging FET to stop charging, and the VMP pin is pulled up to the  $V_{DD}$  voltage by the internal resistor RVMD. Operation of overcurrent detection levels 2, 3 ( $V_{IOV2}$ ,  $V_{IOV3}$ ) and overcurrent detection delay times 2, 3 ( $t_{IOV2}$ ,  $t_{IOV3}$ ) are the same as for  $V_{IOV1}$  and  $t_{IOV1}$ .

The overcurrent status is released when the following condition holds.

a) The VMP pin voltage is  $V_{DD} - V_{IOV1}$  or higher because a charger is connected or the load is released.

## Caution The impedance that enables automatic restoration varies depending on the battery voltage and set value of overcurrent detection voltage 1.

#### 6. 0 V battery charge function

Regarding the charging of a self-discharged battery (0 V battery), the S-8253A/B Series has two functions from which one should be selected.

- a) 0 V battery charging is allowed (0 V battery charging is available) When the charger voltage is higher than  $V_{0CHA}$ , the 0 V battery can be charged.
- b) 0 V battery charging is prohibited (0 V battery charging is unavailable)
   When one of the battery voltages is lower than V<sub>0INH</sub>, the 0 V battery cannot be charged.

## Caution When the VDD pin voltage is lower than the minimum value of V<sub>DSOP</sub>, the operation of the S-8253A/B Series is not guaranteed.

#### 7. Delay circuit

The following detection delay times are determined by dividing a clock of approximately 3.57 kHz by the counter.

| Oscillator clock cycle (T <sub>CLK</sub> ):            | 280 μs |
|--------------------------------------------------------|--------|
| Overcharge detection delay time (t <sub>CU</sub> ):    | 1.15 s |
| Overdischarge detection delay time (t <sub>DL</sub> ): | 144 ms |
| Overcurrent detection delay time 1 ( $t_{IOV1}$ ):     | 9 ms   |
| Overcurrent detection delay time 2 ( $t_{IOV2}$ ):     | 4.5 ms |
|                                                        |        |

Caution The overcurrent detection delay time  $2(t_{IOV2})$  and overcurrent detection delay time  $3(t_{IOV3})$  start when the overcurrent detection voltage  $1(V_{IOV1})$  is detected. As soon as the overcurrent detection voltage  $2(V_{IOV2})$  or overcurrent detection voltage  $3(V_{IOV3})$  is detected over the detection delay time for overcurrent  $2(t_{IOV2})$  or overcurrent  $3(t_{IOV3})$  after the detection of overcurrent 1, the S-8253A/B turns the discharging control FET off.



#### 8. CTL pin

The S-8253A/B Series has a control pin for charge/discharge control and reducing test time. The levels, "L", "H", and "M", of the voltage input to the CTL pin determine the status of the S-8253A/B Series: normal operation, charge/discharge inhibition, or test time reduction. The CTL pin takes precedence over the battery protection circuit. During normal use, short the CTL and VSS pins.

| CTL Pin Potential                                | Status of IC                      | COP Pin       | DOP Pin       |  |  |  |
|--------------------------------------------------|-----------------------------------|---------------|---------------|--|--|--|
| Open                                             | Charge/discharge inhibited status | Hi-Z          | $V_{DD}$      |  |  |  |
| High ( $V_{CTL} \ge V_{CTLH}$ )                  | Charge/discharge inhibited status | Hi-Z          | $V_{DD}$      |  |  |  |
| Middle ( $V_{CTLL} < V_{CTL} < V_{CTLH}$ )       | Delay time reduced status *1      | (* <b>2</b> ) | (* <b>2</b> ) |  |  |  |
| Low (V <sub>CTLL</sub> $\geq$ V <sub>CTL</sub> ) | Normal status                     | (* <b>2</b> ) | (* <b>2</b> ) |  |  |  |

\*1. In the delay time reduced status, delay times are reduced in 1/60 to 1/30 scale.

\*2. The pin status is controlled by the voltage detection circuit.

### Caution1. If the potential of the CTL pin is middle, overcurrent detection voltage 1 (V<sub>IOV1</sub>) does not operate.

2. If you use the middle potential of the CTL pin, contact our sales office.



\*1. <1>: Normal mode

<2>: Overcharge mode

<3>: Overdischarge mode

#### Figure 5

## BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK S-8253A/B Series

Rev.2.1\_00



\*1. <1>: Normal mode <2>: Overcurrent mode

Figure 6

#### Standard Circuit











Figure 8

| No. | Symbol           | Recommended Value | Range     | Unit |  |  |  |  |
|-----|------------------|-------------------|-----------|------|--|--|--|--|
| 1   | R <sub>VC1</sub> | 1                 | 0 to 1    | kΩ   |  |  |  |  |
| 2   | R <sub>VC2</sub> | 1                 | 0 to 1    | kΩ   |  |  |  |  |
| 3   | R <sub>DOP</sub> | 5.1               | 2 to 10   | kΩ   |  |  |  |  |
| 4   | R <sub>COP</sub> | 1                 | 0.1 to 1  | MΩ   |  |  |  |  |
| 5   | R <sub>VMP</sub> | 5.1               | 1 to 10   | kΩ   |  |  |  |  |
| 6   | R <sub>CTL</sub> | 0                 | 0 to 100  | kΩ   |  |  |  |  |
| 7   | R <sub>vss</sub> | 0                 | 0 to 51   | Ω    |  |  |  |  |
| 8   | C <sub>VC1</sub> | 0.1               | 0 to 0.33 | μF   |  |  |  |  |
| 9   | C <sub>VC2</sub> | 0.1               | 0 to 0.33 | μF   |  |  |  |  |
| 10  | C <sub>VSS</sub> | 1                 | 0 to 10   | μF   |  |  |  |  |

Table 8 Recommended Value for External Parts

Caution The standard circuit above does not guarantee proper operation. Evaluation in the actual application is needed to determine the correct constants.

#### Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- Batteries can be connected in any order, however, there may be cases when discharging cannot be performed when a battery is connected. In this case, short the VMP and VDD pins or connect the battery charger to return to the normal mode.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.



Seiko Instruments Inc.

www.DataSheet4U.com



(2) Overcharge detection/release voltage, overdischarge detection/release voltage, overcurrent detection voltage, and delay times



#### BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK S-8253A/B Series













No. FT008-A-P-SD-1.1

| TITLE                            | TSSOP8-A-PKG Dimensions |
|----------------------------------|-------------------------|
| No.                              | FT008-A-P-SD-1.1        |
| SCALE                            |                         |
| UNIT                             | mm                      |
|                                  |                         |
|                                  |                         |
|                                  |                         |
| Seiko Instrummentata\$heet4U.com |                         |





- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.