

## **General Description**

The SA23002C high-efficiency synchronous Buck converter can deliver 2A output current over an input voltage range from 2.8V to 5.5V. It uses built-in power MOSFETs to supply a resistor-configurable output voltage between 0.6V and  $V_{IN}$ . The fixed 2.35MHz switching frequency allows for small external inductor and capacitor values.

The SA23002C is available in a DFN2mmx2mm-8 package.

### **Ordering Information**





Optional Spec Code

| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SA23002CDFD     | DFN2×2-8     |      |

### **Key Features**

- 2.8V to 5.5V Input Voltage Range
- Up to 2A Output Current
- External Adjustable Voltage with ±1.5% Reference Accuracy
- 1µA Shutdown Current (Typical)
- Fixed 2.35MHz Switching Frequency Minimizes Required External Components
- 100% Duty-Cycle Capable
- Fixed Frequency PWM Operating Mode
- Cycle-by-Cycle Current-Limit Protection
- Hiccup-Mode Short-Circuit Protection
- Power Good Indicator
- Thermal Shutdown
- Package: DFN2mm×2mm-8
- AEC-Q100 Qualified for Automotive Applications

### Applications

- Automotive Infotainment and Cluster
- Advanced Driver Assistance System (ADAS)
- Automotive Display
- Other Electronic Equipment



Figure 1. Schematic Diagram



Figure 2. Efficiency vs Output Current



### **Block Diagram**



Figure 3. Functional Block Diagram

2



3

## Pin-Out (Top View)



Top Mark: **FGA***xyz* (Device code: FGA, *x=year code*, *y=week code*, *z= lot number code*)

| Pin Name | Pin<br>Number | Pin Description                                                                                        |
|----------|---------------|--------------------------------------------------------------------------------------------------------|
| PGND     | 1             | Power ground.                                                                                          |
| SW       | 2             | Switching node.                                                                                        |
| AGND     | 3             | Analog ground.                                                                                         |
| FB       | 4             | Output voltage feedback pin. The output voltage reference is 0.6V.                                     |
| EN       | 5             | Device enable pin, logic high enable. There is no pull-down resistor inside, do not leave it floating. |
| PG       | 6             | Power good pin, an open drain output. A pull-up resistor is needed. (100k $\Omega$ for example)        |
| VIN      | 7, 8          | Power supply.                                                                                          |



4

### Absolute Maximum Ratings (Note 1)

| VIN                                        | 0.3V to 6.5V     |
|--------------------------------------------|------------------|
| FB, EN, PG,                                | 0.3V to VIN+0.3V |
| Dynamic SW to GND voltage in 20ns Duration |                  |
| Power Dissipation @ $T_A = 25^{\circ}C$    | 2.2W             |
| Package Thermal Resistance (Note 2)        |                  |
| θ <sub>JA</sub>                            | 56.5°C/W         |
| $\theta_{JC_{bot}}$                        | 14.5°C/W         |
| Ψ <sub>JT</sub>                            | 3.5°C/W          |
| Junction Temperature Range                 |                  |
| Lead Temperature (Soldering, 10 sec.)      | 260°C            |
| Storage Temperature Range                  | 65°C to 150°C    |
| ESD Susceptibility                         |                  |
| HBM (Human Body Mode)                      | 2000V            |
| CDM (Charge Device Mode) All pins          | 500V             |

### Recommended Operating Conditions (Note 3)

| VIN                        | 2.8V to 5.5V   |
|----------------------------|----------------|
| Ambient Temperature Dange  | 40°C to 125°C  |
| Amolent Temperature Range  | -40 C to 125 C |
| Junction Temperature Range | 40°C to 150°C  |



### **Electrical Characteristics**

 $(2.8V \le V_{IN} \le 5.5V, -40^{\circ}C \le T_j \le 125^{\circ}C.$  typical values at  $V_{IN} = 5V$  and  $T_j = 25^{\circ}C$ , unless otherwise noted)

| Parameter                        | Symbol                     | ol Test Conditions                                                                      |      | Тур  | Max  | Unit              |  |
|----------------------------------|----------------------------|-----------------------------------------------------------------------------------------|------|------|------|-------------------|--|
| VIN                              |                            |                                                                                         |      |      |      |                   |  |
| UVLO Rising Threshold            | V <sub>UVLO_R</sub>        |                                                                                         | 2.6  | 2.7  | 2.8  | V                 |  |
| UVLO Falling Threshold           | V <sub>UVLO_F</sub>        |                                                                                         | 2.45 | 2.55 | 2.65 | V                 |  |
| Shut Down Current A              | I <sub>SDA</sub>           | $V_{EN}=0V, T_j=25 \ ^{\circ}C$                                                         |      | 1    | 2    | μΑ                |  |
| Shut Down Current B              | I <sub>SDB</sub>           | $V_{EN}=0V, T_j=125 \ ^{\circ}C$                                                        |      | 6    | 12   | μΑ                |  |
| EN                               |                            |                                                                                         |      |      |      |                   |  |
| EN Logic '1' Threshold           | $V_{EN_H}$                 |                                                                                         | 1.2  |      |      | V                 |  |
| EN Logic '0' Threshold           | V <sub>EN_L</sub>          |                                                                                         |      |      | 0.4  | V                 |  |
| Power Stage                      |                            |                                                                                         |      |      |      |                   |  |
| Switching Frequency              | $\mathbf{f}_{\mathrm{sw}}$ |                                                                                         | 2    | 2.35 | 2.7  | MHz               |  |
| HS FET RDS(ON)                   | R <sub>DS(ON)_HS</sub>     |                                                                                         |      | 120  |      | mΩ                |  |
| LS FET RDS(ON)                   | R <sub>DS(ON)_LS</sub>     |                                                                                         |      | 85   |      | mΩ                |  |
| Discharge Resistor               | R <sub>discharge</sub>     |                                                                                         |      | 200  |      | Ω                 |  |
| FB& SS                           |                            |                                                                                         |      |      |      |                   |  |
| Output Feedback<br>Reference     | V <sub>ref</sub>           |                                                                                         | 591  | 600  | 609  | mV                |  |
| Soft-start Time                  | t                          |                                                                                         | 0.25 | 0.4  | 1    | ms                |  |
| PG                               | 55                         |                                                                                         |      | 1    | I    |                   |  |
| Falling (Fault) Voltage          | V <sub>pgth ff</sub>       | $V_{FB}$ as percent of $V_{REF}$                                                        | 80   | 85   | 90   | %                 |  |
| Rising (Good) Voltage            | V <sub>PGTH RG</sub>       | V <sub>FB</sub> as percent of V <sub>REF</sub>                                          | 85   | 90   | 95   | %                 |  |
| Rising (Fault) Voltage           | V <sub>PGTH_RF</sub>       | V <sub>FB</sub> as percent of V <sub>REF</sub>                                          | 110  | 115  | 120  | %                 |  |
| Falling (Good) Voltage           | V <sub>PGTH_FG</sub>       | $V_{FB}$ as percent of $V_{REF}$                                                        | 105  | 110  | 115  | %                 |  |
| Delay Time                       | t <sub>PG_DELAY</sub>      |                                                                                         |      | 15   |      | μs                |  |
| Thermal Shutdown                 |                            |                                                                                         |      |      |      |                   |  |
| Thermal Shutdown<br>Threshold    | T <sub>SD</sub>            |                                                                                         | 150  | 165  | 180  | °C                |  |
| Thermal Shutdown<br>Hysteresis   | T <sub>SDHYS</sub>         |                                                                                         | 10   | 15   | 20   | °C                |  |
| Current Limit                    |                            | 1                                                                                       |      |      |      |                   |  |
| Peak Current Limit               | I <sub>limit p</sub>       |                                                                                         | 2.8  | 3.5  | 4.2  | Α                 |  |
| Valley Foldback Current<br>Limit | I <sub>limit_v</sub>       |                                                                                         | 2    | 2.8  | 3.5  | А                 |  |
| Negative Valley Current<br>Limit | I <sub>limit_n</sub>       |                                                                                         | 0.7  | 1.2  | 1.7  | А                 |  |
| Short Circuit Protection         |                            |                                                                                         |      |      |      |                   |  |
| Short Circuit Threshold          | V <sub>scp</sub>           | $V_{FB}$ as percent of $V_{REF}$                                                        | 20   | 30   | 40   | %V <sub>REF</sub> |  |
| Short Circuit Response<br>Time   | t <sub>scp</sub>           | From $V_{FB} < V_{SCP}$ to stop switching;<br>No delay on the other side, $V_{IN} = 5V$ | 5    | 10   | 20   | μs                |  |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the



6

operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A=25^{\circ}C$  on a 6cm × 6cm two-layer Silergy Evaluation Board with 1oz copper.

Note 3: The device is not guaranteed to electrical parameter outside its test conditions of EC Table.



### **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 5V, V_{OUT} = 1.8 V, L = 1\mu H, C_{OUT} = 20\mu F$ , unless otherwise noted)







Time (400µs/div)













Time (10ms/div)









SA23002C









## **Applications Information**

The SA23002C high-efficiency synchronous Buck converter can deliver 2A output current over an input voltage range from 2.8V to 5.5V. It uses built-in power MOSFETs to supply a resistor-configurable output voltage between 0.6V and  $V_{\rm IN}$ . The fixed 2.35MHz switching frequency allows for small external inductor and capacitor values.

The selection process for the feedback resistors ( $R_{TOP}$  and  $R_{BOT}$ ), output inductor L, input capacitor  $C_{IN}$ , and output capacitor  $C_{OUT}$  is described in the following sections.

#### Feedback Resistor-Divider RTOP and RBOT

Choose  $R_{TOP}$  and  $R_{BOT}$  to program the proper output voltage. Choose large resistance values between  $10k\Omega$ and  $105k\Omega$  for both  $R_{TOP}$  and  $R_{BOT}$  to minimize power consumption under light loads (refer to the Typical Application section for recommended feedback resistor values).

The output voltage can be configured using the following equation:



where  $V_{FB}$  has a value of 0.6V (typ).

#### **Output Inductor L**

Consider the following when choosing this inductor:

1) Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN,MAX})}{f_s \times I_{OUT,MAX} \times 0.4}$$

where  $f_S$  is the switching frequency and  $I_{\text{OUT},\text{MAX}}\,is$  the maximum load current.

The SA23002C has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

2) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT_MIN} > I_{OUT_MAX} + \frac{V_{OUT} \times (1 - V_{OUT} / V_{IN_MAX})}{2f_s \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency. Choose an inductor with smaller DCR to achieve a good overall efficiency.

#### Input Capacitor CIN

The ripple current through the input capacitor is calculated as:

$$I_{CIN\_RMS} = I_{OUT\_MAX} \times \sqrt{D \times (1-D)}$$

The capacitance of the input capacitor is calculated as:

$$C_{IN} = \frac{I_{OUT} \times V_{OUT} \times (V_{IN} - V_{OUT})}{\Delta V_{IN} \times F_s \times \eta \times V_{IN}^2}$$

where  $\Delta V_{I\!N}$  is the maximum allowed input voltage ripple.

For reliable operation, place a typical X7R or better grade ceramic capacitor close to the  $V_{IN}$  and GND pins. Care should be taken to minimize the loop area formed by  $C_{IN}$  and the  $V_{IN}$ /GND pins. A 10µF low-ESR ceramic capacitor is recommended for most applications. There is no need to place a 100nF ceramic capacitor in parallel between SA23002C and the 10µF capacitor.

#### **Output Capacitor Cout**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting  $C_{OUT}$ . It is recommended to use an X7R or better grade ceramic capacitor (refer to the Typical Application section for recommended capacitance values).



#### Peak Current Mode Control

The Buck regulator provides a supply voltage lower than input voltage. The PWM controller measures the output voltage via a resistor divider connected between Pin FB and ground, and determines the appropriate pulse width duty cycle (on time).

The SA23002C incorporates a current mode control scheme, in which the PWM ramp signal is derived from the power switch current. This ramp signal is compared to the output of the error amplifier to control the on-time of the power switch. The oscillator is used as a fixed-frequency clock to ensure a constant operational frequency. The resulting control scheme features several advantages over conventional voltage mode control. First, derived directly from the inductor, the ramp signal responds immediately to line voltage changes. This eliminates the delay caused by the output filter and the error amplifier, which is commonly found in voltage mode controllers. The second benefit comes from inherent pulse-by-pulse current limiting by merely clamping the peak switching current. Finally, since current mode commands an output current rather than voltage, the filter offers only a single pole to the feedback loop. This allows for a simpler compensation.

#### **ON-OFF Sequence**

When the device is enabled and the input voltage is above the UVLO threshold, the internal reference is activated and the analog circuits are settled. Afterwards, the soft-start is activated and the output voltage is ramped up.



Figure 4. VIN ON/OFF Sequence

When the input voltage is above the UVLO threshold and the converter is enabled, the output voltage ramps up from 10% to 90% of nominal value with  $t_{ss}$  of 400µs (typical).



SA23002C

Figure 5. EN ON/OFF Sequence

#### Adaptive Frequency Foldback at Minimum T<sub>OFF</sub> Operation (Dropout)

The SA23002C provides adaptive frequency reduction during large-duty-cycle operation when minimum  $T_{OFF}$  is reached. Unlike conventional peak-current control, this approach ensures the stability of the circuit during dropout operation. When  $V_{IN}$  drops below the configured  $V_{OUT}$ , the SA23002C will enter dropout mode, wherein its high-side FET will always be ON. Normal operation resumes when  $V_{IN}$  exceeds the target  $V_{OUT}$  level.

#### Power Good

The device provides an external PG pin for power good indication. When the FB pin voltage reaches Ref within  $V_{PGTH_RG}$  and  $V_{PGTH_FG}$ , the PG pin open drain MOSFET turns OFF and the output is pulled high by the external resistor connected to a high level signal (power source is recommended). In addition, when the FB pin voltage reaches outside of  $V_{PGTH_FF}$  and  $V_{PGTH_RF}$ , the PG pin OD MOS turns ON and the PG pin is pulled down.

It is recommended to use a pull-up resistor of  $2k\Omega$  to  $100k\Omega$  for the power source.



Figure 6. Power Good Logic

The Power good signal should stay low until SS done.



## **Protection Features**

The SA23002C provides integrated output shortcircuit protection, output overcurrent protection, and thermal shutdown protection.

| Table | 1. | P | rotection | Fea | tures |
|-------|----|---|-----------|-----|-------|
|       |    |   |           |     |       |

| Protection                             | Threshold                             | Deglitch<br>Time | Operation                                                                   |
|----------------------------------------|---------------------------------------|------------------|-----------------------------------------------------------------------------|
| Thermal<br>Shutdown                    | Rising: 165°C<br>Falling: 150°C       | _                | Shutdown when<br>temperature >165°C.<br>Restart when<br>temperature <150°C. |
| Cycle-by-<br>Cycle<br>Current<br>Limit | 3.5A                                  | Ι                | Peak limit = valley<br>limit.<br>Valley foldback to<br>80% after 3 cycles.  |
| Output SCP                             | V <sub>FB</sub> <30% V <sub>REF</sub> | 10µs             | Hiccup time = 5.5ms.                                                        |

#### Current Limit

The SA23002C features cycle-by-cycle current-limit protections. When the current-sense amplifier detects a voltage that exceeds the peak current limit, the power switch is turned off for the remainder of the cycle. See Figure 7.



Figure 7. Cycle-by-Cycle Current Limit

#### **Short-Circuit Protection**

The SA23002C will attempt to protect the power MOSFET from damage in the event of a short circuit at the output. After the initial short-circuit blanking time TSCP, when the output voltage falls below the short-circuit threshold, the device will be turned off for the hiccup time and then go through the soft-start time t<sub>ss</sub>. See Figure 8.



#### **Overtemperature Protection**

The SA23002C enters thermal shutdown when the junction temperature exceeds 165°C (typical). In this mode, the high-side switch and low-side switch are turned off. When the junction temperature falls below 150°C (typical), the Buck will automatically be reenabled. See Figure 9.



**Figure 9. Overtemperature Protection** 



### Application Schematic (Vout=1.8V)



### **BOM List**

| <b>Reference Designator</b>                              | Description           | Part Number        | Manufacturer |
|----------------------------------------------------------|-----------------------|--------------------|--------------|
| Carr                                                     | 47µF/50V Electrolytic |                    |              |
| CINI                                                     | Capacitor             |                    |              |
| C <sub>IN2</sub> , C <sub>OUT1</sub> , C <sub>OUT2</sub> | 10µF/6.3V/X7T, 0603   | GCM188D70J106ME36D | muRata       |
| L                                                        | 1µH/inductor,3.2A     | DFE252012PD-1R0M   | muRata       |
| C <sub>FF</sub>                                          | 47pF/50V/C0G, 0603    |                    |              |
| R <sub>H</sub>                                           | 100kΩ, 1%, 0603       |                    |              |
| RL                                                       | 49.9kΩ, 1%, 0603      |                    |              |
| R <sub>PG</sub>                                          | 100kΩ, 1%, 0603       |                    |              |
| R <sub>ENH</sub>                                         | 10kΩ, 1%, 0603        |                    |              |
| R <sub>ENL</sub>                                         | 1MΩ, 1%, 0603         |                    |              |

### **Recommend Component Values for Typical Applications**

| Table 2  | 2. Setting | the Output | Voltage | (Cout>20µF. | VOUT>0.6V)                                    |
|----------|------------|------------|---------|-------------|-----------------------------------------------|
| I uble 1 | a. Detting | ine Output | , onuge | (COUL_20H1  | , , <u>, , , , , , , , , , , , , , , , , </u> |

| Vout(V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L/Part Number          | Cout                   |
|---------|---------------------|---------------------|----------------------|------------------------|------------------------|
| 0.6     | 0                   | NC                  | NC                   | 1.0µH/DFE252012PD-1R0M | 10µF*3/6.3V, 0603, X7T |
| 0.8     | 10                  | 30                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 0.9     | 15                  | 30                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 1.0     | 20                  | 30                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 1.1     | 20                  | 24                  | 68                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 1.2     | 51                  | 51                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 1.5     | 30                  | 20                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 1.8     | 100                 | 49.9                | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 2.5     | 105                 | 33                  | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |
| 3.3     | 100                 | 22.1                | 47                   | 1.0µH/DFE252012PD-1R0M | 10µF*2/6.3V, 0603, X7T |

| Table 3. Setting the Output Voltag | e (Cout=10µF, Vout≥1.2V) |
|------------------------------------|--------------------------|
|------------------------------------|--------------------------|

| Vout(V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> ( <b>pF</b> ) | L/Part Number          | Cout                 |
|---------|---------------------|---------------------|-------------------------------|------------------------|----------------------|
| 1.2     | 10                  | 10                  | 22                            | 1.0µH/DFE252012PD-1R0M | 10µF/6.3V, 0603, X7T |
| 1.5     | 30                  | 20                  | 22                            | 1.0µH/DFE252012PD-1R0M | 10µF/6.3V, 0603, X7T |
| 1.8     | 30                  | 15                  | 22                            | 1.0µH/DFE252012PD-1R0M | 10µF/6.3V, 0603, X7T |
| 2.5     | 47.5                | 15                  | 22                            | 1.0µH/DFE252012PD-1R0M | 10µF/6.3V, 0603, X7T |
| 3.3     | 100                 | 22.1                | 10                            | 1.0µH/DFE252012PD-1R0M | 10µF/6.3V, 0603, X7T |





## Layout Design

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Maximize the PCB copper area connected to the GND pin to achieve the best thermal and noise performance. Using a separate layer as a ground plane is highly recommended.
- To avoid EMI, minimize the PCB copper area associated with the SW pin.
- To avoid potential noise, ensure that the feedback components  $R_H$  and  $R_L$ , and the trace connecting to the FB pin, are **not** adjacent to the SW net on the PCB layout.



Figure 10. PCB Layout Suggestion







Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

1. Taping Orientation

DFN2×2



2. Carrier Tape & Reel Specification for Packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader      | Qty per reel |
|---------|------------|-----------|-----------|------------|-------------|--------------|
| types   | (mm)       | pitch(mm) | (Inch)    | length(mm) | length (mm) |              |
| DFN2×2  | 8          | 4         | 7"        | 400        | 400         | 3000         |

### 3. Others: NA



### **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date          | Revision      | Change                                                            |  |
|---------------|---------------|-------------------------------------------------------------------|--|
| Nov. 20, 2023 | Revision 1.0  | Initial Release.                                                  |  |
| Sep. 06, 2024 | Revision 1.0A | Soft-Start Time spec in ECT changed from "0.2-1ms" to "0.25-1ms". |  |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2023 Silergy Corp.

All Rights Reserved.