

### SA24404 High Efficiency, 36V Input, 4A Synchronous Step-Down Regulator

### **General Description**

The SA24404 is a high efficiency synchronous step-down DC-DC regulator with internal power and synchronous rectifier switches. It operates using fixed frequency and peak current control over a wide input voltage range of 4V to 36V, and can deliver up to 4A of continuous output current.

The SA24404 is specially designed with a symmetric QFN package and adjustable LX rise time to achieve good EMI performance. The switching frequency can be adjusted from 300kHz to 2.2MHz, or synchronized to an external clock. The frequency can be selected to meet application EMI limits and to avoid noise in important frequency bands.

The SA24404 offers excellent efficiency over a wide range of applications by providing internal  $41m\Omega$  power and  $21m\Omega$  synchronous rectifier switches, frequency reduction at light load conditions, and an external bias input. The 1µA shutdown supply current allows the device to be used in battery powered applications. The SA24404 ensures safe operation in all operating conditions, providing cycle-by-cycle current limit, input undervoltage lockout, internal softstart, output undervoltage and overvoltage protection, and thermal shutdown.

The SA24404 is available in a QFN 3.5mm×4mm-14 pin package.

### **Features**

- 4V to 36V Input Voltage Range
- 4A Output Current Capability
- Low  $R_{DS(ON)}$  for Internal Switches:  $41m\Omega$  Top,  $21m\Omega$  Bottom
- Typical 30µA Quiescent Current and 1µA Shutdown Current.
- 300kHz to 2.2MHz Switching Frequency
- Synchronization to External Clock
- Spread Spectrum Function
- Hiccup Mode Output Short-Circuit Protection
- EN On/Off Control with Accurate Threshold
- Cycle-by-Cycle Peak Current Limit
- Power Good Indicator
- 1V ±1% Reference Voltage Over -40°C to 150°C Temperature Range
- QFN3.5×4-14 Package
- Automotive AEC- Q100 Grade 1 Certified

### **Applications**

- Automotive
- Industrial
- High Voltage DC/DC Converters





Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Output Current



### **Ordering Information**

| Part Number | Package Type                                      | Top Mark       |
|-------------|---------------------------------------------------|----------------|
| SA24404XNQ  | QFN3.5×4-14<br>RoHS-Compliant and<br>Halogen-Free | HFB <i>xyz</i> |

x = year code, y = week code, z = lot number code

### Pinout (top view)



### **Pin Description**

| Pin Number | Pin Name | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | BIAS     | Input to internal LDO. Connect this pin to the output point for improved efficiency. Place a ceramic capacitor with value of $1\mu$ F or higher between BIAS and GND for improved noise immunity.                                                                                                                                                                                                                         |
| 2          | VCC      | Decouple this pin to GND with at least a 1µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                           |
| 3          | AGND     | Analog ground. Connect this pin to both PGND1 and PGND2 on the PCB.                                                                                                                                                                                                                                                                                                                                                       |
| 4          | FB       | Output Feedback Pin. Connect this pin to the center point of the output resistor divider to program the output voltage: $V_{OUT} = 1 \times (1 + R1/R2)$ .                                                                                                                                                                                                                                                                |
| 5          | PG       | Power good indicator, open-drain output. PG is externally pulled high when the FB pin voltage is between 95.5% and 115% of the reference voltage. The PG pin is internally pulled low when the FB pin voltage is lower than 94% or greater than 120% of the reference voltage.                                                                                                                                            |
| 6          | FS       | Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency $f_{SW}$ .<br>$f_{SW}(kHz) = 1.346 \times 10^4/(R_{FS}(k\Omega) + 0.444)$ .                                                                                                                                                                                                                                            |
| 7          | EN_SYNC  | Enable control. Pull high to enable the device, pull low to disable the device. This pin can be used as an adjustable UVLO if it is connected to $V_{IN}$ and GND through proper resistors. Do not leave floating. EN_SYNC also functions as a synchronization input. When it is connected to an external clock, the internal oscillator synchronizes to the external clock, and the device functions in forced PWM mode. |
| 8          | VIN1     | Input pin 1. Decouple this pin to GND with at least a 10µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                             |
| 9          | PGND1    | Power ground pin 1. Connect this pin to both PGND2 and AGND on the PCB.                                                                                                                                                                                                                                                                                                                                                   |
| 10         | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                                                                                                                                                                                                                     |
| 11         | PGND2    | Power ground pin 2. Connect this pin to both PGND1 and AGND on the PCB.                                                                                                                                                                                                                                                                                                                                                   |
| 12         | VIN2     | Input pin 2. Decouple this pin to GND with at least a 10uF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                             |
| 13         | RBS      | Connect to CBS through a resistor. This resistance can be used to determine LX node rise time.                                                                                                                                                                                                                                                                                                                            |
| 14         | CBS      | Bootstrap pin. Supply high side gate driver. Connect a 0.1µF capacitor between this and the LX pins.                                                                                                                                                                                                                                                                                                                      |



## **Block Diagram**



### **Absolute Maximum Ratings**

| Parameter (Note 1)                  | Min     | Max    | Unit |
|-------------------------------------|---------|--------|------|
| VIN1, VIN2, EN_SYNC, LX, FB, FS, PG | -0.3    | 40     |      |
| BIAS                                | -0.3    | 16     |      |
| CBS-LX, RBS-LX                      | -0.3    | 4      | V    |
| VCC                                 | -0.3    | 4      |      |
| Dynamic LX Voltage in 20ns Duration | GND - 5 | IN + 5 |      |
| Junction Temperature Range          | -40     | 170    |      |
| Ambient Temperature Range           | -40     | 125    | °C   |
| Lead Temperature (Soldering, 10s)   |         | 260    | C    |
| Storage Temperature Range           | -65     | 150    |      |
| ESD Susceptibility                  |         |        |      |
| HBM (Human Body Model)              |         | ±2500  | V    |
| CDM (Charged Device Model)          |         | ±750   | v    |

### **Thermal Information**

| Parameter (Note 2)                                             | Тур  | Unit |
|----------------------------------------------------------------|------|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance         | 31.5 |      |
| θ <sub>JC(top)</sub> Junction-to-Case (Top) Thermal Resistance | 16   | °C/W |
| θ <sub>JB</sub> Junction-to-Board Thermal Resistance           | 14   |      |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$                    | 4    | W    |

### **Recommended Operating Conditions**

| Parameter (Note 3)                  | Min | Max | Unit |
|-------------------------------------|-----|-----|------|
| Input Voltage                       | 4   | 36  | V    |
| Junction Temperature T <sub>J</sub> | -40 | 150 | °C   |



### **Electrical Characteristics**

 $(V_{IN} = 12V, T_J = -40^{\circ}C$  to  $+150^{\circ}C$ . Typical values are at  $T_J = 25^{\circ}C$ , unless otherwise specified. The values are guaranteed by test, design or statistical correlation.)

| Parameter                                                          | Symbol                 | Test Conditions                                                    | Min   | Тур   | Max   | Unit             |
|--------------------------------------------------------------------|------------------------|--------------------------------------------------------------------|-------|-------|-------|------------------|
| Input Voltage Range                                                | VIN                    |                                                                    | 4     |       | 36    | V                |
| Input UVLO Threshold                                               | Vuvlo                  |                                                                    | 3.4   |       | 3.9   | V                |
| Input UVLO hysteresis                                              | V <sub>HYS</sub>       |                                                                    |       | 0.2   |       | V                |
| Quiescent Current                                                  | Iq                     | EN high, non-switching,<br>$T_J = -40^{\circ}C$ to 150°C           |       | 30    |       | μA               |
| Shutdown Current                                                   | laure u                | $EN = 0V, T_J = 25^{\circ}C$                                       |       | 1     |       |                  |
| Shudown Current                                                    | ISHDN                  | $EN = 0V$ , $T_J = -40^{\circ}C$ to $150^{\circ}C$                 |       | 3     |       | μΑ               |
| Feedback Reference Voltage                                         | Vref                   | $T_{\rm J} = -40^{\circ}{\rm C} \text{ to } 150^{\circ}{\rm C}$    | 0.99  | 1     | 1.01  | V                |
| EN Rising Threshold                                                | V <sub>EN,R</sub>      |                                                                    | 1.1   | 1.2   | 1.3   | V                |
| EN Falling Threshold                                               | V <sub>EN,F</sub>      |                                                                    | 0.9   | 1.0   | 1.1   | V                |
| FB Input Current                                                   | I <sub>FB</sub>        | V <sub>FB</sub> = 3V                                               | -100  |       | 100   | nA               |
| Top FET R <sub>ON</sub>                                            | R <sub>DS(ON)1</sub>   |                                                                    |       | 41    |       | mΩ               |
| Bottom FET R <sub>ON</sub>                                         | R <sub>DS(ON)2</sub>   |                                                                    |       | 21    |       | mΩ               |
| Top FET Current Limit                                              | I <sub>PK_LIM</sub>    |                                                                    | 6     | 7     | 8.9   | Α                |
| Bottom FET Current Limit                                           | Iva_lim                |                                                                    |       | 4     |       | А                |
| Bottom FET Reverse Current<br>Limit                                | I <sub>NEG,RVS</sub>   |                                                                    | 1.7   | 3     | 4.2   | А                |
| Switching Frequency Program<br>Range                               | fsw,rng                | R <sub>FS</sub> = 5.6k~44.5k                                       | 300   |       | 2200  | kHz              |
| Switching Frequency Setting                                        | fsw                    | R <sub>FS</sub> = 5.6k                                             | 1.98  | 2.2   | 2.42  | MHz              |
| Accuracy                                                           |                        | R <sub>FS</sub> = 44.5k                                            | 270   | 300   | 330   | kHz              |
| Clock Sync Frequency Range                                         | fsync,rng              | (Note 4)                                                           | 300   |       | 2200  | kHz              |
|                                                                    |                        | V <sub>FB</sub> falling, PG from high to low                       | 91%   | 94%   | 97%   | $V_{REF}$        |
| Dower Cood Threshold                                               |                        | V <sub>FB</sub> rising, PG from low to high                        | 92.5% | 95.5% | 98.5% | $V_{REF}$        |
| Power Good Threshold                                               | V PG                   | V <sub>FB</sub> rising, PG from high to low                        | 117%  | 120%  | 123%  | $V_{REF}$        |
|                                                                    |                        | V <sub>FB</sub> falling, PG from low to high                       | 112%  | 115%  | 118%  | V <sub>REF</sub> |
| Dower Cood Dolov                                                   | tpg_f                  | High to low (Note 4)                                               |       | 20    |       | μs               |
| Power Good Delay                                                   | t <sub>PG_R</sub>      | Low to high (Note 4)                                               |       | 120   |       | μs               |
| Power Good Output Low                                              | V <sub>PG,L</sub>      | I <sub>PG</sub> = 2mA                                              |       |       | 0.3   | V                |
| Power Good High Leakage<br>Current                                 | I <sub>PG,LK</sub>     |                                                                    |       |       | 1     | μA               |
| Internal Soft-Start Time                                           | t <sub>ss</sub>        |                                                                    |       | 1     |       | ms               |
| Edge Height for SYNC                                               | V <sub>EN_SYNC</sub>   | Rise/fall time < 30ns (Note 4)                                     |       |       | 2.4   | V                |
| Blanking Time of EN after<br>Rising or Falling Edges               | t <sub>B</sub>         | (Note 4)                                                           | 4     |       | 28    | μs               |
| Enable Sync Signal Hold Time<br>after Edge for Edge<br>Recognition | t <sub>SYNC_EDGE</sub> | (Note 4)                                                           | 100   |       |       | ns               |
| Frequency Span of Spread<br>Spectrum Operation                     | fss                    |                                                                    |       | ±5    |       | %                |
| LX Rise Time                                                       | trise                  | $R_{BS} = 0, I_{OUT} = 2A, 10\% - 80\%$<br>(Note 4)                |       | 3     |       | ns               |
|                                                                    |                        | R <sub>BS</sub> = 100Ω, I <sub>OUT</sub> = 2A,<br>10%–80% (Note 4) |       | 18    |       | ns               |



# SA24404

| Maximum On-Time                             | ton,max         | fsw = 300kHz           |     | 5.5 |     | μs         |
|---------------------------------------------|-----------------|------------------------|-----|-----|-----|------------|
| Minimum On-Time                             | ton,min         | (Note 4)               |     | 90  |     | ns         |
| Minimum Off-Time                            | toff,min        | fsw = 2.2MHz (Note 4)  |     | 90  |     | ns         |
| VCC Output Voltage                          | Vcc             |                        | 3.2 | 3.3 | 3.4 | V          |
| Output Overvoltage Threshold                | Vovp            | V <sub>FB</sub> Rising | 115 | 120 | 125 | $%V_{REF}$ |
| Output Overvoltage Delay                    | tovp,dly        | (Note 4)               |     | 20  |     | μs         |
| Output Undervoltage<br>Protection Threshold | Vuvp            |                        |     | 50  |     | $%V_{REF}$ |
| Output Undervoltage Delay                   | tuvp_dly        | (Note 4)               |     | 100 |     | μs         |
| Thermal Shutdown<br>Temperature             | T <sub>SD</sub> |                        | 160 | 170 | 180 | °C         |
| Thermal Shutdown Hysteresis                 | THYS            |                        |     | 15  |     | °C         |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2:**  $\theta_{JA}$ ,  $\theta_{JC}$  and  $\theta_{JB}$  are measured in the natural convection at  $T_A = 25^{\circ}C$  on a four-layer Silergy demo board.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.



### **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, V_{IN} = 12V, V_{OUT} = 5V, L = 6.8\mu$ H,  $C_{OUT} = 4 \times 22\mu$ F/25V,  $f_{SW} = 400$ kHz, unless otherwise noted. The circuit is shown in the Application Schematic section.)

















Time (200µs/div)

Time (2n







Time (20ms/div)





Time (10ms/div)







### **Functional Description**

The SA24404 is a high efficiency synchronous step-down DC-DC regulator with internal power and synchronous rectifier switches. It operates using fixed frequency and peak current control over a wide input voltage range of 4V to 36V, and can deliver up to 4A of continuous output current.

The SA24404 is specially designed with a symmetric QFN package and adjustable LX rise time to achieve good EMI performance. The switching frequency can be adjusted from 300kHz to 2.2MHz, or synchronized to an external clock. The frequency can be selected to meet application EMI limits and to avoid noise in important frequency bands.

The SA24404 offers excellent efficiency over a wide range of applications by providing internal  $41m\Omega$  power and  $21m\Omega$  synchronous rectifier switches, frequency reduction at light load conditions, and an external bias input. The 1µA shutdown supply current allows the device to be used in battery powered applications. The SA24404 ensures safe operation in all operating conditions, providing cycle-by-cycle current limit, input undervoltage lockout, internal soft-start, output undervoltage and overvoltage protection, and thermal shutdown.

### **General Features**

# Fixed Frequency PWM Control and Slope Compensation

The SA24404 uses fixed frequency and peak current mode control. The output voltage is fed back to the error amplifier through an external resistor divider connected to the FB pin, and compared with the internal reference voltage  $V_{REF}$ . The output of the error amplifier (V<sub>COMP</sub>) controls the peak current level and the output voltage.

On the rising edge of the internally generated fixed frequency clock, the internal high side N-channel power MOSFET will turn on. The MOSFET current is converted into a ramp voltage signal using a 1/GPK coefficient. When the ramp voltage plus the compensation ramp reaches  $V_{COMP}$ , the high side power MOSFET will turn off and the synchronous rectifier MOSFET turns on. Peak current mode control also provides inherent cycle-by-cycle peak current limit.



SA24404

Figure 4. Fixed Frequency PWM Control and Slope Compensation

### Light Load Operation

The SA24404 provides two light load operation modes: pulse frequency modulation (PFM) (default) and forced continuous current mode (FCCM). In PFM mode, the lowside synchronous rectifier is turned off when the current through the rectifier ramps to zero, preventing recirculation current that can reduce efficiency under light load conditions. In addition, the output of the error amplifier ( $V_{COMP}$ ) naturally decreases and then reduces the peak current during light load conditions. When  $V_{COMP}$ decreases further with the decreasing load and reaches the preset low threshold, the device stops switching to reduce switching power loss and quiescent current, further improving light load efficiency. Switching resumes when  $V_{COMP}$  rises above the low threshold.

When EN\_SYNC is used for synchronization and the internal oscillator is synchronized to an external clock, the SA24404 operates in FCCM mode over the entire output current range, including at low loads. The low side synchronous rectifier stays on, even when the inductor current crosses zero. Current flow continues until the high side MOSFET switches on.

# EN\_SYNC and Adjustable Input Undervoltage Lockout

The EN\_SYNC input supports high voltage and logic compatible thresholds. The input comparator design features a relatively accurate rising threshold. When EN voltage rises to approximately 0.8V, VCC provides the EN comparator with source supply. When EN is driven above 1.2V, normal device operation is enabled, and the converter starts switching. When EN voltage falls below  $V_{EN,F}$ , the device stops switching. When EN voltage is driven lower than 0.4V, the device is shut down, reducing the input current to less than 10µA (typical).

If the default input UVLO threshold is too low for some applications, adding a resistor divider between VIN and GND with the midpoint connected to EN can be used adjust the input UVLO to a higher threshold. This pin



doesn't have an internal pulldown resistor and should not be left floating.

The EN\_SYNC pin can also be used as a synchronization input for the switching frequency. When an external clock ranging from 300kHz to 2.2MHz is connected to EN\_SYNC, the internal oscillator will be synchronized to the clock, spread spectrum will be turned off, and the IC will operate in FCCM mode at light load conditions. See Figure 6.

#### VCC Linear Regulator and BIAS Input

The 3.3V internal linear regulator input (VCC) provides the power supply for the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a low ESR ceramic capacitor with a capacitance of at least  $1\mu$ F from VCC to GND.

The BIAS pin is one of the inputs to the internal LDO. Connecting this pin to the output can reduce power loss caused by internal LDO and improve efficiency. If the BIAS voltage is less than 3.1V, the internal LDO will be powered by  $V_{IN}$  directly.

When powering from  $V_{OUT}$ , add a  $10\Omega$  to  $51\Omega$  resistor between  $V_{OUT}$  and BIAS, and place a ceramic capacitor with a value of  $1\mu F$  or higher between BIAS and GND to reduce noise.

#### **Power Good Indication**

The power good indicator (PG) is an open-drain output controlled by a window comparator connected to the feedback signal. This pin is pulled to ground if output voltage is lower than 94% of regulation voltage or higher than 120% of regulation voltage. This pin is set to high impedance state if output voltage is between 95.5% and 115% of regulation voltage

PG should be connected to  $V_{IN}$  or another voltage source through a resistor (e.g.,  $10k\Omega$ - $100k\Omega$ ).

#### **External Bootstrap Capacitor**

The SA24404 integrates a floating power supply for the gate driver that operates the internal high side N-channel power MOSFET. Connect a  $0.1\mu$ F low ESR ceramic capacitor between BS and LX for proper operation.

#### Adjustable LX Rising Time

The LX node rising time(10%-80%V<sub>LX</sub>) can be adjusted from 3ns to 21ns using a resistor between RBS and CBS. See Figure 5.

The LX rising time can be selected for improved efficiency when using fast rise time or reduce EMI by using slower rise time.



### Adjustable Switching Frequency s

The switching frequency can be adjusted from 300kHz to 2.2MHz by connecting a resistor between FS and GND. The switching frequency can be calculated as follows:

$$f_{SW}(kHz) = \frac{1.346 \times 10^4}{RFS(k\Omega) + 0.444}$$

Note that the IC's stability will be affected if the on-time is close to the minimum on time toN,MIN. Table 1 shows the switching frequency and RFS values for typical applications.

| f(kH=)    | four(kHz) R_o(kO) |              | <sub>оит</sub> = 5V |
|-----------|-------------------|--------------|---------------------|
| ISW(KIIZ) | NFS(N32)          | 12           | 36                  |
| 300       | 44.2              | $\checkmark$ | $\checkmark$        |
| 400       | 33                | $\checkmark$ | $\checkmark$        |
| 1000      | 13.3              | $\checkmark$ | $\checkmark$        |
| 2200      | 5.67              | $\checkmark$ | ×                   |
| 450       | OPEN              | $\checkmark$ | $\checkmark$        |

#### Table 1. Adjustable Switching Frequency

#### Minimum Duty Cycle and Maximum Duty Cycle

The switching frequency is not only affected by component tolerance, but also minimum on-time and offtime limits. Therefore, the minimum duty cycle is approximately 3.6% at 400kHz switching frequency, considering approximately 90ns minimum on-time. Due to the device's on-time stretch function, the maximum duty cycle is up to 95% under -40°C–125°C condition.

#### Frequency Spread Spectrum

A  $\pm$ 5% spread of the internal oscillator frequency is used to create side bands of the switching frequency and its harmonics. This spreads out the emission power spectrum and reduces the peak EMI switching noise.







### **Fault Protection**

#### **Peak Current Limit Protection**

Because the converter operates using peak current mode control, the SA24404 provides inherent cycle-by-cycle peak current limiting (top MOSFET current limit). During time  $t_{ON}$ , if the high side power MOSFET current exceeds the current limit threshold, it is turned off and the low side synchronous rectifier is turned on. A blanking on time period is used at the beginning of the on-time, during which current sampling is disabled to avoid false triggers caused by switching noise. Peak current limit protection priority is lower than minimum on-time.

#### Valley Current Limit Protection

The SA24404 provides valley current limiting (bottom MOSFET current limit). If the peak current limit is triggered, the high side switch is turned off. The high side switch cannot be turned on again until the low side synchronous rectifier current is lower than the bottom FET current limit, and the inductor current returns to safe levels.

#### **Reverse Current Limit Protection**

The SA24404 provides cycle-by-cycle reverse current limiting. When the current is lower than the reverse current limit (-3A, typical), the low side synchronous rectifier is turned off and the high side power switch is turned on. A blanking off-time period is used at the beginning of the on-time in the low side synchronous rectifier, during which current sampling is disabled to avoid false triggers caused by switching noise.

#### **Short-Circuit Protection**

The SA24404 integrates hiccup mode short-circuit protection. If  $V_{FB} < 50\%^* V_{REF}$  and the peak current limit is triggered, short-circuit protection mode will be initiated. The SA24404 will shut down for approximately 14ms, and then restart with a complete soft-start cycle that is approximately 2ms. If the fault condition is resolved, the device will resume normal operation. See Figure 7.



Figure 7. Short-Circuit Protection

#### **Output Overvoltage Protection (OVP)**

The SA24404 provides overvoltage protection. When the FB voltage is higher than  $V_{REF}$ ,  $V_{COMP}$  will decrease. If the SA24404 is operating in PFM mode, the high side switch will not be able to turn on when  $V_{COMP}$  is lower than the preset low threshold. If the frequency is synchronized to an external clock, however, switching will continue until the FB exceeds 120% of  $V_{REF}$  and overvoltage protection is triggered. When OVP is triggered, light load operation mode will change to PFM mode, and the high-side switch will not be turned on until  $V_{COMP}$  is higher than the low threshold.

#### **Overtemperature Protection (OTP)**

The overtemperature protection (OTP) circuitry prevents overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds  $T_{SD}$ . Once the junction temperature cools down by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the  $T_{SD}$ .

### **Design Procedure**

#### Feedback Resistor Selection

Choose  $R_H$  and  $R_L$  to program the proper output voltage. Choose large resistance values for both  $R_H$  and  $R_L$  to minimize power consumption under light loads. A value of between  $10k\Omega$  and  $1M\Omega$  is recommended for  $R_H$ . If  $V_{OUT}$ = 12V and  $R_H$  is chosen to be  $100k\Omega$ ,  $R_L$  can be calculated as  $24.9k\Omega$  using following equation:

$$R_L = \frac{1V}{V_{OUT} - 1V} \times R_H$$

#### Input Capacitor Selection

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply and to reduce EMI. When selecting an input capacitor, select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating above the system requirements. X7R series ceramic capacitors are most often selected due to their small size, low cost, surge current capability and high RMS current ratings over a wide temperature and voltage range. Systems that are powered by a wall adapters or other long and therefore inductive wires may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS, MAX} = \frac{I_{OUT}}{2}$$

For simplicity, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification. Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated as follows:

$$V_{CIN\_RIPPLECAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLECAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{II}}$$

The capacitance value is less important than the RMS current rating. In most applications, using three  $10\mu$ F X7R capacitors connected in parallel is sufficient. Place the ceramic input capacitors as close to the IN and GND pins as possible.

# SA24404

#### Inductor Selection

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage. Selecting a low inductor value will help reduce size and cost and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. The low DC resistance (DCR) of these low value inductors may help reduce DC losses and increase efficiency. Higher inductor values tend to have higher DCR and slow transient response.

A reasonable compromise between size, efficiency, and transient response can be obtained by selecting a ripple current ( $\Delta$ IL) approximately 20%–50% of the desired full output load current. Start calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $f_{SW}$ ), the maximum output current ( $I_{OUT,MAX}$ ) and estimating a  $\Delta$ I<sub>L</sub> as some percentage of that current.

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{L}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak current inductor current  $I_{L,PEAK}$  according to the following equations:

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L_{1}}$$
$$I_{L, PEAK} = I_{OUT, MAX} + \frac{\Delta I_{L}}{2}$$

Select an inductor with a saturation current in excess of  $I_{\text{L},\text{PEAK}}.$ 

For maximum efficiency, select an inductor with a low DCR that meets the inductance, size, and cost targets. Low loss ferrite materials should be considered.

### **Output Capacitor COUT Selection**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting this capacitor. Ceramic and POS types are most often selected due to their small size and low cost.

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple) as well as the stored charge (capacitive ripple). When estimating the total ripple, both should be considered.

$$V_{RIPPLE, ESR} = \Delta I_L \times ESR$$
$$V_{RIPPLE, CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$



Using four X7R or better grade ceramic capacitors in parallel, with at least  $22\mu$ F capacitance is recommended for a typical application.

#### Load Transient Considerations

The device integrates compensation components to achieve good stability and fast transient responses. Adding a small ceramic capacitor  $C_{FF}$  in parallel with  $R_H$  may further speed up the load transient responses and is thus highly recommended for applications with large load transient step requirements.

#### **Thermal Design Considerations**

Maximum power dissipation depends on the thermal resistance of the IC package, the PCB layout, the surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation may be calculated as follows:

$$P_{D,MAX} = (T_{J,MAX} - T_{A}) / \theta_{JA}$$

Where  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 150°C. The junction-to-ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN3.5x4-14 package, the thermal resistance  $\theta_{JA}$  is 31.5°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2-oz. copper traces connected to each pin and very large, unbroken 1oz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical board design requires the following:

- Wide copper traces that are well connected to the IC's backside pads leading to exposed copper areas on the component side of the board
- Good thermal vias from the exposed pad connecting to a wide middle-layer ground plane and to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A = 25^{\circ}C$  may be calculated using the following formula:

$$P_{D,MAX} = (150^{\circ}C - 25^{\circ}C) / (31.5^{\circ}/W) = 3.97W$$

Maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in Figure 8 to calculate the effect of rising ambient temperature on the maximum power dissipation.





## Application Schematic (V<sub>OUT</sub> = 5V)



### **BOM List**

| Reference<br>Designator | Description                | Part Number        | Manufacturer |
|-------------------------|----------------------------|--------------------|--------------|
| CIN1                    | 47µF/100V Electrolytic Cap |                    |              |
| Cin2, Cin3              | 10µF/50V/X7T/0603          | GCM31CD71H106KE36K | mµRata       |
| CIN4, CIN5              | 100nF/50V/X7R/0603         | GCM188R71H104KA57D | mµRata       |
| Соит                    | 22µF/25V/X7S/1206          | GRM31CC71E226ME15L | mµRata       |
| C <sub>BS</sub>         | 100nF/50V/X7R/0603         | GCM188R71H104KA57D | mµRata       |
| Cff                     | 22pF/50V/C0G/0603          | GRM1885C1H220JA01D | mµRata       |
| Cvcc                    | 1µF/25V/X7R/0603           | GCM188R71E105KA64D | mµRata       |
| CBIAS                   | 1µF/25V/X7R/0603           | GCM188R71E105KA64D | mµRata       |
| CSYNC                   | 1nF/50V/X7R/0603           | GRM188R71H102KA01D | mµRata       |
| L                       | 6.8µH                      | PCMB104T-6R8MS     | Cyntec       |
| R <sub>H</sub>          | 100kΩ, 1%, 0603            |                    |              |
| R∟                      | 24.9kΩ, 1%, 0603           |                    |              |
| R <sub>BS</sub>         | 100Ω, 1%, 0603             |                    |              |
| RBIAS                   | 20Ω, 1%, 0603              |                    |              |
| R <sub>PG</sub>         | 100kΩ, 1%, 0603            |                    |              |
| RFS                     | 33kΩ, 1%, 0603             |                    |              |
| Renh                    | 10kΩ, 1%, 0603             |                    |              |
| Renl                    | 1MΩ, 1%, 0603              |                    |              |

### **Recommended Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | f <sub>sw</sub> (kHz) | R <sub>H</sub> (kΩ) | R∟(kΩ) | L                    | Соит                       |
|----------------------|-----------------------|---------------------|--------|----------------------|----------------------------|
| 3.3                  | 400                   | 100                 | 43     | 4.7µH/PCMB104T-4R7MS | 22µF×4/GRM31CC71E226ME15L  |
| 5                    | 400                   | 100                 | 24.9   | 6.8µH/PCMB104T-6R8MS | 22µF×4/ GRM31CC71E226ME15L |
| 5                    | 2200                  | 51                  | 12.7   | 1µH/PCMB104T-1R0MS   | 22µF×4/ GRM31CC71E226ME15L |
| 12                   | 400                   | 100                 | 9.1    | 10µH/PCMB104T-100MS  | 22µF×4/ GRM31CC71E226ME15L |





### Layout Design

Follow these PCB layout guidelines for optimal performance:

- Place C<sub>IN</sub>, C<sub>VCC</sub>, L, R1, and R2 as close as possible to the converter.
- To achieve the best thermal and noise performance, maximize the PCB copper area connected to the GND pin. A ground plane is highly recommended if board space allows.
- Place C<sub>IN</sub> close to pins IN and GND. Minimize the loop area formed by C<sub>IN</sub> and GND.

- Minimize the PCB copper area associated with the LX pin.
- To reduce noise, ensure that R<sub>1</sub>, R<sub>2</sub>, and the trace connecting to the FB pin are not adjacent to the LX net on the PCB layout.
- If the system chip driving the EN pin has a high impedance state during shutdown and the IN pin is connected directly to a power source such as a Li-Ion battery, add a  $1M\Omega$  pull-down resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator during shutdown.



Figure 9. Suggested PCB Layout







#### Notes:

- 1. All dimensions are in millimeter and exclude mold flash and metal burr.
- 2. Center line refers to the chip body center.



**Tape and Reel Specification** 

### **QFN3.5×4** Taping Orientation



### **Carrier Tape and Reel Specification for Packages**



| Package  | Tape Width | Pocket Pitch | Reel Size | Trailer * Length | Leader *    | Qty per    |
|----------|------------|--------------|-----------|------------------|-------------|------------|
| Types    | (mm)       | (mm)         | (Inch)    | (mm)             | Length (mm) | Reel (pcs) |
| QFN3.5×4 | 12         | 8            | 13"       | 400              | 400         | 5000       |



## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision                               | Change                                                                                                                                              | Pages changed |
|--------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Apr.28, 2024 | Revision 1.0                           | Initial Release                                                                                                                                     | -             |
| Jun.05, 2024 |                                        | Modified the 200kHz in the "EN_SYNC and Adjustable Input Undervoltage Lockout" paragraph to 300kHz.                                                 | Page 10       |
|              | Revision 1.0A<br>Ch<br>Sc<br>for<br>La | Modified the 125°C in the "Thermal Design Considerations" paragraph to 150°C.                                                                       | Page 13       |
|              |                                        | Change the inductance value from 5.6µH to 6.8µH in "Application Schematic", "BOM List" and "Recommended Component Values for Typical Applications". | Page 14       |
|              |                                        | Language Improving.                                                                                                                                 | -             |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. **Applications.** Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale.** Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2024 Silergy Corp.

All Rights Reserved.