

## **SAM4C SERIES**

# **Dual Arm® Cortex®-M4 Core SOC with Advanced Security Features for Residential and C&I Smart Meters**

## Description

The Microchip SAM4C microcontrollers are system-on-chip solutions for smart energy applications, built around two high-performance 32-bit Arm® Cortex®-M4 RISC processors.

These devices operate at a maximum speed of 120 MHz and feature up to 2 Mbytes of embedded Flash, up to 304 Kbytes of SRAM and on-chip cache for each core.

The dual ARM Cortex-M4 architecture allows for integration of an application layer, communications layers and security functions in a single device, with the ability to extend program and data memory via a 16-bit external bus interface.

The peripheral set includes advanced cryptographic engine, anti-tamper, floating point unit (FPU), USB Full-speed Host/ Device port, five USARTs, two UARTs, two TWIs, up to seven SPIs, as well as a PWM timer, two 3-channel general-purpose 16-bit timers, calibrated low-power RTC running on the backup domain down to  $0.5~\mu A$ , and a  $50~\kappa$  6 segmented LCD controller.

The SAM4C series is a scalable platform providing, alongside Microchip's industry leading SAM4 standard microcontrollers, unprecedented cost structure, performance and flexibility to smart meter designers worldwide.

## SAM4C SERIES

#### **Features**

- · Application/Master Core
  - ARM Cortex-M4 running at up to 120 MHz<sup>(1)</sup>
  - Memory Protection Unit (MPU)
  - DSP Instruction
  - Thumb®-2 instruction set
  - Instruction and Data Cache Controller with 2 Kbytes Cache Memory
  - Memories
    - Up to 2 Mbytes of Embedded Flash for Program Code (I-Code bus) and Program Data (D-Code bus) with Built-in ECC (2-bit error detection and 1-bit correction per 128 bits)
    - Up to 256 Kbytes of Embedded SRAM (SRAM0) for Program Data (System bus)
    - · 8 Kbytes of ROM with embedded bootloader routines (UART) and In-Application Programming (IAP) routines
- · Coprocessor (provides ability to separate application, communication or metrology functions)
  - ARM Cortex-M4F running at up to 120 MHz<sup>(1)</sup>
  - IEEE® 754 Compliant, Single-precision Floating-Point Unit (FPU)
  - DSP Instruction
  - Thumb-2 instruction set
  - Instruction and Data Cache Controller with 2 Kbytes of Cache Memory
  - Memories
    - Up to 32 Kbytes of Embedded SRAM (SRAM1) for Program Code (I-Code bus) and Program Data (D-Code bus and System bus)
    - Up to 16 Kbytes of Embedded SRAM (SRAM2) for Program Data (System bus)
- · Symmetrical/Asynchronous Dual Core Architecture
  - Interrupt-based Interprocessor Communication
  - Asynchronous Clocking
  - One Interrupt Controller (NVIC) for each core
  - Each Peripheral IRQ routed to each NVIC Input
- Cryptography
  - High-performance AES 128 to 256 with various modes (GCM, CBC, ECB, CFB, CBC-MAC, CTR)
  - TRNG (up to 38 Mbit/s stream, with tested Diehard and FIPS)
  - Public Key Crypto accelerator and associated ROM library for RSA, ECC, DSA, ECDSA
  - Integrity Check Module (ICM) based on Secure Hash Algorithm (SHA1, SHA224, SHA256), DMA-assisted
- Safety
  - Up to four physical Anti-tamper Detection I/Os with Time Stamping and Immediate Clear of General Backup Registers
  - Security Bit for Device Protection from JTAG Accesses
- · Shared System Controller
  - Power Supply
    - · Embedded core and LCD voltage regulator for single-supply operation
    - Power-on-Reset (POR), Brownout Detector (BOD) and Dual Watchdog for safe operation
    - Ultra-low-power Backup mode (< 0.5 μA Typical @ 25°C)</li>
  - Clock
    - 3 to 20 MHz oscillator supporting crystal, ceramic resonator or external clock signal. Also supports clock failure detection
    - · Ultra-low power 32.768 kHz oscillator supporting crystal or external clock signal and frequency monitoring
    - · High-precision 4/8/12 MHz factory-trimmed internal RC oscillator with on-the-fly trimming capability
    - · One high-frequency PLL up to 240 MHz, one 8 MHz PLL with internal 32 kHz input, as source for high-frequency PLL
    - Low-power slow clock internal RC oscillator as permanent clock
  - Ultra-low-power RTC with Gregorian and Persian Calendar, Waveform Generation in Backup mode and Clock Calibration Circuitry for 32.768 kHz Crystal Frequency Compensation Circuitry
  - Up to 23 Peripheral DMA (PDC) Channels

#### · Shared Peripherals

- One Low-power Segmented LCD Controller
  - · Display capacity of 50 segments and 6 common terminals
  - Software-selectable LCD output voltage (Contrast)
  - · Low current consumption in Low-power mode
  - · Can be used in Backup mode
- Up to five USARTs with ISO7816, IrDA®, RS-485, SPI and Manchester Mode
- Two 2-wire UARTs with one UART (UART1) supporting optical transceiver providing an electrically isolated serial communication with hand-held equipment, such as calibrators, compliant with ANSI-C12.18 or IEC62056-21 norms
- Full-speed USB Host and Device Port (available only for SAM4C32E in a 144-pin package)
- Up to two 400 kHz Master/Slave and Multi-Master Two-wire Interfaces (I<sup>2</sup>C compatible)
- Up to seven Serial Peripheral Interfaces (SPI)
- Two 3-channel 16-bit Timer/Counters with Capture, Waveform, Compare and PWM modes
- Quadrature Decoder Logic and 2-bit Gray Up/Down Counter for Stepper Motor
- 4-channel 16-bit Pulse Width Modulator
- 32-bit Real-time Timer
- Analog Conversion Block
  - 8-channel, 500 kS/s, Low-power 10-bit SAR ADC with Digital Averager providing 12-bit Resolution at 30 kS/s
  - Software-controlled On-chip Reference ranging from 1.6V to 3.4V
  - Temperature Sensor and Backup Battery Voltage Measurement Channel
- Debug
  - Star Topology AHB-AP Debug Access Port Implementation with Common SW-DP / SWJ-DP Providing Higher Performance than Daisy-chain Topology
  - Debug Synchronization between both Cores (cross triggering to/from each core for Halt and Run Mode)
- I/O
  - Up to 106 I/O lines with External Interrupt Capability (edge or level sensitivity), Schmitt Trigger, Internal Pull-up/pull-down, Debouncing, Glitch Filtering and On-die Series Resistor Termination
- Package
  - 100-lead LQFP, 14 x 14 mm, pitch 0.5 mm
  - 100-pin TQFP, 14 x 14 x 1.0 mm, pitch 0.5 mm
  - 144-lead LQFP, 20 x 20 mm, pitch 0.5 mm (SAM4C32E only)

Note 1: 120 MHz: -40°C/+85°C, VDDCORE = 1.2V

## 1. Configuration Summary

The SAM4C devices differ in memory size, package and features. Table 1-1 summarizes the different device configurations.

Table 1-1: Configuration Summary

| Feature                            | SAM4C32E                  | SAM4C32C                | SAM4C16C            | SAM4C8C             | SAM4C4C    |  |
|------------------------------------|---------------------------|-------------------------|---------------------|---------------------|------------|--|
| Flash                              | 2048 Kbytes               | 2048 Kbytes             | 1024 Kbytes         | 512 Kbytes          | 256 Kbytes |  |
| SRAM                               | 256 + 32 +                | 16 Kbytes               |                     | 128 + 16 + 8 Kbytes |            |  |
| Package                            | LQFP 144                  | LQFP 100<br>TQFP100     | LQFP 100<br>TQFP100 |                     | LQFP 100   |  |
| Number of PIOs                     | 106                       |                         | 7                   | 4                   |            |  |
| External Bus Interface             |                           |                         | 16-bit data         |                     |            |  |
| 16-bit Timer                       |                           |                         | 6 channels          |                     |            |  |
| 16-bit PWM                         |                           |                         | 4 channels          |                     |            |  |
| UART/USART                         |                           |                         | 2/5                 |                     |            |  |
| SPI (1)                            |                           |                         | 2/5 + 5             |                     |            |  |
| TWI                                |                           | 2                       |                     |                     |            |  |
| 10-bit ADC Channels <sup>(2)</sup> |                           |                         | 8                   |                     |            |  |
| USB Full Speed                     | Host + Device –           |                         |                     |                     |            |  |
| Cryptography                       |                           | AES,                    | CPKCC, ICM (SHA),   | TRNG                |            |  |
| Segmented LCD                      |                           | 50 segments × 6 commons |                     |                     |            |  |
| Anti-Tampering Inputs              |                           | 4                       |                     |                     |            |  |
| Flash Page Size                    |                           | 512 bytes               |                     |                     |            |  |
| Flash Pages                        | 2 × 2048 2048 1024 512    |                         |                     | 512                 |            |  |
| Flash Lock Region Size             | 8 Kbytes                  |                         |                     |                     |            |  |
| Flash Lock Bits                    | 256 (128 + 128) 128 64 32 |                         |                     | 32                  |            |  |

Note 1: 2/5 + 5 = Number of SPI Controllers / Number of Chip Selects + Number of USARTs with SPI mode.

<sup>2:</sup> One channel is reserved for internal temperature sensor and one channel for VDDBU measurement.

## 2. Block Diagram

Figure 2-1: SAM4C Series Block Diagram



## 3. Signal Description

Table 3-1 provides details on signal names classified by peripheral.

Table 3-1: Signal Description List

| Signal Name | Function                             | Туре              | Active<br>Level | Voltage<br>Reference | Comments                                                                          |
|-------------|--------------------------------------|-------------------|-----------------|----------------------|-----------------------------------------------------------------------------------|
|             | Power                                | Supplies          |                 |                      |                                                                                   |
| VDDIO       |                                      |                   | _               | _                    | _                                                                                 |
| VDDBU       |                                      |                   | _               | _                    | -                                                                                 |
| VDDIN       |                                      |                   | _               | _                    | -                                                                                 |
| VDDLCD      | See Table 5-1                        |                   | _               | _                    | -                                                                                 |
| VDDOUT      | 055 145.5 5 1                        | Power             | _               | _                    | -                                                                                 |
| VDDPLL      |                                      |                   | _               | _                    | -                                                                                 |
| VDDCORE     |                                      |                   | _               | _                    | -                                                                                 |
| GND         |                                      | Ground            | _               | _                    | -                                                                                 |
|             | Clocks, Oscill                       | ators and P       | LLs             |                      |                                                                                   |
| XIN         | Main Crystal Oscillator Input        | Analog            | _               |                      | XIN is a clock input when                                                         |
| XOUT        | Main Crystal Oscillator Output       | Digital           |                 | VDDIO                | the 3 to 20 MHz oscillator is in Bypass mode.                                     |
| XIN32       | Slow Clock Crystal Oscillator Input  | Analog<br>Digital | _               | VDDBU                | XIN32 is a clock input<br>when the 32.768 kHz<br>oscillator is in Bypass<br>mode. |
| XOUT32      | Slow Clock Crystal Oscillator Output |                   | _               |                      |                                                                                   |
| PCK0-PCK2   | Programmable Clock Output            | Output            | _               | VDDIO                | -                                                                                 |
|             | Real-Ti                              | me Clock          | 1               |                      |                                                                                   |
| RTCOUT0     | Programmable RTC Waveform Output     | Digital<br>Output | _               | VDDIO                | -                                                                                 |
|             | Supply                               | Controller        |                 |                      |                                                                                   |
| FWUP        | Force Wake-up Input                  | Digital<br>Input  | Low             | VDDBU                | External Pull-up needed                                                           |
| TMP0        | Anti-tampering Input 0               | Digital<br>Input  | _               | VDDBU                | External Pull-up or Pull-<br>down resistor needed                                 |
| TMP1-TMP3   | Anti-tampering Input 1 to 3          | Digital<br>Input  | _               | VDDIO                | -                                                                                 |
| SHDN        | Active Low Shutdown Control          | Digital<br>Output | _               | VDDBU                | O: The device is in Backup mode.  1: The device is running (not in Backup mode).  |
| WKUP0       | Wake-up Input 0                      | Digital<br>Input  | _               | VDDBU                | -                                                                                 |
| WKUP1-15    | Wake-up Input 1 to 15                | Digital<br>Input  | _               | VDDIO                | -                                                                                 |

Table 3-1: Signal Description List (Continued)

| Signal Name  | Function                                          | Туре                        | Active<br>Level | Voltage<br>Reference     | Comments                     |
|--------------|---------------------------------------------------|-----------------------------|-----------------|--------------------------|------------------------------|
|              | Serial Wire/JTAG D                                | ebug Port -                 | SWJ-DP          |                          |                              |
| TCK/SWCLK    | Test Clock/Serial Wire Clock                      | Digital                     | _               | \/DDI0                   |                              |
| TDI          | Test Data In                                      | Input                       | _               | VDDIO                    | _                            |
| TDO/TRACESWO | Test Data Out / Trace Asynchronous<br>Data Out    | Digital<br>Output           | _               |                          |                              |
| TMS/SWDIO    | Test Mode Select input / Serial Wire Input/Output | Digital I/<br>O             | _               | VDDIO                    | -                            |
| JTAGSEL      | JTAG Selection                                    | Digital<br>Input            | High            | VDDBU                    | Permanent Internal pull-down |
|              | Flash I                                           | Memory                      |                 |                          |                              |
| ERASE        | Flash and NVM Configuration Bits Erase Command    | Digital<br>Input            | High            | VDDIO                    | Permanent Internal pull-down |
|              | Rese                                              | et/Test                     | 1               |                          |                              |
| NRST         | Synchronous Microcontroller Reset                 | Digital I/<br>O             | Low             | VDDIO                    | Permanent Internal pull-up   |
| TST          | Test Select                                       | Digital<br>Input            | -               | VDDBU                    | Permanent Internal pull-down |
|              | Universal Asynchronous R                          | eceiver Trai                | nsceiver -      | UARTx                    |                              |
| URXDx        | UART Receive Data                                 | Digital/<br>Analog<br>Input | _               | Analog mode for receiver |                              |
| UTXDx        | UART Transmit Data                                | Digital<br>Output           | _               |                          | -                            |
|              | PIO Controller - F                                | PIOA - PIOB                 | - PIOC          |                          |                              |
| PA0-PA31     | Parallel IO Controller A                          |                             | _               |                          | _                            |
| PB0-PB31     | Parallel IO Controller B                          | Digital I/                  | _               | VDDIO                    | _                            |
| PC0-PC9      | Parallel IO Controller C                          | O                           | _               | VDDIO                    | _                            |
| PD0-PD31     | Parallel IO Controller D                          |                             | _               |                          |                              |
|              | External Bus                                      | Interface - I               | EBI             |                          |                              |
| D[15:0]      | Data Bus                                          | Digital I/<br>O             | _               |                          | -                            |
| A[23:0]      | Address Bus                                       | Digital<br>Output           | _               | VDDIO                    | _                            |
| NWAIT        | External Wait signal                              | Digital<br>Input            | Low             |                          | _                            |

# **SAM4C SERIES**

Table 3-1: Signal Description List (Continued)

| Signal Name                              | Function                          | Туре              | Active<br>Level | Voltage<br>Reference | Comments                                     |
|------------------------------------------|-----------------------------------|-------------------|-----------------|----------------------|----------------------------------------------|
| Static Memory Controller - SMC           |                                   |                   |                 |                      |                                              |
| NCS0-NCS3                                | Chip Select Lines                 |                   |                 |                      | _                                            |
| NRD                                      | Read Signal                       |                   |                 |                      | _                                            |
| NWE                                      | Write Enable                      | Digital<br>Output | Low             | VDDIO                | _                                            |
| NBS0-NBS1                                | Byte Mask Signal                  | 2 3 4 3 3         |                 |                      | _                                            |
| NWR0-NWR1                                | Write Signal                      |                   |                 |                      | _                                            |
|                                          | NAND F                            | lash Logic        |                 |                      |                                              |
| NANDOE                                   | NAND Flash Output Enable          |                   |                 |                      | _                                            |
| NANDWE                                   | NAND Flash Write Enable           | Digital           | Low             | VDDIO                | _                                            |
| NANDCS                                   | NAND Chip Select                  | Output            |                 |                      | SMC chip select used for<br>Nand Flash Logic |
|                                          | Universal Synchronous Asynchro    | nous Receiv       | er Transm       | itter - USART        | K                                            |
| SCKx                                     | USARTx Serial Clock               | Digital I/<br>O   | _               |                      | -                                            |
| TXDx                                     | USARTx Transmit Data              | Digital<br>Output | _               |                      | -                                            |
| RXDx                                     | USARTx Receive Data               | Digital<br>Input  | _               | VDDIO                | _                                            |
| RTSx                                     | USARTx Request To Send            | Digital<br>Output | _               |                      | -                                            |
| CTSx                                     | USARTx Clear To Send              | Digital<br>Input  | _               |                      | -                                            |
|                                          | Timer/C                           | ounter - TC       | 1               |                      |                                              |
| TCLKx                                    | TC Channel x External Clock Input | Digital<br>Input  | _               |                      | _                                            |
| TIOAx                                    | TC Channel x I/O Line A           | Digital I/        | _               | VDDIO                | _                                            |
| TIOBx                                    | TC Channel x I/O Line B           | 0                 | _               |                      | _                                            |
| Pulse Width Modulation Controller - PWMC |                                   |                   |                 |                      |                                              |
| PWMx                                     | PWM Waveform Output for channel x | Digital<br>Output | _               | VDDIO                | -                                            |
|                                          | USB Host and                      | Device Port       | - USB           |                      |                                              |
| USB_DP                                   | USB Full-speed Data +             | A 1:              |                 |                      | Reset State:                                 |
| USB_DM                                   | USB Full-speed Data -             | Analog<br>Digital | _               | VDDIO                | - USB Device mode<br>- Internal Pull-down    |

Table 3-1: Signal Description List (Continued)

| Signal Name               | Function                           | Type                                   | Active<br>Level | Voltage<br>Reference | Comments                             |
|---------------------------|------------------------------------|----------------------------------------|-----------------|----------------------|--------------------------------------|
|                           | Serial Periphe                     | ral Interface                          | - SPI           |                      |                                      |
| SPIx_MISOx                | Master In Slave Out                | Digital<br>Input                       | _               |                      | _                                    |
| SPIx_MOSIx                | Master Out Slave In                |                                        | _               |                      | -                                    |
| SPCKx                     | SPI Serial Clock                   | Digital                                | _               | VDDIO                | -                                    |
| SPIx_NPCS0                | SPI Peripheral Chip Select 0       | PI Peripheral Chip Select 0 Output Low |                 | 12210                | NPCS0 is also NSS for Slave mode     |
| SPIx_NPCS1-<br>SPIx_NPCS3 | SPI Peripheral Chip Select         | Output                                 | ut Low          |                      | -                                    |
|                           | Segmented LCD                      | Controller -                           | SLCDC           |                      |                                      |
| COM0-COM5                 | Common Terminals                   | 0                                      | _               | ) (DD10              | -                                    |
| SEG0-SEG49                | Segment Terminals                  | Output                                 | _               | VDDIO                | -                                    |
|                           | Two-wire I                         | nterface - TW                          | /I              |                      |                                      |
| TWDx                      | TWIx Two-wire Serial Data          | Digital I/<br>O                        | _               |                      | -                                    |
| TWCKx                     | TWIx Two-wire Serial Clock         | Digital<br>Output                      | _               | VDDIO                | _                                    |
|                           | A                                  | nalog                                  |                 |                      |                                      |
| ADVREF                    | External Voltage Reference for ADC | Analog<br>Input                        | _               | VDDIN                | -                                    |
|                           | 10-bit Analog-to-D                 | igital Conver                          | ter - ADC       |                      |                                      |
| AD0-AD5                   | Analog Inputs                      | Analog,<br>Digital                     | _               | VDDIO                | ADC input range limited to [0ADVREF] |
| ADTRG                     | ADC Trigger                        | Input                                  | _               |                      | -                                    |
|                           | Fast Flash Progra                  | nming Interfa                          | ace - FFPI      |                      |                                      |
| PGMEN0-PGMEN1             | Programming Enabling               | Digital                                | _               |                      | -                                    |
| PGMM0-PGMM3               | Programming Mode                   | Input                                  | _               |                      | _                                    |
| PGMD0-PGMD15              | Programming Data                   | Digital I/<br>O                        | _               |                      | -                                    |
| PGMRDY                    | Programming Ready                  | Digital                                | High            | VDDIO                | -                                    |
| PGMNVALID                 | Data Direction                     | Output                                 | Low             |                      |                                      |
| PGMNOE                    | Programming Read                   | Digital                                | Low             |                      | _                                    |
| PGMNCMD                   | Programming Command                | Input                                  | Low             |                      | _                                    |

## 4. Package and Pinout

## 4.1 100-lead LQFP/TQFP Package Outline

The 100-lead LQFP/TQFP packages have a 0.5 mm ball pitch and respects Green standards.

Figure 4-1 shows the orientation of the 100-lead LQFP/TQFP packages. Refer to Figure 47-1 "100-lead LQFP Package Drawing" and Figure 47-2 "100-lead TQFP Package Drawing".

Figure 4-1: Orientation of the 100-lead LQFP/TQFP Packages



## 4.2 100-lead LQFP/TQFP Pinout

Table 4-1: SAM4C32C/16C/8C/4C 100-lead LQFP/TQFP Pinout

| 1  | PB6         |
|----|-------------|
| 2  | PB7         |
| 3  | PB18        |
| 4  | GND         |
| 5  | PB19        |
| 6  | PB8         |
| 7  | PB22        |
| 8  | PB30        |
| 9  | PB25        |
| 10 | PB24        |
| 11 | VDDCORE     |
| 12 | PB29        |
| 13 | PB9         |
| 14 | PB10        |
| 15 | PB11        |
| 16 | PB12        |
| 17 | PB14        |
| 18 | PB15        |
| 19 | PA26/PGMD14 |
| 20 | PA25/PGMD13 |
| 21 | PA24/PGMD12 |
| 22 | PA20/PGMD8  |
| 23 | PA19/PGMD7  |
| 24 | PA18/PGMD6  |
| 25 | PA8/PGMM0   |

| 100/00/ | 4C 100-lead EQFF/            |
|---------|------------------------------|
| 26      | TDI/PB0                      |
| 27      | TCK/SWCLK/PB3                |
| 28      | TMS/SWDIO/PB2                |
| 29      | ERASE/PC9                    |
| 30      | TDO/TRACESWO/<br>PB1/RTCOUT0 |
| 31      | PC1                          |
| 32      | PC6                          |
| 33      | VDDIO                        |
| 34      | VDDBU                        |
| 35      | FWUP                         |
| 36      | JTAGSEL                      |
| 37      | SHDN                         |
| 38      | TST                          |
| 39      | WKUP0/TMP0                   |
| 40      | XIN32                        |
| 41      | XOUT32                       |
| 42      | GND                          |
| 43      | PB4                          |
| 44      | VDDCORE                      |
| 45      | PB5                          |
| 46      | PC7                          |
| 47      | PC0                          |
| 48      | NRST                         |
| 49      | VDDIO                        |
| 50      | PA30                         |
|         |                              |

| 51 | PA31        |
|----|-------------|
| 52 | GND         |
| 53 | VDDPLL      |
| 54 | PC8         |
| 55 | PC5         |
| 56 | PC4         |
| 57 | PC3         |
| 58 | PC2         |
| 59 | PA29        |
| 60 | PA28        |
| 61 | PA27/PGMD15 |
| 62 | PA6/PGMNOE  |
| 63 | VDDCORE     |
| 64 | PA3         |
| 65 | PA21/PGMD9  |
| 66 | PA22/PGMD10 |
| 67 | PA23/PGMD11 |
| 68 | PA9/PGMM1   |
| 69 | PA10/PGMM2  |
| 70 | PA11/PGMM3  |
| 71 | PA13/PGMD1  |
| 72 | PA14/PGMD2  |
| 73 | PA15/PGMD3  |
| 74 | PA16/PGMD4  |
| 75 | PA17/PGMD5  |
|    |             |

| 76  | VDDIO           |
|-----|-----------------|
| 77  | ADVREF          |
| 78  | GND             |
| 79  | PB31/AD5        |
| 80  | PB23/AD4        |
| 81  | PB13/AD3        |
| 82  | PA5/AD2/PGMRDY  |
| 83  | PA4/AD1/PGMNCMD |
| 84  | PA12/AD0/PGMD0  |
| 85  | VDDIN           |
| 86  | VDDOUT          |
| 87  | PB21            |
| 88  | PB20            |
| 89  | VDDCORE         |
| 90  | PA0/PGMEN0      |
| 91  | PB27/TMP2       |
| 92  | VDDLCD          |
| 93  | PB26            |
| 94  | PB28/TMP3       |
| 95  | PB16/TMP1       |
| 96  | PA1/PGMEN1      |
| 97  | PB17            |
| 98  | PA7/PGMNVALID   |
| 99  | VDDIO           |
| 100 | PA2             |

## 4.3 144-lead LQFP Package Outline

The 144-lead LQFP package has a 0.5 mm ball pitch and respects Green Standards.

Figure 4-2 shows the orientation of the 144-lead LQFP package. Refer to Figure 47-3 "144-lead LQFP Package Mechanical Drawing".

Figure 4-2: Orientation of the 144-lead LQFP Package



#### 4.4 144-lead LQFP Pinout

Table 4-2: SAM4C32E 144-lead LQFP Pinout

| 1  | PB6     |
|----|---------|
| 2  | PB7     |
| 3  | PB18    |
| 4  | GND     |
| 5  | PB19    |
| 6  | PB8     |
| 7  | PD23    |
| 8  | PD24    |
| 9  | PD25    |
| 10 | VDDIO   |
| 11 | PD26    |
| 12 | PD27    |
| 13 | PD28    |
| 14 | GND     |
| 15 | PD29    |
| 16 | PD30    |
| 17 | PD31    |
| 18 | PB22    |
| 19 | PB30    |
| 20 | PB25    |
| 21 | PB24    |
| 22 | VDDCORE |
| 23 | PB29    |
| 24 | PB9     |
| 25 | PB10    |

|    | <del>-</del> |
|----|--------------|
| 37 | PB0          |
| 38 | PB3          |
| 39 | PB2          |
| 40 | PC9          |
| 41 | PB1          |
| 42 | PC1          |
| 43 | NC           |
| 44 | NC           |
| 45 | NC           |
| 46 | PC6          |
| 47 | VDDIO        |
| 48 | PD2          |
| 49 | PD3          |
| 50 | GND          |
| 51 | PD0          |
| 52 | PD1          |
| 53 | VDDIO        |
| 54 | VDDBU        |
| 55 | FWUP         |
| 56 | JTAGSEL      |
| 57 | SHDN         |
| 58 | TST          |
| 59 | WKP0/TMP0    |
| 60 | XIN32        |
| 61 | XOUT32       |
|    |              |

| 73 | PA31        |
|----|-------------|
| 74 | GND         |
| 75 | VDDPLL      |
| 76 | PC8         |
| 77 | PC5         |
| 78 | PC4         |
| 79 | PC3         |
| 80 | PC2         |
| 81 | PA29        |
| 82 | PA28        |
| 83 | PA27/PGMD15 |
| 84 | PA6/PGMNOE  |
| 85 | VDDCORE     |
| 86 | PA3         |
| 87 | PA21/PGMD9  |
| 88 | PA22/PGMD10 |
| 89 | PD4         |
| 90 | PD5         |
| 91 | PD6         |
| 92 | VDDIO       |
| 93 | PD7         |
| 94 | PD8         |
| 95 | GND         |
| 96 | PD9         |
| 97 | PD10        |
|    |             |

| VDDIO           |
|-----------------|
| VDDIO           |
| ADVREF          |
| GND             |
| PB31            |
| PB23            |
| PB13            |
| PA5/AD2/PGMRDY  |
| PA4/AD1/PGMNCMD |
| PA12/AD0/PGMD0  |
| VDDIN           |
| VDDOUT          |
| PB21            |
| PB20            |
| GND             |
| VDDCORE         |
| PD13            |
| PD14            |
| PA0/PGMEN0      |
| PD15            |
| PD16            |
| PB27/TMP2       |
| PD17            |
| PD18            |
| PD19            |
| PD20            |
|                 |

Table 4-2: SAM4C32E 144-lead LQFP Pinout (Continued)

| 26 | PB11        |
|----|-------------|
| 27 | PB12        |
| 28 | PB14        |
| 29 | PB15        |
| 30 | PA26/PGMD14 |
| 31 | PA25/PGMD13 |
| 32 | PA24/PGMD12 |
| 33 | PA20/PGMD8  |
| 34 | PA19/PGMD7  |
| 35 | PA18/PGMD6  |
| 36 | PA8/PGMM0   |

|    | •       |
|----|---------|
| 62 | NC      |
| 63 | NC      |
| 64 | GND     |
| 65 | PB4     |
| 66 | VDDCORE |
| 67 | PB5     |
| 68 | PC7     |
| 69 | PC0     |
| 70 | NRST    |
| 71 | VDDIO   |
| 72 | PA30    |

| 98  | PD11        |  |  |
|-----|-------------|--|--|
| 99  | PD12        |  |  |
| 100 | PA23/PGMD11 |  |  |
| 101 | PA9/PGMM1   |  |  |
| 102 | PA10/PGMM2  |  |  |
| 103 | PA11/PGMM3  |  |  |
| 104 | PA13/PGMD1  |  |  |
| 105 | PA14/PGMD2  |  |  |
| 106 | PA15/PGMD3  |  |  |
| 107 | PA16/PGMD4  |  |  |
| 108 | PA17/PGMD5  |  |  |

| 134 | VDDLCD        |
|-----|---------------|
| 135 | PD21          |
| 136 | PD22          |
| 137 | PB26          |
| 138 | PB28/TMP3     |
| 139 | PB16/TMP1     |
| 140 | PA1/PGMEN1    |
| 141 | PB17          |
| 142 | PA7/PGMNVALID |
| 143 | VDDIO         |
| 144 | PA2           |

## 5. Power Supply and Power Control

### 5.1 Power Supplies

The SAM4C has several types of power supply pins. In most cases, a single supply scheme for all power supplies (except VDDBU) is possible. Figure 5-1 shows power domains according to the different power supply pins.

Figure 5-1: Power Domains



Table 5-1: Power Supply Voltage Ranges<sup>(1)</sup>

| Power Supply                            | Range                     | Comments                                                                                                    |
|-----------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|
|                                         |                           | Flash memory charge pumps supply for erase and program operations, and read operation.                      |
| VDDIO                                   | 1.6V to 3.6V              | Input/Output buffers supply.                                                                                |
|                                         |                           | USB transceiver power supply.                                                                               |
|                                         |                           | Restrictions on range may apply. Refer to Section 46. "Electrical Characteristics".                         |
| VDDBU <sup>(Legend:)</sup> 1.6V to 3.6V | Backup area power supply. |                                                                                                             |
|                                         | 1.00 10 3.00              | VDDBU is automatically disconnected when VDDIO is present (> 1.9V).                                         |
| VDDIN                                   | 1.6V to 3.6V              | Core voltage regulator supply, LCD voltage regulator supply, ADC and programmable voltage reference supply. |
|                                         |                           | Restrictions on range may apply. Refer to Section 46. "Electrical Characteristics".                         |
|                                         |                           | LCD voltage regulator output.                                                                               |
| VDDLCD                                  | 2.5V to 3.6V              | External LCD power supply input (LCD regulator not used).                                                   |
|                                         |                           | VDDIO/VDDIN must be supplied when the LCD Controller is used.                                               |

Table 5-1: Power Supply Voltage Ranges<sup>(1)</sup> (Continued)

| Power Supply | Range          | Comments                                                        |  |
|--------------|----------------|-----------------------------------------------------------------|--|
| VDDPLL       | 1.08V to 1.32V | PLLA and PLLB supply.                                           |  |
| VDDCORE      | 1.08V to 1.32V | Core logic, processors, memories and analog peripherals supply. |  |

Note 1: In all power modes except Backup mode, all power supply inputs must be powered.

**Legend:** VDDBU must be powered from an external source to ensure proper start-up. The external source must meet the timing and voltage level requirements described in Section 46.2.2 "Recommended Power Supply Conditions at Powerup".

#### 5.1.1 Core Voltage Regulator

The core voltage regulator is managed by the Supply Controller.

It features two operating modes:

- In Normal mode, the quiescent current of the voltage regulator is less than 500 μA when sourcing maximum load current, i.e. 120 mA. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode, quiescent current is only 5 μA.
- In Backup mode, the voltage regulator consumes less than 100 nA while its output (VDDOUT) is driven internally to GND.

The default output voltage is 1.20V and the start-up time to reach Normal mode is less than 500 µs.

For further information, refer to Table 46-16 "Core Voltage Regulator Characteristics".

#### 5.1.2 LCD Voltage Regulator

The SAM4C embeds an adjustable LCD voltage regulator that is managed by the Supply Controller.

This internal regulator is designed to supply the Segment LCD outputs. The LCD regulator output voltage is software selectable with 16 levels to adjust the display contrast.

If not used, its output (VDDLCD) can be bypassed (Hi-z mode) and an external power supply can be provided onto the VDDLCD pin. In this case, VDDIO still needs to be supplied.

The LCD voltage regulator can be used in all power modes (Backup, Wait, Sleep and Active).

For further information, refer to Table 46-18 "LCD Voltage Regulator Characteristics".

#### 5.1.3 Automatic Power Switch

The SAM4C features an automatic power switch between VDDBU and VDDIO. When VDDIO is present, the backup zone power supply is powered by VDDIO and current consumption on VDDBU is about zero (around 100 nA, typ.). When VDDIO is removed, the backup area of the device is supplied from VDDBU. Switching between VDDIO and VDDBU is transparent to the user.

#### 5.1.4 Typical Powering Schematics

The SAM4C series supports 1.6V to 3.6V single-supply operation. Restrictions on this range may apply depending on enabled features. Refer to Section 46. "Electrical Characteristics".

**Note:** Figure 5-2, Figure 5-3 and Figure 5-4 show simplified schematics of the power section.

#### 5.1.4.1 Single Supply Operation

Figure 5-2 below shows a typical power supply scheme with a single power source. VDDIO, VDDIN, and VDDBU are derived from the main power source (typically a 3.3V regulator output) while VDDCORE, VDDPLL, and VDDLCD are fed by the embedded regulator outputs.

Figure 5-2: Single Supply Operation



Note 1: Internal LCD Voltage Regulator can be disabled to save its operating current. VDDLCD must then be provided externally.

#### 5.1.4.2 Single Supply Operation with Backup Battery

Figure 5-3 shows the single-supply operation schematic from Figure 5-2, improved by adding a backup capability. VDDBU is supplied with a separate backup battery while VDDIO and VDDIN are still connected to the main power source. Note that the TMP1 to TMP3 and RTCOUT0 pins cannot be used in Backup mode as they are referred to VDDIO, which is not powered in this application case.

Figure 5-3: Single Supply Operation with Backup Battery



**Note 1:** Example with the SHDN pin used to control the main regulator enable pin. SHDN defaults to VDDBU at startup and when the device wakes up from a wake-up event (external pin, RTC alarm, etc.). When the device is in Backup mode, SHDN defaults to 0.

#### 5.1.4.3 Single Power Supply using One Main Battery and LCD Controller in Backup Mode

Figure 5-4 below shows a typical power supply scheme that maintains VDDBU, VDDIO, and VDDLCD when entering Backup mode. This is useful to enable the display and/or some supplementary wake-up sources in Backup mode when the main voltage is not present.

In this power supply scheme, the SAM4C can wake up both from an internal wake-up source, such as RTT, RTC and VDDIO Supply Monitor, and from an external source, such as generic wake-up pins (WKUPx), anti-tamper inputs (TMPx) or force wake-up (FWUP).

**Note:** The VDDIO supply monitor only wakes up the device from Backup mode on a negative-going VDDIO supply (as system alert). As a result, the supply monitor cannot be used to wake up the device when the VDDIO supply is rising at power cycle. Refer to Section 20. "Supply Controller (SUPC)" for more information on the VDDIO supply monitor.

Figure 5-4: Single Power Supply using Battery and LCD Controller in Backup Mode



- Note 1: Internal LCD Voltage Regulator can be disabled to save its operating current. VDDLCD must then be provided externally.
  - 2: RTCOUT0 signal is used to make a dynamic wake-up. WKUPx pin is pulled-up with a low duty cycle to avoid battery discharge by permanent activation of the switch.
  - 3: The State output of the automatic power switch indicates to the device that the main power is back and forces its wake-up.

#### 5.1.4.4 Wake-up, Anti-tamper and RTCOUT0 Pins

In all power supply figures shown above, if generic wake-up pins other than WKUP0/TMP0 are used either as a wake-up or a fast startup input, or as anti-tamper inputs, VDDIO must be present. This also applies to the RTCOUT0 pin.

#### 5.1.4.5 General-purpose IO (GPIO) State in Low-power Modes

In dual-power supply schemes shown in Figure 5-3 and Figure 5-4, where Backup or Wait mode must be used, configuration of the GPIO lines is maintained in the same state as before entering Backup or Wait mode. Thus, to avoid extra current consumption on the VDDIO power rail, the user must configure the GPIOs either as an input with pull-up or pull-down enabled, or as an output with low or high level to comply with external components.

#### 5.1.4.6 Default General-purpose IOs (GPIO) State after Reset

The reset state of the GPIO lines after reset is given in Table 11-5 "Multiplexing on PIO Controller A (PIOA)", Table 11-6 "Multiplexing on PIO Controller B (PIOB)" and Table 11-7 "Multiplexing on PIO Controller C (PIOC)". For further details about the GPIO and system lines, wake-up sources and wake-up time, and typical power consumption in different low-power modes, refer to Table 5-2 "Low-power Mode Configuration Summary".

#### 5.2 Clock System Overview

Figure 5-5 and Figure 5-6 illustrate the typical operation of the whole SAM4C clock system in case of single crystal (32.768 kHz) applications. Note:

- The 32 kHz crystal oscillator can be the source clock of the 8 MHz digital PLL (PLLA).
- The 8 MHz clock can feed the high frequency PLL (PLLB) input.
- The output of the PLLB can be used as a main clock for both cores and the peripherals.

Full details of the clock system are provided in Section 29. "Clock Generator" and Section 30. "Power Management Controller (PMC)".

Figure 5-5: SAM4C16/8/4 Global Clock System



Figure 5-6: SAM4C32 Global Clock System



## 5.3 System State at Power-up

#### 5.3.1 Device Configuration after the First Power-up

At the first power-up, the SAM4C boots from the ROM. The device configuration is defined by the SAM-BA boot program.

#### 5.3.2 Device Configuration after a Power Cycle when Booting from Flash Memory

After a power cycle of all the power supply rails, the system peripherals, such as the Flash Controller, the Clock Generator, the Power Management Controller and the Supply Controller, are in the following states:

- Slow Clock (SLCK) source is the internal 32 kHz RC Oscillator (32 kHz crystal oscillator is disabled)
- · Main Clock (MAINCK) source is set to the 4 MHz internal RC Oscillator
- · 3-20 MHz crystal oscillator and PLLs are disabled
- · Core Brownout Detector and Core Reset are enabled
- · Backup Power-on-reset is enabled
- · VDDIO Supply Monitor is disabled
- · Flash Wait State (FWS) bit in the EEFC Flash Mode Register is set to 0
- Core 0 Cache Controller (CMCC0) is enabled (only used if the application link address for the Core 0 is 0x11000000)
- · Sub-system 1 is in the reset state and not clocked

#### 5.3.3 Device Configuration after a Reset

After a reset or a wake-up from Backup mode, the following system peripherals default to the same state as after a power cycle:

- · Main Clock (MAINCK) source is set to the 4 MHz internal RC oscillator
- 3-20 MHz crystal oscillator and PLLs are disabled
- · Flash Wait State (FWS) bit in the EEFC Flash Mode Register is set to 0
- Core 0 Cache Controller (CMCC0) is enabled (only used if the application link address for the Core 0 is 0x11000000)
- Sub-system 1 is in the reset state and not clocked

The states of the other peripherals are saved in the backup area managed by the Supply Controller as long as VDDBU is maintained during device reset:

- Slow Clock (SLCK) source selection is written in SUPC CR.XTALSEL.
- Core Brownout Detector enable/disable is written in SUPC\_MR.BODDIS.
- Backup Power-on-reset enable/disable is written in the SUPC\_MR.BUPPOREN.
- VDDIO Supply Monitor mode is written in the SUPC SMMR.

#### 5.4 Active Mode

Active mode is the normal running mode, with the single core or the dual cores executing code. The system clock can be the fast RC oscillator, the main crystal oscillator or the PLLs. The Power Management Controller (PMC) can be used to adapt the frequency and to disable the peripheral clocks when unused.

#### 5.5 Low-power Modes

The various low-power modes (Backup, Wait and Sleep modes) of the SAM4C are described below. Note that the Segmented LCD Controller can be used in all low-power modes.

Note:

The Wait For Event instruction (WFE) of the Cortex-M4 core can be used to enter any of the low-power modes, however this may add complexity to the design of application state machines. This is due to the fact that the WFE instruction is associated with an event flag of the Cortex core that cannot be managed by the software application. The event flag can be set by interrupts, a debug event or an event signal from another processor. When an event occurs just before WFE execution, the processor takes it into account and does not enter Low-power mode. Microchip has made provision to avoid using the WFE instruction. The workarounds to ease application design, including the use of the WFE instruction, are given in the following description of the low-power mode sequences.

#### 5.5.1 Backup Mode

The purpose of Backup mode is to achieve the lowest possible power consumption in a system that executes periodic wake-ups to perform tasks but which does not require fast start-up time. The total current consumption is 0.5 µA typical on VDDBU.

The Supply Controller, power-on reset, RTT, RTC, backup registers and the 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supplies are off. The power-on-reset on VDDBU can be deactivated by software.

Wake-up from Backup mode can be done through the Force Wake-up (FWUP) pin, WKUP0, WKUP1 to WKUP15 pins, the VDDIO Supply Monitor (SM) if VDDIO is supplied, or through an RTT or RTC wake-up event. Wake-up pins multiplexed with anti-tampering functions are additional possible sources of a wake-up if an anti-tampering event is detected. The TMP0 pad is supplied by the backup power supply (VDDBU). Other anti-tamper input pads are supplied by VDDIO.

The LCD Controller can be used in Backup mode. The purpose is to maintain the displayed message on the LCD display after entering Backup mode. The current consumption on VDDIN to maintain the LCD is 10 µA typical. Refer to Section 46. "Electrical Characteristics".

In case the VDDIO power supply is maintained with VDDBU when entering Backup mode, it is up to the application to configure all PIO lines in a stable and known state to avoid extra power consumption or possible current path with the input/output lines of the external onboard devices.

#### 5.5.1.1 Entering and Exiting Backup Mode

To enter Backup mode, follow the steps in the sequence below:

- Depending on the application, set the PIO lines in the correct mode and configuration (input pull-up or pull-down, output low or high levels).
- 2. Disable the Main Crystal Oscillator (enabled by SAM-BA boot if the device is booting from ROM).
- 3. Configure PA30/PA31 (XIN/XOUT) into PIO mode depending on their use.
- 4. Disable the JTAG lines using the SFR1 register in Matrix 0 (by default, internal pull-up or pull-down is disabled on JTAG lines).
- 5. Disable the USB pads and transceiver using the SFR1 register in Matrix 0 (SAM4C32E only).
- 6. Enable the RTT in 1 Hz mode.
- 7. Disable Normal mode of the RTT (RTT will run in 1 Hz mode).
- To reduce power consumption, disable the POR backup if not needed.

**Note:** The POR BU provides critical functionality to ensure the MCU backup logic will be properly reset in the event VDDBU drops below the minimum specification. If this protection is not necessary, the backup POR may be disabled to reduce power consumption.

9. Disable the Core brownout detector.

## SAM4C SERIES

- 10. Select one of the following methods to complete the sequence:
  - a. To enter Backup mode using the VROFF bit:
    - · Write a 1 to the VROFF bit of SUPC CR.
  - b. To enter Backup mode using the WFE instruction:
    - Write a 1 to the SLEEPDEEP bit of the Cortex-M4 processor.
    - · Execute the WFE instruction of the processor.

After this step, the core voltage regulator is shut down and the SHDN pin goes low. The digital internal logic (cores, peripherals and memories) is not powered. The LCD controller can be enabled if needed before entering Backup mode.

Whether the VROFF bit or the WFE instruction was used to enter Backup mode, the system exits Backup mode if one of the following enabled wake-up events occurs:

- WKUP[0-15] pins
- · Force Wake-up pin
- VDDIO Supply Monitor (if VDDIO is present, and VDDIO supply falling)
- · Anti-tamper event detection
- · RTC alarm
- RTT alarm

After exiting Backup mode, the device is in the reset state. Only the configuration of the backup area peripherals remains unchanged.

Note that the device does not automatically enter Backup mode if VDDIN is disconnected, or if it falls below minimum voltage. The Shutdown pin (SHDN) remains high in this case.

For current consumption in Backup mode, refer to Section 46. "Electrical Characteristics".

#### 5.5.2 Wait Mode

The purpose of Wait mode is to achieve very low power consumption while maintaining the whole device in a powered state for a start-up time of a few µs. For current consumption in Wait mode, refer to Section 46. "Electrical Characteristics".

In Wait mode, the bus and peripheral clocks of Sub-system 0 and Sub-system 1 (MCK/CPBMCK), the clocks of Core 0 and Core 1 (HCLK/CPHCLK) are stopped when Wait mode is entered (refer to Section 5.5.2.1 "Entering and Exiting Wait Mode"). However, the power supply of core, peripherals and memories are maintained using Standby mode of the core voltage regulator.

The SAM4C is able to handle external and internal events in order to perform a wake-up. This is done by configuring the external WKUPx lines as fast startup wake-up pins (refer to Section 5.7 "Fast Start-up"). RTC alarm, RTT alarm and anti-tamper events can also wake up the device.

Wait mode can be used together with Flash in Read-Idle mode, Standby mode or Deep Power-down mode to further reduce the current consumption. Flash in Read-Idle mode provides a faster start-up; Standby mode offers lower power consumption.

#### 5.5.2.1 Entering and Exiting Wait Mode

- 1. Stop Sub-system 1.
- Select the 4/8/12 MHz fast RC Oscillator as Main Clock<sup>(1)</sup>.
- 3. Disable the PLL if enabled.
- 4. Clear the internal wake-up sources.
- 5. Depending on the application, set the PIO lines in the correct mode and configuration (input pull-up or pull-down, output low or high level).
- 6. Disable the Main Crystal Oscillator (enabled by SAM-BA boot if device is booting from ROM).
- 7. Configure PA30/PA31 (XIN/XOUT) into PIO mode according to their use.
- 8. Disable the JTAG lines using the SFR1 register in Matrix 0 (by default, internal pull-up or pull-down is disabled on JTAG lines).
- 9. Disable the USB pads and transceiver using the SFR1 register in Matrix 0.
- 10. Set the FLPM field in the PMC Fast Startup Mode Register (PMC\_FSMR)<sup>(2)</sup>.
- 11. Set the Flash Wait State (FWS) bit in the EEFC Flash Mode Register to 0.
- 12. Select one of the following methods to complete the sequence:

- a. To enter Wait mode using the WAITMODE bit:
  - Set the WAITMODE bit to 1 in the PMC Main Oscillator Register (CKGR MOR).
  - Wait for Master Clock Ready MCKRDY = 1 in the PMC Status Register (PMC SR).
- b. To enter Wait mode using the WFE instruction:
  - Select the 4/8/12 MHz fast RC Oscillator as Main Clock.
  - · Set the FLPM field in the PMC Fast Startup Mode Register (PMC FSMR).
  - · Set Flash Wait State at 0.
  - Set the LPM bit in the PMC Fast Startup Mode Register (PMC FSMR).
  - Write a 0 to the SLEEPDEEP bit of the Cortex-M4 processor.
  - Execute the Wait-For-Event (WFE) instruction of the processor.

Notes of American and a change The 40 MHz for many small and side a

- Notes: 1. Any frequency can be chosen. The 12 MHz frequency will provide a faster start-up compared to the 4 MHz, but with the increased current consumption (in the µA range). Refer to Section 46. "Electrical Characteristics".
  - 2. Depending on the Flash Low-power Mode (FLPM) value, the Flash enters three different modes:
    - If FLPM = 0, the Flash enters Stand-by mode (Low consumption)
    - If FLPM = 1, the Flash enters Deep Power-down mode (Extra low consumption)
    - If FLPM = 2, the Flash enters Idle mode. Memory is ready for Read access

Whether the WAITMODE bit or the WFE instruction was used to enter Wait mode, the system exits Wait mode if one of the following enabled wake-up events occurs:

- WKUP[0-15] pins in Fast wake-up mode
- · Anti-tamper event detection
- · RTC alarm
- · RTT alarm

After exiting Wait mode, the PIO controller has the same configuration state as before entering Wait mode. The SAM4C is clocked back to the RC oscillator frequency which was used before entering Wait mode. The core will start fetching from Flash at this frequency. Depending on the configuration of the Flash Low-power Mode (FLPM) bits used to enter Wait mode, the application has to reconfigure it back to Read-idle mode.

## 5.5.3 Sleep Mode

The purpose of Sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clocks of CM4P0 and/or CM4P1 are stopped. Some of the peripheral clocks can be enabled depending on the application needs. The current consumption in this mode is application dependent. This mode is entered using Wait for Interrupt (WFI) or Wait for Event (WFE) instructions of the Cortex-M4.

The processor can be awakened from an interrupt if the WFI instruction of the Cortex-M4 is used to enter Sleep mode, or from a wake-up event if the WFE instruction is used. The WFI instruction can also be used to enter Sleep mode with the SLEEPONEXIT bit set to 1 in the System Control Register (SCB\_SCR) of the Cortex-M. If the SLEEPONEXIT bit of the SCB\_SCR is set to 1, when the processor completes the execution of an exception handler, it returns to Thread mode and immediately enters Sleep mode. This mechanism can be used in applications that require the processor to run only when an exception occurs. Setting the SLEEPONEXIT bit to 1 enables an interrupt-driven application in order to avoid returning to an empty main application.

#### 5.5.4 Low-power Mode Summary Table

The modes detailed above are the main low-power modes. Table 5-2 below provides a configuration summary of the low-power modes. For more information on power consumption, refer to Section 46. "Electrical Characteristics".

Table 5-2: Low-power Mode Configuration Summary

|                                                         |                                                                                               | <del>                                      </del> | ac connigaran                                                                | <u> </u>                                                                                                                                                                   |                       |                                    |                                                     |                                           |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------|-----------------------------------------------------|-------------------------------------------|
| Mode                                                    | SUPC,<br>32 kHz<br>Oscillator<br>RTC, RTT<br>Backup<br>Registers<br>POR<br>(Backup<br>Region) | Core<br>Regulator<br>/<br>LCD<br>Regulator        | Core 0/1<br>Memory<br>Peripherals                                            | Potential<br>Wake-up Sources                                                                                                                                               | Core<br>at<br>Wake-up | PIO State<br>in Low-<br>power Mode | PIO State<br>at<br>Wake-up                          | Typical<br>Wake-up<br>Time <sup>(1)</sup> |
| Backup<br>Mode                                          | ON                                                                                            | OFF/OFF                                           | OFF / OFF<br>(Not powered)                                                   | - FWUP pin - WKUP0-15 pins <sup>(5)</sup> - Supply Monitor - Anti-tamper inputs <sup>(5)</sup> - RTC or RTT alarm                                                          | Reset                 | Previous state saved               | Reset state <sup>(7)</sup>                          | < 1.5 ms                                  |
| Backup<br>Mode with<br>LCD                              | ON                                                                                            | OFF/ON                                            | OFF / OFF<br>(Not powered)                                                   | - FWUP pin - WKUP0-15 pins <sup>(5)</sup> - Supply Monitor - Anti-tamper inputs <sup>(5)</sup> - RTC or RTT alarm                                                          | Reset                 | Previous state saved               | Unchanged<br>(LCD Pins)/<br>Inputs with pull<br>ups | < 1.5 ms                                  |
| Wait Mode Flash in Standby Mode <sup>(6)</sup>          | ON                                                                                            | ON/ <sup>(4)</sup>                                | Core 0 and 1,<br>memories and<br>peripherals:<br>Powered, but Not<br>clocked | Any event from: - Fast start-up through WKUP0-15 pins - Anti-tamper inputs <sup>(5)</sup> - RTC or RTT alarm                                                               | Clocked back          | Previous state<br>saved            | Unchanged                                           | < 10 µs                                   |
| Wait Mode Flash in Deep Power- down Mode <sup>(6)</sup> | ON                                                                                            | ON/ <sup>(4)</sup>                                | Core 0 and 1,<br>memories and<br>peripherals:<br>Powered, but Not<br>clocked | Any event from: - Fast start-up through WKUP0-15 pins - Anti-tamper inputs <sup>(5)</sup> - RTC or RTT alarm                                                               | Clocked back          | Previous state saved               | Unchanged                                           | < 75 μs                                   |
| Sleep Mode                                              | ON                                                                                            | ON/ <sup>(4)</sup>                                | Core 0 and/or<br>Core 1:<br>Powered<br>(Not clocked) <sup>(2)</sup>          | Entry mode = WFI Any enabled Interrupts;  Entry mode = WFE Any enabled event: - Fast start-up through WKUP0-15 pins - Anti-tamper inputs <sup>(5)</sup> - RTC or RTT alarm | Clocked back          | Previous state saved               | Unchanged                                           | (3)                                       |

**Note 1:** When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works from the 4, 8 or 12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake-up until the first instruction is fetched.

- 2: In this mode, the core is supplied and not clocked but some peripherals can be clocked.
- 3: Depends on MCK frequency.
- 4: LCD voltage regulator can be OFF if VDDLCD is supplied externally thus saving current consumption of the LCD voltage regulator.

- 5: Refer to Table 3-1 "Signal Description List". Some anti-tamper pin pads are VDDIO-powered.
- 6: Fast RC Oscillator set to 4 MHz frequency.
- 7: Refer to PIO Controller Multiplexing tables in Section 11.4 "Peripheral Signal Multiplexing on I/O Lines".

#### 5.6 Wake-up Sources

Wake-up events allow the device to exit Backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and all digital logic.

#### 5.7 Fast Start-up

The SAM4C allows the processor to restart in a few microseconds while the processor is in Wait mode or in Sleep mode. A fast start-up occurs upon detection of one of the wake-up inputs.

The fast restart circuitry is fully asynchronous and provides a fast start-up signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4/8/12 MHz Fast RC oscillator, switches the master clock on this 4 MHz clock and re-enables the processor clock.

#### 6. Input/Output Lines

The SAM4C has two types of input/output (I/O) lines—general-purpose I/Os (GPIO) and system I/Os. GPIOs have alternate functionality due to multiplexing capabilities of the PIO controllers. The same PIO line can be used whether in I/O mode or by the multiplexed peripheral. System I/Os include pins such as test pins, oscillators, erase or analog inputs.

#### 6.1 General-Purpose I/O Lines

General-purpose I/O (GPIO) lines are managed by PIO Controllers. All I/Os have several input or output modes such as pull-up or pull-down, input Schmitt triggers, multi-drive (open-drain), glitch filters, debouncing or input change interrupt. Programming of these modes is performed independently for each I/O line through the PIO controller user interface. Refer to Section 32. "Parallel Input/Output Controller (PIO)" for details.

The input/output buffers of the PIO lines are supplied through VDDIO power supply rail when used as GPIOs. When used as extra functions such as LCD or Analog modes, GPIO lines have either VDDLCD or VDDIN voltage range.

Each I/O line embeds an ODT (On-die Termination), shown in Figure 6-1 below. ODT consists of an internal series resistor termination scheme for impedance matching between the driver output (SAM4C) and the PCB trace impedance preventing signal reflection. The series resistor helps to reduce IOs switching current (di/dt) thereby reducing EMI. It also decreases overshoot and undershoot (ringing) due to inductance of interconnect between devices or between boards. Finally, ODT helps diminish signal integrity issues.

Figure 6-1: On-die Termination



## 6.2 System I/O Lines

System I/O lines are pins used by oscillators, test mode, reset and JTAG and other features.

Table 6-1 describes the system I/O lines shared with PIO lines. These pins are software-configurable as general-purpose I/O or system pins. At start-up, the default function of these pins is always used.

Table 6-1: System I/O Configuration Pin List

| SYSTEM_IO Bit Number | Default Function after Reset | Other Function | Constraints for Normal Start         | Configuration                        |
|----------------------|------------------------------|----------------|--------------------------------------|--------------------------------------|
| 0                    | TDI                          | PB0            | _                                    |                                      |
| 1                    | TDO/TRACESWO                 | PB1            | _                                    | In Matrix User Interface Registers   |
| 2                    | TMS/SWDIO                    | PB2            | _                                    | (Refer to Section 26.9.4 "System I/O |
| 3                    | TCK/SWCLK                    | PB3            | _                                    | Configuration Register")             |
| 4                    | ERASE                        | PC9            | Low level at Start-up <sup>(1)</sup> |                                      |
| 10                   | USB_DM                       | PD0            | _                                    | _                                    |
| 11                   | USB_DP                       | PD1            | _                                    | -                                    |
| _                    | PA31                         | XIN            | _                                    | (2)                                  |
| _                    | PA30                         | XOUT           | _                                    | ` '                                  |

- **Note 1:** If PC9 is used as PIO input in user applications, a low level must be ensured at start-up to prevent Flash erase before the user application sets PC9 into PIO mode.
  - 2: Refer to Section 29.5.3 "3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator".

#### 6.2.1 Serial Wire JTAG Debug Port (SWJ-DP) and Serial Wire Debug Port (SW-DP) Pins

The SWJ-DP pins are TCK/SWCLK, TMS/SWDIO, TDO/TRACESWO, TDI and commonly provided on a standard 20-pin JTAG connector defined by ARM. For more details about voltage reference and reset state, refer to Table 11-6 "Multiplexing on PIO Controller B (PIOB)".

At start-up, SWJ-DP pins are configured in SWJ-DP mode to allow connection with debugging probe. Refer to Section 13. "Debug and Test Features".

SWJ-DP pins can be used as standard I/Os to provide users with more general input/output pins when the debug port is not needed in the end application. Mode selection between SWJ-DP mode (System IO mode) and general IO mode is performed through the AHB Matrix Special Function Registers (MATRIX\_SFR). Configuration of the pad for pull-up, triggers, debouncing and glitch filters is possible regardless of the mode.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. It integrates a permanent pull-down resistor of about 15 kOhm to GND, so that it can be left unconnected for normal operations.

By default, the JTAG Debug Port is active. If the debugger host wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables the JTAG-DP and enables the SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace.

The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP. For more information about SW-DP and JTAG-DP switching, refer to Section 13. "Debug and Test Features". The SW-DP/SWJ-DP pins are used for debug access to both cores.

#### 6.3 TST Pin

The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM4C series. For details on entering Fast Programming mode, refer to Section 23. "Fast Flash Programming Interface (FFPI)". For more information on the manufacturing and test modes, refer to Section 13. "Debug and Test Features".

#### 6.4 NRST Pin

The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components, or asserted low externally to reset the microcontroller. It resets the core and the peripherals, with the exception of the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse, and the Reset Controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about 100 kOhm. By default, the NRST pin is configured as an input.

#### 6.5 TMPx Pins: Anti-tamper Pins

Anti-tamper pins detect intrusion—for example, into a smart meter case. Upon detection through a tamper switch, automatic, asynchronous and immediate clear of registers in the backup area, and time stamping in the RTC are performed. Anti-tamper pins can be used in all modes. Date and number of tampering events are stored automatically. Anti-tampering events can be programmed so that half of the General-purpose Backup Registers (GPBR) are erased automatically. TMP1 to TMP3 signals are shared with a PIO pin which requires that VDDIO is supplied, whereas TMP0 is in the VDDBU domain.

#### 6.6 RTCOUT0 Pin

The RTCOUT0 pin shared in the PIO (supplied by VDDIO) can be used to generate waveforms from the RTC in order to take advantage of the RTC inherent prescalers while the RTC is the only powered circuitry (Low-power mode, Backup mode) or in any active mode. Entering Backup or low-power operating modes does not affect the waveform generation outputs (VDDIO still must be supplied). Anti-tampering pin detection can be synchronized with this signal.

**Note:** To use the RTCOUT0 signal during application development using JTAG-ICE interface, the programmer must use Serial Wire Debug (SWD) mode. In this case, the TDO pin is not used as a JTAG signal by the ICE interface.

## 6.7 Shutdown (SHDN) Pin

The SHDN pin designates the Backup mode of operation. When the device is in Backup mode, SHDN = 0. In any other mode, SHDN = 1 (VDDBU). This pin is designed to control the enable pin of the main external voltage regulator. When the device enters Backup mode, the SHDN pin disables the external voltage regulator and, upon the wake-up event, it re-enables the voltage regulator.

The SHDN pin is asserted low when the VROFF bit in the Supply Controller Control Register (SUPC CR) is set to 1.

#### 6.8 Force Wake-up (FWUP) Pin

The FWUP pin can be used as a wake-up source in all low-power modes as it is supplied by VDDBU.

#### 6.9 ERASE Pin

The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). The ERASE pin and the ROM code ensure an in-situ reprogrammability of the Flash content without the use of a debug tool. When the security bit is activated, the ERASE pin provides the capability to reprogram the Flash content. The ERASE pin integrates a pull-down resistor of about 100 kOhm into GND, so that it can be left unconnected for normal operations.

This pin is debounced by SLCK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation.

The ERASE pin is a system I/O pin and can be used as a standard I/O. At start-up, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, the start-up level of this pin must be low to prevent unwanted erasing. Refer to Section 11.3 "APB/AHB Bridge". If the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash.

To avoid unexpected erase at power-up, a minimum ERASE pin assertion time is required. This time is defined in the AC Flash Characteristics in Section "Electrical Characteristics".

The erase operation is not performed when the system is in Wait mode with the Flash in Deep Power-down mode.

To make sure that the erase operation is performed after power-up, the system must not reconfigure the ERASE pin as GPIO or enter Wait mode with Flash in Deep Power-down mode before the ERASE pin assertion time has elapsed.

With the following sequence, in any case, the erase operation is performed:

- 1. Assert the ERASE pin (High).
- 2. Assert the NRST pin (Low).
- 3. Power cycle the device.
- 4. Maintain the ERASE pin high for at least the minimum assertion time.

## 7. Product Mapping and Peripheral Access

Figure 7-1 shows the default memory mapping of the ARM Cortex-M core.

Figure 7-1: Cortex-M Memory Mapping

| 0xFFFFFFF 0xE0000000     | System level    | Private peripherals including build-in interrupt controller (NVIC), MPU control registers, and debug components |
|--------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|
| 0xDFFFFFF                | External device | Mainly used as external peripherals                                                                             |
| 0xA0000000<br>0x9FFFFFF  | External RAM    | Mainly used as external                                                                                         |
| 0x60000000               |                 | memory                                                                                                          |
| 0x5FFFFFFF<br>0x40000000 | Peripherals     | Mainly used as peripherals                                                                                      |
| 0x3FFFFFF<br>0x20000000  | SRAM            | Mainly used as static RAM                                                                                       |
| 0x1FFFFFF<br>0x00000000  | CODE            | Mainly used for program code. Also provides exception vector table after power up                               |



Figure 7-2: SAM4C16/8/4 Memory Mapping of CODE and SRAM Area

Note 1: Boot Memory for Core 0.

2: Boot Memory for Core 1 at 0x00000000.

Figure 7-3: SAM4C32 Memory Mapping of CODE and SRAM Area



Note 1: Boot Memory for Core 0.

2: Boot Memory for Core 1 at 0x00000000.

In Figure 7-2 and Figure 7-3 above, 'Code' means 'Program Code over I-Code bus' and 'Program Data over D-Code bus'.

SRAM1 is at the address 0x20080000 (through S-bus) and the address 0x00000000 (through I/D Bus) for Core1. Instruction fetch from Core 1 to the SRAM address range is possible but leads to reduced performance due to the fact that instructions and read/write data go through the System Bus (S-Bus). Maximum performance for Core 1 (Metrology Core) is obtained by mapping the instruction code to the address 0x00000000 (SRAM1 through I/D-Code) and read/write data from the address 0x20100000 (SRAM2 through S-Bus).

For Core 0 (Application Core), maximum performance is achieved when the instruction code is mapped to the Flash address and read/write data is mapped into SRAM0.

Each core can access the following memories and peripherals:

- · Core 0 (Application Core):
  - All internal memories
  - External memories or memory devices mapped on SMC 0 or SMC 1
  - All internal peripherals
- Core 1 (Metrology/Coprocessor Core):
  - All internal memories
  - External memories or memory devices mapped on SMC 0 or SMC 1
  - All internal peripherals

Note that Peripheral DMA 0 on Matrix 0 cannot access SRAM1 or SRAM2, Peripheral DMA 1 on Matrix 1 cannot access SRAM0, SRAM2 or SRAM0 can be the Data RAM for Inter-core Communication.

If Core 1 is not to be used (clock stopped and reset active), all the peripherals, SRAM1 and SRAM2 of the Sub-system 1 can be used by the Application Core (Core 0) as long as the peripheral bus clock and reset are configured.

Refer to Section 26. "Bus Matrix (MATRIX)" for more details about memory mapping and memory access versus Matrix masters/slaves.

Figure 7-4: SAM4C16/8/4 Memory Mapping of the Peripherals Area





Figure 7-5: SAM4C32 Memory Mapping of the Peripherals Area

Figure 7-6: SAM4C32/16/8/4 Memory Mapping of External SRAM and External Devices Area



## 8. Memories

The memory map shown in Figure 7-2 is common to both Cortex-M4 processors with the exception of the "Boot Memory" block. For more information on Boot Memory, refer to Section 8.1.5 "Boot Strategy".

Each processor uses its own ARM Private Peripheral Bus (PPB) for the NVIC and other system functions.

#### 8.1 Embedded Memories

#### 8.1.1 Internal SRAM

The SAM4C embeds a total of up to 304 Kbytes high-speed SRAM with zero wait state access time.

SRAM0 on Matrix0 is up to 256 Kbytes. It is dedicated to the application processor (CM4P0) or other peripherals on Matrix0 but can be identified and used by masters on Matrix1.

SRAM1 on Matrix1 is up to 32 Kbytes. It is mainly dedicated to be the code region of the CM4P1 processor but can be identified and used by Matrix0.

SRAM2 on Matrix1 is up to 16 Kbytes. It is mainly dedicated to be the data region of the CM4P1 processor or other peripherals on Matrix1 but can be identified and used by masters on Matrix0.

Refer to Section 26. "Bus Matrix (MATRIX)" for more details.

If the CM4P1 processor is in the reset state and not used, the application core may use it.

The SRAM is located in the bit band region. The bit band alias region is from 0x2200 0000 to 0x23FF FFFF.

## 8.1.2 System ROM

The SAM4C embeds an Internal ROM for the master processor (CM4P0), which contains the SAM Boot Assistant (SAM-BA®), In Application Programming routines (IAP), and Fast Flash Programming Interface (FFPI).

The ROM is always mapped at the address 0x02000000.

#### 8.1.3 CPKCC ROM

The ROM contains a cryptographic library using the CPKCC cryptographic accelerator peripheral (CPKCC) to provide support for Rivest Shamir Adleman (RSA), Elliptic Curve Cryptography (ECC), Digital Signature Algorithm (DSA) and Elliptic Curve Digital Signature Algorithm (ECDSA).

## 8.1.4 Embedded Flash

#### 8.1.4.1 Flash Overview

The embedded Flash is the boot memory for the Cortex-M4 Core 0 (CM4P0). The Flash memory can be accessed through the Cache Memory Controller (CMCC0) of the CM4P0 and can also be identified by the Cortex-M4F Core 1 (CM4P1) through its Cache Memory Controller (CMCC1).

The SAM4C32 features a dual-plane Flash to program or erase a memory plane while reading from the other plane. The dual-plane capability also provides the dual boot scheme. The benefit of the dual plane and the dual boot is that the firmware can be upgraded while the main application is running and that it is possible to switch to the new firmware in the other plane. Figure 8-1 below shows the operating principle of firmware upgrade by using the dual bank/dual boot.

Figure 8-1: Dual Bank and Dual Boot Firmware Upgrade



The memory plane is organized in sectors. Each sector has a size of 64 Kbytes. The first sector of 64 Kbytes is divided into 3 smaller sectors.

The three smaller sectors are organized in 2 sectors of 8 Kbytes and 1 sector of 48 Kbytes. Refer to Figure 8-2 below.

The Flash memory has built-in error code correction providing 2-bit error detection and 1-bit correction per 128 bits.

Figure 8-2: Memory Plane Organization



Each sector is organized in pages of 512 bytes.

For sector 0:

- The small sector 0 has 16 pages of 512 bytes, 8 Kbytes in total
- The small sector 1 has 16 pages of 512 bytes, 8 Kbytes in total
- The larger sector has 96 pages of 512 bytes, 48 Kbytes in total

From sector 1 to n:

The rest of the array is composed of 64-Kbyte sectors where each sector comprises 128 pages of 512 bytes. Refer to Figure 8-3 below.

Figure 8-3: Flash Sector Organization



Table 8-1: SAM4C Flash Size

| Device  | Flash (Kbytes)  |  |  |
|---------|-----------------|--|--|
| SAM4C4  | 256             |  |  |
| SAM4C8  | 512             |  |  |
| SAM4C16 | 1024            |  |  |
| SAM4C32 | 2048 (2 × 1024) |  |  |

Figure 8-4 illustrates the organization of the Flash depending on its size.

Figure 8-4: Flash Size



The following erase commands can be used depending on the sector size:

- · 8-Kbyte small sector
  - Erase and write page (EWP)
  - Erase and write page and lock (EWPL)
  - Erase sector (ES) with FARG set to a page number in the sector to erase
  - Erase pages (EPA) with FARG [1:0] = 0 to erase four pages or FARG [1:0] = 1 to erase eight pages. FARG [1:0] = 2 and FARG [1:0] = 3 must not be used.
- 48-Kbyte and 64-Kbyte sectors
  - One block of 8 pages inside any sector, with the command Erase pages (EPA) with FARG[1:0] = 1
  - One block of 16 pages inside any sector, with the command Erase pages (EPA) and FARG[1:0] = 2
  - One block of 32 pages inside any sector, with the command Erase pages (EPA) and FARG[1:0] = 3
  - One sector with the command Erase sector (ES) and FARG set to a page number in the sector to erase
- · Entire memory plane
  - The entire Flash, with the command Erase all (EA)

## 8.1.4.2 Enhanced Embedded Flash Controller

The Enhanced Embedded Flash Controller manages accesses performed by masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB.

The Enhanced Embedded Flash Controller ensures the interface of the Flash block. It manages the programming, erasing, locking and unlocking sequences of the Flash using the full set of commands.

One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.

#### 8.1.4.3 Flash Speed

The user must set the number of wait states depending on the frequency used on the SAM4C.

For more details, refer to Section 46.6 "Embedded Flash Characteristics".

#### 8.1.4.4 Lock Regions

Several lock bits are used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit.

Table 8-2: Lock Bit Number

| Product | Number of Lock Bits | Lock Region Size |
|---------|---------------------|------------------|
| SAM4C32 | 256 (128 + 128)     | 8 Kbytes         |
| SAM4C16 | 128                 | 8 Kbytes         |
| SAM4C8  | 64                  | 8 Kbytes         |
| SAM4C4  | 32                  | 8 Kbytes         |

The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.1.4.5 Security Bit

The SAM4C features a security bit based on a specific General-purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, core registers and internal peripherals, either through the SW-DP/JTAG-DP interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled through the command "Set General-purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted.

### 8.1.4.6 Unique Identifier

Each device integrates its own 128-bit unique identifier. These bits are factory-configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier.

#### 8.1.4.7 User Signature

The memory has one additional reprogrammable page that can be used as page signature by the user. It is accessible through specific modes, for erase, write and read operations. Erase pin assertion will not erase the User Signature page.

## 8.1.4.8 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

#### 8.1.4.9 SAM-BA Boot

The SAM-BA Boot is a default Boot Program for the master processor (CM4P0) which provides an easy way to program in-situ the onchip Flash memory.

The SAM-BA Boot Assistant supports serial communication via the UART0 or USB Port for the SAM4C32.

The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI).

The SAM-BA Boot is in ROM and is mapped in Flash at address 0x0 when GPNVM bit 1 is set to 0.

#### 8.1.4.10 GPNVM Bits

The SAM4C features two (SAM4C16/SAM4C8/SAM4C4) or three (SAM4C32) GPNVM bits. These bits can be cleared or set respectively through the commands "Clear GPNVM Bit" and "Set GPNVM Bit" of the EEFC User Interface (refer to Section 22. "Enhanced Embedded Flash Controller (EEFC)").

Table 8-3: General-purpose Nonvolatile Memory Bits

| GPNVM Bit Function |                                                                 |  |  |
|--------------------|-----------------------------------------------------------------|--|--|
| 0                  | Security bit                                                    |  |  |
| 1                  | Boot mode selection                                             |  |  |
| 2                  | Memory Plane Boot Selection (Plane 0 or Plane 1) (SAM4C32 only) |  |  |

## 8.1.5 Boot Strategy

Figure 8-5 below shows a load view of the memory at boot time.

Figure 8-5: Simplified Load View at Boot Time



Note: Matrices, AHB and APB Bridges are not represented.

#### 8.1.5.1 Application Core (Core 0) Boot Process

The application processor (CM4P0) always boots at the address 0x0. To ensure maximum boot possibilities, the memory layout can be changed using a General-purpose NVM (GPNVM) bit. A GPNVM bit is used to boot either on the ROM (default) or from the Flash. The GPNVM bit can be cleared or set through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EEFC User Interface. Setting GPNVM Bit 1 selects the boot from Flash whereas clearing this bit selects the boot from ROM. Asserting ERASE clears the GPNVM Bit 1 and thus selects the boot from the ROM by default.

## 8.1.5.2 Metrology/Coprocessor Core (Core 1) Boot Process

After reset, the Sub-system 1 is hold in reset and with no clock. It is up to the Master Application (Core 0 Application) running on the Core 0 to enable the Sub-system 1. Then the application code can be downloaded into the CM4P1 Boot memory (SRAM1), and CM4P0 can afterwards de-assert the CM4P1 reset line. The secondary processor (CM4P1) always identifies SRAM1 as "Boot memory".

## 8.1.5.3 Sub-system 1 Startup Sequence

After the Core 0 is booted from Flash, the Core 0 application must perform the following steps:

Enable Core 1 System Clock (Bus and peripherals).

- 2. Enable Core 1 Clock.
- 3. Release Core 1 System Reset (Bus and peripherals).
- 4. Enable SRAM1 and SRAM2 Clock.
- 5. Copy Core 1 Application from Flash into SRAM1.
- 6. Release Core 1 Reset.

After Step 6, the Core 1 boots from SRAM1 memory.

#### Pseudo-code:

```
    // Enable Coprocessor Bus Master Clock (PMC_SCER.CPBMCK).
    // Enable Coprocessor Clocks (PMC_SCER.CPCK).
        // Set Coprocessor Clock Prescaler and Source (PMC_MCKR.CPPRES).
        // Choose coprocessor main clock source (PMC_MCKR.CPCSS).
    // Release coprocessor peripheral reset (RSTC_CPMR.CPEREN).
    // Enable Core 1 SRAM1 and SRAM2 Memories (PMC_PCER.PID42).
    // Copy Core 1 application code from Flash into SRAM1.
    // Release coprocessor reset (RSTC_CPMR.CPROCEN).
```

### 8.1.5.4 Sub-system 1 Start-up Time

Table 8-4 provides the start-up time of sub-system 1 in terms of the number of clock cycles for different CPU speeds. The figures in this table take into account the time to copy 16 Kbytes of code from Flash into SRAM1 using the 'memcopy' function from the standard C library and to release Core 1 reset signal. The start-up time of the device from power-up is not taken into account.

Table 8-4: Sub-system 1 Start-up Time

| Core Clock (MHz) | Core Clock (MHz) Flash Wait State Core Clock Cycles |       | Time    |
|------------------|-----------------------------------------------------|-------|---------|
| 21               | 0                                                   | 44122 | 2.1 ms  |
| 42               | 1                                                   | 45158 | 1.07 ms |
| 63               | 2                                                   | 46203 | 735 µs  |
| 85               | 85 3                                                |       | 55 µs   |
| 106 4            |                                                     | 48284 | 455 µs  |
| 120              | 120 5                                               |       | 411 µs  |

#### 8.1.5.5 Typical Execution View

Figure 8-6 provides the code execution view for both Cortex-M4 cores. AHB to APB, AHB to AHB and Matrices are not represented in this view.

Figure 8-6: Execution View



Note 1: SRAM0 can also be used as Message Buffer Exchange.

2: Matrices, AHB and APB Bridges are not represented.

## 8.2 External Memories

The SAM4C External Bus Interface (EBI) provides the interface to a wide range of external memories and to any parallel peripheral. Code execution in memories connected to the EBI may benefit from the use of the cache memories. Refer to Figure 7-2 and Figure 7-3.

The Static Memory Controllers (SMC0/1) / External Bus Interface (EBI) can be used by either the CM4P0 or CM4P1 but only one path is optimized, CM4P0  $\leftrightarrow$  SMC0 or CM4P1  $\leftrightarrow$  SMC1.

The SMC0 and SMC1 use the same pins on the EBI. Only one interface can be used at any time.

The selection of the interface is made in the Matrix User Interface Registers (in the System I/O Configuration Register).

The SMC0 is used by default.

## 9. Real-time Event Management

The events generated by peripherals are designed to be directly routed to peripherals managing/using these events without processor intervention. Peripherals receiving events contain logic to select the required event.

#### 9.1 Embedded Characteristics

- Timers generate event triggers which are directly routed to event managers, such as ADC, to start measurement/conversion without
  processor intervention
- UART, USART, SPI, TWI, and PIO generate event triggers directly connected to Peripheral DMA controller (PDC) for data transfer without processor intervention
- · PMC Security Event (Clock Failure Detection) can be programmed to switch the MCK on reliable main RC internal clock

## 9.2 Real-time Event Mapping List

Table 9-1: Real-time Event Mapping List

| Function               | Application          | Description                                                                                          | Event Source                      | <b>Event Destination</b> |  |
|------------------------|----------------------|------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|--|
| Safety                 | General-purpose      | Automatic switch to reliable main RC oscillator in case of main crystal clock failure <sup>(1)</sup> | Power Management Controller (PMC) | PMC                      |  |
| Security               | General-purpose      | Immediate (asynchronous) clear of first half of GPBR on tamper detection through pins <sup>(2)</sup> | Anti-tamper Inputs (TMPx)         | GPBR                     |  |
|                        | t<br>General-purpose |                                                                                                      | IO (ADTRG)                        |                          |  |
|                        |                      |                                                                                                      | TC Output 0                       |                          |  |
|                        |                      |                                                                                                      | TC Output 1                       |                          |  |
| Measurement<br>trigger |                      | Trigger source selection in ADC <sup>(3)</sup>                                                       | TC Output 2                       | ADC                      |  |
| aiggei                 |                      |                                                                                                      | TC Output 3                       |                          |  |
|                        |                      |                                                                                                      | TC Output 4                       |                          |  |
|                        |                      |                                                                                                      | TC Output 5                       |                          |  |

- Note 1: Refer to Section 30.14 "Main Clock Failure Detector".
  - 2: Refer to Section 20.4.9.3 "Low-power Debouncer Inputs (Tamper Detection Pins)" and Section 21.3.1 "General Purpose Backup Register x".
  - 3: Refer to Section 40.7.2 "ADC Mode Register".

## 10. System Controller

The System Controller comprises a set of peripherals. It handles key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, reinforced safety watchdog, etc.

## 10.1 System Controller and Peripheral Mapping

Refer to Figure 7-4.

All the peripherals are in the bit band region and are mapped in the bit band alias region.

## 10.2 Power Supply Monitoring

The SAM4C embeds Supply Monitor, Power-on-Reset and Brownout detectors for power supplies monitoring allowing to warn and/or reset the chip.

#### 10.2.1 Power-on-Reset on VDDCORE

The Power-on reset monitors VDDCORE. It is always activated and monitors voltage at start-up but also during power-down. If VDDCORE goes below the threshold voltage, the entire chip (except VDDBU domain) is reset. For more information, refer to Section 46. "Electrical Characteristics".

#### 10.2.2 Brownout Detector on VDDCORE

The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC MR).

If VDDCORE goes below the threshold voltage, the reset of the core is asserted.

#### 10.2.3 Power-on Reset on VDDIO

The Power-on reset monitors VDDIO. It is always activated and monitors voltage at start-up but also during power-down. If VDDIO goes below the threshold voltage, only the IOs state and the Embedded Flash are reset, but the cores and peripherals are not. Voltage detection is not programmable.

#### 10.2.4 Supply Monitor on VDDIO

The supply monitor on VDDIO is fully programmable with 16 steps for the threshold (between 1.6V to 3.4V). It provides the user the flexibility to set a voltage level detection higher then the power-on-reset on VDDIO. Either a reset or an interrupt can be generated upon detection. It can be activated by software and it is controlled by the Supply Controller (SUPC). A sample mode is possible. It divides the supply monitor power consumption by a factor of up to 2048.

The supply monitor is used as "system alert" in case VDDIO supply is falling. It can be used while the device is in Backup mode to wake up the device if VDDIO is falling.

#### 10.2.5 Power-on Reset and Brownout Detector on VDDBU

The Power-on reset monitors VDDBU. It is active by default and monitors voltage at start-up but also during power-down. It can be deactivated by software through the Supply Controller (SUPC MR). If VDDBU goes below the threshold voltage, the entire chip is reset.

#### 10.3 Reset Controller

The Reset Controller uses the power-on-reset, supply monitor and brownout detector cells.

The Reset Controller returns the source of the last reset to the software. Refer to description of field RSTTYP in Section 15.5.2 "Reset Controller Status Register".

The Reset Controller controls the internal resets of the system (or independent reset of CM4P1 processor) and the NRST pin input/output. It shapes a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset.

The configuration of the Reset Controller is saved during Backup mode as it is supplied by VDDBU.

## 10.4 Supply Controller (SUPC)

The Supply Controller controls the power supplies of each section of the processor.

The Supply Controller starts up the device by sequentially enabling the internal power switches and the Voltage Regulator, then it generates the proper reset signals to the core power supply.

It also sets the system in different low-power modes, wakes it up from a wide range of events.

## 11. Peripherals

## 11.1 Peripheral Identifiers

Table 11-1 defines the Peripheral Identifiers. A peripheral identifier is required for the control of the peripheral interrupt with the Nested Vectored Interrupt Controller, and for the control of the peripheral clock with the Power Management Controller.

The two ARM Cortex-M4 processors share the same interrupt mapping, and thus, they share all the interrupts of the peripherals.

Note: Some peripherals are on the Bus Matrix 0/AHB to APB Bridge 0 and other peripherals are on the Bus Matrix 1/AHB to APB Bridge 1. If Core 0 needs to access a peripheral on the Bus Matrix 1/AHB to APB Bridge 1, the Core 0 application must enable the Core 1 System Clock (Bus and peripherals) and release Core 1 System Reset (Bus and peripherals). Peripherals on Subsystem 0 or Sub-system 1 are mentioned in the Instance description table that follows.

Table 11-1: Peripheral Identifiers

| Instance ID | Instance Name | NVIC Interrupt | PMC<br>Clock Control | Instance Description                                      |  |  |
|-------------|---------------|----------------|----------------------|-----------------------------------------------------------|--|--|
| 0           | SUPC          | Х              | _                    | Supply Controller                                         |  |  |
| 1           | RSTC          | Х              | _                    | Reset Controller                                          |  |  |
| 2           | RTC           | Х              | _                    | Real-time Clock                                           |  |  |
| 3           | RTT           | Х              | _                    | Real-time Timer                                           |  |  |
| 4           | WDT           | Х              | _                    | Watchdog Timer                                            |  |  |
| 5           | PMC           | Х              | _                    | Power Management Controller                               |  |  |
| 6           | EFC0          | Х              | _                    | Enhanced Embedded Flash Controller 0                      |  |  |
| 7           | EFC1          | Х              | _                    | Enhanced Embedded Flash Controller 1                      |  |  |
| 8           | UART0         | Х              | Х                    | UART 0 (Sub-system 0 Clock)                               |  |  |
| 9           | _             | _              | _                    | Reserved                                                  |  |  |
| 10          | SMC0          | _              | Х                    | Static Memory Controller 0 (Sub-system 0 Clock)           |  |  |
| 11          | PIOA          | Х              | Х                    | Parallel I/O Controller A (Sub-system 0 Clock)            |  |  |
| 12          | PIOB          | Х              | Х                    | Parallel I/O Controller B (Sub-system 0 Clock)            |  |  |
| 13          | PIOD          | Х              | Х                    | Parallel I/O Controller D (Sub-system 0 Clock)            |  |  |
| 14          | USART0        | Х              | Х                    | USART 0 (Sub-system 0 Clock)                              |  |  |
| 15          | USART1        | Х              | Х                    | USART 1 (Sub-system 0 Clock)                              |  |  |
| 16          | USART2        | Х              | Х                    | USART 2 (Sub-system 0 Clock)                              |  |  |
| 17          | USART3        | Х              | Х                    | USART 3 (Sub-system 0 Clock)                              |  |  |
| 18          | USART4        | Х              | Х                    | USART 4 (Sub-system 0 Clock)                              |  |  |
| 19          | TWI0          | Х              | Х                    | Two Wire Interface 0 (Sub-system 0 Clock)                 |  |  |
| 20          | TWI1          | Х              | Х                    | Two Wire Interface 1 (Sub-system 0 Clock)                 |  |  |
| 21          | SPI0          | Х              | Х                    | Serial Peripheral Interface 0 (Sub-system 0 Clock)        |  |  |
| 22          | USB           | х              | Х                    | USB Host / Device Full-Speed Port<br>(Sub-system 0 Clock) |  |  |
| 23          | TC0           | Х              | Х                    | Timer/Counter 0 (Sub-system 0 Clock)                      |  |  |
| 24          | TC1           | Х              | Х                    | Timer/Counter 1 (Sub-system 0 Clock)                      |  |  |
| 25          | TC2           | Х              | Х                    | Timer/Counter 2 (Sub-system 0 Clock)                      |  |  |
| 26          | TC3           | Х              | Х                    | Timer/Counter 3 (Sub-system 0 Clock)                      |  |  |
| 27          | TC4           | Х              | Х                    | Timer/Counter 4 (Sub-system 0 Clock)                      |  |  |

Table 11-1: Peripheral Identifiers (Continued)

|             |               |                | РМС                                                                          |                                                                                   |
|-------------|---------------|----------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Instance ID | Instance Name | NVIC Interrupt | Clock Control                                                                | Instance Description                                                              |
| 28          | TC5           | X              | X                                                                            | Timer/Counter 5 (Sub-system 0 Clock)                                              |
| 29          | ADC           | Х              | Х                                                                            | Analog-to-Digital Converter (Sub-system 0 Clock)                                  |
| 30          | ARM           | Х              | _                                                                            | FPU signals (only on CM4P1 core): FPIXC, FPOFC, FPUFC, FPIOC, FPIDC, FPIDC, FPIXC |
| 31          | IPC0          | Х              | Х                                                                            | Interprocessor communication 0 (Sub-system 0 Clock)                               |
| 32          | SLCDC         | Х              | Х                                                                            | Segment LCD Controller (Sub-system 0 Clock)                                       |
| 33          | TRNG          | Х              | Х                                                                            | True Random Generator (Sub-system 0 Clock)                                        |
| 34          | ICM           | Х              | Х                                                                            | Integrity Check Module (Sub-system 0 Clock)                                       |
| 35          | CPKCC         | Х              | Х                                                                            | Classical Public Key Cryptography Controller (Subsystem 0 Clock)                  |
| 36          | AES           | Х              | Х                                                                            | Advanced Enhanced Standard (Sub-system 0 Clock)                                   |
| 37          | PIOC          | Х              | Х                                                                            | Parallel I/O Controller C (Sub-system 1 Clock)                                    |
| 38          | UART1         | Х              | Х                                                                            | UART 1 (Sub-system 1 Clock)                                                       |
| 39          | IPC1          | Х              | Х                                                                            | Interprocessor communication 1 (Sub-system 1 Clock)                               |
| 40          | SPI1          | Х              | Х                                                                            | Serial Peripheral Interface 1 (Sub-system 1 Clock)                                |
| 41          | PWM           | Х              | Х                                                                            | Pulse Width Modulation (Sub-system 1 Clock)                                       |
| 42          | SRAM          | _              | X SRAM1 (I/D Code bus of CM4P1), SRAM2 (S bus of CM4P1) (Sub-system 1 Clock) |                                                                                   |
| 43          | SMC1          | _              | X Static Memory Controller 1 (Sub-system 1 Clo                               |                                                                                   |

## 11.2 Peripheral DMA Controller (PDC)

Two Peripheral DMA Controllers (PDC) are available:

- PDC0—dedicated to peripherals on APB0
- PDC1—dedicated to peripherals on APB1

Features of the PDC include:

- · Data transfer handling between peripherals and memories
- · Low bus arbitration overhead
  - One master clock cycle needed for a transfer from memory to peripheral
  - Two master clock cycles needed for a transfer from peripheral to memory
- Next Pointer management to reduce interrupt latency requirement

Note that Peripheral DMA 0 on Matrix 0 cannot access SRAM1 or SRAM2. Peripheral DMA 1 on Matrix 1 cannot access SRAM0.

The PDC handles transfer requests from the channel according to the following priorities (Low to High priorities):

Table 11-2: Peripheral DMA Controller (PDC0)

| Instance Name | Channel T/R |  |  |  |
|---------------|-------------|--|--|--|
| AES           | Transmit    |  |  |  |
| TWI0          | Transmit    |  |  |  |
| UART0         | Transmit    |  |  |  |
| USART1        | Transmit    |  |  |  |
| USART0        | Transmit    |  |  |  |
| USART2        | Transmit    |  |  |  |
| USART3        | Transmit    |  |  |  |
| USART4        | Transmit    |  |  |  |
| SPI0          | Transmit    |  |  |  |
| AES           | Receive     |  |  |  |
| TWI0          | Receive     |  |  |  |
| UART0         | Receive     |  |  |  |
| USART4        | Receive     |  |  |  |
| USART3        | Receive     |  |  |  |
| USART2        | Receive     |  |  |  |
| USART1        | Receive     |  |  |  |
| USART0        | Receive     |  |  |  |
| ADC           | Receive     |  |  |  |
| SPI0          | Receive     |  |  |  |

Table 11-3: Peripheral DMA Controller (PDC1)

| Instance Name | Channel T/R |  |  |
|---------------|-------------|--|--|
| UART1         | Transmit    |  |  |
| SPI1          | Transmit    |  |  |
| UART1         | Receive     |  |  |
| SPI1          | Receive     |  |  |

## 11.3 APB/AHB Bridge

The SAM4C embeds two peripheral bridges—one on each Matrix, with Matrix 0 for CM4P0 and Matrix 1 for CM4P1.

The peripherals of the bridge corresponding to CM4P0 (APB0) are clocked by MCK, and the peripherals of the bridge corresponding to CM4P1 (APB1) are clocked by CPBMCK.

## 11.4 Peripheral Signal Multiplexing on I/O Lines

The SAM4C can multiplex the I/O lines of the peripheral set.

The SAM4C PIO Controllers control up to 32 lines. Each line can be assigned to one of two peripheral functions: A or B. The multiplexing tables that follow define how the I/O lines of the peripherals A, B, C and D are multiplexed on the PIO Controllers. The column "Comments" has been inserted in this table for the user's own comments; it may be used to track how pins are defined in an application.

Note that some peripheral functions which are output only may be duplicated within the tables.

#### 11.4.1 Pad Features

In Table 11-5 to Table 11-7, the column "Feature" indicates whether the corresponding I/O line has programmable Pull-up, Pull-down and/ or Schmitt Trigger. Table 11-4 provides the key to the abbreviations used.

Table 11-4: I/O Line Features Abbreviations

| Abbreviation | Definition                       |
|--------------|----------------------------------|
| PUP(P)       | Programmable Pull-up             |
| PUP(NP)      | Non-programmable Pull-up         |
| PDN(P)       | Programmable Pull-down           |
| PDN(NP)      | Non-programmable Pull-down       |
| ST(P)        | Programmable Schmitt Trigger     |
| ST(NP)       | Non-programmable Schmitt Trigger |
| LDRV(P)      | Programmable Low Drive           |
| LDRV(NRP)    | Non-programmable Low Drive       |
| HDRV(P)      | Programmable High Drive          |
| HDRV(NP)     | Non-programmable High Drive      |
| MaxDRV(NP)   | Non-programmable Maximum Drive   |

## 11.4.2 Reset State

In Table 11-5 to Table 11-7, the column "Reset State" indicates the reset state of the line.

- PIO or signal name— Indicates whether the PIO line resets in I/O mode or in peripheral mode.
   If "PIO" is mentioned, the PIO line is in general-purpose I/O (GPIO). If a signal name is mentioned in the "Reset State" column, the PIO line is assigned to this function.
- I or O— Indicates whether the signal is input or output state.
- PU or PD— Indicates whether Pull-up, Pull-down or nothing is enabled.
- ST— Indicates that Schmitt Trigger is enabled.

# 11.4.3 PIO Controller A Multiplexing

Table 11-5: Multiplexing on PIO Controller A (PIOA)

| I/O Line | Peripheral A | Peripheral B | Peripheral C    | Extra<br>Function | System<br>Function | Feature                                      | Reset State | Comments |  |
|----------|--------------|--------------|-----------------|-------------------|--------------------|----------------------------------------------|-------------|----------|--|
| PA0      | RTS3         | PCK2         | A10             | СОМ0              | WKUP5              | - PUP(P) / PDN(P)<br>- ST(P)<br>- MaxDRV(NP) |             |          |  |
| PA1      | CTS3         | NCS1         | A9              | COM1              | -                  |                                              |             |          |  |
| PA2      | SCK3         | NCS2         | A8              | COM2              | -                  |                                              |             |          |  |
| PA3      | RXD3         | NCS3         | A7              | COM3              | WKUP6              | - PUP(P) / PDN(P)                            |             |          |  |
| PA4      | TXD3         | _            | A6              | COM4/AD1          | _                  | - ST(P)                                      |             |          |  |
| PA5      | SPI0_NPCS0   | _            | A5              | COM5/AD2          | _                  | - LDRV(P) / HDRV(P)                          |             |          |  |
| PA6      | SPI0_MISO    | _            | A4              | SEG0              | _                  |                                              |             |          |  |
| PA7      | SPI0_MOSI    | -            | A3              | SEG1              | -                  |                                              |             |          |  |
| PA8      | SPI0_SPCK    | -            | A2              | SEG2              | _                  | - PUP(P) / PDN(P)<br>- ST(P)<br>- MaxDRV(NP) |             |          |  |
| PA9      | RXD2         | _            | A1              | SEG3              | WKUP2              |                                              |             |          |  |
| PA10     | TXD2         | -            | A0/NBS0         | SEG4              | -                  |                                              |             |          |  |
| PA11     | RXD1         | _            | A23             | SEG5              | WKUP9              |                                              |             |          |  |
| PA12     | TXD1         | -            | A22/<br>NANDCLE | SEG6/AD0          | _                  |                                              |             |          |  |
| PA13     | SCK2         | TIOA0        | A21/<br>NANDALE | SEG7              | -                  |                                              | PIO, I, PU  |          |  |
| PA14     | RTS2         | TIOB0        | A20             | SEG8              | WKUP3              |                                              |             |          |  |
| PA15     | CTS2         | TIOA4        | A19             | SEG9              | _                  |                                              |             |          |  |
| PA16     | SCK1         | TIOB4        | A18             | SEG10             | -                  |                                              |             |          |  |
| PA17     | RTS1         | TCLK4        | A17             | SEG11             | WKUP7              | - PUP(P) / PDN(P)                            |             |          |  |
| PA18     | CTS1         | TIOA5        | A16             | SEG12             | _                  | - ST(P)<br>- LDRV(P) / HDRV(P)               |             |          |  |
| PA19     | RTS0         | TCLK5        | A15             | SEG13             | WKUP4              |                                              |             |          |  |
| PA20     | CTS0         | TIOB5        | A14             | SEG14             | -                  |                                              |             |          |  |
| PA21     | SPI0_NPCS1   | -            | A13             | SEG15             | -                  |                                              |             |          |  |
| PA22     | SPI0_NPCS2   | -            | A12             | SEG16             | -                  |                                              |             |          |  |
| PA23     | SPI0_NPCS3   | -            | A11             | SEG17             | _                  |                                              |             |          |  |
| PA24     | TWD0         | -            | A10             | SEG18             | WKUP1              |                                              |             |          |  |
| PA25     | TWCK0        | -            | A9              | SEG19             | -                  |                                              |             |          |  |
| PA26     | CTS4         | -            | A8              | SEG20             | -                  |                                              |             |          |  |
| PA27     | -            | -            | NCS0            | SEG21             | -                  |                                              |             |          |  |
| PA28     | _            | _            | NRD             | SEG22             | _                  |                                              |             |          |  |

Table 11-5: Multiplexing on PIO Controller A (PIOA) (Continued)

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra<br>Function | System<br>Function | Feature                                             | Reset State | Comments |
|----------|--------------|--------------|--------------|-------------------|--------------------|-----------------------------------------------------|-------------|----------|
| PA29     | PCK1         | _            | NWAIT        | SEG23             | -                  | - PUP(P) / PDN(P)<br>- ST(P)<br>- MaxDRV(NP)        | -           |          |
| PA30     | PCK1         | _            | A15          | _                 | XOUT               | - PUP(P) / PDN(P)<br>- ST(P)<br>- LDRV(P) / HDRV(P) | XOUT        |          |
| PA31     | PCK0         | _            | A14          | _                 | XIN                | - PUP(P) / PDN(P)<br>- ST(P)<br>- LDRV(P) / HDRV(P) | XIN         |          |

# 11.4.4 PIO Controller B Multiplexing

Table 11-6: Multiplexing on PIO Controller B (PIOB)

| I/O<br>Line | Peripheral<br>A | Peripheral<br>B | Peripheral<br>C | Extra<br>Function | System<br>Function | Feature                                      | Reset State | Comments |
|-------------|-----------------|-----------------|-----------------|-------------------|--------------------|----------------------------------------------|-------------|----------|
|             |                 |                 |                 |                   |                    | - PUP(P) / PDN(P)                            |             |          |
| PB0         | TWD1            | -               | _               | _                 | TDI                | - ST(P)<br>- LDRV(P) /<br>HDRV(P)            | JTAG, I     |          |
| PB1         | TWCK1           | _               | _               | RTCOUT0           | TDO/<br>TRACESWO   | - PUP(P)/PDN(P)<br>- LDRV(NP)                | JTAG, O     |          |
| PB2         | _               | _               | _               | _                 | TMS/SWDIO          |                                              | 174.0       |          |
| PB3         | _               | _               | _               | _                 | TCK/SWCLK          |                                              | JTAG, I     |          |
| PB4         | URXD0           | TCLK0           | A17             | _                 | WKUP8              |                                              |             |          |
| PB5         | UTXD0           | _               | A16             | _                 | _                  |                                              |             |          |
| PB6         | _               | _               | D0              | SEG24             | _                  | - PUP(P) / PDN(P)                            |             |          |
| PB7         | TIOA1           | -               | D1              | SEG25             | _                  | - ST(P)                                      |             |          |
| PB8         | TIOB1           | _               | D2              | SEG26             | _                  | - LDRV(P) /<br>HDRV(P)                       |             |          |
| PB9         | TCLK1           | _               | D3              | SEG27             | _                  |                                              |             |          |
| PB10        | TIOA2           | _               | D4              | SEG28             | _                  |                                              |             |          |
| PB11        | TIOB2           | _               | D5              | SEG29             | _                  |                                              | PIO, I, PU  |          |
| PB12        | TCLK2           | _               | D6              | SEG30             | _                  |                                              |             |          |
| PB13        | PCK0            | -               | D7              | SEG31/AD3         | _                  | - PUP(P) / PDN(P)<br>- ST(P)<br>- MaxDRV(NP) |             |          |
| PB14        | -               | _               | NWR0/<br>NWE    | SEG32             | _                  |                                              |             |          |
| PB15        | _               | _               | NWR1/<br>NBS1   | SEG33             | _                  | DUD(D) / DDN/C)                              |             |          |
| PB16        | RXD0            | _               | D8              | SEG34             | WKUP10/<br>TMP1    | - PUP(P) / PDN(P)<br>- ST(P)<br>- LDRV(P) /  |             |          |
| PB17        | TXD0            | _               | D9              | SEG35             | _                  | HDRV(P)                                      |             |          |
| PB18        | SCK0            | PCK2            | D10             | SEG36             | _                  |                                              | PIO, I, PD  |          |
| PB19        | RXD4            | _               | D11             | SEG37             | _                  |                                              |             |          |
| PB20        | TXD4            | _               | D12             | SEG38             | _                  |                                              |             |          |
| PB21        | SCK4            | NANDOE          | D13             | SEG39             | WKUP11             |                                              |             |          |

Table 11-6: Multiplexing on PIO Controller B (PIOB) (Continued)

| I/O<br>Line | Peripheral<br>A | Peripheral<br>B | Peripheral<br>C | Extra<br>Function | System<br>Function | Feature                | Reset State | Comments |  |  |
|-------------|-----------------|-----------------|-----------------|-------------------|--------------------|------------------------|-------------|----------|--|--|
| PB22        | RTS4            | NANDWE          | D14             | SEG40             | _                  |                        |             |          |  |  |
| PB23        | ADTRG           | _               | D15             | SEG41/AD4         | _                  |                        |             |          |  |  |
| PB24        | TIOA3           | _               | A7              | SEG42             | _                  | - PUP(P) / PDN(P)      | PIO, I, PU  |          |  |  |
| PB25        | TIOB3           | _               | A6              | SEG43             | _                  |                        |             |          |  |  |
| PB26        | TCLK3           | _               | A5              | SEG44             | WKUP13             | - ST(P)                |             |          |  |  |
| PB27        | _               | _               | A4              | SEG45             | WKUP14/<br>TMP2    | - LDRV(P) /<br>HDRV(P) |             |          |  |  |
| PB28        | _               | _               | А3              | SEG46             | WKUP15/<br>TMP3    |                        |             |          |  |  |
| PB29        | _               | _               | A2              | SEG47             | _                  |                        |             |          |  |  |
| PB30        | _               | _               | A1              | SEG48             | _                  |                        |             |          |  |  |
| PB31        | _               | _               | A0/<br>NBS0     | SEG49/AD5         | _                  |                        |             |          |  |  |

# 11.4.5 PIO Controller C Multiplexing

Table 11-7: Multiplexing on PIO Controller C (PIOC)

| I/O<br>Line | Peripheral A | Peripheral B | Peripheral C | Extra<br>Function | System<br>Function | Feature                                             | Reset State | Comments |
|-------------|--------------|--------------|--------------|-------------------|--------------------|-----------------------------------------------------|-------------|----------|
| PC0         | UTXD1        | PWM0         | _            | _                 | _                  | - PUP(P)<br>- MaxDRV(NP)                            |             |          |
| PC1         | URXD1        | PWM1         | _            | _                 | WKUP12             | - PUP(P) / PDN(P)<br>- ST(P)<br>- LDRV(P) / HDRV(P) | PIO, I, PU  |          |
| PC2         | SPI1_NPCS0   | PWM2         | _            | -                 | _                  |                                                     |             |          |
| PC3         | SPI1_MISO    | PWM3         | _            | _                 | _                  |                                                     |             |          |
| PC4         | SPI1_MOSI    | _            | _            | _                 | _                  |                                                     |             |          |
| PC5         | SPI1_SPCK    | _            | _            | _                 | _                  | - PUP(P)<br>- MaxDRV(NP)                            |             |          |
| PC6         | PWM0         | SPI1_NPCS1   | _            | _                 | _                  |                                                     |             |          |
| PC7         | PWM1         | SPI1_NPCS2   | _            | _                 | _                  | - PUP(P) / PDN(P)<br>- ST(P)                        |             |          |
| PC8         | PWM2         | SPI1_NPCS3   | _            | _                 | _                  | - LDRV(P) / HDRV(P)                                 |             |          |
| PC9         | PWM3         | _            | _            | _                 | ERASE              |                                                     | ERASE, PD   |          |

## 11.4.6 PIO Controller D Multiplexing

Table 11-8: Multiplexing on PIO Controller D (PIOD)

| I/O Line | Peripheral A | Peripheral<br>B | Peripheral<br>C | Extra<br>Function | System<br>Function | Feature                       | Reset State   | Comments |
|----------|--------------|-----------------|-----------------|-------------------|--------------------|-------------------------------|---------------|----------|
| PD0      | USB_DM       | _               | _               | -                 | -                  | -PUP(P) / PDN(P)              |               |          |
| PD1      | USB_DP       | _               | _               | _                 | _                  | -ST(P)                        |               |          |
|          | _            |                 |                 |                   |                    | -MaxDRV(NP)                   |               |          |
| PD2      | _            | _               | _               | _                 | _                  | _                             |               |          |
| PD3      | _            | _               | _               | -                 | _                  | _                             |               |          |
| PD4      | _            | _               | _               | _                 | _                  | _                             |               |          |
| PD5      | _            | _               | _               | _                 | _                  | _                             |               |          |
| PD6      | _            | _               | _               | -                 | _                  |                               |               |          |
| PD7      | _            | _               | _               | _                 | _                  |                               |               |          |
| PD8      | _            | _               | _               | _                 | _                  |                               |               |          |
| PD9      | -            | -               | _               | _                 | _                  |                               |               |          |
| PD10     | _            | _               | _               | _                 | _                  | _                             |               |          |
| PD11     | _            | _               | _               | _                 | _                  | _                             |               |          |
| PD12     | _            | _               | _               | _                 | _                  | -                             |               |          |
| PD13     | _            | _               | _               | -                 | _                  |                               |               |          |
| PD14     | _            | _               | _               | -                 | _                  | -                             |               |          |
| PD15     | _            | _               | _               | _                 | _                  | -PUP(P) / PDN(P)              | PIO, I, PU,ST |          |
| PD16     | _            | _               | _               | _                 | _                  | -ST(P)<br>- LDRV(P) / HDRV(P) |               |          |
| PD17     | _            | _               | _               | _                 | _                  |                               |               |          |
| PD18     | _            | _               | _               | -                 | _                  | _                             |               |          |
| PD19     | _            | _               | _               | _                 | _                  |                               |               |          |
| PD20     | _            | _               | _               | -                 | _                  |                               |               |          |
| PD21     | _            | _               | _               | -                 | _                  |                               |               |          |
| PD22     | _            | _               | _               | _                 | _                  |                               |               |          |
| PD23     | -            | -               | _               | -                 | _                  |                               |               |          |
| PD24     | _            | -               | _               | _                 | _                  |                               |               |          |
| PD25     | _            | _               | _               | _                 | _                  |                               |               |          |
| PD26     | -            | -               | _               | 1                 | _                  |                               |               |          |
| PD27     | -            | _               | _               | _                 | _                  |                               |               |          |
| PD28     | _            | _               | _               | -                 | _                  |                               |               |          |
| PD29     | _            | -               | _               | -                 | _                  |                               |               |          |
| PD30     | _            | _               | _               | -                 | _                  |                               |               |          |
| PD31     | _            | _               | _               | _                 | _                  |                               |               |          |

## 12. ARM Cortex-M4 Processor

## 12.1 Description

The Cortex-M4 processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including outstanding processing performance combined with fast interrupt handling, enhanced system debug with extensive breakpoint and trace capabilities, efficient processor core, system and memories, ultra-low power consumption with integrated sleep modes, and platform security robustness, with integrated memory protection unit (MPU).

The Cortex-M4 processor is built on a high-performance processor core, with a 3-stage pipeline Harvard architecture, making it ideal for demanding embedded applications. The processor delivers exceptional power efficiency through an efficient instruction set and extensively optimized design, providing high-end processing hardware including IEEE754-compliant single-precision floating-point computation, a range of single-cycle and SIMD multiplication and multiply-with-accumulate capabilities, saturating arithmetic and dedicated hardware division.

To facilitate the design of cost-sensitive devices, the Cortex-M4 processor implements tightly-coupled system components that reduce processor area while significantly improving interrupt handling and system debug capabilities. The Cortex-M4 processor implements a version of the Thumb® instruction set based on Thumb-2 technology, ensuring high code density and reduced program memory requirements. The Cortex-M4 instruction set provides the exceptional performance expected of a modern 32-bit architecture, with the high code density of 8-bit and 16-bit microcontrollers.

The Cortex-M4 processor closely integrates a configurable NVIC, to deliver industry-leading interrupt performance. The NVIC includes a non-maskable interrupt (NMI), and provides up to 256 interrupt priority levels. The tight integration of the processor core and NVIC provides fast execution of interrupt service routines (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to suspend load-multiple and store-multiple operations. Interrupt handlers do not require wrapping in assembler code, removing any code overhead from the ISRs. A tail-chain optimization also significantly reduces the overhead when switching from one ISR to another.

To optimize low-power designs, the NVIC integrates with the sleep modes, that include a deep sleep function that enables the entire device to be rapidly powered down while still retaining program state.

## 12.1.1 System Level Interface

The Cortex-M4 processor provides multiple interfaces using AMBA® technology to provide high speed, low latency memory accesses. It supports unaligned data accesses and implements atomic bit manipulation that enables faster peripheral controls, system spinlocks and thread-safe Boolean data handling.

The Cortex-M4 processor has a Memory Protection Unit (MPU) that provides fine grain memory control, enabling applications to utilize multiple privilege levels, separating and protecting code, data and stack on a task-by-task basis. Such requirements are becoming critical in many embedded applications such as automotive.

## 12.1.2 Integrated Configurable Debug

The Cortex-M4 processor implements a complete hardware debug solution. This provides high system visibility of the processor and memory through either a traditional JTAG port or a 2-pin Serial Wire Debug (SWD) port that is ideal for microcontrollers and other small package devices

For system trace the processor integrates an Instrumentation Trace Macrocell (ITM) alongside data watchpoints and a profiling unit. To enable simple and cost-effective profiling of the system events these generate, a Serial Wire Viewer (SWV) can export a stream of software-generated messages, data trace, and profiling information through a single pin.

The Flash Patch and Breakpoint Unit (FPB) provides up to eight hardware breakpoint comparators that debuggers can use. The comparators in the FPB also provide remap functions of up to eight words in the program code in the CODE memory region. This enables applications stored on a non-erasable, ROM-based microcontroller to be patched if a small programmable memory, for example flash, is available in the device. During initialization, the application in ROM detects, from the programmable memory, whether a patch is required. If a patch is required, the application programs the FPB to remap a number of addresses. When those addresses are accessed, the accesses are redirected to a remap table specified in the FPB configuration, which means the program in the non-modifiable ROM can be patched.

## 12.2 Embedded Characteristics

- · Tight integration of system peripherals reduces area and development costs
- · Thumb instruction set combines high code density with 32-bit performance
- IEEE754-compliant single-precision FPU
- · Code-patch ability for ROM system updates

- · Power control optimization of system components
- · Integrated sleep modes for low power consumption
- · Fast code execution permits slower processor clock or increases sleep mode time
- · Hardware division and fast digital-signal-processing oriented multiply accumulate
- · Saturating arithmetic for signal processing
- · Deterministic, high-performance interrupt handling for time-critical applications
- · Memory Protection Unit (MPU) for safety-critical applications
- · Extensive debug and trace capabilities:
  - Serial Wire Debug and Serial Wire Trace reduce the number of pins required for debugging, tracing, and code profiling.

## 12.3 Block Diagram

Figure 12-1: Typical Cortex-M4F Implementation



#### 12.4 Cortex-M4 Models

## 12.4.1 Programmers Model

This section describes the Cortex-M4 programmers model. In addition to the individual core register descriptions, it contains information about the processor modes and privilege levels for software execution and stacks.

#### 12.4.1.1 Processor Modes and Privilege Levels for Software Execution

The processor modes are:

- Thread mode
  - Used to execute application software. The processor enters the Thread mode when it comes out of reset.
- Handler mode
  - Used to handle exceptions. The processor returns to the Thread mode when it has finished exception processing.

The privilege levels for software execution are:

Unprivileged

The software:

- Has limited access to the MSR and MRS instructions, and cannot use the CPS instruction
- Cannot access the System Timer, NVIC, or System Control Block
- Might have a restricted access to memory or peripherals.

Unprivileged software executes at the unprivileged level.

#### Privileged

The software can use all the instructions and has access to all resources. Privileged software executes at the privileged level.

In Thread mode, the Control Register controls whether the software execution is privileged or unprivileged. Refer to "Control Register". In Handler mode, software execution is always privileged.

Only privileged software can write to the Control Register to change the privilege level for software execution in Thread mode. Unprivileged software can use the SVC instruction to make a *supervisor call* to transfer control to privileged software.

#### 12.4.1.2 Stacks

The processor uses a full descending stack. This means the stack pointer holds the address of the last stacked item in memory When the processor pushes a new item onto the stack, it decrements the stack pointer and then writes the item to the new memory location. The processor implements two stacks, the *main stack* and the *process stack*, with a pointer for each held in independent registers. Refer to "Stack Pointer".

In Thread mode, the Control Register controls whether the processor uses the main stack or the process stack, see "Control Register". In Handler mode, the processor always uses the main stack.

The options for processor operations are:

Table 12-1: Summary of Processor Mode, Execution Privilege Level, and Stack Use Options

| Processor<br>Mode | Used to Execute    | Privilege Level for<br>Software Execution | Stack Used                                 |  |
|-------------------|--------------------|-------------------------------------------|--------------------------------------------|--|
| Thread            | Applications       | Privileged or unprivileged (1)            | Main stack or process stack <sup>(1)</sup> |  |
| Handler           | Exception handlers | Always privileged                         | Main stack                                 |  |

Note 1: See "Control Register".

#### 12.4.1.3 Core Registers

Figure 12-2: Processor Core Registers



Table 12-2: Processor Core Registers

| Register                            | Name      | Access <sup>(1)</sup> | Required Privilege <sup>(2)</sup> | Reset           |
|-------------------------------------|-----------|-----------------------|-----------------------------------|-----------------|
| General-purpose registers           | R0-R12    | Read/Write            | Either                            | Unknown         |
| Stack Pointer                       | MSP       | Read/Write            | Privileged                        | See description |
| Stack Pointer                       | PSP       | Read/Write            | Either                            | Unknown         |
| Link Register                       | LR        | Read/Write            | Either                            | 0xFFFFFFF       |
| Program Counter                     | PC        | Read/Write            | Either                            | See description |
| Program Status Register             | PSR       | Read/Write            | Privileged                        | 0x01000000      |
| Application Program Status Register | APSR      | Read/Write            | Either                            | 0x00000000      |
| Interrupt Program Status Register   | IPSR      | Read-only             | Privileged                        | 0x00000000      |
| Execution Program Status Register   | EPSR      | Read-only             | Privileged                        | 0x01000000      |
| Priority Mask Register              | PRIMASK   | Read/Write            | Privileged                        | 0x00000000      |
| Fault Mask Register                 | FAULTMASK | Read/Write            | Privileged                        | 0x00000000      |
| Base Priority Mask Register         | BASEPRI   | Read/Write            | Privileged                        | 0x00000000      |
| Control Register                    | CONTROL   | Read/Write            | Privileged                        | 0x00000000      |

Note 1: Describes access type during program execution in thread mode and Handler mode. Debug access can differ.

## 12.4.1.4 General-purpose Registers

R0-R12 are 32-bit general-purpose registers for data operations.

## 12.4.1.5 Stack Pointer

The Stack Pointer (SP) is register R13. In Thread mode, bit[1] of the Control Register indicates the stack pointer to use:

- 0 = Main Stack Pointer (MSP). This is the reset value.
- 1 = Process Stack Pointer (PSP).

On reset, the processor loads the MSP with the value from address 0x00000000.

## 12.4.1.6 Link Register

The Link Register (LR) is register R14. It stores the return information for subroutines, function calls, and exceptions. On reset, the processor loads the LR value 0xFFFFFFF.

## 12.4.1.7 Program Counter

The *Program Counter* (PC) is register R15. It contains the current program address. On reset, the processor loads the PC with the value of the reset vector, which is at address 0x00000004. Bit[0] of the value is loaded into the EPSR T-bit at reset and must be 1.

<sup>2:</sup> An entry of Either means privileged and unprivileged software can access the register.

## 12.4.1.8 Program Status Register

Name:PSR

Access: Read/Write Reset: 0x0000000000

| 31 | 30         | 29 | 28   | 27 | 26  | 25  | 24         |  |  |  |
|----|------------|----|------|----|-----|-----|------------|--|--|--|
| N  | Z          | С  | V    | Q  | ICI | /IT | Т          |  |  |  |
| 23 | 22         | 21 | 20   | 19 | 18  | 17  | 16         |  |  |  |
|    |            |    | -    | _  |     |     |            |  |  |  |
| 15 | 14         | 13 | 12   | 11 | 10  | 9   | 8          |  |  |  |
|    |            | IC | I/IT |    |     | -   | ISR_NUMBER |  |  |  |
| 7  | 6          | 5  | 4    | 3  | 2   | 1   | 0          |  |  |  |
|    | ISR_NUMBER |    |      |    |     |     |            |  |  |  |

The Program Status Register (PSR) combines:

- Application Program Status Register (APSR)
- Interrupt Program Status Register (IPSR)
- Execution Program Status Register (EPSR).

These registers are mutually exclusive bitfields in the 32-bit PSR.

The PSR accesses these registers individually or as a combination of any two or all three registers, using the register name as an argument to the MSR or MRS instructions. For example:

- Read of all the registers using PSR with the MRS instruction
- Write to the APSR N, Z, C, V and Q bits using APSR\_nzcvq with the MSR instruction.

The PSR combinations and attributes are:

| Name  | Access                       | Combination          |
|-------|------------------------------|----------------------|
| PSR   | Read/Write <sup>(1)(2)</sup> | APSR, EPSR, and IPSR |
| IEPSR | Read-only                    | EPSR and IPSR        |
| IAPSR | Read/Write <sup>(1)</sup>    | APSR and IPSR        |
| EAPSR | Read/Write <sup>(2)</sup>    | APSR and EPSR        |

Note 1: The processor ignores writes to the IPSR bits.

2: Reads of the EPSR bits return zero, and the processor ignores writes to these bits.

See the instruction descriptions "MRS" and "MSR" for more information about how to access the program status registers.

## 12.4.1.9 Application Program Status Register

Name: APSR

Access: Read/Write Reset: 0x000000000

| 31 | 30 | 29 | 28 | 27      | 26 | 25 | 24 |  |
|----|----|----|----|---------|----|----|----|--|
| N  | Z  | С  | V  | Q       |    | _  |    |  |
| 23 | 22 | 21 | 20 | 19      | 18 | 17 | 16 |  |
|    | _  | -  |    | GE[3:0] |    |    |    |  |
| 15 | 14 | 13 | 12 | 11      | 10 | 9  | 8  |  |
|    |    |    | _  | -       |    |    |    |  |
| 7  | 6  | 5  | 4  | 3       | 2  | 1  | 0  |  |
|    |    |    | _  | -       |    |    |    |  |

The APSR contains the current state of the condition flags from previous instruction executions.

## N: Negative Flag

- 0: Operation result was positive, zero, greater than, or equal
- 1: Operation result was negative or less than.

#### Z: Zero Flag

- 0: Operation result was not zero
- 1: Operation result was zero.

## C: Carry or Borrow Flag

Carry or borrow flag:

- 0: Add operation did not result in a carry bit or subtract operation resulted in a borrow bit
- 1: Add operation resulted in a carry bit or subtract operation did not result in a borrow bit.

## V: Overflow Flag

- 0: Operation did not result in an overflow
- 1: Operation resulted in an overflow.

## Q: DSP Overflow and Saturation Flag

Sticky saturation flag:

- 0: Indicates that saturation has not occurred since reset or since the bit was last cleared to zero
- 1: Indicates when an SSAT or USAT instruction results in saturation.

This bit is cleared to zero by software using an MRS instruction.

## GE[19:16]: Greater Than or Equal Flags

See "SEL" for more information.

## 12.4.1.10 Interrupt Program Status Register

Name:IPSR

Access: Read/Write Reset: 0x0000000000

| 30 | 29 |                |                                          |                                                     |                                               |                                              |
|----|----|----------------|------------------------------------------|-----------------------------------------------------|-----------------------------------------------|----------------------------------------------|
|    | 23 | 28             | 27                                       | 26                                                  | 25                                            | 24                                           |
|    |    |                |                                          |                                                     |                                               |                                              |
| 22 | 21 | 20             | 19                                       | 18                                                  | 17                                            | 16                                           |
|    |    |                |                                          |                                                     |                                               |                                              |
| 14 | 13 | 12             | 11                                       | 10                                                  | 9                                             | 8                                            |
|    |    | _              |                                          |                                                     | ISR                                           | _NUMBER                                      |
| 6  | 5  | 4              | 3                                        | 2                                                   | 1                                             | 0                                            |
|    |    | ISR_NUMBE      | 3                                        |                                                     |                                               |                                              |
|    | 14 | 22 21<br>14 13 | 22 21 20 ——————————————————————————————— | 22 21 20 19<br>———————————————————————————————————— | - 22 21 20 19 18 - 14 13 12 11 10 - 6 5 4 3 2 | - 22 21 20 19 18 17 - 14 13 12 11 10 9 - ISR |

The IPSR contains the exception type number of the current Interrupt Service Routine (ISR).

## ISR\_NUMBER: Number of the Current Exception

- 0 = Thread mode
- 1 = Reserved
- 2 = NMI
- 3 = Hard fault
- 4 = Memory management fault
- 5 = Bus fault
- 6 = Usage fault
- 7-10 = Reserved
- 11 = SVCall
- 12 = Reserved for Debug
- 13 = Reserved
- 14 = PendSV
- 15 = SysTick
- 16 = IRQ0
- 56 = IRQ40

See "Exception Types" for more information.

#### 12.4.1.11 Execution Program Status Register

Name: EPSR

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29  | 28  | 27 | 26  | 25  | 24 |
|----|----|-----|-----|----|-----|-----|----|
|    |    | -   |     |    | ICI | /IT | T  |
| 23 | 22 | 21  | 20  | 19 | 18  | 17  | 16 |
|    |    |     |     | -  |     |     |    |
| 15 | 14 | 13  | 12  | 11 | 10  | 9   | 8  |
|    |    | ICI | /IT |    |     | _   | -  |
| 7  | 6  | 5   | 4   | 3  | 2   | 1   | 0  |
|    |    |     | _   | -  |     |     |    |

The EPSR contains the Thumb state bit, and the execution state bits for either the *If-Then* (IT) instruction, or the *Interruptible-Continuable Instruction* (ICI) field for an interrupted load multiple or store multiple instruction.

Attempts to read the EPSR directly through application software using the MSR instruction always return zero. Attempts to write the EPSR using the MSR instruction in the application software are ignored. Fault handlers can examine the EPSR value in the stacked PSR to indicate the operation that is at fault. See "Exception Entry and Return".

#### ICI: Interruptible-continuable Instruction

When an interrupt occurs during the execution of an LDM, STM, PUSH, POP, VLDM, VSTM, VPUSH, or VPOP instruction, the processor:

- Stops the load multiple or store multiple instruction operation temporarily
- Stores the next register operand in the multiple operation to EPSR bits[15:12].

After servicing the interrupt, the processor:

- Returns to the register pointed to by bits[15:12]
- Resumes the execution of the multiple load or store instruction.

When the EPSR holds the ICI execution state, bits[26:25,11:10] are zero.

## IT: If-Then Instruction

Indicates the execution state bits of the IT instruction.

The If-Then block contains up to four instructions following an IT instruction. Each instruction in the block is conditional. The conditions for the instructions are either all the same, or some can be the inverse of others. See "IT" for more information.

#### T: Thumb State

The Cortex-M4 processor only supports the execution of instructions in Thumb state. The following can clear the T bit to 0:

- Instructions BLX, BX and POP{PC}
- Restoration from the stacked xPSR value on an exception return
- Bit[0] of the vector value on an exception entry or reset.

Attempting to execute instructions when the T bit is 0 results in a fault or lockup. See "Lockup" for more information.

#### 12.4.1.12 Exception Mask Registers

The exception mask registers disable the handling of exceptions by the processor. Disable exceptions where they might impact on timing critical tasks.

To access the exception mask registers use the MSR and MRS instructions, or the CPS instruction to change the value of PRIMASK or FAULTMASK. See "MRS", "MSR", and "CPS" for more information.

## 12.4.1.13 Priority Mask Register

Name:PRIMASK
Access: Read/Write
Reset: 0x000000000

| Reset: 0x000000 | J000 |    |    |    |    |    |         |
|-----------------|------|----|----|----|----|----|---------|
| 31              | 30   | 29 | 28 | 27 | 26 | 25 | 24      |
|                 |      |    | -  | -  |    |    |         |
| 23              | 22   | 21 | 20 | 19 | 18 | 17 | 16      |
|                 |      |    |    | _  |    |    |         |
| 15              | 14   | 13 | 12 | 11 | 10 | 9  | 8       |
|                 |      |    | -  | -  |    |    |         |
| 7               | 6    | 5  | 4  | 3  | 2  | 1  | 0       |
|                 |      |    | _  |    |    |    | PRIMASK |

The PRIMASK register prevents the activation of all exceptions with a configurable priority.

## **PRIMASK**

0: No effect

<sup>1:</sup> Prevents the activation of all exceptions with a configurable priority.

## 12.4.1.14 Fault Mask Register

Name:FAULTMASK Access: Read/Write Reset: 0x000000000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24        |
|----|----|----|----|----|----|----|-----------|
|    |    |    | -  | -  |    |    |           |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16        |
|    |    |    | -  | -  |    |    |           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8         |
|    |    |    | -  | _  |    |    |           |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0         |
|    |    |    | _  |    |    |    | FAULTMASK |

The FAULTMASK register prevents the activation of all exceptions except for Non-Maskable Interrupt (NMI).

## **FAULTMASK**

0: No effect.

The processor clears the FAULTMASK bit to 0 on exit from any exception handler except the NMI handler.

<sup>1:</sup> Prevents the activation of all exceptions except for NMI.

## 12.4.1.15 Base Priority Mask Register

Name:BASEPRI Access: Read/Write Reset: 0x000000000

| 31 | 30      | 29 | 28 | 27 | 26 | 25 | 24 |
|----|---------|----|----|----|----|----|----|
|    |         |    | _  | -  |    |    |    |
| 23 | 22      | 21 | 20 | 19 | 18 | 17 | 16 |
|    |         |    |    | -  |    |    |    |
| 15 | 14      | 13 | 12 | 11 | 10 | 9  | 8  |
|    |         |    |    | _  |    |    |    |
| 7  | 6       | 5  | 4  | 3  | 2  | 1  | 0  |
|    | BASEPRI |    |    |    |    |    |    |

The BASEPRI register defines the minimum priority for exception processing. When BASEPRI is set to a nonzero value, it prevents the activation of all exceptions with same or lower priority level as the BASEPRI value.

#### **BASEPRI**

Priority mask bits: 0x0000: No effect

Nonzero: Defines the base priority for exception processing

The processor does not process any exception with a priority value greater than or equal to BASEPRI.

This field is similar to the priority fields in the interrupt priority registers. The processor implements only bits[7:4] of this field, bits[3:0] read as zero and ignore writes. See "Interrupt Priority Registers" for more information. Remember that higher priority field values correspond to lower exception priorities.

#### 12.4.1.16 Control Register

Name:CONTROL Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28 | 27 | 26   | 25    | 24    |
|----|----|----|----|----|------|-------|-------|
|    |    |    |    | -  |      |       |       |
| 23 | 22 | 21 | 20 | 19 | 18   | 17    | 16    |
|    |    |    |    | -  |      |       |       |
| 15 | 14 | 13 | 12 | 11 | 10   | 9     | 8     |
|    |    |    |    | -  |      |       |       |
| 7  | 6  | 5  | 4  | 3  | 2    | 1     | 0     |
|    |    | _  |    |    | FPCA | SPSEL | nPRIV |

The Control Register controls the stack used and the privilege level for software execution when the processor is in Thread mode and indicates whether the FPU state is active.

#### **FPCA: Floating-point Context Active**

Indicates whether the floating-point context is currently active:

- 0: No floating-point context active.
- 1: Floating-point context active.

The Cortex-M4 uses this bit to determine whether to preserve the floating-point state when processing an exception.

#### **SPSEL: Active Stack Pointer**

Defines the current stack:

- 0: MSP is the current stack pointer.
- 1: PSP is the current stack pointer.

In Handler mode, this bit reads as zero and ignores writes. The Cortex-M4 updates this bit automatically on exception return.

## nPRIV: Thread Mode Privilege Level

Defines the Thread mode privilege level:

- 0: Privileged.
- 1: Unprivileged.

Handler mode always uses the MSP, so the processor ignores explicit writes to the active stack pointer bit of the Control Register when in Handler mode. The exception entry and return mechanisms update the Control Register based on the EXC RETURN value.

In an OS environment, ARM recommends that threads running in Thread mode use the process stack, and the kernel and exception handlers use the main stack.

By default, the Thread mode uses the MSP. To switch the stack pointer used in Thread mode to the PSP, either:

- Use the MSR instruction to set the Active stack pointer bit to 1, see "MSR", or
- Perform an exception return to Thread mode with the appropriate EXC RETURN value, see Table 12-10.

**Note:** When changing the stack pointer, the software must use an ISB instruction immediately after the MSR instruction. This ensures that instructions after the ISB execute using the new stack pointer. See "ISB".

#### 12.4.1.17 Exceptions and Interrupts

The Cortex-M4 processor supports interrupts and system exceptions. The processor and the *Nested Vectored Interrupt Controller* (NVIC) prioritize and handle all exceptions. An exception changes the normal flow of software control. The processor uses the Handler mode to handle all exceptions except for reset. See "Exception Entry" and "Exception Return" for more information.

The NVIC registers control interrupt handling. See "Nested Vectored Interrupt Controller (NVIC)" for more information.

#### 12.4.1.18 Data Types

The processor supports the following data types:

- · 32-bit words
- · 16-bit halfwords
- · 8-bit bytes
- The processor manages all data memory accesses as little-endian. Instruction memory and Private Peripheral Bus (PPB) accesses
  are always little-endian. See "Memory Regions, Types and Attributes" for more information.

## 12.4.1.19 Cortex Microcontroller Software Interface Standard (CMSIS)

For a Cortex-M4 microcontroller system, the Cortex Microcontroller Software Interface Standard (CMSIS) defines:

- · A common way to:
  - Access peripheral registers
  - Define exception vectors
- · The names of:
  - The registers of the core peripherals
  - The core exception vectors
- · A device-independent interface for RTOS kernels, including a debug channel.

The CMSIS includes address definitions and data structures for the core peripherals in the Cortex-M4 processor.

The CMSIS simplifies the software development by enabling the reuse of template code and the combination of CMSIS-compliant software components from various middleware vendors. Software vendors can expand the CMSIS to include their peripheral definitions and access functions for those peripherals.

This document includes the register names defined by the CMSIS, and gives short descriptions of the CMSIS functions that address the processor core and the core peripherals.

**Note:** This document uses the register short names defined by the CMSIS. In a few cases, these differ from the architectural short names that might be used in other documents.

The following sections give more information about the CMSIS:

- Section 12.5.3 "Power Management Programming Hints"
- · Section 12.6.2 "CMSIS Functions"
- · Section 12.8.2.1 "NVIC Programming Hints".

## 12.4.2 Memory Model

This section describes the processor memory map, the behavior of memory accesses, and the bit-banding features. The processor has a fixed memory map that provides up to 4 GB of addressable memory.

Figure 12-3: Memory Map



The regions for SRAM and peripherals include bit-band regions. Bit-banding provides atomic operations to bit data, see "Bit-banding".

The processor reserves regions of the Private peripheral bus (PPB) address range for core peripheral registers.

This memory mapping is generic to ARM Cortex-M4 products. To get the specific memory mapping of this product, refer to Section 8. "Memories".

## 12.4.2.1 Memory Regions, Types and Attributes

The memory map and the programming of the MPU split the memory map into regions. Each region has a defined memory type, and some regions have additional memory attributes. The memory type and attributes determine the behavior of accesses to the region.

Memory Types

#### Normal

The processor can re-order transactions for efficiency, or perform speculative reads.

#### Device

The processor preserves transaction order relative to other transactions to Device or Strongly-ordered memory.

## Strongly-ordered

The processor preserves transaction order relative to all other transactions.

The different ordering requirements for Device and Strongly-ordered memory mean that the memory system can buffer a write to Device memory, but must not buffer a write to Strongly-ordered memory.

Additional Memory Attributes

#### Shareable

For a shareable memory region, the memory system provides data synchronization between bus masters in a system with multiple bus masters, for example, a processor with a DMA controller.

Strongly-ordered memory is always shareable.

If multiple bus masters can access a non-shareable memory region, the software must ensure data coherency between the bus masters.

## Execute Never (XN)

Means the processor prevents instruction accesses. A fault exception is generated only on execution of an instruction executed from an XN region.

## 12.4.2.2 Memory System Ordering of Memory Accesses

For most memory accesses caused by explicit memory access instructions, the memory system does not guarantee that the order in which the accesses complete matches the program order of the instructions, providing this does not affect the behavior of the instruction sequence. Normally, if correct program execution depends on two memory accesses completing in program order, the software must insert a memory barrier instruction between the memory access instructions, see "Software Ordering of Memory Accesses".

However, the memory system does guarantee some ordering of accesses to Device and Strongly-ordered memory. For two memory access instructions A1 and A2, if A1 occurs before A2 in program order, the ordering of the memory accesses is described below.

Table 12-3: Ordering of the Memory Accesses Caused by Two Instructions

| A2                           |                  | Device            | Strongly- |                   |
|------------------------------|------------------|-------------------|-----------|-------------------|
| A1                           | Normal<br>Access | Non-<br>shareable | Shareable | ordered<br>Access |
| Normal Access                | -                | _                 | _         | _                 |
| Device access, non-shareable | -                | <                 | _         | <                 |
| Device access, shareable     | _                | _                 | <         | <                 |
| Strongly-ordered access      | _                | <                 | <         | <                 |

#### Where:

- Means that the memory system does not guarantee the ordering of the accesses.
- < Means that accesses are observed in program order, that is, A1 is always observed before A2.

## 12.4.2.3 Behavior of Memory Accesses

The following table describes the behavior of accesses to each region in the memory map.

Table 12-4: Memory Access Behavior

| Address Range        | Memory Region          | Memory<br>Type                      | XN | Description                                                                                                                    |
|----------------------|------------------------|-------------------------------------|----|--------------------------------------------------------------------------------------------------------------------------------|
| 0x00000000-0x1FFFFFF | Code                   | Normal <sup>(1)</sup>               | -  | Executable region for program code. Data can also be put here.                                                                 |
| 0x20000000-0x3FFFFFF | SRAM                   | Normal <sup>(1)</sup>               | _  | Executable region for data. Code can also be put here. This region includes bit band and bit band alias areas, see Table 12-6. |
| 0x40000000-0x5FFFFFF | Peripheral             | Device <sup>(1)</sup>               | XN | This region includes bit band and bit band alias areas, see Table 12-6.                                                        |
| 0x60000000-0x9FFFFFF | External RAM           | Normal <sup>(1)</sup>               | _  | Executable region for data                                                                                                     |
| 0xA0000000-0xDFFFFFF | External device        | Device <sup>(1)</sup>               | XN | External Device memory                                                                                                         |
| 0xE0000000-0xE00FFFF | Private Peripheral Bus | Strongly-<br>ordered <sup>(1)</sup> | XN | This region includes the NVIC, system timer, and system control block.                                                         |
| 0xE0100000-0xFFFFFFF | Reserved               | Device <sup>(1)</sup>               | XN | Reserved                                                                                                                       |

Note 1: See "Memory Regions, Types and Attributes" for more information.

The Code, SRAM, and external RAM regions can hold programs. However, ARM recommends that programs always use the Code region. This is because the processor has separate buses that enable instruction fetches and data accesses to occur simultaneously.

The MPU can override the default memory access behavior described in this section. For more information, see "Memory Protection Unit (MPU)".

Additional Memory Access Constraints For Shared Memory

When a system includes shared memory, some memory regions have additional access constraints, and some regions are subdivided, as Table 12-5 shows.

Table 12-5: Memory Region Shareability Policies

| Address Range         | Memory Region          | Memory Type                     | Shareability                 |  |
|-----------------------|------------------------|---------------------------------|------------------------------|--|
| 0x00000000-0x1FFFFFF  | Code                   | Normal <sup>(1)</sup>           | _                            |  |
| 0x20000000-0x3FFFFFF  | SRAM                   | Normal <sup>(1)</sup>           | _                            |  |
| 0x40000000-0x5FFFFFF  | Peripheral             | Device <sup>(1)</sup>           | _                            |  |
| 0x60000000-0x7FFFFFF  | Futowal DAM            | Normal <sup>(1)</sup>           |                              |  |
| 0x80000000-0x9FFFFFF  | External RAM           | Normal                          | _                            |  |
| 0xA0000000-0xBFFFFFF  | External device        | Device <sup>(1)</sup>           | Shareable <sup>(1)</sup>     |  |
| 0xC0000000-0xDFFFFFF  | External device        | Device                          | Non-shareable <sup>(1)</sup> |  |
| 0xE0000000-0xE00FFFFF | Private Peripheral Bus | Strongly-ordered <sup>(1)</sup> | Shareable <sup>(1)</sup>     |  |
| 0xE0100000-0xFFFFFFF  | Vendor-specific device | Device <sup>(1)</sup>           | _                            |  |

Note 1: See "Memory Regions, Types and Attributes" for more information.

Instruction Prefetch and Branch Prediction

The Cortex-M4 processor:

- · Prefetches instructions ahead of execution
- · Speculatively prefetches from branch target addresses.

# 12.4.2.4 Software Ordering of Memory Accesses

The order of instructions in the program flow does not always guarantee the order of the corresponding memory transactions. This is because:

- The processor can reorder some memory accesses to improve efficiency, providing this does not affect the behavior of the instruction sequence.
- · The processor has multiple bus interfaces
- · Memory or devices in the memory map have different wait states
- · Some memory accesses are buffered or speculative.

"Memory System Ordering of Memory Accesses" describes the cases where the memory system guarantees the order of memory accesses. Otherwise, if the order of memory accesses is critical, the software must include memory barrier instructions to force that ordering. The processor provides the following memory barrier instructions:

**DMB** 

The *Data Memory Barrier* (DMB) instruction ensures that outstanding memory transactions complete before subsequent memory transactions. See "DMB".

DSB

The Data Synchronization Barrier (DSB) instruction ensures that outstanding memory transactions complete before subsequent instructions execute. See "DSB".

**ISB** 

The Instruction Synchronization Barrier (ISB) ensures that the effect of all completed memory transactions is recognizable by subsequent instructions. See "ISB".

# MPU Programming

Use a DSB followed by an ISB instruction or exception return to ensure that the new MPU configuration is used by subsequent instructions.

## 12.4.2.5 Bit-banding

A bit-band region maps each word in a bit-band alias region to a single bit in the bit-band region. The bit-band regions occupy the lowest 1 MB of the SRAM and peripheral memory regions.

The memory map has two 32 MB alias regions that map to two 1 MB bit-band regions:

- Accesses to the 32 MB SRAM alias region map to the 1 MB SRAM bit-band region, as shown in Table 12-6.
- Accesses to the 32 MB peripheral alias region map to the 1 MB peripheral bit-band region, as shown in Table 12-7.

# Table 12-6: SRAM Memory Bit-banding Regions

| Address Range         | Memory Region        | Instruction and Data Accesses                                                                                                                             |
|-----------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x20000000-0x200FFFFF | SRAM bit-band region | Direct accesses to this memory range behave as SRAM memory accesses, but this region is also bit-addressable through bit-band alias.                      |
| 0x22000000-0x23FFFFF  | SRAM bit-band alias  | Data accesses to this region are remapped to bit-band region. A write operation is performed as read-modify-write. Instruction accesses are not remapped. |

# Table 12-7: Peripheral Memory Bit-banding Regions

| Address Range         | Memory Region              | Instruction and Data Accesses                                                                                                                              |
|-----------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x40000000-0x400FFFFF | Peripheral bit-band alias  | Direct accesses to this memory range behave as peripheral memory accesses, but this region is also bit-addressable through bit-band alias.                 |
| 0x42000000-0x43FFFFF  | Peripheral bit-band region | Data accesses to this region are remapped to bit-band region. A write operation is performed as read-modify-write. Instruction accesses are not permitted. |

- Note 1: A word access to the SRAM or peripheral bit-band alias regions map to a single bit in the SRAM or peripheral bit-band region.
  - 2: Bit-band accesses can use byte, halfword, or word transfers. The bit-band transfer size matches the transfer size of the instruction making the bit-band access.

The following formula shows how the alias region maps onto the bit-band region:

```
bit_word_offset = (byte_offset x 32) + (bit_number x 4)
bit_word_addr = bit_band_base + bit_word_offset
```

### where:

- Bit word offset is the position of the target bit in the bit-band memory region.
- Bit\_word\_addr is the address of the word in the alias memory region that maps to the targeted bit.
- Bit band base is the starting address of the alias region.
- Byte offset is the number of the byte in the bit-band region that contains the targeted bit.
- Bit number is the bit position, 0-7, of the targeted bit.

Figure 12-4 shows examples of bit-band mapping between the SRAM bit-band alias region and the SRAM bit-band region:

- The alias word at 0x23FFFFE0 maps to bit[0] of the bit-band byte at 0x200FFFFF: 0x23FFFFE0 = 0x22000000 + (0xFFFFF\*32) + (0\*4).
- The alias word at 0x23FFFFC maps to bit[7] of the bit-band byte at 0x200FFFFF: 0x23FFFFC = 0x22000000 + (0xFFFFF\*32) + (7\*4)
- The alias word at 0x22000000 maps to bit[0] of the bit-band byte at 0x20000000: 0x22000000 = 0x22000000 + (0\*32) + (0\*4).
- The alias word at 0x2200001C maps to bit[7] of the bit-band byte at 0x20000000: 0x2200001C = 0x22000000+ (0\*32) + (7\*4).

Figure 12-4: Bit-band Mapping

#### 32 MB alias region 0x23FFFFFC 0x23FFFFF8 0x23FFFFF4 0x23FFFFF0 0x23FFFFEC 0x23FFFFE8 0x23FFFFE4 0x23FFFFE0 0x22000018 0x22000014 0x2200000C 0x22000008 0x2200001C 0x22000010 0x22000004 0x22000000



# Directly Accessing an Alias Region

Writing to a word in the alias region updates a single bit in the bit-band region.

Bit[0] of the value written to a word in the alias region determines the value written to the targeted bit in the bit-band region. Writing a value with bit[0] set to 1 writes a 1 to the bit-band bit, and writing a value with bit[0] set to 0 writes a 0 to the bit-band bit.

Bits[31:1] of the alias word have no effect on the bit-band bit. Writing 0x01 has the same effect as writing 0xFF. Writing 0x00 has the same effect as writing 0x0E.

Reading a word in the alias region:

- 0x00000000 indicates that the targeted bit in the bit-band region is set to 0
- 0x00000001 indicates that the targeted bit in the bit-band region is set to 1
   Directly Accessing a Bit-band Region

"Behavior of Memory Accesses" describes the behavior of direct byte, halfword, or word accesses to the bit-band regions.

# 12.4.2.6 Memory Endianness

The processor views memory as a linear collection of bytes numbered in ascending order from zero. For example, bytes 0–3 hold the first stored word, and bytes 4–7 hold the second stored word. "Little-endian Format" describes how words of data are stored in memory.

## Little-endian Format

In little-endian format, the processor stores the least significant byte of a word at the lowest-numbered byte, and the most significant byte at the highest-numbered byte. For example:

Figure 12-5: Little-endian Format



## 12.4.2.7 Synchronization Primitives

The Cortex-M4 instruction set includes pairs of *synchronization primitives*. These provide a non-blocking mechanism that a thread or process can use to obtain exclusive access to a memory location. The software can use them to perform a guaranteed read-modify-write memory update sequence, or for a semaphore mechanism.

A pair of synchronization primitives comprises:

A Load-exclusive Instruction, used to read the value of a memory location, requesting exclusive access to that location.

A Store-Exclusive instruction, used to attempt to write to the same memory location, returning a status bit to a register. If this bit is:

- 0: It indicates that the thread or process gained exclusive access to the memory, and the write succeeds,
- 1: It indicates that the thread or process did not gain exclusive access to the memory, and no write is performed.

The pairs of Load-Exclusive and Store-Exclusive instructions are:

- · The word instructions LDREX and STREX
- · The halfword instructions LDREXH and STREXH
- · The byte instructions LDREXB and STREXB.

The software must use a Load-Exclusive instruction with the corresponding Store-Exclusive instruction.

To perform an exclusive read-modify-write of a memory location, the software must:

- 1. Use a Load-Exclusive instruction to read the value of the location.
- 2. Update the value, as required.
- 3. Use a Store-Exclusive instruction to attempt to write the new value back to the memory location
- 4. Test the returned status bit. If this bit is:
  - 0: The read-modify-write completed successfully.
  - 1: No write was performed. This indicates that the value returned at step 1 might be out of date. The software must retry the read-modify-write sequence.

The software can use the synchronization primitives to implement a semaphore as follows:

- 1. Use a Load-Exclusive instruction to read from the semaphore address to check whether the semaphore is free.
- 2. If the semaphore is free, use a Store-Exclusive instruction to write the claim value to the semaphore address.
- If the returned status bit from step 2 indicates that the Store-Exclusive instruction succeeded then the software has claimed the semaphore. However, if the Store-Exclusive instruction failed, another process might have claimed the semaphore after the software performed the first step.

The Cortex-M4 includes an exclusive access monitor, that tags the fact that the processor has executed a Load-Exclusive instruction. If the processor is part of a multiprocessor system, the system also globally tags the memory locations addressed by exclusive accesses by each processor.

The processor removes its exclusive access tag if:

- · It executes a CLREX instruction
- It executes a Store-Exclusive instruction, regardless of whether the write succeeds.
- · An exception occurs. This means that the processor can resolve semaphore conflicts between different threads.

In a multiprocessor implementation:

· Executing a CLREX instruction removes only the local exclusive access tag for the processor

• Executing a Store-Exclusive instruction, or an exception, removes the local exclusive access tags, and all global exclusive access tags for the processor.

For more information about the synchronization primitive instructions, see "LDREX and STREX" and "CLREX".

# 12.4.2.8 Programming Hints for the Synchronization Primitives

ISO/IEC C cannot directly generate the exclusive access instructions. CMSIS provides intrinsic functions for generation of these instructions:

Table 12-8: CMSIS Functions for Exclusive Access Instructions

| Instruction | CMSIS Function                                  |
|-------------|-------------------------------------------------|
| LDREX       | uint32_tLDREXW (uint32_t *addr)                 |
| LDREXH      | uint16_tLDREXH (uint16_t *addr)                 |
| LDREXB      | uint8_tLDREXB (uint8_t *addr)                   |
| STREX       | uint32_tSTREXW (uint32_t value, uint32_t *addr) |
| STREXH      | uint32_tSTREXH (uint16_t value, uint16_t *addr) |
| STREXB      | uint32_tSTREXB (uint8_t value, uint8_t *addr)   |
| CLREX       | voidCLREX (void)                                |

The actual exclusive access instruction generated depends on the data type of the pointer passed to the intrinsic function. For example, the following C code generates the required LDREXB operation:

ldrex((volatile char \*) 0xFF);

# 12.4.3 Exception Model

This section describes the exception model.

# 12.4.3.1 Exception States

Each exception is in one of the following states:

Inactive

The exception is not active and not pending.

Pending

The exception is waiting to be serviced by the processor.

An interrupt request from a peripheral or from software can change the state of the corresponding interrupt to pending.

## Active

An exception is being serviced by the processor but has not completed.

An exception handler can interrupt the execution of another exception handler. In this case, both exceptions are in the active state.

### Active and Pending

The exception is being serviced by the processor and there is a pending exception from the same source.

## 12.4.3.2 Exception Types

The exception types are:

### Reset

Reset is invoked on power up or a warm reset. The exception model treats reset as a special form of exception. When reset is asserted, the operation of the processor stops, potentially at any point in an instruction. When reset is deasserted, execution restarts from the address provided by the reset entry in the vector table. Execution restarts as privileged execution in Thread mode.

# Non Maskable Interrupt (NMI)

A non maskable interrupt (NMI) can be signalled by a peripheral or triggered by software. This is the highest priority exception other than reset. It is permanently enabled and has a fixed priority of -2.

NMIs cannot be:

- · Masked or prevented from activation by any other exception.
- · Preempted by any exception other than Reset.

Hard Fault

A hard fault is an exception that occurs because of an error during exception processing, or because an exception cannot be managed by any other exception mechanism. Hard Faults have a fixed priority of -1, meaning they have higher priority than any exception with configurable priority.

Memory Management Fault (MemManage)

A Memory Management Fault is an exception that occurs because of a memory protection related fault. The MPU or the fixed memory protection constraints determines this fault, for both instruction and data memory transactions. This fault is used to abort instruction accesses to *Execute Never* (XN) memory regions, even if the MPU is disabled.

# Bus Fault

A Bus Fault is an exception that occurs because of a memory related fault for an instruction or data memory transaction. This might be from an error detected on a bus in the memory system.

# Usage Fault

A Usage Fault is an exception that occurs because of a fault related to an instruction execution. This includes:

- · An undefined instruction
- An illegal unaligned access
- · An invalid state on instruction execution
- · An error on exception return.

The following can cause a Usage Fault when the core is configured to report them:

- An unaligned address on word and halfword memory access
- · A division by zero.

### SVCall

A supervisor call (SVC) is an exception that is triggered by the SVC instruction. In an OS environment, applications can use SVC instructions to access OS kernel functions and device drivers.

### **PendSV**

PendSV is an interrupt-driven request for system-level service. In an OS environment, use PendSV for context switching when no other exception is active.

# SysTick

A SysTick exception is an exception the system timer generates when it reaches zero. Software can also generate a SysTick exception. In an OS environment, the processor can use this exception as system tick.

# Interrupt (IRQ)

A interrupt, or IRQ, is an exception signalled by a peripheral, or generated by a software request. All interrupts are asynchronous to instruction execution. In the system, peripherals use interrupts to communicate with the processor.

Table 12-9: Properties of the Different Exception Types

| Exception<br>Number <sup>(1)</sup> | Irq<br>Number <sup>(1)</sup> | Exception Type          | Priority                    | Vector Address<br>or Offset <sup>(2)</sup> | Activation                                            |
|------------------------------------|------------------------------|-------------------------|-----------------------------|--------------------------------------------|-------------------------------------------------------|
| 1                                  | _                            | Reset                   | -3, the highest             | 0x00000004                                 | Asynchronous                                          |
| 2                                  | -14                          | NMI                     | -2                          | 0x00000008                                 | Asynchronous                                          |
| 3                                  | -13                          | Hard fault              | -1                          | 0x000000C                                  | -                                                     |
| 4                                  | -12                          | Memory management fault | Configurable <sup>(3</sup>  | 0x00000010                                 | Synchronous                                           |
| 5                                  | -11                          | Bus fault               | Configurable <sup>(3</sup>  | 0x00000014                                 | Synchronous when precise, asynchronous when imprecise |
| 6                                  | -10                          | Usage fault             | Configurable <sup>(3</sup>  | 0x00000018                                 | Synchronous                                           |
| 7–10                               | _                            | _                       | _                           | Reserved                                   | _                                                     |
| 11                                 | -5                           | SVCall                  | Configurable <sup>(3</sup>  | 0x0000002C                                 | Synchronous                                           |
| 12–13                              | _                            | _                       | _                           | Reserved                                   | _                                                     |
| 14                                 | -2                           | PendSV                  | Configurable <sup>(3</sup>  | 0x00000038                                 | Asynchronous                                          |
| 15                                 | -1                           | SysTick                 | Configurable <sup>(3</sup>  | 0x0000003C                                 | Asynchronous                                          |
| 16 and above                       | 0 and above                  | Interrupt (IRQ)         | Configurable <sup>(4)</sup> | 0x00000040 and above <sup>(5)</sup>        | Asynchronous                                          |

- **Note 1:** To simplify the software layer, the CMSIS only uses IRQ numbers and therefore uses negative values for exceptions other than interrupts. The IPSR returns the Exception number, see "Interrupt Program Status Register".
  - 2: See "Vector Table" for more information
  - 3: See "System Handler Priority Registers"
  - 4: See "Interrupt Priority Registers"
  - 5: Increasing in steps of 4.

For an asynchronous exception, other than reset, the processor can execute another instruction between when the exception is triggered and when the processor enters the exception handler.

Privileged software can disable the exceptions that Table 12-9 shows as having configurable priority, see:

- · "System Handler Control and State Register"
- · "Interrupt Clear-enable Registers".

For more information about hard faults, memory management faults, bus faults, and usage faults, see "Fault Handling".

# 12.4.3.3 Exception Handlers

The processor handles exceptions using:

- Interrupt Service Routines (ISRs)
   Interrupts IRQ0 to IRQ40 are the exceptions handled by ISRs.
- Fault Handlers
   Hard fault, memory management fault, usage fault, bus fault are fault exceptions handled by the fault handlers.
- System Handlers NMI, PendSV, SVCall SysTick, and the fault exceptions are all system exceptions that are handled by system handlers.

### 12.4.3.4 Vector Table

The vector table contains the reset value of the stack pointer, and the start addresses, also called exception vectors, for all exception handlers. Figure 12-6 shows the order of the exception vectors in the vector table. The least-significant bit of each vector must be 1, indicating that the exception handler is Thumb code.

Figure 12-6: Vector Table

| Exception number                 | IRQ number                      | Offset                                                             | Vector                                                                              |
|----------------------------------|---------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| 255                              | 239                             | 0x03FC                                                             | IRQ239                                                                              |
| 18<br>17<br>16<br>15<br>14<br>13 | 2<br>1<br>0<br>-1<br>-2         | 0x004C<br>0x004C<br>0x0048<br>0x0044<br>0x0040<br>0x003C<br>0x0038 | IRQ2 IRQ1 IRQ0 SysTick PendSV Reserved Reserved for Debug                           |
| 11<br>10<br>9<br>8<br>7          | -5                              | 0x002C                                                             | SVCall<br>Reserved                                                                  |
| 6<br>5<br>4<br>3<br>2            | -10<br>-11<br>-12<br>-13<br>-14 | 0x0018<br>0x0014<br>0x0010<br>0x000C<br>0x0008<br>0x0004<br>0x0000 | Usage fault Bus fault Memory management fault Hard fault NMI Reset Initial SP value |

On system reset, the vector table is fixed at address 0x00000000. Privileged software can write to the SCB\_VTOR to relocate the vector table start address to a different memory location, in the range 0x00000080 to 0x3FFFFF80, see "Vector Table Offset Register".

### 12.4.3.5 Exception Priorities

As Table 12-9 shows, all exceptions have an associated priority, with:

· A lower priority value indicating a higher priority

· Configurable priorities for all exceptions except Reset, Hard fault and NMI.

If the software does not configure any priorities, then all exceptions with a configurable priority have a priority of 0. For information about configuring exception priorities see "System Handler Priority Registers", and "Interrupt Priority Registers".

**Note:** Configurable priority values are in the range 0–15. This means that the Reset, Hard fault, and NMI exceptions, with fixed negative priority values, always have higher priority than any other exception.

For example, assigning a higher priority value to IRQ[0] and a lower priority value to IRQ[1] means that IRQ[1] has higher priority than IRQ[0]. If both IRQ[1] and IRQ[0] are asserted, IRQ[1] is processed before IRQ[0].

If multiple pending exceptions have the same priority, the pending exception with the lowest exception number takes precedence. For example, if both IRQ[0] and IRQ[1] are pending and have the same priority, then IRQ[0] is processed before IRQ[1].

When the processor is executing an exception handler, the exception handler is preempted if a higher priority exception occurs. If an exception occurs with the same priority as the exception being handled, the handler is not preempted, irrespective of the exception number. However, the status of the new interrupt changes to pending.

# 12.4.3.6 Interrupt Priority Grouping

To increase priority control in systems with interrupts, the NVIC supports priority grouping. This divides each interrupt priority register entry into two fields:

- · An upper field that defines the group priority
- · A lower field that defines a subpriority within the group.

Only the group priority determines preemption of interrupt exceptions. When the processor is executing an interrupt exception handler, another interrupt with the same group priority as the interrupt being handled does not preempt the handler.

If multiple pending interrupts have the same group priority, the subpriority field determines the order in which they are processed. If multiple pending interrupts have the same group priority and subpriority, the interrupt with the lowest IRQ number is processed first.

For information about splitting the interrupt priority fields into group priority and subpriority, see "Application Interrupt and Reset Control Register".

# 12.4.3.7 Exception Entry and Return

Descriptions of exception handling use the following terms:

# Preemption

When the processor is executing an exception handler, an exception can preempt the exception handler if its priority is higher than the priority of the exception being handled. See "Interrupt Priority Grouping" for more information about preemption by an interrupt.

When one exception preempts another, the exceptions are called nested exceptions. See "Exception Entry" for more information.

# Return

This occurs when the exception handler is completed, and:

- · There is no pending exception with sufficient priority to be serviced
- The completed exception handler was not handling a late-arriving exception.

The processor pops the stack and restores the processor state to the state it had before the interrupt occurred. See "Exception Return" for more information.

## Tail-chaining

This mechanism speeds up exception servicing. On completion of an exception handler, if there is a pending exception that meets the requirements for exception entry, the stack pop is skipped and control transfers to the new exception handler.

## Late-arriving

This mechanism speeds up preemption. If a higher priority exception occurs during state saving for a previous exception, the processor switches to handle the higher priority exception and initiates the vector fetch for that exception. State saving is not affected by late arrival because the state saved is the same for both exceptions. Therefore the state saving continues uninterrupted. The processor can accept a late arriving exception until the first instruction of the exception handler of the original exception enters the execute stage of the processor. On return from the exception handler of the late-arriving exception, the normal tail-chaining rules apply.

# Exception Entry

An Exception entry occurs when there is a pending exception with sufficient priority and either the processor is in Thread mode, or the new exception is of a higher priority than the exception being handled, in which case the new exception preempts the original exception.

When one exception preempts another, the exceptions are nested.

Sufficient priority means that the exception has more priority than any limits set by the mask registers, see "Exception Mask Registers". An exception with less priority than this is pending but is not handled by the processor.

When the processor takes an exception, unless the exception is a tail-chained or a late-arriving exception, the processor pushes information onto the current stack. This operation is referred as *stacking* and the structure of eight data words is referred to as *stack frame*.

When using floating-point routines, the Cortex-M4 processor automatically stacks the architected floating-point state on exception entry. Figure 12-7 shows the Cortex-M4 stack frame layout when floating-point state is preserved on the stack as the result of an interrupt or an exception.

**Note:** Where stack space for floating-point state is not allocated, the stack frame is the same as that of ARMv7-M implementations without an FPU. Figure 12-7 shows this stack frame also.

Figure 12-7: Exception Stack Frame



Immediately after stacking, the stack pointer indicates the lowest address in the stack frame. The alignment of the stack frame is controlled via the STKALIGN bit of the Configuration Control Register (CCR).

The stack frame includes the return address. This is the address of the next instruction in the interrupted program. This value is restored to the PC at exception return so that the interrupted program resumes.

In parallel to the stacking operation, the processor performs a vector fetch that reads the exception handler start address from the vector table. When stacking is complete, the processor starts executing the exception handler. At the same time, the processor writes an EXC\_RETURN value to the LR. This indicates which stack pointer corresponds to the stack frame and what operation mode the processor was in before the entry occurred.

If no higher priority exception occurs during the exception entry, the processor starts executing the exception handler and automatically changes the status of the corresponding pending interrupt to active.

If another higher priority exception occurs during the exception entry, the processor starts executing the exception handler for this exception and does not change the pending status of the earlier exception. This is the late arrival case.

# Exception Return

An Exception return occurs when the processor is in Handler mode and executes one of the following instructions to load the EXC RETURN value into the PC:

- · An LDM or POP instruction that loads the PC
- An LDR instruction with the PC as the destination.
- · A BX instruction using any register.

EXC\_RETURN is the value loaded into the LR on exception entry. The exception mechanism relies on this value to detect when the processor has completed an exception handler. The lowest five bits of this value provide information on the return stack and processor mode. Table 12-10 shows the EXC\_RETURN values with a description of the exception return behavior.

All EXC\_RETURN values have bits[31:5] set to one. When this value is loaded into the PC, it indicates to the processor that the exception is complete, and the processor initiates the appropriate exception return sequence.

Table 12-10: Exception Return Behavior

| EXC_RETURN[31:0] | Description                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------|
| 0xFFFFFF1        | Return to Handler mode, exception return uses non-floating-point state from the MSP and execution uses MSP after return. |
| 0xFFFFFF9        | Return to Thread mode, exception return uses state from MSP and execution uses MSP after return.                         |
| 0xFFFFFFD        | Return to Thread mode, exception return uses state from the PSP and execution uses PSP after return.                     |
| 0xFFFFFE1        | Return to Handler mode, exception return uses floating-point-state from MSP and execution uses MSP after return.         |
| 0xFFFFFE9        | Return to Thread mode, exception return uses floating-point state from MSP and execution uses MSP after return.          |
| 0xFFFFFED        | Return to Thread mode, exception return uses floating-point state from PSP and execution uses PSP after return.          |

# 12.4.3.8 Fault Handling

Faults are a subset of the exceptions, see "Exception Model". The following generate a fault:

- · A bus error on:
  - An instruction fetch or vector table load
  - A data access
- · An internally-detected error such as an undefined instruction
- An attempt to execute an instruction from a memory region marked as Non-Executable (XN).
- A privilege violation or an attempt to access an unmanaged region causing an MPU fault.
   Fault Types

Table 12-11 shows the types of fault, the handler used for the fault, the corresponding fault status register, and the register bit that indicates that the fault has occurred. See "Configurable Fault Status Register" for more information about the fault status registers.

Table 12-11: Faults

| Fault                                             | Handler          | Bit Name                | Fault Status Register                               |
|---------------------------------------------------|------------------|-------------------------|-----------------------------------------------------|
| Bus error on a vector read                        | Hard fault       | VECTTBL                 | "Llord Fault Status Deviator"                       |
| Fault escalated to a hard fault                   | i iaiu iauit     | FORCED                  | "Hard Fault Status Register"                        |
| MPU or default memory map mismatch:               |                  | _                       | _                                                   |
| on instruction access                             |                  | IACCVIOL <sup>(1)</sup> |                                                     |
| on data access                                    | Memory           | DACCVIOL <sup>(2)</sup> |                                                     |
| during exception stacking                         | management fault | MSTKERR                 | "MMFSR: Memory Management Fault Status Subregister" |
| during exception unstacking                       |                  | MUNSTKERR               |                                                     |
| during lazy floating-point state preservation     |                  | MLSPERR <sup>(3)</sup>  |                                                     |
| Bus error:                                        |                  | _                       | -                                                   |
| during exception stacking                         | Bus fault        | STKERR                  |                                                     |
| during exception unstacking                       |                  | UNSTKERR                |                                                     |
| during instruction prefetch                       |                  | IBUSERR                 | "DECD, Due Foult Statue Subregister"                |
| during lazy floating-point state preservation     |                  | LSPERR <sup>(3)</sup>   | "BFSR: Bus Fault Status Subregister"                |
| Precise data bus error                            |                  | PRECISERR               |                                                     |
| Imprecise data bus error                          |                  | IMPRECISERR             |                                                     |
| Attempt to access a coprocessor                   |                  | NOCP                    |                                                     |
| Undefined instruction                             | _                | UNDEFINSTR              |                                                     |
| Attempt to enter an invalid instruction set state | l la a ma favilt | INVSTATE                | "LICOR Library Fault Otatus Cubra sista"            |
| Invalid EXC_RETURN value                          | Usage fault      | INVPC                   | "UFSR: Usage Fault Status Subregister"              |
| Illegal unaligned load or store                   |                  | UNALIGNED               |                                                     |
| Divide By 0                                       |                  | DIVBYZERO               |                                                     |

- Note 1: Occurs on an access to an XN region even if the processor does not include an MPU or the MPU is disabled.
  - 2: Attempt to use an instruction set other than the Thumb instruction set, or return to a non load/store-multiple instruction with ICI continuation.
  - 3: Only present in a Cortex-M4F device

# Fault Escalation and Hard Faults

All faults exceptions except for hard fault have configurable exception priority, see "System Handler Priority Registers". The software can disable the execution of the handlers for these faults, see "System Handler Control and State Register".

Usually, the exception priority, together with the values of the exception mask registers, determines whether the processor enters the fault handler, and whether a fault handler can preempt another fault handler, as described in "Exception Model".

In some situations, a fault with configurable priority is treated as a hard fault. This is called *priority escalation*, and the fault is described as *escalated to hard fault*. Escalation to hard fault occurs when:

- A fault handler causes the same kind of fault as the one it is servicing. This escalation to hard fault occurs because a fault handler cannot preempt itself; it must have the same priority as the current priority level.
- A fault handler causes a fault with the same or lower priority as the fault it is servicing. This is because the handler for the new fault
  cannot preempt the currently executing fault handler.
- · An exception handler causes a fault for which the priority is the same as or lower than the currently executing exception.
- · A fault occurs and the handler for that fault is not enabled.

If a bus fault occurs during a stack push when entering a bus fault handler, the bus fault does not escalate to a hard fault. This means that if a corrupted stack causes a fault, the fault handler executes even though the stack push for the handler failed. The fault handler operates but the stack contents are corrupted.

**Note:** Only Reset and NMI can preempt the fixed priority hard fault. A hard fault can preempt any exception other than Reset, NMI, or another hard fault.

Fault Status Registers and Fault Address Registers

The fault status registers indicate the cause of a fault. For bus faults and memory management faults, the fault address register indicates the address accessed by the operation that caused the fault, as shown in Table 12-12.

Table 12-12: Fault Status and Fault Address Registers

| Handler                    | Status Register<br>Name | Address Register<br>Name | Register Description                                                                   |
|----------------------------|-------------------------|--------------------------|----------------------------------------------------------------------------------------|
| Hard fault                 | SCB_HFSR                | _                        | "Hard Fault Status Register"                                                           |
| Memory<br>management fault | MMFSR                   | SCB_MMFAR                | "MMFSR: Memory Management Fault Status Subregister" "MemManage Fault Address Register" |
| Bus fault                  | BFSR                    | SCB_BFAR                 | "BFSR: Bus Fault Status Subregister"  "Bus Fault Address Register"                     |
| Usage fault                | UFSR                    | _                        | "UFSR: Usage Fault Status Subregister"                                                 |

# Lockup

The processor enters a lockup state if a hard fault occurs when executing the NMI or hard fault handlers. When the processor is in lockup state, it does not execute any instructions. The processor remains in lockup state until either:

- It is reset
- · An NMI occurs
- · It is halted by a debugger.

Note: If the lockup state occurs from the NMI handler, a subsequent NMI does not cause the processor to leave the lockup state.

# 12.5 Power Management

The Cortex-M4 processor sleep modes reduce the power consumption:

- · Sleep mode stops the processor clock
- Deep sleep mode stops the system clock and switches off the PLL and flash memory.

The SLEEPDEEP bit of the SCR selects which sleep mode is used; see "System Control Register".

This section describes the mechanisms for entering sleep mode, and the conditions for waking up from sleep mode.

# 12.5.1 Entering Sleep Mode

This section describes the mechanisms software can use to put the processor into sleep mode.

The system can generate spurious wakeup events, for example a debug operation wakes up the processor. Therefore, the software must be able to put the processor back into sleep mode after such an event. A program might have an idle loop to put the processor back to sleep mode.

# 12.5.1.1 Wait for Interrupt

The wait for interrupt instruction, WFI, causes immediate entry to sleep mode. When the processor executes a WFI instruction it stops executing instructions and enters sleep mode. See "WFI" for more information.

### 12.5.1.2 Wait for Event

The wait for event instruction, WFE, causes entry to sleep mode conditional on the value of an one-bit event register. When the processor executes a WFE instruction, it checks this register:

- If the register is 0, the processor stops executing instructions and enters sleep mode
- If the register is 1, the processor clears the register to 0 and continues executing instructions without entering sleep mode.

See "WFE" for more information.

# 12.5.1.3 Sleep-on-exit

If the SLEEPONEXIT bit of the SCR is set to 1 when the processor completes the execution of an exception handler, it returns to Thread mode and immediately enters sleep mode. Use this mechanism in applications that only require the processor to run when an exception occurs.

# 12.5.2 Wakeup from Sleep Mode

The conditions for the processor to wake up depend on the mechanism that cause it to enter sleep mode.

### 12.5.2.1 Wakeup from WFI or Sleep-on-exit

Normally, the processor wakes up only when it detects an exception with sufficient priority to cause exception entry.

Some embedded systems might have to execute system restore tasks after the processor wakes up, and before it executes an interrupt handler. To achieve this, set the PRIMASK bit to 1 and the FAULTMASK bit to 0. If an interrupt arrives that is enabled and has a higher priority than the current exception priority, the processor wakes up but does not execute the interrupt handler until the processor sets PRIMASK to zero. For more information about PRIMASK and FAULTMASK, see "Exception Mask Registers".

### 12.5.2.2 Wakeup from WFE

The processor wakes up if:

- · It detects an exception with sufficient priority to cause an exception entry
- It detects an external event signal. See "External Event Input"
- · In a multiprocessor system, another processor in the system executes an SEV instruction.

In addition, if the SEVONPEND bit in the SCR is set to 1, any new pending interrupt triggers an event and wakes up the processor, even if the interrupt is disabled or has insufficient priority to cause an exception entry. For more information about the SCR, see "System Control Register".

# 12.5.2.3 External Event Input

The processor provides an external event input signal. Peripherals can drive this signal, either to wake the processor from WFE, or to set the internal WFE event register to 1 to indicate that the processor must not enter sleep mode on a later WFE instruction. See "Wait for Event" for more information.

# 12.5.3 Power Management Programming Hints

ISO/IEC C cannot directly generate the WFI and WFE instructions. The CMSIS provides the following functions for these instructions:

```
void __WFE(void) // Wait for Event
void WFI(void) // Wait for Interrupt
```

# 12.6 Cortex-M4 Instruction Set

# 12.6.1 Instruction Set Summary

The processor implements a version of the Thumb instruction set. Table 12-13 lists the supported instructions.

- Angle brackets, <>, enclose alternative forms of the operand
- Braces, {}, enclose optional operands
- The Operands column is not exhaustive
- Op2 is a flexible second operand that can be either a register or a constant
- Most instructions can use an optional condition code suffix.

For more information on the instructions and operands, see the instruction descriptions.

Table 12-13: Cortex-M4 Instructions

| Mnemonic  | Operands                | Description                                | Flags   |
|-----------|-------------------------|--------------------------------------------|---------|
| ADC, ADCS | {Rd,} Rn, Op2           | Add with Carry                             | N,Z,C,V |
| ADD, ADDS | {Rd,} Rn, Op2           | Add                                        | N,Z,C,V |
| ADD, ADDW | {Rd,} Rn, #imm12        | Add                                        | N,Z,C,V |
| ADR       | Rd, label               | Load PC-relative address                   | _       |
| AND, ANDS | {Rd,} Rn, Op2           | Logical AND                                | N,Z,C   |
| ASR, ASRS | Rd, Rm, <rs #n></rs #n> | Arithmetic Shift Right                     | N,Z,C   |
| В         | label                   | Branch                                     | _       |
| BFC       | Rd, #lsb, #width        | Bit Field Clear                            | _       |
| BFI       | Rd, Rn, #lsb, #width    | Bit Field Insert                           | _       |
| BIC, BICS | {Rd,} Rn, Op2           | Bit Clear                                  | N,Z,C   |
| ВКРТ      | #imm                    | Breakpoint                                 | _       |
| BL        | label                   | Branch with Link                           | _       |
| BLX       | Rm                      | Branch indirect with Link                  | _       |
| BX        | Rm                      | Branch indirect                            | _       |
| CBNZ      | Rn, label               | Compare and Branch if Non Zero             | _       |
| CBZ       | Rn, label               | Compare and Branch if Zero                 | _       |
| CLREX     | _                       | Clear Exclusive                            | _       |
| CLZ       | Rd, Rm                  | Count leading zeros                        | _       |
| CMN       | Rn, Op2                 | Compare Negative                           | N,Z,C,V |
| CMP       | Rn, Op2                 | Compare                                    | N,Z,C,V |
| CPSID     | i                       | Change Processor State, Disable Interrupts | _       |
| CPSIE     | i                       | Change Processor State, Enable Interrupts  | _       |
| DMB       | _                       | Data Memory Barrier                        | _       |
| DSB       | _                       | Data Synchronization Barrier               | _       |
| EOR, EORS | {Rd,} Rn, Op2           | Exclusive OR                               | N,Z,C   |
| ISB       | -                       | Instruction Synchronization Barrier        | _       |
| IT        | _                       | If-Then condition block                    | _       |
| LDM       | Rn{!}, reglist          | Load Multiple registers, increment after   | _       |

Table 12-13: Cortex-M4 Instructions (Continued)

| Mnemonic      | Operands                | Description                                    | Flags   |
|---------------|-------------------------|------------------------------------------------|---------|
| LDMDB, LDMEA  | Rn{!}, reglist          | Load Multiple registers, decrement before      | -       |
| LDMFD, LDMIA  | Rn{!}, reglist          | Load Multiple registers, increment after       | _       |
| LDR           | Rt, [Rn, #offset]       | Load Register with word                        | _       |
| LDRB, LDRBT   | Rt, [Rn, #offset]       | Load Register with byte                        | _       |
| LDRD          | Rt, Rt2, [Rn, #offset]  | Load Register with two bytes                   | _       |
| LDREX         | Rt, [Rn, #offset]       | Load Register Exclusive                        | _       |
| LDREXB        | Rt, [Rn]                | Load Register Exclusive with byte              | -       |
| LDREXH        | Rt, [Rn]                | Load Register Exclusive with halfword          | _       |
| LDRH, LDRHT   | Rt, [Rn, #offset]       | Load Register with halfword                    | _       |
| LDRSB, DRSBT  | Rt, [Rn, #offset]       | Load Register with signed byte                 | _       |
| LDRSH, LDRSHT | Rt, [Rn, #offset]       | Load Register with signed halfword             | _       |
| LDRT          | Rt, [Rn, #offset]       | Load Register with word                        | _       |
| LSL, LSLS     | Rd, Rm, <rs #n></rs #n> | Logical Shift Left                             | N,Z,C   |
| LSR, LSRS     | Rd, Rm, <rs #n></rs #n> | Logical Shift Right                            | N,Z,C   |
| MLA           | Rd, Rn, Rm, Ra          | Multiply with Accumulate, 32-bit result        | _       |
| MLS           | Rd, Rn, Rm, Ra          | Multiply and Subtract, 32-bit result           | _       |
| MOV, MOVS     | Rd, Op2                 | Move                                           | N,Z,C   |
| MOVT          | Rd, #imm16              | Move Top                                       | _       |
| MOVW, MOV     | Rd, #imm16              | Move 16-bit constant                           | N,Z,C   |
| MRS           | Rd, spec_reg            | Move from special register to general register | _       |
| MSR           | spec_reg, Rm            | Move from general register to special register | N,Z,C,V |
| MUL, MULS     | {Rd,} Rn, Rm            | Multiply, 32-bit result                        | N,Z     |
| MVN, MVNS     | Rd, Op2                 | Move NOT                                       | N,Z,C   |
| NOP           | _                       | No Operation                                   | _       |
| ORN, ORNS     | {Rd,} Rn, Op2           | Logical OR NOT                                 | N,Z,C   |
| ORR, ORRS     | {Rd,} Rn, Op2           | Logical OR                                     | N,Z,C   |
| PKHTB, PKHBT  | {Rd,} Rn, Rm, Op2       | Pack Halfword                                  | _       |
| POP           | reglist                 | Pop registers from stack                       | _       |
| PUSH          | reglist                 | Push registers onto stack                      | _       |
| QADD          | {Rd,} Rn, Rm            | Saturating double and Add                      | Q       |
| QADD16        | {Rd,} Rn, Rm            | Saturating Add 16                              | _       |
| QADD8         | {Rd,} Rn, Rm            | Saturating Add 8                               | _       |
| QASX          | {Rd,} Rn, Rm            | Saturating Add and Subtract with Exchange      | _       |
| QDADD         | {Rd,} Rn, Rm            | Saturating Add                                 | Q       |
| QDSUB         | {Rd,} Rn, Rm            | Saturating double and Subtract                 | Q       |
| QSAX          | {Rd,} Rn, Rm            | Saturating Subtract and Add with Exchange      | _       |

Table 12-13: Cortex-M4 Instructions (Continued)

| Mnemonic                              | Operands                | Description                                                          | Flags   |
|---------------------------------------|-------------------------|----------------------------------------------------------------------|---------|
| QSUB                                  | {Rd,} Rn, Rm            | Saturating Subtract                                                  | Q       |
| QSUB16                                | {Rd,} Rn, Rm            | Saturating Subtract 16                                               | _       |
| QSUB8                                 | {Rd,} Rn, Rm            | Saturating Subtract 8                                                | _       |
| RBIT                                  | Rd, Rn                  | Reverse Bits                                                         | _       |
| REV                                   | Rd, Rn                  | Reverse byte order in a word                                         | _       |
| REV16                                 | Rd, Rn                  | Reverse byte order in each halfword                                  | _       |
| REVSH                                 | Rd, Rn                  | Reverse byte order in bottom halfword and sign extend                | _       |
| ROR, RORS                             | Rd, Rm, <rs #n></rs #n> | Rotate Right                                                         | N,Z,C   |
| RRX, RRXS                             | Rd, Rm                  | Rotate Right with Extend                                             | N,Z,C   |
| RSB, RSBS                             | {Rd,} Rn, Op2           | Reverse Subtract                                                     | N,Z,C,V |
| SADD16                                | {Rd,} Rn, Rm            | Signed Add 16                                                        | GE      |
| SADD8                                 | {Rd,} Rn, Rm            | Signed Add 8 and Subtract with Exchange                              | GE      |
| SASX                                  | {Rd,} Rn, Rm            | Signed Add                                                           | GE      |
| SBC, SBCS                             | {Rd,} Rn, Op2           | Subtract with Carry                                                  | N,Z,C,V |
| SBFX                                  | Rd, Rn, #Isb, #width    | Signed Bit Field Extract                                             | _       |
| SDIV                                  | {Rd,} Rn, Rm            | Signed Divide                                                        | _       |
| SEL                                   | {Rd,} Rn, Rm            | Select bytes                                                         | _       |
| SEV                                   | _                       | Send Event                                                           | _       |
| SHADD16                               | {Rd,} Rn, Rm            | Signed Halving Add 16                                                | _       |
| SHADD8                                | {Rd,} Rn, Rm            | Signed Halving Add 8                                                 | _       |
| SHASX                                 | {Rd,} Rn, Rm            | Signed Halving Add and Subtract with Exchange                        | _       |
| SHSAX                                 | {Rd,} Rn, Rm            | Signed Halving Subtract and Add with Exchange                        | -       |
| SHSUB16                               | {Rd,} Rn, Rm            | Signed Halving Subtract 16                                           | _       |
| SHSUB8                                | {Rd,} Rn, Rm            | Signed Halving Subtract 8                                            | _       |
| SMLABB, SMLABT,<br>SMLATB, SMLATT     | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate Long (halfwords)                          | Q       |
| SMLAD, SMLADX                         | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate Dual                                      | Q       |
| SMLAL                                 | RdLo, RdHi, Rn, Rm      | Signed Multiply with Accumulate (32 $\times$ 32 + 64), 64-bit result | _       |
| SMLALBB, SMLALBT,<br>SMLALTB, SMLALTT | RdLo, RdHi, Rn, Rm      | Signed Multiply Accumulate Long, halfwords                           | _       |
| SMLALD, SMLALDX                       | RdLo, RdHi, Rn, Rm      | Signed Multiply Accumulate Long Dual                                 | _       |
| SMLAWB, SMLAWT                        | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate, word by halfword                         | Q       |
| SMLSD                                 | Rd, Rn, Rm, Ra          | Signed Multiply Subtract Dual                                        | Q       |
| SMLSLD                                | RdLo, RdHi, Rn, Rm      | Signed Multiply Subtract Long Dual                                   |         |
| SMMLA                                 | Rd, Rn, Rm, Ra          | Signed Most significant word Multiply Accumulate                     | _       |
| SMMLS, SMMLR                          | Rd, Rn, Rm, Ra          | Signed Most significant word Multiply Subtract                       | _       |
| SMMUL, SMMULR                         | {Rd,} Rn, Rm            | Signed Most significant word Multiply                                | _       |

Table 12-13: Cortex-M4 Instructions (Continued)

| Mnemonic                         | Operands               | Description                                | Flags   |  |
|----------------------------------|------------------------|--------------------------------------------|---------|--|
| SMUAD                            | {Rd,} Rn, Rm           | Signed dual Multiply Add                   | Q       |  |
| SMULBB, SMULBT<br>SMULTB, SMULTT | {Rd,} Rn, Rm           | Signed Multiply (halfwords)                | -       |  |
| SMULL                            | RdLo, RdHi, Rn, Rm     | Signed Multiply (32 × 32), 64-bit result   | _       |  |
| SMULWB, SMULWT                   | {Rd,} Rn, Rm           | Signed Multiply word by halfword           | _       |  |
| SMUSD, SMUSDX                    | {Rd,} Rn, Rm           | Signed dual Multiply Subtract              | _       |  |
| SSAT                             | Rd, #n, Rm {,shift #s} | Signed Saturate                            | Q       |  |
| SSAT16                           | Rd, #n, Rm             | Signed Saturate 16                         | Q       |  |
| SSAX                             | {Rd,} Rn, Rm           | Signed Subtract and Add with Exchange      | GE      |  |
| SSUB16                           | {Rd,} Rn, Rm           | Signed Subtract 16                         | _       |  |
| SSUB8                            | {Rd,} Rn, Rm           | Signed Subtract 8                          | _       |  |
| STM                              | Rn{!}, reglist         | Store Multiple registers, increment after  | _       |  |
| STMDB, STMEA                     | Rn{!}, reglist         | Store Multiple registers, decrement before | _       |  |
| STMFD, STMIA                     | Rn{!}, reglist         | Store Multiple registers, increment after  | _       |  |
| STR                              | Rt, [Rn, #offset]      | Store Register word                        | _       |  |
| STRB, STRBT                      | Rt, [Rn, #offset]      | Store Register byte                        | _       |  |
| STRD                             | Rt, Rt2, [Rn, #offset] | Store Register two words                   | _       |  |
| STREX                            | Rd, Rt, [Rn, #offset]  | Store Register Exclusive                   | _       |  |
| STREXB                           | Rd, Rt, [Rn]           | Store Register Exclusive byte              | _       |  |
| STREXH                           | Rd, Rt, [Rn]           | Store Register Exclusive halfword          | _       |  |
| STRH, STRHT                      | Rt, [Rn, #offset]      | Store Register halfword                    | _       |  |
| STRT                             | Rt, [Rn, #offset]      | Store Register word                        |         |  |
| SUB, SUBS                        | {Rd,} Rn, Op2          | Subtract                                   |         |  |
| SUB, SUBW                        | {Rd,} Rn, #imm12       | Subtract                                   | N,Z,C,V |  |
| SVC                              | #imm                   | Supervisor Call                            | _       |  |
| SXTAB                            | {Rd,} Rn, Rm,{,ROR #}  | Extend 8 bits to 32 and add                | _       |  |
| SXTAB16                          | {Rd,} Rn, Rm,{,ROR #}  | Dual extend 8 bits to 16 and add           | _       |  |
| SXTAH                            | {Rd,} Rn, Rm,{,ROR #}  | Extend 16 bits to 32 and add               | _       |  |
| SXTB16                           | {Rd,} Rm {,ROR #n}     | Signed Extend Byte 16                      | _       |  |
| SXTB                             | {Rd,} Rm {,ROR #n}     | Sign extend a byte                         | _       |  |
| SXTH                             | {Rd,} Rm {,ROR #n}     | Sign extend a halfword                     |         |  |
| ТВВ                              | [Rn, Rm]               | Table Branch Byte                          |         |  |
| ТВН                              | [Rn, Rm, LSL #1]       | Table Branch Halfword –                    |         |  |
| TEQ                              | Rn, Op2                | Test Equivalence N,Z,C                     |         |  |
| TST                              | Rn, Op2                | Test                                       | N,Z,C   |  |
| UADD16                           | {Rd,} Rn, Rm           | Unsigned Add 16                            | GE      |  |
| UADD8                            | {Rd,} Rn, Rm           | Unsigned Add 8                             |         |  |

Table 12-13: Cortex-M4 Instructions (Continued)

| Marana    | 0                          | Description                                                                                                | Elema |
|-----------|----------------------------|------------------------------------------------------------------------------------------------------------|-------|
| Mnemonic  | Operands                   | Description                                                                                                | Flags |
| USAX      | {Rd,} Rn, Rm               | Unsigned Subtract and Add with Exchange                                                                    | GE    |
| UHADD16   | {Rd,} Rn, Rm               | Unsigned Halving Add 16                                                                                    | _     |
| UHADD8    | {Rd,} Rn, Rm               | Unsigned Halving Add 8                                                                                     | _     |
| UHASX     | {Rd,} Rn, Rm               | Unsigned Halving Add and Subtract with Exchange                                                            | _     |
| UHSAX     | {Rd,} Rn, Rm               | Unsigned Halving Subtract and Add with Exchange                                                            | _     |
| UHSUB16   | {Rd,} Rn, Rm               | Unsigned Halving Subtract 16                                                                               | _     |
| UHSUB8    | {Rd,} Rn, Rm               | Unsigned Halving Subtract 8                                                                                | _     |
| UBFX      | Rd, Rn, #Isb, #width       | Unsigned Bit Field Extract                                                                                 | _     |
| UDIV      | {Rd,} Rn, Rm               | Unsigned Divide                                                                                            | _     |
| UMAAL     | RdLo, RdHi, Rn, Rm         | Unsigned Multiply Accumulate Accumulate Long ( $32 \times 32 + 32 + 32$ ), 64-bit result                   | _     |
| UMLAL     | RdLo, RdHi, Rn, Rm         | Unsigned Multiply with Accumulate (32 × 32 + 64), 64-bit result                                            | _     |
| UMULL     | RdLo, RdHi, Rn, Rm         | Unsigned Multiply (32 $\times$ 32), 64-bit result                                                          | _     |
| UQADD16   | {Rd,} Rn, Rm               | Unsigned Saturating Add 16                                                                                 | _     |
| UQADD8    | {Rd,} Rn, Rm               | Unsigned Saturating Add 8                                                                                  | _     |
| UQASX     | {Rd,} Rn, Rm               | Unsigned Saturating Add and Subtract with Exchange                                                         | _     |
| UQSAX     | {Rd,} Rn, Rm               | Unsigned Saturating Subtract and Add with Exchange                                                         | _     |
| UQSUB16   | {Rd,} Rn, Rm               | Unsigned Saturating Subtract 16                                                                            | _     |
| UQSUB8    | {Rd,} Rn, Rm               | Unsigned Saturating Subtract 8                                                                             |       |
| USAD8     | {Rd,} Rn, Rm               | Unsigned Sum of Absolute Differences                                                                       | _     |
| USADA8    | {Rd,} Rn, Rm, Ra           | Unsigned Sum of Absolute Differences and Accumulate                                                        | _     |
| USAT      | Rd, #n, Rm {,shift #s}     | Unsigned Saturate                                                                                          | Q     |
| USAT16    | Rd, #n, Rm                 | Unsigned Saturate 16                                                                                       | Q     |
| UASX      | {Rd,} Rn, Rm               | Unsigned Add and Subtract with Exchange                                                                    | GE    |
| USUB16    | {Rd,} Rn, Rm               | Unsigned Subtract 16                                                                                       | GE    |
| USUB8     | {Rd,} Rn, Rm               | Unsigned Subtract 8                                                                                        | GE    |
| UXTAB     | {Rd,} Rn, Rm,{,ROR #}      | Rotate, extend 8 bits to 32 and Add                                                                        | -     |
| UXTAB16   | {Rd,} Rn, Rm,{,ROR #}      | Rotate, dual extend 8 bits to 16 and Add                                                                   | -     |
| UXTAH     | {Rd,} Rn, Rm,{,ROR #}      | Rotate, unsigned extend and Add Halfword                                                                   | -     |
| UXTB      | {Rd,} Rm {,ROR #n}         | Zero extend a byte                                                                                         | _     |
| UXTB16    | {Rd,} Rm {,ROR #n}         | Unsigned Extend Byte 16                                                                                    | _     |
| UXTH      | {Rd,} Rm {,ROR #n}         | Zero extend a halfword                                                                                     | _     |
| VABS.F32  | Sd, Sm                     | Floating-point Absolute                                                                                    | _     |
| VADD.F32  | {Sd,} Sn, Sm               | Floating-point Add                                                                                         | _     |
| VCMP.F32  | Sd, <sm #0.0=""  =""></sm> | Compare two floating-point registers, or one floating-point register and zero                              | FPSCR |
| VCMPE.F32 | Sd, <sm #0.0=""  =""></sm> | Compare two floating-point registers, or one floating-point register and zero with Invalid Operation check | FPSCR |

Table 12-13: Cortex-M4 Instructions (Continued)

| Mnemonic                  | Operands              | Description                                              | Flags |
|---------------------------|-----------------------|----------------------------------------------------------|-------|
| VCVT.S32.F32              | Sd, Sm                | Convert between floating-point and integer               | _     |
| VCVT.S16.F32              | Sd, Sd, #fbits        | Convert between floating-point and fixed point           | _     |
| VCVTR.S32.F32             | Sd, Sm                | Convert between floating-point and integer with rounding | _     |
| VCVT <b h>.F32.F16</b h>  | Sd, Sm                | Converts half-precision value to single-precision        | _     |
| VCVTT <b t>.F32.F16</b t> | Sd, Sm                | Converts single-precision register to half-precision     | _     |
| VDIV.F32                  | {Sd,} Sn, Sm          | Floating-point Divide                                    | _     |
| VFMA.F32                  | {Sd,} Sn, Sm          | Floating-point Fused Multiply Accumulate                 | _     |
| VFNMA.F32                 | {Sd,} Sn, Sm          | Floating-point Fused Negate Multiply Accumulate          | -     |
| VFMS.F32                  | {Sd,} Sn, Sm          | Floating-point Fused Multiply Subtract                   | _     |
| VFNMS.F32                 | {Sd,} Sn, Sm          | Floating-point Fused Negate Multiply Subtract            | _     |
| VLDM.F<32 64>             | Rn{!}, list           | Load Multiple extension registers                        | _     |
| VLDR.F<32 64>             | <dd sd>, [Rn]</dd sd> | Load an extension register from memory                   | _     |
| VLMA.F32                  | {Sd,} Sn, Sm          | Floating-point Multiply Accumulate                       | _     |
| VLMS.F32                  | {Sd,} Sn, Sm          | Floating-point Multiply Subtract                         | _     |
| VMOV.F32                  | Sd, #imm              | Floating-point Move immediate                            | _     |
| VMOV                      | Sd, Sm                | Floating-point Move register                             | _     |
| VMOV                      | Sn, Rt                | Copy ARM core register to single precision               | -     |
| VMOV                      | Sm, Sm1, Rt, Rt2      | Copy 2 ARM core registers to 2 single precision          | _     |
| VMOV                      | Dd[x], Rt             | Copy ARM core register to scalar                         | _     |
| VMOV                      | Rt, Dn[x]             | Copy scalar to ARM core register                         |       |
| VMRS                      | Rt, FPSCR             | Move FPSCR to ARM core register or APSR                  |       |
| VMSR                      | FPSCR, Rt             | Move to FPSCR from ARM Core register                     | FPSCR |
| VMUL.F32                  | {Sd,} Sn, Sm          | Floating-point Multiply                                  | _     |
| VNEG.F32                  | Sd, Sm                | Floating-point Negate                                    | _     |
| VNMLA.F32                 | Sd, Sn, Sm            | Floating-point Multiply and Add                          | _     |
| VNMLS.F32                 | Sd, Sn, Sm            | Floating-point Multiply and Subtract                     | _     |
| VNMUL                     | {Sd,} Sn, Sm          | Floating-point Multiply                                  | _     |
| VPOP                      | list                  | Pop extension registers                                  | _     |
| VPUSH                     | list                  | Push extension registers                                 | _     |
| VSQRT.F32                 | Sd, Sm                | Calculates floating-point Square Root                    | _     |
| VSTM                      | Rn{!}, list           | Floating-point register Store Multiple                   | _     |
| VSTR.F<32 64>             | Sd, [Rn]              | Stores an extension register to memory –                 |       |
| VSUB.F<32 64>             | {Sd,} Sn, Sm          | Floating-point Subtract                                  | _     |
| WFE                       | _                     | Wait For Event                                           | _     |
| WFI                       | _                     | Wait For Interrupt                                       | -     |

# 12.6.2 CMSIS Functions

ISO/IEC cannot directly access some Cortex-M4 instructions. This section describes intrinsic functions that can generate these instructions, provided by the CMIS and that might be provided by a C compiler. If a C compiler does not support an appropriate intrinsic function, the user might have to use inline assembler to access some instructions.

The CMSIS provides the following intrinsic functions to generate instructions that ISO/IEC C code cannot directly access:

Table 12-14: CMSIS Functions to Generate some Cortex-M4 Instructions

| Instruction | CMSIS Function                    |
|-------------|-----------------------------------|
| CPSIE I     | voidenable_irq(void)              |
| CPSID I     | voiddisable_irq(void)             |
| CPSIE F     | voidenable_fault_irq(void)        |
| CPSID F     | voiddisable_fault_irq(void)       |
| ISB         | voidISB(void)                     |
| DSB         | voidDSB(void)                     |
| DMB         | voidDMB(void)                     |
| REV         | uint32_tREV(uint32_t int value)   |
| REV16       | uint32_tREV16(uint32_t int value) |
| REVSH       | uint32_tREVSH(uint32_t int value) |
| RBIT        | uint32_tRBIT(uint32_t int value)  |
| SEV         | voidSEV(void)                     |
| WFE         | voidWFE(void)                     |
| WFI         | voidWFI(void)                     |

The CMSIS also provides a number of functions for accessing the special registers using MRS and MSR instructions:

Table 12-15: CMSIS Intrinsic Functions to Access the Special Registers

| Special Register | Access | CMSIS Function                        |  |
|------------------|--------|---------------------------------------|--|
| PRIMASK          | Read   | uint32_tget_PRIMASK (void)            |  |
| PRIMASK          | Write  | voidset_PRIMASK (uint32_t value)      |  |
| FAULTMASK        | Read   | uint32_tget_FAULTMASK (void           |  |
| FAULTWASK        | Write  | voidset_FAULTMASK (uint32_t value)    |  |
| BASEPRI          | Read   | uint32_tget_BASEPRI (void)            |  |
| DASEPRI          | Write  | voidset_BASEPRI (uint32_t value)      |  |
| CONTROL          | Read   | uint32_tget_CONTROL (void)            |  |
| CONTROL          | Write  | voidset_CONTROL (uint32_t value)      |  |
| MSP              | Read   | uint32_tget_MSP (void)                |  |
| IVISP            | Write  | voidset_MSP (uint32_t TopOfMainStack) |  |
| PSP              | Read   | uint32_tget_PSP (void)                |  |
| FOF              | Write  | voidset_PSP (uint32_t TopOfProcStack) |  |

# 12.6.3 Instruction Descriptions

# 12.6.3.1 Operands

An instruction operand can be an ARM register, a constant, or another instruction-specific parameter. Instructions act on the operands and often store the result in a destination register. When there is a destination register in the instruction, it is usually specified before the operands.

Operands in some instructions are flexible, can either be a register or a constant. See "Flexible Second Operand".

### 12.6.3.2 Restrictions when Using PC or SP

Many instructions have restrictions on whether the *Program Counter* (PC) or *Stack Pointer* (SP) for the operands or destination register can be used. See instruction descriptions for more information.

**Note:** Bit[0] of any address written to the PC with a BX, BLX, LDM, LDR, or POP instruction must be 1 for correct execution, because this bit indicates the required instruction set, and the Cortex-M4 processor only supports Thumb instructions.

# 12.6.3.3 Flexible Second Operand

Many general data processing instructions have a flexible second operand. This is shown as *Operand2* in the descriptions of the syntax of each instruction.

Operand2 can be a:

- · "Constant"
- · "Register with Optional Shift"

Constant

Specify an Operand2 constant in the form:

#constant

where constant can be:

- Any constant that can be produced by shifting an 8-bit value left by any number of bits within a 32-bit word
- · Any constant of the form 0x00XY00XY
- Any constant of the form 0xXY00XY00
- Any constant of the form 0xXYXYXYXY.

**Note:** In the constants shown above, X and Y are hexadecimal digits.

In addition, in a small number of instructions, *constant* can take a wider range of values. These are described in the individual instruction descriptions.

When an Operand2 constant is used with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to bit[31] of the constant, if the constant is greater than 255 and can be produced by shifting an 8-bit value. These instructions do not affect the carry flag if *Operand2* is any other constant.

Instruction Substitution

The assembler might be able to produce an equivalent instruction in cases where the user specifies a constant that is not permitted. For example, an assembler might assemble the instruction CMP Rd, #0xFFFFFFE as the equivalent instruction CMN Rd, #0x2.

Register with Optional Shift

Specify an Operand2 register in the form:

Rm {, shift}

where:

Rmis the register holding the data for the second operand.

shiftis an optional shift to be applied to Rm. It can be one of:

ASR #narithmetic shift right n bits,  $1 \le n \le 32$ .

LSL #*n*logical shift left *n* bits,  $1 \le n \le 31$ .

LSR #nlogical shift right n bits,  $1 \le n \le 32$ .

ROR #*n*rotate right *n* bits,  $1 \le n \le 31$ .

RRXrotate right one bit, with extend.

-if omitted, no shift occurs, equivalent to LSL #0.

If the user omits the shift, or specifies LSL #0, the instruction uses the value in Rm.

If the user specifies a shift, the shift is applied to the value in *Rm*, and the resulting 32-bit value is used by the instruction. However, the contents in the register *Rm* remains unchanged. Specifying a register with shift also updates the carry flag when used with certain instructions. For information on the shift operations and how they affect the carry flag, see "Flexible Second Operand".

## 12.6.3.4 Shift Operations

Register shift operations move the bits in a register left or right by a specified number of bits, the *shift length*. Register shift can be performed:

- · Directly by the instructions ASR, LSR, LSL, ROR, and RRX, and the result is written to a destination register
- During the calculation of *Operand2* by the instructions that specify the second operand as a register with shift. See "Flexible Second Operand". The result is used by the instruction.

The permitted shift lengths depend on the shift type and the instruction. If the shift length is 0, no shift occurs. Register shift operations update the carry flag except when the specified shift length is 0. The following subsections describe the various shift operations and how they affect the carry flag. In these descriptions, *Rm* is the register containing the value to be shifted, and *n* is the shift length.

### **ASR**

Arithmetic shift right by n bits moves the left-hand 32-n bits of the register, Rm, to the right by n places, into the right-hand 32-n bits of the result. And it copies the original bit[31] of the register into the left-hand n bits of the result. See Figure 12-8.

The ASR #n operation can be used to divide the value in the register Rm by  $2^n$ , with the result being rounded towards negative-infinity. When the instruction is ASRS or when ASR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[n-1], of the register Rm.

- If *n* is 32 or more, then all the bits in the result are set to the value of bit[31] of *Rm*.
- If n is 32 or more and the carry flag is updated, it is updated to the value of bit[31] of Rm.

Figure 12-8: ASR #3



# LSR

Logical shift right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result. And it sets the left-hand n bits of the result to 0. See Figure 12-9.

The LSR #n operation can be used to divide the value in the register Rm by  $2^n$ , if the value is regarded as an unsigned integer.

When the instruction is LSRS or when LSR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[n-1], of the register Rm.

- If *n* is 32 or more, then all the bits in the result are cleared to 0.
- If *n* is 33 or more and the carry flag is updated, it is updated to 0.

Figure 12-9: LSR #3



LSL

Logical shift left by *n* bits moves the right-hand 32-n bits of the register Rm, to the left by *n* places, into the left-hand 32-n bits of the result; and it sets the right-hand *n* bits of the result to 0. See Figure 12-10.

The LSL #n operation can be used to multiply the value in the register Rm by  $2^n$ , if the value is regarded as an unsigned integer or a two's complement signed integer. Overflow can occur without warning.

When the instruction is LSLS or when LSL #n, with non-zero n, is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit shifted out, bit[32-n], of the register Rm. These instructions do not affect the carry flag when used with LSL #0.

- If *n* is 32 or more, then all the bits in the result are cleared to 0.
- If *n* is 33 or more and the carry flag is updated, it is updated to 0.

Figure 12-10: LSL #3



ROR

Rotate right by n bits moves the left-hand 32-n bits of the register Rm, to the right by n places, into the right-hand 32-n bits of the result; and it moves the right-hand n bits of the register into the left-hand n bits of the result. See Figure 12-11.

When the instruction is RORS or when ROR #n is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to the last bit rotation, bit[n-1], of the register Rm.

- If n is 32, then the value of the result is same as the value in Rm, and if the carry flag is updated, it is updated to bit[31] of Rm.
- ROR with shift length, *n*, more than 32 is the same as ROR with shift length *n*-32.

Figure 12-11: ROR #3



RRX

Rotate right with extend moves the bits of the register *Rm* to the right by one bit; and it copies the carry flag into bit[31] of the result. See Figure 12-12.

When the instruction is RRXS or when RRX is used in *Operand2* with the instructions MOVS, MVNS, ANDS, ORRS, ORNS, EORS, BICS, TEQ or TST, the carry flag is updated to bit[0] of the register *Rm*.

Figure 12-12: RRX



# 12.6.3.5 Address Alignment

An aligned access is an operation where a word-aligned address is used for a word, dual word, or multiple word access, or where a half-word-aligned address is used for a halfword access. Byte accesses are always aligned.

The Cortex-M4 processor supports unaligned access only for the following instructions:

- LDR, LDRT
- · LDRH, LDRHT
- LDRSH, LDRSHT
- · STR. STRT
- · STRH, STRHT

All other load and store instructions generate a usage fault exception if they perform an unaligned access, and therefore their accesses must be address-aligned. For more information about usage faults, see "Fault Handling".

Unaligned accesses are usually slower than aligned accesses. In addition, some memory regions might not support unaligned accesses. Therefore, ARM recommends that programmers ensure that accesses are aligned. To avoid accidental generation of unaligned accesses, use the UNALIGN\_TRP bit in the Configuration and Control Register to trap all unaligned accesses, see "Configuration and Control Register".

# 12.6.3.6 PC-relative Expressions

A PC-relative expression or *label* is a symbol that represents the address of an instruction or literal data. It is represented in the instruction as the PC value plus or minus a numeric offset. The assembler calculates the required offset from the label and the address of the current instruction. If the offset is too big, the assembler produces an error.

- For B, BL, CBNZ, and CBZ instructions, the value of the PC is the address of the current instruction plus 4 bytes.
- For all other instructions that use labels, the value of the PC is the address of the current instruction plus 4 bytes, with bit[1] of the
  result cleared to 0 to make it word-aligned.
- Your assembler might permit other syntaxes for PC-relative expressions, such as a label plus or minus a number, or an expression
  of the form [PC, #number].

# 12.6.3.7 Conditional Execution

Most data processing instructions can optionally update the condition flags in the *Application Program Status Register* (APSR) according to the result of the operation, see "Application Program Status Register". Some instructions update all flags, and some only update a subset. If a flag is not updated, the original value is preserved. See the instruction descriptions for the flags they affect.

An instruction can be executed conditionally, based on the condition flags set in another instruction, either:

- · Immediately after the instruction that updated the flags
- · After any number of intervening instructions that have not updated the flags.

Conditional execution is available by using conditional branches or by adding condition code suffixes to instructions. See Table 12-16 for a list of the suffixes to add to instructions to make them conditional instructions. The condition code suffix enables the processor to test a condition based on the flags. If the condition test of a conditional instruction fails, the instruction:

- · Does not execute
- · Does not write any value to its destination register

- · Does not affect any of the flags
- · Does not generate any exception.

Conditional instructions, except for conditional branches, must be inside an If-Then instruction block. See "IT" for more information and restrictions when using the IT instruction. Depending on the vendor, the assembler might automatically insert an IT instruction if there are conditional instructions outside the IT block.

The CBZ and CBNZ instructions are used to compare the value of a register against zero and branch on the result.

This section describes:

- · "Condition Flags"
- · "Condition Code Suffixes".

### Condition Flags

The APSR contains the following condition flags:

N Set to 1 when the result of the operation was negative, cleared to 0 otherwise.

Z Set to 1 when the result of the operation was zero, cleared to 0 otherwise.

C Set to 1 when the operation resulted in a carry, cleared to 0 otherwise.

V Set to 1 when the operation caused overflow, cleared to 0 otherwise.

For more information about the APSR, see "Program Status Register".

## A carry occurs:

- If the result of an addition is greater than or equal to 2<sup>32</sup>
- · If the result of a subtraction is positive or zero
- As the result of an inline barrel shifter operation in a move or logical instruction.

An overflow occurs when the sign of the result, in bit[31], does not match the sign of the result, had the operation been performed at infinite precision, for example:

- · If adding two negative values results in a positive value
- · If adding two positive values results in a negative value
- If subtracting a positive value from a negative value generates a positive value
- If subtracting a negative value from a positive value generates a negative value.

The Compare operations are identical to subtracting, for CMP, or adding, for CMN, except that the result is discarded. See the instruction descriptions for more information.

Note: Most instructions update the status flags only if the S suffix is specified. See the instruction descriptions for more information.

## Condition Code Suffixes

The instructions that can be conditional have an optional condition code, shown in syntax descriptions as {cond}. Conditional execution requires a preceding IT instruction. An instruction with a condition code is only executed if the condition code flags in the APSR meet the specified condition. Table 12-16 shows the condition codes to use.

A conditional execution can be used with the IT instruction to reduce the number of branch instructions in code.

Table 12-16 also shows the relationship between condition code suffixes and the N, Z, C, and V flags.

Table 12-16: Condition Code Suffixes

| Suffix   | Flags | Meaning                    |
|----------|-------|----------------------------|
| EQ       | Z = 1 | Equal                      |
| NE       | Z = 0 | Not equal                  |
| CS or HS | C = 1 | Higher or same, unsigned ≥ |
| CC or LO | C = 0 | Lower, unsigned <          |
| MI       | N = 1 | Negative                   |
| PL       | N = 0 | Positive or zero           |
| VS       | V = 1 | Overflow                   |

Table 12-16: Condition Code Suffixes (Continued)

| Suffix | Flags              | Meaning                                                  |
|--------|--------------------|----------------------------------------------------------|
| VC     | V = 0              | No overflow                                              |
| HI     | C = 1 and Z = 0    | Higher, unsigned >                                       |
| LS     | C = 0 or Z = 1     | Lower or same, unsigned ≤                                |
| GE     | N = V              | Greater than or equal, signed ≥                          |
| LT     | N != V             | Less than, signed <                                      |
| GT     | Z = 0 and N = V    | Greater than, signed >                                   |
| LE     | Z = 1 and N != V   | Less than or equal, signed ≤                             |
| AL     | Can have any value | Always. This is the default when no suffix is specified. |

# Absolute Value

The example below shows the use of a conditional instruction to find the absolute value of a number. R0 = ABS(R1).

```
MOVS R0, R1 ; R0 = R1, setting flags IT MI ; IT instruction for the negative condition RSBMI R0, R1, \#0 ; If negative, R0 = -R1
```

# Compare and Update Value

The example below shows the use of conditional instructions to update the value of R4 if the signed values R0 is greater than R1 and R2 is greater than R3.

```
CMP R0, R1 ; Compare R0 and R1, setting flags

ITT GT ; IT instruction for the two GT conditions

CMPGT R2, R3 ; If 'greater than', compare R2 and R3, setting flags

MOVGT R4, R5 ; If still 'greater than', do R4 = R5
```

# 12.6.3.8 Instruction Width Selection

There are many instructions that can generate either a 16-bit encoding or a 32-bit encoding depending on the operands and destination register specified. For some of these instructions, the user can force a specific instruction size by using an instruction width suffix. The .W suffix forces a 32-bit instruction encoding. The .N suffix forces a 16-bit instruction encoding.

If the user specifies an instruction width suffix and the assembler cannot generate an instruction encoding of the requested width, it generates an error.

Note:

In some cases, it might be necessary to specify the .W suffix, for example if the operand is the label of an instruction or literal data, as in the case of branch instructions. This is because the assembler might not automatically generate the right size encoding.

To use an instruction width suffix, place it immediately after the instruction mnemonic and condition code, if any. The example below shows instructions with the instruction width suffix.

```
BCS.W label ; creates a 32-bit instruction even for a short ; branch ADDS.W RO, RO, RO, RI; creates a 32-bit instruction even though the same ; operation can be done by a 16-bit instruction
```

# 12.6.4 Memory Access Instructions

The table below shows the memory access instructions.

Table 12-17: Memory Access Instructions

| Mnemonic  | Description                          |
|-----------|--------------------------------------|
| ADR       | Load PC-relative address             |
| CLREX     | Clear Exclusive                      |
| LDM{mode} | Load Multiple registers              |
| LDR{type} | Load Register using immediate offset |

Table 12-17: Memory Access Instructions (Continued)

| Mnemonic    | Description                             |
|-------------|-----------------------------------------|
| LDR{type}   | Load Register using register offset     |
| LDR{type}T  | Load Register with unprivileged access  |
| LDR         | Load Register using PC-relative address |
| LDRD        | Load Register Dual                      |
| LDREX{type} | Load Register Exclusive                 |
| POP         | Pop registers from stack                |
| PUSH        | Push registers onto stack               |
| STM{mode}   | Store Multiple registers                |
| STR{type}   | Store Register using immediate offset   |
| STR{type}   | Store Register using register offset    |
| STR{type}T  | Store Register with unprivileged access |
| STREX{type} | Store Register Exclusive                |

# 12.6.4.1 ADR

Load PC-relative address.

## Syntax

 $ADR\{cond\}\ Rd$ , label

where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

labelis a PC-relative expression. See "PC-relative Expressions".

Operation

ADR determines the address by adding an immediate value to the PC, and writes the result to the destination register.

ADR produces position-independent code, because the address is PC-relative.

If ADR is used to generate a target address for a BX or BLX instruction, ensure that bit[0] of the address generated is set to 1 for correct execution.

Values of label must be within the range of -4095 to +4095 from the address in the PC.

**Note:** The user might have to use the .W suffix to get the maximum offset range or to generate addresses that are not word-aligned. See "Instruction Width Selection".

# Restrictions

Rd must not be SP and must not be PC.

Condition Flags

This instruction does not change the flags.

### Examples

```
ADR R1, TextMessage ; Write address value of a location labelled as ; TextMessage to R1 \,
```

# 12.6.4.2 LDR and STR, Immediate Offset

Load and Store with immediate offset, pre-indexed immediate offset, or post-indexed immediate offset.

## Syntax

where:

opis one of:

LDRLoad Register.

STRStore Register.

typeis one of:

Bunsigned byte, zero extend to 32 bits on loads.

SBsigned byte, sign extend to 32 bits (LDR only).

Hunsigned halfword, zero extend to 32 bits on loads.

SHsigned halfword, sign extend to 32 bits (LDR only).

-omit, for word.

condis an optional condition code, see "Conditional Execution".

Rtis the register to load or store.

Rnis the register on which the memory address is based.

offsetis an offset from Rn. If offset is omitted, the address is the contents of Rn.

Rt2is the additional register to load or store for two-word operations.

Operation

LDR instructions load one or two registers with a value from memory.

STR instructions store one or two register values to memory.

Load and store instructions with immediate offset can use the following addressing modes:

### Offset Addressing

The offset value is added to or subtracted from the address obtained from the register *Rn*. The result is used as the address for the memory access. The register *Rn* is unaltered. The assembly language syntax for this mode is:

```
[Rn, #offset]
```

# **Pre-indexed Addressing**

The offset value is added to or subtracted from the address obtained from the register *Rn*. The result is used as the address for the memory access and written back into the register *Rn*. The assembly language syntax for this mode is:

[Rn, #offset]!

### Post-indexed Addressing

The address obtained from the register *Rn* is used as the address for the memory access. The offset value is added to or subtracted from the address, and written back into the register *Rn*. The assembly language syntax for this mode is:

[Rn], #offset

The value to load or store can be a byte, halfword, word, or two words. Bytes and halfwords can either be signed or unsigned. See "Address Alignment".

The table below shows the ranges of offset for immediate, pre-indexed and post-indexed forms.

# Table 12-18: Offset Ranges

| Instruction Type                                      | Immediate Offset                         | Pre-indexed                              | Post-indexed                             |
|-------------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| Word, halfword, signed halfword, byte, or signed byte | -255 to 4095                             | -255 to 255                              | -255 to 255                              |
| Two words                                             | multiple of 4 in the range -1020 to 1020 | multiple of 4 in the range -1020 to 1020 | multiple of 4 in the range -1020 to 1020 |

### Restrictions

For load instructions:

- · Rt can be SP or PC for word loads only
- Rt must be different from Rt2 for two-word loads
- Rn must be different from Rt and Rt2 in the pre-indexed or post-indexed forms.

When Rt is PC in a word load instruction:

- Bit[0] of the loaded value must be 1 for correct execution
- · A branch occurs to the address created by changing bit[0] of the loaded value to 0
- · If the instruction is conditional, it must be the last instruction in the IT block.

For store instructions:

- Rt can be SP for word stores only
- · Rt must not be PC
- Rn must not be PC
- Rn must be different from Rt and Rt2 in the pre-indexed or post-indexed forms.

Condition Flags

These instructions do not change the flags.

## **Examples**

```
; Loads R8 from the address in R10.
LDR
       R8, [R10]
LDRNE
       R2, [R5, #960]!
                               ; Loads (conditionally) R2 from a word
                               ; 960 bytes above the address in R5, and
                               ; increments R5 by 960.
STR
        R2, [R9, #const-struc] ; const-struc is an expression evaluating
                               ; to a constant in the range 0-4095.
STRH
       R3, [R4], #4
                               ; Store R3 as halfword data into address in
                               ; R4, then increment R4 by 4
LDRD
        R8, R9, [R3, #0x20]
                               ; Load R8 from a word 32 bytes above the
                               ; address in R3, and load R9 from a word 36
                               ; bytes above the address in R3
STRD
        RO, R1, [R8], #-16
                               ; Store R0 to address in R8, and store R1 to
                               ; a word 4 bytes above the address in R8,
                               ; and then decrement R8 by 16.
```

# 12.6.4.3 LDR and STR, Register Offset

Load and Store with register offset.

# Syntax

```
op\{type\}\{cond\} Rt, [Rn, Rm \{, LSL \#n\}] where:
```

.....

opis one of:

LDRLoad Register.

STRStore Register.

typeis one of:

Bunsigned byte, zero extend to 32 bits on loads.

SBsigned byte, sign extend to 32 bits (LDR only).

Hunsigned halfword, zero extend to 32 bits on loads.

SHsigned halfword, sign extend to 32 bits (LDR only).

-omit, for word.

condis an optional condition code, see "Conditional Execution".

Rtis the register to load or store.

Rnis the register on which the memory address is based.

Rmis a register containing a value to be used as the offset.

LSL #nis an optional shift, with n in the range 0 to 3.

Operation

LDR instructions load a register with a value from memory.

STR instructions store a register value into memory.

The memory address to load from or store to is at an offset from the register Rn. The offset is specified by the register Rm and can be shifted left by up to 3 bits using LSL.

The value to load or store can be a byte, halfword, or word. For load instructions, bytes and halfwords can either be signed or unsigned. See "Address Alignment".

#### Restrictions

In these instructions:

- · Rn must not be PC
- Rm must not be SP and must not be PC
- · Rt can be SP only for word loads and word stores
- Rt can be PC only for word loads.

When Rt is PC in a word load instruction:

- · Bit[0] of the loaded value must be 1 for correct execution, and a branch occurs to this halfword-aligned address
- · If the instruction is conditional, it must be the last instruction in the IT block.

# Condition Flags

These instructions do not change the flags.

### Examples

```
STR R0, [R5, R1] ; Store value of R0 into an address equal to ; sum of R5 and R1

LDRSB R0, [R5, R1, LSL #1] ; Read byte value from an address equal to ; sum of R5 and two times R1, sign extended it ; to a word value and put it in R0

STR R0, [R1, R2, LSL #2] ; Stores R0 to an address equal to sum of R1 ; and four times R2
```

# 12.6.4.4 LDR and STR, Unprivileged

Load and Store with unprivileged access.

# Syntax

```
op\{type\}T\{cond\} \ \textit{Rt}, \ [\textit{Rn}\ \{\text{, \#offset}\}] \\ \hspace*{0.5cm} \text{; immediate offset} \\ \textbf{where:} \\
```

opis one of:

LDRLoad Register.

STRStore Register.

typeis one of:

Bunsigned byte, zero extend to 32 bits on loads.

SBsigned byte, sign extend to 32 bits (LDR only).

Hunsigned halfword, zero extend to 32 bits on loads.

SHsigned halfword, sign extend to 32 bits (LDR only).

-omit, for word.

condis an optional condition code, see "Conditional Execution".

Rtis the register to load or store.

Rnis the register on which the memory address is based.

offsetis an offset from Rn and can be 0 to 255.

If offset is omitted, the address is the value in Rn.

# Operation

These load and store instructions perform the same function as the memory access instructions with immediate offset, see "LDR and STR, Immediate Offset". The difference is that these instructions have only unprivileged access even when used in privileged software.

When used in unprivileged software, these instructions behave in exactly the same way as normal memory access instructions with immediate offset.

# Restrictions

In these instructions:

· Rn must not be PC

• Rt must not be SP and must not be PC.

Condition Flags

These instructions do not change the flags.

### Examples

```
STRBTEQ R4, [R7] ; Conditionally store least significant byte in ; R4 to an address in R7, with unprivileged access LDRHT R2, [R2, #8] ; Load halfword value from an address equal to ; sum of R2 and 8 into R2, with unprivileged access
```

## 12.6.4.5 LDR, PC-relative

Load register from memory.

# Syntax

```
 \begin{split} & LDR\{type\}\{cond\} \ Rt, \ label \\ & LDRD\{cond\} \ Rt, \ Rt2, \ label \\ & \end{split}; \ Load \ two \ words \end{split}
```

where:

typeis one of:

Bunsigned byte, zero extend to 32 bits.

SBsigned byte, sign extend to 32 bits.

Hunsigned halfword, zero extend to 32 bits.

SHsigned halfword, sign extend to 32 bits.

-omit, for word.

condis an optional condition code, see "Conditional Execution".

Rtis the register to load or store.

Rt2is the second register to load or store.

labelis a PC-relative expression. See "PC-relative Expressions".

Operation

LDR loads a register with a value from a PC-relative memory address. The memory address is specified by a label or by an offset from the PC.

The value to load or store can be a byte, halfword, or word. For load instructions, bytes and halfwords can either be signed or unsigned. See "Address Alignment".

label must be within a limited range of the current instruction. The table below shows the possible offsets between label and the PC.

Table 12-19: Offset Ranges

| Instruction Type                                   | Offset Range  |
|----------------------------------------------------|---------------|
| Word, halfword, signed halfword, byte, signed byte | -4095 to 4095 |
| Two words                                          | -1020 to 1020 |

The user might have to use the .W suffix to get the maximum offset range. See "Instruction Width Selection".

Restrictions

In these instructions:

- Rt can be SP or PC only for word loads
- Rt2 must not be SP and must not be PC
- · Rt must be different from Rt2.

When Rt is PC in a word load instruction:

- Bit[0] of the loaded value must be 1 for correct execution, and a branch occurs to this halfword-aligned address
- · If the instruction is conditional, it must be the last instruction in the IT block.

Condition Flags

These instructions do not change the flags.

Examples

```
LDR R0, LookUpTable ; Load R0 with a word of data from an address ; labelled as LookUpTable

LDRSB R7, localdata ; Load a byte value from an address labelled ; as localdata, sign extend it to a word ; value, and put it in R7
```

### 12.6.4.6 LDM and STM

Load and Store Multiple registers.

Syntax

```
\label{eq:cond} op\{addr\_mode\}\{cond\}\ \textit{Rn}\{!\},\ reglist where:
```

opis one of:

LDMLoad Multiple registers.

STMStore Multiple registers.

addr modeis any one of the following:

IAIncrement address After each access. This is the default.

DBDecrement address Before each access.

condis an optional condition code, see "Conditional Execution".

Rnis the register on which the memory addresses are based.

!is an optional writeback suffix.

If ! is present, the final address, that is loaded from or stored to, is written back into Rn.

reglistis a list of one or more registers to be loaded or stored, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range, see "Examples".

LDM and LDMFD are synonyms for LDMIA. LDMFD refers to its use for popping data from Full Descending stacks.

LDMEA is a synonym for LDMDB, and refers to its use for popping data from Empty Ascending stacks.

STM and STMEA are synonyms for STMIA. STMEA refers to its use for pushing data onto Empty Ascending stacks.

STMFD is s synonym for STMDB, and refers to its use for pushing data onto Full Descending stacks

Operation

LDM instructions load the registers in reglist with word values from memory addresses based on Rn.

STM instructions store the word values in the registers in reglist to memory addresses based on Rn.

For LDM, LDMFD, STM, STMIA, and STMEA the memory addresses used for the accesses are at 4-byte intervals ranging from Rn to Rn + 4\*(n-1), where n is the number of registers in *reglist*. The accesses happens in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest number register using the highest memory address. If the writeback suffix is specified, the value of Rn + 4\*(n-1) is written back to Rn.

For LDMDB, LDMEA, STMDB, and STMFD the memory addresses used for the accesses are at 4-byte intervals ranging from Rn to Rn - 4 \* (n-1), where n is the number of registers in *reglist*. The accesses happen in order of decreasing register numbers, with the highest numbered register using the highest memory address and the lowest number register using the lowest memory address. If the writeback suffix is specified, the value of Rn - 4 \* (n-1) is written back to Rn.

The PUSH and POP instructions can be expressed in this form. See "PUSH and POP" for details.

Restrictions

In these instructions:

- · Rn must not be PC
- reglist must not contain SP
- · In any STM instruction, reglist must not contain PC
- · In any LDM instruction, reglist must not contain PC if it contains LR
- reglist must not contain Rn if the writeback suffix is specified.

When PC is in reglist in an LDM instruction:

- · Bit[0] of the value loaded to the PC must be 1 for correct execution, and a branch occurs to this halfword-aligned address
- If the instruction is conditional, it must be the last instruction in the IT block.

## Condition Flags

These instructions do not change the flags.

### Examples

```
LDM R8,{R0,R2,R9} ; LDMIA is a synonym for LDM STMDB R1!,{R3-R6,R11,R12}

Incorrect Examples

STM R5!,{R5,R4,R9} ; Value stored for R5 is unpredictable LDM R2, {} ; There must be at least one register in the list
```

### 12.6.4.7 PUSH and POP

Push registers onto, and pop registers off a full-descending stack.

### Syntax

```
PUSH{cond} reglist
POP{cond} reglist
```

#### where:

condis an optional condition code, see "Conditional Execution".

reglistis a non-empty list of registers, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range.

PUSH and POP are synonyms for STMDB and LDM (or LDMIA) with the memory addresses for the access based on SP, and with the final address for the access written back to the SP. PUSH and POP are the preferred mnemonics in these cases.

### Operation

PUSH stores registers on the stack in order of decreasing the register numbers, with the highest numbered register using the highest memory address and the lowest numbered register using the lowest memory address.

POP loads registers from the stack in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest numbered register using the highest memory address.

See "LDM and STM" for more information.

## Restrictions

In these instructions:

- · reglist must not contain SP
- · For the PUSH instruction, reglist must not contain PC
- For the POP instruction, reglist must not contain PC if it contains LR.

When PC is in reglist in a POP instruction:

- Bit[0] of the value loaded to the PC must be 1 for correct execution, and a branch occurs to this halfword-aligned address
- · If the instruction is conditional, it must be the last instruction in the IT block.

## Condition Flags

These instructions do not change the flags.

```
PUSH {R0,R4-R7}
PUSH {R2,LR}
POP {R0,R10,PC}
```

### 12.6.4.8 LDREX and STREX

Load and Store Register Exclusive.

### Syntax

```
 \begin{split} & \texttt{LDREX}\{cond\} \ \textit{Rt}, \ [\textit{Rn} \ \{, \ \#offset\}] \\ & \texttt{STREX}\{cond\} \ \textit{Rd}, \ \textit{Rt}, \ [\textit{Rn} \ \{, \ \#offset\}] \\ & \texttt{LDREXB}\{cond\} \ \textit{Rt}, \ [\textit{Rn}] \\ & \texttt{STREXB}\{cond\} \ \textit{Rd}, \ \textit{Rt}, \ [\textit{Rn}] \\ & \texttt{LDREXH}\{cond\} \ \textit{Rt}, \ [\textit{Rn}] \\ & \texttt{STREXH}\{cond\} \ \textit{Rd}, \ \textit{Rt}, \ [\textit{Rn}] \\ & \texttt{STREXH}\{cond\} \ \textit{Rd}, \ \textit{Rt}, \ [\textit{Rn}] \\ \end{split}
```

#### where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register for the returned status.

Rtis the register to load or store.

Rnis the register on which the memory address is based.

offsetis an optional offset applied to the value in Rn.

If offset is omitted, the address is the value in Rn.

## Operation

LDREX, LDREXB, and LDREXH load a word, byte, and halfword respectively from a memory address.

STREXB, and STREXH attempt to store a word, byte, and halfword respectively to a memory address. The address used in any Store-Exclusive instruction must be the same as the address in the most recently executed Load-exclusive instruction. The value stored by the Store-Exclusive instruction must also have the same data size as the value loaded by the preceding Load-exclusive instruction. This means software must always use a Load-exclusive instruction and a matching Store-Exclusive instruction to perform a synchronization operation, see "Synchronization Primitives".

If an Store-Exclusive instruction performs the store, it writes 0 to its destination register. If it does not perform the store, it writes 1 to its destination register. If the Store-Exclusive instruction writes 0 to the destination register, it is guaranteed that no other process in the system has accessed the memory location between the Load-exclusive and Store-Exclusive instructions.

For reasons of performance, keep the number of instructions between corresponding Load-Exclusive and Store-Exclusive instruction to a minimum.

The result of executing a Store-Exclusive instruction to an address that is different from that used in the preceding Load-Exclusive instruction is unpredictable.

## Restrictions

In these instructions:

- · Do not use PC
- · Do not use SP for Rd and Rt
- For STREX, Rd must be different from both Rt and Rn
- The value of offset must be a multiple of four in the range 0–1020.

## Condition Flags

These instructions do not change the flags.

## Examples

```
MOV
       R1, #0x1
                         ; Initialize the 'lock taken' value try
LDREX R0, [LockAddr]
                         ; Load the lock value
      R0, #0
                         ; Is the lock free?
CMP
ITT
      EQ
                         ; IT instruction for STREXEQ and CMPEQ
STREXEQ R0, R1, [LockAddr] \, ; Try and claim the lock
CMPEQ R0, #0 ; Did this succeed?
BNE
      try
                         ; No - try again
                         ; Yes - we have the lock
. . . .
```

### 12.6.4.9 CLREX

Clear Exclusive.

Syntax

CLREX{cond}

where:

condis an optional condition code, see "Conditional Execution".

## Operation

Use CLREX to make the next STREX, STREXB, or STREXH instruction write a 1 to its destination register and fail to perform the store. It is useful in exception handler code to force the failure of the store exclusive if the exception occurs between a load exclusive instruction and the matching store exclusive instruction in a synchronization operation.

See "Synchronization Primitives" for more information.

**Condition Flags** 

These instructions do not change the flags.

Examples

CLREX

## 12.6.5 General Data Processing Instructions

The table below shows the data processing instructions.

## Table 12-20: Data Processing Instructions

| Mnemonic | Description            |
|----------|------------------------|
| ADC      | Add with Carry         |
| ADD      | Add                    |
| ADDW     | Add                    |
| AND      | Logical AND            |
| ASR      | Arithmetic Shift Right |
| BIC      | Bit Clear              |
| CLZ      | Count leading zeros    |
| CMN      | Compare Negative       |
| CMP      | Compare                |
| EOR      | Exclusive OR           |
| LSL      | Logical Shift Left     |
| LSR      | Logical Shift Right    |

Table 12-20: Data Processing Instructions (Continued)

| Mnemonic | Description                                           |
|----------|-------------------------------------------------------|
| MOV      | Move                                                  |
| MOVT     | Move Top                                              |
| MOVW     | Move 16-bit constant                                  |
| MVN      | Move NOT                                              |
| ORN      | Logical OR NOT                                        |
| ORR      | Logical OR                                            |
| RBIT     | Reverse Bits                                          |
| REV      | Reverse byte order in a word                          |
| REV16    | Reverse byte order in each halfword                   |
| REVSH    | Reverse byte order in bottom halfword and sign extend |
| ROR      | Rotate Right                                          |
| RRX      | Rotate Right with Extend                              |
| RSB      | Reverse Subtract                                      |
| SADD16   | Signed Add 16                                         |
| SADD8    | Signed Add 8                                          |
| SASX     | Signed Add and Subtract with Exchange                 |
| SSAX     | Signed Subtract and Add with Exchange                 |
| SBC      | Subtract with Carry                                   |
| SHADD16  | Signed Halving Add 16                                 |
| SHADD8   | Signed Halving Add 8                                  |
| SHASX    | Signed Halving Add and Subtract with Exchange         |
| SHSAX    | Signed Halving Subtract and Add with Exchange         |
| SHSUB16  | Signed Halving Subtract 16                            |
| SHSUB8   | Signed Halving Subtract 8                             |
| SSUB16   | Signed Subtract 16                                    |
| SSUB8    | Signed Subtract 8                                     |
| SUB      | Subtract                                              |
| SUBW     | Subtract                                              |
| TEQ      | Test Equivalence                                      |
| TST      | Test                                                  |
| UADD16   | Unsigned Add 16                                       |
| UADD8    | Unsigned Add 8                                        |
| UASX     | Unsigned Add and Subtract with Exchange               |
| USAX     | Unsigned Subtract and Add with Exchange               |
| UHADD16  | Unsigned Halving Add 16                               |
| UHADD8   | Unsigned Halving Add 8                                |
|          |                                                       |

Table 12-20: Data Processing Instructions (Continued)

| Mnemonic | Description                                         |
|----------|-----------------------------------------------------|
| UHASX    | Unsigned Halving Add and Subtract with Exchange     |
| UHSAX    | Unsigned Halving Subtract and Add with Exchange     |
| UHSUB16  | Unsigned Halving Subtract 16                        |
| UHSUB8   | Unsigned Halving Subtract 8                         |
| USAD8    | Unsigned Sum of Absolute Differences                |
| USADA8   | Unsigned Sum of Absolute Differences and Accumulate |
| USUB16   | Unsigned Subtract 16                                |
| USUB8    | Unsigned Subtract 8                                 |

### 12.6.5.1 ADD, ADC, SUB, SBC, and RSB

Add, Add with carry, Subtract, Subtract with carry, and Reverse Subtract.

### Syntax

where:

opis one of:

ADD Add

ADC Add with Carry.

SUB Subtract.

SBC Subtract with Carry.

RSB Reverse Subtract.

Sis an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional Execution".

condis an optional condition code, see "Conditional Execution".

Rdis the destination register. If Rd is omitted, the destination register is Rn.

Rnis the register holding the first operand.

Operand2is a flexible second operand. See "Flexible Second Operand" for details of the options.

imm12is any value in the range 0-4095.

## Operation

The ADD instruction adds the value of *Operand2* or *imm12* to the value in *Rn*.

The ADC instruction adds the values in Rn and Operand2, together with the carry flag.

The SUB instruction subtracts the value of Operand2 or imm12 from the value in Rn.

The SBC instruction subtracts the value of *Operand2* from the value in *Rn*. If the carry flag is clear, the result is reduced by one.

The RSB instruction subtracts the value in *Rn* from the value of *Operand2*. This is useful because of the wide range of options for *Operand2*.

Use ADC and SBC to synthesize multiword arithmetic, see "Multiword arithmetic examples" below.

See also "ADR".

**Note:** ADDW is equivalent to the ADD syntax that uses the *imm12* operand. SUBW is equivalent to the SUB syntax that uses the *imm12* operand.

### Restrictions

In these instructions:

- Operand2 must not be SP and must not be PC
- Rd can be SP only in ADD and SUB, and only with the additional restrictions:
  - Rn must also be SP
  - Any shift in Operand2 must be limited to a maximum of 3 bits using LSL
- Rn can be SP only in ADD and SUB

- Rd can be PC only in the ADD{cond} PC, PC, Rm instruction where:
  - The user must not specify the S suffix
  - Rm must not be PC and must not be SP
  - If the instruction is conditional, it must be the last instruction in the IT block
- With the exception of the ADD{cond} PC, PC, Rm instruction, Rn can be PC only in ADD and SUB, and only with the additional restrictions:
  - The user must not specify the S suffix
  - The second operand must be a constant in the range 0 to 4095.
  - Note: When using the PC for an addition or a subtraction, bits[1:0] of the PC are rounded to 0b00 before performing the calculation, making the base address for the calculation word-aligned.
  - Note: To generate the address of an instruction, the constant based on the value of the PC must be adjusted. ARM recommends
    to use the ADR instruction instead of ADD or SUB with Rn equal to the PC, because the assembler automatically calculates the
    correct constant for the ADR instruction.

When *Rd* is PC in the ADD{*cond*} PC, PC, Rm instruction:

- · Bit[0] of the value written to the PC is ignored
- A branch occurs to the address created by forcing bit[0] of that value to 0.

### Condition Flags

If S is specified, these instructions update the N, Z, C and V flags according to the result.

### Examples

```
ADD R2, R1, R3 ; Sets the flags on the result SUBS R8, R6, #240 ; Subtracts contents of R4 from 1280 RSB R4, R4, #1280 ; Only executed if C flag set and Z ADCHI R11, R0, R3 ; flag clear.
```

### Multiword Arithmetic Examples

The example below shows two instructions that add a 64-bit integer contained in R2 and R3 to another 64-bit integer contained in R0 and R1, and place the result in R4 and R5.

## 64-bit Addition Example

```
ADDS R4, R0, R2; add the least significant words ADC R5, R1, R3; add the most significant words with carry
```

Multiword values do not have to use consecutive registers. The example below shows instructions that subtract a 96-bit integer contained in R9, R1, and R11 from another contained in R6, R2, and R8. The example stores the result in R6, R9, and R2.

## 96-bit Subtraction Example

```
SUBS R6, R6, R9 ; subtract the least significant words
SBCS R9, R2, R1 ; subtract the middle words with carry
SBC R2, R8, R11 ; subtract the most significant words with carry
```

## 12.6.5.2 AND, ORR, EOR, BIC, and ORN

Logical AND, OR, Exclusive OR, Bit Clear, and OR NOT.

Syntax

 $op{S}{cond}$  {Rd,} Rn, Operand2

where:

opis one of:

AND logical AND.

ORR logical OR, or bit set.

EOR logical Exclusive OR.

BIC logical AND NOT, or bit clear.

ORN logical OR NOT.

Sis an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional Execution".

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the register holding the first operand.

Operand2is a flexible second operand. See "Flexible Second Operand" for details of the options.

Operation

The AND, EOR, and ORR instructions perform bitwise AND, Exclusive OR, and OR operations on the values in Rn and Operand2.

The BIC instruction performs an AND operation on the bits in *Rn* with the complements of the corresponding bits in the value of *Operand2*.

The ORN instruction performs an OR operation on the bits in *Rn* with the complements of the corresponding bits in the value of *Operand2*.

Restrictions

Do not use SP and do not use PC.

**Condition Flags** 

If S is specified, these instructions:

- · Update the N and Z flags according to the result
- · Can update the C flag during the calculation of Operand2, see "Flexible Second Operand"
- · Do not affect the V flag.

## Examples

```
AND R9, R2, #0xFF00
ORREQ R2, R0, R5
ANDS R9, R8, #0x19
EORS R7, R11, #0x18181818
BIC R0, R1, #0xab
ORN R7, R11, R14, ROR #4
ORNS R7, R11, R14, ASR #32
```

### 12.6.5.3 ASR, LSL, LSR, ROR, and RRX

Arithmetic Shift Right, Logical Shift Left, Logical Shift Right, Rotate Right, and Rotate Right with Extend.

### Syntax

```
 op\{S\}\{cond\} \ Rd, \ Rm, \ Rs \\ op\{S\}\{cond\} \ Rd, \ Rm, \ \#n \\ RRX\{S\}\{cond\} \ Rd, \ Rm \\
```

## where:

opis one of:

ASR Arithmetic Shift Right.

LSL Logical Shift Left.

LSR Logical Shift Right.

ROR Rotate Right.

Sis an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional Execution".

Rdis the destination register.

Rmis the register holding the value to be shifted.

Rsis the register holding the shift length to apply to the value in Rm. Only the least

significant byte is used and can be in the range 0 to 255.

nis the shift length. The range of shift length depends on the instruction:

ASR shift length from 1 to 32

LSL shift length from 0 to 31

LSR shift length from 1 to 32

ROR shift length from 0 to 31

MOVS Rd, Rm is the preferred syntax for LSLS Rd, Rm, #0.

### Operation

ASR, LSL, LSR, and ROR move the bits in the register *Rm* to the left or right by the number of places specified by constant *n* or register *Rs*. RRX moves the bits in register *Rm* to the right by 1.

In all these instructions, the result is written to *Rd*, but the value in register *Rm* remains unchanged. For details on what result is generated by the different instructions, see "Shift Operations".

### Restrictions

Do not use SP and do not use PC.

## Condition Flags

If S is specified:

- These instructions update the N and Z flags according to the result
- The C flag is updated to the last bit shifted out, except when the shift length is 0, see "Shift Operations".

## Examples

```
ASR R7, R8, #9 ; Arithmetic shift right by 9 bits
SLS R1, R2, #3 ; Logical shift left by 3 bits with flag update
LSR R4, R5, #6 ; Logical shift right by 6 bits
ROR R4, R5, R6 ; Rotate right by the value in the bottom byte of R6
RRX R4, R5 ; Rotate right with extend.
```

## 12.6.5.4 CLZ

Count Leading Zeros.

## Syntax

```
CLZ\{cond\}\ Rd, Rm
```

where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rmis the operand register.

### Operation

The CLZ instruction counts the number of leading zeros in the value in *Rm* and returns the result in *Rd*. The result value is 32 if no bits are set and zero if bit[31] is set.

### Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

This instruction does not change the flags.

### Examples

CLZ R4,R9 CLZNE R2,R3

### 12.6.5.5 CMP and CMN

Compare and Compare Negative.

## Syntax

```
CMP\{cond\}\ Rn,\ Operand2 CMN\{cond\}\ Rn,\ Operand2
```

### where:

condis an optional condition code, see "Conditional Execution".

Rnis the register holding the first operand.

Operand2is a flexible second operand. See "Flexible Second Operand" for details of the options.

## Operation

These instructions compare the value in a register with *Operand2*. They update the condition flags on the result, but do not write the result to a register.

The CMP instruction subtracts the value of *Operand2* from the value in *Rn*. This is the same as a SUBS instruction, except that the result is discarded.

The CMN instruction adds the value of *Operand2* to the value in *Rn*. This is the same as an ADDS instruction, except that the result is discarded.

## Restrictions

In these instructions:

- · Do not use PC
- · Operand2 must not be SP.

### Condition Flags

These instructions update the N, Z, C and V flags according to the result.

```
CMP R2, R9
CMN R0, #6400
CMPGT SP, R7, LSL #2
```

### 12.6.5.6 MOV and MVN

Move and Move NOT.

### Syntax

 $MOV{S}{cond}$  Rd, Operand2  $MOV{cond}$  Rd, #imm16  $MVN{S}{cond}$  Rd, Operand2

### where:

Sis an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional Execution".

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Operand2is a flexible second operand. See "Flexible Second Operand" for details of the options.

imm16is any value in the range 0-65535.

### Operation

The MOV instruction copies the value of Operand2 into Rd.

When Operand2 in a MOV instruction is a register with a shift other than LSL #0, the preferred syntax is the corresponding shift instruction:

- ASR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, ASR #n
- LSL{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, LSL #n if n != 0
- LSR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, LSR #n
- ROR{S}{cond} Rd, Rm, #n is the preferred syntax for MOV{S}{cond} Rd, Rm, ROR #n
- RRX{S}{cond} Rd, Rm is the preferred syntax for MOV{S}{cond} Rd, Rm, RRX.

Also, the MOV instruction permits additional forms of Operand2 as synonyms for shift instructions:

- MOV{S}{cond} Rd, Rm, ASR Rs is a synonym for ASR{S}{cond} Rd, Rm, Rs
- MOV{S}{cond} Rd, Rm, LSL Rs is a synonym for LSL{S}{cond} Rd, Rm, Rs
- MOV{S}{cond} Rd, Rm, LSR Rs is a synonym for LSR{S}{cond} Rd, Rm, Rs
- MOV{S}{cond} Rd, Rm, ROR Rs is a synonym for ROR{S}{cond} Rd, Rm, Rs

See "ASR, LSL, LSR, ROR, and RRX".

The MVN instruction takes the value of Operand2, performs a bitwise logical NOT operation on the value, and places the result into Rd.

The MOVW instruction provides the same function as MOV, but is restricted to using the imm16 operand.

### Restrictions

SP and PC only can be used in the MOV instruction, with the following restrictions:

- · The second operand must be a register without shift
- The S suffix must not be specified.

When Rd is PC in a MOV instruction:

- · Bit[0] of the value written to the PC is ignored
- A branch occurs to the address created by forcing bit[0] of that value to 0.

Though it is possible to use MOV as a branch instruction, ARM strongly recommends the use of a BX or BLX instruction to branch for software portability to the ARM instruction set.

## Condition Flags

If S is specified, these instructions:

- · Update the N and Z flags according to the result
- Can update the C flag during the calculation of Operand2, see "Flexible Second Operand"
- · Do not affect the V flag.

```
MOVS R11, #0x000B; Write value of 0x000B to R11, flags get updated
MOV R1, #0xFA05; Write value of 0xFA05 to R1, flags are not updated
MOVS R10, R12; Write value in R12 to R10, flags get updated
MOV R3, #23; Write value of 23 to R3
MOV R8, SP; Write value of stack pointer to R8
MVNS R2, #0xF; Write value of 0xFFFFFFFF0 (bitwise inverse of 0xF); to the R2 and update flags.
```

## 12.6.5.7 MOVT

Move Top.

## Syntax

MOVT{cond} Rd, #imm16

where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

imm16is a 16-bit immediate constant.

Operation

MOVT writes a 16-bit immediate value, imm16, to the top halfword, Rd[31:16], of its destination register. The write does not affect Rd[15:0].

The MOV, MOVT instruction pair enables to generate any 32-bit constant.

Restrictions

Rd must not be SP and must not be PC.

Condition Flags

This instruction does not change the flags.

```
MOVT R3, \#0xF123; Write 0xF123 to upper halfword of R3, lower halfword; and APSR are unchanged.
```

## 12.6.5.8 REV, REV16, REVSH, and RBIT

Reverse bytes and Reverse bits.

Syntax

```
op{cond} Rd, Rn
```

where:

opis any of:

REV Reverse byte order in a word.

REV16 Reverse byte order in each halfword independently.

REVSH Reverse byte order in the bottom halfword, and sign extend to 32 bits.

RBIT Reverse the bit order in a 32-bit word.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the register holding the operand.

Operation

Use these instructions to change endianness of data:

REV converts either:

- · 32-bit big-endian data into little-endian data
- · 32-bit little-endian data into big-endian data.

REV16 converts either:

- · 16-bit big-endian data into little-endian data
- · 16-bit little-endian data into big-endian data.

REVSH converts either:

- · 16-bit signed big-endian data into 32-bit signed little-endian data
- 16-bit signed little-endian data into 32-bit signed big-endian data.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
REV R3, R7; Reverse byte order of value in R7 and write it to R3
REV16 R0, R0; Reverse byte order of each 16-bit halfword in R0
REVSH R0, R5; Reverse Signed Halfword
REVHS R3, R7; Reverse with Higher or Same condition
RBIT R7, R8; Reverse bit order of value in R8 and write the result to R7.
```

### 12.6.5.9 SADD16 and SADD8

Signed Add 16 and Signed Add 8

Syntax

```
op\{cond\}\{Rd,\} Rn, Rm
```

where:

opis any of:

SADD16 Performs two 16-bit signed integer additions.

SADD8 Performs four 8-bit signed integer additions.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first register holding the operand.

Rmis the second register holding the operand.

Operation

Use these instructions to perform a halfword or byte add in parallel:

The SADD16 instruction:

- 1. Adds each halfword from the first operand to the corresponding halfword of the second operand.
- 2. Writes the result in the corresponding halfwords of the destination register.

The SADD8 instruction:

1. Adds each byte of the first operand to the corresponding byte of the second operand.

Writes the result in the corresponding bytes of the destination register.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
SADD16 R1, R0 ; Adds the halfwords in R0 to the corresponding ; halfwords of R1 and writes to corresponding halfword ; of R1.

SADD8 R4, R0, R5; Adds bytes of R0 to the corresponding byte in R5 and ; writes to the corresponding byte in R4.
```

### 12.6.5.10 SHADD16 and SHADD8

Signed Halving Add 16 and Signed Halving Add 8

Syntax

```
op\{cond\}\{Rd,\} Rn, Rm
```

where:

opis any of:

SHADD16 Signed Halving Add 16.

SHADD8 Signed Halving Add 8.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

Operation

Use these instructions to add 16-bit and 8-bit data and then to halve the result before writing the result to the destination register:

The SHADD16 instruction:

- 1. Adds each halfword from the first operand to the corresponding halfword of the second operand.
- 2. Shuffles the result by one bit to the right, halving the data.
- 3. Writes the halfword results in the destination register.

The SHADDB8 instruction:

- 1. Adds each byte of the first operand to the corresponding byte of the second operand.
- 2. Shuffles the result by one bit to the right, halving the data.
- 3. Writes the byte results in the destination register.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
SHADD16 R1, R0 ; Adds halfwords in R0 to corresponding halfword of R1 ; and writes halved result to corresponding halfword in ; R1 SHADD8 R4, R0, R5 ; Adds bytes of R0 to corresponding byte in R5 and ; writes halved result to corresponding byte in R4.
```

### 12.6.5.11 SHASX and SHSAX

Signed Halving Add and Subtract with Exchange and Signed Halving Subtract and Add with Exchange.

### Syntax

```
op{cond} {Rd}, Rn, Rm
```

where:

opis any of:

SHASX Add and Subtract with Exchange and Halving.

SHSAX Subtract and Add with Exchange and Halving.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Operation

The SHASX instruction:

- 1. Adds the top halfword of the first operand with the bottom halfword of the second operand.
- 2. Writes the halfword result of the addition to the top halfword of the destination register, shifted by one bit to the right causing a divide by two, or halving.
- 3. Subtracts the top halfword of the second operand from the bottom highword of the first operand.
- 4. Writes the halfword result of the division in the bottom halfword of the destination register, shifted by one bit to the right causing a divide by two, or halving.

The SHSAX instruction:

- 1. Subtracts the bottom halfword of the second operand from the top highword of the first operand.
- Writes the halfword result of the addition to the bottom halfword of the destination register, shifted by one bit to the right causing a divide by two, or halving.
- 3. Adds the bottom halfword of the first operand with the top halfword of the second operand.
- 4. Writes the halfword result of the division in the top halfword of the destination register, shifted by one bit to the right causing a divide by two, or halving.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not affect the condition code flags.

```
SHASX R7, R4, R2 ; Adds top halfword of R4 to bottom halfword of R2 ; and writes halved result to top halfword of R7 ; Subtracts top halfword of R2 from bottom halfword of R7 SHSAX R0, R3, R5 ; Subtracts bottom halfword of R5 from top halfword ; of R3 and writes halved result to top halfword of R0 ; Adds top halfword of R5 to bottom halfword of R3 and ; writes halved result to bottom halfword of R0.
```

### 12.6.5.12 SHSUB16 and SHSUB8

Signed Halving Subtract 16 and Signed Halving Subtract 8

## Syntax

```
op{cond}{Rd,} Rn, Rm
where:
```

opis any of:

SHSUB16 Signed Halving Subtract 16.

SHSUB8 Signed Halving Subtract 8.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

### Operation

Use these instructions to add 16-bit and 8-bit data and then to halve the result before writing the result to the destination register:

### The SHSUB16 instruction:

- 1. Subtracts each halfword of the second operand from the corresponding halfwords of the first operand.
- 2. Shuffles the result by one bit to the right, halving the data.
- 3. Writes the halved halfword results in the destination register.

### The SHSUBB8 instruction:

- 1. Subtracts each byte of the second operand from the corresponding byte of the first operand,
- 2. Shuffles the result by one bit to the right, halving the data,
- 3. Writes the corresponding signed byte results in the destination register.

## Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not change the flags.

```
SHSUB16 R1, R0 ; Subtracts halfwords in R0 from corresponding halfword ; of R1 and writes to corresponding halfword of R1 SHSUB8 R4, R0, R5 ; Subtracts bytes of R0 from corresponding byte in R5, ; and writes to corresponding byte in R4.
```

### 12.6.5.13 SSUB16 and SSUB8

Signed Subtract 16 and Signed Subtract 8

Syntax

```
op\{cond\}\{Rd,\} Rn, Rm
```

where:

opis any of:

SSUB16 Performs two 16-bit signed integer subtractions.

SSUB8 Performs four 8-bit signed integer subtractions.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

Operation

Use these instructions to change endianness of data:

The SSUB16 instruction:

- 1. Subtracts each halfword from the second operand from the corresponding halfword of the first operand
- 2. Writes the difference result of two signed halfwords in the corresponding halfword of the destination register.

The SSUB8 instruction:

- 1. Subtracts each byte of the second operand from the corresponding byte of the first operand
- 2. Writes the difference result of four signed bytes in the corresponding byte of the destination register.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
SSUB16 R1, R0 ; Subtracts halfwords in R0 from corresponding halfword ; of R1 and writes to corresponding halfword of R1 SSUB8 R4, R0, R5 ; Subtracts bytes of R5 from corresponding byte in ; R0, and writes to corresponding byte of R4.
```

### 12.6.5.14 SASX and SSAX

Signed Add and Subtract with Exchange and Signed Subtract and Add with Exchange.

### Syntax

```
op{cond} {Rd}, Rm, Rn
where:
```

opis any of:

SASX Signed Add and Subtract with Exchange.

SSAX Signed Subtract and Add with Exchange.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

### Operation

The SASX instruction:

- 1. Adds the signed top halfword of the first operand with the signed bottom halfword of the second operand.
- Writes the signed result of the addition to the top halfword of the destination register.
- 3. Subtracts the signed bottom halfword of the second operand from the top signed highword of the first operand.
- 4. Writes the signed result of the subtraction to the bottom halfword of the destination register.

The SSAX instruction:

- 1. Subtracts the signed bottom halfword of the second operand from the top signed highword of the first operand.
- Writes the signed result of the addition to the bottom halfword of the destination register.
- 3. Adds the signed top halfword of the first operand with the signed bottom halfword of the second operand.
- 4. Writes the signed result of the subtraction to the top halfword of the destination register.

### Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the condition code flags.

```
SASX R0, R4, R5; Adds top halfword of R4 to bottom halfword of R5 and; writes to top halfword of R0; Subtracts bottom halfword of R5 from top halfword of R4; and writes to bottom halfword of R0

SSAX R7, R3, R2; Subtracts top halfword of R2 from bottom halfword of R3; and writes to bottom halfword of R7; Adds top halfword of R3 with bottom halfword of R2 and; writes to top halfword of R7.
```

### 12.6.5.15 TST and TEQ

Test bits and Test Equivalence.

### Syntax

```
TST\{cond\} Rn, Operand2

TEQ\{cond\} Rn, Operand2
```

### where

condis an optional condition code, see "Conditional Execution".

Rnis the register holding the first operand.

Operand2is a flexible second operand. See "Flexible Second Operand" for details of the options.

## Operation

These instructions test the value in a register against *Operand2*. They update the condition flags based on the result, but do not write the result to a register.

The TST instruction performs a bitwise AND operation on the value in *Rn* and the value of *Operand2*. This is the same as the ANDS instruction, except that it discards the result.

To test whether a bit of *Rn* is 0 or 1, use the TST instruction with an *Operand2* constant that has that bit set to 1 and all other bits cleared to 0.

The TEQ instruction performs a bitwise Exclusive OR operation on the value in *Rn* and the value of *Operand2*. This is the same as the EORS instruction, except that it discards the result.

Use the TEQ instruction to test if two values are equal without affecting the V or C flags.

TEQ is also useful for testing the sign of a value. After the comparison, the N flag is the logical Exclusive OR of the sign bits of the two operands.

### Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions:

- · Update the N and Z flags according to the result
- · Can update the C flag during the calculation of Operand2, see "Flexible Second Operand"
- · Do not affect the V flag.

```
TST R0, #0x3F8; Perform bitwise AND of R0 value to 0x3F8,
; APSR is updated but result is discarded

TEQEQ R10, R9; Conditionally test if value in R10 is equal to
; value in R9, APSR is updated but result is discarded.
```

### 12.6.5.16 UADD16 and UADD8

Unsigned Add 16 and Unsigned Add 8

## Syntax

```
op\{cond\}\{Rd,\} Rn, Rm
```

where:

opis any of:

UADD16 Performs two 16-bit unsigned integer additions.

UADD8 Performs four 8-bit unsigned integer additions.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first register holding the operand.

Rmis the second register holding the operand.

Operation

Use these instructions to add 16- and 8-bit unsigned data:

The UADD16 instruction:

- 1. Adds each halfword from the first operand to the corresponding halfword of the second operand.
- 2. Writes the unsigned result in the corresponding halfwords of the destination register.

The UADD16 instruction:

- 1. Adds each byte of the first operand to the corresponding byte of the second operand.
- 2. Writes the unsigned result in the corresponding byte of the destination register.

### Restrictions

Do not use SP and do not use PC.

**Condition Flags** 

These instructions do not change the flags.

```
UADD16 R1, R0 ; Adds halfwords in R0 to corresponding halfword of R1, ; writes to corresponding halfword of R1
UADD8 R4, R0, R5 ; Adds bytes of R0 to corresponding byte in R5 and ; writes to corresponding byte in R4.
```

### 12.6.5.17 UASX and USAX

Add and Subtract with Exchange and Subtract and Add with Exchange.

### Syntax

```
op{cond} {Rd}, Rn, Rm
where:
```

opis one of:

UASX Add and Subtract with Exchange.

USAX Subtract and Add with Exchange.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

## Operation

The UASX instruction:

- 1. Subtracts the top halfword of the second operand from the bottom halfword of the first operand.
- 2. Writes the unsigned result from the subtraction to the bottom halfword of the destination register.
- 3. Adds the top halfword of the first operand with the bottom halfword of the second operand.
- 4. Writes the unsigned result of the addition to the top halfword of the destination register.

### The USAX instruction:

- 1. Adds the bottom halfword of the first operand with the top halfword of the second operand.
- Writes the unsigned result of the addition to the bottom halfword of the destination register.
- 3. Subtracts the bottom halfword of the second operand from the top halfword of the first operand.
- 4. Writes the unsigned result from the subtraction to the top halfword of the destination register.

### Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the condition code flags.

```
UASX R0, R4, R5; Adds top halfword of R4 to bottom halfword of R5 and ; writes to top halfword of R0; Subtracts bottom halfword of R5 from top halfword of R0; and writes to bottom halfword of R0
USAX R7, R3, R2; Subtracts top halfword of R2 from bottom halfword of R3; and writes to bottom halfword of R7; Adds top halfword of R3 to bottom halfword of R2 and ; writes to top halfword of R7.
```

### 12.6.5.18 UHADD16 and UHADD8

Unsigned Halving Add 16 and Unsigned Halving Add 8

### Syntax

```
op{cond}{Rd,} Rn, Rm
where:
```

WITCIC.

opis any of:

UHADD16 Unsigned Halving Add 16.

UHADD8 Unsigned Halving Add 8.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the register holding the first operand.

Rmis the register holding the second operand.

Operation

Use these instructions to add 16- and 8-bit data and then to halve the result before writing the result to the destination register:

The UHADD16 instruction:

- 1. Adds each halfword from the first operand to the corresponding halfword of the second operand.
- 2. Shuffles the halfword result by one bit to the right, halving the data.
- 3. Writes the unsigned results to the corresponding halfword in the destination register.

The UHADD8 instruction:

- 1. Adds each byte of the first operand to the corresponding byte of the second operand.
- 2. Shuffles the byte result by one bit to the right, halving the data.
- 3. Writes the unsigned results in the corresponding byte in the destination register.

### Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not change the flags.

```
UHADD16 R7, R3 ; Adds halfwords in R7 to corresponding halfword of R3 ; and writes halved result to corresponding halfword ; in R7

UHADD8 R4, R0, R5 ; Adds bytes of R0 to corresponding byte in R5 and ; writes halved result to corresponding byte in R4.
```

### 12.6.5.19 UHASX and UHSAX

Unsigned Halving Add and Subtract with Exchange and Unsigned Halving Subtract and Add with Exchange.

### Syntax

```
op{cond} {Rd}, Rn, Rm
where:
```

opis one of:

UHASX Add and Subtract with Exchange and Halving.

UHSAX Subtract and Add with Exchange and Halving.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

## Operation

### The UHASX instruction:

- 1. Adds the top halfword of the first operand with the bottom halfword of the second operand.
- 2. Shifts the result by one bit to the right causing a divide by two, or halving.
- 3. Writes the halfword result of the addition to the top halfword of the destination register.
- 4. Subtracts the top halfword of the second operand from the bottom highword of the first operand.
- 5. Shifts the result by one bit to the right causing a divide by two, or halving.
- 6. Writes the halfword result of the division in the bottom halfword of the destination register.

### The UHSAX instruction:

- Subtracts the bottom halfword of the second operand from the top highword of the first operand.
- 2. Shifts the result by one bit to the right causing a divide by two, or halving.
- 3. Writes the halfword result of the subtraction in the top halfword of the destination register.
- 4. Adds the bottom halfword of the first operand with the top halfword of the second operand.
- 5. Shifts the result by one bit to the right causing a divide by two, or halving.
- 6. Writes the halfword result of the addition to the bottom halfword of the destination register.

### Restrictions

Do not use SP and do not use PC.

### Condition Flags

These instructions do not affect the condition code flags.

```
UHASX R7, R4, R2; Adds top halfword of R4 with bottom halfword of R2; and writes halved result to top halfword of R7; Subtracts top halfword of R2 from bottom halfword of R7 and writes halved result to bottom halfword of R7 UHSAX R0, R3, R5; Subtracts bottom halfword of R5 from top halfword of R3 and writes halved result to top halfword of R0; Adds top halfword of R5 to bottom halfword of R3 and writes halved result to bottom halfword of R0; writes halved result to bottom halfword of R0.
```

### 12.6.5.20 UHSUB16 and UHSUB8

Unsigned Halving Subtract 16 and Unsigned Halving Subtract 8

### Syntax

```
op{cond}{Rd,} Rn, Rm
where:
```

opis any of:

UHSUB16 Performs two unsigned 16-bit integer additions, halves the results, and writes the results to the destination register.

UHSUB8 Performs four unsigned 8-bit integer additions, halves the results, and writes the results to the destination register.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first register holding the operand.

Rmis the second register holding the operand.

Operation

Use these instructions to add 16-bit and 8-bit data and then to halve the result before writing the result to the destination register:

The UHSUB16 instruction:

- 1. Subtracts each halfword of the second operand from the corresponding halfword of the first operand.
- 2. Shuffles each halfword result to the right by one bit, halving the data.
- 3. Writes each unsigned halfword result to the corresponding halfwords in the destination register.

The UHSUB8 instruction:

- 1. Subtracts each byte of second operand from the corresponding byte of the first operand.
- 2. Shuffles each byte result by one bit to the right, halving the data.
- Writes the unsigned byte results to the corresponding byte of the destination register.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
UHSUB16 R1, R0 ; Subtracts halfwords in R0 from corresponding halfword of ; R1 and writes halved result to corresponding halfword in R1 UHSUB8 R4, R0, R5 ; Subtracts bytes of R5 from corresponding byte in R0 and ; writes halved result to corresponding byte in R4.
```

### 12.6.5.21 SEL

Select Bytes. Selects each byte of its result from either its first operand or its second operand, according to the values of the GE flags.

### Syntax

```
\mathtt{SEL}\{\mathtt{<c>}\}\{\mathtt{<q>}\}\ \{\mathtt{<Rd>},\}\ \mathtt{<Rn>},\ \mathtt{<Rm>}
```

### where:

c, qare standard assembler syntax fields.

Rdis the destination register.

Rnis the first register holding the operand.

Rmis the second register holding the operand.

## Operation

The SEL instruction:

- Reads the value of each bit of APSR.GE.
- 2. Depending on the value of APSR.GE, assigns the destination register the value of either the first or second operand register.

#### Restrictions

None.

## Condition Flags

These instructions do not change the flags.

```
SADD16 R0, R1, R2 \, ; Set GE bits based on result SEL R0, R0, R3 \, ; Select bytes from R0 or R3, based on GE.
```

### 12.6.5.22 USAD8

Unsigned Sum of Absolute Differences

## Syntax

```
{\tt USAD8}\{{\tt cond}\}\{{\tt Rd},\} {\tt Rn}, {\tt Rm}
```

### where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

Operation

The USAD8 instruction:

- 1. Subtracts each byte of the second operand register from the corresponding byte of the first operand register.
- 2. Adds the absolute values of the differences together.
- 3. Writes the result to the destination register.

### Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not change the flags.

```
USAD8 R1, R4, R0 ; Subtracts each byte in R0 from corresponding byte of R4 ; adds the differences and writes to R1 USAD8 R0, R5 ; Subtracts bytes of R5 from corresponding byte in R0, ; adds the differences and writes to R0.
```

### 12.6.5.23 USADA8

Unsigned Sum of Absolute Differences and Accumulate

## Syntax

```
{\tt USADA8}\{{\tt cond}\}\{{\tt Rd},\} {\tt Rn}, {\tt Rm}, {\tt Ra}
```

### where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

Rais the register that contains the accumulation value.

Operation

The USADA8 instruction:

- 1. Subtracts each byte of the second operand register from the corresponding byte of the first operand register.
- 2. Adds the unsigned absolute differences together.
- 3. Adds the accumulation value to the sum of the absolute differences.
- Writes the result to the destination register.

## Restrictions

Do not use SP and do not use PC.

### Condition Flags

These instructions do not change the flags.

```
USADA8 R1, R0, R6 ; Subtracts bytes in R0 from corresponding halfword of R1 ; adds differences, adds value of R6, writes to R1 USADA8 R4, R0, R5, R2 ; Subtracts bytes of R5 from corresponding byte in R0 ; adds differences, adds value of R2 writes to R4.
```

### 12.6.5.24 USUB16 and USUB8

Unsigned Subtract 16 and Unsigned Subtract 8

Syntax

```
op\{cond\}\{Rd,\} Rn, Rm
```

where

opis any of:

USUB16 Unsigned Subtract 16.

USUB8 Unsigned Subtract 8.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the second operand register.

Operation

Use these instructions to subtract 16-bit and 8-bit data before writing the result to the destination register:

The USUB16 instruction:

- 1. Subtracts each halfword from the second operand register from the corresponding halfword of the first operand register.
- 2. Writes the unsigned result in the corresponding halfwords of the destination register.

The USUB8 instruction:

- 1. Subtracts each byte of the second operand register from the corresponding byte of the first operand register.
- 2. Writes the unsigned byte result in the corresponding byte of the destination register.

Restrictions

Do not use SP and do not use PC.

**Condition Flags** 

These instructions do not change the flags.

```
USUB16 R1, R0 ; Subtracts halfwords in R0 from corresponding halfword of R1 ; and writes to corresponding halfword in R1USUB8 R4, R0, R5 ; Subtracts bytes of R5 from corresponding byte in R0 and ; writes to the corresponding byte in R4.
```

## 12.6.6 Multiply and Divide Instructions

The table below shows the multiply and divide instructions.

Table 12-21: Multiply and Divide Instructions

| Mnemonic        | Description                                                                     |
|-----------------|---------------------------------------------------------------------------------|
| MLA             | Multiply with Accumulate, 32-bit result                                         |
| MLS             | Multiply and Subtract, 32-bit result                                            |
| MUL             | Multiply, 32-bit result                                                         |
| SDIV            | Signed Divide                                                                   |
| SMLA[B,T]       | Signed Multiply Accumulate (halfwords)                                          |
| SMLAD, SMLADX   | Signed Multiply Accumulate Dual                                                 |
| SMLAL           | Signed Multiply with Accumulate (32 $\times$ 32 + 64), 64-bit result            |
| SMLAL[B,T]      | Signed Multiply Accumulate Long (halfwords)                                     |
| SMLALD, SMLALDX | Signed Multiply Accumulate Long Dual                                            |
| SMLAW[B T]      | Signed Multiply Accumulate (word by halfword)                                   |
| SMLSD           | Signed Multiply Subtract Dual                                                   |
| SMLSLD          | Signed Multiply Subtract Long Dual                                              |
| SMMLA           | Signed Most Significant Word Multiply Accumulate                                |
| SMMLS, SMMLSR   | Signed Most Significant Word Multiply Subtract                                  |
| SMUAD, SMUADX   | Signed Dual Multiply Add                                                        |
| SMUL[B,T]       | Signed Multiply (word by halfword)                                              |
| SMMUL, SMMULR   | Signed Most Significant Word Multiply                                           |
| SMULL           | Signed Multiply (32x32), 64-bit result                                          |
| SMULWB, SMULWT  | Signed Multiply (word by halfword)                                              |
| SMUSD, SMUSDX   | Signed Dual Multiply Subtract                                                   |
| UDIV            | Unsigned Divide                                                                 |
| UMAAL           | Unsigned Multiply Accumulate Accumulate Long (32 × 32 + 32 + 32), 64-bit result |
| UMLAL           | Unsigned Multiply with Accumulate (32 $\times$ 32 + 64), 64-bit result          |
| UMULL           | Unsigned Multiply (32 × 32), 64-bit result                                      |

### 12.6.6.1 MUL, MLA, and MLS

Multiply, Multiply with Accumulate, and Multiply with Subtract, using 32-bit operands, and producing a 32-bit result.

### Syntax

```
\label{eq:muls} \begin{split} & \text{MUL}\{S\}\{cond\} \ \{\textit{Rd},\} \ \textit{Rn}, \ \textit{Rm} \ ; \ \text{Multiply} \\ & \text{MLA}\{cond\} \ \textit{Rd}, \ \textit{Rn}, \ \textit{Rm}, \ \textit{Ra} \ ; \ \text{Multiply} \ \text{with accumulate} \\ & \text{MLS}\{cond\} \ \textit{Rd}, \ \textit{Rn}, \ \textit{Rm}, \ \textit{Ra} \ ; \ \text{Multiply} \ \text{with subtract} \end{split}
```

### where:

condis an optional condition code, see "Conditional Execution".

Sis an optional suffix. If S is specified, the condition code flags are updated on the result of the operation, see "Conditional Execution".

Rdis the destination register. If *Rd* is omitted, the destination register is *Rn*.

Rn, Rmare registers holding the values to be multiplied.

Rais a register holding the value to be added or subtracted from.

### Operation

The MUL instruction multiplies the values from Rn and Rm, and places the least significant 32 bits of the result in Rd.

The MLA instruction multiplies the values from *Rn* and *Rm*, adds the value from *Ra*, and places the least significant 32 bits of the result in *Rd*.

The MLS instruction multiplies the values from Rn and Rm, subtracts the product from the value from Ra, and places the least significant 32 bits of the result in Ra.

The results of these instructions do not depend on whether the operands are signed or unsigned.

### Restrictions

In these instructions, do not use SP and do not use PC.

If the S suffix is used with the MUL instruction:

- Rd, Rn, and Rm must all be in the range R0 to R7
- Rd must be the same as Rm
- · The cond suffix must not be used.

## Condition Flags

If S is specified, the MUL instruction:

- · Updates the N and Z flags according to the result
- · Does not affect the C and V flags.

### 12.6.6.2 UMULL, UMAAL, UMLAL

Unsigned Long Multiply, with optional Accumulate, using 32-bit operands and producing a 64-bit result.

### Syntax

```
op{cond} RdLo, RdHi, Rn, Rm
```

where:

opis one of:

UMULL Unsigned Long Multiply.

UMAAL Unsigned Long Multiply with Accumulate Accumulate.

UMLAL Unsigned Long Multiply, with Accumulate.

condis an optional condition code, see "Conditional Execution".

RdHi, RdLoare the destination registers. For UMAAL, UMLAL and UMLAL they also hold the accumulating value.

Rn, Rmare registers holding the first and second operands.

### Operation

These instructions interpret the values from Rn and Rm as unsigned 32-bit integers.

The UMULL instruction:

- Multiplies the two unsigned integers in the first and second operands.
- · Writes the least significant 32 bits of the result in RdLo.
- · Writes the most significant 32 bits of the result in RdHi.

The UMAAL instruction:

- Multiplies the two unsigned 32-bit integers in the first and second operands.
- Adds the unsigned 32-bit integer in RdHi to the 64-bit result of the multiplication.
- Adds the unsigned 32-bit integer in RdLo to the 64-bit result of the addition.
- · Writes the top 32-bits of the result to RdHi.
- · Writes the lower 32-bits of the result to RdLo.

### The UMLAL instruction:

- · Multiplies the two unsigned integers in the first and second operands.
- Adds the 64-bit result to the 64-bit unsigned integer contained in RdHi and RdLo.
- Writes the result back to RdHi and RdLo.

## Restrictions

In these instructions:

- Do not use SP and do not use PC.
- · RdHi and RdLo must be different registers.

### Condition Flags

These instructions do not affect the condition code flags.

```
UMULL R0, R4, R5, R6; Multiplies R5 and R6, writes the top 32 bits to R4; and the bottom 32 bits to R0

UMAAL R3, R6, R2, R7; Multiplies R2 and R7, adds R6, adds R3, writes the ; top 32 bits to R6, and the bottom 32 bits to R3

UMLAL R2, R1, R3, R5; Multiplies R5 and R3, adds R1:R2, writes to R1:R2.
```

#### 12.6.6.3 SMLA and SMLAW

Signed Multiply Accumulate (halfwords).

### Syntax

where:

opis one of:

SMLA Signed Multiply Accumulate Long (halfwords).

X and Y specifies which half of the source registers Rn and Rm are used as the first and second multiply operand.

If X is B, then the bottom halfword, bits [15:0], of Rn is used.

If X is T, then the top halfword, bits [31:16], of Rn is used.

If Y is B, then the bottom halfword, bits [15:0], of Rm is used.

If Y is T, then the top halfword, bits [31:16], of Rm is used

SMLAW Signed Multiply Accumulate (word by halfword).

Y specifies which half of the source register Rm is used as the second multiply operand.

If Y is T, then the top halfword, bits [31:16] of Rm is used.

If Y is B, then the bottom halfword, bits [15:0] of Rm is used.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register. If Rd is omitted, the destination register is Rn.

Rn, Rmare registers holding the values to be multiplied.

Rais a register holding the value to be added or subtracted from.

Operation

The SMALBB, SMLABT, SMLATB, SMLATT instructions:

- Multiplies the specified signed halfword, top or bottom, values from Rn and Rm.
- Adds the value in Ra to the resulting 32-bit product.
- Writes the result of the multiplication and addition in Rd.

The non-specified halfwords of the source registers are ignored.

The SMLAWB and SMLAWT instructions:

- Multiply the 32-bit signed values in Rn with:
  - The top signed halfword of Rm, T instruction suffix.
  - The bottom signed halfword of Rm, B instruction suffix.
- Add the 32-bit signed value in Ra to the top 32 bits of the 48-bit product
- Writes the result of the multiplication and addition in Rd.

The bottom 16 bits of the 48-bit product are ignored.

If overflow occurs during the addition of the accumulate value, the instruction sets the Q flag in the APSR. No overflow can occur during the multiplication.

Restrictions

In these instructions, do not use SP and do not use PC.

Condition Flags

If an overflow is detected, the Q flag is set.

```
SMLABB R5, R6, R4, R1; Multiplies bottom halfwords of R6 and R4, adds; R1 and writes to R5

SMLATB R5, R6, R4, R1; Multiplies top halfword of R6 with bottom halfword; of R4, adds R1 and writes to R5

SMLATT R5, R6, R4, R1; Multiplies top halfwords of R6 and R4, adds
```

```
; R1 and writes the sum to R5

SMLABT R5, R6, R4, R1 ; Multiplies bottom halfword of R6 with top halfword
; of R4, adds R1 and writes to R5

SMLABT R4, R3, R2 ; Multiplies bottom halfword of R4 with top halfword of
; R3, adds R2 and writes to R4

SMLAWB R10, R2, R5, R3 ; Multiplies R2 with bottom halfword of R5, adds
; R3 to the result and writes top 32-bits to R10

SMLAWT R10, R2, R1, R5 ; Multiplies R2 with top halfword of R1, adds R5
; and writes top 32-bits to R10.
```

## 12.6.6.4 SMLAD

Signed Multiply Accumulate Long Dual

## Syntax

```
op{X}{cond} Rd, Rn, Rm, Ra ; where:
```

opis one of:

SMLAD Signed Multiply Accumulate Dual.

SMLADX Signed Multiply Accumulate Dual Reverse.

X specifies which halfword of the source register Rn is used as the multiply operand.

If X is omitted, the multiplications are bottom  $\times$  bottom and top  $\times$  top.

If X is present, the multiplications are bottom  $\times$  top and top  $\times$  bottom.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register holding the values to be multiplied.

Rmthe second operand register.

Rais the accumulate value.

Operation

The SMLAD and SMLADX instructions regard the two operands as four halfword 16-bit values. The SMLAD and SMLADX instructions:

- If X is not present, multiply the top signed halfword value in Rn with the top signed halfword of Rm and the bottom signed halfword values in Rn with the bottom signed halfword of Rm.
- Or if X is present, multiply the top signed halfword value in Rn with the bottom signed halfword of Rm and the bottom signed halfword values in Rn with the top signed halfword of Rm.
- Add both multiplication results to the signed 32-bit value in Ra.
- Writes the 32-bit signed result of the multiplication and addition to Rd.

## Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not change the flags.

```
SMLAD R10, R2, R1, R5; Multiplies two halfword values in R2 with corresponding halfwords in R1, adds R5 and writes to R10; writes to R10; writes top halfword of R2 with bottom; halfword of R4, multiplies bottom halfword of R2; with top halfword of R4, adds R6 and writes to R0.
```

#### 12.6.6.5 SMLAL and SMLALD

Signed Multiply Accumulate Long, Signed Multiply Accumulate Long (halfwords) and Signed Multiply Accumulate Long Dual.

## Syntax

#### where:

opis one of:

MLAL Signed Multiply Accumulate Long.

SMLAL Signed Multiply Accumulate Long (halfwords, X and Y).

X and Y specify which halfword of the source registers *Rn* and *Rm* are used as the first and second multiply operand:

If X is B, then the bottom halfword, bits [15:0], of Rn is used.

If X is T, then the top halfword, bits [31:16], of Rn is used.

If Y is B, then the bottom halfword, bits [15:0], of *Rm* is used.

If Y is T, then the top halfword, bits [31:16], of Rm is used.

SMLALD Signed Multiply Accumulate Long Dual.

SMLALDX Signed Multiply Accumulate Long Dual Reversed.

If the X is omitted, the multiplications are bottom  $\times$  bottom and top  $\times$  top.

If X is present, the multiplications are bottom  $\times$  top and top  $\times$  bottom.

condis an optional condition code, see "Conditional Execution".

RdHi, RdLoare the destination registers.

*RdLo* is the lower 32 bits and *RdHi* is the upper 32 bits of the 64-bit integer. For SMLAL, SMLALBB, SMLALBT, SMLALTB, SMLALTT, SMLALD and SMLA

LDX, they also hold the accumulating value.

Rn, Rmare registers holding the first and second operands.

## Operation

The SMLAL instruction:

- Multiplies the two's complement signed word values from Rn and Rm.
- · Adds the 64-bit value in RdLo and RdHi to the resulting 64-bit product.
- Writes the 64-bit result of the multiplication and addition in RdLo and RdHi.

The SMLALBB, SMLALBT, SMLALTB and SMLALTT instructions:

- Multiplies the specified signed halfword, Top or Bottom, values from Rn and Rm.
- Adds the resulting sign-extended 32-bit product to the 64-bit value in RdLo and RdHi.
- Writes the 64-bit result of the multiplication and addition in RdLo and RdHi.

The non-specified halfwords of the source registers are ignored.

The SMLALD and SMLALDX instructions interpret the values from *Rn* and *Rm* as four halfword two's complement signed 16-bit integers. These instructions:

- If X is not present, multiply the top signed halfword value of Rn with the top signed halfword of Rm and the bottom signed halfword values of Rn with the bottom signed halfword of Rm.
- Or if X is present, multiply the top signed halfword value of Rn with the bottom signed halfword of Rm and the bottom signed halfword values of Rn with the top signed halfword of Rm.
- Add the two multiplication results to the signed 64-bit value in RdLo and RdHi to create the resulting 64-bit product.
- · Write the 64-bit product in RdLo and RdHi.

## Restrictions

In these instructions:

- · Do not use SP and do not use PC.
- RdHi and RdLo must be different registers.

Condition Flags

These instructions do not affect the condition code flags.

```
SMLAL
                        ; Multiplies R3 and R8, adds R5:R4 and writes to
         R4, R5, R3, R8
                         ; R5:R4
SMLALBT R2, R1, R6, R7
                        ; Multiplies bottom halfword of R6 with top
                         ; halfword of R7, sign extends to 32-bit, adds
                         ; R1:R2 and writes to R1:R2
SMLALTB
        R2, R1, R6, R7
                        ; Multiplies top halfword of R6 with bottom
                         ; halfword of R7, sign extends to 32-bit, adds R1:R2
                         ; and writes to R1:R2
SMLALD
         R6, R8, R5, R1 ; Multiplies top halfwords in R5 and R1 and bottom
                         ; halfwords of R5 and R1, adds R8:R6 and writes to
                         ; R8:R6
SMLALDX R6, R8, R5, R1
                        ; Multiplies top halfword in R5 with bottom
                         ; halfword of R1, and bottom halfword of R5 with
                         ; top halfword of R1, adds R8:R6 and writes to
                         ; R8:R6.
```

#### 12.6.6.6 SMLSD and SMLSLD

Signed Multiply Subtract Dual and Signed Multiply Subtract Long Dual

Syntax

 $op\{X\}\{cond\}\ Rd,\ Rn,\ Rm,\ Ra$ 

where:

opis one of:

SMLSD Signed Multiply Subtract Dual.

SMLSDX Signed Multiply Subtract Dual Reversed.

SMLSLD Signed Multiply Subtract Long Dual.

SMLSLDX Signed Multiply Subtract Long Dual Reversed.

SMLAW Signed Multiply Accumulate (word by halfword).

If X is present, the multiplications are bottom  $\times$  top and top  $\times$  bottom.

If the X is omitted, the multiplications are bottom  $\times$  bottom and top  $\times$  top.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Rais the register holding the accumulate value.

Operation

The SMLSD instruction interprets the values from the first and second operands as four signed halfwords. This instruction:

- · Optionally rotates the halfwords of the second operand.
- Performs two signed 16 × 16-bit halfword multiplications.
- · Subtracts the result of the upper halfword multiplication from the result of the lower halfword multiplication.
- · Adds the signed accumulate value to the result of the subtraction.
- · Writes the result of the addition to the destination register.

The SMLSLD instruction interprets the values from *Rn* and *Rm* as four signed halfwords.

This instruction:

- · Optionally rotates the halfwords of the second operand.
- Performs two signed 16 × 16-bit halfword multiplications.
- · Subtracts the result of the upper halfword multiplication from the result of the lower halfword multiplication.
- Adds the 64-bit value in RdHi and RdLo to the result of the subtraction.
- Writes the 64-bit result of the addition to the RdHi and RdLo.

Restrictions

In these instructions:

· Do not use SP and do not use PC.

Condition Flags

This instruction sets the Q flag if the accumulate operation overflows. Overflow cannot occur during the multiplications or subtraction.

For the Thumb instruction set, these instructions do not affect the condition code flags.

```
SMLSD
        RO, R4, R5, R6; Multiplies bottom halfword of R4 with bottom
                        ; halfword of R5, multiplies top halfword of R4
                        ; with top halfword of R5, subtracts second from
                        ; first, adds R6, writes to R0
SMLSDX R1, R3, R2, R0; Multiplies bottom halfword of R3 with top
                        ; halfword of R2, multiplies top halfword of R3
                        ; with bottom halfword of R2, subtracts second from
                        ; first, adds R0, writes to R1 \,
{\tt SMLSLD}~{\tt R3},~{\tt R6},~{\tt R2},~{\tt R7} ; Multiplies bottom halfword of R6 with bottom
                        ; halfword of R2, multiplies top halfword of R6
                        ; with top halfword of R2, subtracts second from
                        ; first, adds R6:R3, writes to R6:R3
SMLSLDX R3, R6, R2, R7; Multiplies bottom halfword of R6 with top
                        ; halfword of R2, multiplies top halfword of R6 \,
                        ; with bottom halfword of R2, subtracts second from
                        ; first, adds R6:R3, writes to R6:R3.
```

## 12.6.6.7 SMMLA and SMMLS

Signed Most Significant Word Multiply Accumulate and Signed Most Significant Word Multiply Subtract

Syntax

 $op{R}{cond}$  Rd, Rn, Rm, Ra

where:

opis one of:

SMMLA Signed Most Significant Word Multiply Accumulate.

SMMLS Signed Most Significant Word Multiply Subtract.

If the X is omitted, the multiplications are bottom  $\times$  bottom and top  $\times$  top.

Ris a rounding error flag. If R is specified, the result is rounded instead of being truncated. In this case the constant 0x80000000 is added to the product before the high word is extracted.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second multiply operands.

Rais the register holding the accumulate value.

Operation

The SMMLA instruction interprets the values from *Rn* and *Rm* as signed 32-bit words.

The SMMLA instruction:

- Multiplies the values in Rn and Rm.
- Optionally rounds the result by adding 0x80000000.
- · Extracts the most significant 32 bits of the result.
- Adds the value of Ra to the signed extracted value.
- · Writes the result of the addition in Rd.

The SMMLS instruction interprets the values from Rn and Rm as signed 32-bit words.

The SMMLS instruction:

- Multiplies the values in Rn and Rm.
- Optionally rounds the result by adding 0x80000000.
- · Extracts the most significant 32 bits of the result.
- Subtracts the extracted value of the result from the value in Ra.
- · Writes the result of the subtraction in Rd.

Restrictions

In these instructions:

· Do not use SP and do not use PC.

Condition Flags

These instructions do not affect the condition code flags.

## Examples

```
SMMLA R0, R4, R5, R6 ; Multiplies R4 and R5, extracts top 32 bits, adds ; R6, truncates and writes to R0

SMMLAR R6, R2, R1, R4 ; Multiplies R2 and R1, extracts top 32 bits, adds ; R4, rounds and writes to R6

SMMLSR R3, R6, R2, R7 ; Multiplies R6 and R2, extracts top 32 bits, ; subtracts R7, rounds and writes to R3

SMMLS R4, R5, R3, R8 ; Multiplies R5 and R3, extracts top 32 bits, ; subtracts R8, truncates and writes to R4.
```

## 12.6.6.8 SMMUL

Signed Most Significant Word Multiply

## Syntax

```
op\{R\}\{cond\} Rd, Rn, Rm
```

where:

opis one of:

SMMUL Signed Most Significant Word Multiply.

Ris a rounding error flag. If R is specified, the result is rounded instead of being truncated. In this case the constant 0x80000000 is added to the product before the high word is extracted.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Operation

The SMMUL instruction interprets the values from *Rn* and *Rm* as two's complement 32-bit signed integers. The SMMUL instruction:

- Multiplies the values from Rn and Rm.
- · Optionally rounds the result, otherwise truncates the result.
- Writes the most significant signed 32 bits of the result in Rd.

#### Restrictions

In this instruction:

· do not use SP and do not use PC.

Condition Flags

This instruction does not affect the condition code flags.

```
SMULL R0, R4, R5 ; Multiplies R4 and R5, truncates top 32 bits ; and writes to R0 SMULLR R6, R2 ; Multiplies R6 and R2, rounds the top 32 bits ; and writes to R6.
```

#### 12.6.6.9 SMUAD and SMUSD

Signed Dual Multiply Add and Signed Dual Multiply Subtract

Syntax

 $op{X}{cond}$  Rd, Rn, Rm

where:

opis one of:

SMUAD Signed Dual Multiply Add.

SMUADX Signed Dual Multiply Add Reversed.

SMUSD Signed Dual Multiply Subtract.

SMUSDX Signed Dual Multiply Subtract Reversed.

If *X* is present, the multiplications are bottom × top and top × bottom.

If the X is omitted, the multiplications are bottom  $\times$  bottom and top  $\times$  top.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Operation

The SMUAD instruction interprets the values from the first and second operands as two signed halfwords in each operand. This instruction:

- · Optionally rotates the halfwords of the second operand.
- Performs two signed 16 × 16-bit multiplications.
- · Adds the two multiplication results together.
- Writes the result of the addition to the destination register.

The SMUSD instruction interprets the values from the first and second operands as two's complement signed integers. This instruction:

- · Optionally rotates the halfwords of the second operand.
- Performs two signed 16 × 16-bit multiplications.
- · Subtracts the result of the top halfword multiplication from the result of the bottom halfword multiplication.
- · Writes the result of the subtraction to the destination register.

Restrictions

In these instructions:

• Do not use SP and do not use PC.

Condition Flags

Sets the Q flag if the addition overflows. The multiplications cannot overflow.

## Examples

```
SMUAD
        RO, R4, R5; Multiplies bottom halfword of R4 with the bottom
                     ; halfword of R5, adds multiplication of top halfword
                     ; of R4 with top halfword of R5, writes to R0
SMUADX
        R3, R7, R4; Multiplies bottom halfword of R7 with top halfword
                     ; of R4, adds multiplication of top halfword of R7
                     ; with bottom halfword of R4, writes to R3
SMUSD
        R3, R6, R2; Multiplies bottom halfword of R4 with bottom halfword
                     ; of R6, subtracts multiplication of top halfword of R6
                     ; with top halfword of R3, writes to R3
SMUSDX
        R4, R5, R3
                    ; Multiplies bottom halfword of R5 with top halfword of
                     ; R3, subtracts multiplication of top halfword of R5
                     ; with bottom halfword of R3, writes to R4.
```

#### 12.6.6.10 SMUL and SMULW

Signed Multiply (halfwords) and Signed Multiply (word by halfword)

#### Syntax

```
op{XY}{cond} Rd, Rn, Rm op{Y}{cond} Rd. Rn, Rm
```

For SMULXY only:

opis one of:

SMUL{XY} Signed Multiply (halfwords).

X and Y specify which halfword of the source registers Rn and Rm is used as the first and second multiply operand.

If X is B, then the bottom halfword, bits [15:0] of Rn is used.

If X is T, then the top halfword, bits [31:16] of Rn is used. If Y is B, then the bot tom halfword, bits [15:0], of Rm is used.

If Y is T, then the top halfword, bits [31:16], of Rm is used.

SMULW{Y} Signed Multiply (word by halfword).

Y specifies which halfword of the source register Rm is used as the second multiply operand.

If Y is B, then the bottom halfword (bits [15:0]) of Rm is used.

If Y is T, then the top halfword (bits [31:16]) of Rm is used.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Operation

The SMULBB, SMULBT and SMULTT instructions interprets the values from *Rn* and *Rm* as four signed 16-bit integers. These instructions:

- Multiplies the specified signed halfword, Top or Bottom, values from Rn and Rm.
- Writes the 32-bit result of the multiplication in Rd.

The SMULWT and SMULWB instructions interprets the values from *Rn* as a 32-bit signed integer and *Rm* as two halfword 16-bit signed integers. These instructions:

- Multiplies the first operand and the top, T suffix, or the bottom, B suffix, halfword of the second operand.
- Writes the signed most significant 32 bits of the 48-bit result in the destination register.

## Restrictions

In these instructions:

- Do not use SP and do not use PC.
- RdHi and RdLo must be different registers.

| SMULBT | R0, R4, | R5 | ; Multiplies the bottom halfword of R4 with the  |
|--------|---------|----|--------------------------------------------------|
|        |         |    | ; top halfword of R5, multiplies results and     |
|        |         |    | ; writes to R0                                   |
| SMULBB | R0, R4, | R5 | ; Multiplies the bottom halfword of R4 with the  |
|        |         |    | ; bottom halfword of R5, multiplies results and  |
|        |         |    | ; writes to R0                                   |
| SMULTT | R0, R4, | R5 | ; Multiplies the top halfword of R4 with the top |
|        |         |    | ; halfword of R5, multiplies results and writes  |
|        |         |    | ; to R0                                          |
| SMULTB | R0, R4, | R5 | ; Multiplies the top halfword of R4 with the     |
|        |         |    | ; bottom halfword of R5, multiplies results and  |
|        |         |    | ; and writes to R0                               |
| SMULWT | R4, R5, | R3 | ; Multiplies R5 with the top halfword of R3,     |
|        |         |    | ; extracts top 32 bits and writes to R4          |
| SMULWB | R4, R5, | R3 | ; Multiplies R5 with the bottom halfword of R3,  |
|        |         |    | extracts top 32 bits and writes to R4.           |

## 12.6.6.11 UMULL, UMLAL, SMULL, and SMLAL

Signed and Unsigned Long Multiply, with optional Accumulate, using 32-bit operands and producing a 64-bit result.

## Syntax

```
op{cond} RdLo, RdHi, Rn, Rm
where:
```

opis one of:

UMULL Unsigned Long Multiply.

UMLAL Unsigned Long Multiply, with Accumulate.

SMULL Signed Long Multiply.

SMLAL Signed Long Multiply, with Accumulate.

condis an optional condition code, see "Conditional Execution".

RdHi, RdLoare the destination registers. For UMLAL and SMLAL they also hold the accumulating value.

Rn, Rmare registers holding the operands.

## Operation

The UMULL instruction interprets the values from *Rn* and *Rm* as unsigned integers. It multiplies these integers and places the least significant 32 bits of the result in *RdLo*, and the most significant 32 bits of the result in *RdHi*.

The UMLAL instruction interprets the values from *Rn* and *Rm* as unsigned integers. It multiplies these integers, adds the 64-bit result to the 64-bit unsigned integer contained in *RdHi* and *RdLo*, and writes the result back to *RdHi* and *RdLo*.

The SMULL instruction interprets the values from Rn and Rm as two's complement signed integers. It multiplies these integers and places the least significant 32 bits of the result in RdLo, and the most significant 32 bits of the result in RdHi.

The SMLAL instruction interprets the values from *Rn* and *Rm* as two's complement signed integers. It multiplies these integers, adds the 64-bit result to the 64-bit signed integer contained in *RdHi* and *RdLo*, and writes the result back to *RdHi* and *RdLo*.

#### Restrictions

In these instructions:

- · Do not use SP and do not use PC
- RdHi and RdLo must be different registers.

## Condition Flags

These instructions do not affect the condition code flags.

## 12.6.6.12 SDIV and UDIV

Signed Divide and Unsigned Divide.

## Syntax

```
 \begin{array}{lll} {\rm SDIV}\{cond\} & \{\mathit{Rd},\} & \mathit{Rn}, & \mathit{Rm} \\ {\rm UDIV}\{cond\} & \{\mathit{Rd},\} & \mathit{Rn}, & \mathit{Rm} \end{array}
```

## where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register. If *Rd* is omitted, the destination register is *Rn*.

Rnis the register holding the value to be divided.

Rmis a register holding the divisor.

## Operation

SDIV performs a signed integer division of the value in *Rn* by the value in *Rm*.

UDIV performs an unsigned integer division of the value in *Rn* by the value in *Rm*.

For both instructions, if the value in Rn is not divisible by the value in Rm, the result is rounded towards zero.

## Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not change the flags.

```
SDIV R0, R2, R4 ; Signed divide, R0 = R2/R4 UDIV R8, R8, R1 ; Unsigned divide, R8 = R8/R1
```

## 12.6.7 Saturating Instructions

The table below shows the saturating instructions.

Table 12-22: Saturating Instructions

| Mnemonic | Description                                        |  |
|----------|----------------------------------------------------|--|
| SSAT     | Signed Saturate                                    |  |
| SSAT16   | Signed Saturate Halfword                           |  |
| USAT     | Unsigned Saturate                                  |  |
| USAT16   | Unsigned Saturate Halfword                         |  |
| QADD     | Saturating Add                                     |  |
| QSUB     | Saturating Subtract                                |  |
| QSUB16   | Saturating Subtract 16                             |  |
| QASX     | Saturating Add and Subtract with Exchange          |  |
| QSAX     | Saturating Subtract and Add with Exchange          |  |
| QDADD    | Saturating Double and Add                          |  |
| QDSUB    | Saturating Double and Subtract                     |  |
| UQADD16  | Unsigned Saturating Add 16                         |  |
| UQADD8   | Unsigned Saturating Add 8                          |  |
| UQASX    | Unsigned Saturating Add and Subtract with Exchange |  |
| UQSAX    | Unsigned Saturating Subtract and Add with Exchange |  |
| UQSUB16  | Unsigned Saturating Subtract 16                    |  |
| UQSUB8   | Unsigned Saturating Subtract 8                     |  |

For signed *n*-bit saturation, this means that:

- If the value to be saturated is less than  $-2^{n-1}$ , the result returned is  $-2^{n-1}$
- If the value to be saturated is greater than  $2^{n-1}$ -1, the result returned is  $2^{n-1}$ -1
- Otherwise, the result returned is the same as the value to be saturated.

For unsigned *n*-bit saturation, this means that:

- If the value to be saturated is less than 0, the result returned is 0
- If the value to be saturated is greater than  $2^n$ -1, the result returned is  $2^n$ -1
- Otherwise, the result returned is the same as the value to be saturated.

If the returned result is different from the value to be saturated, it is called *saturation*. If saturation occurs, the instruction sets the Q flag to 1 in the APSR. Otherwise, it leaves the Q flag unchanged. To clear the Q flag to 0, the MSR instruction must be used; see "MSR".

To read the state of the Q flag, the MRS instruction must be used; see "MRS".

## 12.6.7.1 SSAT and USAT

Signed Saturate and Unsigned Saturate to any bit position, with optional shift before saturating.

## Syntax

```
op{cond} Rd, #n, Rm {, shift #s} where:
```

opis one of:

SSAT Saturates a signed value to a signed range.

USAT Saturates a signed value to an unsigned range.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

nspecifies the bit position to saturate to:

n ranges from 1n ranges from 0 to 31 for USAT.

to 32 for SSAT

Rmis the register containing the value to saturate.

shift #sis an optional shift applied to Rm before saturating. It must be one of the following:

ASR #swhere s is in the range 1 to 31.

LSL #swhere s is in the range 0 to 31.

## Operation

These instructions saturate to a signed or unsigned *n*-bit value.

The SSAT instruction applies the specified shift, then saturates to the signed range  $-2^{n-1} \le x \le 2^{n-1}-1$ .

The USAT instruction applies the specified shift, then saturates to the unsigned range  $0 \le x \le 2^n - 1$ .

## Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the condition code flags.

If saturation occurs, these instructions set the Q flag to 1.

```
SSAT R7, #16, R7, LSL #4 ; Logical shift left value in R7 by 4, then ; saturate it as a signed 16-bit value and ; write it back to R7

USATNE R0, #7, R5 ; Conditionally saturate value in R5 as an ; unsigned 7 bit value and write it to R0.
```

## 12.6.7.2 SSAT16 and USAT16

Signed Saturate and Unsigned Saturate to any bit position for two halfwords.

## Syntax

```
op\{cond\} Rd, #n, Rm where:
```

opis one of:

SSAT16 Saturates a signed halfword value to a signed range.

USAT16 Saturates a signed halfword value to an unsigned range.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

nspecifies the bit position to saturate to:

n ranges from 1n ranges from 0 to 15 for USAT.

to 16 for SSAT

Rmis the register containing the value to saturate.

Operation

The SSAT16 instruction:

Saturates two signed 16-bit halfword values of the register with the value to saturate from selected by the bit position in n.

Writes the results as two signed 16-bit halfwords to the destination register.

The USAT16 instruction:

Saturates two unsigned 16-bit halfword values of the register with the value to saturate from selected by the bit position in n.

Writes the results as two unsigned halfwords in the destination register.

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not affect the condition code flags.

If saturation occurs, these instructions set the Q flag to 1.

```
SSAT16 R7, #9, R2 ; Saturates the top and bottom highwords of R2 ; as 9-bit values, writes to corresponding halfword ; of R7

USAT16NE R0, #13, R5 ; Conditionally saturates the top and bottom ; halfwords of R5 as 13-bit values, writes to ; corresponding halfword of R0.
```

#### 12.6.7.3 QADD and QSUB

Saturating Add and Saturating Subtract, signed.

## Syntax

```
op\{cond\} {Rd}, Rn, Rm op\{cond\} {Rd}, Rn, Rm
```

where:

opis one of:

QADD Saturating 32-bit add.

QADD8 Saturating four 8-bit integer additions.

QADD16 Saturating two 16-bit integer additions.

QSUB Saturating 32-bit subtraction.

QSUB8 Saturating four 8-bit integer subtraction.

QSUB16 Saturating two 16-bit integer subtraction.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

## Operation

These instructions add or subtract two, four or eight values from the first and second operands and then writes a signed saturated value in the destination register.

The QADD and QSUB instructions apply the specified add or subtract, and then saturate the result to the signed range  $-2^{n-1} \le x \le 2^{n-1}$ -1, where x is given by the number of bits applied in the instruction, 32, 16 or 8.

If the returned result is different from the value to be saturated, it is called *saturation*. If saturation occurs, the QADD and QSUB instructions set the Q flag to 1 in the APSR. Otherwise, it leaves the Q flag unchanged. The 8-bit and 16-bit QADD and QSUB instructions always leave the Q flag unchanged.

To clear the Q flag to 0, the MSR instruction must be used; see "MSR".

To read the state of the Q flag, the MRS instruction must be used; see "MRS".

Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not affect the condition code flags.

If saturation occurs, these instructions set the Q flag to 1.

## Examples

```
R7, R4, R2; Adds halfwords of R4 with corresponding halfword of
OADD16
                     ; R2, saturates to 16 bits and writes to
                     ; corresponding halfword of R7
         R3, R1, R6 \,; Adds bytes of R1 to the corresponding bytes of R6,
SUCIAO
                     ; saturates to 8 bits and writes to corresponding
                     ; byte of R3
OSUB16
         R4, R2, R3 ; Subtracts halfwords of R3 from corresponding
                     ; halfword of R2, saturates to 16 bits, writes to
                     ; corresponding halfword of R4
OSTIB8
         R4, R2, R5 ; Subtracts bytes of R5 from the corresponding byte
                     ; in R2, saturates to 8 bits, writes to corresponding
                     ; byte of R4.
```

## 12.6.7.4 QASX and QSAX

Saturating Add and Subtract with Exchange and Saturating Subtract and Add with Exchange, signed.

## Syntax

```
op{cond} {Rd}, Rm, Rn
where:
```

opis one of:

QASX Add and Subtract with Exchange and Saturate.

QSAX Subtract and Add with Exchange and Saturate.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

Operation

The QASX instruction:

- 1. Adds the top halfword of the source operand with the bottom halfword of the second operand.
- 2. Subtracts the top halfword of the second operand from the bottom highword of the first operand.
- Saturates the result of the subtraction and writes a 16-bit signed integer in the range −2<sup>15</sup> ≤ x ≤ 2<sup>15</sup> − 1, where x equals 16, to the bottom halfword of the destination register.
- 4. Saturates the results of the sum and writes a 16-bit signed integer in the range  $-2^{15} \le x \le 2^{15} 1$ , where x equals 16, to the top halfword of the destination register.

## The QSAX instruction:

- 1. Subtracts the bottom halfword of the second operand from the top highword of the first operand.
- 2. Adds the bottom halfword of the source operand with the top halfword of the second operand.
- 3. Saturates the results of the sum and writes a 16-bit signed integer in the range  $-2^{15} \le x \le 2^{15} 1$ , where *x* equals 16, to the bottom halfword of the destination register.
- 4. Saturates the result of the subtraction and writes a 16-bit signed integer in the range  $-2^{15} \le x \le 2^{15} 1$ , where x equals 16, to the top halfword of the destination register.

## Restrictions

Do not use SP and do not use PC.

Condition Flags

These instructions do not affect the condition code flags.

```
QASX R7, R4, R2; Adds top halfword of R4 to bottom halfword of R2,
; saturates to 16 bits, writes to top halfword of R7
; Subtracts top highword of R2 from bottom halfword of
; R4, saturates to 16 bits and writes to bottom halfword
; of R7

QSAX R0, R3, R5; Subtracts bottom halfword of R5 from top halfword of
```

- ; R3, saturates to 16 bits, writes to top halfword of  $\ensuremath{\text{R0}}$
- ; Adds bottom halfword of R3 to top halfword of R5,
- ; saturates to 16 bits, writes to bottom halfword of RO.

## 12.6.7.5 QDADD and QDSUB

Saturating Double and Add and Saturating Double and Subtract, signed.

## Syntax

```
op{cond} {Rd}, Rm, Rn where:
```

opis one of:

QDADD Saturating Double and Add.

QDSUB Saturating Double and Subtract.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rm, Rnare registers holding the first and second operands.

Operation

The QDADD instruction:

- · Doubles the second operand value.
- · Adds the result of the doubling to the signed saturated value in the first operand.
- · Writes the result to the destination register.

The QDSUB instruction:

- · Doubles the second operand value.
- Subtracts the doubled value from the signed saturated value in the first operand.
- · Writes the result to the destination register.

Both the doubling and the addition or subtraction have their results saturated to the 32-bit signed integer range  $-2^{31} \le x \le 2^{31} - 1$ . If saturation occurs in either operation, it sets the Q flag in the APSR.

## Restrictions

Do not use SP and do not use PC.

## Condition Flags

If saturation occurs, these instructions set the Q flag to 1.

```
QDADD R7, R4, R2 ; Doubles and saturates R4 to 32 bits, adds R2, ; saturates to 32 bits, writes to R7

QDSUB R0, R3, R5 ; Subtracts R3 doubled and saturated to 32 bits ; from R5, saturates to 32 bits, writes to R0.
```

#### 12.6.7.6 UQASX and UQSAX

Saturating Add and Subtract with Exchange and Saturating Subtract and Add with Exchange, unsigned.

#### Syntax

```
op{cond} {Rd}, Rm, Rn
where:
```

typeis one of:

UQASX Add and Subtract with Exchange and Saturate.

UQSAX Subtract and Add with Exchange and Saturate.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

#### Operation

The UQASX instruction:

- 1. Adds the bottom halfword of the source operand with the top halfword of the second operand.
- 2. Subtracts the bottom halfword of the second operand from the top highword of the first operand.
- 3. Saturates the results of the sum and writes a 16-bit unsigned integer in the range  $0 \le x \le 2^{16} 1$ , where x equals 16, to the top halfword of the destination register.
- 4. Saturates the result of the subtraction and writes a 16-bit unsigned integer in the range  $0 \le x \le 2^{16} 1$ , where x equals 16, to the bottom halfword of the destination register.

## The UQSAX instruction:

- 1. Subtracts the bottom halfword of the second operand from the top highword of the first operand.
- 2. Adds the bottom halfword of the first operand with the top halfword of the second operand.
- Saturates the result of the subtraction and writes a 16-bit unsigned integer in the range 0 ≤ x ≤ 2<sup>16</sup> 1, where x equals 16, to the top halfword of the destination register.
- 4. Saturates the results of the addition and writes a 16-bit unsigned integer in the range  $0 \le x \le 2^{16} 1$ , where x equals 16, to the bottom halfword of the destination register.

## Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the condition code flags.

```
UQASX R7, R4, R2; Adds top halfword of R4 with bottom halfword of R2,
; saturates to 16 bits, writes to top halfword of R7
; Subtracts top halfword of R2 from bottom halfword of
; R4, saturates to 16 bits, writes to bottom halfword of R7
UQSAX R0, R3, R5; Subtracts bottom halfword of R5 from top halfword of R3,
; saturates to 16 bits, writes to top halfword of R0
; Adds bottom halfword of R4 to top halfword of R5
; saturates to 16 bits, writes to bottom halfword of R0.
```

#### 12.6.7.7 UQADD and UQSUB

Saturating Add and Saturating Subtract Unsigned.

#### Syntax

```
op\{cond\} \{Rd\}, Rn, Rm op\{cond\} \{Rd\}, Rn, Rm
```

#### where:

opis one of:

UQADD8 Saturating four unsigned 8-bit integer additions.

UQADD16 Saturating two unsigned 16-bit integer additions.

UDSUB8 Saturating four unsigned 8-bit integer subtractions.

UQSUB16 Saturating two unsigned 16-bit integer subtractions.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rn, Rmare registers holding the first and second operands.

## Operation

These instructions add or subtract two or four values and then writes an unsigned saturated value in the destination register.

## The UQADD16 instruction:

- Adds the respective top and bottom halfwords of the first and second operands.
- Saturates the result of the additions for each halfword in the destination register to the unsigned range  $0 \le x \le 2^{16}$ -1, where x is 16.

#### The UQADD8 instruction:

- · Adds each respective byte of the first and second operands.
- Saturates the result of the addition for each byte in the destination register to the unsigned range  $0 \le x \le 2^8$ -1, where x is 8.

## The UQSUB16 instruction:

- · Subtracts both halfwords of the second operand from the respective halfwords of the first operand.
- Saturates the result of the differences in the destination register to the unsigned range  $0 \le x \le 2^{16}$ -1, where x is 16.

## The UQSUB8 instructions:

- · Subtracts the respective bytes of the second operand from the respective bytes of the first operand.
- Saturates the results of the differences for each byte in the destination register to the unsigned range  $0 \le x \le 2^8$ -1, where x is 8.

## Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not affect the condition code flags.

```
UQADD16 R7, R4, R2 ; Adds halfwords in R4 to corresponding halfword in R2, ; saturates to 16 bits, writes to corresponding halfword of R7

UQADD8 R4, R2, R5 ; Adds bytes of R2 to corresponding byte of R5, saturates ; to 8 bits, writes to corresponding bytes of R4

UQSUB16 R6, R3, R0 ; Subtracts halfwords in R0 from corresponding halfword ; in R3, saturates to 16 bits, writes to corresponding ; halfword in R6

UQSUB8 R1, R5, R6 ; Subtracts bytes in R6 from corresponding byte of R5, ; saturates to 8 bits, writes to corresponding byte of R1.
```

## 12.6.8 Packing and Unpacking Instructions

The table below shows the instructions that operate on packing and unpacking data.

Table 12-23: Packing and Unpacking Instructions

| Mnemonic | Description                           |
|----------|---------------------------------------|
| PKH      | Pack Halfword                         |
| SXTAB    | Extend 8 bits to 32 and add           |
| SXTAB16  | Dual extend 8 bits to 16 and add      |
| SXTAH    | Extend 16 bits to 32 and add          |
| SXTB     | Sign extend a byte                    |
| SXTB16   | Dual extend 8 bits to 16 and add      |
| SXTH     | Sign extend a halfword                |
| UXTAB    | Extend 8 bits to 32 and add           |
| UXTAB16  | Dual extend 8 bits to 16 and add      |
| UXTAH    | Extend 16 bits to 32 and add          |
| UXTB     | Zero extend a byte                    |
| UXTB16   | Dual zero extend 8 bits to 16 and add |
| UXTH     | Zero extend a halfword                |

#### 12.6.8.1 PKHBT and PKHTB

#### Pack Halfword

## Syntax

#### where:

opis one of:

PKHBT Pack Halfword, bottom and top with shift.

PKHTB Pack Halfword, top and bottom with shift.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register

Rmis the second operand register holding the value to be optionally shifted.

immis the shift length. The type of shift length depends on the instruction:

For PKHBT

LSL a left shift with a shift length from 1 to 31, 0 means no shift.

For PKHTB

ASR an arithmetic shift right with a shift length from 1 to 32,

a shift of 32-bits is encoded as 0b00000.

## Operation

## The PKHBT instruction:

- 1. Writes the value of the bottom halfword of the first operand to the bottom halfword of the destination register.
- If shifted, the shifted value of the second operand is written to the top halfword of the destination register.

## The PKHTB instruction:

- 1. Writes the value of the top halfword of the first operand to the top halfword of the destination register.
- 2. If shifted, the shifted value of the second operand is written to the bottom halfword of the destination register.

## Restrictions

Rd must not be SP and must not be PC.

## Condition Flags

This instruction does not change the flags.

```
PKHBT R3, R4, R5 LSL #0 ; Writes bottom halfword of R4 to bottom halfword of ; R3, writes top halfword of R5, unshifted, to top ; halfword of R3

PKHTB R4, R0, R2 ASR #1 ; Writes R2 shifted right by 1 bit to bottom halfword ; of R4, and writes top halfword of R0 to top ; halfword of R4.
```

#### 12.6.8.2 SXT and UXT

Sign extend and Zero extend.

## Syntax

#### where:

opis one of:

SXTB Sign extends an 8-bit value to a 32-bit value.

SXTH Sign extends a 16-bit value to a 32-bit value.

SXTB16 Sign extends two 8-bit values to two 16-bit values.

UXTB Zero extends an 8-bit value to a 32-bit value.

UXTH Zero extends a 16-bit value to a 32-bit value.

UXTB16 Zero extends two 8-bit values to two 16-bit values.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rmis the register holding the value to extend.

ROR #nis one of:

ROR #8 Value from Rm is rotated right 8 bits.

#### Operation

These instructions do the following:

- 1. Rotate the value from *Rm* right by 0, 8, 16 or 24 bits.
- Extract bits from the resulting value:
  - SXTB extracts bits[7:0] and sign extends to 32 bits.
  - UXTB extracts bits[7:0] and zero extends to 32 bits.
  - SXTH extracts bits[15:0] and sign extends to 32 bits.
  - UXTH extracts bits[15:0] and zero extends to 32 bits.
  - SXTB16 extracts bits[7:0] and sign extends to 16 bits, and extracts bits [23:16] and sign extends to 16 bits.
  - UXTB16 extracts bits[7:0] and zero extends to 16 bits, and extracts bits [23:16] and zero extends to 16 bits.

## Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not affect the flags.

```
SXTH R4, R6, ROR #16 ; Rotates R6 right by 16 bits, obtains bottom halfword of ; of result, sign extends to 32 bits and writes to R4 UXTB R3, R10 ; Extracts lowest byte of value in R10, zero extends, and ; writes to R3.
```

#### 12.6.8.3 SXTA and UXTA

Signed and Unsigned Extend and Add

## Syntax

## where:

opis one of:

SXTAB Sign extends an 8-bit value to a 32-bit value and add.

SXTAH Sign extends a 16-bit value to a 32-bit value and add.

SXTAB16 Sign extends two 8-bit values to two 16-bit values and add.

UXTAB Zero extends an 8-bit value to a 32-bit value and add.

UXTAH Zero extends a 16-bit value to a 32-bit value and add.

UXTAB16 Zero extends two 8-bit values to two 16-bit values and add.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the first operand register.

Rmis the register holding the value to rotate and extend.

ROR #nis one of:

ROR #8 Value from Rm is rotated right 8 bits.

ROR #16 Value from Rm is rotated right 16 bits.

ROR #24 Value from Rm is rotated right 24 bits.

If ROR #n is omitted, no rotation is performed.

Operation

These instructions do the following:

- 1. Rotate the value from *Rm* right by 0, 8, 16 or 24 bits.
- 2. Extract bits from the resulting value:
  - SXTAB extracts bits[7:0] from Rm and sign extends to 32 bits.
  - UXTAB extracts bits[7:0] from Rm and zero extends to 32 bits.
  - SXTAH extracts bits[15:0] from *Rm* and sign extends to 32 bits.
  - UXTAH extracts bits[15:0] from *Rm* and zero extends to 32 bits.
  - SXTAB16 extracts bits[7:0] from *Rm* and sign extends to 16 bits, and extracts bits [23:16] from *Rm* and sign extends to 16 bits.
  - UXTAB16 extracts bits[7:0] from *Rm* and zero extends to 16 bits, and extracts bits [23:16] from *Rm* and zero extends to 16 bits.
- 3. Adds the signed or zero extended value to the word or corresponding halfword of Rn and writes the result in Rd.

## Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the flags.

```
SXTAH R4, R8, R6, ROR #16 ; Rotates R6 right by 16 bits, obtains bottom ; halfword, sign extends to 32 bits, adds ; R8, and writes to R4

UXTAB R3, R4, R10 ; Extracts bottom byte of R10 and zero extends ; to 32 bits, adds R4, and writes to R3.
```

## 12.6.9 Bitfield Instructions

The table below shows the instructions that operate on adjacent sets of bits in registers or bitfields.

Table 12-24: Packing and Unpacking Instructions

| Mnemonic | Description                |
|----------|----------------------------|
| BFC      | Bit Field Clear            |
| BFI      | Bit Field Insert           |
| SBFX     | Signed Bit Field Extract   |
| SXTB     | Sign extend a byte         |
| SXTH     | Sign extend a halfword     |
| UBFX     | Unsigned Bit Field Extract |
| UXTB     | Zero extend a byte         |
| UXTH     | Zero extend a halfword     |

## 12.6.9.1 BFC and BFI

Bit Field Clear and Bit Field Insert.

## Syntax

## where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the source register.

Isbis the position of the least significant bit of the bitfield. *Isb* must be in the range 0 to 31.

widthis the width of the bitfield and must be in the range 1 to 32-lsb.

## Operation

BFC clears a bitfield in a register. It clears width bits in Rd, starting at the low bit position Isb. Other bits in Rd are unchanged.

BFI copies a bitfield into one register from another register. It replaces *width* bits in *Rd* starting at the low bit position *lsb*, with *width* bits from *Rn* starting at bit[0]. Other bits in *Rd* are unchanged.

#### Restrictions

Do not use SP and do not use PC.

## **Condition Flags**

These instructions do not affect the flags.

```
BFC R4, #8, #12 ; Clear bit 8 to bit 19 (12 bits) of R4 to 0
BFI R9, R2, #8, #12 ; Replace bit 8 to bit 19 (12 bits) of R9 with
; bit 0 to bit 11 from R2.
```

## 12.6.9.2 SBFX and UBFX

Signed Bit Field Extract and Unsigned Bit Field Extract.

## Syntax

```
\label{eq:sbfx} $$ SBFX\{cond\} \ Rd, \ Rn, \ \#lsb, \ \#width $$ UBFX\{cond\} \ Rd, \ Rn, \ \#lsb, \ \#width $$ $$
```

#### where

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rnis the source register.

Isbis the position of the least significant bit of the bitfield. *Isb* must be in the range 0 to 31.

widthis the width of the bitfield and must be in the range 1 to 32-Isb.

#### Operation

SBFX extracts a bitfield from one register, sign extends it to 32 bits, and writes the result to the destination register.

UBFX extracts a bitfield from one register, zero extends it to 32 bits, and writes the result to the destination register.

#### Restrictions

Do not use SP and do not use PC.

## Condition Flags

These instructions do not affect the flags.

```
SBFX R0, R1, #20, #4 ; Extract bit 20 to bit 23 (4 bits) from R1 and sign ; extend to 32 bits and then write the result to R0. UBFX R8, R11, #9, #10 ; Extract bit 9 to bit 18 (10 bits) from R11 and zero ; extend to 32 bits and then write the result to R8.
```

## 12.6.9.3 SXT and UXT

Sign extend and Zero extend.

## Syntax

## where:

extendis one of:

B Extends an 8-bit value to a 32-bit value.

H Extends a 16-bit value to a 32-bit value.

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

Rmis the register holding the value to extend.

ROR #nis one of:

ROR #8 Value from Rm is rotated right 8 bits.

ROR #16 Value from Rm is rotated right 16 bits.

ROR #24 Value from Rm is rotated right 24 bits.

If ROR #n is omitted, no rotation is performed.

Operation

These instructions do the following:

- 1. Rotate the value from Rm right by 0, 8, 16 or 24 bits.
- 2. Extract bits from the resulting value:
  - SXTB extracts bits[7:0] and sign extends to 32 bits.
  - UXTB extracts bits[7:0] and zero extends to 32 bits.
  - SXTH extracts bits[15:0] and sign extends to 32 bits.
  - UXTH extracts bits[15:0] and zero extends to 32 bits.

## Restrictions

Do not use SP and do not use PC.

**Condition Flags** 

These instructions do not affect the flags.

## Examples

```
SXTH R4, R6, ROR #16 ; Rotate R6 right by 16 bits, then obtain the lower ; halfword of the result and then sign extend to ; 32 bits and write the result to R4.

UXTB R3, R10 ; Extract lowest byte of the value in R10 and zero ; extend it, and write the result to R3.
```

## 12.6.10 Branch and Control Instructions

The table below shows the branch and control instructions.

## Table 12-25: Branch and Control Instructions

| Mnemonic | Description               |  |
|----------|---------------------------|--|
| В        | Branch                    |  |
| BL       | Branch with Link          |  |
| BLX      | Branch indirect with Link |  |
| BX       | Branch indirect           |  |

## Table 12-25: Branch and Control Instructions (Continued)

| Mnemonic | Description                    |  |
|----------|--------------------------------|--|
| CBNZ     | Compare and Branch if Non Zero |  |
| CBZ      | Compare and Branch if Zero     |  |
| IT       | If-Then                        |  |
| TBB      | Table Branch Byte              |  |
| ТВН      | Table Branch Halfword          |  |

## 12.6.10.1 B, BL, BX, and BLX

Branch instructions.

## Syntax

 $B\{cond\}$  label  $BL\{cond\}$  label  $BX\{cond\}$  Rm  $BLX\{cond\}$  Rm

#### where:

Bis branch (immediate).

BLis branch with link (immediate).

BXis branch indirect (register).

BLXis branch indirect with link (register).

condis an optional condition code, see "Conditional Execution".

labelis a PC-relative expression. See "PC-relative Expressions".

Rmis a register that indicates an address to branch to. Bit[0] of the value in *Rm* must be 1, but the address to branch to is created by changing bit[0] to 0.

## Operation

All these instructions cause a branch to label, or to the address indicated in Rm. In addition:

- The BL and BLX instructions write the address of the next instruction to LR (the link register, R14).
- The BX and BLX instructions result in a UsageFault exception if bit[0] of Rm is 0.

Bcond label is the only conditional instruction that can be either inside or outside an IT block. All other branch instructions must be conditional inside an IT block, and must be unconditional outside the IT block, see "IT".

The table below shows the ranges for the various branch instructions.

Table 12-26: Branch Ranges

| Instruction                    | Branch Range          |
|--------------------------------|-----------------------|
| B label                        | -16 MB to +16 MB      |
| Bcond label (outside IT block) | -1 MB to +1 MB        |
| Bcond label (inside IT block)  | -16 MB to +16 MB      |
| BL{cond} label                 | -16 MB to +16 MB      |
| BX{cond} Rm                    | Any value in register |
| BLX{cond} Rm                   | Any value in register |

The .W suffix might be used to get the maximum branch range. See "Instruction Width Selection".

## Restrictions

The restrictions are:

- · Do not use PC in the BLX instruction
- For BX and BLX, bit[0] of Rm must be 1 for correct execution but a branch occurs to the target address created by changing bit[0] to
- When any of these instructions is inside an IT block, it must be the last instruction of the IT block.

Bcond is the only conditional instruction that is not required to be inside an IT block. However, it has a longer branch range when it is inside an IT block.

## Condition Flags

These instructions do not change the flags.

```
В
       loopA
                ; Branch to loopA
BLE
               ; Conditionally branch to label ng
       ng
B.W
              ; Branch to target within 16MB range
       target
BEQ
       target ; Conditionally branch to target
BEQ.W target ; Conditionally branch to target within 1MB
       funC
               ; Branch with link (Call) to function funC, return address
                ; stored in LR
ВХ
                ; Return from function call
       LR
                ; Conditionally branch to address stored in RO
BXNE
       R0
                ; Branch with link and exchange (Call) to a address stored in R0.
BLX
       R0
```

## 12.6.10.2 CBZ and CBNZ

Compare and Branch on Zero, Compare and Branch on Non-Zero.

## Syntax

```
CBZ Rn, label
CBNZ Rn, label
```

## where:

Rnis the register holding the operand.

labelis the branch destination.

## Operation

Use the CBZ or CBNZ instructions to avoid changing the condition code flags and to reduce the number of instructions.

CBZ Rn, label does not change condition flags but is otherwise equivalent to:

```
CMP Rn, #0
BEQ label
```

CBNZ Rn, label does not change condition flags but is otherwise equivalent to:

```
CMP Rn, #0
BNE label
```

## Restrictions

The restrictions are:

- Rn must be in the range of R0 to R7
- The branch destination must be within 4 to 130 bytes after the instruction
- · These instructions must not be used inside an IT block.

## Condition Flags

These instructions do not change the flags.

```
CBZ R5, target ; Forward branch if R5 is zero
CBNZ R0, target ; Forward branch if R0 is not zero
```

#### 12.6.10.3 IT

If-Then condition instruction.

Syntax

 $\operatorname{IT}\{x\{y\{z\}\}\}\ cond$ 

where:

xspecifies the condition switch for the second instruction in the IT block.

yspecifies the condition switch for the third instruction in the IT block.

zspecifies the condition switch for the fourth instruction in the IT block.

condspecifies the condition for the first instruction in the IT block.

The condition switch for the second, third and fourth instruction in the IT block can be either:

TThen. Applies the condition cond to the instruction.

EElse. Applies the inverse condition of *cond* to the instruction.

It is possible to use AL (the *always* condition) for *cond* in an IT instruction. If this is done, all of the instructions in the IT block must be unconditional, and each of *x*, *y*, and *z* must be T or omitted but not E.

## Operation

The IT instruction makes up to four following instructions conditional. The conditions can be all the same, or some of them can be the logical inverse of the others. The conditional instructions following the IT instruction form the *IT block*.

The instructions in the IT block, including any branches, must specify the condition in the {cond} part of their syntax.

The assembler might be able to generate the required IT instructions for conditional instructions automatically, so that the user does not have to write them. See the assembler documentation for details.

A BKPT instruction in an IT block is always executed, even if its condition fails.

Exceptions can be taken between an IT instruction and the corresponding IT block, or within an IT block. Such an exception results in entry to the appropriate exception handler, with suitable return information in LR and stacked PSR.

Instructions designed for use for exception returns can be used as normal to return from the exception, and execution of the IT block resumes correctly. This is the only way that a PC-modifying instruction is permitted to branch to an instruction in an IT block.

## Restrictions

The following instructions are not permitted in an IT block:

- IT
- · CBZ and CBNZ
- · CPSID and CPSIE.

Other restrictions when using an IT block are:

- A branch or any instruction that modifies the PC must either be outside an IT block or must be the last instruction inside the IT block.
   These are:
  - ADD PC, PC, Rm
  - MOV PC, Rm
  - B, BL, BX, BLX
  - Any LDM, LDR, or POP instruction that writes to the PC
  - TBB and TBH
- · Do not branch to any instruction inside an IT block, except when returning from an exception handler
- All conditional instructions except Bcond must be inside an IT block. Bcond can be either outside or inside an IT block but has a larger branch range if it is inside one
- Each instruction inside the IT block must specify a condition code suffix that is either the same or logical inverse as for the other instructions in the block.

Your assembler might place extra restrictions on the use of IT blocks, such as prohibiting the use of assembler directives within them.

Condition Flags

This instruction does not change the flags.

```
NE
TTTE
                   ; Next 3 instructions are conditional
                  ; ANDNE does not update condition flags
ANDNE RO, RO, R1
                  ; ADDSNE updates condition flags
ADDSNE R2, R2, #1
MOVEQ R2, R3
                   ; Conditional move
CMP
      RO, #9
                   ; Convert R0 hex value (0 to 15) into ASCII
                   ; ('0'-'9', 'A'-'F')
ITE
      GT
                   ; Next 2 instructions are conditional
ADDGT R1, R0, #55 ; Convert 0xA -> 'A'
ADDLE R1, R0, #48 ; Convert 0x0 -> '0'
ΙT
                   ; IT block with only one conditional instruction
ADDGT R1, R1, #1
                   ; Increment R1 conditionally
ITTEE EQ
                   ; Next 4 instructions are conditional
                   ; Conditional move
MOVEQ RO, R1
ADDEQ R2, R2, #10 ; Conditional add
ANDNE R3, R3, #1 ; Conditional AND
BNE.W dloop
                   ; Branch instruction can only be used in the last
                   ; instruction of an IT block
ΙT
                   ; Next instruction is conditional
ADD
      R0, R0, R1
                  ; Syntax error: no condition code used in IT block
```

#### 12.6.10.4 TBB and TBH

Table Branch Byte and Table Branch Halfword.

## Syntax

```
TBB [Rn, Rm]
TBH [Rn, Rm, LSL #1]
```

#### where:

Rnis the register containing the address of the table of branch lengths.

If Rn is PC, then the address of the table is the address of the byte immediately following the TBB or TBH instruction.

Rmis the index register. This contains an index into the table. For halfword tables, LSL #1 doubles the value in *Rm* to form the right offset into the table.

#### Operation

These instructions cause a PC-relative forward branch using a table of single byte offsets for TBB, or halfword offsets for TBH. *Rn* provides a pointer to the table, and *Rm* supplies an index into the table. For TBB the branch offset is twice the unsigned value of the byte returned from the table. and for TBH the branch offset is twice the unsigned value of the halfword returned from the table. The branch occurs to the address at that offset from the address of the byte immediately after the TBB or TBH instruction.

#### Restrictions

The restrictions are:

- · Rn must not be SP
- · Rm must not be SP and must not be PC
- When any of these instructions is used inside an IT block, it must be the last instruction of the IT block.

## Condition Flags

These instructions do not change the flags.

```
ADR.W RO, BranchTable Byte
           [RO, R1] ; R1 is the index, RO is the base address of the
                         ; branch table
Case1
; an instruction sequence follows
Case2
; an instruction sequence follows
; an instruction sequence follows
BranchTable Byte
    DCB
                               ; Case1 offset calculation
           ((Case2-Case1)/2) ; Case2 offset calculation
((Case3-Case1)/2) ; Case3 offset calculation
    DCB
    DCB
                               ; R1 is the index, PC is used as base of the
    TBH
           [PC, R1, LSL #1]
                                ; branch table
BranchTable H
    DCI ((CaseA - BranchTable_H)/2) ; CaseA offset calculation
           ((CaseB - BranchTable_H)/2) ; CaseB offset calculation
    DCI
           ((CaseC - BranchTable H)/2); CaseC offset calculation
CaseA
; an instruction sequence follows
CaseB
; an instruction sequence follows
; an instruction sequence follows
```

# 12.6.11 Floating-point Instructions

The table below shows the floating-point instructions.

These instructions are only available if the FPU is included, and enabled, in the system. See "Enabling the FPU" for information about enabling the floating-point unit.

Table 12-27: Floating-point Instructions

| Mnemonic | Description                                                                                                |  |
|----------|------------------------------------------------------------------------------------------------------------|--|
| VABS     | Floating-point Absolute                                                                                    |  |
| VADD     | Floating-point Add                                                                                         |  |
| VCMP     | Compare two floating-point registers, or one floating-point register and zero                              |  |
| VCMPE    | Compare two floating-point registers, or one floating-point register and zero with Invalid Operation check |  |
| VCVT     | Convert between floating-point and integer                                                                 |  |
| VCVT     | Convert between floating-point and fixed point                                                             |  |
| VCVTR    | Convert between floating-point and integer with rounding                                                   |  |
| VCVTB    | Converts half-precision value to single-precision                                                          |  |
| VCVTT    | Converts single-precision register to half-precision                                                       |  |
| VDIV     | Floating-point Divide                                                                                      |  |
| VFMA     | Floating-point Fused Multiply Accumulate                                                                   |  |
| VFNMA    | Floating-point Fused Negate Multiply Accumulate                                                            |  |
| VFMS     | Floating-point Fused Multiply Subtract                                                                     |  |
| VFNMS    | Floating-point Fused Negate Multiply Subtract                                                              |  |
| VLDM     | Load Multiple extension registers                                                                          |  |
| VLDR     | Loads an extension register from memory                                                                    |  |
| VLMA     | Floating-point Multiply Accumulate                                                                         |  |
| VLMS     | Floating-point Multiply Subtract                                                                           |  |
| VMOV     | Floating-point Move Immediate                                                                              |  |
| VMOV     | Floating-point Move Register                                                                               |  |
| VMOV     | Copy ARM core register to single precision                                                                 |  |
| VMOV     | Copy 2 ARM core registers to 2 single precision                                                            |  |
| VMOV     | Copies between ARM core register to scalar                                                                 |  |
| VMOV     | Copies between Scalar to ARM core register                                                                 |  |
| VMRS     | Move to ARM core register from floating-point System Register                                              |  |
| VMSR     | Move to floating-point System Register from ARM Core register                                              |  |
| VMUL     | Multiply floating-point                                                                                    |  |
| VNEG     | Floating-point negate                                                                                      |  |
| VNMLA    | Floating-point multiply and add                                                                            |  |
| VNMLS    | Floating-point multiply and subtract                                                                       |  |
| VNMUL    | Floating-point multiply                                                                                    |  |
| VPOP     | Pop extension registers                                                                                    |  |
|          |                                                                                                            |  |

# Table 12-27: Floating-point Instructions (Continued)

| Mnemonic | Description                            |  |
|----------|----------------------------------------|--|
| VPUSH    | Push extension registers               |  |
| VSQRT    | Floating-point square root             |  |
| VSTM     | Store Multiple extension registers     |  |
| VSTR     | Stores an extension register to memory |  |
| VSUB     | Floating-point Subtract                |  |

# 12.6.11.1 VABS

Floating-point Absolute.

Syntax

VABS{cond}.F32 Sd, Sm

where:

condis an optional condition code, see "Conditional Execution".

Sd, Smare the destination floating-point value and the operand floating-point value.

Operation

This instruction:

- 1. Takes the absolute value of the operand floating-point register.
- 2. Places the results in the destination floating-point register.

Restrictions

There are no restrictions.

**Condition Flags** 

The floating-point instruction clears the sign bit.

Examples

VABS.F32 S4, S6

# 12.6.11.2 VADD

Floating-point Add

Syntax

 $\mathtt{VADD}\{\mathit{cond}\}\mathtt{.F32}\ \{\mathit{Sd}\mathtt{,}\}\ \mathit{Sn}\mathtt{,}\ \mathit{Sm}$ 

where:

condis an optional condition code, see "Conditional Execution".

Sd,is the destination floating-point value.

Sn, Smare the operand floating-point values.

Operation

This instruction:

- 1. Adds the values in the two floating-point operand registers.
- 2. Places the results in the destination floating-point register.

Restrictions

There are no restrictions.

Condition Flags

This instruction does not change the flags.

Examples

VADD.F32 S4, S6, S7

# 12.6.11.3 VCMP, VCMPE

Compares two floating-point registers, or one floating-point register and zero.

# Syntax

```
 \begin{split} & \text{VCMP}\{E\}\{cond\}.\text{F32 } \textit{Sd}, \;\; \textit{Sm} \\ & \text{VCMP}\{E\}\{cond\}.\text{F32 } \textit{Sd}, \;\; \text{\#0.0} \end{split}
```

# where:

condis an optional condition code, see "Conditional Execution".

Elf present, any NaN operand causes an Invalid Operation exception.

Otherwise, only a signaling NaN causes the exception.

Sdis the floating-point operand to compare.

Smis the floating-point operand that is compared with.

# Operation

This instruction:

- 1. Compares:
  - Two floating-point registers.
  - One floating-point register and zero.
- 2. Writes the result to the FPSCR flags.

#### Restrictions

This instruction can optionally raise an Invalid Operation exception if either operand is any type of NaN. It always raises an Invalid Operation exception if either operand is a signaling NaN.

# Condition Flags

When this instruction writes the result to the FPSCR flags, the values are normally transferred to the ARM flags by a subsequent VMRS instruction, see "VMRS".

## Examples

```
VCMP.F32 S4, #0.0
VCMP.F32 S4, S2
```

# 12.6.11.4 VCVT, VCVTR between Floating-point and Integer

Converts a value in a register from floating-point to a 32-bit integer.

# Syntax

```
\label{eq:cond} $$ VCVT\{R\}\{cond\}.Tm.F32\ Sd,\ Sm$ $$ VCVT\{cond\}.F32.Tm\ Sd,\ Sm$ $$
```

### where:

RIf *R* is specified, the operation uses the rounding mode specified by the FPSCR.

If *R* is omitted, the operation uses the Round towards Zero rounding mode.

condis an optional condition code, see "Conditional Execution".

Tmis the data type for the operand. It must be one of:

S32 signed 32-U32 unsigned 32-bit value.

bit value.

Sd, Smare the destination register and the operand register.

Operation

These instructions:

- 1. Either
  - Convert a value in a register from floating-point value to a 32-bit integer.
  - Convert from a 32-bit integer to floating-point value.
- 2. Place the result in a second register.

The floating-point to integer operation normally uses the *Round towards Zero* rounding mode, but can optionally use the rounding mode specified by the FPSCR.

The integer to floating-point operation uses the rounding mode specified by the FPSCR.

Restrictions

There are no restrictions.

Condition Flags

#### 12.6.11.5 VCVT between Floating-point and Fixed-point

Converts a value in a register from floating-point to and from fixed-point.

### Syntax

```
VCVT{cond}.Td.F32 Sd, Sd, #fbits
VCVT{cond}.F32.Td Sd, Sd, #fbits
```

### where:

condis an optional condition code, see "Conditional Execution".

Tdis the data type for the fixed-point number. It must be one of:

signed 16-bit value. S16 U16 unsigned 16-bit value.

S32 signed 32-bit value.

U32 unsigned 32-bit value.

Sdis the destination register and the operand register.

fbitsis the number of fraction bits in the fixed-point number:

If Td is S16 or U16, fbits must be in the range 0–16. If *Td* is S32 or U32, *fbits* must be in the range 1–32.

# Operation

These instructions:

- 1. Either
  - Converts a value in a register from floating-point to fixed-point.
  - Converts a value in a register from fixed-point to floating-point.
- Places the result in a second register.

The floating-point values are single-precision.

The fixed-point value can be 16-bit or 32-bit. Conversions from fixed-point values take their operand from the low-order bits of the source register and ignore any remaining bits.

Signed conversions to fixed-point values sign-extend the result value to the destination register width.

Unsigned conversions to fixed-point values zero-extend the result value to the destination register width.

The floating-point to fixed-point operation uses the Round towards Zero rounding mode. The fixed-point to floating-point operation uses the Round to Nearest rounding mode.

### Restrictions

There are no restrictions.

# Condition Flags

# 12.6.11.6 VCVTB, VCVTT

Converts between a half-precision value and a single-precision value.

# Syntax

```
\label{eq:cond} $$ VCVT\{y\}\{cond\}.F32.F16 \ Sd, \ Sm \\ VCVT\{y\}\{cond\}.F16.F32 \ Sd, \ Sm \\ $$ VCVT\{y\}\{cond\}.F16.F32 \ Sd, \ Sm \\ \ VCVT\{y\}\{cond\}.F16.F32 \
```

#### where

ySpecifies which half of the operand register Sm or destination register Sd is used for the operand or destination:

- If y is B, then the bottom half, bits [15:0], of Sm or Sd is used.
- If y is T, then the top half, bits [31:16], of Sm or Sd is used.

condis an optional condition code, see "Conditional Execution".

Sdis the destination register.

Smis the operand register.

Operation

This instruction with the F16.32 suffix:

- 1. Converts the half-precision value in the top or bottom half of a single-precision. register to single-precision.
- 2. Writes the result to a single-precision register.

This instruction with the.F32.F16 suffix:

- 1. Converts the value in a single-precision register to half-precision.
- 2. Writes the result into the top or bottom half of a single-precision register, preserving the other half of the target register.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.11.7 VDIV

Divides floating-point values.

Syntax

 $\label{eq:vdiv} \texttt{VDIV}\{\textit{cond}\}.\texttt{F32}\ \{\textit{Sd},\}\ \textit{Sn},\ \textit{Sm}$ 

where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination register.

Sn, Smare the operand registers.

Operation

This instruction:

- 1. Divides one floating-point value by another floating-point value.
- 2. Writes the result to the floating-point destination register.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.11.8 VFMA, VFMS

Floating-point Fused Multiply Accumulate and Subtract.

# Syntax

# where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination register.

Sn, Smare the operand registers.

# Operation

The VFMA instruction:

- 1. Multiplies the floating-point values in the operand registers.
- 2. Accumulates the results into the destination register.

The result of the multiply is not rounded before the accumulation.

### The VFMS instruction:

- 1. Negates the first operand register.
- 2. Multiplies the floating-point values of the first and second operand registers.
- 3. Adds the products to the destination register.
- 4. Places the results in the destination register.

The result of the multiply is not rounded before the addition.

### Restrictions

There are no restrictions.

# **Condition Flags**

# 12.6.11.9 VFNMA, VFNMS

Floating-point Fused Negate Multiply Accumulate and Subtract.

# Syntax

```
 \begin{tabular}{lll} $\tt VFNMA\{cond\}.F32$ $\{Sd,\}$ $Sn,$ $Sm$ \\ $\tt VFNMS\{cond\}.F32$ $\{Sd,\}$ $Sn,$ $Sm$ \\ \end{tabular}
```

### where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination register.

Sn, Smare the operand registers.

Operation

The VFNMA instruction:

- 1. Negates the first floating-point operand register.
- 2. Multiplies the first floating-point operand with second floating-point operand.
- 3. Adds the negation of the floating -point destination register to the product
- 4. Places the result into the destination register.

The result of the multiply is not rounded before the addition.

The VFNMS instruction:

- 1. Multiplies the first floating-point operand with second floating-point operand.
- 2. Adds the negation of the floating-point value in the destination register to the product.
- 3. Places the result in the destination register.

The result of the multiply is not rounded before the addition.

Restrictions

There are no restrictions.

Condition Flags

#### 12.6.11.10 VLDM

Floating-point Load Multiple

### Syntax

```
\label{local_vld} $$\operatorname{VLDM}\{\operatorname{mode}\}\{\operatorname{cond}\}\{\operatorname{.size}\}$ $\operatorname{Rn}\{!\}$, list
```

#### where:

modeis the addressing mode:

- IAIncrement After. The consecutive addresses start at the address specified in Rn.
- DB Decrement Before. The consecutive addresses end just before the address specified in *Rn*.

condis an optional condition code, see "Conditional Execution".

sizeis an optional data size specifier.

Rnis the base register. The SP can be used

!is the command to the instruction to write a modified value back to *Rn*. This is required if mode == DB, and is optional if mode == IA.

listis the list of extension registers to be loaded, as a list of consecutively numbered doubleword or singleword registers, separated by commas and surrounded by brackets.

### Operation

This instruction loads:

· Multiple extension registers from consecutive memory locations using an address from an ARM core register as the base address.

#### Restrictions

The restrictions are:

- If size is present, it must be equal to the size in bits, 32 or 64, of the registers in list.
- For the base address, the SP can be used.
   In the ARM instruction set, if ! is not specified the PC can be used.
- list must contain at least one register. If it contains doubleword registers, it must not contain more than 16 registers.
- If using the Decrement Before addressing mode, the write back flag, !, must be appended to the base register specification.

# Condition Flags

### 12.6.11.11 VLDR

Loads a single extension register from memory

# Syntax

```
VLDR{cond}{.64} Dd, [Rn{#imm}]
VLDR{cond}{.64} Dd, labe1
VLDR{cond}{.64} Dd, [PC, #imm]]
VLDR{cond}{.32} Sd, [Rn {, #imm}]
VLDR{cond}{.32} Sd, labe1
VLDR{cond}{.32} Sd, [PC, #imm]
```

# where:

condis an optional condition code, see "Conditional Execution".

64, 32are the optional data size specifiers.

Ddis the destination register for a doubleword load.

Sdis the destination register for a singleword load.

Rnis the base register. The SP can be used.

immis the + or - immediate offset used to form the address.

Permitted address values are multiples of 4 in the range 0 to 1020.

labelis the label of the literal data item to be loaded.

Operation

This instruction:

· Loads a single extension register from memory, using a base address from an ARM core register, with an optional offset.

Restrictions

There are no restrictions.

**Condition Flags** 

# 12.6.11.12 VLMA, VLMS

Multiplies two floating-point values, and accumulates or subtracts the results.

# Syntax

```
VLMA{cond}.F32 Sd, Sn, Sm
VLMS{cond}.F32 Sd, Sn, Sm
```

# where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point value.

Sn, Smare the operand floating-point values.

# Operation

The floating-point Multiply Accumulate instruction:

- 1. Multiplies two floating-point values.
- 2. Adds the results to the destination floating-point value.

The floating-point Multiply Subtract instruction:

- 1. Multiplies two floating-point values.
- 2. Subtracts the products from the destination floating-point value.
- 3. Places the results in the destination register.

### Restrictions

There are no restrictions.

### **Condition Flags**

# 12.6.11.13 VMOV Immediate

Move floating-point Immediate

Syntax

VMOV{cond}.F32 Sd, #imm

where:

condis an optional condition code, see "Conditional Execution".

Sdis the branch destination.

immis a floating-point constant.

Operation

This instruction copies a constant value to a floating-point register.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.11.14 VMOV Register

Copies the contents of one register to another.

# Syntax

# where:

condis an optional condition code, see "Conditional Execution".

Ddis the destination register, for a doubleword operation.

Dmis the source register, for a doubleword operation.

Sdis the destination register, for a singleword operation.

Smis the source register, for a singleword operation.

Operation

This instruction copies the contents of one floating-point register to another.

Restrictions

There are no restrictions

Condition Flags

# 12.6.11.15 VMOV Scalar to ARM Core Register

Transfers one word of a doubleword floating-point register to an ARM core register.

Syntax

 ${\tt VMOV}\{cond\}\ {\tt Rt},\ {\tt Dn}[x]$ 

where:

condis an optional condition code, see "Conditional Execution".

Rtis the destination ARM core register.

Dnis the 64-bit doubleword register.

xSpecifies which half of the doubleword register to use:

- If x is 0, use lower half of doubleword register
- If x is 1, use upper half of doubleword register.

Operation

This instruction transfers:

· One word from the upper or lower half of a doubleword floating-point register to an ARM core register.

Restrictions

Rt cannot be PC or SP.

**Condition Flags** 

# 12.6.11.16 VMOV ARM Core Register to Single Precision

Transfers a single-precision register to and from an ARM core register.

# Syntax

# where:

condis an optional condition code, see "Conditional Execution".

Snis the single-precision floating-point register.

Rtis the ARM core register.

Operation

This instruction transfers:

- The contents of a single-precision register to an ARM core register.
- The contents of an ARM core register to a single-precision register.

Restrictions

Rt cannot be PC or SP.

**Condition Flags** 

# 12.6.11.17 VMOV Two ARM Core Registers to Two Single Precision

Transfers two consecutively numbered single-precision registers to and from two ARM core registers.

# Syntax

# where:

condis an optional condition code, see "Conditional Execution".

Smis the first single-precision register.

Sm1is the second single-precision register.

This is the next single-precision register after *Sm*.

Rtis the ARM core register that *Sm* is transferred to or from.

Rt2is the The ARM core register that *Sm1* is transferred to or from.

### Operation

This instruction transfers:

- The contents of two consecutively numbered single-precision registers to two ARM core registers.
- The contents of two ARM core registers to a pair of single-precision registers.

#### Restrictions

- · The restrictions are:
- The floating-point registers must be contiguous, one after the other.
- The ARM core registers do not have to be contiguous.
- Rt cannot be PC or SP.

# Condition Flags

# 12.6.11.18 VMOV ARM Core Register to Scalar

Transfers one word to a floating-point register from an ARM core register.

Syntax

 $VMOV\{cond\}\{.32\}$  Dd[x], Rt

where:

condis an optional condition code, see "Conditional Execution".

32is an optional data size specifier.

Dd[x]is the destination, where [x] defines which half of the doubleword is transferred,

as follows:

If x is 0, the lower half is extracted

If x is 1, the upper half is extracted.

Rtis the source ARM core register.

Operation

This instruction transfers one word to the upper or lower half of a doubleword floating-point register from an ARM core register.

Restrictions

Rt cannot be PC or SP.

Condition Flags

# 12.6.11.19 VMRS

Move to ARM Core register from floating-point System Register.

# Syntax

```
\label{eq:cond} $$\operatorname{VMRS}\{\operatorname{cond}\}$ Rt, FPSCR $$\operatorname{VMRS}\{\operatorname{cond}\}$ APSR_nzcv, FPSCR $$
```

# where:

condis an optional condition code, see "Conditional Execution".

Rtis the destination ARM core register. This register can be R0–R14.

APSR\_nzcvtransfers floating-point flags to the APSR flags.

# Operation

This instruction performs one of the following actions:

- Copies the value of the FPSCR to a general-purpose register.
- Copies the value of the FPSCR flag bits to the APSR N, Z, C, and V flags.

# Restrictions

Rt cannot be PC or SP.

# **Condition Flags**

These instructions optionally change the flags: N, Z, C, V

# 12.6.11.20 VMSR

Move to floating-point System Register from ARM Core register.

Syntax

VMSR{cond} FPSCR, Rt

where:

condis an optional condition code, see "Conditional Execution".

Rtis the general-purpose register to be transferred to the FPSCR.

Operation

This instruction moves the value of a general-purpose register to the FPSCR. See "Floating-point Status Control Register" for more information.

Restrictions

The restrictions are:

• Rt cannot be PC or SP.

Condition Flags

This instruction updates the FPSCR.

# 12.6.11.21 VMUL

Floating-point Multiply.

Syntax

 $\mathtt{VMUL}\{\mathit{cond}\}\mathtt{.F32}\ \{\mathit{Sd},\}\ \mathit{Sn},\ \mathit{Sm}$ 

where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point value.

Sn, Smare the operand floating-point values.

Operation

This instruction:

- 1. Multiplies two floating-point values.
- 2. Places the results in the destination register.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.11.22 VNEG

Floating-point Negate.

Syntax

VNEG{cond}.F32 Sd, Sm

where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point value.

Smis the operand floating-point value.

Operation

This instruction:

- 1. Negates a floating-point value.
- 2. Places the results in a second floating-point register.

The floating-point instruction inverts the sign bit.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.11.23 VNMLA, VNMLS, VNMUL

Floating-point multiply with negation followed by add or subtract.

# Syntax

```
VNMLA{cond}.F32 Sd, Sn, Sm
VNMLS{cond}.F32 Sd, Sn, Sm
VNMUL{cond}.F32 {Sd,} Sn, Sm
```

# where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point register.

Sn, Smare the operand floating-point registers.

# Operation

The VNMLA instruction:

- 1. Multiplies two floating-point register values.
- 2. Adds the negation of the floating-point value in the destination register to the negation of the product.
- 3. Writes the result back to the destination register.

### The VNMLS instruction:

- 1. Multiplies two floating-point register values.
- 2. Adds the negation of the floating-point value in the destination register to the product.
- 3. Writes the result back to the destination register.

### The VNMUL instruction:

- 1. Multiplies together two floating-point register values.
- 2. Writes the negation of the result to the destination register.

#### Restrictions

There are no restrictions.

# **Condition Flags**

# 12.6.11.24 VPOP

Floating-point extension register Pop.

# Syntax

 ${\tt VPOP}\{cond\}\{.size\}\ list$ 

### where:

condis an optional condition code, see "Conditional Execution".

sizeis an optional data size specifier.

If present, it must be equal to the size in bits, 32 or 64, of the registers in list.

listis the list of extension registers to be loaded, as a list of consecutively numbered doubleword or singleword registers, separated by commas and surrounded by brackets.

# Operation

This instruction loads multiple consecutive extension registers from the stack.

### Restrictions

The list must contain at least one register, and not more than sixteen registers.

# **Condition Flags**

# 12.6.11.25 VPUSH

Floating-point extension register Push.

# Syntax

 ${\tt VPUSH}\{{\it cond}\}\{{\it .size}\} \ {\it list}$ 

### where:

condis an optional condition code, see "Conditional Execution".

sizeis an optional data size specifier.

If present, it must be equal to the size in bits, 32 or 64, of the registers in list.

listis a list of the extension registers to be stored, as a list of consecutively numbered doubleword or singleword registers, separated by commas and sur rounded by brackets.

# Operation

This instruction:

• Stores multiple consecutive extension registers to the stack.

# Restrictions

The restrictions are:

· list must contain at least one register, and not more than sixteen.

# Condition Flags

# 12.6.11.26 VSQRT

Floating-point Square Root.

Syntax

VSQRT{cond}.F32 Sd, Sm

where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point value.

Smis the operand floating-point value.

Operation

This instruction:

- · Calculates the square root of the value in a floating-point register.
- Writes the result to another floating-point register.

Restrictions

There are no restrictions.

Condition Flags

### 12.6.11.27 VSTM

Floating-point Store Multiple.

# Syntax

 $VSTM\{mode\}\{cond\}\{.size\}\ Rn\{!\},\ list$ 

#### where:

modeis the addressing mode:

- IA Increment After. The consecutive addresses start at the address specified in Rn.

This is the default and can be omitted.

- DB Decrement Before. The consecutive addresses end just before the address specified in *Rn*.

condis an optional condition code, see "Conditional Execution".

sizeis an optional data size specifier.

If present, it must be equal to the size in bits, 32 or 64, of the registers in list.

Rnis the base register. The SP can be used

lis the function that causes the instruction to write a modified value back to Rn.

Required if mode == DB.

listis a list of the extension registers to be stored, as a list of consecutively numbered doubleword or singleword registers, separated by commas and surrounded by brackets.

## Operation

This instruction:

· Stores multiple extension registers to consecutive memory locations using a base address from an ARM core register.

#### Restrictions

The restrictions are:

- list must contain at least one register.
   If it contains doubleword registers it must not contain more than 16 registers.
- Use of the PC as Rn is deprecated.

## Condition Flags

### 12.6.11.28 VSTR

Floating-point Store.

# Syntax

```
VSTR{cond}{.32} Sd, [Rn{, #imm}]
VSTR{cond}{.64} Dd, [Rn{, #imm}]
```

# where

condis an optional condition code, see "Conditional Execution".

32, 64are the optional data size specifiers.

Sdis the source register for a singleword store.

Ddis the source register for a doubleword store.

Rnis the base register. The SP can be used.

immis the + or - immediate offset used to form the address. Values are multiples of 4 in the range 0–1020. *imm* can be omitted, meaning an offset of +0.

Operation

This instruction:

Stores a single extension register to memory, using an address from an ARM core register, with an optional offset, defined in imm.

Restrictions

The restrictions are:

• The use of PC for Rn is deprecated.

Condition Flags

# 12.6.11.29 VSUB

Floating-point Subtract.

Syntax

 $VSUB\{cond\}.F32\ \{Sd,\}\ Sn,\ Sm$ 

where:

condis an optional condition code, see "Conditional Execution".

Sdis the destination floating-point value.

Sn, Smare the operand floating-point value.

Operation

This instruction:

- 1. Subtracts one floating-point value from another floating-point value.
- 2. Places the results in the destination floating-point register.

Restrictions

There are no restrictions.

Condition Flags

# 12.6.12 Miscellaneous Instructions

The table below shows the remaining Cortex-M4 instructions.

Table 12-28: Miscellaneous Instructions

| Mnemonic | Description                                |
|----------|--------------------------------------------|
| BKPT     | Breakpoint                                 |
| CPSID    | Change Processor State, Disable Interrupts |
| CPSIE    | Change Processor State, Enable Interrupts  |
| DMB      | Data Memory Barrier                        |
| DSB      | Data Synchronization Barrier               |
| ISB      | Instruction Synchronization Barrier        |
| MRS      | Move from special register to register     |
| MSR      | Move from register to special register     |
| NOP      | No Operation                               |
| SEV      | Send Event                                 |
| SVC      | Supervisor Call                            |
| WFE      | Wait For Event                             |
| WFI      | Wait For Interrupt                         |

## 12.6.12.1 BKPT

Breakpoint.

Syntax

BKPT #imm

where:

immis an expression evaluating to an integer in the range 0-255 (8-bit value).

# Operation

The BKPT instruction causes the processor to enter Debug state. Debug tools can use this to investigate system state when the instruction at a particular address is reached.

imm is ignored by the processor. If required, a debugger can use it to store additional information about the breakpoint.

The BKPT instruction can be placed inside an IT block, but it executes unconditionally, unaffected by the condition specified by the IT instruction.

# Condition Flags

This instruction does not change the flags.

# Examples

```
BKPT 0xAB ; Breakpoint with immediate value set to 0xAB (debugger can ; extract the immediate value by locating it using the PC)
```

**Note:** ARM does not recommend the use of the BKPT instruction with an immediate value set to 0xAB for any purpose other than Semi-hosting.

### 12.6.12.2 CPS

Change Processor State.

Syntax

CPSeffect iflags

where:

effectis one of:

IE Clears the special purpose register.

ID Sets the special purpose register.

iflagsis a sequence of one or more flags:

i Set or clear PRIMASK.

f Set or clear FAULTMASK.

Operation

CPS changes the PRIMASK and FAULTMASK special register values. See "Exception Mask Registers" for more information about these registers.

#### Restrictions

The restrictions are:

- · Use CPS only from privileged software, it has no effect if used in unprivileged software
- · CPS cannot be conditional and so must not be used inside an IT block.

### Condition Flags

This instruction does not change the condition flags.

### Examples

```
CPSID i ; Disable interrupts and configurable fault handlers (set PRIMASK)
CPSID f ; Disable interrupts and all fault handlers (set FAULTMASK)
CPSIE i ; Enable interrupts and configurable fault handlers (clear PRIMASK)
CPSIE f ; Enable interrupts and fault handlers (clear FAULTMASK)
```

# 12.6.12.3 DMB

Data Memory Barrier.

Syntax

DMB{cond}

where:

condis an optional condition code, see "Conditional Execution".

### Operation

DMB acts as a data memory barrier. It ensures that all explicit memory accesses that appear, in program order, before the DMB instruction are completed before any explicit memory accesses that appear, in program order, after the DMB instruction. DMB does not affect the ordering or execution of instructions that do not access memory.

# Condition Flags

This instruction does not change the flags.

### Examples

```
DMB ; Data Memory Barrier
```

#### 12.6.12.4 DSB

Data Synchronization Barrier.

Syntax

DSB { cond }

where:

condis an optional condition code, see "Conditional Execution".

Operation

DSB acts as a special data synchronization memory barrier. Instructions that come after the DSB, in program order, do not execute until the DSB instruction completes. The DSB instruction completes when all explicit memory accesses before it complete.

Condition Flags

This instruction does not change the flags.

Examples

DSB ; Data Synchronisation Barrier

#### 12.6.12.5 ISB

Instruction Synchronization Barrier.

Syntax

ISB{cond}

where:

condis an optional condition code, see "Conditional Execution".

Operation

ISB acts as an instruction synchronization barrier. It flushes the pipeline of the processor, so that all instructions following the ISB are fetched from memory again, after the ISB instruction has been completed.

Condition Flags

This instruction does not change the flags.

Examples

ISB ; Instruction Synchronisation Barrier

## 12.6.12.6 MRS

Move the contents of a special register to a general-purpose register.

Syntax

 $MRS\{cond\}\ Rd,\ spec\_reg$ 

where:

condis an optional condition code, see "Conditional Execution".

Rdis the destination register.

spec\_regcan be any of: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP,

PRIMASK, BASEPRI, BASEPRI MAX, FAULTMASK, or CONTROL.

Operation

Use MRS in combination with MSR as part of a read-modify-write sequence for updating a PSR, for example to clear the Q flag.

In process swap code, the programmers model state of the process being swapped out must be saved, including relevant PSR contents. Similarly, the state of the process being swapped in must also be restored. These operations use MRS in the state-saving instruction sequence and MSR in the state-restoring instruction sequence.

Note: BASEPRI MAX is an alias of BASEPRI when used with the MRS instruction.

See "MSR".

Restrictions

Rd must not be SP and must not be PC.

Condition Flags

This instruction does not change the flags.

Examples

```
MRS RO, PRIMASK; Read PRIMASK value and write it to RO
```

# 12.6.12.7 MSR

Move the contents of a general-purpose register into the specified special register.

Syntax

```
MSR\{cond\} spec\_reg, Rn
```

where:

condis an optional condition code, see "Conditional Execution".

Rnis the source register.

spec\_regcan be any of: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, BASEPRI, BASEPRI MAX, FAULTMASK, or CONTROL.

### Operation

The register access operation in MSR depends on the privilege level. Unprivileged software can only access the APSR. See "Application Program Status Register". Privileged software can access all special registers.

In unprivileged software writes to unallocated or execution state bits in the PSR are ignored.

**Note:** When the user writes to BASEPRI\_MAX, the instruction writes to BASEPRI only if either:

Rn is non-zero and the current BASEPRI value is 0

Rn is non-zero and less than the current BASEPRI value.

See "MRS".

Restrictions

Rn must not be SP and must not be PC.

Condition Flags

This instruction updates the flags explicitly based on the value in *Rn*.

Examples

MSR CONTROL, R1; Read R1 value and write it to the CONTROL register

### 12.6.12.8 NOF

No Operation.

Syntax

NOP{cond}

where:

condis an optional condition code, see "Conditional Execution".

Operation

NOP does nothing. NOP is not necessarily a time-consuming NOP. The processor might remove it from the pipeline before it reaches the execution stage.

Use NOP for padding, for example to place the following instruction on a 64-bit boundary.

Condition Flags

This instruction does not change the flags.

Examples

NOP ; No operation

### 12.6.12.9 SEV

Send Event.

Syntax

SEV{cond}

where:

condis an optional condition code, see "Conditional Execution".

Operation

SEV is a hint instruction that causes an event to be signaled to all processors within a multiprocessor system. It also sets the local event register to 1, see "Power Management".

**Condition Flags** 

This instruction does not change the flags.

Examples

```
SEV ; Send Event
```

#### 12.6.12.10 SVC

Supervisor Call.

Syntax

```
SVC{cond} #imm
```

where:

condis an optional condition code, see "Conditional Execution".

immis an expression evaluating to an integer in the range 0-255 (8-bit value).

Operation

The SVC instruction causes the SVC exception.

imm is ignored by the processor. If required, it can be retrieved by the exception handler to determine what service is being requested.

Condition Flags

This instruction does not change the flags.

Examples

```
SVC 0x32 ; Supervisor Call (SVC handler can extract the immediate value ; by locating it via the stacked PC)
```

### 12.6.12.11 WFE

Wait For Event.

Syntax

WFE { cond}

where:

condis an optional condition code, see "Conditional Execution".

Operation

WFE is a hint instruction.

If the event register is 0, WFE suspends execution until one of the following events occurs:

- · An exception, unless masked by the exception mask registers or the current priority level
- An exception enters the Pending state, if SEVONPEND in the System Control Register is set
- · A Debug Entry request, if Debug is enabled
- · An event signaled by a peripheral or another processor in a multiprocessor system using the SEV instruction.

If the event register is 1, WFE clears it to 0 and returns immediately.

For more information, see "Power Management".

Condition Flags

This instruction does not change the flags.

Examples

WFE ; Wait for event

#### 12.6.12.12 WFI

Wait for Interrupt.

Syntax

WFI { cond}

where:

condis an optional condition code, see "Conditional Execution".

Operation

WFI is a hint instruction that suspends execution until one of the following events occurs:

- · An exception
- A Debug Entry request, regardless of whether Debug is enabled.

Condition Flags

This instruction does not change the flags.

Examples

WFI ; Wait for interrupt

## 12.7 Cortex-M4 Core Peripherals

### 12.7.1 Peripherals

Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an embedded interrupt controller that supports low latency interrupt processing. See Section 12.8 "Nested Vectored Interrupt Controller (NVIC)".

System Control Block (SCB)

The System Control Block (SCB) is the programmers model interface to the processor. It provides system implementation information and system control, including configuration, control, and reporting of system exceptions. See Section 12.9 "System Control Block (SCB)".

· System Timer (SysTick)

The System Timer, SysTick, is a 24-bit count-down timer. Use this as a Real Time Operating System (RTOS) tick timer or as a simple counter. See Section 12.10 "System Timer (SysTick)".

Memory Protection Unit (MPU)

The Memory Protection Unit (MPU) improves system reliability by defining the memory attributes for different memory regions. It provides up to eight different regions, and an optional predefined background region. See Section 12.11 "Memory Protection Unit (MPU)".

Floating-point Unit (FPU)

The Floating-point Unit (FPU) provides IEEE754-compliant operations on single-precision, 32-bit, floating-point values. See Section 12.12 "Floating Point Unit (FPU)".

## 12.7.2 Address Map

The address map of the Private peripheral bus (PPB) is given in the following table.

Table 12-29: Core Peripheral Register Regions

| Address               | Core Peripheral                      |
|-----------------------|--------------------------------------|
| 0xE000E008-0xE000E00F | System Control Block                 |
| 0xE000E010-0xE000E01F | System Timer                         |
| 0xE000E100-0xE000E4EF | Nested Vectored Interrupt Controller |
| 0xE000ED00-0xE000ED3F | System control block                 |
| 0xE000ED90-0xE000EDB8 | Memory Protection Unit               |
| 0xE000EF00-0xE000EF03 | Nested Vectored Interrupt Controller |
| 0xE000EF30-0xE000EF44 | Floating-point Unit                  |

## In register descriptions:

- The required privilege gives the privilege level required to access the register, as follows:
  - Privileged: Only privileged software can access the register.
  - Unprivileged: Both unprivileged and privileged software can access the register.

### 12.8 Nested Vectored Interrupt Controller (NVIC)

This section describes the NVIC and the registers it uses. The NVIC supports:

- · Up to 41 interrupts
- A programmable priority level of 0–15 for each interrupt. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority.
- Level detection of interrupt signals
- · Dynamic reprioritization of interrupts
- · Grouping of priority values into group priority and subpriority fields
- · Interrupt tail-chaining
- An external Non-maskable interrupt (NMI)

The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling.

### 12.8.1 Level-sensitive Interrupts

The processor supports level-sensitive interrupts. A level-sensitive interrupt is held asserted until the peripheral deasserts the interrupt signal. Typically, this happens because the ISR accesses the peripheral, causing it to clear the interrupt request.

When the processor enters the ISR, it automatically removes the pending state from the interrupt (see "Hardware and Software Control of Interrupts"). For a level-sensitive interrupt, if the signal is not deasserted before the processor returns from the ISR, the interrupt becomes pending again, and the processor must execute its ISR again. This means that the peripheral can hold the interrupt signal asserted until it no longer requires servicing.

### 12.8.1.1 Hardware and Software Control of Interrupts

The Cortex-M4 latches all interrupts. A peripheral interrupt becomes pending for one of the following reasons:

- · The NVIC detects that the interrupt signal is HIGH and the interrupt is not active
- · The NVIC detects a rising edge on the interrupt signal
- A software writes to the corresponding interrupt set-pending register bit, see "Interrupt Set-pending Registers", or to the NVIC\_STIR
  to make an interrupt pending, see "Software Trigger Interrupt Register".

A pending interrupt remains pending until one of the following:

- The processor enters the ISR for the interrupt. This changes the state of the interrupt from pending to active. Then:
  - For a level-sensitive interrupt, when the processor returns from the ISR, the NVIC samples the interrupt signal. If the signal is asserted, the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. Otherwise, the state of the interrupt changes to inactive.
- Software writes to the corresponding interrupt clear-pending register bit.
   For a level-sensitive interrupt, if the interrupt signal is still asserted, the state of the interrupt does not change. Otherwise, the state of the interrupt changes to inactive.

### 12.8.2 NVIC Design Hints and Tips

Ensure that the software uses correctly aligned register accesses. The processor does not support unaligned accesses to NVIC registers. See the individual register descriptions for the supported access sizes.

A interrupt can enter a pending state even if it is disabled. Disabling an interrupt only prevents the processor from taking that interrupt.

Before programming SCB\_VTOR to relocate the vector table, ensure that the vector table entries of the new vector table are set up for fault handlers, NMI and all enabled exception like interrupts. For more information, see the "Vector Table Offset Register".

### 12.8.2.1 NVIC Programming Hints

The software uses the CPSIE I and CPSID I instructions to enable and disable the interrupts. The CMSIS provides the following intrinsic functions for these instructions:

void disable irq(void) // Disable Interrupts

void enable irq(void) // Enable Interrupts

In addition, the CMSIS provides a number of functions for NVIC control, including:

Table 12-30: CMSIS Functions for NVIC Control

| CMSIS Interrupt Control Function                          | Description                                   |
|-----------------------------------------------------------|-----------------------------------------------|
| void NVIC_SetPriorityGrouping(uint32_t priority_grouping) | Set the priority grouping                     |
| void NVIC_EnableIRQ(IRQn_t IRQn)                          | Enable IRQn                                   |
| void NVIC_DisableIRQ(IRQn_t IRQn)                         | Disable IRQn                                  |
| uint32_t NVIC_GetPendingIRQ (IRQn_t IRQn)                 | Return true (IRQ-Number) if IRQn is pending   |
| void NVIC_SetPendingIRQ (IRQn_t IRQn)                     | Set IRQn pending                              |
| void NVIC_ClearPendingIRQ (IRQn_t IRQn)                   | Clear IRQn pending status                     |
| uint32_t NVIC_GetActive (IRQn_t IRQn)                     | Return the IRQ number of the active interrupt |
| void NVIC_SetPriority (IRQn_t IRQn, uint32_t priority)    | Set priority for IRQn                         |
| uint32_t NVIC_GetPriority (IRQn_t IRQn)                   | Read priority of IRQn                         |
| void NVIC_SystemReset (void)                              | Reset the system                              |

The input parameter IRQn is the IRQ number. For more information about these functions, see the CMSIS documentation.

To improve software efficiency, the CMSIS simplifies the NVIC register presentation. In the CMSIS:

- The Set-enable, Clear-enable, Set-pending, Clear-pending and Active Bit registers map to arrays of 32-bit integers, so that:
  - The array ISER[0] to ISER[1] corresponds to the registers ISER0-ISER1
  - The array ICER[0] to ICER[1] corresponds to the registers ICER0-ICER1
  - The array ISPR[0] to ISPR[1] corresponds to the registers ISPR0-ISPR1
  - The array ICPR[0] to ICPR[1] corresponds to the registers ICPR0-ICPR1
  - The array IABR[0] to IABR[1] corresponds to the registers IABR0-IABR1
- The Interrupt Priority Registers (IPR0–IPR10) provide an 8-bit priority field for each interrupt and each register holds four priority fields.

The CMSIS provides thread-safe code that gives atomic access to the Interrupt Priority Registers. Table 12-31 shows how the interrupts, or IRQ numbers, map onto the interrupt registers and corresponding CMSIS variables that have one bit per interrupt.

Table 12-31: Mapping of Interrupts

|            | 11 0                     | <u> </u>     |             |               |            |  |  |  |
|------------|--------------------------|--------------|-------------|---------------|------------|--|--|--|
|            | CMSIS Array Elements (1) |              |             |               |            |  |  |  |
| Interrupts | Set-enable               | Clear-enable | Set-pending | Clear-pending | Active Bit |  |  |  |
| 0–31       | ISER[0]                  | ICER[0]      | ISPR[0]     | ICPR[0]       | IABR[0]    |  |  |  |
| 32–41      | ISER[1]                  | ICER[1]      | ISPR[1]     | ICPR[1]       | IABR[1]    |  |  |  |

Note 1: Each array element corresponds to a single NVIC register, for example the ICER[0] element corresponds to the ICER0.

## 12.8.3 Nested Vectored Interrupt Controller (NVIC) User Interface

Table 12-32: Nested Vectored Interrupt Controller (NVIC) Register Mapping

| Offset     | Register                            | Name       | Access     | Reset      |
|------------|-------------------------------------|------------|------------|------------|
| 0xE000E100 | Interrupt Set-enable Register 0     | NVIC_ISER0 | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 0xE000E11C | Interrupt Set-enable Register 7     | NVIC_ISER7 | Read/Write | 0x00000000 |
| 0XE000E180 | Interrupt Clear-enable Register 0   | NVIC_ICER0 | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 0xE000E19C | Interrupt Clear-enable Register 7   | NVIC_ICER7 | Read/Write | 0x00000000 |
| 0XE000E200 | Interrupt Set-pending Register 0    | NVIC_ISPR0 | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 0xE000E21C | Interrupt Set-pending Register 7    | NVIC_ISPR7 | Read/Write | 0x00000000 |
| 0XE000E280 | Interrupt Clear-pending Register 0  | NVIC_ICPR0 | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 0xE000E29C | Interrupt Clear-pending Register 7  | NVIC_ICPR7 | Read/Write | 0x00000000 |
| 0xE000E300 | Interrupt Active Bit Register 0     | NVIC_IABR0 | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 0xE000E31C | Interrupt Active Bit Register 7     | NVIC_IABR7 | Read/Write | 0x00000000 |
| 0xE000E400 | Interrupt Priority Register 0       | NVIC_IPR0  | Read/Write | 0x00000000 |
|            |                                     |            |            |            |
| 26         | Interrupt Priority Register 10      | NVIC_IPR10 | Read/Write | 0x00000000 |
| 0xE000EF00 | Software Trigger Interrupt Register | NVIC_STIR  | Write-only | 0x00000000 |

## 12.8.3.1 Interrupt Set-enable Registers

Name:NVIC\_ISERx [x=0..7]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
|    |    |    | SET | ENA |    |    |    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|    |    |    | SET | ENA |    |    |    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
|    |    |    | SET | ENA |    |    |    |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | SET | ENA |    |    |    |

These registers enable interrupts and show which interrupts are enabled.

## **SETENA: Interrupt Set-enable**

Write:

0: No effect.

1: Enables the interrupt.

Read:

0: Interrupt disabled.

1: Interrupt enabled.

Note 1: If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority.

2: If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, the NVIC never activates the interrupt, regardless of its priority.

## 12.8.3.2 Interrupt Clear-enable Registers

Name:NVIC\_ICERx [x=0..7]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
|    |    |    | CLR | ENA |    |    |    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|    |    |    | CLR | ENA |    |    |    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
|    |    |    | CLR | ENA |    |    |    |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    | ·  |    | CLR | ENA |    |    |    |

These registers disable interrupts, and show which interrupts are enabled.

## **CLRENA: Interrupt Clear-enable**

Write:

0: No effect.

1: Disables the interrupt.

Read:

0: Interrupt disabled.

1: Interrupt enabled.

## 12.8.3.3 Interrupt Set-pending Registers

Name:NVIC\_ISPRx [x=0..7]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 |
|----|----|----|------|------|----|----|----|
|    |    |    | SETF | PEND |    |    |    |
| 23 | 22 | 21 | 20   | 19   | 18 | 17 | 16 |
|    |    |    | SETF | PEND |    |    |    |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  |
|    |    |    | SETF | PEND |    |    |    |
| 7  | 6  | 5  | 4    | 3    | 2  | 1  | 0  |
|    |    |    | SETF | PEND |    |    |    |

These registers force interrupts into the pending state, and show which interrupts are pending.

## **SETPEND: Interrupt Set-pending**

Write:

0: No effect.

1: Changes the interrupt state to pending.

Read:

0: Interrupt is not pending.

1: Interrupt is pending.

Note 1: Writing a 1 to an ISPR bit corresponding to an interrupt that is pending has no effect.

2: Writing a 1 to an ISPR bit corresponding to a disabled interrupt sets the state of that interrupt to pending.

## 12.8.3.4 Interrupt Clear-pending Registers

Name:NVIC\_ICPRx [x=0..7]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 |
|----|----|----|------|------|----|----|----|
|    |    |    | CLRF | PEND |    |    |    |
| 23 | 22 | 21 | 20   | 19   | 18 | 17 | 16 |
|    |    |    | CLRF | PEND |    |    |    |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  |
|    |    |    | CLRF | PEND |    |    |    |
| 7  | 6  | 5  | 4    | 3    | 2  | 1  | 0  |
|    |    |    | CLRF | PEND |    |    |    |

These registers remove the pending state from interrupts, and show which interrupts are pending.

## **CLRPEND: Interrupt Clear-pending**

Write:

0: No effect.

1: Removes the pending state from an interrupt.

Read:

0: Interrupt is not pending.

1: Interrupt is pending.

Note: Writing a 1 to an ICPR bit does not affect the active state of the corresponding interrupt.

## 12.8.3.5 Interrupt Active Bit Registers

Name:NVIC\_IABRx [x=0..7]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24 |
|----|----|----|-----|------|----|----|----|
|    |    |    | AC1 | TIVE |    |    |    |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|    |    |    | ACT | TIVE |    |    |    |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8  |
|    |    |    | AC1 | TIVE |    |    |    |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | ACT | TIVE |    |    |    |

These registers indicate which interrupts are active.

## **ACTIVE: Interrupt Active Flags**

0: Interrupt is not active.

1: Interrupt is active.

Note: A bit reads as one if the status of the corresponding interrupt is active, or active and pending.

## 12.8.3.6 Interrupt Priority Registers

Name: NVIC\_IPRx [x=0..10]

Access: Read/Write Reset: 0x0000000000

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24 |
|----|----|----|----|-----|----|----|----|
|    |    |    | PF | RI3 |    |    |    |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 |
|    |    |    | PF | RI2 |    |    |    |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8  |
|    |    |    | PF | RI1 |    |    |    |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
|    |    |    | PF | RIO |    |    |    |

The NVIC\_IPR0-NVIC\_IPR10 registers provide a 8-bit priority field for each interrupt. These registers are byte-accessible. Each register holds four priority fields that map up to four elements in the CMSIS interrupt priority array IP[0] to IP[40].

### PRI3: Priority (4m+3)

Priority, Byte Offset 3, refers to register bits [31:24].

### PRI2: Priority (4m+2)

Priority, Byte Offset 2, refers to register bits [23:16].

## PRI1: Priority (4m+1)

Priority, Byte Offset 1, refers to register bits [15:8].

## PRIO: Priority (4m)

Priority, Byte Offset 0, refers to register bits [7:0].

- **Note 1:** Each priority field holds a priority value, 0–15. The lower the value, the greater the priority of the corresponding interrupt. The processor implements only bits[7:4] of each field; bits[3:0] read as zero and ignore writes.
  - 2: For more information about the IP[0] to IP[40] interrupt priority array, that provides the software view of the interrupt priorities, see Table 12-30 "CMSIS Functions for NVIC Control".
  - **3:** The corresponding IPR number n is given by n = m DIV 4.
  - **4:** The byte offset of the required Priority field in this register is *m* MOD 4.

## 12.8.3.7 Software Trigger Interrupt Register

Name:NVIC\_STIR
Access: Write-only
Reset: 0x000000000

| 31 | 30 | 29 | 28              | 27  | 26 | 25 | 24    |
|----|----|----|-----------------|-----|----|----|-------|
| _  | _  | _  | _               | _   | _  | _  | _     |
| 23 | 22 | 21 | 20              | 19  | 18 | 17 | 16    |
| _  | _  | -  | _               | _   | _  | -  | _     |
| 15 | 14 | 13 | 12              | 11  | 10 | 9  | 8     |
| _  | _  | _  | _               | _   | _  | _  | INTID |
| 7  | 6  | 5  | 4               | 3   | 2  | 1  | 0     |
|    |    |    | IN <sup>-</sup> | ΓID |    |    |       |

Write to this register to generate an interrupt from the software.

## **INTID: Interrupt ID**

Interrupt ID of the interrupt to trigger, in the range 0–239. For example, a value of 0x03 specifies interrupt IRQ3.

## 12.9 System Control Block (SCB)

The System Control Block (SCB) provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions.

Ensure that the software uses aligned accesses of the correct size to access the system control block registers:

- Except for the SCB CFSR and SCB SHPR1-SCB SHPR3 registers, it must use aligned word accesses
- For the SCB\_CFSR and SCB\_SHPR1-SCB\_SHPR3 registers, it can use byte or aligned halfword or word accesses.

The processor does not support unaligned accesses to system control block registers.

In a fault handler, to determine the true faulting address:

- 1. Read and save the MMFAR or SCB BFAR value.
- 2. Read the MMARVALID bit in the MMFSR subregister, or the BFARVALID bit in the BFSR subregister. The SCB\_MMFAR or SCB\_BFAR address is valid only if this bit is 1.

The software must follow this sequence because another higher priority exception might change the SCB\_MMFAR or SCB\_BFAR value. For example, if a higher priority handler preempts the current fault handler, the other fault might change the SCB\_MMFAR or SCB\_BFAR value.

## 12.9.1 System Control Block (SCB) User Interface

Table 12-33: System Control Block (SCB) Register Mapping

| Offset     | Register                                         | Name                    | Access                    | Reset      |
|------------|--------------------------------------------------|-------------------------|---------------------------|------------|
| 0xE000E008 | Auxiliary Control Register                       | SCB_ACTLR               | Read/Write                | 0x00000000 |
| 0xE000ED00 | CPUID Base Register                              | SCB_CPUID               | Read-only                 | 0x410FC240 |
| 0xE000ED04 | Interrupt Control and State Register             | SCB_ICSR                | Read/Write <sup>(1)</sup> | 0x00000000 |
| 0xE000ED08 | Vector Table Offset Register                     | SCB_VTOR                | Read/Write                | 0x00000000 |
| 0xE000ED0C | Application Interrupt and Reset Control Register | SCB_AIRCR               | Read/Write                | 0xFA050000 |
| 0xE000ED10 | System Control Register                          | SCB_SCR                 | Read/Write                | 0x00000000 |
| 0xE000ED14 | Configuration and Control Register               | SCB_CCR                 | Read/Write                | 0x00000200 |
| 0xE000ED18 | System Handler Priority Register 1               | SCB_SHPR1               | Read/Write                | 0x00000000 |
| 0xE000ED1C | System Handler Priority Register 2               | SCB_SHPR2               | Read/Write                | 0x00000000 |
| 0xE000ED20 | System Handler Priority Register 3               | SCB_SHPR3               | Read/Write                | 0x00000000 |
| 0xE000ED24 | System Handler Control and State Register        | SCB_SHCSR               | Read/Write                | 0x00000000 |
| 0xE000ED28 | Configurable Fault Status Register               | SCB_CFSR <sup>(2)</sup> | Read/Write                | 0x00000000 |
| 0xE000ED2C | HardFault Status Register                        | SCB_HFSR                | Read/Write                | 0x00000000 |
| 0xE000ED34 | MemManage Fault Address Register                 | SCB_MMFAR               | Read/Write                | Unknown    |
| 0xE000ED38 | BusFault Address Register                        | SCB_BFAR                | Read/Write                | Unknown    |
| 0xE000ED3C | Auxiliary Fault Status Register                  | SCB_AFSR                | Read/Write                | 0x00000000 |

**Note 1:** See the register description for more information.

<sup>2:</sup> This register contains the subregisters: "MMFSR: Memory Management Fault Status Subregister" (0xE000ED28 - 8 bits), "BFSR: Bus Fault Status Subregister" (0xE000ED29 - 8 bits), "UFSR: Usage Fault Status Subregister" (0xE000ED2A - 16 bits).

### 12.9.1.1 Auxiliary Control Register

Name:SCB\_ACTLR
Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26      | 25         | 24         |
|----|----|----|----|----|---------|------------|------------|
| _  | _  | _  | _  | _  | _       | _          | _          |
| 23 | 22 | 21 | 20 | 19 | 18      | 17         | 16         |
| _  | -  | -  | -  | -  | _       | _          | _          |
| 15 | 14 | 13 | 12 | 11 | 10      | 9          | 8          |
| _  | _  | _  | _  | _  | _       | DISOOFP    | DISFPCA    |
| 7  | 6  | 5  | 4  | 3  | 2       | 1          | 0          |
| _  | _  | _  | _  | _  | DISFOLD | DISDEFWBUF | DISMCYCINT |

The SCB ACTLR provides disable bits for the following processor functions:

- IT folding
- Write buffer use for accesses to the default memory map
- Interruption of multi-cycle instructions.

By default, this register is set to provide optimum performance from the Cortex-M4 processor, and does not normally require modification.

### **DISOOFP: Disable Out Of Order Floating Point**

Disables floating point instructions that complete out of order with respect to integer instructions.

### **DISFPCA: Disable FPCA**

Disables an automatic update of CONTROL.FPCA.

### **DISFOLD: Disable Folding**

When set to 1, disables the IT folding.

Note:

In some situations, the processor can start executing the first instruction in an IT block while it is still executing the IT instruction. This behavior is called IT folding, and it improves the performance. However, IT folding can cause jitter in looping. If a task must avoid jitter, set the DISFOLD bit to 1 before executing the task, to disable the IT folding.

### **DISDEFWBUF: Disable Default Write Buffer**

When set to 1, it disables the write buffer use during default memory map accesses. This causes BusFault to be precise but decreases the performance, as any store to memory must complete before the processor can execute the next instruction.

This bit only affects write buffers implemented in the Cortex-M4 processor.

## **DISMCYCINT: Disable Multiple Cycle Interruption**

When set to 1, it disables the interruption of load multiple and store multiple instructions. This increases the interrupt latency of the processor, as any LDM or STM must complete before the processor can stack the current state and enter the interrupt handler.

## 12.9.1.2 CPUID Base Register

Name:SCB\_CPUID
Access: Read/Write

| 31 | 30          | 29 | 28  | 27  | 26       | 25    | 24 |  |  |  |  |
|----|-------------|----|-----|-----|----------|-------|----|--|--|--|--|
|    | Implementer |    |     |     |          |       |    |  |  |  |  |
| 23 | 22          | 21 | 20  | 19  | 18       | 17    | 16 |  |  |  |  |
|    | Variant     |    |     |     | Constant |       |    |  |  |  |  |
| 15 | 14          | 13 | 12  | 11  | 10       | 9     | 8  |  |  |  |  |
|    |             |    | Par | tNo |          |       |    |  |  |  |  |
| 7  | 6           | 5  | 4   | 3   | 2        | 1     | 0  |  |  |  |  |
|    | PartNo      |    |     |     | Rev      | ision |    |  |  |  |  |

The SCB\_CPUID register contains the processor part number, version, and implementation information.

Implementer: Implementer Code

0x41: ARM.

**Variant: Variant Number** 

It is the r value in the rnpn product revision identifier:

0x0: Revision 0.

Constant: Reads as 0xF

Reads as 0xF.

PartNo: Part Number of the Processor

0xC24 = Cortex-M4.

**Revision: Revision Number** 

It is the p value in the rnpn product revision identifier:

0x0: Patch 0.

## 12.9.1.3 Interrupt Control and State Register

Name:SCB\_ICSR
Access: Read/Write

| 31          | 30         | 29 | 28          | 27        | 26        | 25        | 24         |  |  |  |
|-------------|------------|----|-------------|-----------|-----------|-----------|------------|--|--|--|
| NMIPENDSET  | _          |    | PENDSVSET   | PENDSVCLR | PENDSTSET | PENDSTCLR | _          |  |  |  |
| 23          | 22         | 21 | 20          | 19        | 18        | 17        | 16         |  |  |  |
| _           | ISRPENDING |    | VECTPENDING |           |           |           |            |  |  |  |
| 15          | 14         | 13 | 12          | 11        | 10        | 9         | 8          |  |  |  |
| VECTPENDING |            |    |             | RETTOBASE | 1         | _         | VECTACTIVE |  |  |  |
| 7           | 6          | 5  | 4           | 3         | 2         | 1         | 0          |  |  |  |
|             | VECTACTIVE |    |             |           |           |           |            |  |  |  |

The SCB\_ICSR provides a set-pending bit for the Non-Maskable Interrupt (NMI) exception, and set-pending and clear-pending bits for the PendSV and SysTick exceptions.

### It indicates:

- The exception number of the exception being processed, and whether there are preempted active exceptions,
- The exception number of the highest priority pending exception, and whether any interrupts are pending.

### **NMIPENDSET: NMI Set-pending**

Write:

PendSV set-pending bit.

Write:

0: No effect.

1: Changes NMI exception state to pending.

Read:

0: NMI exception is not pending.

1: NMI exception is pending.

As NMI is the highest-priority exception, the processor normally enters the NMI exception handler as soon as it registers a write of 1 to this bit. Entering the handler clears this bit to 0. A read of this bit by the NMI exception handler returns 1 only if the NMI signal is reasserted while the processor is executing that handler.

## PENDSVSET: PendSV Set-pending

Write:

0: No effect.

1: Changes PendSV exception state to pending.

Read:

0: PendSV exception is not pending.

1: PendSV exception is pending.

Writing a 1 to this bit is the only way to set the PendSV exception state to pending.

### PENDSVCLR: PendSV Clear-pending

Write:

0: No effect.

1: Removes the pending state from the PendSV exception.

### PENDSTSET: SysTick Exception Set-pending

Write:

0: No effect.

1: Changes SysTick exception state to pending.

Read:

0: SysTick exception is not pending.

1: SysTick exception is pending.

### PENDSTCLR: SysTick Exception Clear-pending

Write:

0: No effect.

1: Removes the pending state from the SysTick exception.

This bit is Write-only. On a register read, its value is Unknown.

### **ISRPENDING:** Interrupt Pending Flag (Excluding NMI and Faults)

0: Interrupt not pending.

1: Interrupt pending.

## VECTPENDING: Exception Number of the Highest Priority Pending Enabled Exception

0: No pending exceptions.

Nonzero: The exception number of the highest priority pending enabled exception.

The value indicated by this field includes the effect of the BASEPRI and FAULTMASK registers, but not any effect of the PRIMASK register.

### **RETTOBASE: Preempted Active Exceptions Present or Not**

0: There are preempted active exceptions to execute.

1: There are no active exceptions, or the currently-executing exception is the only active exception.

### **VECTACTIVE: Active Exception Number Contained**

0: Thread mode.

Nonzero: The exception number of the currently active exception. The value is the same as IPSR bits [8:0]. See "Interrupt Program Status Register".

Subtract 16 from this value to obtain the IRQ number required to index into the Interrupt Clear-Enable, Set-Enable, Clear-Pending, Set-Pending, or Priority Registers, see "Interrupt Program Status Register".

Note: When the user writes to the SCB\_ICSR, the effect is unpredictable if:

- Writing a 1 to the PENDSVSET bit and writing a 1 to the PENDSVCLR bit
- Writing a 1 to the PENDSTSET bit and writing a 1 to the PENDSTCLR bit.

## 12.9.1.4 Vector Table Offset Register

Name:SCB\_VTOR
Access: Read/Write

| 31     | 30     | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|--------|--------|----|-----|-----|----|----|----|--|--|--|--|
|        | TBLOFF |    |     |     |    |    |    |  |  |  |  |
| 23     | 22     | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
|        | TBLOFF |    |     |     |    |    |    |  |  |  |  |
| 15     | 14     | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
|        |        |    | TBL | OFF |    |    |    |  |  |  |  |
| 7      | 6      | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
| TBLOFF | _      | _  | _   | _   | _  | _  | _  |  |  |  |  |

The SCB VTOR indicates the offset of the vector table base address from memory address 0x000000000.

### **TBLOFF: Vector Table Base Offset**

It contains bits [29:7] of the offset of the table base from the bottom of the memory map.

Bit [29] determines whether the vector table is in the code or SRAM memory region:

0: Code.

1: SRAM.

It is sometimes called the TBLBASE bit.

Note:

When setting TBLOFF, the offset must be aligned to the number of exception entries in the vector table. Configure the next statement to give the information required for your implementation; the statement reminds the user of how to determine the alignment requirement. The minimum alignment is 32 words, enough for up to 16 interrupts. For more interrupts, adjust the alignment by rounding up to the next power of two. For example, if 21 interrupts are required, the alignment must be on a 64-word boundary because the required table size is 37 words, and the next power of two is 64.

Table alignment requirements mean that bits[6:0] of the table offset are always zero.

## 12.9.1.5 Application Interrupt and Reset Control Register

Name:SCB\_AIRCR Access: Read/Write

| 31         | 30                  | 29 | 28 | 27 | 26          | 25            | 24        |  |  |  |  |
|------------|---------------------|----|----|----|-------------|---------------|-----------|--|--|--|--|
|            | VECTKEYSTAT/VECTKEY |    |    |    |             |               |           |  |  |  |  |
| 23         | 22                  | 21 | 20 | 19 | 18          | 17            | 16        |  |  |  |  |
|            | VECTKEYSTAT/VECTKEY |    |    |    |             |               |           |  |  |  |  |
| 15         | 14                  | 13 | 12 | 11 | 10          | 9             | 8         |  |  |  |  |
| ENDIANNESS | 1                   | -  | -  | -  | PRIGROUP    |               |           |  |  |  |  |
| 7          | 6                   | 5  | 4  | 3  | 2           | 1             | 0         |  |  |  |  |
| _          | _                   | _  | _  | _  | SYSRESETREQ | VECTCLRACTIVE | VECTRESET |  |  |  |  |

The SCB\_AIRCR provides priority grouping control for the exception model, endian status for data accesses, and reset control of the system. To write to this register, write 0x5FA to the VECTKEY field, otherwise the processor ignores the write.

## **VECTKEYSTAT: Register Key (Read)**

Reads as 0xFA05.

## **VECTKEY: Register Key (Write)**

Writes 0x5FA to VECTKEY, otherwise the write is ignored.

### **ENDIANNESS: Data Endianness**

0: Little-endian.

1: Big-endian.

### **PRIGROUP: Interrupt Priority Grouping**

This field determines the split of group priority from subpriority. It shows the position of the binary point that splits the PRI\_n fields in the Interrupt Priority Registers into separate *group priority* and *subpriority* fields. The table below shows how the PRIGROUP value controls this split.

|          | Interru                     | pt Priority Level Value, F | PRI_ <i>N</i> [7:0] | Number of        |               |  |  |
|----------|-----------------------------|----------------------------|---------------------|------------------|---------------|--|--|
| PRIGROUP | Binary Point <sup>(1)</sup> | Group Priority Bits        | Subpriority Bits    | Group Priorities | Subpriorities |  |  |
| 0b000    | bxxxxxxx.y                  | [7:1]                      | None                | 128              | 2             |  |  |
| 0b001    | bxxxxxx.yy                  | [7:2]                      | [4:0]               | 64               | 4             |  |  |
| 0b010    | bxxxxx.yyy                  | [7:3]                      | [4:0]               | 32               | 8             |  |  |
| 0b011    | bxxxx.yyyy                  | [7:4]                      | [4:0]               | 16               | 16            |  |  |
| 0b100    | bxxx.yyyyy                  | [7:5]                      | [4:0]               | 8                | 32            |  |  |
| 0b101    | bxx.yyyyyy                  | [7:6]                      | [5:0]               | 4                | 64            |  |  |
| 0b110    | bx.yyyyyyy                  | [7]                        | [6:0]               | 2                | 128           |  |  |
| 0b111    | b.yyyyyyy                   | None                       | [7:0]               | 1                | 256           |  |  |

Note 1: PRI\_n[7:0] field showing the binary point. x denotes a group priority field bit, and y denotes a subpriority field bit.

Determining preemption of an exception uses only the group priority field.

### SYSRESETREQ: System Reset Request

0: No system reset request.

1: Asserts a signal to the outer system that requests a reset.

This is intended to force a large system reset of all major components except for debug. This bit reads as 0.

## **VECTCLRACTIVE:** Reserved for Debug use

This bit reads as 0. When writing to the register, write a 0 to this bit, otherwise the behavior is unpredictable.

## **VECTRESET:** Reserved for Debug use

This bit reads as 0. When writing to the register, write a 0 to this bit, otherwise the behavior is unpredictable.

## 12.9.1.6 System Control Register

Name:SCB\_SCR
Access: Read/Write

| 31 | 30 | 29 | 28        | 27 | 26        | 25          | 24 |
|----|----|----|-----------|----|-----------|-------------|----|
| _  | _  | _  | _         | 1  | _         | _           | _  |
| 23 | 22 | 21 | 20        | 19 | 18        | 17          | 16 |
| _  | _  | _  | _         | -  | _         | _           | _  |
| 15 | 14 | 13 | 12        | 11 | 10        | 9           | 8  |
| _  | _  | -  | _         | 1  | -         | _           | _  |
| 7  | 6  | 5  | 4         | 3  | 2         | 1           | 0  |
| _  | _  | _  | SEVONPEND | _  | SLEEPDEEP | SLEEPONEXIT | _  |

### **SEVONPEND: Send Event on Pending Bit**

0: Only enabled interrupts or events can wake up the processor; disabled interrupts are excluded.

1: Enabled events and all interrupts, including disabled interrupts, can wake up the processor.

When an event or an interrupt enters the pending state, the event signal wakes up the processor from WFE. If the processor is not waiting for an event, the event is registered and affects the next WFE.

The processor also wakes up on execution of an SEV instruction or an external event.

### SLEEPDEEP: Sleep or Deep Sleep

Controls whether the processor uses sleep or deep sleep as its low power mode:

0: Sleep.

1: Deep sleep.

### **SLEEPONEXIT: Sleep-on-exit**

Indicates sleep-on-exit when returning from the Handler mode to the Thread mode:

0: Do not sleep when returning to Thread mode.

1: Enter sleep, or deep sleep, on return from an ISR.

Setting this bit to 1 enables an interrupt-driven application to avoid returning to an empty main application.

### 12.9.1.7 Configuration and Control Register

Name:SCB\_CCR
Access: Read/Write

| 31 | 30 | 29 | 28        | 27          | 26 | 25           | 24                 |
|----|----|----|-----------|-------------|----|--------------|--------------------|
| _  | _  | _  | _         | _           | _  | _            | _                  |
| 23 | 22 | 21 | 20        | 19          | 18 | 17           | 16                 |
| _  | _  | _  | _         | _           | _  | _            | _                  |
| 15 | 14 | 13 | 12        | 11          | 10 | 9            | 8                  |
| _  | _  | _  | _         | _           | _  | STKALIGN     | BFHFNMIGN          |
| 7  | 6  | 5  | 4         | 3           | 2  | 1            | 0                  |
| _  | -  | _  | DIV_0_TRP | UNALIGN_TRP | _  | USERSETMPEND | NONBASETHRDE<br>NA |

The SCB\_CCR controls the entry to the Thread mode and enables the handlers for NMI, hard fault and faults escalated by FAULTMASK to ignore BusFaults. It also enables the division by zero and unaligned access trapping, and the access to the NVIC\_STIR by unprivileged software (see "Software Trigger Interrupt Register").

### **STKALIGN: Stack Alignment**

Indicates the stack alignment on exception entry:

- 0: 4-byte aligned.
- 1: 8-byte aligned.

On exception entry, the processor uses bit [9] of the stacked PSR to indicate the stack alignment. On return from the exception, it uses this stacked bit to restore the correct stack alignment.

### **BFHFNMIGN: Bus Faults Ignored**

Enables handlers with priority -1 or -2 to ignore data bus faults caused by load and store instructions. This applies to the hard fault and FAULTMASK escalated handlers:

- 0: Data bus faults caused by load and store instructions cause a lock-up.
- 1: Handlers running at priority -1 and -2 ignore data bus faults caused by load and store instructions.

Set this bit to 1 only when the handler and its data are in absolutely safe memory. The normal use of this bit is to probe system devices and bridges to detect control path problems and fix them.

## DIV\_0\_TRP: Division by Zero Trap

Enables faulting or halting when the processor executes an SDIV or UDIV instruction with a divisor of 0:

- 0: Do not trap divide by 0.
- 1: Trap divide by 0.

When this bit is set to 0, a divide by zero returns a quotient of 0.

## **UNALIGN\_TRP: Unaligned Access Trap**

Enables unaligned access traps:

- 0: Do not trap unaligned halfword and word accesses.
- 1: Trap unaligned halfword and word accesses.

If this bit is set to 1, an unaligned access generates a usage fault.

Unaligned LDM, STM, LDRD, and STRD instructions always fault irrespective of whether UNALIGN\_TRP is set to 1.

## **USERSETMPEND: Unprivileged Software Access**

Enables unprivileged software access to the NVIC STIR, see "Software Trigger Interrupt Register":

- 0: Disable.
- 1: Enable.

### **NONBASETHRDENA: Thread Mode Enable**

Indicates how the processor enters Thread mode:

- 0: The processor can enter the Thread mode only when no exception is active.
- 1: The processor can enter the Thread mode from any level under the control of an EXC\_RETURN value, see "Exception Return".

## 12.9.1.8 System Handler Priority Registers

The SCB\_SHPR1-SCB\_SHPR3 registers set the priority level, 0 to 15 of the exception handlers that have configurable priority. They are byte-accessible.

The system fault handlers and the priority field and register for each handler are:

Table 12-34: System Fault Handler Priority Fields

| Handler                             | Field  | Register Description               |
|-------------------------------------|--------|------------------------------------|
| Memory management fault (MemManage) | PRI_4  |                                    |
| Bus fault (BusFault)                | PRI_5  | System Handler Priority Register 1 |
| Usage fault (UsageFault)            | PRI_6  |                                    |
| SVCall                              | PRI_11 | System Handler Priority Register 2 |
| PendSV                              | PRI_14 | Custom Handlan Drianity Denistan 2 |
| SysTick                             | PRI_15 | System Handler Priority Register 3 |

Each PRI\_N field is 8 bits wide, but the processor implements only bits [7:4] of each field, and bits [3:0] read as zero and ignore writes.

## 12.9.1.9 System Handler Priority Register 1

Name:SCB\_SHPR1
Access: Read/Write

| 31    | 30    | 29 | 28 | 27  | 26 | 25 | 24 |  |  |  |
|-------|-------|----|----|-----|----|----|----|--|--|--|
| _     | _     | _  | _  | _   | _  | -  | _  |  |  |  |
| 23    | 22    | 21 | 20 | 19  | 18 | 17 | 16 |  |  |  |
| PRI_6 |       |    |    |     |    |    |    |  |  |  |
| 15    | 14    | 13 | 12 | 11  | 10 | 9  | 8  |  |  |  |
|       |       |    | PR | I_5 |    |    |    |  |  |  |
| 7     | 6     | 5  | 4  | 3   | 2  | 1  | 0  |  |  |  |
|       | PRI_4 |    |    |     |    |    |    |  |  |  |

## PRI\_6: Priority

Priority of system handler 6, UsageFault.

## PRI\_5: Priority

Priority of system handler 5, BusFault.

## PRI\_4: Priority

Priority of system handler 4, MemManage.

## 12.9.1.10 System Handler Priority Register 2

Name:SCB\_SHPR2
Access: Read/Write

| 31 | 30     | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|--------|----|----|----|----|----|----|--|--|--|--|
|    | PRI_11 |    |    |    |    |    |    |  |  |  |  |
| 23 | 22     | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| _  | _      | _  | _  | _  | _  | _  | _  |  |  |  |  |
| 15 | 14     | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
| _  | _      | _  | -  | _  | -  | _  | _  |  |  |  |  |
| 7  | 6      | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
| _  | _      | _  | _  | _  | _  | -  | _  |  |  |  |  |

PRI\_11: Priority

Priority of system handler 11, SVCall.

## 12.9.1.11 System Handler Priority Register 3

Name:SCB\_SHPR3
Access: Read/Write

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|----|--------|----|-----|-----|----|----|----|--|--|--|--|
|    | PRI_15 |    |     |     |    |    |    |  |  |  |  |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
|    |        |    | PRI | _14 |    |    |    |  |  |  |  |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
| _  | _      | _  | _   | _   | _  | _  | _  |  |  |  |  |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
| _  | _      | _  | _   | _   | _  | -  | _  |  |  |  |  |

## PRI\_15: Priority

Priority of system handler 15, SysTick exception.

## PRI\_14: Priority

Priority of system handler 14, PendSV.

## 12.9.1.12 System Handler Control and State Register

Name:SCB\_SHCSR Access: Read/Write

| 31           | 30                 | 29                 | 28                 | 27          | 26          | 25          | 24          |
|--------------|--------------------|--------------------|--------------------|-------------|-------------|-------------|-------------|
| _            | _                  | _                  | _                  | _           | _           | _           | _           |
| 23           | 22                 | 21                 | 20                 | 19          | 18          | 17          | 16          |
| _            | _                  | _                  | _                  | _           | USGFAULTENA | BUSFAULTENA | MEMFAULTENA |
| 15           | 14                 | 13                 | 12                 | 11          | 10          | 9           | 8           |
| SVCALLPENDED | BUSFAULTPEND<br>ED | MEMFAULTPEND<br>ED | USGFAULTPEND<br>ED | SYSTICKACT  | PENDSVACT   | _           | MONITORACT  |
| 7            | 6                  | 5                  | 4                  | 3           | 2           | 1           | 0           |
| SVCALLACT    | _                  | _                  | _                  | USGFAULTACT | _           | BUSFAULTACT | MEMFAULTACT |

The SHCSR enables the system handlers, and indicates the pending status of the bus fault, memory management fault, and SVC exceptions; it also indicates the active status of the system handlers.

### **USGFAULTENA: Usage Fault Enable**

0: Disables the exception.

1: Enables the exception.

### **BUSFAULTENA: Bus Fault Enable**

0: Disables the exception.

1: Enables the exception.

### **MEMFAULTENA: Memory Management Fault Enable**

0: Disables the exception.

1: Enables the exception.

## **SVCALLPENDED: SVC Call Pending**

Read

0: The exception is not pending.

1: The exception is pending.

Note: The user can write to these bits to change the pending status of the exceptions.

### **BUSFAULTPENDED: Bus Fault Exception Pending**

Read:

0: The exception is not pending.

1: The exception is pending.

**Note:** The user can write to these bits to change the pending status of the exceptions.

### **MEMFAULTPENDED: Memory Management Fault Exception Pending**

Read:

0: The exception is not pending.

1: The exception is pending.

**Note:** The user can write to these bits to change the pending status of the exceptions.

### **USGFAULTPENDED: Usage Fault Exception Pending**

Read:

0: The exception is not pending.

1: The exception is pending.

**Note:** The user can write to these bits to change the pending status of the exceptions.

### **SYSTICKACT: SysTick Exception Active**

Read:

0: The exception is not active.

1: The exception is active.

**Note:** The user can write to these bits to change the active status of the exceptions.

- Caution: A software that changes the value of an active bit in this register without a correct adjustment to the stacked content can cause the processor to generate a fault exception. Ensure that the software writing to this register retains and subsequently restores the current active status.
- Caution: After enabling the system handlers, to change the value of a bit in this register, the user must use a read-modify-write procedure to ensure that only the required bit is changed.

### **PENDSVACT: PendSV Exception Active**

The exception is not active.

1: The exception is active.

### **MONITORACT: Debug Monitor Active**

0: Debug monitor is not active.

1: Debug monitor is active.

#### **SVCALLACT: SVC Call Active**

0: SVC call is not active.

1: SVC call is active.

### **USGFAULTACT: Usage Fault Exception Active**

0: Usage fault exception is not active.

1: Usage fault exception is active.

### **BUSFAULTACT: Bus Fault Exception Active**

0: Bus fault exception is not active.

1: Bus fault exception is active.

### **MEMFAULTACT: Memory Management Fault Exception Active**

0: Memory management fault exception is not active.

1: Memory management fault exception is active.

If the user disables a system handler and the corresponding fault occurs, the processor treats the fault as a hard fault.

The user can write to this register to change the pending or active status of system exceptions. An OS kernel can write to the active bits to perform a context switch that changes the current exception type.

## 12.9.1.13 Configurable Fault Status Register

Name:SCB\_CFSR
Access: Read/Write

| 31        | 30 | 29      | 28      | 27        | 26          | 25        | 24         |
|-----------|----|---------|---------|-----------|-------------|-----------|------------|
| _         | _  | _       | _       | _         | _           | DIVBYZERO | UNALIGNED  |
| 23        | 22 | 21      | 20      | 19        | 18          | 17        | 16         |
| _         | _  | _       | _       | NOCP      | INVPC       | INVSTATE  | UNDEFINSTR |
|           |    |         |         |           |             |           |            |
| 15        | 14 | 13      | 12      | 11        | 10          | 9         | 8          |
| BFARVALID | _  | LSPERR  | STKERR  | UNSTKERR  | IMPRECISERR | PRECISERR | IBUSERR    |
|           |    |         |         |           |             |           | _          |
| 7         | 6  | 5       | 4       | 3         | 2           | 1         | 0          |
| MMARVALID | _  | MLSPERR | MSTKERR | MUNSTKERR | _           | DACCVIOL  | IACCVIOL   |

### **IACCVIOL: Instruction Access Violation Flag**

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: No instruction access violation fault.

1: The processor attempted an instruction fetch from a location that does not permit execution.

This fault occurs on any access to an XN region, even when the MPU is disabled or not present.

When this bit is 1, the PC value stacked for the exception return points to the faulting instruction. The processor has not written a fault address to the SCB MMFAR.

### **DACCVIOL: Data Access Violation Flag**

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: No data access violation fault.

1: The processor attempted a load or store at a location that does not permit the operation.

When this bit is 1, the PC value stacked for the exception return points to the faulting instruction. The processor has loaded the SCB MMFAR with the address of the attempted access.

### MUNSTKERR: Memory Manager Fault on Unstacking for a Return From Exception

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: No unstacking fault.

1: Unstack for an exception return has caused one or more access violations.

This fault is chained to the handler. This means that when this bit is 1, the original return stack is still present. The processor has not adjusted the SP from the failing return, and has not performed a new save. The processor has not written a fault address to the SCB MMFAR.

## MSTKERR: Memory Manager Fault on Stacking for Exception Entry

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: No stacking fault.

1: Stacking for an exception entry has caused one or more access violations.

When this bit is 1, the SP is still adjusted but the values in the context area on the stack might be incorrect. The processor has not written a fault address to SCB\_MMFAR.

### MLSPERR: MemManage During Lazy State Preservation

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: No MemManage fault occurred during the floating-point lazy state preservation.

1: A MemManage fault occurred during the floating-point lazy state preservation.

### MMARVALID: Memory Management Fault Address Register (SCB\_MMFAR) Valid Flag

This is part of "MMFSR: Memory Management Fault Status Subregister".

0: The value in SCB MMFAR is not a valid fault address.

SCB MMFAR holds a valid fault address.

If a memory management fault occurs and is escalated to a hard fault because of priority, the hard fault handler must set this bit to 0. This prevents problems on return to a stacked active memory management fault handler whose SCB MMFAR value has been overwritten.

#### **IBUSERR: Instruction Bus Error**

This is part of "BFSR: Bus Fault Status Subregister".

0: No instruction bus error.

1: Instruction bus error.

The processor detects the instruction bus error on prefetching an instruction, but it sets the IBUSERR flag to 1 only if it attempts to issue the faulting instruction.

When the processor sets this bit to 1, it does not write a fault address to the BFAR.

#### PRECISERR: Precise Data Bus Error

This is part of "BFSR: Bus Fault Status Subregister".

0: No precise data bus error.

1: A data bus error has occurred, and the PC value stacked for the exception return points to the instruction that caused the fault.

When the processor sets this bit to 1, it writes the faulting address to the SCB\_BFAR.

### **IMPRECISERR: Imprecise Data Bus Error**

This is part of "BFSR: Bus Fault Status Subregister".

0: No imprecise data bus error.

1: A data bus error has occurred, but the return address in the stack frame is not related to the instruction that caused the error.

When the processor sets this bit to 1, it does not write a fault address to the SCB\_BFAR.

This is an asynchronous fault. Therefore, if it is detected when the priority of the current process is higher than the bus fault priority, the bus fault becomes pending and becomes active only when the processor returns from all higher priority processes. If a precise fault occurs before the processor enters the handler for the imprecise bus fault, the handler detects that both this bit and one of the precise fault status bits are set to 1.

## UNSTKERR: Bus Fault on Unstacking for a Return From Exception

This is part of "BFSR: Bus Fault Status Subregister".

0: No unstacking fault.

1: Unstack for an exception return has caused one or more bus faults.

This fault is chained to the handler. This means that when the processor sets this bit to 1, the original return stack is still present. The processor does not adjust the SP from the failing return, does not performed a new save, and does not write a fault address to the BFAR.

## STKERR: Bus Fault on Stacking for Exception Entry

This is part of "BFSR: Bus Fault Status Subregister".

0: No stacking fault.

1: Stacking for an exception entry has caused one or more bus faults.

When the processor sets this bit to 1, the SP is still adjusted but the values in the context area on the stack might be incorrect. The processor does not write a fault address to the SCB\_BFAR.

### LSPERR: Bus Error During Lazy Floating-point State Preservation

This is part of "BFSR: Bus Fault Status Subregister".

0: No bus fault occurred during floating-point lazy state preservation

1: A bus fault occurred during floating-point lazy state preservation.

### BFARVALID: Bus Fault Address Register (BFAR) Valid flag

This is part of "BFSR: Bus Fault Status Subregister".

0: The value in SCB\_BFAR is not a valid fault address.

1: SCB BFAR holds a valid fault address.

The processor sets this bit to 1 after a bus fault where the address is known. Other faults can set this bit to 0, such as a memory management fault occurring later.

If a bus fault occurs and is escalated to a hard fault because of priority, the hard fault handler must set this bit to 0. This prevents problems if returning to a stacked active bus fault handler whose SCB\_BFAR value has been overwritten.

#### **UNDEFINSTR: Undefined Instruction Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister".

0: No undefined instruction usage fault.

1: The processor has attempted to execute an undefined instruction.

When this bit is set to 1, the PC value stacked for the exception return points to the undefined instruction.

An undefined instruction is an instruction that the processor cannot decode.

### **INVSTATE: Invalid State Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister".

0: No invalid state usage fault.

1: The processor has attempted to execute an instruction that makes illegal use of the EPSR.

When this bit is set to 1, the PC value stacked for the exception return points to the instruction that attempted the illegal use of the EPSR.

This bit is not set to 1 if an undefined instruction uses the EPSR.

### **INVPC: Invalid PC Load Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister". It is caused by an invalid PC load by EXC RETURN:

0: No invalid PC load usage fault.

1: The processor has attempted an illegal load of EXC\_RETURN to the PC, as a result of an invalid context, or an invalid EXC\_RETURN value.

When this bit is set to 1, the PC value stacked for the exception return points to the instruction that tried to perform the illegal load of the PC.

### **NOCP: No Coprocessor Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister". The processor does not support coprocessor instructions:

0: No usage fault caused by attempting to access a coprocessor.

1: The processor has attempted to access a coprocessor.

### **UNALIGNED: Unaligned Access Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister".

0: No unaligned access fault, or unaligned access trapping not enabled.

1: The processor has made an unaligned memory access.

Enable trapping of unaligned accesses by setting the UNALIGN\_TRP bit in the SCB\_CCR to 1. See "Configuration and Control Register". Unaligned LDM, STM, LDRD, and STRD instructions always fault irrespective of the setting of UNALIGN\_TRP.

## **DIVBYZERO: Divide by Zero Usage Fault**

This is part of "UFSR: Usage Fault Status Subregister".

- 0: No divide by zero fault, or divide by zero trapping not enabled.
- 1: The processor has executed an SDIV or UDIV instruction with a divisor of 0.

When the processor sets this bit to 1, the PC value stacked for the exception return points to the instruction that performed the divide by zero. Enable trapping of divide by zero by setting the DIV\_0\_TRP bit in the SCB\_CCR to 1. See "Configuration and Control Register".

© 2022 Microchip Technology Inc.

### 12.9.1.14 Configurable Fault Status Register (Byte Access)

Name: SCB CFSR (BYTE)

Access: Read/Write

| 31    | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |
|-------|----|----|----|----|----|----|----|--|
| UFSR  |    |    |    |    |    |    |    |  |
| 23    | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
| UFSR  |    |    |    |    |    |    |    |  |
| 15    | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |
| BFSR  |    |    |    |    |    |    |    |  |
| 7     | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
| MMFSR |    |    |    |    |    |    |    |  |

### MMFSR: Memory Management Fault Status Subregister

The flags in the MMFSR subregister indicate the cause of memory access faults. See bitfield [7..0] description in **Section 12.9.1.13 "Configurable Fault Status Register**".

#### **BFSR: Bus Fault Status Subregister**

The flags in the BFSR subregister indicate the cause of a bus access fault. See bitfield [14..8] description in **Section 12.9.1.13 "Configurable Fault Status Register**".

### **UFSR: Usage Fault Status Subregister**

The flags in the UFSR subregister indicate the cause of a usage fault. See bitfield [31..15] description in **Section 12.9.1.13 "Configurable Fault Status Register"**.

**Note:** The UFSR bits are sticky. This means that as one or more fault occurs, the associated bits are set to 1. A bit that is set to 1 is cleared to 0 only by writing a 1 to that bit, or by a reset.

The SCB\_CFSR indicates the cause of a memory management fault, bus fault, or usage fault. It is byte accessible. The user can access the SCB\_CFSR or its subregisters as follows:

- Access complete SCB CFSR with a word access to 0xE000ED28
- Access MMFSR with a byte access to 0xE000ED28
- Access MMFSR and BFSR with a halfword access to 0xE000ED28
- Access BFSR with a byte access to 0xE000ED29
- Access UFSR with a halfword access to 0xE000ED2A.

#### 12.9.1.15 Hard Fault Status Register

Name:SCB\_HFSR
Access: Read/Write

| 31       | 30     | 29 | 28 | 27 | 26 | 25      | 24 |
|----------|--------|----|----|----|----|---------|----|
| DEBUGEVT | FORCED | _  | _  | _  | _  | _       | _  |
| 23       | 22     | 21 | 20 | 19 | 18 | 17      | 16 |
| _        | _      | _  | _  | _  | _  | _       | _  |
| 15       | 14     | 13 | 12 | 11 | 10 | 9       | 8  |
| _        | _      | _  | -  | _  | _  | -       | _  |
| 7        | 6      | 5  | 4  | 3  | 2  | 1       | 0  |
| _        | _      | _  | _  | _  | _  | VECTTBL | _  |

The SCB\_HFSR gives information about events that activate the hard fault handler. This register is read, write to clear. This means that bits in the register read normally, but writing a 1 to any bit clears that bit to 0.

#### **DEBUGEVT: Reserved for Debug Use**

When writing to the register, write a 0 to this bit, otherwise the behavior is unpredictable.

#### **FORCED: Forced Hard Fault**

It indicates a forced hard fault, generated by escalation of a fault with configurable priority that cannot be handles, either because of priority or because it is disabled:

- 0: No forced hard fault.
- 1: Forced hard fault.

When this bit is set to 1, the hard fault handler must read the other fault status registers to find the cause of the fault.

#### **VECTTBL:** Bus Fault on a Vector Table

It indicates a bus fault on a vector table read during an exception processing:

- 0: No bus fault on vector table read.
- 1: Bus fault on vector table read.

This error is always handled by the hard fault handler.

When this bit is set to 1, the PC value stacked for the exception return points to the instruction that was preempted by the exception.

**Note:** The HFSR bits are sticky. This means that, as one or more fault occurs, the associated bits are set to 1. A bit that is set to 1 is cleared to 0 only by writing a 1 to that bit, or by a reset.

## 12.9.1.16 MemManage Fault Address Register

Name:SCB\_MMFAR
Access: Read/Write

| 31 | 30      | 29 | 28   | 27   | 26 | 25 | 24 |
|----|---------|----|------|------|----|----|----|
|    |         |    | ADDF | RESS |    |    |    |
| 23 | 22      | 21 | 20   | 19   | 18 | 17 | 16 |
|    | ADDRESS |    |      |      |    |    |    |
| 15 | 14      | 13 | 12   | 11   | 10 | 9  | 8  |
|    |         |    | ADDF | RESS |    |    |    |
| 7  | 6       | 5  | 4    | 3    | 2  | 1  | 0  |
|    |         |    | ADDF | RESS |    |    |    |

The SCB MMFAR contains the address of the location that generated a memory management fault.

#### **ADDRESS: Memory Management Fault Generation Location Address**

When the MMARVALID bit of the MMFSR subregister is set to 1, this field holds the address of the location that generated the memory management fault.

- **Note 1:** When an unaligned access faults, the address is the actual address that faulted. Because a single read or write instruction can be split into multiple aligned accesses, the fault address can be any address in the range of the requested access size.
  - 2: Flags in the MMFSR subregister indicate the cause of the fault, and whether the value in the SCB\_MMFAR is valid. See "MMFSR: Memory Management Fault Status Subregister".

## 12.9.1.17 Bus Fault Address Register

Name:SCB\_BFAR
Access: Read/Write

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 |
|----|----|----|------|------|----|----|----|
|    |    |    | ADDI | RESS |    |    |    |
| 23 | 22 | 21 | 20   | 19   | 18 | 17 | 16 |
|    |    |    | ADDI | RESS |    |    |    |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  |
|    |    |    | ADDI | RESS |    |    |    |
| 7  | 6  | 5  | 4    | 3    | 2  | 1  | 0  |
|    |    |    | ADDI | RESS |    |    |    |

The SCB BFAR contains the address of the location that generated a bus fault.

#### **ADDRESS: Bus Fault Generation Location Address**

When the BFARVALID bit of the BFSR subregister is set to 1, this field holds the address of the location that generated the bus fault.

- **Note 1:** When an unaligned access faults, the address in the SCB\_BFAR is the one requested by the instruction, even if it is not the address of the fault.
  - 2: Flags in the BFSR indicate the cause of the fault, and whether the value in the SCB\_BFAR is valid. See "BFSR: Bus Fault Status Subregister".

## 12.10 System Timer (SysTick)

The processor has a 24-bit system timer, SysTick, that counts down from the reload value to zero, reloads (wraps to) the value in the SYST\_RVR on the next clock edge, then counts down on subsequent clocks.

When the processor is halted for debugging, the counter does not decrement.

The SysTick counter runs on the processor clock. If this clock signal is stopped for low power mode, the SysTick counter stops.

Ensure that the software uses aligned word accesses to access the SysTick registers.

The SysTick counter reload and current value are undefined at reset; the correct initialization sequence for the SysTick counter is:

- 1. Program the reload value.
- 2. Clear the current value.
- Program the Control and Status register.

## 12.10.1 System Timer (SysTick) User Interface

Table 12-35: System Timer (SYST) Register Mapping

| Offset     | Register                            | Name       | Access     | Reset      |
|------------|-------------------------------------|------------|------------|------------|
| 0xE000E010 | SysTick Control and Status Register | SYST_CSR   | Read/Write | 0x00000000 |
| 0xE000E014 | SysTick Reload Value Register       | SYST_RVR   | Read/Write | Unknown    |
| 0xE000E018 | SysTick Current Value Register      | SYST_CVR   | Read/Write | Unknown    |
| 0xE000E01C | SysTick Calibration Value Register  | SYST_CALIB | Read-only  | 0x000030D4 |

## 12.10.1.1 SysTick Control and Status Register

Name:SYST\_CSR
Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26        | 25      | 24        |
|----|----|----|----|----|-----------|---------|-----------|
| _  | _  | _  | _  | _  | _         | -       | _         |
| 23 | 22 | 21 | 20 | 19 | 18        | 17      | 16        |
| _  | _  | -  | _  | _  | _         | ı       | COUNTFLAG |
| 15 | 14 | 13 | 12 | 11 | 10        | 9       | 8         |
| _  | _  | -  | _  | _  | _         | -       | _         |
| 7  | 6  | 5  | 4  | 3  | 2         | 1       | 0         |
| _  | _  | _  | _  | _  | CLKSOURCE | TICKINT | ENABLE    |

The SysTick SYST CSR enables the SysTick features.

#### **COUNTFLAG: Count Flag**

Returns 1 if the timer counted to 0 since the last time this was read.

#### **CLKSOURCE: Clock Source**

Indicates the clock source:

0: External Clock.

1: Processor Clock.

## **TICKINT: SysTick Exception Request Enable**

Enables a SysTick exception request:

0: Counting down to zero does not assert the SysTick exception request.

1: Counting down to zero asserts the SysTick exception request.

The software can use COUNTFLAG to determine if SysTick has ever counted to zero.

### **ENABLE: Counter Enable**

Enables the counter:

0: Counter disabled.

1: Counter enabled.

When ENABLE is set to 1, the counter loads the RELOAD value from the SYST\_RVR and then counts down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting.

## 12.10.1.2 SysTick Reload Value Registers

Name:SYST\_RVR
Access: Read/Write

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
| _  | _  | _  | _   | _   | _  | _  | _  |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|    |    |    | REL | OAD |    |    |    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
|    |    |    | REL | OAD |    |    |    |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | REL | OAD |    |    |    |

The SYST RVR specifies the start value to load into the SYST CVR.

## RELOAD: SYST\_CVR Load Value

Value to load into the SYST CVR when the counter is enabled and when it reaches 0.

The RELOAD value can be any value in the range 0x00000001–0x00FFFFFF. A start value of 0 is possible, but has no effect because the SysTick exception request and COUNTFLAG are activated when counting from 1 to 0.

The RELOAD value is calculated according to its use: For example, to generate a multi-shot timer with a period of N processor clock cycles, use a RELOAD value of N-1. If the SysTick interrupt is required every 100 clock pulses, set RELOAD to 99.

## 12.10.1.3 SysTick Current Value Register

Name:SYST\_CVR
Access: Read/Write

| 31 | 30      | 29 | 28  | 27   | 26 | 25 | 24 |
|----|---------|----|-----|------|----|----|----|
| _  | _       | _  | _   | _    | _  | _  | _  |
| 23 | 22      | 21 | 20  | 19   | 18 | 17 | 16 |
|    | CURRENT |    |     |      |    |    |    |
| 15 | 14      | 13 | 12  | 11   | 10 | 9  | 8  |
|    |         |    | CUR | RENT |    |    |    |
| 7  | 6       | 5  | 4   | 3    | 2  | 1  | 0  |
|    |         |    | CUR | RENT |    |    |    |

The SysTick SYST\_CVR contains the current value of the SysTick counter.

## **CURRENT: SysTick Counter Current Value**

Reads return the current value of the SysTick counter.

A write of any value clears the field to 0, and also clears the SYST\_CSR.COUNTFLAG bit to 0.

## 12.10.1.4 SysTick Calibration Value Register

Name:SYST\_CALIB
Access: Read/Write

| 31    | 30   | 29 | 28  | 27  | 26 | 25 | 24 |
|-------|------|----|-----|-----|----|----|----|
| NOREF | SKEW | _  | _   | _   | _  | 1  | _  |
| 23    | 22   | 21 | 20  | 19  | 18 | 17 | 16 |
|       |      |    | TEN | IMS |    |    |    |
| 15    | 14   | 13 | 12  | 11  | 10 | 9  | 8  |
|       |      |    | TEN | IMS |    |    |    |
| 7     | 6    | 5  | 4   | 3   | 2  | 1  | 0  |
|       |      |    | TEN | IMS |    |    |    |

The SysTick SYST CSR indicates the SysTick calibration properties.

#### **NOREF: No Reference Clock**

It indicates whether the device provides a reference clock to the processor:

- 0: Reference clock provided.
- 1: No reference clock provided.

If your device does not provide a reference clock, the SYST CSR.CLKSOURCE bit reads-as-one and ignores writes.

#### **SKEW: TENMS Value Verification**

It indicates whether the TENMS value is exact:

- 0: TENMS value is exact.
- 1: TENMS value is inexact, or not given.

An inexact TENMS value can affect the suitability of SysTick as a software real time clock.

#### **TENMS: Ten Milliseconds**

The reload value for 10 ms (100 Hz) timing is subject to system clock skew errors. If the value reads as zero, the calibration value is not known.

The TENMS field default value is 0x000030D4 (12500 decimal).

In order to achieve a 1 ms timebase on SystTick, the TENMS field must be programmed to a value corresponding to the processor clock frequency (in kHz) divided by 8.

For example, for devices running the processor clock at 48 MHz, the TENMS field value must be 0x0001770 (48000 kHz/8).

## 12.11 Memory Protection Unit (MPU)

The MPU divides the memory map into a number of regions, and defines the location, size, access permissions, and memory attributes of each region. It supports:

- · Independent attribute settings for each region
- · Overlapping regions
- · Export of memory attributes to the system.

The memory attributes affect the behavior of memory accesses to the region. The Cortex-M4 MPU defines:

- Eight separate memory regions, 0-7
- · A background region.

When memory regions overlap, a memory access is affected by the attributes of the region with the highest number. For example, the attributes for region 7 take precedence over the attributes of any region that overlaps region 7.

The background region has the same memory access attributes as the default memory map, but is accessible from privileged software only.

The Cortex-M4 MPU memory map is unified. This means that instruction accesses and data accesses have the same region settings.

If a program accesses a memory location that is prohibited by the MPU, the processor generates a memory management fault. This causes a fault exception, and might cause the termination of the process in an OS environment.

In an OS environment, the kernel can update the MPU region setting dynamically based on the process to be executed. Typically, an embedded OS uses the MPU for memory protection.

The configuration of MPU regions is based on memory types (see "Memory Regions, Types and Attributes").

Table 12-36 shows the possible MPU region attributes. These include Share ability and cache behavior attributes that are not relevant to most microcontroller implementations. See "MPU Configuration for a Microcontroller" for guidelines for programming such an implementation.

Table 12-36: Memory Attributes Summary

| Memory Type      | Shareability | Other Attributes | Description                                                                                                            |
|------------------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------|
| Strongly-ordered | _            | _                | All accesses to Strongly-ordered memory occur in program order. All Strongly-ordered regions are assumed to be shared. |
| Davisa           | Shared       | _                | Memory-mapped peripherals that several processors share.                                                               |
| Device           | Non-shared   | _                | Memory-mapped peripherals that only a single processor uses.                                                           |
| NI I             | Shared       | _                | Normal memory that is shared between several processors.                                                               |
| Normal           | Non-shared   | _                | Normal memory that only a single processor uses.                                                                       |

## 12.11.1 MPU Access Permission Attributes

This section describes the MPU access permission attributes. The access permission bits (TEX, C, B, S, AP, and XN) of the MPU\_RASR control the access to the corresponding memory region. If an access is made to an area of memory without the required permissions, then the MPU generates a permission fault.

The table below shows the encodings for the TEX, C, B, and S access permission bits.

Table 12-37: TEX, C, B, and S Encoding

| TEX  | С | В   | S               | Memory Type                   | Shareability     | Other Attributes                                     |
|------|---|-----|-----------------|-------------------------------|------------------|------------------------------------------------------|
|      | 0 | 0   | x(1             | Strongly-ordered              | Shareable        | -                                                    |
|      |   | 1   | x <sup>(1</sup> | Device                        | Shareable        | -                                                    |
| b000 |   | 0   | 0               | Normal                        | Not<br>shareable | Outer and inner write-through. No                    |
|      |   |     | 1               |                               | Shareable        | write allocate.                                      |
|      | 1 | 1   | 0               | Normal                        | Not<br>shareable | Outer and inner write-back. No write                 |
|      |   |     | 1               |                               | Shareable        | allocate.                                            |
|      |   | 0   | 0               | Normal                        | Not<br>shareable | _                                                    |
|      | 0 |     | 1               |                               | Shareable        |                                                      |
|      |   | 1   | x <sup>(1</sup> | Reserved encodin              | g                | -                                                    |
| b001 |   | 0   | x(1             | Implementation de attributes. | fined            | -                                                    |
|      | 1 | 1   | 0               | Normal                        | Not<br>shareable | Outer and inner write-back. Write and read allocate. |
|      |   |     | 1               |                               | Shareable        | read allocate.                                       |
|      | 0 | 0   | x <sup>(1</sup> | Device                        | Not<br>shareable | Nonshared Device.                                    |
| b010 | U | 1   | x(1             | Reserved encodin              | g                | -                                                    |
|      | 1 | x(1 | x(1             | Reserved encodin              | g                | -                                                    |
| b1BB | А | А   | 0               | Normal                        | Not<br>shareable | _                                                    |
|      |   |     | 1               |                               | Shareable        |                                                      |

Note 1: The MPU ignores the value of this bit.

Table 12-38 shows the cache policy for memory attribute encodings with a TEX value is in the range 4-7.

Table 12-38: Cache Policy for Memory Attribute Encoding

| Encoding, AA or BB | Corresponding Cache Policy          |
|--------------------|-------------------------------------|
| 00                 | Non-cacheable                       |
| 01                 | Write back, write and read allocate |
| 10                 | Write through, no write allocate    |
| 11                 | Write back, no write allocate       |

Table 12-39 shows the AP encodings that define the access permissions for privileged and unprivileged software.

Table 12-39: AP Encoding

| AP[2:0] | Privileged<br>Permissions | Unprivileged<br>Permissions | Description                                                 |
|---------|---------------------------|-----------------------------|-------------------------------------------------------------|
| 000     | No access                 | No access                   | All accesses generate a permission fault                    |
| 001     | RW                        | No access                   | Access from privileged software only                        |
| 010     | RW                        | RO                          | Writes by unprivileged software generate a permission fault |
| 011     | RW                        | RW                          | Full access                                                 |
| 100     | Unpredictable             | Unpredictable               | Reserved                                                    |
| 101     | RO                        | No access                   | Reads by privileged software only                           |
| 110     | RO                        | RO                          | Read only, by privileged or unprivileged software           |
| 111     | RO                        | RO                          | Read only, by privileged or unprivileged software           |

#### 12.11.1.1 MPU Mismatch

When an access violates the MPU permissions, the processor generates a memory management fault, see "Exceptions and Interrupts". The MMFSR indicates the cause of the fault. See "MMFSR: Memory Management Fault Status Subregister" for more information.

#### 12.11.1.2 Updating an MPU Region

To update the attributes for an MPU region, update the MPU\_RNR, MPU\_RBAR and MPU\_RASRs. Each register can be programed separately, or a multiple-word write can be used to program all of these registers. MPU\_RBAR and MPU\_RASR aliases can be used to program up to four regions simultaneously using an STM instruction.

#### 12.11.1.3 Updating an MPU Region Using Separate Words

Simple code to configure one region:

Disable a region before writing new region settings to the MPU, if the region being changed was previously enabled. For example:

```
BIC R2, R2, #1 ; Disable

STRH R2, [R0, #0x8] ; Region Size and Enable

STR R4, [R0, #0x4] ; Region Base Address

STRH R3, [R0, #0xA] ; Region Attribute

ORR R2, #1 ; Enable

STRH R2, [R0, #0x8] ; Region Size and Enable
```

The software must use memory barrier instructions:

- Before the MPU setup, if there might be outstanding memory transfers, such as buffered writes, that might be affected by the change in MPU settings
- After the MPU setup, if it includes memory transfers that must use the new MPU settings.

However, memory barrier instructions are not required if the MPU setup process starts by entering an exception handler, or is followed by an exception return, because the exception entry and exception return mechanisms cause memory barrier behavior.

The software does not need any memory barrier instructions during an MPU setup, because it accesses the MPU through the PPB, which is a Strongly-Ordered memory region.

For example, if the user wants all of the memory access behavior to take effect immediately after the programming sequence, a DSB instruction and an ISB instruction must be used. A DSB is required after changing MPU settings, such as at the end of a context switch. An ISB is required if the code that programs the MPU region or regions is entered using a branch or call. If the programming sequence is entered using a return from exception, or by taking an exception, then an ISB is not required.

#### 12.11.1.4 Updating an MPU Region Using Multi-word Writes

The user can program directly using multi-word writes, depending on how the information is divided. Consider the following reprogramming:

```
; R1 = region number
; R2 = address
; R3 = size, attributes in one
LDR R0, =MPU_RNR  ; 0xE000ED98, MPU region number register
STR R1, [R0, #0x0] ; Region Number
STR R2, [R0, #0x4] ; Region Base Address
STR R3, [R0, #0x8] ; Region Attribute, Size and Enable
```

#### Use an STM instruction to optimize this:

This can be done in two words for pre-packed information. This means that the MPU\_RBAR contains the required region number and had the VALID bit set to 1. See "MPU Region Base Address Register". Use this when the data is statically packed, for example in a boot loader:

#### Use an STM instruction to optimize this:

#### 12.11.1.5 **Subregions**

Regions of 256 bytes or more are divided into eight equal-sized subregions. Set the corresponding bit in the SRD field of the MPU\_RASR field to disable a subregion. See "MPU Region Attribute and Size Register". The least significant bit of SRD controls the first subregion, and the most significant bit controls the last subregion. Disabling a subregion means another region overlapping the disabled range matches instead. If no other enabled region overlaps the disabled subregion, the MPU issues a fault.

Regions of 32, 64, and 128 bytes do not support subregions. With regions of these sizes, the SRD field must be set to 0x00, otherwise the MPU behavior is unpredictable.

#### **12.11.1.6 Example of SRD Use**

Two regions with the same base address overlap. Region 1 is 128 KB, and region 2 is 512 KB. To ensure the attributes from region 1 apply to the first 128 KB region, set the SRD field for region 2 to b00000011 to disable the first two subregions, as in Figure 12-13 below:

Figure 12-13: SRD Use



### 12.11.1.7 MPU Design Hints And Tips

To avoid unexpected behavior, disable the interrupts before updating the attributes of a region that the interrupt handlers might access.

Ensure the software uses aligned accesses of the correct size to access MPU registers:

- · Except for the MPU RASR, it must use aligned word accesses
- · For the MPU RASR, it can use byte or aligned halfword or word accesses.

The processor does not support unaligned accesses to MPU registers.

When setting up the MPU, and if the MPU has previously been programmed, disable unused regions to prevent any previous region settings from affecting the new MPU setup.

MPU Configuration for a Microcontroller

Usually, a microcontroller system has only a single processor and no caches. In such a system, program the MPU as follows:

Table 12-40: Memory Region Attributes for a Microcontroller

| Memory Region | TEX  | С | В | S | Memory Type and Attributes                           |
|---------------|------|---|---|---|------------------------------------------------------|
| Flash memory  | b000 | 1 | 0 | 0 | Normal memory, non-shareable, write-through          |
| Internal SRAM | b000 | 1 | 0 | 1 | Normal memory, shareable, write-through              |
| External SRAM | b000 | 1 | 1 | 1 | Normal memory, shareable, write-back, write-allocate |
| Peripherals   | b000 | 0 | 1 | 1 | Device memory, shareable                             |

In most microcontroller implementations, the shareability and cache policy attributes do not affect the system behavior. However, using these settings for the MPU regions can make the application code more portable. The values given are for typical situations. In special systems, such as multiprocessor designs or designs with a separate DMA engine, the shareability attribute might be important. In these cases, refer to the recommendations of the memory device manufacturer.

## 12.11.2 Memory Protection Unit (MPU) User Interface

Table 12-41: Memory Protection Unit (MPU) Register Mapping

| Offset     | Register                                       | Name        | Access     | Reset      |
|------------|------------------------------------------------|-------------|------------|------------|
| 0xE000ED90 | MPU Type Register                              | MPU_TYPE    | Read-only  | 0x00000800 |
| 0xE000ED94 | MPU Control Register                           | MPU_CTRL    | Read/Write | 0x00000000 |
| 0xE000ED98 | MPU Region Number Register                     | MPU_RNR     | Read/Write | 0x00000000 |
| 0xE000ED9C | MPU Region Base Address Register               | MPU_RBAR    | Read/Write | 0x00000000 |
| 0xE000EDA0 | MPU Region Attribute and Size Register         | MPU_RASR    | Read/Write | 0x00000000 |
| 0xE000EDA4 | MPU Region Base Address Register Alias 1       | MPU_RBAR_A1 | Read/Write | 0x00000000 |
| 0xE000EDA8 | MPU Region Attribute and Size Register Alias 1 | MPU_RASR_A1 | Read/Write | 0x00000000 |
| 0xE000EDAC | MPU Region Base Address Register Alias 2       | MPU_RBAR_A2 | Read/Write | 0x00000000 |
| 0xE000EDB0 | MPU Region Attribute and Size Register Alias 2 | MPU_RASR_A2 | Read/Write | 0x00000000 |
| 0xE000EDB4 | MPU Region Base Address Register Alias 3       | MPU_RBAR_A3 | Read/Write | 0x00000000 |
| 0xE000EDB8 | MPU Region Attribute and Size Register Alias 3 | MPU_RASR_A3 | Read/Write | 0x00000000 |

## 12.11.2.1 MPU Type Register

Name:MPU\_TYPE
Access: Read/Write

| Access. Nead, V |         |    |     |      |    |    |          |  |  |
|-----------------|---------|----|-----|------|----|----|----------|--|--|
| 31              | 30      | 29 | 28  | 27   | 26 | 25 | 24       |  |  |
| _               | _       | _  | _   | _    | _  | _  | _        |  |  |
| 23              | 22      | 21 | 20  | 19   | 18 | 17 | 16       |  |  |
|                 | IREGION |    |     |      |    |    |          |  |  |
| 15              | 14      | 13 | 12  | 11   | 10 | 9  | 8        |  |  |
|                 |         |    | DRE | GION |    |    |          |  |  |
| 7               | 6       | 5  | 4   | 3    | 2  | 1  | 0        |  |  |
| _               | _       | _  | _   | _    | _  | _  | SEPARATE |  |  |

The MPU\_TYPE register indicates whether the MPU is present, and if so, how many regions it supports.

## **IREGION: Instruction Region**

Indicates the number of supported MPU instruction regions.

Always contains 0x00. The MPU memory map is unified and is described by the DREGION field.

## **DREGION: Data Region**

Indicates the number of supported MPU data regions:

0x08 = Eight MPU regions.

## **SEPARATE: Separate Instruction**

Indicates support for unified or separate instruction and date memory maps:

0: Unified.

### 12.11.2.2 MPU Control Register

Name:MPU\_CTRL
Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26         | 25       | 24     |
|----|----|----|----|----|------------|----------|--------|
| _  | _  | _  | _  | _  | _          | 1        | _      |
| 23 | 22 | 21 | 20 | 19 | 18         | 17       | 16     |
| _  | _  |    |    | _  | _          | ı        | _      |
| 15 | 14 | 13 | 12 | 11 | 10         | 9        | 8      |
| _  | _  | 1  | 1  | _  | _          | 1        | _      |
| 7  | 6  | 5  | 4  | 3  | 2          | 1        | 0      |
| _  | _  | 1  | 1  | _  | PRIVDEFENA | HFNMIENA | ENABLE |

The MPU CTRL register enables the MPU, enables the default memory map background region, and enables the use of the MPU when in the hard fault, Non-maskable Interrupt (NMI), and FAULTMASK escalated handlers.

#### **PRIVDEFENA: Privileged Default Memory Map Enable**

Enables privileged software access to the default memory map:

0: If the MPU is enabled, disables the use of the default memory map. Any memory access to a location not covered by any enabled region causes a fault.

1: If the MPU is enabled, enables the use of the default memory map as a background region for privileged software accesses.

When enabled, the background region acts as a region number -1. Any region that is defined and enabled has priority over this default map.

If the MPU is disabled, the processor ignores this bit.

#### **HFNMIENA: Hard Fault and NMI Enable**

Enables the operation of MPU during hard fault, NMI, and FAULTMASK handlers.

When the MPU is enabled:

0: MPU is disabled during hard fault, NMI, and FAULTMASK handlers, regardless of the value of the ENABLE bit.

1: The MPU is enabled during hard fault, NMI, and FAULTMASK handlers.

When the MPU is disabled, if this bit is set to 1, the behavior is unpredictable.

#### **ENABLE: MPU Enable**

Enables the MPU:

0: MPU disabled.

1: MPU enabled.

When ENABLE and PRIVDEFENA are both set to 1:

- For privileged accesses, the *default memory map* is as described in "Memory Model". Any access by privileged software that does not address an enabled memory region behaves as defined by the default memory map.
- Any access by unprivileged software that does not address an enabled memory region causes a memory management fault.

XN and Strongly-ordered rules always apply to the System Control Space regardless of the value of the ENABLE bit.

When the ENABLE bit is set to 1, at least one region of the memory map must be enabled for the system to function unless the PRIVDE-FENA bit is set to 1. If the PRIVDEFENA bit is set to 1 and no regions are enabled, then only privileged software can operate.

When the ENABLE bit is set to 0, the system uses the default memory map. This has the same memory attributes as if the MPU is not implemented. The default memory map applies to accesses from both privileged and unprivileged software.

When the MPU is enabled, accesses to the System Control Space and vector table are always permitted. Other areas are accessible based on regions and whether PRIVDEFENA is set to 1.

Unless HFNMIENA is set to 1, the MPU is not enabled when the processor is executing the handler for an exception with priority –1 or – 2. These priorities are only possible when handling a hard fault or NMI exception, or when FAULTMASK is enabled. Setting the HFNMIENA bit to 1 enables the MPU when operating with these two priorities.

12.11.2.3 MPU Region Number Register

Name:MPU\_RNR

| Access: Read/W | /rite |    |     |      |    |    |    |
|----------------|-------|----|-----|------|----|----|----|
| 31             | 30    | 29 | 28  | 27   | 26 | 25 | 24 |
| _              | _     | _  | _   | _    | _  | _  | _  |
| 23             | 22    | 21 | 20  | 19   | 18 | 17 | 16 |
| _              | _     |    | _   | _    | _  | _  | _  |
| 15             | 14    | 13 | 12  | 11   | 10 | 9  | 8  |
| _              | _     | 1  | _   | _    | _  | 1  | _  |
| 7              | 6     | 5  | 4   | 3    | 2  | 1  | 0  |
|                |       |    | REG | SION |    |    |    |

The MPU\_RNR selects which memory region is referenced by the MPU\_RBAR and MPU\_RASRs.

## REGION: MPU Region Referenced by the MPU\_RBAR and MPU\_RASRs

Indicates the MPU region referenced by the MPU\_RBAR and MPU\_RASRs.

The MPU supports 8 memory regions, so the permitted values of this field are 0–7.

Normally, the required region number is written to this register before accessing the MPU\_RBAR or MPU\_RASR. However, the region number can be changed by writing to the MPU\_RBAR with the VALID bit set to 1; see "MPU Region Base Address Register". This write updates the value of the REGION field.

#### 12.11.2.4 MPU Region Base Address Register

Name:MPU\_RBAR
Access: Read/Write

| 31 | 30   | 29 | 28    | 27 | 26  | 25  | 24 |  |  |  |
|----|------|----|-------|----|-----|-----|----|--|--|--|
|    | ADDR |    |       |    |     |     |    |  |  |  |
| 23 | 22   | 21 | 20    | 19 | 18  | 17  | 16 |  |  |  |
|    | ADDR |    |       |    |     |     |    |  |  |  |
| 15 | 14   | 13 | 12    | 11 | 10  | 9   | 8  |  |  |  |
|    |      |    | ADD   | DR |     |     |    |  |  |  |
| 7  | 6    | 5  | 4     | 3  | 2   | 1   | 0  |  |  |  |
|    | ADDR |    | VALID |    | REG | ION |    |  |  |  |

The MPU\_RBAR defines the base address of the MPU region selected by the MPU\_RNR, and can update the value of the MPU\_RNR. Write MPU\_RBAR with the VALID bit set to 1 to change the current region number and update the MPU\_RNR.

#### **ADDR: Region Base Address**

Software must ensure that the value written to the ADDR field aligns with the size of the selected region (SIZE field in the MPU\_RASR).

If the region size is configured to 4 GB, in the MPU\_RASR, there is no valid ADDR field. In this case, the region occupies the complete memory map, and the base address is 0x00000000.

The base address is aligned to the size of the region. For example, a 64 KB region must be aligned on a multiple of 64 KB, for example, at 0x00010000 or 0x00020000.

#### **VALID: MPU Region Number Valid**

Write:

0: MPU\_RNR not changed, and the processor updates the base address for the region specified in the MPU\_RNR, and ignores the value of the REGION field.

1: The processor updates the value of the MPU\_RNR to the value of the REGION field, and updates the base address for the region specified in the REGION field.

Always reads as zero.

#### **REGION: MPU Region**

For the behavior on writes, see the description of the VALID field.

On reads, returns the current region number, as specified by the MPU\_RNR.

## 12.11.2.5 MPU Region Attribute and Size Register

Name:MPU\_RASR
Access: Read/Write

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24     |
|----|----|----|-----|------|----|----|--------|
| _  | _  | -  | XN  | _    |    | AP |        |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16     |
| _  | _  |    | TEX |      | S  | С  | В      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8      |
|    |    |    | SF  | RD   |    |    |        |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0      |
| _  | _  |    |     | SIZE |    |    | ENABLE |

The MPU\_RASR defines the region size and memory attributes of the MPU region specified by the MPU\_RNR, and enables that region and any subregions.

MPU\_RASR is accessible using word or halfword accesses:

- The most significant halfword holds the region attributes.
- The least significant halfword holds the region size, and the region and subregion enable bits.

#### **XN: Instruction Access Disable**

0: Instruction fetches enabled.

1: Instruction fetches disabled.

#### **AP: Access Permission**

See Table 12-39.

## TEX, C, B: Memory Access Attributes

See Table 12-37.

#### S: Shareable

See Table 12-37.

## SRD: Subregion Disable

For each bit in this field:

0: Corresponding subregion is enabled.

1: Corresponding subregion is disabled.

See "Subregions" for more information.

Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00.

## SIZE: Size of the MPU Protection Region

The minimum permitted value is 3 (b00010).

The SIZE field defines the size of the MPU memory region specified by the MPU\_RNR. as follows:

(Region size in bytes) =  $2^{(SIZE+1)}$ 

The smallest permitted region size is 32B, corresponding to a SIZE value of 4. The table below gives an example of SIZE values, with the corresponding region size and value of N in the MPU\_RBAR.

| SIZE Value  | Region Size | Value of N <sup>(1)</sup> | Note                   |
|-------------|-------------|---------------------------|------------------------|
| b00100 (4)  | 32 B        | 5                         | Minimum permitted size |
| b01001 (9)  | 1 KB        | 10                        | -                      |
| b10011 (19) | 1 MB        | 20                        | -                      |
| b11101 (29) | 1 GB        | 30                        | -                      |
| b11111 (31) | 4 GB        | b01100                    | Maximum possible size  |

Note 1: In the MPU\_RBAR; see "MPU Region Base Address Register"

**ENABLE: Region Enable** 

Note: For information about access permission, see "MPU Access Permission Attributes".

#### 12.11.2.6 MPU Region Base Address Register Alias 1

Name:MPU\_RBAR\_A1
Access: Read/Write

| 31   | 30   | 29 | 28    | 27   | 26  | 25  | 24 |  |  |
|------|------|----|-------|------|-----|-----|----|--|--|
| ADDR |      |    |       |      |     |     |    |  |  |
| 23   | 22   | 21 | 20    | 19   | 18  | 17  | 16 |  |  |
|      | ADDR |    |       |      |     |     |    |  |  |
| 15   | 14   | 13 | 12    | 11   | 10  | 9   | 8  |  |  |
|      |      |    | ADI   | DR . |     |     |    |  |  |
| 7    | 6    | 5  | 4     | 3    | 2   | 1   | 0  |  |  |
|      | ADDR |    | VALID |      | REG | ION |    |  |  |

The MPU\_RBAR defines the base address of the MPU region selected by the MPU\_RNR, and can update the value of the MPU\_RNR. Write MPU\_RBAR with the VALID bit set to 1 to change the current region number and update the MPU\_RNR.

#### **ADDR: Region Base Address**

Software must ensure that the value written to the ADDR field aligns with the size of the selected region.

The value of N depends on the region size. The ADDR field is bits[31:N] of the MPU\_RBAR. The region size, as specified by the SIZE field in the MPU\_RASR, defines the value of N:

N = Log2(Region size in bytes),

If the region size is configured to 4 GB, in the MPU\_RASR, there is no valid ADDR field. In this case, the region occupies the complete memory map, and the base address is 0x00000000.

The base address is aligned to the size of the region. For example, a 64 KB region must be aligned on a multiple of 64 KB, for example, at 0x00010000 or 0x00020000.

### **VALID: MPU Region Number Valid**

Write:

- 0: MPU\_RNR not changed, and the processor updates the base address for the region specified in the MPU\_RNR, and ignores the value of the REGION field.
- 1: The processor updates the value of the MPU\_RNR to the value of the REGION field, and updates the base address for the region specified in the REGION field.

Always reads as zero.

#### **REGION: MPU Region**

For the behavior on writes, see the description of the VALID field.

On reads, returns the current region number, as specified by the MPU RNR.

## 12.11.2.7 MPU Region Attribute and Size Register Alias 1

Name:MPU\_RASR\_A1
Access: Read/Write

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24     |
|----|----|----|-----|------|----|----|--------|
| _  | _  | _  | XN  | _    |    | AP |        |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16     |
|    | _  |    | TEX |      | S  | С  | В      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8      |
|    |    |    | SF  | RD   |    |    |        |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0      |
| _  | _  |    |     | SIZE | •  |    | ENABLE |

The MPU\_RASR defines the region size and memory attributes of the MPU region specified by the MPU\_RNR, and enables that region and any subregions.

MPU\_RASR is accessible using word or halfword accesses:

- The most significant halfword holds the region attributes.
- The least significant halfword holds the region size, and the region and subregion enable bits.

#### **XN: Instruction Access Disable**

0: Instruction fetches enabled.

1: Instruction fetches disabled.

#### **AP: Access Permission**

See Table 12-39.

#### TEX, C, B: Memory Access Attributes

See Table 12-37.

#### S: Shareable

See Table 12-37.

## SRD: Subregion Disable

For each bit in this field:

0: Corresponding subregion is enabled.

1: Corresponding subregion is disabled.

See "Subregions" for more information.

Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00.

## SIZE: Size of the MPU Protection Region

The minimum permitted value is 3 (b00010).

The SIZE field defines the size of the MPU memory region specified by the MPU\_RNR. as follows:

(Region size in bytes) =  $2^{(SIZE+1)}$ 

The smallest permitted region size is 32B, corresponding to a SIZE value of 4. The table below gives an example of SIZE values, with the corresponding region size and value of N in the MPU\_RBAR.

| SIZE Value  | Region Size | Value of N <sup>(1)</sup> | Note                   |
|-------------|-------------|---------------------------|------------------------|
| b00100 (4)  | 32 B        | 5                         | Minimum permitted size |
| b01001 (9)  | 1 KB        | 10                        | _                      |
| b10011 (19) | 1 MB        | 20                        | _                      |
| b11101 (29) | 1 GB        | 30                        | _                      |
| b11111 (31) | 4 GB        | b01100                    | Maximum possible size  |

Note 1: In the MPU\_RBAR; see "MPU Region Base Address Register"

**ENABLE: Region Enable** 

Note: For information about access permission, see "MPU Access Permission Attributes".

#### 12.11.2.8 MPU Region Base Address Register Alias 2

Name:MPU\_RBAR\_A2
Access: Read/Write

| 31 | 30   | 29 | 28    | 27 | 26  | 25  | 24 |  |  |  |
|----|------|----|-------|----|-----|-----|----|--|--|--|
|    | ADDR |    |       |    |     |     |    |  |  |  |
| 23 | 22   | 21 | 20    | 19 | 18  | 17  | 16 |  |  |  |
|    | ADDR |    |       |    |     |     |    |  |  |  |
| 15 | 14   | 13 | 12    | 11 | 10  | 9   | 8  |  |  |  |
|    |      |    | ADE   | )R |     |     |    |  |  |  |
| 7  | 6    | 5  | 4     | 3  | 2   | 1   | 0  |  |  |  |
|    | ADDR |    | VALID |    | REG | ION |    |  |  |  |

The MPU\_RBAR defines the base address of the MPU region selected by the MPU\_RNR, and can update the value of the MPU\_RNR. Write MPU\_RBAR with the VALID bit set to 1 to change the current region number and update the MPU\_RNR.

#### **ADDR: Region Base Address**

Software must ensure that the value written to the ADDR field aligns with the size of the selected region.

The value of N depends on the region size. The ADDR field is bits[31:N] of the MPU\_RBAR. The region size, as specified by the SIZE field in the MPU\_RASR, defines the value of N:

N = Log2(Region size in bytes),

If the region size is configured to 4 GB, in the MPU\_RASR, there is no valid ADDR field. In this case, the region occupies the complete memory map, and the base address is 0x00000000.

The base address is aligned to the size of the region. For example, a 64 KB region must be aligned on a multiple of 64 KB, for example, at 0x00010000 or 0x00020000.

### **VALID: MPU Region Number Valid**

Write:

- 0: MPU\_RNR not changed, and the processor updates the base address for the region specified in the MPU\_RNR, and ignores the value of the REGION field.
- 1: The processor updates the value of the MPU\_RNR to the value of the REGION field, and updates the base address for the region specified in the REGION field.

Always reads as zero.

#### **REGION: MPU Region**

For the behavior on writes, see the description of the VALID field.

On reads, returns the current region number, as specified by the MPU\_RNR.

## 12.11.2.9 MPU Region Attribute and Size Register Alias 2

Name:MPU\_RASR\_A2
Access: Read/Write

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24     |
|----|----|----|-----|------|----|----|--------|
| _  | _  | _  | XN  | _    |    | AP |        |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16     |
| _  | _  |    | TEX |      | S  | С  | В      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8      |
|    |    |    | SF  | RD   |    |    |        |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0      |
| _  | _  |    |     | SIZE |    |    | ENABLE |

The MPU\_RASR defines the region size and memory attributes of the MPU region specified by the MPU\_RNR, and enables that region and any subregions.

MPU\_RASR is accessible using word or halfword accesses:

- The most significant halfword holds the region attributes.
- The least significant halfword holds the region size, and the region and subregion enable bits.

#### **XN: Instruction Access Disable**

0: Instruction fetches enabled.

1: Instruction fetches disabled.

#### **AP: Access Permission**

See Table 12-39.

## TEX, C, B: Memory Access Attributes

See Table 12-37.

#### S: Shareable

See Table 12-37.

## SRD: Subregion Disable

For each bit in this field:

0: Corresponding subregion is enabled.

1: Corresponding subregion is disabled.

See "Subregions" for more information.

Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00.

## SIZE: Size of the MPU Protection Region

The minimum permitted value is 3 (b00010).

The SIZE field defines the size of the MPU memory region specified by the MPU\_RNR. as follows:

(Region size in bytes) =  $2^{(SIZE+1)}$ 

The smallest permitted region size is 32B, corresponding to a SIZE value of 4. The table below gives an example of SIZE values, with the corresponding region size and value of N in the MPU\_RBAR.

| SIZE Value  | Region Size | Value of N <sup>(1)</sup> | Note                   |
|-------------|-------------|---------------------------|------------------------|
| b00100 (4)  | 32 B        | 5                         | Minimum permitted size |
| b01001 (9)  | 1 KB        | 10                        | -                      |
| b10011 (19) | 1 MB        | 20                        | -                      |
| b11101 (29) | 1 GB        | 30                        | -                      |
| b11111 (31) | 4 GB        | b01100                    | Maximum possible size  |

Note 1: In the MPU\_RBAR; see "MPU Region Base Address Register"

**ENABLE: Region Enable** 

Note: For information about access permission, see "MPU Access Permission Attributes".

#### 12.11.2.10 MPU Region Base Address Register Alias 3

Name:MPU\_RBAR\_A3
Access: Read/Write

| 31 | 30   | 29 | 28    | 27     | 26 | 25 | 24 |  |  |  |  |
|----|------|----|-------|--------|----|----|----|--|--|--|--|
|    | ADDR |    |       |        |    |    |    |  |  |  |  |
| 23 | 22   | 21 | 20    | 19     | 18 | 17 | 16 |  |  |  |  |
|    |      |    | ADE   | )R     |    |    |    |  |  |  |  |
| 15 | 14   | 13 | 12    | 11     | 10 | 9  | 8  |  |  |  |  |
|    |      |    | ADE   | )R     |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4     | 3      | 2  | 1  | 0  |  |  |  |  |
|    | ADDR |    | VALID | REGION |    |    |    |  |  |  |  |

The MPU\_RBAR defines the base address of the MPU region selected by the MPU\_RNR, and can update the value of the MPU\_RNR. Write MPU\_RBAR with the VALID bit set to 1 to change the current region number and update the MPU\_RNR.

#### **ADDR: Region Base Address**

Software must ensure that the value written to the ADDR field aligns with the size of the selected region.

The value of N depends on the region size. The ADDR field is bits[31:N] of the MPU\_RBAR. The region size, as specified by the SIZE field in the MPU\_RASR, defines the value of N:

N = Log2(Region size in bytes),

If the region size is configured to 4 GB, in the MPU\_RASR, there is no valid ADDR field. In this case, the region occupies the complete memory map, and the base address is 0x00000000.

The base address is aligned to the size of the region. For example, a 64 KB region must be aligned on a multiple of 64 KB, for example, at 0x00010000 or 0x00020000.

### **VALID: MPU Region Number Valid**

Write:

- 0: MPU\_RNR not changed, and the processor updates the base address for the region specified in the MPU\_RNR, and ignores the value of the REGION field.
- 1: The processor updates the value of the MPU\_RNR to the value of the REGION field, and updates the base address for the region specified in the REGION field.

Always reads as zero.

#### **REGION: MPU Region**

For the behavior on writes, see the description of the VALID field.

On reads, returns the current region number, as specified by the MPU RNR.

## 12.11.2.11 MPU Region Attribute and Size Register Alias 3

Name:MPU\_RASR\_A3
Access: Read/Write

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24     |
|----|----|----|-----|------|----|----|--------|
| _  | _  | -  | XN  | _    |    | AP |        |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16     |
| _  | _  |    | TEX |      | S  | С  | В      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8      |
|    |    |    | SF  | RD   |    |    |        |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0      |
| _  | _  |    |     | SIZE |    |    | ENABLE |

The MPU\_RASR defines the region size and memory attributes of the MPU region specified by the MPU\_RNR, and enables that region and any subregions.

MPU\_RASR is accessible using word or halfword accesses:

- The most significant halfword holds the region attributes.
- The least significant halfword holds the region size, and the region and subregion enable bits.

#### **XN: Instruction Access Disable**

0: Instruction fetches enabled.

1: Instruction fetches disabled.

#### **AP: Access Permission**

See Table 12-39.

## TEX, C, B: Memory Access Attributes

See Table 12-37.

#### S: Shareable

See Table 12-37.

## SRD: Subregion Disable

For each bit in this field:

0: Corresponding subregion is enabled.

1: Corresponding subregion is disabled.

See "Subregions" for more information.

Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00.

## SIZE: Size of the MPU Protection Region

The minimum permitted value is 3 (b00010).

The SIZE field defines the size of the MPU memory region specified by the MPU\_RNR. as follows:

(Region size in bytes) =  $2^{(SIZE+1)}$ 

The smallest permitted region size is 32B, corresponding to a SIZE value of 4. The table below gives an example of SIZE values, with the corresponding region size and value of N in the MPU\_RBAR.

| SIZE Value  | Region Size | Value of N <sup>(1)</sup> | Note                   |
|-------------|-------------|---------------------------|------------------------|
| b00100 (4)  | 32 B        | 5                         | Minimum permitted size |
| b01001 (9)  | 1 KB        | 10                        | _                      |
| b10011 (19) | 1 MB        | 20                        | _                      |
| b11101 (29) | 1 GB        | 30                        | -                      |
| b11111 (31) | 4 GB        | b01100                    | Maximum possible size  |

Note 1: In the MPU\_RBAR; see "MPU Region Base Address Register"

**ENABLE: Region Enable** 

Note: For information about access permission, see "MPU Access Permission Attributes".

## 12.12 Floating Point Unit (FPU)

The Cortex-M4F FPU implements the FPv4-SP floating-point extension.

The FPU fully supports single-precision add, subtract, multiply, divide, multiply and accumulate, and square root operations. It also provides conversions between fixed-point and floating-point data formats, and floating-point constant instructions.

The FPU provides floating-point computation functionality that is compliant with the ANSI/IEEE Std 754-2008, IEEE Standard for Binary Floating-Point Arithmetic, referred to as the IEEE 754 standard.

The FPU contains 32 single-precision extension registers, which can also be accessed as 16 doubleword registers for load, store, and move operations.

## 12.12.1 Enabling the FPU

The FPU is disabled from reset. It must be enabled before any floating-point instructions can be used. Example 4-1 shows an example code sequence for enabling the FPU in both privileged and user modes. The processor must be in privileged mode to read from and write to the CPACR.

## Example of Enabling the FPU:

```
; CPACR is located at address 0xE000ED88

LDR.W R0, =0xE000ED88
; Read CPACR

LDR R1, [R0]
; Set bits 20-23 to enable CP10 and CP11 coprocessors

ORR R1, R1, #(0xF << 20)
; Write back the modified value to the CPACR

STR R1, [R0]; wait for store to complete

DSB
; reset pipeline now the FPU is enabled

ISB
```

#### 12.12.2 Floating Point Unit (FPU) User Interface

#### Table 12-42: Floating Point Unit (FPU) Register Mapping

| Offset     | Register                                       | Name   | Access     | Reset      |
|------------|------------------------------------------------|--------|------------|------------|
| 0xE000ED88 | Coprocessor Access Control Register            | CPACR  | Read/Write | 0x00000000 |
| 0xE000EF34 | Floating-point Context Control Register        | FPCCR  | Read/Write | 0xC0000000 |
| 0xE000EF38 | Floating-point Context Address Register        | FPCAR  | Read/Write | _          |
| _          | Floating-point Status Control Register         | FPSCR  | Read/Write | _          |
| 0xE000E01C | Floating-point Default Status Control Register | FPDSCR | Read/Write | 0x0000000  |

## 12.12.2.1 Coprocessor Access Control Register

Name:CPACR

Access: Read/Write

| 31 | 30  | 29 | 28  | 27 | 26 | 25 | 24 |
|----|-----|----|-----|----|----|----|----|
| _  | _   | _  | _   | _  | _  | _  | _  |
| 23 | 22  | 21 | 20  | 19 | 18 | 17 | 16 |
| CF | P11 | CF | P10 | -  | -  | 1  | _  |
| 15 | 14  | 13 | 12  | 11 | 10 | 9  | 8  |
| _  | _   | _  | _   | -  | -  | 1  | _  |
| 7  | 6   | 5  | 4   | 3  | 2  | 1  | 0  |
| _  | _   | _  | _   | 1  | _  | 1  | _  |

The CPACR specifies the access privileges for coprocessors.

## **CP10: Access Privileges for Coprocessor 10**

The possible values of each field are:

- 0: Access denied. Any attempted access generates a NOCP UsageFault.
- 1: Privileged access only. An unprivileged access generates a NOCP fault.
- 2: Reserved. The result of any access is unpredictable.
- 3: Full access.

## **CP11: Access Privileges for Coprocessor 11**

The possible values of each field are:

- 0: Access denied. Any attempted access generates a NOCP UsageFault.
- 1: Privileged access only. An unprivileged access generates a NOCP fault.
- 2: Reserved. The result of any access is unpredictable.
- 3: Full access.

#### 12.12.2.2 Floating-point Context Control Register

Name:FPCCR

Access: Read/Write

| 31    | 30    | 29    | 28    | 27     | 26 | 25   | 24     |
|-------|-------|-------|-------|--------|----|------|--------|
| ASPEN | LSPEN | _     | _     | _      | _  | _    | _      |
| 23    | 22    | 21    | 20    | 19     | 18 | 17   | 16     |
| _     | _     | _     | _     | _      | _  | _    | _      |
| 15    | 14    | 13    | 12    | 11     | 10 | 9    | 8      |
| _     | _     | _     | _     | _      | _  | -    | MONRDY |
| 7     | 6     | 5     | 4     | 3      | 2  | 1    | 0      |
| _     | BFRDY | MMRDY | HFRDY | THREAD | _  | USER | LSPACT |

The FPCCR sets or returns FPU control data.

#### **ASPEN: Automatic Hardware State Preservation And Restoration**

Enables CONTROL bit [2] setting on execution of a floating-point instruction. This results in an automatic hardware state preservation and restoration, for floating-point context, on exception entry and exit.

- 0: Disable CONTROL bit [2] setting on execution of a floating-point instruction.
- 1: Enable CONTROL bit [2] setting on execution of a floating-point instruction.

#### LSPEN: Automatic Lazy State Preservation

- 0: Disable automatic lazy state preservation for floating-point context.
- 1: Enable automatic lazy state preservation for floating-point context.

### **MONRDY: Debug Monitor Ready**

- 0: DebugMonitor is disabled or the priority did not permit to set MON\_PEND when the floating-point stack frame was allocated.
- 1: DebugMonitor is enabled and the priority permitted to set MON\_PEND when the floating-point stack frame was allocated.

#### **BFRDY: Bus Fault Ready**

- 0: BusFault is disabled or the priority did not permit to set the BusFault handler to the pending state when the floating-point stack frame was allocated.
- 1: BusFault is enabled and the priority permitted to set the BusFault handler to the pending state when the floating-point stack frame was allocated.

### **MMRDY: Memory Management Ready**

- 0: MemManage is disabled or the priority did not permit to set the MemManage handler to the pending state when the floating-point stack frame was allocated.
- 1: MemManage is enabled and the priority permitted to set the MemManage handler to the pending state when the floating-point stack frame was allocated.

## **HFRDY: Hard Fault Ready**

- 0: The priority did not permit to set the HardFault handler to the pending state when the floating-point stack frame was allocated.
- 1: The priority permitted to set the HardFault handler to the pending state when the floating-point stack frame was allocated.

#### **THREAD: Thread Mode**

- 0: The mode was not the Thread Mode when the floating-point stack frame was allocated.
- 1: The mode was the Thread Mode when the floating-point stack frame was allocated.

## **USER: User Privilege Level**

- 0: The privilege level was not User when the floating-point stack frame was allocated.
- 1: The privilege level was User when the floating-point stack frame was allocated.

## **LSPACT: Lazy State Preservation Active**

- 0: The lazy state preservation is not active.
- 1: The lazy state preservation is active. The floating-point stack frame has been allocated but saving the state to it has been deferred.

DS60001717B-page 286

## 12.12.2.3 Floating-point Context Address Register

Name:FPCAR

Access: Read/Write

| 31 | 30      | 29      | 28   | 27   | 26 | 25 | 24 |  |  |  |  |
|----|---------|---------|------|------|----|----|----|--|--|--|--|
|    | ADDRESS |         |      |      |    |    |    |  |  |  |  |
| 23 | 22      | 21      | 20   | 19   | 18 | 17 | 16 |  |  |  |  |
|    |         |         | ADDI | RESS |    |    |    |  |  |  |  |
| 15 | 14      | 13      | 12   | 11   | 10 | 9  | 8  |  |  |  |  |
|    |         |         | ADDI | RESS |    |    |    |  |  |  |  |
| 7  | 6       | 5       | 4    | 3    | 2  | 1  | 0  |  |  |  |  |
|    | •       | ADDRESS |      | •    | _  | _  | _  |  |  |  |  |

The FPCAR holds the location of the unpopulated floating-point register space allocated on an exception stack frame.

## ADDRESS: Location of Unpopulated Floating-point Register Space Allocated on an Exception Stack Frame

The location of the unpopulated floating-point register space allocated on an exception stack frame.

#### 12.12.2.4 Floating-point Status Control Register

Name:FPSCR

Access: Read/Write

| 31  | 30  | 29 | 28  | 27  | 26  | 25  | 24  |
|-----|-----|----|-----|-----|-----|-----|-----|
| N   | Z   | С  | V   | -   | AHP | DN  | FZ  |
| 23  | 22  | 21 | 20  | 19  | 18  | 17  | 16  |
| RM  | ode | -  | -   | -   | -   | 1   | _   |
| 15  | 14  | 13 | 12  | 11  | 10  | 9   | 8   |
| _   | _   | _  | 1   | 1   | _   | 1   | _   |
| 7   | 6   | 5  | 4   | 3   | 2   | 1   | 0   |
| IDC | _   | _  | IXC | UFC | OFC | DZC | IOC |

The FPSCR provides all necessary User level control of the floating-point system.

#### N: Negative Condition Code Flag

Floating-point comparison operations update this flag.

#### Z: Zero Condition Code Flag

Floating-point comparison operations update this flag.

#### C: Carry Condition Code Flag

Floating-point comparison operations update this flag.

### V: Overflow Condition Code Flag

Floating-point comparison operations update this flag.

## **AHP: Alternative Half-precision Control**

0: IEEE half-precision format selected.

1: Alternative half-precision format selected.

#### **DN: Default NaN Mode Control**

0: NaN operands propagate through to the output of a floating-point operation.

1: Any operation involving one or more NaNs returns the Default NaN.

#### FZ: Flush-to-zero Mode Control

0: Flush-to-zero mode disabled. The behavior of the floating-point system is fully compliant with the IEEE 754 standard.

1: Flush-to-zero mode enabled.

#### **RMode: Rounding Mode Control**

The encoding of this field is:

0b00: Round to Nearest (RN) mode

0b01: Round towards Plus Infinity (RP) mode.

0b10: Round towards Minus Infinity (RM) mode.

0b11: Round towards Zero (RZ) mode.

The specified rounding mode is used by almost all floating-point instructions.

## **IDC: Input Denormal Cumulative Exception**

IDC is a cumulative exception bit for floating-point exception; see also bits [4:0].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

## **IXC: Inexact Cumulative Exception**

IXC is a cumulative exception bit for floating-point exception; see also bit [7].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

## **UFC: Underflow Cumulative Exception**

UFC is a cumulative exception bit for floating-point exception; see also bit [7].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

### **OFC: Overflow Cumulative Exception**

OFC is a cumulative exception bit for floating-point exception; see also bit [7].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

#### **DZC: Division by Zero Cumulative Exception**

DZC is a cumulative exception bit for floating-point exception; see also bit [7].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

### **IOC: Invalid Operation Cumulative Exception**

IOC is a cumulative exception bit for floating-point exception; see also bit [7].

This bit is set to 1 to indicate that the corresponding exception has occurred since 0 was last written to it.

## 12.12.2.5 Floating-point Default Status Control Register

Name:FPDSCR
Access: Read/Write

| 31 | 30  | 29 | 28 | 27 | 26  | 25 | 24 |
|----|-----|----|----|----|-----|----|----|
| _  | _   | _  | _  | _  | AHP | DN | FZ |
| 23 | 22  | 21 | 20 | 19 | 18  | 17 | 16 |
| RM | ode | _  | -  | _  | _   | -  | _  |
| 15 | 14  | 13 | 12 | 11 | 10  | 9  | 8  |
| _  | _   | _  | 1  | _  | 1   | 1  | _  |
| 7  | 6   | 5  | 4  | 3  | 2   | 1  | 0  |
| _  | _   | _  | _  | _  | -   | -  | _  |

The FPDSCR holds the default values for the floating-point status control data.

AHP: FPSCR.AHP Default Value

Default value for FPSCR.AHP.

**DN: FPSCR.DN Default Value** Default value for FPSCR.DN.

**FZ: FPSCR.FZ Default Value** Default value for FPSCR.FZ.

RMode: FPSCR.RMode Default Value

Default value for FPSCR.RMode.

## 12.13 Glossary

This glossary describes some of the terms used in technical documents from ARM.

Abort A mechanism that indicates to a processor that the value associated with a memory access is invalid.

An abort can be caused by the external or internal memory system as a result of attempting to access

invalid instruction or data memory.

Aligned A data item stored at an address that is divisible by the number of bytes that defines the data size is

said to be aligned. Aligned words and halfwords have addresses that are divisible by four and two respectively. The terms word-aligned and halfword-aligned therefore stipulate addresses that are

divisible by four and two respectively.

Banked register A register that has multiple physical copies, where the state of the processor determines which copy is

used. The Stack Pointer, SP (R13) is a banked register.

Base register In instruction descriptions, a register specified by a load or store instruction that is used to hold the

base value for the instruction's address calculation. Depending on the instruction and its addressing mode, an offset can be added to or subtracted from the base register value to form the address that is

sent to memory.

See also "Index register".

Big-endian (BE) Byte ordering scheme in which bytes of decreasing significance in a data word are stored at

increasing addresses in memory.

See also "Byte-invariant", "Endianness", "Little-endian (LE)".

Big-endian memory Memory in which:

a byte or halfword at a word-aligned address is the most significant byte or halfword within the word at

that address,

a byte at a halfword-aligned address is the most significant byte within the halfword at that address.

See also "Little-endian memory".

Breakpoint A breakpoint is a mechanism provided by debuggers to identify an instruction at which program

execution is to be halted. Breakpoints are inserted by the programmer to enable inspection of register contents, memory locations, variable values at fixed points in the program execution to test that the program is operating correctly. Breakpoints are removed after the program is successfully tested.

Byte-invariant In a byte-invariant system, the address of each byte of memory remains unchanged when switching

between little-endian and big-endian operation. When a data item larger than a byte is loaded from or stored to memory, the bytes making up that data item are arranged into the correct order depending

on the endianness of the memory access.

An ARM byte-invariant implementation also supports unaligned halfword and word memory accesses.

It expects multi-word accesses to be word-aligned.

Condition field A four-bit field in an instruction that specifies a condition under which the instruction can execute.

Conditional execution 
If the condition code flags indicate that the corresponding condition is true when the instruction starts

executing, it executes normally. Otherwise, the instruction does nothing.

Context The environment that each process operates in for a multitasking operating system. In ARM

processors, this is limited to mean the physical address range that it can access in memory and the

associated memory access permissions.

Coprocessor A processor that supplements the main processor. Cortex-M4 does not support any coprocessors.

Debugger A debugging system that includes a program, used to detect, locate, and correct software faults,

together with custom hardware that supports software debugging.

Direct Memory Access

(DMA)

An operation that accesses main memory directly, without the processor performing any accesses to

the data concerned.

Doubleword A 64-bit data item. The contents are taken as being an unsigned integer unless otherwise stated.

Doubleword-aligned A data item having a memory address that is divisible by eight.

Endianness Byte ordering. The scheme that determines the order that successive bytes of a data word are stored

in memory. An aspect of the system's memory mapping.

See also "Little-endian (LE)" and "Big-endian (BE)".

Exception An event that interrupts program execution. When an exception occurs, the processor suspends the

normal program flow and starts execution at the address indicated by the corresponding exception

vector. The indicated address contains the first instruction of the handler for the exception.

An exception can be an interrupt request, a fault, or a software-generated system exception. Faults include attempting an invalid memory access, attempting to execute an instruction in an invalid

processor state, and attempting to execute an undefined instruction.

Exception service routine See "Interrupt handler".

Exception vector See "Interrupt vector".

Flat address mapping A system of organizing memory in which each physical address in the memory space is the same as

the corresponding virtual address.

Halfword A 16-bit data item.

Illegal instruction An instruction that is architecturally Undefined.

Implementation-defined The behavior is not architecturally defined, but is defined and documented by individual

implementations.

Implementation-specific

The behavior is not architecturally defined, and does not have to be documented by individual

implementations. Used when there are a number of implementation options available and the option

chosen does not affect software compatibility.

Index register In some load and store instruction descriptions, the value of this register is used as an offset to be

added to or subtracted from the base register value to form the address that is sent to memory. Some addressing modes optionally enable the index register value to be shifted prior to the addition or

subtraction.

See also "Base register".

Instruction cycle count The number of cycles that an instruction occupies the Execute stage of the pipeline.

Interrupt handler A program that control of the processor is passed to when an interrupt occurs.

Interrupt vector One of a number of fixed addresses in low memory, or in high memory if high vectors are configured,

that contains the first instruction of the corresponding interrupt handler.

Little-endian (LE) Byte ordering scheme in which bytes of increasing significance in a data word are stored at increasing

addresses in memory.

See also "Big-endian (BE)", "Byte-invariant", "Endianness".

Little-endian memory Memory in which:

a byte or halfword at a word-aligned address is the least significant byte or halfword within the word at

that address.

a byte at a halfword-aligned address is the least significant byte within the halfword at that address.

See also "Big-endian memory".

directly on memory contents.

Memory Protection Unit

(MPU)

Hardware that controls access permissions to blocks of memory. An MPU does not perform any

address translation.

Prefetching In pipelined processors, the process of fetching instructions from memory to fill up the pipeline before

the preceding instructions have finished executing. Prefetching an instruction does not mean that the

instruction has to be executed.

Preserved Preserved by writing the same value back that has been previously read from the same field on the

same processor.

Reads are defined as memory operations that have the semantics of a load. Reads include the Thumb

instructions LDM, LDR, LDRSH, LDRH, LDRSB, LDRB, and POP.

Region A partition of memory space.

Reserved A field in a control register or instruction format is reserved if the field is to be defined by the

implementation, or produces Unpredictable results if the contents of the field are not zero. These fields are reserved for use in future extensions of the architecture or are implementation-specific. All

reserved bits not used by the implementation must be written as 0 and read as 0.

Thread-safe In a multi-tasking environment, thread-safe functions use safeguard mechanisms when accessing

shared resources, to ensure correct operation without the risk of shared access conflicts.

Thumb instruction One or two halfwords that specify an operation for a processor to perform. Thumb instructions must be

halfword-aligned.

Unaligned A data item stored at an address that is not divisible by the number of bytes that defines the data size

is said to be unaligned. For example, a word stored at an address that is not divisible by four.

Undefined Indicates an instruction that generates an Undefined instruction exception.

Unpredictable One cannot rely on the behavior. Unpredictable behavior must not represent security holes.

Unpredictable behavior must not halt or hang the processor, or any parts of the system.

Warm reset Also known as a core reset. Initializes the majority of the processor excluding the debug controller and

debug logic. This type of reset is useful if debugging features of a processor.

Word A 32-bit data item.

Writes are defined as operations that have the semantics of a store. Writes include the Thumb

instructions STM, STR, STRH, STRB, and PUSH.

## 13. Debug and Test Features

## 13.1 Description

The SAM4 series microcontrollers feature a number of complementary debug and test capabilities. The Serial Wire/JTAG Debug Port (SWJ-DP) combining a Serial Wire Debug Port (SW-DP) and a JTAG Debug Port (JTAG-DP) is used for standard debugging functions, such as downloading code and single-stepping through programs. It also embeds a serial wire trace.

### 13.2 Associated Documentation

SAM4C microcontrollers implement the standard ARM CoreSight<sup>™</sup> Macrocell. For information on CoreSight, the following reference documents are available from the ARM website:

- Cortex-M4/M4F Technical Reference Manual (ARM DDI 0439C)
- CoreSight Technology System Design Guide (ARM DGI 0012D)
- CoreSight Components Technical Reference Manual (ARM DDI 0314H)
- ARM Debug Interface v5 Architecture Specification (Doc. ARM IHI 0031A)
- ARMv7-M Architecture Reference Manual (ARM DDI 0403D)

### 13.3 Embedded Characteristics

- Dual Core Debugging with common Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access
  port connected to both cores.
- Star Topology AHB-AP Debug Access Port Implementation with common SW-DP / SWJ-DP providing higher performance than daisy-chain topology.
- Possibility to halt each core on debug event on the other core (hardware)
- · Possibility to restart each core when the other core has restarted (hardware)
- Synchronization and software cross-triggering with Debugger
- · Instrumentation Trace Macrocell (ITM) on both core for support of 'printf' style debugging
- Mux 2-1 to trace chosen core (limit the number of out put pin)
- Single wire Viewer or Clock mode (4-bit parallel output ports)
- Debug access to all memory and registers in the system, including Cortex-M4 register bank when the core is running, halted, or held in reset.
- · Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches
- Data Watchpoint and Trace (DWT) unit for implementing watch points, data tracing, and system profiling
- IEEE 1149.1 JTAG Boundary scan on All Digital Pins

Figure 13-1: Debug and Test Block Diagram



Figure 13-2 illustrates the dual core debug implementation using only one SW-JTAG/SW-DP Debug Access Port. Star topology has been used to connect the AHB-AP 0 (Core 0) and AHB-AP 1 (Core) rather than legacy daisy-chaining method. Star topology provides higher performance than daisy-chain topology. This core debug architecture is fully supported by debug tools vendors.

Figure 13-2: Dual Core Debug Architecture



DS60001717B-page 296 © 2022 Microchip Technology Inc.

## 13.4 Cross Triggering Debug Events

Cross Triggering (CT) as shown in Figure 13-2 is a Microchip module that enables two cores to send and receive debug events to and from each other. This module is used to debug two applications at the same time (one application running on each core).

CT enables core 0 (or 1) to trigger a debug event (halt) to core 1 (or 0) to enter Debug mode. The debug event can be sent when the core 0 (or 1) enters Debug mode (such as breakpoint) or at run-time.

Once core 0 (or 1) gets out of Debug mode, it releases core 1 (0) from Debug mode as well.

The Cross Triggering configuration is located in the Special Function Register in the Matrix User Interface.

### 13.5 Application Examples

### 13.5.1 Debug Environment

Figure 13-3 shows a complete debug environment example. The SWJ-DP interface is used for standard debugging functions, such as downloading code and single-stepping through the program, as well as viewing core and peripheral registers.

Figure 13-3: Application Debug Environment Example



#### 13.5.2 Test Environment

Figure 13-4 shows an example of a test environment (JTAG Boundary scan). Test vectors are sent and interpreted by the tester. In this example, the "board in test" is designed using a number of JTAG-compliant devices. These devices can be connected to form a single scan chain.

Figure 13-4: Application Test Environment Example



## 13.6 Debug and Test Pin Description

Table 13-1: Debug and Test Signal List

| Signal Name  | Function                                  | Туре         | Active Level |  |  |  |  |  |
|--------------|-------------------------------------------|--------------|--------------|--|--|--|--|--|
| Reset/Test   |                                           |              |              |  |  |  |  |  |
| NRST         | Microcontroller Reset                     | Input/Output | Low          |  |  |  |  |  |
| TST          | Test Select                               | Input        | _            |  |  |  |  |  |
|              | SWD/JTAG                                  |              |              |  |  |  |  |  |
| TCK/SWCLK    | Test Clock/Serial Wire Clock              | Input        | _            |  |  |  |  |  |
| TDI          | Test Data In                              | Input        | _            |  |  |  |  |  |
| TDO/TRACESWO | Output                                    | _            |              |  |  |  |  |  |
| TMS/SWDIO    | Test Mode Select/Serial Wire Input/Output | Input        | _            |  |  |  |  |  |
| JTAGSEL      | JTAG Selection                            | Input        | High         |  |  |  |  |  |

## 13.7 Functional Description

## 13.7.1 Test Pin

One dedicated pin, TST, is used to define the device operating mode. When this pin is at low level during power-up, the device is in Normal operating mode. When at high level, the device is in Test mode or FFPI mode. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$ , so that it can be left unconnected for normal operation. Note that when setting the TST pin to low or high level at power-up, the pin must remain in the same state for the duration of the operation.

© 2022 Microchip Technology Inc.

## 13.7.2 Debug Architecture

Figure 13-5 illustrates the debug architecture. The Cortex-M4 embeds four functional units for debug:

- SWJ-DP (Serial Wire/JTAG Debug Port)
- FPB (Flash Patch Breakpoint)
- · DWT (Data Watchpoint and Trace)
- ITM (Instrumentation Trace Macrocell)
- · TPIU (Trace Port Interface Unit)

The information that follows is mainly dedicated to developers of SWJ-DP Emulators/Probes and debugging tool vendors for Cortex-M4 based microcontrollers. For further details on SWJ-DP, refer to the Cortex-M4 technical reference manual.

Figure 13-5: Debug Architecture



## 13.7.3 Serial Wire/JTAG Debug Port (SWJ-DP)

The Cortex-M4 embeds a SWJ-DP Debug port which is the standard CoreSight debug port. It combines the Serial Wire Debug Port (SW-DP), from 2 to 3 pins, and the JTAG Debug Port (JTAG-DP), 5 pins.

By default, the JTAG-DP is active. If the host debugger needs to switch to the SW-DP, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK. This disables JTAG-DP and enables SW-DP.

When SW-DP is active, TDO/TRACESWO can be used for trace. The asynchronous TRACE output (TRACESWO) is multiplexed with TDO and thus the asynchronous trace can only be used with SW-DP.

Table 13-2: SWJ-DP Pin List

| Pin Name     | JTAG Port | Serial Wire Debug Port     |
|--------------|-----------|----------------------------|
| TMS/SWDIO    | TMS       | SWDIO                      |
| TCK/SWCLK    | TCK       | SWCLK                      |
| TDI          | TDI       | -                          |
| TDO/TRACESWO | TDO       | TRACESWO (optional: trace) |

SW-DP or JTAG-DP mode is selected when JTAGSEL is low. It is not possible to switch directly between SWJ-DP and JTAG boundary scan operations. A chip reset must be performed after JTAGSEL is changed.

#### 13.7.3.1 SW-DP and JTAG-DP Selection

Debug port selection is done by sending a specific **SWDIOTMS** sequence. The JTAG-DP is selected by default after reset.

· Switch from JTAG-DP to SW-DP. The sequence is:

- Send more than 50 **SWCLKTCK** cycles with **SWDIOTMS** = 1
- Send the 16-bit sequence on SWDIOTMS = 0111100111100111 (0x79E7 MSB first)
- Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1
- · Switch from SWD to JTAG. The sequence is:
  - Send more than 50 SWCLKTCK cycles with SWDIOTMS = 1
  - Send the 16-bit sequence on **SWDIOTMS** = 00111100111 (0x3CE7 MSB first)
  - Send more than 50 **SWCLKTCK** cycles with **SWDIOTMS** = 1

#### 13.7.4 FPB (Flash Patch Breakpoint)

The FPB:

- · Implements hardware breakpoints
- · Patches code and data from code space to system space.

The FPB unit contains:

- Two literal comparators for matching against literal loads from Code space, and remapping to a corresponding area in System space.
- Six instruction comparators for matching against instruction fetches from Code space, and remapping to a corresponding area in System space.
- · Alternatively, comparators can also be configured to generate a Breakpoint instruction to the processor core on a match.

### 13.7.5 DWT (Data Watchpoint and Trace)

The DWT contains four comparators which can be configured to generate the following:

- · PC sampling packets at set intervals
- · PC or Data watchpoint packets
- · Watchpoint event to halt core

The DWT contains counters for the items that follow:

- Clock cycle (CYCCNT)
- · Folded instructions
- · Load Store Unit (LSU) operations
- · Sleep Cycles
- CPI (all instruction cycles except for the first cycle)
- · Interrupt overhead

### 13.7.6 ITM (Instrumentation Trace Macrocell)

The ITM is an application-driven trace source that supports 'printf' style debugging to trace operating system (OS) and application events, and provides diagnostic system information. The ITM transmits the trace information as packets which can be generated by three different sources with several priority levels:

- **Software trace**—Software can write directly to ITM stimulus registers. This can be done using the 'printf' function. For more information, refer to Section 13.7.6.1 "How to Configure the ITM".
- Hardware trace—The ITM transmits packets generated by the DWT.
- Time stamping—Timestamps are transmitted relative to packets. The ITM contains a 21-bit counter to generate the timestamp.

#### 13.7.6.1 How to Configure the ITM

The following example describes how to output trace data in Asynchronous Trace mode.

- 1. Configure the TPIU for Asynchronous Trace mode (refer to Section 13.7.6.3 "How to Configure the TPIU")
- 2. Enable the write accesses into the ITM registers by writing 0xC5ACCE55 into the Lock Access Register (address: 0xE0000FB0)
- 3. Write 0x00010015 into the Trace Control Register:
  - Enable ITM
  - Enable Synchronization packets
  - Enable SWO behavior
  - Set the ATB ID to 1
- Write 0x1 into the Trace Enable Register:
  - Enable the Stimulus port 0
- 5. Write 0x1 into the Trace Privilege Register:

- Stimulus port 0 only accessed in Privileged mode (clearing a bit in this register results in the corresponding stimulus port being accessible in User mode.)
- Write into the Stimulus port 0 register: TPIU (Trace Port Interface Unit)

The TPIU acts as a bridge between the on-chip trace data and the ITM.

The TPIU formats and transmits trace data off-chip at frequencies asynchronous to the core.

#### 13.7.6.2 Asynchronous Mode

The TPIU is configured in Asynchronous mode, trace data are output using the single TRACESWO pin. The TRACESWO signal is multiplexed with the TDO signal of the JTAG Debug Port. As a consequence, Asynchronous Trace mode is only available when the Serial Wire Debug mode is selected since TDO signal is used in JTAG Debug mode.

Two encoding formats are available for the single pin output:

- · Manchester encoded stream. This is the reset value.
- · NRZ based UART byte structure

#### 13.7.6.3 How to Configure the TPIU

This example is applicable with Asynchronous Trace mode only.

- Set the TRCENA bit to 1 into the Debug Exception and Monitor Register (0xE000EDFC) to enable the use of trace and debug blocks.
- 2. Write 0x2 into the Selected Pin Protocol Register
  - Select the Serial Wire Output NRZ
- Write 0x100 into the Formatter and Flush Control Register
- 4. Set the suitable clock prescaler value into the Async Clock Prescaler Register to scale the baud rate of the asynchronous output (this can be done automatically by the debugging tool).

### 13.7.7 IEEE 1149.1 JTAG Boundary Scan

With IEEE 1149.1 JTAG Boundary Scan, the pin-level access is independent of the device packaging technology.

IEEE 1149.1 JTAG Boundary Scan is enabled when TST is tied low, while JTAGSEL is high and PA7 is tied low during the power-up, and must be kept in this state during the whole boundary scan operation. The SAMPLE, EXTEST and BYPASS functions are implemented. In SWD/JTAG Debug mode, the ARM processor responds with a non-JTAG chip ID that identifies the processor. This is not IEEE 1149.1 JTAG-compliant.

It is not possible to switch directly between JTAG Boundary Scan and SWJ Debug Port operations. A chip reset must be performed after JTAGSEL is changed.

A Boundary-scan Descriptor Language (BSDL) file is provided on www.microchip.com to set up the test.

#### 13.7.7.1 JTAG Boundary-scan Register

The Boundary-scan Register (BSR) contains a number of bits which correspond to active pins and the associated control signals.

Each SAM4 input/output pin corresponds to a 3-bit register in the BSR. The OUTPUT bit contains data that can be forced on the pad. The INPUT bit facilitates the observability of data applied to the pad. The CONTROL bit selects the direction of the pad.

For more information, refer to BDSL files available for the SAM4 Series.

## 13.7.8 ID Code Register

Access: Read-only

| 31          | 30                    | 29   | 28      | 27          | 26         | 25           | 24 |  |
|-------------|-----------------------|------|---------|-------------|------------|--------------|----|--|
|             | VER                   | SION |         | PART NUMBER |            |              |    |  |
| 23          | 22                    | 21   | 20      | 19          | 18         | 17           | 16 |  |
|             |                       |      | PART NI | JMBER       |            |              |    |  |
| 15          | 14                    | 13   | 12      | 11          | 10         | 9            | 8  |  |
| PART NUMBER |                       |      |         |             | MANUFACTUF | RER IDENTITY |    |  |
| 7           | 6                     | 5    | 4       | 3           | 2          | 1            | 0  |  |
|             | MANUFACTURER IDENTITY |      |         |             |            |              |    |  |

VERSION[31:28]: Product Version Number

Set to 0x0.

PART NUMBER[27:12]: Product Part Number

| Chip Name | Chip ID |  |
|-----------|---------|--|
| SAM4C     | 0x05B34 |  |

## MANUFACTURER IDENTITY[11:1]

Set to 0x01F.

Bit[0] Required by IEEE Std. 1149.1

Set to 0x1.

| Chip Name | JTAG ID Code |
|-----------|--------------|
| SAM4C     | 0x05B3_403F  |

© 2022 Microchip Technology Inc.

## 14. Boot Program

## 14.1 Description

The SAM-BA Boot Program includes an array of programs used to download and/or upload data into the different memories of the product.

## 14.2 Hardware and Software Constraints

- SAM-BA Boot uses the first 4096 bytes of the SRAM for variables and stacks. The remaining available size can be used for user
  code.
- · UART0 requirements: None
- · USB requirements:
  - External crystal or external clock<sup>(1)</sup> with a frequency of:
    - 11.289 MHz
    - 12.000 MHz
    - 16.000 MHz
    - 18.432 MHz

Note 1: Must be 2500 ppm and VDDIO-level square wave signal.

Table 14-1: Pins Driven during Boot Program Execution

| Peripheral | Pin    | PIO Line |
|------------|--------|----------|
| UART0      | URXD0  | PB4      |
| UART0      | UTXD0  | PB5      |
| USB        | USB_DM | PD0      |
| USB        | USB_DP | PD1      |

## 14.3 Flow Diagram

The Boot Program implements the algorithm depicted in Figure 14-1.

Figure 14-1: Boot Program Algorithm Flow Diagram



The SAM-BA Boot program seeks to detect a source clock either from the embedded main oscillator with external crystal (main oscillator enabled), or from a supported frequency signal applied to the XIN pin (main oscillator in Bypass mode).

If a clock is found from the two possible sources above, the boot program checks whether the frequency is one of the supported external frequencies. If the frequency is one of the supported external frequencies, USB activation is allowed, else (no clock or frequency other than one of the supported external frequencies), the internal 12-MHz RC oscillator is used as the main clock and the USB clock is not allowed, due to the frequency drift of the 12-MHz RC oscillator.

### 14.4 Device Initialization

Initialization follows the steps described below:

- 1. Stack setup
- 2. Setup the embedded Flash controller
- 3. External clock detection (crystal or external clock on XIN)
- 4. If external crystal or clock with supported frequency, allow USB activation
- 5. Else, does not allow USB activation and use internal 12-MHz RC oscillator
- 6. Main oscillator frequency detection if no external clock detected
- 7. Switch master clock on main oscillator
- 8. C variable initialization
- PLLB setup: PLLB clock is initialized to generate a 48 MHz on MCK and USB clock (96 MHz divided by 2)
- 10. Disable the watchdogs
- 11. Initialization of UART0 (115200 bauds, 8, N, 1)
- 12. Initialization of the USB Device Port (in case USB activation allowed)
- 13. Wait for one of the following events:
  - a) Check if USB device enumeration has occurred
  - b) Check if characters have been received in UART0
- 14. Jump to SAM-BA monitor (refer to Section 14.5 "SAM-BA Monitor")

#### 14.5 SAM-BA Monitor

The SAM-BA boot principle: once the communication interface is identified, running in an infinite loop waiting for different commands as shown in Table 14-2.

Table 14-2: Commands Available through the SAM-BA Boot

| Command | Action            | Argument(s)         | Example                   |
|---------|-------------------|---------------------|---------------------------|
| N       | Set Normal mode   | No argument         | N#                        |
| Т       | Set Terminal mode | No argument         | T#                        |
| 0       | Write a byte      | Address, Value#     | <b>O</b> 200001,CA#       |
| o       | Read a byte       | Address,#           | <b>o</b> 200001,#         |
| н       | Write a half word | Address, Value#     | <b>H</b> 200002,CAFE#     |
| h       | Read a half word  | Address,#           | <b>h</b> 200002,#         |
| w       | Write a word      | Address, Value#     | <b>W</b> 200000,CAFEDECA# |
| w       | Read a word       | Address,#           | <b>w</b> 200000,#         |
| S       | Send a file       | Address,#           | <b>\$</b> 200000,#        |
| R       | Receive a file    | Address, NbOfBytes# | <b>R</b> 200000,1234#     |
| G       | Go                | Address#            | <b>G</b> 200200#          |
| V       | Display version   | No argument         | V#                        |

- · Mode commands:
  - Normal mode configures SAM-BA Monitor to send/receive data in binary format
  - Terminal mode configures SAM-BA Monitor to send/receive data in ASCII format
- Write commands: Write a byte (O), a halfword (H) or a word (W) to the target

- Address: Address in hexadecimal
- Value: Byte, halfword or word to write in hexadecimal
- Read commands: Read a byte (o), a halfword (h) or a word (w) from the target
  - Address: Address in hexadecimal
  - Output: The byte, halfword or word read in hexadecimal
- · Send a file (S): Send a file to a specified address
  - Address: Address in hexadecimal

**Note:** There is a time-out on this command which is reached when the prompt '>' appears before the end of the command execution.

- · Receive a file (R): Receive data into a file from a specified address
  - Address: Address in hexadecimal
  - NbOfBytes: Number of bytes in hexadecimal to receive
- · Go (G): Jump to a specified address and execute the code
  - Address: Address to jump in hexadecimal
- Get Version (V): Return the SAM-BA boot version

**Note:** In Terminal mode, when the requested command is performed, SAM-BA Monitor adds the following prompt sequence to its answer: <LF>+<CR>+'>'.

### 14.5.1 UART0 Serial Port

Communication is performed through the UART0 initialized to 115200 Baud, 8, n, 1.

The Send and Receive File commands use the Xmodem protocol to communicate. Any terminal performing this protocol can be used to send the application file to the target. The size of the binary file to send depends on the SRAM size embedded in the product. In all cases, the size of the binary file must be lower than the SRAM size because the Xmodem protocol requires some SRAM memory to work. Refer to Section 14.2 "Hardware and Software Constraints".

#### 14.5.2 Xmodem Protocol

The supported Xmodem protocol is the 128-byte length block. This protocol uses a two-character CRC-16 to guarantee detection of a maximum bit error.

Xmodem protocol with CRC is accurate provided both sender and receiver report a successful transmission. Each block of the transfer looks like:

<SOH><blk #><255-blk #><--128 data bytes--><checksum>

#### where:

- <SOH> = 01 hex
- <blk #> = binary number, starts at 01, increments by 1, and wraps 0FFH to 00H (not to 01)
- <255-blk #> = 1's complement of the blk#.
- <checksum> = 2 bytes CRC16

Figure 14-2 shows a transmission using this protocol.

Figure 14-2: Xmodem Transfer Example



### 14.5.3 USB Device Port

The device uses USB Communication Device Class (CDC) drivers to take advantage of the installed PC RS-232 software to talk over the USB. The CDC class is implemented in all releases of Windows<sup>®</sup> from Windows 98SE. The CDC document, available at www.usb.org, describes a way to implement devices such as ISDN modems and virtual COM ports.

The Vendor ID (VID) is the Microchip Vendor ID 0x03EB. The Product ID (PID) is 0x6124. These references are used by the host operating system to mount the appropriate driver. On Windows systems, INF files contain the correspondence between vendor ID and product ID.

For more details about VID/PID for End Product/Systems, refer to the Vendor ID form available from the USB Implementers Forum at http://www.usb.org/.



Unauthorized use of assigned or unassigned USB Vendor ID Numbers and associated Product ID Numbers is strictly prohibited.

#### 14.5.3.1 Enumeration Process

The USB protocol is a master/slave protocol. This is the host that starts the enumeration sending requests to the device through the control endpoint. The device handles standard requests as defined in the USB Specification.

Table 14-3: Handled Standard Requests

| Request           | Definition                                            |
|-------------------|-------------------------------------------------------|
| GET_DESCRIPTOR    | Returns the current device configuration value.       |
| SET_ADDRESS       | Sets the device address for all future device access. |
| SET_CONFIGURATION | Sets the device configuration.                        |
| GET_CONFIGURATION | Returns the current device configuration value.       |
| GET_STATUS        | Returns status for the specified recipient.           |
| SET_FEATURE       | Sets or enables a specific feature.                   |
| CLEAR_FEATURE     | Clears or disables a specific feature.                |

The device also handles some class requests defined in the CDC class.

Table 14-4: Handled Class Requests

| Request                | Definition                                                                   |
|------------------------|------------------------------------------------------------------------------|
| SET_LINE_CODING        | Configures DTE rate, stop bits, parity and number of character bits.         |
| GET_LINE_CODING        | Requests current DTE rate, stop bits, parity and number of character bits.   |
| SET_CONTROL_LINE_STATE | The RS-232 signal used to tell the DCE device the DTE device is now present. |

Unhandled requests are STALLed.

### 14.5.3.2 Communication Endpoints

There are two communication endpoints. Endpoint 0 is used for the enumeration process. Endpoint 1 is a 64-byte Bulk OUT endpoint, and endpoint 2 is a 64-byte Bulk IN endpoint. SAM-BA Boot commands are sent by the host through endpoint 1. If required, the message is split by the host into several data payloads by the host driver.

If the command requires a response, the host can send IN transactions to pick up the response.

## 14.5.4 In-Application Programming (IAP) Feature

The IAP feature is a function located in the ROM that can be called by any software application.

When called, IAP sends the required FLASH command to the EEFC and waits for the Flash to be ready (looping while the FRDY bit is not set in the EEFC\_FSR register).

Since this function is executed from ROM, Flash programming (such as sector write) can be performed by code running in Flash.

The IAP function entry point is retrieved by reading the NMI vector in the ROM (0x02000008).

This function takes one argument in parameter: the command to be sent to the EEFC.

This function returns the value of the EEFC\_FSR register.

IAP software code example:

```
(unsigned int) (*IAP_Function) (unsigned long);
void main (void) {
        unsigned long FlashSectorNum = 200; //
        unsigned long flash_cmd = 0;
        unsigned long flash_status = 0;
        unsigned long EFCIndex = 0; // 0:EEFC0, 1: EEFC1

/* Initialize the function pointer (retrieve function address from NMI vector) */
        IAP_Function = ((unsigned long) (*)(unsigned long)) OxO2000008;

/* Send your data to the sector here */
        /* build the command to send to EEFC */
        flash_cmd = (0x5A << 24) | (FlashSectorNum << 8) | AT91C_MC_FCMD_EWP;

/* Call the IAP function with appropriate command */
        flash_status = IAP_Function (EFCIndex, flash_cmd);
}</pre>
```

## 15. Reset Controller (RSTC)

## 15.1 Description

The Reset Controller (RSTC), driven by power-on reset (POR) cells, Software, external reset pin and peripheral events, handles all the resets of the system without any external components. It reports which reset occurred last.

The RSTC also drives independently or simultaneously the external reset and the peripheral and processor resets.

#### 15.2 Embedded Characteristics

- · Driven by Embedded Power-on Reset, Software, External Reset Pin and Peripheral Events
- · Management of All System Resets, Including
  - External Devices through the NRST Pin
  - Processor and Coprocessor (second processor)
  - Peripheral Set
- · Reset Source Status
  - Status of the Last Reset
  - Either VDDCORE and VDDBU POR Reset, Software Reset, User Reset, Watchdog Reset
- · External Reset Signal Control and Shaping

## 15.3 Block Diagram

Figure 15-1: Reset Controller Block Diagram



## 15.4 Functional Description

#### 15.4.1 Reset Controller Overview

The Reset Controller is made up of an NRST manager and a reset state manager. It runs at slow clock frequency and generates the following reset signals:

- proc nreset: processor reset line (also resets the Watchdog Timer)
- · coproc nreset: coprocessor (second processor) reset line
- · periph nreset: affects the whole set of embedded peripherals
- · coproc\_periph\_nreset: affects the whole set of embedded peripherals driven by the co- processor
- · nrst out: drives the NRST pin

These reset signals are asserted by the Reset Controller, either on events generated by peripherals, events on NRST pin, or on software action. The reset state manager controls the generation of reset signals and provides a signal to the NRST manager when an assertion of the NRST pin is required.

The NRST manager shapes the NRST assertion during a programmable time, thus controlling external device resets.

The Reset Controller Mode Register (RSTC\_MR), used to configure the Reset Controller, is powered with VDDBU, so that its configuration is saved as long as VDDBU is on.

#### 15.4.2 NRST Manager

The NRST manager samples the NRST input pin and drives this pin low when required by the reset state manager. Figure 15-2 shows the block diagram of the NRST manager.

Figure 15-2: NRST Manager



#### 15.4.2.1 NRST Signal or Interrupt

The NRST manager samples the NRST pin at slow clock speed. When the NRST line is low for more than three clock cycles, a User Reset is reported to the reset state manager. The NRST pin must be asserted for at least 1 SLCK clock cycle to ensure execution of a user reset.

However, the NRST manager can be programmed to not trigger a reset when an assertion of NRST occurs. Writing a 0 to the URSTEN bit in the RSTC\_MR disables the User Reset trigger.

The level of the pin NRST can be read at any time in the bit NRSTL (NRST level) in the Reset Controller Status Register (RSTC\_SR). As soon as the NRST pin is asserted, bit URSTS in the RSTC\_SR is written to 1. This bit is cleared only when the RSTC\_SR is read.

The Reset Controller can also be programmed to generate an interrupt instead of generating a reset. To do so, set the URSTIEN bit in the RSTC\_MR.

## 15.4.2.2 NRST External Reset Control

The reset state manager asserts the signal exter\_nreset to assert the NRST pin. When this occurs, the "nrst\_out" signal is driven low by the NRST manager for a time programmed by field ERSTL in the RSTC\_MR. This assertion duration, named External Reset Length, lasts  $2^{(ERSTL+1)}$  slow clock cycles. This gives the approximate duration of an assertion between 60 µs and 2 seconds. Note that ERSTL at 0 defines a two-cycle duration for the NRST pulse.

This feature allows the Reset Controller to shape the NRST pin level, and thus to guarantee that the NRST line is driven low for a time compliant with potential external devices connected on the system reset.

RSTC\_MR is backed up, making it possible to use the ERSTL field to shape the system power-up reset for devices requiring a longer startup time than that of the slow clock oscillator.

#### 15.4.3 Reset States

The reset state manager handles the different reset sources and generates the internal reset signals. It reports the reset status in field RSTTYP of the Status Register (RSTC SR). The update of RSTC SR.RSTTYP is performed when the processor reset is released.

#### 15.4.3.1 General Reset

A general reset occurs when a VDDBU power-on-reset is detected, a brownout or a voltage regulation loss is detected by the Supply Controller. The vddcore\_nreset signal is asserted by the Supply Controller when a general reset occurs.

All the reset signals are released and field RSTC\_SR.RSTTYP reports a general reset. As the RSTC\_MR is written to 0, the NRST line rises two cycles after the vddcore\_nreset, as ERSTL defaults at value 0x0.

Figure 15-3 shows how the general reset affects the reset signals.

Figure 15-3: General Reset State



#### 15.4.3.2 Backup Reset

A backup reset occurs when the chip exits from Backup mode. While exiting Backup mode, the vddcore\_nreset signal is asserted by the Supply Controller.

Field RSTC\_SR.RSTTYP is updated to report a backup reset.

#### 15.4.3.3 Watchdog Reset

The watchdog reset is entered when a watchdog fault occurs. This reset lasts three slow clock cycles.

When in watchdog reset, assertion of the reset signals depends on the WDRPROC bit in the WDT\_MR:

- If WDRPROC = 0, the processor reset and the peripheral reset are asserted. The NRST line is also asserted, depending on how field RSTC MR.ERSTL is programmed. However, the resulting low level on NRST does not result in a user reset state.
- If WDRPROC = 1, only the processor reset is asserted.

The Watchdog Timer is reset by the proc\_nreset signal. As the watchdog fault always causes a processor reset if WDRSTEN in the WDT\_MR is written to 1, the Watchdog Timer is always reset after a watchdog reset, and the Watchdog is enabled by default and with a period set to a maximum.

When bit WDT MR.WDRSTEN is written to 0, the watchdog fault has no impact on the Reset Controller.

After a watchdog overflow occurs, the report on the RSTC\_SR.RSTTYP field may differ (either WDT\_RST or USER\_RST) depending on the external components driving the NRST pin. For example, if the NRST line is driven through a resistor and a capacitor (NRST pin debouncer), the reported value is USER\_RST if the low to high transition is greater than one SLCK cycle.

Figure 15-4: Watchdog Reset



#### 15.4.3.4 Software Reset

The Reset Controller offers commands to assert the different reset signals. These commands are performed by writing the Control Register (RSTC CR) or Coprocessor Mode Register (RSTC CPMR) with the following bits at 1:

- RSTC\_CR.PROCRST: Writing a 1 to PROCRST resets the processor and the watchdog timer.
- RSTC\_CR.PERRST: Writing a 1 to PERRST resets all the embedded peripherals associated to processor whereas the coprocessor
  peripherals are not reset, including the memory system, and, in particular, the Remap Command. The Peripheral Reset is generally
  used for debug purposes.
  - Except for debug purposes, PERRST must always be used in conjunction with PROCRST (PERRST and PROCRST set both at 1 simultaneously).
- RSTC CPMR.CPROCEN: Writing a 0 to CPROCEN resets the coprocessor only.
- RSTC\_CPMR.CPEREN: Writing a 0 to CPEREN resets all the embedded peripherals associated to coprocessor whereas the processor peripherals are not reset.
- · RSTC CR.EXTRST: Writing a 1 to EXTRST asserts low the NRST pin during a time defined by the field RSTC MR.ERSTL.

The software reset is entered if at least one of these bits is written to 1 by the software. All these commands can be performed independently or simultaneously. The software reset lasts three slow clock cycles.

The internal reset signals are asserted as soon as the register write is performed. This is detected on the Master Clock (MCK). They are released when the software reset has ended, i.e., synchronously to SLCK.

If EXTRST is written to 1, the nrst\_out signal is asserted depending on the configuration of field RSTC\_MR.ERSTL. However, the resulting falling edge on NRST does not lead to a user reset.

If and only if the PROCRST bit is written to 1, the Reset Controller reports the software status in field RSTC\_SR.RSTTYP. Other software resets are not reported in RSTTYP.

As soon as a software operation is detected, the bit SRCMP (Software Reset Command in Progress) is written to 1 in the RSTC\_SR. SRCMP is cleared at the end of the software reset. No other software reset can be performed while the SRCMP bit is written to 1, and writing any value in the RSTC\_CR has no effect.

Figure 15-5: Software Reset



#### 15.4.3.5 User Reset

The user reset is entered when a low level is detected on the NRST pin and bit URSTEN in the RSTC\_MR is at 1. The NRST input signal is resynchronized with SLCK to ensure proper behavior of the system. Thus, the NRST pin must be asserted for at least 1 SLCK clock cycle to ensure execution of a user reset.

The user reset is entered 2 slow clock cycles (SLCK) after a low level is detected on NRST. The processor and coprocessor reset and the peripheral resets are asserted.

The user reset ends when NRST rises, after a two-cycle resynchronization time and a three-cycle processor startup. The processor clock is re-enabled as soon as NRST is confirmed high.

When the processor reset signal is released, field RSTC SR.RSTTYP is loaded with the value 0x4, indicating a user reset.

The NRST manager guarantees that the NRST line is asserted for External Reset Length slow clock cycles, as programmed in field RSTC\_MR.ERSTL. However, if NRST does not rise after External Reset Length because it is driven low externally, the internal reset lines remain asserted until NRST actually rises.





### 15.4.4 Reset State Priorities

The reset state manager manages the priorities among the different reset sources. The resets are listed in order of priority as follows:

- 1. General reset
- 2. Backup reset
- Watchdog reset
- 4. Software reset
- 5. User reset

Particular cases are listed below:

- When in user reset:
  - A watchdog event is impossible because the Watchdog Timer is being reset by the proc\_nreset signal.
  - A software reset is impossible, since the processor reset is being activated.
- · When in software reset:
  - A watchdog event has priority over the current state.
  - The NRST has no effect.
- · When in watchdog reset:
  - The processor reset is active and so a software reset cannot be programmed.

- A user reset cannot be entered.

## 15.4.5 Managing Reset at Application Level

As described, the device embeds only one system and power management controller shared by the two sub-systems, i.e.:

- Sub-system 0 (SUB-S0 Application Master/Core)
- Sub-system 1 (SUB-S1 Metrology/Co-Processor Core)

After a power-up, the SUB-S0 application configures the SUB-S1 system clock (PMC). Then, the application code can be downloaded into the SUB-S1 boot memory (SRAM1) and SUB-S0 can afterwards de-assert the SUB-S1 reset lines through the reset controller.

Once the two sub-systems are up and running, each one executes its firmware independently. In some application use cases, Sub-system 1 must not be reset even if Sub-system 0 is allowed to, due to a firmware upgrade or due to a reset request from one of the following reset sources:

- · a User Reset (NRST Pin), a Software Reset, a VDDIO Supply Monitor Reset
- · a Watchdog Reset

Since the PMC can be reset from one of the above reset sources, if a reset occurs, the PMC is reset, leading to switching off the SUB-S1 clocks.

To avoid this, the SUB-S0 application must be in charge of the reset management of the complete system in the following manner:

- User Reset (NRST pin) and VDDIO Supply Monitor Reset must be configured to generate an interrupt, and not a reset. This allows
  to reset only the SUB-S0 processor and not the peripherals (so, not the PMC). This is mandatory to avoid any stop of a metrology
  part due to a reset on clocks.
- Watchdog Reset must be configured to generate a SUB-S0 processor reset only.

**Note:** The Core Brownout detector reset (general reset source) and the Backup reset are not taken into account in the reset management consideration described above, as they are related, respectively, to a power loss detection or to a wake-up from Backup mode or low level on VDDBU. (Remember that in Backup mode, all digital logic, except the backup zone, is shutdown).

## 15.5 Reset Controller (RSTC) User Interface

Table 15-1: Register Mapping

| Offset | Register                  | Name Access |            | Reset                      |
|--------|---------------------------|-------------|------------|----------------------------|
| 0x00   | Control Register          | RSTC_CR     | Write-only | -                          |
| 0x04   | Status Register           | RSTC_SR     | Read-only  | 0x0000_0000 <sup>(1)</sup> |
| 0x08   | Mode Register             | RSTC_MR     | Read/Write | 0x0000 0001                |
| 0x0C   | Coprocessor Mode Register | RSTC_CPMR   | Read/Write | 0x0000_0000                |

Note 1: This value assumes that a general reset has been performed, subject to change if other types of reset are generated.

## 15.5.1 Reset Controller Control Register

Name:RSTC\_CR Address:0x400E1400 Access:Write-only

| 31 | 30  | 29 | 28 | 27     | 26     | 25 | 24      |  |  |
|----|-----|----|----|--------|--------|----|---------|--|--|
|    | KEY |    |    |        |        |    |         |  |  |
| 23 | 22  | 21 | 20 | 19     | 18     | 17 | 16      |  |  |
| _  | _   | _  | _  | _      | _      | -  | _       |  |  |
| 15 | 14  | 13 | 12 | 11     | 10     | 9  | 8       |  |  |
| _  | _   | _  | -  | -      | _      | 1  | _       |  |  |
| 7  | 6   | 5  | 4  | 3      | 2      | 1  | 0       |  |  |
| _  | _   | _  | 1  | EXTRST | PERRST | 1  | PROCRST |  |  |

## **PROCRST: Processor Reset**

0: No effect

1: If KEY is correct, resets the processor

## **PERRST: Peripheral Reset**

0: No effect

1: If KEY is correct, resets the processor peripherals

## **EXTRST: External Reset**

0: No effect

1: If KEY is correct, asserts the NRST pin

## **KEY: System Reset Key**

| Value | Name   | Description                                                       |
|-------|--------|-------------------------------------------------------------------|
| 0xA5  | PASSWD | Writing any other value in this field aborts the write operation. |

© 2022 Microchip Technology Inc.

## 15.5.2 Reset Controller Status Register

Name:RSTC\_SR Address:0x400E1404 Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25     | 24    |
|----|----|----|----|----|----|--------|-------|
| _  | _  | _  | 1  | 1  | _  | 1      | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17     | 16    |
| _  | _  | _  | 1  | 1  | _  | SRCMP  | NRSTL |
| 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8     |
| _  | _  | _  | -  | -  |    | RSTTYP |       |
| 7  | 6  | 5  | 4  | 3  | 2  | 1      | 0     |
| _  | _  | _  | _  | _  | _  | 1      | URSTS |

#### **URSTS: User Reset Status**

A high-to-low transition of the NRST pin sets the URSTS bit. This transition is also detected on the MCK rising edge. If the user reset is disabled (URSTEN = 0 in RSTC\_MR) and if the interruption is enabled by the URSTIEN bit in the RSTC\_MR, the URSTS bit triggers an interrupt. Reading the RSTC\_SR resets the URSTS bit and clears the interrupt.

- 0: No high-to-low edge on NRST happened since the last read of RSTC\_SR.
- 1: At least one high-to-low transition of NRST has been detected since the last read of RSTC\_SR.

### **RSTTYP: Reset Type**

This field reports the cause of the last processor reset. Reading this RSTC\_SR does not reset this field.

| Value | Name        | Description                              |  |
|-------|-------------|------------------------------------------|--|
| 0     | GENERAL_RST | First power-up reset                     |  |
| 1     | BACKUP_RST  | Return from Backup Mode                  |  |
| 2     | WDT_RST     | Watchdog fault occurred                  |  |
| 3     | SOFT_RST    | Processor reset required by the software |  |
| 4     | USER_RST    | NRST pin detected low                    |  |
| 5     | -           | Reserved                                 |  |
| 6     | -           | Reserved                                 |  |
| 7     | -           | Reserved                                 |  |

#### **NRSTL: NRST Pin Level**

This bit registers the NRST pin level sampled on each Master Clock (MCK) rising edge.

## **SRCMP: Software Reset Command in Progress**

When set, this bit indicates that a software reset command is in progress and that no further software reset should be performed until the end of the current one. This bit is automatically cleared at the end of the current software reset.

- 0: No software command is being performed by the Reset Controller. The Reset Controller is ready for a software command.
- 1: A software reset command is being performed by the Reset Controller. The Reset Controller is busy.

## 15.5.3 Reset Controller Mode Register

Name:RSTC\_MR Address:0x400E1408 Access:Read/Write

| 31 | 30  | 29 | 28      | 27    | 26 | 25 | 24     |  |
|----|-----|----|---------|-------|----|----|--------|--|
|    | KEY |    |         |       |    |    |        |  |
| 23 | 22  | 21 | 20      | 19    | 18 | 17 | 16     |  |
| _  | _   | _  | _       | _     | _  | _  | _      |  |
| 15 | 14  | 13 | 12      | 11    | 10 | 9  | 8      |  |
| _  | _   | _  | _       | ERSTL |    |    |        |  |
| 7  | 6   | 5  | 4       | 3     | 2  | 1  | 0      |  |
| _  | _   | _  | URSTIEN | _     | _  | _  | URSTEN |  |

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).

#### **URSTEN: User Reset Enable**

- 0: The detection of a low level on the NRST pin does not generate a user reset.
- 1: The detection of a low level on the NRST pin triggers a user reset.

#### **URSTIEN: User Reset Interrupt Enable**

- 0: USRTS bit in RSTC\_SR at 1 has no effect on rstc\_irq.
- 1: USRTS bit in RSTC\_SR at 1 asserts rstc\_irq if URSTEN = 0.

### **ERSTL: External Reset Length**

This field defines the external reset length. The external reset is asserted during a time of  $2^{(ERSTL+1)}$  slow clock cycles. This allows assertion duration to be programmed between 60  $\mu$ s and 2 seconds. Note that synchronization cycles must also be considered when calculating the actual reset length as previously described.

#### **KEY: Write Access Password**

| Value | Name   | Description                                                       |
|-------|--------|-------------------------------------------------------------------|
| 0xA5  | PASSWD | Writing any other value in this field aborts the write operation. |
| UXAS  |        | Always reads as 0.                                                |

## 15.5.4 Reset Controller Coprocessor Mode Register

Name:RSTC\_CPMR Address:0x400E140C Access:Read/Write

| 31 | 30                      | 29 | 28     | 27 | 26 | 25 | 24      |  |  |
|----|-------------------------|----|--------|----|----|----|---------|--|--|
|    | CPKEY                   |    |        |    |    |    |         |  |  |
| 23 | 23 22 21 20 19 18 17 16 |    |        |    |    |    |         |  |  |
| _  | _                       | -  | _      | _  | _  | -  | _       |  |  |
| 15 | 14                      | 13 | 12     | 11 | 10 | 9  | 8       |  |  |
| _  | _                       | _  | _      | _  | _  | _  | _       |  |  |
| 7  | 6                       | 5  | 4      | 3  | 2  | 1  | 0       |  |  |
| _  | _                       | 1  | CPEREN | _  | _  | 1  | CPROCEN |  |  |

### **CPROCEN: Coprocessor (Second Processor) Enable**

0: If CPKEY is correct, resets the coprocessor (power-on default value)

1: If CPKEY is correct, deasserts the reset of the coprocessor

## **CPEREN: Coprocessor Peripheral Enable**

0: If CPKEY is correct, resets the coprocessor peripherals

1: If CPKEY is correct, deasserts the reset of the coprocessor peripherals

## **CPKEY: Coprocessor System Enable Key**

| Value | Name   | Description                                                       |
|-------|--------|-------------------------------------------------------------------|
| 0x5A  | PASSWD | Writing any other value in this field aborts the write operation. |

## 16. Real-time Timer (RTT)

## 16.1 Description

The Real-time Timer (RTT) is built around a 32-bit counter used to count roll-over events of the programmable 16-bit prescaler driven from the 32-kHz slow clock source. It generates a periodic interrupt and/or triggers an alarm on a programmed value.

The RTT can also be configured to be driven by the 1Hz RTC signal, thus taking advantage of a calibrated 1Hz clock.

The slow clock source can be fully disabled to reduce power consumption when only an elapsed seconds count is required.

### 16.2 Embedded Characteristics

- · 32-bit Free-running Counter on prescaled slow clock or RTC calibrated 1Hz clock
- 16-bit Configurable Prescaler
- · Interrupt on Alarm or Counter Increment

## 16.3 Block Diagram

## Figure 16-1: Real-time Timer



### 16.4 Functional Description

The programmable 16-bit prescaler value can be configured through the RTPRES field in the "Real-time Timer Mode Register" (RTT\_MR).

Configuring the RTPRES field value to 0x8000 (default value) corresponds to feeding the real-time counter with a 1Hz signal (if the slow clock is 32.768 kHz). The 32-bit counter can count up to 2<sup>32</sup> seconds, corresponding to more than 136 years, then roll over to 0. Bit RTTINC in the "Real-time Timer Status Register" (RTT\_SR) is set each time there is a prescaler roll-over (see Figure 16-2)

The real-time 32-bit counter can also be supplied by the 1Hz RTC clock. This mode is interesting when the RTC 1Hz is calibrated (COR-RECTION field  $\neq$  0 in RTC MR) in order to guaranty the synchronism between RTC and RTT counters.

Setting the RTC1HZ bit in the RTT\_MR drives the 32-bit RTT counter from the 1Hz RTC clock. In this mode, the RTPRES field has no effect on the 32-bit counter.

The prescaler roll-over generates an increment of the real-time timer counter if RTC1HZ = 0. Otherwise, if RTC1HZ = 1, the real-time timer counter is incremented every second. The RTTINC bit is set independently from the 32-bit counter increment.

The real-time timer can also be used as a free-running timer with a lower time-base. The best accuracy is achieved by writing RTPRES to 3 in RTT MR.

Programming RTPRES to 1 or 2 is forbidden.

If the RTT is configured to trigger an interrupt, the interrupt occurs two slow clock cycles after reading the RTT\_SR. To prevent several executions of the interrupt handler, the interrupt must be disabled in the interrupt handler and re-enabled when the RTT\_SR is cleared.

The CRTV field can be read at any time in the "Real-time Timer Value Register" (RTT\_VR). As this value can be updated asynchronously with the Master Clock, the CRTV field must be read twice at the same value to read a correct value.

The current value of the counter is compared with the value written in the "Real-time Timer Alarm Register" (RTT\_AR). If the counter value matches the alarm, the ALMS bit in the RTT\_SR is set. The RTT\_AR is set to its maximum value (0xFFFF\_FFFF) after a reset.

The ALMS flag is always a source of the RTT alarm signal that may be used to exit the system from low power modes (see Figure 16-1).

The alarm interrupt must be disabled (ALMIEN must be cleared in RTT\_MR) when writing a new ALMV value in the RTT\_AR.

The RTTINC bit can be used to start a periodic interrupt, the period being one second when the RTPRES field value = 0x8000 and the slow clock = 32.768 kHz.

The RTTINCIEN bit must be cleared prior to writing a new RTPRES value in the RTT MR.

Reading the RTT\_SR automatically clears the RTTINC and ALMS bits.

Writing the RTTRST bit in the RTT\_MR immediately reloads and restarts the clock divider with the new programmed value. This also resets the 32-bit counter.

When not used, the Real-time Timer can be disabled in order to suppress dynamic power consumption in this module. This can be achieved by setting the RTTDIS bit in the RTT MR.

Figure 16-2: RTT Counting



## 16.5 Real-time Timer (RTT) User Interface

Table 16-1: Register Mapping

| Offset | Register        | Name   | Access     | Reset       |
|--------|-----------------|--------|------------|-------------|
| 0x00   | Mode Register   | RTT_MR | Read/Write | 0x0000_8000 |
| 0x04   | Alarm Register  | RTT_AR | Read/Write | 0xFFFF_FFFF |
| 0x08   | Value Register  | RTT_VR | Read-only  | 0x0000_0000 |
| 0x0C   | Status Register | RTT_SR | Read-only  | 0x0000_0000 |

## 16.5.1 Real-time Timer Mode Register

Name:RTT MR

Address:0x400E1430 Access: Read/Write

| 31       | 30 | 29  | 28     | 27  | 26     | 25        | 24       |
|----------|----|-----|--------|-----|--------|-----------|----------|
| _        | _  | _   | _      | _   | _      | _         | RTC1HZ   |
|          | 00 | 0.4 | 00     | 40  | 40     | 47        | 40       |
| 23       | 22 | 21  | 20     | 19  | 18     | 17        | 16       |
| _        | _  | _   | RTTDIS | _   | RTTRST | RTTINCIEN | ALMIEN   |
| 15       | 14 | 13  | 12     | 11  | 10     | 9         | 8        |
|          |    |     |        | • • |        |           |          |
|          |    |     | RIP    | RES |        |           |          |
| <u>-</u> |    |     |        |     |        |           | <u>.</u> |
| 7        | 6  | 5   | 4      | 3   | 2      | 1         | 0        |
|          |    |     | RTP    | RES |        |           |          |

#### RTPRES: Real-time Timer Prescaler Value

Defines the number of SLCK periods required to increment the Real-time timer. RTPRES is defined as follows:

RTPRES = 0: The prescaler period is equal to 2<sup>16</sup> \* SLCK periods.

RTPRES = 1 or 2: forbidden.

RTPRES ≠ 0,1 or 2: The prescaler period is equal to RTPRES \* SLCK periods.

Note: The RTTINCIEN bit must be cleared prior to writing a new RTPRES value.

## ALMIEN: Alarm Interrupt Enable

0: The bit ALMS in RTT\_SR has no effect on interrupt.

1: The bit ALMS in RTT\_SR asserts interrupt.

#### • RTTINCIEN: Real-time Timer Increment Interrupt Enable

0: The bit RTTINC in RTT\_SR has no effect on interrupt.

1: The bit RTTINC in RTT\_SR asserts interrupt.

#### RTTRST: Real-time Timer Restart

0: No effect.

1: Reloads and restarts the clock divider with the new programmed value. This also resets the 32-bit counter.

#### RTTDIS: Real-time Timer Disable

0: The real-time timer is enabled.

1: The real-time timer is disabled (no dynamic power consumption).

Note: RTTDIS is write only.

#### • RTC1HZ: Real-Time Clock 1Hz Clock Selection

0: The RTT 32-bit counter is driven by the 16-bit prescaler roll-over events.

1: The RTT 32-bit counter is driven by the 1Hz RTC clock.

Note: RTC1HZ is write only.

## 16.5.2 Real-time Timer Alarm Register

Name:RTT\_AR

Address:0x400E1434
Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
|    |    |    | AL | MV |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|    |    |    | AL | MV |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | AL | MV |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | AL | MV |    |    |    |

#### • ALMV: Alarm Value

When the CRTV value in RTT\_VR equals the ALMV field, the ALMS flag is set in RTT\_SR. As soon as the ALMS flag rises, the CRTV value equals ALMV+1 (refer to Figure 16-2).

Note: The alarm interrupt must be disabled (ALMIEN must be cleared in RTT\_MR) when writing a new ALMV value.

## 16.5.3 Real-time Timer Value Register

Name:RTT\_VR

Address:0x400E1438
Access:Read-only

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24 |
|----|----|----|----|-----|----|----|----|
|    |    |    | CR | RTV |    |    |    |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 |
|    |    |    | CR | RTV |    |    |    |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8  |
|    |    |    | CR | RTV |    |    |    |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
|    |    |    | CR | RTV |    |    |    |

#### • CRTV: Current Real-time Value

Returns the current value of the Real-time Timer.

Note: As CRTV can be updated asynchronously, it must be read twice at the same value.

## 16.5.4 Real-time Timer Status Register

Name:RTT\_SR

Address:0x400E143C Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25     | 24   |
|----|----|----|----|----|----|--------|------|
| _  | 1  | _  | 1  | 1  | 1  | _      | _    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17     | 16   |
| _  | -  | _  | -  | -  | -  | _      | _    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8    |
| _  | -  | _  | -  | -  | -  | _      | _    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1      | 0    |
| _  | _  | _  | _  | _  | _  | RTTINC | ALMS |

## • ALMS: Real-time Alarm Status (cleared on read)

0: The Real-time Alarm has not occurred since the last read of RTT\_SR.

## • RTTINC: Prescaler Roll-over Status (cleared on read)

0: No prescaler roll-over occurred since the last read of the RTT\_SR.

<sup>1:</sup> The Real-time Alarm occurred since the last read of RTT\_SR.

<sup>1:</sup> Prescaler roll-over occurred since the last read of the RTT\_SR.

## 17. Real-time Clock (RTC)

## 17.1 Description

The Real-time Clock (RTC) peripheral is designed for very low power consumption. For optimal functionality, the RTC requires an accurate external 32.768 kHz clock, which can be provided by a crystal oscillator.

It combines a complete time-of-day clock with alarm and a Gregorian or Persian calendar, complemented by a programmable periodic interrupt. The alarm and calendar registers are accessed by a 32-bit data bus.

The time and calendar values are coded in binary-coded decimal (BCD) format. The time format can be 24-hour mode or 12-hour mode with an AM/PM indicator.

Updating time and calendar fields and configuring the alarm fields are performed by a parallel capture on the 32-bit data bus. An entry control is performed to avoid loading registers with incompatible BCD format data or with an incompatible date according to the current month/year/century.

A clock divider calibration circuitry can be used to compensate for crystal oscillator frequency variations.

An RTC output can be programmed to generate several waveforms, including a prescaled clock derived from 32.768 kHz.

Timestamping capability reports the first and last occurrences of tamper events.

#### 17.2 Embedded Characteristics

- Full Asynchronous Design for Ultra Low Power Consumption
- · Gregorian and Persian Modes Supported
- · Programmable Periodic Interrupt
- · Safety/security Features:
  - Valid Time and Date Programming Check
  - On-The-Fly Time and Date Validity Check
- · Counters Calibration Circuitry to Compensate for Crystal Oscillator Variations
- · Waveform Generation
- Tamper Timestamping Registers
- · Register Write Protection

## 17.3 Block Diagram

Figure 17-1: Real-time Clock Block Diagram



## 17.4 Product Dependencies

## 17.4.1 Power Management

The Real-time Clock is continuously clocked at 32.768 kHz. The Power Management Controller has no effect on RTC behavior.

#### 17.4.2 Interrupt

RTC interrupt line is connected on one of the internal sources of the interrupt controller. RTC interrupt requires the interrupt controller to be programmed first.

Table 17-1: Peripheral IDs

| Instance | ID |  |  |
|----------|----|--|--|
| RTC      | 2  |  |  |

## 17.5 Functional Description

The RTC provides a full binary-coded decimal (BCD) clock that includes century (19/20), year (with leap years), month, date, day, hours, minutes and seconds reported in RTC Time Register (RTC\_TIMR) and RTC Calendar Register (RTC\_CALR).

The valid year range is up to 2099 in Gregorian mode (or 1300 to 1499 in Persian mode).

The RTC can operate in 24-hour mode or in 12-hour mode with an AM/PM indicator.

Corrections for leap years are included (all years divisible by 4 being leap years except 1900). This is correct up to the year 2099.

The RTC can generate configurable waveforms on RTCOUT0 output.

#### 17.5.1 Reference Clock

The reference clock is the Slow Clock (SLCK). It can be driven internally or by an external 32.768 kHz crystal.

During low power modes of the processor, the oscillator runs and power consumption is critical. The crystal selection has to take into account the current consumption for power saving and the frequency drift due to temperature effect on the circuit for time accuracy.

#### 17.5.2 Timing

The RTC is updated in real time at one-second intervals in Normal mode for the counters of seconds, at one-minute intervals for the counter of minutes and so on.

Due to the asynchronous operation of the RTC with respect to the rest of the chip, to be certain that the value read in the RTC registers (century, year, month, date, day, hours, minutes, seconds) are valid and stable, it is necessary to read these registers twice. If the data is the same both times, then it is valid. Therefore, a minimum of two and a maximum of three accesses are required.

#### 17.5.3 Alarm

The RTC has five programmable fields: month, date, hours, minutes and seconds.

Each of these fields can be enabled or disabled to match the alarm condition:

- If all the fields are enabled, an alarm flag is generated (the corresponding flag is asserted and an interrupt generated if enabled) at a given month, date, hour/minute/second.
- · If only the "seconds" field is enabled, then an alarm is generated every minute.

Depending on the combination of fields enabled, a large number of possibilities are available to the user ranging from minutes to 365/366 days.

Hour, minute and second matching alarm (SECEN, MINEN, HOUREN) can be enabled independently of SEC, MIN, HOUR fields.

Note:

To change one of the SEC, MIN, HOUR, DATE, MONTH fields, it is recommended to disable the field before changing the value and then re-enable it after the change has been made. This requires up to three accesses to the RTC\_TIMALR or RTC\_CALALR. The first access clears the enable corresponding to the field to change (SECEN, MINEN, HOUREN, DATEEN, MTHEN). If the field is already cleared, this access is not required. The second access performs the change of the value (SEC, MIN, HOUR, DATE, MONTH). The third access is required to re-enable the field by writing 1 in SECEN, MINEN, HOUREN, DATEEN, MTHEN fields.

## 17.5.4 Error Checking when Programming

Verification on user interface data is performed when accessing the century, year, month, date, day, hours, minutes, seconds and alarms. A check is performed on illegal BCD entries such as illegal date of the month with regard to the year and century configured.

If one of the time fields is not correct, the data is not loaded into the register/counter and a flag is set in the validity register. The user can not reset this flag. It is reset as soon as an acceptable value is programmed. This avoids any further side effects in the hardware. The same procedure is followed for the alarm.

The following checks are performed:

- 1. Century (check if it is in range 19–20 or 13–14 in Persian mode)
- 2. Year (BCD entry check)
- 3. Date (check range 01–31)
- 4. Month (check if it is in BCD range 01-12, check validity regarding "date")
- 5. Day (check range 1–7)
- Hour (BCD checks: in 24-hour mode, check range 00–23 and check that AM/PM flag is not set if RTC is set in 24-hour mode; in 12-hour mode check range 01–12)
- 7. Minute (check BCD and range 00-59)
- 8. Second (check BCD and range 00-59)

**Note:** If the 12-hour mode is selected by means of the RTC Mode Register (RTC\_MR), a 12-hour value can be programmed and the returned value on RTC\_TIMR will be the corresponding 24-hour value. The entry control checks the value of the AM/PM indicator (bit 22 of RTC\_TIMR) to determine the range to be checked.

#### 17.5.5 RTC Internal Free Running Counter Error Checking

To improve the reliability and security of the RTC, a permanent check is performed on the internal free running counters to report non-BCD or invalid date/time values.

An error is reported by TDERR bit in the status register (RTC\_SR) if an incorrect value has been detected. The flag can be cleared by setting the TDERRCLR bit in the Status Clear Command Register (RTC\_SCCR).

Anyway the TDERR error flag will be set again if the source of the error has not been cleared before clearing the TDERR flag. The clearing of the source of such error can be done by reprogramming a correct value on RTC\_CALR and/or RTC\_TIMR.

The RTC internal free running counters may automatically clear the source of TDERR due to their roll-over (i.e., every 10 seconds for SECONDS[3:0] field in RTC\_TIMR). In this case the TDERR is held high until a clear command is asserted by TDERRCLR bit in RTC\_SCCR.

## 17.5.6 Updating Time/Calendar

The update of the time/calendar must be synchronized on a second periodic event by either polling the RTC\_SR.SEC status bit or by enabling the SECEN interrupt in the RTC\_IER register.

Once the second event occurs, the user must stop the RTC by setting the corresponding field in the Control Register (RTC\_CR). Bit UPD-TIM must be set to update time fields (hour, minute, second) and bit UPDCAL must be set to update calendar fields (century, year, month, date, day).

The ACKUPD bit must then be read to 1 by either polling the RTC\_SR or by enabling the ACKUPD interrupt in the RTC\_IER. Once ACK-UPD is read to 1, it is mandatory to clear this flag by writing the corresponding bit in the RTC\_SCCR, after which the user can write to the Time Register, the Calendar Register, or both.

Once the update is finished, the user must write UPDTIM and/or UPDCAL to 0 in the RTC\_CR.

The timing sequence of the time/calendar update is described in Figure 17-2 "Time/Calendar Update Timing Diagram".

When entering the Programming mode of the calendar fields, the time fields remain enabled. When entering the Programming mode of the time fields, both the time and the calendar fields are stopped. This is due to the location of the calendar logical circuity (downstream for low-power considerations). It is highly recommended to prepare all the fields to be updated before entering Programming mode. In successive update operations, the user must wait for at least one second after resetting the UPDTIM/UPDCAL bit in the RTC\_CR before setting these bits again. This is done by waiting for the SEC flag in the RTC\_SR before setting the UPDTIM/UPDCAL bit. After resetting UPDTIM/UPDCAL, the SEC flag must also be cleared.

Figure 17-2: Time/Calendar Update Timing Diagram



Figure 17-3: Gregorian and Persian Modes Update Sequence



#### 17.5.7 RTC Accurate Clock Calibration

The crystal oscillator that drives the RTC may not be as accurate as expected mainly due to temperature variation. The RTC is equipped with circuitry able to correct slow clock crystal drift.

To compensate for possible temperature variations over time, this accurate clock calibration circuitry can be programmed on-the-fly and also programmed during application manufacturing, in order to correct the crystal frequency accuracy at room temperature (20–25°C). The typical clock drift range at room temperature is ±20 ppm.

In the device operating temperature range, the 32.768 kHz crystal oscillator clock inaccuracy can be up to -200 ppm.

The RTC clock calibration circuitry allows positive or negative correction in a range of 1.5 ppm to 1950 ppm.

The calibration circuitry is fully digital. Thus, the configured correction is independent of temperature, voltage, process, etc., and no additional measurement is required to check that the correction is effective.

If the correction value configured in the calibration circuitry results from an accurate crystal frequency measure, the remaining accuracy is bounded by the values listed below:

- · Below 1 ppm, for an initial crystal drift between 1.5 ppm up to 20 ppm, and from 30 ppm to 90 ppm
- Below 2 ppm, for an initial crystal drift between 20 ppm up to 30 ppm, and from 90 ppm to 130 ppm
- · Below 5 ppm, for an initial crystal drift between 130 ppm up to 200 ppm

The calibration circuitry does not modify the 32.768 kHz crystal oscillator clock frequency but it acts by slightly modifying the 1 Hz clock period from time to time. The correction event occurs every 1 + [(20 - (19 x HIGHPPM)) x CORRECTION] seconds. When the period is modified, depending on the sign of the correction, the 1 Hz clock period increases or reduces by around 4 ms. Depending on the CORRECTION, NEGPPM and HIGHPPM values configured in RTC\_MR, the period interval between two correction events differs.

Figure 17-4: Calibration Circuitry



Figure 17-5: Calibration Circuitry Waveforms





The inaccuracy of a crystal oscillator at typical room temperature (±20 ppm at 20–25 °C) can be compensated if a reference clock/signal is used to measure such inaccuracy. This kind of calibration operation can be set up during the final product manufacturing by means of measurement equipment embedding such a reference clock. The correction of value must be programmed into the (RTC\_MR), and this value is kept as long as the circuitry is powered (backup area). Removing the backup power supply cancels this calibration. This room temperature calibration can be further processed by means of the networking capability of the target application.

To ease the comparison of the inherent crystal accuracy with the reference clock/signal during manufacturing, an internal prescaled 32.768 kHz clock derivative signal can be assigned to drive RTC output. To accommodate the measure, several clock frequencies can be selected among 1 Hz, 32 Hz, 64 Hz, 512 Hz.

The clock calibration correction drives the internal RTC counters but can also be observed in the RTC output when one of the following three frequencies 1 Hz, 32 Hz or 64 Hz is configured. The correction is not visible in the RTC output if 512 Hz frequency is configured.

In any event, this adjustment does not take into account the temperature variation.

The frequency drift (up to -200 ppm) due to temperature variation can be compensated using a reference time if the application can access such a reference. If a reference time cannot be used, a temperature sensor can be placed close to the crystal oscillator in order to get the operating temperature of the crystal oscillator. Once obtained, the temperature may be converted using a lookup table (describing the accuracy/temperature curve of the crystal oscillator used) and RTC\_MR configured accordingly. The calibration can be performed on-the-fly. This adjustment method is not based on a measurement of the crystal frequency/drift and therefore can be improved by means of the networking capability of the target application.

If no crystal frequency adjustment has been done during manufacturing, it is still possible to do it. In the case where a reference time of the day can be obtained through LAN/WAN network, it is possible to calculate the drift of the application crystal oscillator by comparing the values read on RTC Time Register (RTC\_TIMR) and programming the HIGHPPM and CORRECTION fields on RTC\_MR according to the difference measured between the reference time and those of RTC\_TIMR.

#### 17.5.8 Waveform Generation

Waveforms can be generated by the RTC in order to take advantage of the RTC inherent prescalers while the RTC is the only powered circuitry (Low-power mode of operation, Backup mode) or in any active mode. Going into Backup or Low-power operating modes does not affect the waveform generation outputs.

The RTC output (RTCOUT0) has a source driver selected among seven possibilities.

The first selection choice sticks the associated output at 0 (This is the reset value and it can be used at any time to disable the waveform generation).

Selection choices 1 to 4 respectively select 1 Hz, 32 Hz, 64 Hz and 512 Hz.

32 Hz or 64 Hz can drive, for example, a TN LCD backplane signal while 1 Hz can be used to drive a blinking character like ":" for basic time display (hour, minute) on TN LCDs.

Selection choice 5 provides a toggling signal when the RTC alarm is reached.

Selection choice 6 provides a copy of the alarm flag, so the associated output is set high (logical 1) when an alarm occurs and immediately cleared when software clears the alarm interrupt source.

Selection choice 7 provides a 1 Hz periodic high pulse of 15 µs duration that can be used to drive external devices for power consumption reduction or any other purpose.

PIO line associated to RTC output is automatically selecting these waveforms as soon as RTC\_MR corresponding fields OUT0 differ from 0.

Figure 17-6: Waveform Generation





## 17.5.9 Tamper Timestamping

As soon as a tamper is detected, the tamper counter is incremented and the RTC stores the time of the day, the date and the source of the tamper event in registers located in the backup area. Up to two tamper events can be stored.

The tamper counter saturates at 15. Once this limit is reached, the exact number of tamper occurrences since the last read of stamping registers cannot be known.

The first set of timestamping registers (RTC\_TSTR0, RTC\_TSDR0, RTC\_TSSR0) cannot be overwritten, so once they have been written all data are stored until the registers are reset. Therefore these registers are storing the first tamper occurrence after a read.

The second set of timestamping registers (RTC\_TSTR1, RTC\_TSDR1, RTC\_TSSR1) are overwritten each time a tamper event is detected. Thus the date and the time data of the first and the second stamping registers may be equal. This occurs when the tamper counter value carried on field TEVCNT in RTC\_TSTR0 equals 1. Thus this second set of registers stores the last occurrence of tamper before a read.

Reading a set of timestamping registers requires three accesses, one for the time of the day, one for the date and one for the tamper source.

Reading the third part (RTC\_TSSR0/1) of a timestamping register set clears the whole content of the registers (time, date and tamper source) and makes the timestamping registers available to store a new event.

## 17.6 Real-time Clock (RTC) User Interface

Table 17-2: Register Mapping

| Offset    | Register                       | Name       | Access     | Reset       |
|-----------|--------------------------------|------------|------------|-------------|
| 0x00      | Control Register               | RTC_CR     | Read/Write | 0x00000000  |
| 0x04      | Mode Register                  | RTC_MR     | Read/Write | 0x00000000  |
| 0x08      | Time Register                  | RTC_TIMR   | Read/Write | 0x00000000  |
| 0x0C      | Calendar Register              | RTC_CALR   | Read/Write | 0x01E111220 |
| 0x10      | Time Alarm Register            | RTC_TIMALR | Read/Write | 0x00000000  |
| 0x14      | Calendar Alarm Register        | RTC_CALALR | Read/Write | 0x01010000  |
| 0x18      | Status Register                | RTC_SR     | Read-only  | 0x00000000  |
| 0x1C      | Status Clear Command Register  | RTC_SCCR   | Write-only | _           |
| 0x20      | Interrupt Enable Register      | RTC_IER    | Write-only | _           |
| 0x24      | Interrupt Disable Register     | RTC_IDR    | Write-only | _           |
| 0x28      | Interrupt Mask Register        | RTC_IMR    | Read-only  | 0x00000000  |
| 0x2C      | Valid Entry Register           | RTC_VER    | Read-only  | 0x00000000  |
| 0xB0      | TimeStamp Time Register 0      | RTC_TSTR0  | Read-only  | 0x00000000  |
| 0xB4      | TimeStamp Date Register 0      | RTC_TSDR0  | Read-only  | 0x00000000  |
| 0xB8      | TimeStamp Source Register 0    | RTC_TSSR0  | Read-only  | 0x00000000  |
| 0xBC      | TimeStamp Time Register 1      | RTC_TSTR1  | Read-only  | 0x00000000  |
| 0xC0      | TimeStamp Date Register 1      | RTC_TSDR1  | Read-only  | 0x00000000  |
| 0xC4      | TimeStamp Source Register 1    | RTC_TSSR1  | Read-only  | 0x00000000  |
| 0xC8      | Reserved                       | _          | _          | _           |
| 0xCC      | Reserved                       | _          | _          | _           |
| 0xD0      | Reserved                       | _          | _          | _           |
| 0xD4-0xE0 | Reserved                       | _          | _          | _           |
| 0xE4      | Write Protection Mode Register | RTC_WPMR   | Read/Write | 0x00000000  |
| 0xE8-0xF8 | Reserved                       | _          | _          | _           |
| 0xFC      | Reserved                       | _          | _          | _           |

**Note:** If an offset is not listed in the table it must be considered as reserved.

## 17.6.1 RTC Control Register

Name: RTC\_CR Address:0x400E1460 Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25     | 24     |
|----|----|----|----|----|----|--------|--------|
| _  | 1  | 1  | _  | _  | 1  | 1      | _      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17     | 16     |
| _  | -  | I  | _  | _  | -  | CALE   | VSEL   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8      |
| _  | -  | -  | _  | _  | -  | TIME   | VSEL   |
| 7  | 6  | 5  | 4  | 3  | 2  | 1      | 0      |
| _  | _  | _  | _  | _  | _  | UPDCAL | UPDTIM |

This register can only be written if the WPEN bit is cleared in the RTC Write Protection Mode Register.

#### **UPDTIM: Update Request Time Register**

0: No effect or, if UPDTIM has been previously written to 1, stops the update procedure.

1: Stops the RTC time counting.

Time counting consists of second, minute and hour counters. Time counters can be programmed once this bit is set and acknowledged by the bit ACKUPD of the RTC\_SR.

#### **UPDCAL: Update Request Calendar Register**

0: No effect or, if UPDCAL has been previously written to 1, stops the update procedure.

1: Stops the RTC calendar counting.

Calendar counting consists of day, date, month, year and century counters. Calendar counters can be programmed once this bit is set and acknowledged by the bit ACKUPD of the RTC\_SR.

#### **TIMEVSEL: Time Event Selection**

The event that generates the flag TIMEV in RTC SR depends on the value of TIMEVSEL.

| Value | Name     | Description           |
|-------|----------|-----------------------|
| 0     | MINUTE   | Minute change         |
| 1     | HOUR     | Hour change           |
| 2     | MIDNIGHT | Every day at midnight |
| 3     | NOON     | Every day at noon     |

## **CALEVSEL: Calendar Event Selection**

The event that generates the flag CALEV in RTC\_SR depends on the value of CALEVSEL

| Value | Name  | Description                                            |
|-------|-------|--------------------------------------------------------|
| 0     | WEEK  | Week change (every Monday at time 00:00:00)            |
| 1     | MONTH | Month change (every 01 of each month at time 00:00:00) |
| 2     | YEAR  | Year change (every January 1 at time 00:00:00)         |
| 3     | _     | Reserved                                               |

## 17.6.2 RTC Mode Register

Name: RTC\_MR
Address:0x400E1464
Access: Read/Write

| 31      | 30 | 29  | 28     | 27         | 26 | 25      | 24    |
|---------|----|-----|--------|------------|----|---------|-------|
| _       | _  | TPE | RIOD   | _          |    | THIGH   |       |
| 23      | 22 | 21  | 20     | 19         | 18 | 17      | 16    |
| _       | _  | _   | _      | _          |    | OUT0    |       |
| 15      | 14 | 13  | 12     | 11         | 10 | 9       | 8     |
| HIGHPPM |    |     |        | CORRECTION |    |         |       |
| 7       | 6  | 5   | 4      | 3          | 2  | 1       | 0     |
| _       | _  | _   | NEGPPM | _          | _  | PERSIAN | HRMOD |

This register can only be written if the WPEN bit is cleared in the RTC Write Protection Mode Register.

#### HRMOD: 12-/24-hour Mode

0: 24-hour mode is selected.

1: 12-hour mode is selected.

#### **PERSIAN: PERSIAN Calendar**

0: Gregorian calendar.

1: Persian calendar.

#### **NEGPPM: NEGative PPM Correction**

0: Positive correction (the divider will be slightly higher than 32768).

1: Negative correction (the divider will be slightly lower than 32768).

Refer to CORRECTION and HIGHPPM field descriptions.

Note: NEGPPM must be cleared to correct a crystal slower than 32.768 kHz.

#### **CORRECTION: Slow Clock Correction**

0: No correction

1–127: The slow clock will be corrected according to the formula given in HIGHPPM description.

#### **HIGHPPM: HIGH PPM Correction**

0: Lower range ppm correction with accurate correction.

1: Higher range ppm correction with accurate correction.

If the absolute value of the correction to be applied is lower than 30 ppm, it is recommended to clear HIGHPPM. HIGHPPM set to 1 is recommended for 30 ppm correction and above.

## Formula:

If HIGHPPM = 0, then the clock frequency correction range is from 1.5 ppm up to 98 ppm. The RTC accuracy is less than 1 ppm for a range correction from 1.5 ppm up to 30 ppm.

The correction field must be programmed according to the required correction in ppm; the formula is as follows:

$$CORRECTION = \frac{3906}{20 \times ppm} - 1$$

The value obtained must be rounded to the nearest integer prior to being programmed into CORRECTION field.

If HIGHPPM = 1, then the clock frequency correction range is from 30.5 ppm up to 1950 ppm. The RTC accuracy is less than 1 ppm for a range correction from 30.5 ppm up to 90 ppm.

The correction field must be programmed according to the required correction in ppm; the formula is as follows:

$$CORRECTION = \frac{3906}{ppm} - 1$$

The value obtained must be rounded to the nearest integer prior to be programmed into CORRECTION field.

If NEGPPM is set to 1, the ppm correction is negative (used to correct crystals that are faster than the nominal 32.768 kHz).

## **OUT0: RTCOUT0 OutputSource Selection**

| Value | Name         | Description                          |
|-------|--------------|--------------------------------------|
| 0     | NO_WAVE      | No waveform, stuck at '0'            |
| 1     | FREQ1HZ      | 1 Hz square wave                     |
| 2     | FREQ32HZ     | 32 Hz square wave                    |
| 3     | FREQ64HZ     | 64 Hz square wave                    |
| 4     | FREQ512HZ    | 512 Hz square wave                   |
| 5     | ALARM_TOGGLE | Output toggles when alarm flag rises |
| 6     | ALARM_FLAG   | Output is a copy of the alarm flag   |
| 7     | PROG_PULSE   | Duty cycle programmable pulse        |

#### **THIGH: High Duration of the Output Pulse**

| Value | Name    | Description |
|-------|---------|-------------|
| 0     | H_31MS  | 31.2 ms     |
| 1     | H_16MS  | 15.6 ms     |
| 2     | H_4MS   | 3.91 ms     |
| 3     | H_976US | 976 μs      |
| 4     | H_488US | 488 μs      |
| 5     | H_122US | 122 μs      |
| 6     | H_30US  | 30.5 µs     |
| 7     | H_15US  | 15.2 µs     |

#### **TPERIOD: Period of the Output Pulse**

| Value | Name | Description |
|-------|------|-------------|
| 0     | P_1S | 1 second    |

| Value | Name    | Description |
|-------|---------|-------------|
| 1     | P_500MS | 500 ms      |
| 2     | P_250MS | 250 ms      |
| 3     | P_125MS | 125 ms      |

## 17.6.3 RTC Time Register

Name: RTC\_TIMR
Address:0x400E1468
Access: Read/Write

| 31 | 30   | 29 | 28 | 27  | 26 | 25 | 24 |
|----|------|----|----|-----|----|----|----|
| _  | _    | _  | _  | _   | _  | _  | _  |
| 23 | 22   | 21 | 20 | 19  | 18 | 17 | 16 |
| _  | AMPM |    |    | НО  | UR |    |    |
| 15 | 14   | 13 | 12 | 11  | 10 | 9  | 8  |
| _  |      |    |    | MIN |    |    |    |
| 7  | 6    | 5  | 4  | 3   | 2  | 1  | 0  |
| _  |      |    |    | SEC |    |    |    |

#### **SEC: Current Second**

The range that can be set is 0-59 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

#### **MIN: Current Minute**

The range that can be set is 0-59 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

## **HOUR: Current Hour**

The range that can be set is 1–12 (BCD) in 12-hour mode or 0–23 (BCD) in 24-hour mode.

## **AMPM: Ante Meridiem Post Meridiem Indicator**

This bit is the AM/PM indicator in 12-hour mode.

0: AM.

1: PM.

## 17.6.4 RTC Calendar Register

Name: RTC\_CALR Address:0x400E146C Access: Read/Write

| 31 | 30  | 29 | 28 | 27   | 26    | 25 | 24 |
|----|-----|----|----|------|-------|----|----|
| _  | _   |    |    | DA   | TE    |    |    |
| 23 | 22  | 21 | 20 | 19   | 18    | 17 | 16 |
|    | DAY |    |    |      | MONTH |    |    |
| 15 | 14  | 13 | 12 | 11   | 10    | 9  | 8  |
|    |     |    | YE | AR   |       |    |    |
| 7  | 6   | 5  | 4  | 3    | 2     | 1  | 0  |
| _  |     |    |    | CENT |       |    |    |

## **CENT: Current Century**

The range that can be set is 19–20 (Gregorian) or 13–14 (Persian) (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

#### YEAR: Current Year

The range that can be set is 00-99 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

#### **MONTH: Current Month**

The range that can be set is 01–12 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

#### **DAY: Current Day in Current Week**

The range that can be set is 1–7 (BCD).

The coding of the number (which number represents which day) is user-defined as it has no effect on the date counter.

#### **DATE: Current Day in Current Month**

The range that can be set is 01–31 (BCD).

The lowest four bits encode the units. The higher bits encode the tens.

## 17.6.5 RTC Time Alarm Register

Name: RTC\_TIMALR Address:0x400E1470 Access: Read/Write

| 31     | 30   | 29 | 28 | 27  | 26 | 25 | 24 |
|--------|------|----|----|-----|----|----|----|
| _      | -    | 1  | _  | _   | _  | 1  | _  |
| 23     | 22   | 21 | 20 | 19  | 18 | 17 | 16 |
| HOUREN | AMPM |    |    | НО  | UR |    |    |
| 15     | 14   | 13 | 12 | 11  | 10 | 9  | 8  |
| MINEN  |      |    |    | MIN |    |    |    |
| 7      | 6    | 5  | 4  | 3   | 2  | 1  | 0  |
| SECEN  |      |    |    | SEC |    |    |    |

This register can only be written if the WPEN bit is cleared in the RTC Write Protection Mode Register.

Note:

To change one of the SEC, MIN, HOUR fields, it is recommended to disable the field before changing the value and then reenable it after the change has been made. This requires up to three accesses to the RTC\_TIMALR. The first access clears the enable corresponding to the field to change (SECEN, MINEN, HOUREN). If the field is already cleared, this access is not required. The second access performs the change of the value (SEC, MIN, HOUR). The third access is required to re-enable the field by writing 1 in SECEN, MINEN, HOUREN fields.

#### **SEC: Second Alarm**

This field is the alarm field corresponding to the BCD-coded second counter.

#### **SECEN: Second Alarm Enable**

0: The second-matching alarm is disabled.

1: The second-matching alarm is enabled.

#### **MIN: Minute Alarm**

This field is the alarm field corresponding to the BCD-coded minute counter.

#### **MINEN: Minute Alarm Enable**

0: The minute-matching alarm is disabled.

1: The minute-matching alarm is enabled.

#### **HOUR: Hour Alarm**

This field is the alarm field corresponding to the BCD-coded hour counter.

#### AMPM: AM/PM Indicator

This field is the alarm field corresponding to the BCD-coded hour counter.

## **HOUREN: Hour Alarm Enable**

0: The hour-matching alarm is disabled.

1: The hour-matching alarm is enabled.

## 17.6.6 RTC Calendar Alarm Register

Name: RTC\_CALALR Address:0x400E1474 Access: Read/Write

| 31     | 30 | 29 | 28 | 27 | 26    | 25 | 24 |
|--------|----|----|----|----|-------|----|----|
| DATEEN | _  |    |    | DA | ΤE    |    |    |
| 23     | 22 | 21 | 20 | 19 | 18    | 17 | 16 |
| MTHEN  |    | ı  |    |    | MONTH |    |    |
| 15     | 14 | 13 | 12 | 11 | 10    | 9  | 8  |
| _      | _  |    | _  |    | _     |    | _  |
| 7      | 6  | 5  | 4  | 3  | 2     | 1  | 0  |
| _      | _  | _  | _  | _  | _     | _  | _  |

This register can only be written if the WPEN bit is cleared in the RTC Write Protection Mode Register.

Note:

To change one of the DATE, MONTH fields, it is recommended to disable the field before changing the value and then reenable it after the change has been made. This requires up to three accesses to the RTC\_CALALR. The first access clears the enable corresponding to the field to change (DATEEN, MTHEN). If the field is already cleared, this access is not required. The second access performs the change of the value (DATE, MONTH). The third access is required to re-enable the field by writing 1 in DATEEN, MTHEN fields.

#### **MONTH: Month Alarm**

This field is the alarm field corresponding to the BCD-coded month counter.

#### MTHEN: Month Alarm Enable

0: The month-matching alarm is disabled.

1: The month-matching alarm is enabled.

#### **DATE: Date Alarm**

This field is the alarm field corresponding to the BCD-coded date counter.

## **DATEEN: Date Alarm Enable**

0: The date-matching alarm is disabled.

1: The date-matching alarm is enabled.

## 17.6.7 RTC Status Register

Name: RTC\_SR
Address:0x400E1478
Access: Read-only

| 31 | 30 | 29    | 28    | 27    | 26  | 25    | 24     |
|----|----|-------|-------|-------|-----|-------|--------|
| _  | _  | _     | _     | 1     | 1   | ı     | _      |
| 23 | 22 | 21    | 20    | 19    | 18  | 17    | 16     |
| _  | _  | _     | _     | -     | -   | -     | _      |
| 15 | 14 | 13    | 12    | 11    | 10  | 9     | 8      |
| _  | _  | _     | _     |       |     | ı     | _      |
| 7  | 6  | 5     | 4     | 3     | 2   | 1     | 0      |
| _  | _  | TDERR | CALEV | TIMEV | SEC | ALARM | ACKUPD |

## **ACKUPD: Acknowledge for Update**

| Value | Name    | Description                                    |
|-------|---------|------------------------------------------------|
| 0     | FREERUN | Time and calendar registers cannot be updated. |
| 1     | UPDATE  | Time and calendar registers can be updated.    |

## **ALARM: Alarm Flag**

| Value | Name          | Description                               |
|-------|---------------|-------------------------------------------|
| 0     | NO_ALARMEVENT | No alarm matching condition occurred.     |
| 1     | ALARMEVENT    | An alarm matching condition has occurred. |

#### **SEC: Second Event**

| Value | Name Description |                                                              |
|-------|------------------|--------------------------------------------------------------|
| 0     | NO_SECEVENT      | No second event has occurred since the last clear.           |
| 1     | SECEVENT         | At least one second event has occurred since the last clear. |

#### **TIMEV: Time Event**

| Value | Name        | Description                                                |  |  |  |
|-------|-------------|------------------------------------------------------------|--|--|--|
| 0     | NO_TIMEVENT | No time event has occurred since the last clear.           |  |  |  |
| 1     | TIMEVENT    | At least one time event has occurred since the last clear. |  |  |  |

**Note:** The time event is selected in the TIMEVSEL field in the Control Register (RTC\_CR) and can be any one of the following events: minute change, hour change, noon, midnight (day change).

#### **CALEV: Calendar Event**

| Value | Name        | Description                                                    |
|-------|-------------|----------------------------------------------------------------|
| 0     | NO_CALEVENT | No calendar event has occurred since the last clear.           |
| 1     | CALEVENT    | At least one calendar event has occurred since the last clear. |

**Note:** The calendar event is selected in the CALEVSEL field in the Control Register (RTC\_CR) and can be any one of the following events: week change, month change and year change.

## TDERR: Time and/or Date Free Running Error

| Value | Name         | Description                                                                                                                                      |
|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | CORRECT      | The internal free running counters are carrying valid values since the last read of the Status Register (RTC_SR).                                |
| 1     | ERR_TIMEDATE | The internal free running counters have been corrupted (invalid date or time, non-BCD values) since the last read and/or they are still invalid. |

© 2022 Microchip Technology Inc.

## 17.6.8 RTC Status Clear Command Register

Name: RTC\_SCCR
Address:0x400E147C
Access: Write-only

| 31 | 30 | 29       | 28     | 27     | 26     | 25     | 24     |
|----|----|----------|--------|--------|--------|--------|--------|
| _  | _  | _        | _      | _      | _      | _      | _      |
| 23 | 22 | 21       | 20     | 19     | 18     | 17     | 16     |
| _  | ı  |          | I      | ı      | ı      | ı      | _      |
| 15 | 14 | 13       | 12     | 11     | 10     | 9      | 8      |
| _  | ı  | _        | ı      | ı      | ı      | -      | _      |
| 7  | 6  | 5        | 4      | 3      | 2      | 1      | 0      |
| _  | _  | TDERRCLR | CALCLR | TIMCLR | SECCLR | ALRCLR | ACKCLR |

## **ACKCLR: Acknowledge Clear**

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

#### **ALRCLR: Alarm Clear**

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

#### **SECCLR: Second Clear**

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

#### **TIMCLR: Time Clear**

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

## **CALCLR: Calendar Clear**

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

## TDERRCLR: Time and/or Date Free Running Error Clear

0: No effect.

1: Clears corresponding status flag in the Status Register (RTC\_SR).

## 17.6.9 RTC Interrupt Enable Register

Name: RTC\_IER
Address:0x400E1480
Access: Write-only

| 31 | 30 | 29      | 28    | 27    | 26    | 25    | 24    |
|----|----|---------|-------|-------|-------|-------|-------|
| _  | 1  | 1       | 1     | 1     | 1     | -     | _     |
| 23 | 22 | 21      | 20    | 19    | 18    | 17    | 16    |
| _  | _  | -       | _     | _     | _     | _     | _     |
| 15 | 14 | 13      | 12    | 11    | 10    | 9     | 8     |
| _  |    | ı       | ı     |       | ı     | ı     | _     |
| 7  | 6  | 5       | 4     | 3     | 2     | 1     | 0     |
| _  | _  | TDERREN | CALEN | TIMEN | SECEN | ALREN | ACKEN |

## ACKEN: Acknowledge Update Interrupt Enable

0: No effect.

1: The acknowledge for update interrupt is enabled.

## **ALREN: Alarm Interrupt Enable**

0: No effect.

1: The alarm interrupt is enabled.

## **SECEN: Second Event Interrupt Enable**

0: No effect.

1: The second periodic interrupt is enabled.

## **TIMEN: Time Event Interrupt Enable**

0: No effect.

1: The selected time event interrupt is enabled.

#### **CALEN: Calendar Event Interrupt Enable**

0: No effect.

1: The selected calendar event interrupt is enabled.

## **TDERREN: Time and/or Date Error Interrupt Enable**

0: No effect.

1: The time and date error interrupt is enabled.

## 17.6.10 RTC Interrupt Disable Register

Name: RTC\_IDR
Address:0x400E1484
Access: Write-only

| 31 | 30 | 29       | 28     | 27     | 26     | 25     | 24     |
|----|----|----------|--------|--------|--------|--------|--------|
| _  | -  | _        | _      | _      | _      | -      | _      |
| 23 | 22 | 21       | 20     | 19     | 18     | 17     | 16     |
| _  | I  | _        | ı      |        | ı      | ı      | _      |
| 15 | 14 | 13       | 12     | 11     | 10     | 9      | 8      |
| _  | -  | _        | _      | _      | _      | -      | _      |
| 7  | 6  | 5        | 4      | 3      | 2      | 1      | 0      |
| _  | _  | TDERRDIS | CALDIS | TIMDIS | SECDIS | ALRDIS | ACKDIS |

## **ACKDIS: Acknowledge Update Interrupt Disable**

0: No effect.

1: The acknowledge for update interrupt is disabled.

## **ALRDIS: Alarm Interrupt Disable**

0: No effect.

1: The alarm interrupt is disabled.

## **SECDIS: Second Event Interrupt Disable**

0: No effect.

1: The second periodic interrupt is disabled.

## **TIMDIS: Time Event Interrupt Disable**

0: No effect.

1: The selected time event interrupt is disabled.

#### **CALDIS: Calendar Event Interrupt Disable**

0: No effect.

1: The selected calendar event interrupt is disabled.

## **TDERRDIS: Time and/or Date Error Interrupt Disable**

0: No effect.

1: The time and date error interrupt is disabled.

## 17.6.11 RTC Interrupt Mask Register

Name: RTC\_IMR
Address:0x400E1488
Access: Read-only

| 31 | 30 | 29    | 28  | 27  | 26  | 25  | 24  |
|----|----|-------|-----|-----|-----|-----|-----|
| _  | _  | ı     | _   |     |     | ı   | _   |
| 23 | 22 | 21    | 20  | 19  | 18  | 17  | 16  |
| _  | _  | _     | _   | -   | -   | -   | _   |
| 15 | 14 | 13    | 12  | 11  | 10  | 9   | 8   |
| _  | _  | ı     | _   |     |     | ı   | _   |
| 7  | 6  | 5     | 4   | 3   | 2   | 1   | 0   |
| _  | _  | TDERR | CAL | TIM | SEC | ALR | ACK |

## **ACK: Acknowledge Update Interrupt Mask**

0: The acknowledge for update interrupt is disabled.

1: The acknowledge for update interrupt is enabled.

## **ALR: Alarm Interrupt Mask**

0: The alarm interrupt is disabled.

1: The alarm interrupt is enabled.

## **SEC: Second Event Interrupt Mask**

0: The second periodic interrupt is disabled.

1: The second periodic interrupt is enabled.

#### **TIM: Time Event Interrupt Mask**

0: The selected time event interrupt is disabled.

1: The selected time event interrupt is enabled.

#### **CAL: Calendar Event Interrupt Mask**

0: The selected calendar event interrupt is disabled.

1: The selected calendar event interrupt is enabled.

#### TDERR: Time and/or Date Error Mask

0: The time and/or date error event is disabled.

1: The time and/or date error event is enabled.

## 17.6.12 RTC Valid Entry Register

Name: RTC\_VER
Address:0x400E148C
Access: Read-only

| 31 | 30 | 29 | 28 | 27       | 26       | 25    | 24    |
|----|----|----|----|----------|----------|-------|-------|
| _  | _  | -  | _  | _        | _        | _     | _     |
| 23 | 22 | 21 | 20 | 19       | 18       | 17    | 16    |
| _  | -  | I  | ı  | -        |          | ı     | _     |
| 15 | 14 | 13 | 12 | 11       | 10       | 9     | . 8   |
| _  | -  | I  |    | -        |          | ı     | _     |
| 7  | 6  | 5  | 4  | 3        | 2        | 1     | 0     |
| _  | _  | _  | _  | NVCALALR | NVTIMALR | NVCAL | NVTIM |

#### **NVTIM: Non-valid Time**

0: No invalid data has been detected in RTC\_TIMR (Time Register).

1: RTC TIMR has contained invalid data since it was last programmed.

#### **NVCAL: Non-valid Calendar**

0: No invalid data has been detected in RTC CALR (Calendar Register).

1: RTC\_CALR has contained invalid data since it was last programmed.

#### **NVTIMALR: Non-valid Time Alarm**

0: No invalid data has been detected in RTC\_TIMALR (Time Alarm Register).

1: RTC\_TIMALR has contained invalid data since it was last programmed.

#### **NVCALALR: Non-valid Calendar Alarm**

0: No invalid data has been detected in RTC CALALR (Calendar Alarm Register).

1: RTC\_CALALR has contained invalid data since it was last programmed.

## 17.6.13 RTC TimeStamp Time Register 0

Name: RTC\_TSTR0 Address:0x400E1510 Access: Read-only

| 31     | 30   | 29 | 28 | 27  | 26  | 25  | 24 |
|--------|------|----|----|-----|-----|-----|----|
| BACKUP | _    | -  | _  |     | TEV | CNT |    |
| 23     | 22   | 21 | 20 | 19  | 18  | 17  | 16 |
| _      | AMPM |    |    | HC  | UR  |     |    |
| 15     | 14   | 13 | 12 | 11  | 10  | 9   | 8  |
| _      |      |    |    | MIN |     |     |    |
| 7      | 6    | 5  | 4  | 3   | 2   | 1   | 0  |
| _      |      |    |    | SEC |     |     |    |

RTC\_TSTR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0.

This register is cleared by reading RTC\_TSSR0.

SEC: Seconds of the Tamper MIN: Minutes of the Tamper

**HOUR: Hours of the Tamper** 

AMPM: AM/PM Indicator of the Tamper

#### **TEVCNT: Tamper Events Counter**

Each time a tamper event occurs, this counter is incremented. This counter saturates at 15. Once this value is reached, it is no more possible to know the exact number of tamper events.

If this field is not null, this implies that at least one tamper event occurs since last register reset and that the values stored in timestamping registers are valid.

#### **BACKUP: System Mode of the Tamper**

0: The state of the system is different from backup mode when the tamper event occurs.

1: The system is in backup mode when the tamper event occurs.

## 17.6.14 RTC TimeStamp Time Register 1

Name: RTC\_TSTR1 Address:0x400E151C Access: Read-only

| 31     | 30   | 29 | 28 | 27  | 26 | 25 | 24 |
|--------|------|----|----|-----|----|----|----|
| BACKUP | _    | 1  | 1  | -   | _  |    | _  |
| 23     | 22   | 21 | 20 | 19  | 18 | 17 | 16 |
| _      | AMPM |    |    | НО  | UR |    |    |
| 15     | 14   | 13 | 12 | 11  | 10 | 9  | 8  |
| _      |      |    |    | MIN |    |    |    |
| 7      | 6    | 5  | 4  | 3   | 2  | 1  | 0  |
| _      |      |    |    | SEC |    |    |    |

 $\ensuremath{\mathsf{RTC}}\xspace_{\ensuremath{\mathsf{TSTR1}}}$  reports the timestamp of the last tamper event.

This register is cleared by reading RTC\_TSSR1.

SEC: Seconds of the Tamper
MIN: Minutes of the Tamper
HOUR: Hours of the Tamper

AMPM: AM/PM Indicator of the Tamper BACKUP: System Mode of the Tamper

0: The state of the system is different from Backup mode when the tamper event occurs.

1: The system is in Backup mode when the tamper event occurs.

## 17.6.15 RTC TimeStamp Date Register

Name: RTC\_TSDRx

Address:0x400E1514 [0], 0x400E1520 [1]

Access: Read-only

| 31 | 30  | 29   | 28 | 27 | 26    | 25 | 24 |
|----|-----|------|----|----|-------|----|----|
| _  | _   |      |    | DA | ATE   |    |    |
| 23 | 22  | 21   | 20 | 19 | 18    | 17 | 16 |
|    | DAY |      |    |    | MONTH |    |    |
| 15 | 14  | 13   | 12 | 11 | 10    | 9  | 8  |
|    |     |      | YE | AR |       |    |    |
| 7  | 6   | 5    | 4  | 3  | 2     | 1  | 0  |
| _  |     | CENT |    |    |       |    |    |

RTC\_TSDR0 reports the timestamp of the first tamper event after reading RTC\_TSSR0, and RTC\_TSDR1 reports the timestamp of the last tamper event.

This register is cleared by reading RTC\_TSSR.

**CENT: Century of the Tamper** 

YEAR: Year of the Tamper

**MONTH: Month of the Tamper** 

DAY: Day of the Tamper

**DATE: Date of the Tamper** 

The fields contain the date and the source of a tamper occurrence if the TEVCNT is not null.

## 17.6.16 RTC TimeStamp Source Register

Name: RTC\_TSSRx

Address:0x400E1518 [0], 0x400E1524 [1]

Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | 1  | _  | 1  | 1  | 1  | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _  | _  | _  | -  | -  | _  | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _  | ı  | _  | -  | -  | ı  | _  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| _  | _  | _  | _  | _  | _  | TS | RC |

## **TSRC: Tamper Source**

This field contains the tamper source. It is valid only if the TEVCNT is not null.

This register is cleared after read and the read access also performs a clear on RTC\_TSTRx and RTC\_TSDRx.

## 17.6.17 RTC Write Protection Mode Register

Name:RTC\_WPMR Address:0x400E1544 Access:Read/Write

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24   |
|----|----|----|----|-----|----|----|------|
|    |    |    | WP | KEY |    |    |      |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16   |
|    |    |    | WP | KEY |    |    |      |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8    |
|    |    |    | WP | KEY |    |    |      |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0    |
| _  | _  | _  | ı  | _   | _  | -  | WPEN |

## **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x525443 ("RTC" in ASCII).

1: Enables the write protection if WPKEY corresponds to 0x525443 ("RTC" in ASCII).

The following registers can be write-protected:

- RTC Mode Register
- RTC Time Alarm Register
- RTC Calendar Alarm Register

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                                           |  |  |  |  |
|----------|--------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0x525443 | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit.  Always reads as 0. |  |  |  |  |

© 2022 Microchip Technology Inc.

## 18. Watchdog Timer (WDT)

## 18.1 Description

The Watchdog Timer (WDT) is used to prevent system lock-up if the software becomes trapped in a deadlock. It features a 12-bit down counter that allows a watchdog period of up to 16 seconds (slow clock around 32 kHz). It can generate a general reset or a processor reset only. In addition, it can be stopped while the processor is in debug mode or idle mode.

## 18.2 Embedded Characteristics

- · 12-bit Key-protected Programmable Counter
- · Watchdog Clock is Independent from Processor Clock
- · Provides Reset or Interrupt Signals to the System
- · Counter May Be Stopped while the Processor is in Debug State or in Idle Mode

## 18.3 Block Diagram

Figure 18-1: Watchdog Timer Block Diagram



## 18.4 Functional Description

The Watchdog Timer is used to prevent system lock-up if the software becomes trapped in a deadlock. It is supplied with VDDCORE. It restarts with initial values on processor reset.

The watchdog is built around a 12-bit down counter, which is loaded with the value defined in the field WDV of the Mode Register (WDT\_MR). The Watchdog Timer uses the slow clock divided by 128 to establish the maximum watchdog period to be 16 seconds (with a typical slow clock of 32.768 kHz).

After a processor reset, the value of WDV is 0xFFF, corresponding to the maximum value of the counter with the external reset generation enabled (field WDRSTEN at 1 after a backup reset). This means that a default watchdog is running at reset, i.e., at power-up. The user can either disable the WDT by setting bit WDT\_MR.WDDIS or reprogram the WDT to meet the maximum watchdog period the application requires.

If the watchdog is restarted by writing into the Control Register (WDT\_CR), WDT\_MR must not be programmed during a period of time of three slow clock periods following the WDT\_CR write access. In any case, programming a new value in WDT\_MR automatically initiates a restart instruction.

WDT\_MR can be written only once. Only a processor reset resets it. Writing WDT\_MR reloads the timer with the newly programmed mode parameters.

In normal operation, the user reloads the watchdog at regular intervals before the timer underflow occurs, by setting bit WDT\_CR.WDRSTT. The watchdog counter is then immediately reloaded from WDT\_MR and restarted, and the slow clock 128 divider is reset and restarted. WDT\_CR is write-protected. As a result, writing WDT\_CR without the correct hard-coded key has no effect. If an underflow does occur, the "wdt\_fault" signal to the Reset Controller is asserted if bit WDT\_MR.WDRSTEN is set. Moreover, the bit WDUNF is set in the Status Register (WDT\_SR).

To prevent a software deadlock that continuously triggers the watchdog, the reload of the watchdog must occur while the watchdog counter is within a window between 0 and WDD, WDD is defined in WDT MR.

Any attempt to restart the watchdog while the watchdog counter is between WDV and WDD results in a watchdog error, even if the watchdog is disabled. The bit WDT\_SR.WDERR is updated and the "wdt\_fault" signal to the Reset Controller is asserted.

Note that this feature can be disabled by programming a WDD value greater than or equal to the WDV value. In such a configuration, restarting the Watchdog Timer is permitted in the whole range [0; WDV] and does not generate an error. This is the default configuration on reset (the WDD and WDV values are equal).

The status bits WDUNF (Watchdog Underflow) and WDERR (Watchdog Error) trigger an interrupt, provided the bit WDT\_MR.WDFIEN is set. The signal "wdt\_fault" to the Reset Controller causes a watchdog reset if the WDRSTEN bit is set as already explained in the Reset Controller documentation. In this case, the processor and the Watchdog Timer are reset, and the WDERR and WDUNF flags are reset.

If a reset is generated or if WDT\_SR is read, the status bits are reset, the interrupt is cleared, and the "wdt\_fault" signal to the reset controller is deasserted.

Writing WDT MR reloads and restarts the down counter.

While the processor is in debug state or in idle mode, the counter may be stopped depending on the value programmed for the bits WDIDLEHLT and WDDBGHLT in WDT MR.

© 2022 Microchip Technology Inc.

Figure 18-2: Watchdog Behavior



## 18.5 Watchdog Timer (WDT) User Interface

## Table 18-1: Register Mapping

| Offset | Register         | Name   | Access          | Reset       |
|--------|------------------|--------|-----------------|-------------|
| 0x00   | Control Register | WDT_CR | Write-only      | _           |
| 0x04   | Mode Register    | WDT_MR | Read/Write Once | 0x3FFF_2FFF |
| 0x08   | Status Register  | WDT_SR | Read-only       | 0x0000_0000 |

© 2022 Microchip Technology Inc. DS60001717B-page 363

## 18.5.1 Watchdog Timer Control Register

Name:WDT\_CR
Address:0x400E1450
Access:Write-only

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24     |  |  |  |  |  |
|----|-----|----|----|----|----|----|--------|--|--|--|--|--|
|    | KEY |    |    |    |    |    |        |  |  |  |  |  |
| 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16     |  |  |  |  |  |
| _  | _   | _  | _  | _  | _  | _  | _      |  |  |  |  |  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8      |  |  |  |  |  |
| _  | _   | _  | _  | _  | _  | _  | _      |  |  |  |  |  |
| 7  | 6   | 5  | 4  | 3  | 2  | 1  | 0      |  |  |  |  |  |
| _  | _   | _  | _  | _  | _  | _  | WDRSTT |  |  |  |  |  |

## **WDRSTT: Watchdog Restart**

0: No effect.

## **KEY: Password**

| Value | Name   | Description                                                       |
|-------|--------|-------------------------------------------------------------------|
| 0xA5  | PASSWD | Writing any other value in this field aborts the write operation. |

<sup>1:</sup> Restarts the watchdog if KEY is written to 0xA5.

## 18.5.2 Watchdog Timer Mode Register

Name:WDT\_MR

Address: 0x400E1454
Access: Read/Write Once

| 31    | 30      | 29        | 28       | 27 | 26 | 25 | 24 |  |  |  |
|-------|---------|-----------|----------|----|----|----|----|--|--|--|
| _     | _       | WDIDLEHLT | WDDBGHLT |    | WD | D  |    |  |  |  |
| 23    | 22      | 21        | 20       | 19 | 18 | 17 | 16 |  |  |  |
|       |         |           | WI       | DD |    |    |    |  |  |  |
| 15    | 14      | 13        | 12       | 11 | 10 | 9  | 8  |  |  |  |
|       |         | 1         |          | 11 |    |    | 0  |  |  |  |
| WDDIS | WDRPROC | WDRSTEN   | WDFIEN   |    | WD | V  |    |  |  |  |
|       |         |           |          |    |    |    |    |  |  |  |
| 7     | 6       | 5         | 4        | 3  | 2  | 1  | 0  |  |  |  |
|       | WDV     |           |          |    |    |    |    |  |  |  |

**Note:** The first write access prevents any further modification of the value of this register. Read accesses remain possible.

**Note:** The WDD and WDV values must not be modified within three slow clock periods following a restart of the watchdog performed by a write access in WDT CR. Any modification will cause the watchdog to trigger an end of period earlier than expected.

### **WDV: Watchdog Counter Value**

Defines the value loaded in the 12-bit watchdog counter.

### **WDFIEN: Watchdog Fault Interrupt Enable**

0: A watchdog fault (underflow or error) has no effect on interrupt.

1: A watchdog fault (underflow or error) asserts interrupt.

### **WDRSTEN: Watchdog Reset Enable**

0: A watchdog fault (underflow or error) has no effect on the resets.

1: A watchdog fault (underflow or error) triggers a watchdog reset.

### **WDRPROC: Watchdog Reset Processor**

0: If WDRSTEN is 1, a watchdog fault (underflow or error) activates all resets.

1: If WDRSTEN is 1, a watchdog fault (underflow or error) activates the processor reset.

## **WDDIS: Watchdog Disable**

0: Enables the Watchdog Timer.

1: Disables the Watchdog Timer.

## WDD: Watchdog Delta Value

Defines the permitted range for reloading the Watchdog Timer.

If the Watchdog Timer value is less than or equal to WDD, setting bit WDT CR.WDRSTT restarts the timer.

If the Watchdog Timer value is greater than WDD, setting bit WDT CR.WDRSTT causes a watchdog error.

## WDDBGHLT: Watchdog Debug Halt

0: The watchdog runs when the processor is in debug state.

1: The watchdog stops when the processor is in debug state.

### **WDIDLEHLT: Watchdog Idle Halt**

0: The watchdog runs when the system is in idle mode.

1: The watchdog stops when the system is in idle state.

## 18.5.3 Watchdog Timer Status Register

Name:WDT\_SR

Address:0x400E1458

AccessRead-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24    |
|----|----|----|----|----|----|-------|-------|
| _  | _  | _  | -  | -  | -  | -     | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16    |
| _  | _  | _  | -  | -  | -  | -     | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     |
| _  | _  | _  | 1  | 1  | 1  | 1     | _     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1     | 0     |
| _  | -  | -  | _  | _  | _  | WDERR | WDUNF |

## WDUNF: Watchdog Underflow (cleared on read)

0: No watchdog underflow occurred since the last read of WDT\_SR.

## WDERR: Watchdog Error (cleared on read)

0: No watchdog error occurred since the last read of WDT\_SR.

1: At least one watchdog error occurred since the last read of WDT\_SR.

<sup>1:</sup> At least one watchdog underflow occurred since the last read of WDT\_SR.

## 19. Reinforced Safety Watchdog Timer (RSWDT)

## 19.1 Description

The Reinforced Safety Watchdog Timer (RSWDT) works in parallel with the Watchdog Timer (WDT) to reinforce safe watchdog operations.

The RSWDT can be used to reinforce the safety level provided by the WDT in order to prevent system lock-up if the software becomes trapped in a deadlock. The RSWDT works in a fully operable mode, independent of the WDT. Its clock source is automatically selected from either the slow RC oscillator clock or main RC oscillator divided clock to get an equivalent slow RC oscillator clock. If the WDT clock source (for example, the 32 kHz crystal oscillator) fails, the system lock-up is no longer monitored by the WDT because the RSWDT performs the monitoring. Thus, there is no lack of safety irrespective of the external operating conditions. The RSWDT shares the same features as the WDT (i.e., a 12-bit down counter that allows a watchdog period of up to 16 seconds with slow clock at 32.768 kHz). It can generate a general reset or a processor reset only. In addition, it can be stopped while the processor is in Debug mode or Idle mode.

## 19.2 Embedded Characteristics

- Automatically Selected Reliable RSWDT Clock Source (independent of WDT clock source)
- · Windowed Watchdog
- · 12-bit Key-protected Programmable Counter
- · Provides Reset Signal to the System
- · Counter may be Stopped While Processor is in Debug State or Idle Mode

## 19.3 Block Diagram

Figure 19-1: Reinforced Safety Watchdog Timer Block Diagram



## 19.4 Functional Description

The RSWDT is supplied by VDDCORE. The RSWDT is initialized with default values on processor reset or on a power-on sequence and is disabled (its default mode) under such conditions.

The RSWDT must not be enabled if the WDT is disabled.

The main RC oscillator divided clock is selected if the main RC oscillator is already enabled by the application (CKGR\_MOR.MOSCRCEN = 1) or if the WDT is driven by the slow RC oscillator.

The RSWDT is built around a 12-bit down counter, which is loaded with a slow clock value other than that of the slow clock in the WDT, defined in the WDV (Watchdog Counter Value) field of the Mode Register (RSWDT\_MR). The RSWDT uses the slow clock divided by 128 to establish the maximum watchdog period to be 16 seconds (with a typical slow clock of 32.768 kHz).

After a processor reset, the value of WDV is 0xFFF, corresponding to the maximum value of the counter with the external reset generation enabled (RSWDT\_MR.WDRSTEN = 1 after a backup reset). This means that a default watchdog is running at reset, i.e., at power-up.

If the watchdog is restarted by writing into the Control Register (RSWDT\_CR), the RSWDT\_MR must not be programmed during a period of time of three slow clock periods following the RSWDT\_CR write access. Programming a new value in the RSWDT\_MR automatically initiates a restart instruction.

RSWDT\_MR can be written only once. Only a processor reset resets it. Writing RSWDT\_MR reloads the timer with the newly programmed mode parameters.

In normal operation, the user reloads the watchdog at regular intervals before the timer underflow occurs, by setting bit RSWDT\_CR.WDRSTT. The watchdog counter is then immediately reloaded from the RSWDT\_MR and restarted, and the slow clock 128 divider is reset and restarted. The RSWDT\_CR is write-protected. As a result, writing RSWDT\_CR without the correct hard-coded key has no effect. If an underflow does occur, the "wdt\_fault" signal to the reset controller is asserted if the bit RSWDT\_MR.WDRSTEN is set. Moreover, the bit WDUNF (Watchdog Underflow) is set in the Status Register (RSWDT\_SR).

To prevent a software deadlock that continuously triggers the RSWDT, the reload of the RSWDT must occur while the watchdog counter is within a window between 0 and the Watchdog Delta Value (WDD). WDD is defined in the RSWDT MR.

Any attempt to restart the watchdog while the watchdog counter is between the two values WDV and WDD results in a watchdog error, even if the RSWDT is disabled. The WDERR (Watchdog Error) bit is updated in the RSWDT\_SR and the "wdt\_fault" signal to the reset controller is asserted.

Note that the Windowed Watchdog feature can be disabled by programming a WDD value greater than or equal to the WDV value. In such a configuration, restarting the RSWDT is permitted in the whole range 0 to WDV and does not generate an error. This is the default configuration on reset (the WDD and WDV values are equal).

The signal "wdt\_fault" to the reset controller causes a Watchdog reset if the WDRSTEN bit is set as explained in Section 15. "Reset Controller (RSTC)". In this case, the processor and the RSWDT are reset, and the WDUNF and WDERR flags are reset.

If a reset is generated, or if RSWDT\_SR is read, the status bits are reset, and the "wdt\_fault" signal to the reset controller is deasserted. Writing RSWDT MR reloads and restarts the down counter.

The RSWDT is disabled after any power-on sequence.

While the processor is in debug state or in Idle mode, the counter may be stopped depending on the value programmed for the WDIDLE-HLT and WDDBGHLT bits in the RSWDT\_MR.

Figure 19-2: Watchdog Behavior



## 19.5 Reinforced Safety Watchdog Timer (RSWDT) User Interface

Table 19-1: Register Mapping

| Offset | Register         | Name     | Access          | Reset       |
|--------|------------------|----------|-----------------|-------------|
| 0x00   | Control Register | RSWDT_CR | Write-only      | _           |
| 0x04   | Mode Register    | RSWDT_MR | Read-write Once | 0x3FFF_AFFF |
| 0x08   | Status Register  | RSWDT_SR | Read-only       | 0x0000_0000 |

DS60001717B-page 370 © 2022 Microchip Technology Inc.

## 19.5.1 Reinforced Safety Watchdog Timer Control Register

Name:RSWDT\_CR
Address:0x400E1500
Access:Write-only

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24     |  |  |  |  |  |
|----|-----|----|----|----|----|----|--------|--|--|--|--|--|
|    | KEY |    |    |    |    |    |        |  |  |  |  |  |
| 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16     |  |  |  |  |  |
| _  | _   | _  | -  | _  | _  | -  | _      |  |  |  |  |  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8      |  |  |  |  |  |
| _  | _   | _  | 1  | _  | _  | 1  | _      |  |  |  |  |  |
| 7  | 6   | 5  | 4  | 3  | 2  | 1  | 0      |  |  |  |  |  |
| _  | _   | _  | -  | _  | _  | -  | WDRSTT |  |  |  |  |  |

## **WDRSTT: Watchdog Restart**

0: No effect.

1: Restarts the watchdog.

## **KEY: Password**

| Valu | ie | Name   | Description                                                       |
|------|----|--------|-------------------------------------------------------------------|
| 0xC  | 4  | PASSWD | Writing any other value in this field aborts the write operation. |

## 19.5.2 Reinforced Safety Watchdog Timer Mode Register

Name:RSWDT\_MR
Address:0x400E1504
Access: Read-write Once

| 31    | 30      | 29        | 28       | 27 | 26 | 25 | 24 |  |  |
|-------|---------|-----------|----------|----|----|----|----|--|--|
| _     | _       | WDIDLEHLT | WDDBGHLT |    | WD | D  |    |  |  |
| 23    | 22      | 21        | 20       | 19 | 18 | 17 | 16 |  |  |
|       |         |           | WI       | DD |    |    |    |  |  |
| 15    | 14      | 13        | 12       | 11 | 10 | 9  | 8  |  |  |
| WDDIS | WDRPROC | WDRSTEN   | _        |    | WD | V  |    |  |  |
| 7     | 6       | 5         | 4        | 3  | 2  | 1  | 0  |  |  |
|       | WDV     |           |          |    |    |    |    |  |  |

Note 1: The first write access prevents any further modification of the value of this register; read accesses remain possible.

### **WDV: Watchdog Counter Value**

Defines the value loaded in the 12-bit watchdog counter.

### **WDRSTEN: Watchdog Reset Enable**

0: A Watchdog fault (underflow or error) has no effect on the resets.

1: A Watchdog fault (underflow or error) triggers a watchdog reset.

### **WDRPROC: Watchdog Reset Processor**

0: If WDRSTEN is 1, a watchdog fault (underflow or error) activates all resets.

1: If WDRSTEN is 1, a watchdog fault (underflow or error) activates the processor reset.

### WDD: Watchdog Delta Value

Defines the permitted range for reloading the RSWDT.

If the RSWDT value is less than or equal to WDD, writing RSWDT\_CR with WDRSTT = 1 restarts the timer.

If the RSWDT value is greater than WDD, writing RSWDT\_CR with WDRSTT = 1 causes a Watchdog error.

## WDDBGHLT: Watchdog Debug Halt

0: The RSWDT runs when the processor is in debug state.

1: The RSWDT stops when the processor is in debug state.

### **WDIDLEHLT: Watchdog Idle Halt**

0: The RSWDT runs when the system is in Idle mode.

1: The RSWDT stops when the system is in idle state.

<sup>2:</sup> The WDD and WDV values must not be modified within three slow clock periods following a restart of the watchdog performed by means of a write access in the RSWDT\_CR, else the watchdog may trigger an end of period earlier than expected.

## **WDDIS: Watchdog Disable**

- 0: Enables the RSWDT.
- 1: Disables the RSWDT.

## 19.5.3 Reinforced Safety Watchdog Timer Status Register

Name:RSWDT\_SR Address:0x400E1508 Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24    |
|----|----|----|----|----|----|-------|-------|
| _  | _  | _  | ı  | ı  | 1  | 1     | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16    |
| _  | _  | _  | -  | -  | -  | 1     | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     |
| _  | _  | _  | ı  | ı  | 1  | 1     | _     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1     | 0     |
| _  | _  | _  | 1  | 1  | 1  | WDERR | WDUNF |

## **WDUNF: Watchdog Underflow**

0: No watchdog underflow occurred since the last read of RSWDT\_SR.

1: At least one watchdog underflow occurred since the last read of RSWDT\_SR.

## **WDERR: Watchdog Error**

0: No watchdog error occurred since the last read of RSWDT\_SR.

1: At least one watchdog error occurred since the last read of RSWDT\_SR.

## 20. Supply Controller (SUPC)

## 20.1 Description

The Supply Controller (SUPC) controls the supply voltages of the system and manages the backup Low-power mode. In this mode, current consumption is reduced to less than 1  $\mu$ A (typ) for backup power retention. Exit from this mode is possible on multiple wakeup sources. The SUPC also generates the slow clock by selecting either the low-power RC oscillator or the low-power crystal oscillator.

## 20.2 Embedded Characteristics

- Manages VDDCORE and the Backup Low-power Mode by Controlling the Embedded Voltage Regulator
- · Manages the LCD Power Supply VDDLCD and the Backup Low-power Mode by Controlling the Embedded LCD Voltage Regulator
- A Supply Monitor Detection on VDDIO or a Brownout Detection on VDDCORE Triggers a System Reset
- A Zero-power Power-on Reset on VDDBU\_SW Triggers a System Reset
- Generates the Slow Clock SLCK by Selecting Either the 32 kHz Low-power RC Oscillator or the 32 kHz Low-power Crystal Oscillator
- · Supports Multiple Wakeup Sources for Exit from Backup Low-power Mode
  - Force Wakeup Pin, with Programmable Debouncing
  - Up to 16 Wakeup Inputs (including Tamper Inputs), with Programmable Debouncing
  - Real-time Clock Alarm
  - Real-time Timer Alarm
  - Supply Monitor Detection on VDDIO, with Programmable Scan Period and Voltage Threshold

## 20.3 Block Diagram

Figure 20-1: Supply Controller Block Diagram



Note: TMPx signals and WKUPx signals are multiplexed on the same pins (e.g., TMP0/WKUP0, TMP1/WKUP10, etc.). This generates a wakeup event only, a tamper event only or a wakeup and a tamper event.

## 20.4 Functional Description

### 20.4.1 Supply Controller Overview

The device can be divided into two power supply areas:

- The backup VDDBU\_SW power supply that includes the Supply Controller, a part of the Reset Controller, the slow clock switch, the general-purpose backup registers, the supply monitor and the clock which includes the Real-time Timer and the Real-time Clock.
- The core power supply that includes the other part of the Reset Controller, the Brownout Detector, the processor, the SRAM memory, the Flash memory and the peripherals.

The SUPC controls the core power supply and intervenes when the VDDBU\_SW power supply rises (when the system is starting) or when the backup Low-power mode is entered.

The SUPC also integrates the slow clock generator which is based on a 32 kHz crystal oscillator and an embedded 32 kHz RC oscillator. The slow clock defaults to the RC oscillator, but the software can enable the crystal oscillator and select it as the slow clock source.

The SUPC and the VDDBU\_SW power supply have a reset circuitry based on a zero-power power-on reset cell. The zero-power power-on reset allows the SUPC to start properly as soon as the VDDBU\_SW voltage becomes valid.

At startup of the system, once the backup voltage VDDBU\_SW is valid and the embedded 32-kHz RC oscillator is stabilized, the SUPC starts up the core voltage regulator and ties the SHDN pin to VDDBU. Once the VDDCORE voltage is valid, it releases the system reset signal (vddcore\_nreset) to the RSTC. The RSTC module then releases the subsystem 0 reset signals (proc\_nreset and periph\_nreset). Note that the subsystem 1 remains in reset after powerup.

Once the system has started, the user can program a supply monitor and/or a brownout detector. If a powerfail condition occurs on either VDDIO or on VDDCORE power supplies, the SUPC asserts the system reset signal (vddcore\_nreset). This signal is released when the powerfail condition is cleared.

When the backup Low-power mode is entered, the SUPC sequentially asserts the system reset signal and disables the voltage regulator, in order to maintain only the VDDBU\_SW power supply. Current consumption is reduced to less than one microamp for the backup part retention. Exit from this mode is possible on multiple wakeup sources including an event on the FWUP pin or WKUPx pins, or a clock alarm. To exit this mode, the SUPC operates in the same way as system startup by enabling the core voltage regulator and the SHDN pin.

### 20.4.2 Slow Clock Generator

The SUPC embeds a slow clock generator that is supplied with the VDDBU\_SW power supply. As soon as VDDBU\_SW is supplied, both the crystal oscillator and the embedded RC oscillator are powered up, but only the embedded RC oscillator is enabled. This allows the slow clock to be valid in a short time (about 100  $\mu$ s).

The user can select the crystal oscillator to be the source of the slow clock, as it provides a more accurate frequency. The command is executed by writing the Supply Controller Control register (SUPC\_CR) with the XTALSEL bit at 1, resulting in the following sequence:

- 1. The crystal oscillator is enabled.
- 2. A number of slow RC oscillator clock periods is counted to cover the startup time of the crystal oscillator (refer to the electrical characteristics for information on 32 kHz crystal oscillator startup time).
- 3. The slow clock is switched to the output of the crystal oscillator.
- 4. The RC oscillator is disabled to save power.

The switching time may vary depending on the slow RC oscillator clock frequency range. The switch of the slow clock source is glitch-free. The OSCSEL bit of the Supply Controller Status register (SUPC\_SR) indicates that the switchover has completed.

Reverting to the RC oscillator is only possible by shutting down the VDDBU SW power supply.

If the crystal oscillator is not needed, the XIN32 and XOUT32 pins should be left unconnected.

The user can also put the crystal oscillator in Bypass mode instead of connecting a crystal. In this case, the user has to provide the external clock signal on XIN32. For details of input characteristics of the XIN32 pin, refer to the section "Electrical Characteristics". To enter Bypass mode, the OSCBYPASS bit of the Supply Controller Mode Register (SUPC\_MR) must be set to 1 before writing a 1 to the bit XTALSEL.

## 20.4.3 Core Voltage Regulator Control/Low-power Backup Mode

The SUPC can be used to control the embedded voltage regulator.

The voltage regulator automatically adapts its quiescent current depending on the required load current. For details, refer to the section "Electrical Characteristics".

The voltage regulator can be switched off and the device put in Backup mode by setting the bit VROFF in SUPC CR.

This asserts the system reset signal after the write resynchronization time, which lasts two slow clock cycles (worst case). Once the system reset signal is asserted, the processor and the peripherals are stopped one slow clock cycle before the core voltage regulator shuts off and the SHDN pin is pulled down to ground.

When the embedded voltage regulator is not used and VDDCORE is supplied via an external supply, the voltage regulator can be disabled. This is done by clearing the ONREG bit in SUPC MR.

## 20.4.4 Segmented LCD Voltage Regulator Control

The SUPC can be used to select the power supply source of the Segmented LCD (SLCD) voltage regulator.

This selection is done by the LCDMODE field in SUPC\_MR. After a backup reset, the LCDMODE field is at 0. No power supply source is selected and the SLCD reset signal is asserted.

The status of the SLCD Controller (SLCDC) reset is given by the LCDS field in SUPC SR.

- If LCDMODE is written to 2 while it is at 0, after the write resynchronization time (about 2 slow clock cycles), the external power supply source is selected, then after one slow clock cycle, the SLCDC reset signal is released.
- If LCDMODE is written to 0 while it is at 2, after the write resynchronization time (about 2 slow clock cycles), the SLCDC reset signal is asserted, then after one slow clock cycle, the external power supply source is deselected.
- If LCDMODE is written to 3 while it is at 0, after the write resynchronization time (about 2 slow clock cycles), the internal power supply source is selected and the embedded regulator is turned on, then after 15 slow clock cycles, the SLCDC reset signal is released.
- If LCDMODE is written to 0 while it is at 3, after the write resynchronization time (about 2 slow clock cycles), the SLCDC reset signal, then after one slow clock cycle, the internal power supply source is deselected.

There are several restrictions concerning the write of the LCDMODE field:

- The user must check that the previous power supply selection is done before writing LCDMODE again. To do so, the user must check that the LCDS flag has the correct value. If LCDMODE is cleared, the LCDS flag is cleared. If LCDMODE is set to 2 or 3, the LCDS flag is set.
- Writing LCDMODE to 2 while it is at 3 or writing LCDMODE to 3 while it is at 2 is forbidden and has no effect.
- Before writing LCDMODE to 2, the user must ensure that the external power supply is ready and supplies the VDDLCD pin.
- Before writing LCDMODE to 3, the user must ensure that the external power supply does not supply the VDDLCD pin.

The SLCD can be used in all low-power modes.

## 20.4.5 Using Backup Battery/Automatic Power Switch

The power switch automatically selects either VDDBU or VDDIO as a power source.

As soon as VDDIO is present (higher than 1.9V), it supplies the backup area of the device (VDDBU\_SW = VDDIO) even if the voltage of VDDBU is higher than VDDIO. If not, the backup area is supplied by the VDDBU voltage source (VDDBU\_SW = VDDBU). For more information on power supply schematics, refer to the section "Power Supplies".

### 20.4.6 Supply Monitor

The SUPC embeds a supply monitor located in the VDDBU SW power domain and which monitors VDDIO power supply.

The supply monitor can be used to prevent the processor from falling into an unpredictable state if the main power supply drops below a certain level.

The threshold of the supply monitor is programmable. It can be selected from 1.9V to 3.4V by steps of 100 mV. This threshold is configured in the SMTH field of the Supply Controller Supply Monitor Mode register (SUPC SMMR).

The supply monitor can also be enabled during one slow clock period on every one of either 32, 256 or 2048 slow clock periods, depending on the user selection. This is configured in the SMSMPL field in SUPC\_SMMR.

Enabling the supply monitor for such reduced times divides the typical supply monitor power consumption by factors of 2, 16 or 128, respectively, if continuous monitoring of the VDDIO power supply is not required.

A supply monitor detection can either generate a system reset (vddcore\_nreset signal is asserted) or a system wakeup. Generating a system reset when a supply monitor detection occurs is enabled by setting the SMRSTEN bit in SUPC\_SMMR.

Waking up the system when a supply monitor detection occurs is enabled by setting the SMEN bit in the Supply Controller Wakeup Mode register (SUPC\_WUMR).

The SUPC provides two status bits for the supply monitor in the SUPC\_SR. These bits determine whether the last wakeup was due to the supply monitor:

- The SMOS bit provides real-time information, updated at each measurement cycle or updated at each Slow Clock cycle, if the measurement is continuous.
- The SMS bit provides saved information and shows a supply monitor detection has occurred since the last read of SUPC SR.

The SMS bit generates an interrupt if the SMIEN bit is set in SUPC\_SMMR.

Figure 20-2: Supply Monitor Status Bit and Associated Interrupt



## 20.4.7 Backup Power Supply Reset

### 20.4.7.1 Raising the Backup Power Supply

As soon as the backup voltage VDDBU\_SW rises, the 32 kHz RC oscillator is powered up and the zero-power power-on reset cell maintains its output low as long as VDDBU\_SW has not reached its target voltage. During this time, the SUPC is reset. When the VDDBU\_SW voltage becomes valid and zero-power power-on reset signal is released, a counter is started for five slow clock cycles. This is the period required for the 32 kHz RC oscillator to stabilize.

After this time, the SHDN pin is asserted high and the core voltage regulator is enabled. The core power supply rises and the brownout detector provides the core regulator status as soon as the core voltage VDDCORE is valid. The system reset signal is then released to the Reset Controller after the core voltage status has been confirmed as being valid for at least one slow clock cycle.

3 x Slow Clock 2 x Slow Clock 6.5 x Slow Clock 7 x Slow Clock Cycles Voltage Regulator Cycles Cycles Cycles (5 for startup slow RC + 2 for synchro.), 11  $\Pi$ 1 П Zero-Power POR 11 **Backup Power Supply** П Zero-Power Power-On  $|\cdot|$ Reset Cell output 1  $\Pi$ 22-42 kHz RC Oscillator output П SHDN  $|\cdot|$ 1 11 1.1 Core Power Supply  $\Pi$ 1 1 Fast RC Oscillator output ١  $\Pi$ Core Regulator Status  $\Pi$ from BOD core 1.1 11 System Reset П (vddcore\_nreset) RSTC.ERSTL default = 2 NRST  $\Pi$ (no ext. drive assumed) 1 1 11 П Peripheral Reset Τ П **Processor Reset** 11 (Core 0 only)

Figure 20-3: Raising the VDDBU\_SW Power Supply

Note: After processor reset rising, the core starts fetching instructions from Flash at 4 MHz.

## 20.4.7.2 SHDN Output Pin

The SHDN pin is designed to drive the enable pin of an external voltage regulator. This pin is controlled by the VROFF bit in SUPC\_CR. When the device goes into Backup mode (bit VROFF set), the SHDN pin is asserted low. Upon a wakeup event, the SHDN pin is released (VDDBU level).

### 20.4.8 System Reset

The SUPC manages the system reset signal (vddcore\_nreset) to the Reset Controller, as described in Section 20.4.7 "Backup Power Supply Reset". The system reset signal is normally asserted before shutting down the core power supply and released as soon as the core power supply is correctly regulated.

There are two additional sources which can be programmed to activate the system reset signal:

- · a supply monitor detection
- · a brownout detection

### 20.4.8.1 Supply Monitor Reset

The supply monitor can generate a reset of the system. This can be enabled by setting the SMRSTEN bit in SUPC\_SMMR.

The output of the supply monitor is synchronized on SLCK. If SMRSTEN is set and if a supply monitor detection occurs, the system reset is asserted one or two slow clock cycles after the detection.

#### 20.4.8.2 Brownout Detector Reset

The brownout detector provides the core voltage status signal (BODCORE\_out) to the SUPC which indicates that the voltage regulation is operating as programmed. If this signal is lost for longer than one slow clock period while the voltage regulator is enabled, the SUPC can assert a system reset signal. This feature is enabled by setting BODRSTEN in SUPC MR.

If BODRSTEN is set and the voltage regulation is lost (output voltage of the regulator too low), the system reset signal is asserted for a minimum of one slow clock cycle and then released if the core voltage status has been reactivated. The BODRSTS bit is set in SUPC\_SR, indicating the source of the last reset.

The system reset signal remains active as long as the core voltage status signal (BODCORE out) indicates a powerfail condition.

#### 20.4.8.3 Power-on-Reset on VDDBU SW

The power-on-reset monitors VDDBU\_SW. It is active by default and monitors voltage at startup but also during powerdown. It can be deactivated by clearing the BUPPOREN bit in SUPC\_MR. If VDDBU\_SW goes below the threshold voltage, the chip is reset. Note that due to the automatic power switch, VDDBU\_SW can be either VDDIO or VDDBU.

### 20.4.9 Wakeup Sources

The wakeup events allow the device to exit Backup mode. When a wakeup event is detected, the SUPC performs a sequence which automatically reenables the core power supply.

© 2022 Microchip Technology Inc.

Figure 20-4: SAM4C16/8/4 Wakeup Sources





Figure 20-5: SAM4C32 Wakeup Sources

### 20.4.9.1 Force Wakeup

The FWUP pin is enabled as a wakeup source by setting the FWUPEN bit in SUPC\_WUMR. The FWUPDBC field in the same register then selects the debouncing period, which can be selected between 3, 32, 512, 4,096 or 32,768 slow clock cycles. This corresponds to about 100 µs, about 1 ms, about 16 ms, about 128 ms and about 1 second, respectively (for a typical slow clock frequency of 32 kHz). Configuring FWUPDBC to 0 selects an immediate wakeup, i.e., the FWUP pin must transition from high to low and remain low during at least one slow clock period to wake up the core power supply.

If the FWUP pin is asserted for a time longer than the debouncing period, a system wakeup is started and the FWUPS bit in SUPC\_SR is set and remains high until the register is read.

#### 20.4.9.2 Wakeup Inputs

The wakeup inputs WKUPx can be programmed to perform a system wakeup. Each input can be enabled by setting the corresponding bit, WKUPENx, in the Wakeup Inputs register (SUPC\_WUIR). The wakeup level can be selected with the corresponding polarity bit, WKUPTx, also located in SUPC\_WUIR.

A logical OR combination of all the resulting signals triggers a debouncing counter. The WKUPDBC field can be configured to select a debouncing period of 3, 32, 512, 4,096 or 32,768 slow clock cycles. This corresponds, respectively, to about 100  $\mu$ s, about 1 ms, about 16 ms, about 128 ms and about 1 second (for a typical slow clock frequency of 32 kHz). Configuring WKUPDBC to 0 selects an immediate wakeup, i.e., an enabled WKUP pin must be active according to its polarity during a minimum of one slow clock period to wake up the core power supply.

If an enabled WKUPx pin holds the active polarity for a time longer than the debouncing period, a system wakeup is started and flags WKUPISx, as shown in Figure 20-4 and Figure 20-5, are reported in SUPC\_SR. This enables the user to identify the source of the wakeup. However, if a new wakeup condition occurs, the primary information is lost. No new wakeup can be detected since the primary wakeup condition has disappeared.

Prior to instructing the system to enter Backup mode, if the field WKUPDBC > 0, it must be verified that none of the WKUPx pins, enabled for a wakeup (exit of Backup mode), holds an active polarity. The verification can be made by reading the pin status in the PIO controller. If WKUPENx=1 and the pin WKUPx holds an active polarity, the system must not be instructed to enter Backup mode.

Figure 20-6: Entering and Exiting Backup Mode with a WKUP Pin



### 20.4.9.3 Low-power Debouncer Inputs (Tamper Detection Pins)

Low-power debouncer inputs are dedicated to tamper detection. If the tamper sensor is biased through a resistor and constantly driven by the power supply, this leads to power consumption as long as the tamper detection switch is in its active state. To prevent power consumption when the switch is in active state, the tamper sensor circuitry can be intermittently powered, thus, a specific waveform must be generated.

The waveform can be generated using pin RTCOUT0 in all modes, including Backup mode. Refer to the section "Real-time Counter (RTC)" for waveform generation.

For SAM4C16/8/4 devices, separate debouncers are embedded, one for WKUP0/TMP0 input and a shared one for WKUP10/TMP1, WKUP14/TMP2, WKUP15/TMP3 inputs. See Figure 20-4.

For SAM4C32 devices, separate debouncers are embedded for each wakeup/tamper input. See Figure 20-5.

The WKUP0/TMP0 and/or WKUP10/TMP1, WKUP14/TMP2, WKUP15/TMP3 inputs can be programmed to perform a system wakeup with a debouncing done by RTCOUT0. This can be enabled by setting LPDBCEN0/1/2/3 in SUPC\_WUMR.

These inputs can be also used when VDDCORE is powered to obtain the tamper detection function with a low power debounce function and to raise an interrupt.

The low-power debounce mode of operation requires the RTC output (RTCOUT0) to be configured to generate a duty cycle programmable pulse (i.e., OUT0 = 0x7 in RTC\_MR) in order to create the sampling points of both debouncers. The sampling point is the falling edge of the RTCOUT0 waveform.

Figure 20-7 shows an example of an application where two tamper switches are used. RTCOUT0 powers the external pullup used by the tampers.

Figure 20-7: Low-power Debouncer (Push-to-Make Switch, Pullup Resistors)



Figure 20-8: Low-power Debouncer (Push-to-Break Switch, Pulldown Resistors)



The duration of the debouncing period is configurable. The period is identical for all debouncers (i.e., the duration cannot be adjusted separately for each debouncer). The number of successive identical samples to wake up the system can be configured from 2 up to 8 in the LPDBC field of SUPC\_WUMR. The period of time between two samples can be configured in the TPERIOD field in the RTC\_MR. Power parameters can be adjusted by modifying the period of time in the THIGH field in RTC\_MR.

The wakeup polarity of the inputs can be independently configured by writing WKUPT0 /WKUPT10/WKUPT14/WKUPT15 bits in SUPC WUIR.

In order to determine which wakeup/tamper pin triggers the system wakeup, a status flag LPDBCSx is associated to each low-power debouncer. These flags can be read in the SUPC\_SR.

A debounce event (tamper detection) can perform an immediate clear (0 delay) on the first half of the general-purpose backup registers (GPBR). The LPDBCCLR bit must be set in SUPC\_WUMR. The clear capability for TMP1/TMP2/TMP3 can be individually disabled by setting the corresponding bit DISTMPCLR1/2/3.

Note that it is not mandatory to use the RTCOUT0 pin when using the WKUP0/WKUP10/WKUP14/WKUP15 pins as tampering inputs (TMP0/TMP1/TMP2/TMP3) in any mode. Using the RTCOUT0 pin provides a "sampling mode" to further reduce the power consumption of the tamper detection circuitry. If RTCOUT0 is not used, the RTC must be configured to create an internal sampling point for the debouncer logic. The period of time between two samples can be configured by programming the TPERIOD field in the RTC MR.

Figure 20-9 illustrates the use of WKUPx/TMPx without the RTCOUT0 pin.

Figure 20-9: Using WKUP/TMP Pins Without RTCOUT Pins



### 20.4.9.4 Clock Alarms

The RTC and the RTT alarms generate a system wakeup. This can be enabled by setting bits RTCEN and RTTEN in SUPC\_WUMR.

The SUPC does not provide any status, as the information is available in the user interface of either the Real-time Timer or the Real-time Clock.

### 20.4.9.5 Supply Monitor Detection

The supply monitor can generate a system wakeup. See Section 20.4.6 "Supply Monitor".

## 20.5 Register Write Protection

To prevent any single software error from corrupting SUPC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the System Controller Write Protection Mode Register (SYSC\_WPMR).

The following registers can be write-protected:

- · RSTC Mode Register
- RTT Mode Register
- RTT Alarm Register
- RTC Control Register
- · RTC Mode Register
- RTC Time Alarm Register
- RTC Calendar Alarm Register
- · General Purpose Backup Registers
- · Supply Controller Control Register
- Supply Controller Supply Monitor Mode Register
- · Supply Controller Mode Register
- Supply Controller Wakeup Mode Register

## 20.6 Supply Controller (SUPC) User Interface

The user interface of the SUPC is part of the System Controller user interface.

## 20.6.1 System Controller (SYSC) User Interface

Table 20-1: System Controller Peripheral Offsets

| Offset      | System Controller Peripheral     | Name      |
|-------------|----------------------------------|-----------|
| 0x00-0x0c   | Reset Controller                 | RSTC      |
| 0x10-0x2C   | Supply Controller                | SUPC      |
| 0x30-0x3C   | Real Time Timer                  | RTT       |
| 0x50-0x5C   | Watchdog Timer                   | WDT       |
| 0x60-0x8C   | Real Time Clock                  | RTC       |
| 0x90-0xDC   | General Purpose Backup Register  | GPBR      |
| 0xE0        | Reserved                         | _         |
| 0xE4        | Write Protection Mode Register   | SYSC_WPMR |
| 0xE8-0xF8   | Reserved                         | _         |
| 0xFC        | Reserved                         | _         |
| 0x100-0x10C | Reinforced Safety Watchdog Timer | RSWDT     |
| 0x110-0x124 | Time Stamping Registers          | RTC       |

## 20.6.2 Supply Controller (SUPC) User Interface

Table 20-2: Register Mapping

| Offset | Register                                       | Name      | Access     | Reset       |
|--------|------------------------------------------------|-----------|------------|-------------|
| 0x00   | Supply Controller Control Register             | SUPC_CR   | Write-only | -           |
| 0x04   | Supply Controller Supply Monitor Mode Register | SUPC_SMMR | Read/Write | 0x0000_0000 |
| 0x08   | Supply Controller Mode Register                | SUPC_MR   | Read/Write | 0x0000_DA00 |
| 0x0C   | Supply Controller Wakeup Mode Register         | SUPC_WUMR | Read/Write | 0x0000_0000 |
| 0x10   | Supply Controller Wakeup Inputs Register       | SUPC_WUIR | Read/Write | 0x0000_0000 |
| 0x14   | Supply Controller Status Register              | SUPC_SR   | Read-only  | 0x0000_0000 |
| 0x18   | Reserved                                       | -         | _          | _           |
| 0xFC   | Reserved                                       | _         | -          | _           |

© 2022 Microchip Technology Inc. DS60001717B-page 387

## 20.6.3 Supply Controller Control Register

Name:SUPC\_CR
Address:0x400E1410
Access:Write-only

| 31 | 30  | 29 | 28 | 27      | 26    | 25 | 24 |  |  |  |
|----|-----|----|----|---------|-------|----|----|--|--|--|
|    | KEY |    |    |         |       |    |    |  |  |  |
| 23 | 22  | 21 | 20 | 19      | 18    | 17 | 16 |  |  |  |
| _  | _   | _  | -  | _       | _     | 1  | _  |  |  |  |
| 15 | 14  | 13 | 12 | 11      | 10    | 9  | 8  |  |  |  |
| _  | _   | _  | _  | _       | _     | -  | _  |  |  |  |
| 7  | 6   | 5  | 4  | 3       | 2     | 1  | 0  |  |  |  |
| _  | _   | _  | _  | XTALSEL | VROFF | _  | _  |  |  |  |

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).

## **VROFF: Voltage Regulator Off**

0 (NO\_EFFECT): No effect.

1 (STOP\_VREG): If KEY is correct, asserts the system reset signal and stops the voltage regulator.

### **XTALSEL: Crystal Oscillator Select**

0 (NO\_EFFECT): No effect.

1 (CRYSTAL\_SEL): If KEY is correct, switches the slow clock on the crystal oscillator output.

### **KEY: Password**

| Value | Name   | Description                                                       |
|-------|--------|-------------------------------------------------------------------|
| 0xA5  | PASSWD | Writing any other value in this field aborts the write operation. |

DS60001717B-page 388

## 20.6.4 Supply Controller Supply Monitor Mode Register

Name:SUPC\_SMMR Address:0x400E1414 Access:Read/Write

| 31 | 30 | 29    | 28      | 27   | 26     | 25 | 24 |
|----|----|-------|---------|------|--------|----|----|
| _  | _  | _     | _       | _    | -      | 1  | _  |
| 23 | 22 | 21    | 20      | 19   | 18     | 17 | 16 |
| _  | _  | _     | _       | _    | -      | 1  | _  |
| 15 | 14 | 13    | 12      | 11   | 10     | 9  | 8  |
| _  | _  | SMIEN | SMRSTEN | _    | SMSMPL |    |    |
| 7  | 6  | 5     | 4       | 3    | 2      | 1  | 0  |
| _  | _  | _     | _       | SMTH |        |    |    |

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC\_WPMR).

## **SMTH: Supply Monitor Threshold**

Selects the threshold voltage of the supply monitor. Refer to the section "Electrical Characteristics" for voltage values.

## **SMSMPL: Supply Monitor Sampling Period**

| Value | Name     | Description                                                     |
|-------|----------|-----------------------------------------------------------------|
| 0     | SMD      | Supply Monitor disabled                                         |
| 1     | CSM      | Continuous Supply Monitor                                       |
| 2     | 32SLCK   | Supply Monitor enabled one SLCK period every 32 SLCK periods    |
| 3     | 256SLCK  | Supply Monitor enabled one SLCK period every 256 SLCK periods   |
| 4     | 2048SLCK | Supply Monitor enabled one SLCK period every 2,048 SLCK periods |

## **SMRSTEN: Supply Monitor Reset Enable**

0 (NOT ENABLE): The system reset signal is not affected when a supply monitor detection occurs.

## **SMIEN: Supply Monitor Interrupt Enable**

0 (NOT\_ENABLE): The SUPC interrupt signal is not affected when a supply monitor detection occurs.

1 (ENABLE): The SUPC interrupt signal is asserted when a supply monitor detection occurs.

<sup>1 (</sup>ENABLE): The system reset signal is asserted when a supply monitor detection occurs.

## 20.6.5 Supply Controller Mode Register

Name:SUPC\_MR
Address:0x400E1418
Access:Read/Write

| 31       | 30    | 29      | 28        | 27       | 26 | 25 | 24 |  |  |  |
|----------|-------|---------|-----------|----------|----|----|----|--|--|--|
|          | KEY   |         |           |          |    |    |    |  |  |  |
| 23       | 22    | 21      | 20        | 19       | 18 | 17 | 16 |  |  |  |
| _        | _     | _       | OSCBYPASS | 1        | _  | _  | _  |  |  |  |
| 15       | 14    | 13      | 12        | 11       | 10 | 9  | 8  |  |  |  |
| BUPPOREN | ONREG | BODDIS  | BODRSTEN  | 1        | -  | _  | -  |  |  |  |
| 7        | 6     | 5       | 4         | 3        | 2  | 1  | 0  |  |  |  |
| _        | _     | LCDMODE |           | LCDVROUT |    |    |    |  |  |  |

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC WPMR).

### **LCDVROUT: LCD Voltage Regulator Output**

Adjusts the output voltage of the LCD Voltage Regulator. Refer to the section "Electrical Characteristics" for voltage values.

## **LCDMODE: LCD Controller Mode of Operation**

| Value | Name        | Description                                                                                          |
|-------|-------------|------------------------------------------------------------------------------------------------------|
| 0     | LCDOFF      | The internal supply source and the external supply source are both deselected (OFF mode).            |
| 1     | _           | Reserved                                                                                             |
| 2     | LCDON_EXTVR | The external supply source for LCD (VDDLCD) is selected (the LCD voltage regulator is in Hi-Z mode). |
| 3     | LCDON_INVR  | The internal supply source for LCD (the LCD Voltage Regulator) is selected (Active mode).            |

### **BODRSTEN: Brownout Detector Reset Enable**

0 (NOT\_ENABLE): The system reset signal is not affected when a brownout detection occurs.

1 (ENABLE): The system reset signal is asserted when a brownout detection occurs.

#### **BODDIS: Brownout Detector Disable**

0 (ENABLE): The core brownout detector is enabled.

1 (DISABLE): The core brownout detector is disabled.

### **ONREG: Voltage Regulator enable**

0 (ONREG\_UNUSED): Internal voltage regulator is not used (external power supply is used).

1 (ONREG\_USED): Internal voltage regulator is used.

### **BUPPOREN: Backup Area Power-On Reset Enable**

0 (BUPPOR\_DISABLE): Disables the backup POR.

1 (BUPPOR\_ENABLE): Enables the backup POR.

**Note:** The value written in BUPPOREN is effective when BUPPORS has the same value in Supply Controller Status Register.

## OSCBYPASS: Oscillator Bypass

0 (NO\_EFFECT): No effect. Clock selection depends on XTALSEL value.

1 (BYPASS): The 32 kHz crystal oscillator is bypassed if XTALSEL = 1. OSCBYPASS must be set before setting XTALSEL.

## **KEY: Password Key**

| ٧ | /alue | Name   | Description                                                       |
|---|-------|--------|-------------------------------------------------------------------|
| ( | 0xA5  | PASSWD | Writing any other value in this field aborts the write operation. |

## 20.6.6 Supply Controller Wakeup Mode Register

Name:SUPC\_WUMR Address:0x400E141C Access:Read/Write

| 31       | 30        | 29        | 28        | 27    | 26         | 25         | 24         |
|----------|-----------|-----------|-----------|-------|------------|------------|------------|
| _        | DISTSTMP3 | DISTSTMP2 | DISTSTMP1 | _     | DISTMPCLR3 | DISTMPCLR2 | DISTMPCLR1 |
| 23       | 22        | 21        | 20        | 19    | 18         | 17         | 16         |
| _        | 1         | LPDBCEN3  | LPDBCEN2  | -     |            | LPDBC      |            |
| 15       | 14        | 13        | 12        | 11    | 10         | 9          | 8          |
| _        |           | WKUPDBC   |           | -     |            | FWUPDBC    |            |
| 7        | 6         | 5         | 4         | 3     | 2          | 1          | 0          |
| LPDBCCLR | LPDBCEN1  | LPDBCEN0  | _         | RTCEN | RTTEN      | SMEN       | FWUPEN     |

This register can only be written if the WPEN bit is cleared in the System Controller Write Protection Mode Register (SYSC WPMR).

## **FWUPEN: Force Wakeup Enable**

0 (NOT ENABLE): The force wakeup pin has no wakeup effect.

1 (ENABLE): The force wakeup pin low forces a system wakeup.

### **SMEN: Supply Monitor Wakeup Enable**

0 (NOT\_ENABLE): The supply monitor detection has no wakeup effect.

1 (ENABLE): The supply monitor detection forces a system wakeup.

### **RTTEN: Real-time Timer Wakeup Enable**

0 (NOT ENABLE): The RTT alarm signal has no wakeup effect.

1 (ENABLE): The RTT alarm signal forces a system wakeup.

### **RTCEN: Real-time Clock Wakeup Enable**

0 (NOT ENABLE): The RTC alarm signal has no wakeup effect.

1 (ENABLE): The RTC alarm signal forces a system wakeup.

### LPDBCEN0: Low-power Debouncer Enable WKUP0/TMP0

0 (NOT ENABLE): The WKUP0/TMP0 input pin is not connected to the low-power debouncer.

1 (ENABLE): The WKUP0/TMP0 input pin is connected to the low-power debouncer and can force a system wakeup.

### LPDBCEN1: Low-power Debouncer Enable WKUP10/TMP1

0 (NOT\_ENABLE): The WKUP10/TMP1 input pin is not connected to the low-power debouncer.

1 (ENABLE): The WKUP10/TMP1 input pin is connected to the low-power debouncer and can force a system wakeup.

### LPDBCCLR: Low-power Debouncer Clear

- 0 (NOT ENABLE): A low-power debounce event does not create an immediate clear on the first half of GPBR registers.
- 1 (ENABLE): A low-power debounce event on WKUP0/TMP0 or WKUP10/14/15/TMP1/2/3 (if DISTMPCLR1/2/3 is cleared) generates an immediate clear on the first half of GPBR registers.

### **FWUPDBC: Force Wakeup Debouncer Period**

| Value | Name       | Description                                                                |
|-------|------------|----------------------------------------------------------------------------|
| 0     | IMMEDIATE  | Immediate, no debouncing, detected active at least on one Slow Clock edge. |
| 1     | 3_SLCK     | FWUP shall be low for at least 3 SLCK periods                              |
| 2     | 32_SLCK    | FWUP shall be low for at least 32 SLCK periods                             |
| 3     | 512_SLCK   | FWUP shall be low for at least 512 SLCK periods                            |
| 4     | 4096_SLCK  | FWUP shall be low for at least 4,096 SLCK periods                          |
| 5     | 32768_SLCK | FWUP shall be low for at least 32,768 SLCK periods                         |

### WKUPDBC: Wakeup Inputs Debouncer Period

| Value | Name       | Description                                                                |
|-------|------------|----------------------------------------------------------------------------|
| 0     | IMMEDIATE  | Immediate, no debouncing, detected active at least on one Slow Clock edge. |
| 1     | 3_SLCK     | WKUPx shall be in its active state for at least 3 SLCK periods             |
| 2     | 32_SLCK    | WKUPx shall be in its active state for at least 32 SLCK periods            |
| 3     | 512_SLCK   | WKUPx shall be in its active state for at least 512 SLCK periods           |
| 4     | 4096_SLCK  | WKUPx shall be in its active state for at least 4,096 SLCK periods         |
| 5     | 32768_SLCK | WKUPx shall be in its active state for at least 32,768 SLCK periods        |

### LPDBC: Low Power Debouncer Period

| Value | Name      | Description                                                              |
|-------|-----------|--------------------------------------------------------------------------|
| 0     | DISABLE   | Disable the low-power debouncers.                                        |
| 1     | 2_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 2 RTCOUT0 periods |
| 2     | 3_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 3 RTCOUT0 periods |
| 3     | 4_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 4 RTCOUT0 periods |
| 4     | 5_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 5 RTCOUT0 periods |
| 5     | 6_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 6 RTCOUT0 periods |
| 6     | 7_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 7 RTCOUT0 periods |
| 7     | 8_RTCOUT0 | WKUP0/10/14/15/TMP0/1/2/3 in active state for at least 8 RTCOUT0 periods |

#### LPDBCEN2: Low Power Debouncer Enable WKUP14/TMP2

- 0 (NOT\_ENABLE): The WKUP14/TMP2 input pin is not connected to the low-power debouncer.
- 1 (ENABLE): The WKUP14/TMP2 input pin is connected to the low-power debouncer and can force a system wakeup.

### LPDBCEN3: Low Power Debouncer Enable WKUP15/TMP3

- 0 (NOT\_ENABLE): The WKUP15/TMP3 input pin is not connected to the low-power debouncer.
- 1 (ENABLE): The WKUP15/TMP3 input pin is connected to the low-power debouncer and can force a system wakeup.

### DISTMPCLR1: Disable GPBR Clear Command from WKUP10/TMP1 pin

- 0 (ENABLE): The WKUP10/TMP1 input pin can clear the GPBR (if LPDBCCLR is enabled) when tamper is detected.
- 1 (DISABLE): The WKUP10/TMP1 input pin has no effect on the GPBR value (no clear on tamper detection).

#### DISTMPCLR2: Disable GPBR Clear Command from WKUP14/TMP2 Pin

- 0 (ENABLE): The WKUP14/TMP2 input pin can clear the GPBR (if LPDBCCLR is enabled) when tamper is detected.
- 1 (DISABLE): The WKUP14/TMP2 input pin has no effect on the GPBR value (no clear on tamper detection).

#### DISTMPCLR3: Disable GPBR Clear Command from WKUP15/TMP3 Pin

- 0 (ENABLE): The WKUP15/TMP3 input pin can clear the GPBR (if LPDBCCLR is enabled) when tamper is detected.
- 1 (DISABLE): The WKUP15/TMP3 input pin has no effect on the GPBR value (no clear on tamper detection).

### **DISTSTMP1: Disable Timestamp from WKUP10/TMP1 Pin**

- 0 (ENABLE): A tamper detection on WKUP10/TMP1 pin generates a timestamp.
- 1 (DISABLE): A tamper detection on WKUP10/TMP1 does NOT generate a report in timestamp register.

### **DISTSTMP2: Disable Timestamp from WKUP14/TMP2 Pin**

- 0 (ENABLE): A tamper detection on WKUP14/TMP2 pin generates a timestamp.
- 1 (DISABLE): A tamper detection on WKUP14/TMP2 does NOT generate a report in timestamp register.

### **DISTSTMP3: Disable Timestamp from WKUP15/TMP3 Pin**

- 0 (ENABLE): A tamper detection on WKUP15/TMP3 pin generates a timestamp.
- 1 (DISABLE): A tamper detection on WKUP15/TMP3 does NOT generate a report in timestamp register.

## 20.6.7 Supply Controller Wakeup Inputs Register

Name:SUPC\_WUIR Address:0x400E1420 Access:Read/Write

| 31       | 30       | 29       | 28       | 27       | 26       | 25      | 24      |
|----------|----------|----------|----------|----------|----------|---------|---------|
| WKUPT15  | WKUPT14  | WKUPT13  | WKUPT12  | WKUPT11  | WKUPT10  | WKUPT9  | WKUPT8  |
| 23       | 22       | 21       | 20       | 19       | 18       | 17      | 16      |
| WKUPT7   | WKUPT6   | WKUPT5   | WKUPT4   | WKUPT3   | WKUPT2   | WKUPT1  | WKUPT0  |
|          |          |          |          |          |          |         |         |
| 15       | 14       | 13       | 12       | 11       | 10       | 9       | 8       |
| WKUPEN15 | WKUPEN14 | WKUPEN13 | WKUPEN12 | WKUPEN11 | WKUPEN10 | WKUPEN9 | WKUPEN8 |
|          |          |          |          |          |          |         |         |
| 7        | 6        | 5        | 4        | 3        | 2        | 1       | 0       |
| WKUPEN7  | WKUPEN6  | WKUPEN5  | WKUPEN4  | WKUPEN3  | WKUPEN2  | WKUPEN1 | WKUPEN0 |

### **WKUPENx: WKUPx Input Enable**

0 (DISABLE): The corresponding wakeup input has no wakeup effect.

## WKUPTx: WKUPx Input Type

0 (LOW): A falling edge followed by a low level for a period defined by WKUPDBC in SUPC\_WUMR on the corresponding wakeup input forces a system wakeup.

1 (HIGH): A rising edge followed by a high level for a period defined by WKUPDBC in SUPC\_WUMR on the corresponding wakeup input forces a system wakeup.

<sup>1 (</sup>ENABLE): The corresponding wakeup input is enabled for a system wakeup.

## 20.6.8 Supply Controller Status Register

Name:SUPC\_SR
Address:0x400E1424
Access:Read-only

| 31       | 30       | 29       | 28       | 27       | 26       | 25      | 24      |
|----------|----------|----------|----------|----------|----------|---------|---------|
| WKUPIS15 | WKUPIS14 | WKUPIS13 | WKUPIS12 | WKUPIS11 | WKUPIS10 | WKUPIS9 | WKUPIS8 |
| 23       | 22       | 21       | 20       | 19       | 18       | 17      | 16      |
| WKUPIS7  | WKUPIS6  | WKUPIS5  | WKUPIS4  | WKUPIS3  | WKUPIS2  | WKUPIS1 | WKUPIS0 |
|          |          |          |          |          |          |         | _       |
| 15       | 14       | 13       | 12       | 11       | 10       | 9       | 8       |
| BUPPORS  | LPDBCS1  | LPDBCS0  | FWUPIS   | _        | LPDBCS3  | LPDBCS2 | LCDS    |
|          |          |          |          |          |          |         |         |
| 7        | 6        | 5        | 4        | 3        | 2        | 1       | 0       |
| OSCSEL   | SMOS     | SMS      | SMRSTS   | BODRSTS  | SMWS     | WKUPS   | FWUPS   |

**Note:** Because of the asynchronism between the Slow Clock (SLCK) and the System Clock (MCK), the status register flag reset is taken into account only two slow clock cycles after the read of the SUPC SR.

### FWUPS: FWUP Wakeup Status (cleared on read)

- 0 (NO): No wakeup due to the assertion of the FWUP pin has occurred since the last read of SUPC SR.
- 1 (PRESENT): At least one wakeup due to the assertion of the FWUP pin has occurred since the last read of SUPC\_SR.

### WKUPS: WKUP Wakeup Status (cleared on read)

- 0 (NO): No wakeup due to the assertion of the WKUP pins has occurred since the last read of SUPC\_SR.
- 1 (PRESENT): At least one wakeup due to the assertion of the WKUP pins has occurred since the last read of SUPC\_SR.

#### SMWS: Supply Monitor Detection Wakeup Status (cleared on read)

- 0 (NO): No wakeup due to a supply monitor detection has occurred since the last read of SUPC SR.
- 1 (PRESENT): At least one wakeup due to a supply monitor detection has occurred since the last read of SUPC\_SR.

### **BODRSTS: Brownout Detector Reset Status (cleared on read)**

- 0 (NO): No core brownout rising edge event has been detected since the last read of SUPC\_SR.
- 1 (PRESENT): At least one brownout output rising edge event has been detected since the last read of SUPC SR.

When the voltage remains below the defined threshold, there is no rising edge event at the output of the brownout detection cell. The rising edge event occurs only when there is a voltage transition below the threshold.

### SMRSTS: Supply Monitor Reset Status (cleared on read)

- 0 (NO): No supply monitor detection has generated a system reset since the last read of SUPC SR.
- 1 (PRESENT): At least one supply monitor detection has generated a system reset since the last read of SUPC\_SR.

### SMS: Supply Monitor Status (cleared on read)

- 0 (NO): No supply monitor detection since the last read of SUPC\_SR.
- 1 (PRESENT): At least one supply monitor detection since the last read of SUPC\_SR.

## **SMOS: Supply Monitor Output Status**

- 0 (HIGH): The supply monitor detected VDDIO higher than its threshold at its last measurement.
- 1 (LOW): The supply monitor detected VDDIO lower than its threshold at its last measurement.

### OSCSEL: 32 kHz Oscillator Selection Status

- 0 (RC): The slow clock, SLCK, is generated by the embedded 32 kHz RC oscillator.
- 1 (CRYST): The slow clock, SLCK, is generated by the 32 kHz crystal oscillator.

#### LCDS: LCD Status

0 (DISABLED): LCD controller is disabled.

1 (ENABLED): LCD controller is enabled.

#### LPDBCS2: Low Power Debouncer Tamper Status on WKUP14/TMP2 (cleared on read)

0 (NO): No tamper detection or wakeup due to the assertion of the WKUP14/TMP2 pin has occurred since the last read of SUPC SR.

1 (PRESENT): At least one tamper detection and wakeup (if enabled by WKUPEN14) due to the assertion of the WKUP14/TMP2 pin has occurred since the last read of SUPC\_SR. The SUPC interrupt line is asserted while LPDBCS2 is 1.

### LPDBCS3: Low Power Debouncer Tamper Status on WKUP15/TMP3 (cleared on read)

0 (NO): No tamper detection or wakeup due to the assertion of the WKUP15/TMP3 pin has occurred since the last read of SUPC SR.

1 (PRESENT): At least one tamper detection and wakeup (if enabled by WKUPEN15) due to the assertion of the WKUP15/TMP3 pin has occurred since the last read of SUPC\_SR. The SUPC interrupt line is asserted while LPDBCS2 is 1.

### **FWUPIS: FWUP Input Status**

0 (LOW): FWUP input is tied low.

1 (HIGH): FWUP input is tied high.

### LPDBCS0: Low Power Debouncer Wakeup Status on WKUP0/TMP0 (cleared on read)

0 (NO): No tamper detection or wakeup due to the assertion of the WKUP0/TMP0 pin has occurred since the last read of SUPC\_SR.

1 (PRESENT): At least one tamper detection and wakeup (if enabled by WKUPEN0) due to the assertion of the WKUP0/TMP0 pin has occurred since the last read of SUPC SR. The SUPC interrupt line is asserted while LPDBCS0 is 1.

### LPDBCS1: Low Power Debouncer Wakeup Status on WKUP10/TMP1 (cleared on read)

0 (NO): No tamper detection or wakeup due to the assertion of the WKUP10 pin has occurred since the last read of SUPC\_SR.

1 (PRESENT): At least one tamper detection and wakeup (if enabled by WKUPEN10) due to the assertion of the WKUP10/TMP1 pin has occurred since the last read of SUPC SR. The SUPC interrupt line is asserted while LPDBCS1 is 1.

### **BUPPORS: Backup Area Power-On Reset Status**

0 (BUPPOR DISABLED): Backup POR is disabled.

1 (BUPPOR ENABLED): Backup POR is enabled.

Note: The value written in BUPPOREN is effective when BUPPORENS has the same value in Supply Controller Status Register.

### WKUPISx: WKUPx Input Status (cleared on read)

0 (DIS): The corresponding wakeup input is disabled, or was inactive at the time the debouncer triggered a wakeup event.

1 (EN): The corresponding wakeup input was active at the time the debouncer triggered a wakeup event since the last read of SUPC\_SR.

# 20.6.9 System Controller Write Protection Mode Register

Name:SYSC\_WPMR
Access:Read/Write

| 31 | 30    | 29 | 28 | 27  | 26 | 25 | 24   |  |  |
|----|-------|----|----|-----|----|----|------|--|--|
|    | WPKEY |    |    |     |    |    |      |  |  |
| 23 | 22    | 21 | 20 | 19  | 18 | 17 | 16   |  |  |
|    |       |    | WP | KEY |    |    |      |  |  |
| 15 | 14    | 13 | 12 | 11  | 10 | 9  | 8    |  |  |
|    | WPKEY |    |    |     |    |    |      |  |  |
| 7  | 6     | 5  | 4  | 3   | 2  | 1  | 0    |  |  |
| _  | _     | _  | _  | -   | _  | _  | WPEN |  |  |

For more information on Write Protection registers, refer to Section 20.5 "Register Write Protection".

### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x525443 (RTC in ASCII).

1: Enables the write protection if WPKEY corresponds to 0x525443 (RTC in ASCII).

See Section 20.5 "Register Write Protection" for the list of registers that can be protected.

### **WPKEY: Write Protection Key**

| Value             | Name   | Description                                                                       |
|-------------------|--------|-----------------------------------------------------------------------------------|
| 0vE2E442 DASSMD   | DASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. |
| 0x525443   PASSWD |        | Always reads as 0.                                                                |

# 21. General Purpose Backup Registers (GPBR)

# 21.1 Description

The System Controller embeds 512 bits of General Purpose Backup registers organized as 16 32-bit registers.

It is possible to generate an immediate clear of the content of General Purpose Backup registers 0 to 7 (first half), if a Tamper event is detected on one of the tamper pins, TMP0 to TMP3. The content of the other General Purpose Backup registers (second half) remains unchanged.

The Supply Controller module must be programmed accordingly. In the register SUPC\_WUMR in the Supply Controller module, bits LPD-BCCLR and LPDBCEN[0..3] must be configured to 1 and LPDBC must be other than 0.

If a Tamper event has been detected, it is not possible to write to the General Purpose Backup registers while the LPDBCSx flags are not cleared in the Supply Controller Status Register (SUPC SR).

### 21.2 Embedded Characteristics

- 512 bits of General Purpose Backup Registers
- · Immediate Clear on Tamper Event

# 21.3 General Purpose Backup Registers (GPBR) User Interface

# Table 21-1: Register Mapping

| Offset | Register                           | Name       | Access     | Reset      |
|--------|------------------------------------|------------|------------|------------|
| 0x0    | General Purpose Backup Register 0  | SYS_GPBR0  | Read/Write | 0x00000000 |
|        |                                    |            |            |            |
| 0xCC   | General Purpose Backup Register 15 | SYS_GPBR15 | Read/Write | 0x00000000 |

# 21.3.1 General Purpose Backup Register x

Name:SYS\_GPBRx Address:0x400E1490 Access:Read/Write

| 31 | 30         | 29 | 28    | 27    | 26 | 25 | 24 |  |  |
|----|------------|----|-------|-------|----|----|----|--|--|
|    | GPBR_VALUE |    |       |       |    |    |    |  |  |
| 23 | 22         | 21 | 20    | 19    | 18 | 17 | 16 |  |  |
|    | GPBR_VALUE |    |       |       |    |    |    |  |  |
| 15 | 14         | 13 | 12    | 11    | 10 | 9  | 8  |  |  |
|    | GPBR_VALUE |    |       |       |    |    |    |  |  |
| 7  | 6          | 5  | 4     | 3     | 2  | 1  | 0  |  |  |
|    |            |    | GPBR_ | VALUE |    |    |    |  |  |

These registers are reset at first power-up and on each loss of VDDBU\_SW.

### GPBR\_VALUE: Value of GPBR x

If a Tamper event has been detected, it is not possible to write GPBR\_VALUE as long as the LPDBCS0 or LPDBCS3 flag has not been cleared in the Supply Controller Status Register (SUPC\_SR).

## 22. Enhanced Embedded Flash Controller (EEFC)

### 22.1 Description

The Enhanced Embedded Flash Controller (EEFC) provides the interface of the Flash block with the 32-bit internal bus.

Its 128-bit or 64-bit wide memory interface increases performance. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands. One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.

### 22.2 Embedded Characteristics

- Increases Performance in Thumb-2 Mode with 128-bit or 64-bit-wide Memory Interface up to 100 MHz
- · Code Loop Optimization
- · 128 Lock Bits, Each Protecting a Lock Region
- · 3 General-purpose GPNVM Bits
- · One-by-one Lock Bit Programming
- · Commands Protected by a Keyword
- · Erase the Entire Flash
- · Erase by Plane
- · Erase by Sector
- · Erase by Page
- · Provides Unique Identifier
- · Provides 512-byte User Signature Area
- · Supports Erasing before Programming
- · Locking and Unlocking Operations
- · ECC Single and Multiple Error Flags Report
- · Supports Read of the Calibration Bits

### 22.3 Product Dependencies

### 22.3.1 Power Management

The Enhanced Embedded Flash Controller (EEFC) is continuously clocked. The Power Management Controller has no effect on its behavior.

### 22.3.2 Interrupt Sources

The EEFC interrupt line is connected to the interrupt controller. Using the EEFC interrupt requires the interrupt controller to be programmed first. The EEFC interrupt is generated only if the value of bit EEFC\_FMR.FRDY is 1.

Table 22-1: Peripheral IDs

| Instance | ID |
|----------|----|
| EFC0     | 6  |
| EFC1     | 7  |

### 22.4 Functional Description

### 22.4.1 Embedded Flash Organization

The embedded Flash interfaces directly with the internal bus. The embedded Flash is composed of:

- · Two memory planes organized in several pages of the same size for dual-plane devices for the code
- A separate 2 x 512-byte memory area which includes the unique chip identifier
- · A separate 512-byte memory area for the user signature
- Two 128-bit or 64-bit read buffers used for code read optimization
- One 128-bit or 64-bit read buffer used for data read optimization
- One write buffer that manages page programming. The write buffer size is equal to the page size. This buffer is write-only and accessible all along the 1 Mbyte address space, so that each word can be written to its final address.
- Several lock bits used to protect write/erase operation on several pages (lock region). A lock bit is associated with a lock region composed of several pages in the memory plane.
- Several bits that may be set and cleared through the EEFC interface, called general-purpose non-volatile memory bits (GPNVM bits)

The embedded Flash size, the page size, the organization of lock regions and the definition of GPNVM bits are specific to the device. The EEFC returns a descriptor of the Flash controller after a 'Get Flash Descriptor' command has been issued by the application (see Section 22.4.3.1 "Get Flash Descriptor Command").

Figure 22-1: Flash Memory Areas



Figure 22-2: Organization of Embedded Dual-plane Flash for Code



### 22.4.2 Read Operations

An optimized controller manages embedded Flash reads, thus increasing performance when the processor is running in Thumb-2 mode by means of the 128- or 64-bit-wide memory interface.

The Flash memory is accessible through 8-, 16- and 32-bit reads.

As the Flash block size is smaller than the address space reserved for the internal memory area, the embedded Flash wraps around the address space and appears to be repeated within it.

The read operations can be performed with or without wait states. Wait states must be programmed in the field FWS in the Flash Mode register (EEFC\_FMR). Defining FWS as 0 enables the single-cycle access of the embedded Flash. Refer to Section 46. "Electrical Characteristics" for more details.

### 22.4.2.1 128- or 64-bit Access Mode

By default, the read accesses of the Flash are performed through a 128-bit wide memory interface. It improves system performance especially when two or three wait states are needed.

For systems requiring only 1 wait state, or to focus on current consumption rather than performance, the user can select a 64-bit wide memory access via the bit EEFC FMR.FAM.

Refer to Section 46. "Electrical Characteristics" for more details.

### 22.4.2.2 Code Read Optimization

Code read optimization is enabled if the bit EEFC\_FMR.SCOD is cleared.

A system of 2 x 128-bit or 2 x 64-bit buffers is added in order to optimize sequential code fetch.

**Note:** Immediate consecutive code read accesses are not mandatory to benefit from this optimization.

The sequential code read optimization is enabled by default. If the bit EEFC\_FMR.SCOD is set to 1, these buffers are disabled and the sequential code read is no longer optimized.

Another system of 2 x 128-bit or 2 x 64-bit buffers is added in order to optimize loop code fetch. Refer to Section 22.4.2.3 "Code Loop Optimization" for more details.



Note: When FWS is equal to 0, all the accesses are performed in a single-cycle access.



**Note:** When FWS is between 1 and 3, in case of sequential reads, the first access takes (FWS + 1) cycles. The following accesses take only one cycle.

### 22.4.2.3 Code Loop Optimization

Code loop optimization is enabled when the bit EEFC\_FMR.CLOE is set to 1.

**Code Loop Optimization** 

When a backward jump is inserted in the code, the pipeline of the sequential optimization is broken and becomes inefficient. In this case, the loop code read optimization takes over from the sequential code read optimization to prevent the insertion of wait states. The loop code read optimization is enabled by default. In EEFC\_FMR, if the bit CLOE is reset to 0 or the bit SCOD is set to 1, these buffers are disabled and the loop code read is not optimized.

When code loop optimization is enabled, if inner loop body instructions  $L_0$  to  $L_n$  are positioned from the 128-bit Flash memory cell  $M_{b0}$  to the memory cell  $M_{p1}$ , after recognition of a first backward branch, the first two Flash memory cells  $M_{b0}$  and  $M_{b1}$  targeted by this branch are cached for fast access from the processor at the next loop iteration.

Then by combining the sequential prefetch (described in Section 22.4.2.2 "Code Read Optimization") through the loop body with the fast read access to the loop entry cache, the entire loop can be iterated with no wait state.

Figure 22-5 illustrates code loop optimization.

M<sub>b0</sub> Branch Cache 0

M<sub>b1</sub> Branch Cache 1

Backward address jump Flash Memory 128-bit words  $\,M_{b0}\,$  $M_{b1}$  $M_{p0}$  $M_{p1}$ L<sub>0</sub>  $L_3$  $L_4$  $L_{n-5}$  $L_{n-1}$  $B_0$ В  $B_2$  $B_3$  $B_4$  $B_5$  $B_6$ B<sub>7</sub>  $P_0$ P₁  $P_3$  $P_4$  $P_5$  $P_6$  $P_7$ 2x128-bit loop entry 2x128-bit prefetch cache buffer

Loop Entry instruction

Loop End instruction

**Figure 22-5:** 

Prefetch Buffer 0

Prefetch Buffer 1

### 22.4.2.4 Data Read Optimization

The organization of the Flash in 128 bits or 64 bits is associated with two 128-bit or 64-bit prefetch buffers and one 128-bit or 64-bit data read buffer, thus providing maximum system performance. This buffer is added in order to store the requested data plus all the data contained in the 128-bit or 64-bit aligned data. This speeds up sequential data reads if, for example, FWS is equal to 1 (see Figure 22-6). The data read optimization is enabled by default. If the bit EEFC\_FMR.SCOD is set to 1, this buffer is disabled and the data read is no longer optimized.

**Note:** No consecutive data read accesses are mandatory to benefit from this optimization.



### 22.4.3 Flash Commands

The EEFC offers a set of commands to manage programming the Flash memory, locking and unlocking lock regions, consecutive programming, locking and full Flash erasing, etc.

For dual-plane devices, command and read operations can be performed in parallel only on different memory planes. Code can be fetched from one memory plane while a write or an erase operation is performed on another.

The commands are listed in the following table.

Table 22-2: Set of Commands

| Command                             | Value | Mnemonic |
|-------------------------------------|-------|----------|
| Get Flash descriptor                | 0x00  | GETD     |
| Write page                          | 0x01  | WP       |
| Write page and lock                 | 0x02  | WPL      |
| Erase page and write page           | 0x03  | EWP      |
| Erase page and write page then lock | 0x04  | EWPL     |
| Erase all                           | 0x05  | EA       |
| Erase plane                         | 0x06  | EPL      |
| Erase pages                         | 0x07  | EPA      |
| Set lock bit                        | 0x08  | SLB      |
| Clear lock bit                      | 0x09  | CLB      |
| Get lock bit                        | 0x0A  | GLB      |
| Set GPNVM bit                       | 0x0B  | SGPB     |
| Clear GPNVM bit                     | 0x0C  | CGPB     |

Table 22-2: Set of Commands (Continued)

| Command                      | Value | Mnemonic |
|------------------------------|-------|----------|
| Get GPNVM bit                | 0x0D  | GGPB     |
| Start read unique identifier | 0x0E  | STUI     |
| Stop read unique identifier  | 0x0F  | SPUI     |
| Get CALIB bit                | 0x10  | GCALB    |
| Erase sector                 | 0x11  | ES       |
| Write user signature         | 0x12  | wus      |
| Erase user signature         | 0x13  | EUS      |
| Start read user signature    | 0x14  | STUS     |
| Stop read user signature     | 0x15  | SPUS     |

In order to execute one of these commands, select the required command using the FCMD field in the Flash Command register (EEFC\_FCR). As soon as EEFC\_FCR is written, the FRDY flag and the FVALUE field in the Flash Result register (EEFC\_FRR) are automatically cleared. Once the current command has completed, the FRDY flag is automatically set. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the corresponding interrupt line of the interrupt controller is activated. (Note that this is true for all commands except for the STUI command. The FRDY flag is not set when the STUI command has completed.)

All the commands are protected by the same keyword, which must be written in the eight highest bits of EEFC FCR.

Writing EEFC\_FCR with data that does not contain the correct key and/or with an invalid command has no effect on the whole memory plane, but the FCMDE flag is set in the Flash Status register (EEFC\_FSR). This flag is automatically cleared by a read access to EEFC FSR.

When the current command writes or erases a page in a locked region, the command has no effect on the whole memory plane, but the FLOCKE flag is set in EEFC FSR. This flag is automatically cleared by a read access to EEFC FSR.

Figure 22-7: Command State Chart



### 22.4.3.1 Get Flash Descriptor Command

This command provides the system with information on the Flash organization. The system can take full advantage of this information. For instance, a device could be replaced by one with more Flash capacity, and so the software is able to adapt itself to the new configuration.

To get the embedded Flash descriptor, the application writes the GETD command in EEFC\_FCR. The first word of the descriptor can be read by the software application in EEFC\_FRR as soon as the FRDY flag in EEFC\_FSR rises. The next reads of EEFC\_FRR provide the following word of the descriptor. If extra read operations to EEFC\_FRR are done after the last word of the descriptor has been returned, the EEFC\_FRR value is 0 until the next valid command.

For dual-plane devices with two embedded Flash controllers, the 'Get Flash Descriptor' command must be executed on each controller.

Table 22-3: Flash Descriptor Definition

| Symbol                  | Word Index          | Description                                                                                                                              |
|-------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| FL_ID                   | 0                   | Flash interface description                                                                                                              |
| FL_SIZE                 | 1                   | Flash size in bytes                                                                                                                      |
| FL_PAGE_SIZE            | 2                   | Page size in bytes                                                                                                                       |
| FL_NB_PLANE             | 3                   | Number of planes For dual-plane devices, a plane can be erased or written while read operations are performed on another plane.          |
| FL_PLANE[0]             | 4                   | Number of bytes in the first plane                                                                                                       |
| FL_PLANE[FL_NB_PLANE-1] | 4 + FL_NB_PLANE - 1 | Number of bytes in the last plane                                                                                                        |
| FL_NB_LOCK              | 4 + FL_NB_PLANE     | Number of lock bits. A bit is associated with a lock region. A lock bit is used to prevent write or erase operations in the lock region. |
| FL_LOCK[0]              | 4 + FL_NB_PLANE + 1 | Number of bytes in the first lock region                                                                                                 |

### 22.4.3.2 Write Commands

Several commands are used to program the Flash.

Only 0 values can be programmed using Flash technology; 1 is the erased value. In order to program words in a page, the page must first be erased. Commands are available to erase the full memory plane or a given number of pages. With the EWP and EWPL commands, a page erase is done automatically before a page programming.

After programming, the page (the entire lock region) can be locked to prevent miscellaneous write or erase sequences. The lock bit can be automatically set after page programming using WPL or EWPL commands.

Data to be programmed in the Flash must be written in an internal latch buffer before writing the programming command in EEFC\_FCR. Data can be written at their final destination address, as the latch buffer is mapped into the Flash memory address space and wraps around within this Flash address space.

Byte and half-word AHB accesses to the latch buffer are not allowed. Only 32-bit word accesses are supported.

32-bit words must be written continuously, in either ascending or descending order. Writing the latch buffer in a random order is not permitted. This prevents mapping a C-code structure to the latch buffer and accessing the data of the structure in any order. It is instead recommended to fill in a C-code structure in SRAM and copy it in the latch buffer in a continuous order.

Write operations in the latch buffer are performed with the number of wait states programmed for reading the Flash.

The latch buffer is automatically re-initialized, i.e., written with logical 1, after execution of each programming command.

The programming sequence is the following:

- 1. Write the data to be programmed in the latch buffer.
- 2. Write the programming command in EEFC\_FCR. This automatically clears the bit EEFC\_FSR.FRDY.
- 3. When Flash programming is completed, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the EEFC is activated.

Three errors can be detected in EEFC\_FSR after a programming sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- Lock Error: The page to be programmed belongs to a locked region. A command must be run previously to unlock the corresponding region.
- Flash Error: When programming is completed, the WriteVerify test of the Flash memory has failed.

Only one page can be programmed at a time. It is possible to program all the bits of a page (full page programming) or only some of the bits of the page (partial page programming).

Depending on the number of bits to be programmed within the page, the EEFC adapts the write operations required to program the Flash.

When a 'Write Page' (WP) command is issued, the EEFC starts the programming sequence and all the bits written at 0 in the latch buffer are cleared in the Flash memory array.

During programming, i.e., until EEFC FSR.FDRY rises, access to the Flash is not allowed.

· Full Page Programming

To program a full page, all the bits of the page must be erased before writing the latch buffer and issuing the WP command. The latch buffer must be written in ascending order, starting from the first address of the page. See Figure 22-8 "Full Page Programming".

· Partial Page Programming

To program only part of a page using the WP command, the following constraints must be respected:

- Data to be programmed must be contained in integer multiples of 64-bit address-aligned words.
- 64-bit words can be programmed only if all the corresponding bits in the Flash array are erased (at logical value 1).

See Figure 22-9 "Partial Page Programming".

· Programming Bytes

Individual bytes can be programmed using the Partial page programming mode.

In this case, an area of 64 bits must be reserved for each byte.

Refer to Figure 22-10 "Programming Bytes in the Flash".

Figure 22-8: Full Page Programming



Before programming: Unerased page in Flash array



Step 1: Flash array after page erase



Step 2: Writing a page in the latch buffer



Step 3: Page in Flash array after issuing WP command and FRDY=1

### Figure 22-9: Partial Page Programming



Step 1: Flash array after page erase



Step 3: Flash array after programming a second 64-bit data at address 0xX00 (write latch buffer + WP)



Step 2: Flash array after programming 64-bit at address 0xX08 (write latch buffer + WP)



Step 4: Flash array after programming a 128-bit data word at address 0xX10 (write latch buffer + WP)

Figure 22-10: Programming Bytes in the Flash



Step 1: Flash array after programming first byte (0xAA) 64-bit used at address 0xX00 (write latch buffer + WP)

Step 2: Flash array after programming second byte (0x55) 64-bit used at address 0xX08 (write latch buffer + WP)

Note: The byte location shown here is for example only, it can be any byte location within a 64-bit word.

### 22.4.3.3 Erase Commands

Erase commands are allowed only on unlocked regions. Depending on the Flash memory, several commands can be used to erase the Flash:

- · Erase All Memory (EA): All memory is erased. The processor must not fetch code from the Flash memory.
- Erase a Memory Plane (EPL): For dual-plane devices, all pages in the memory plane are erased in parallel. The processor must not fetch code from the erased Flash memory plane.
- Erase Pages (EPA): 8 or 16 pages are erased in the Flash sector selected. The first page to be erased is specified in the FARG[15:2] field of the EEFC\_FCR. The first page number must be a multiple of 8, 16 or 32 depending on the number of pages to erase at the same time
- Erase Sector (ES): A full memory sector is erased. Sector size depends on the Flash memory. EEFC\_FCR.FARG must be set with a page number that is in the sector to be erased.

If the processor is fetching code from the Flash memory while the EPA or ES command is being executed, the processor accesses are stalled until the EPA command is completed. To avoid stalling the processor, the code can be run out of internal SRAM.

The erase sequence is the following:

- 1. Erase starts as soon as one of the erase commands and the FARG field are written in EEFC FCR.
  - For the EPA command, the two lowest bits of the FARG field define the number of pages to be erased (FARG[1:0]):

Table 22-4: EEFC FCR.FARG Field for EPA Command

| FARG[1:0] | Number of pages to be erased with EPA command |  |  |  |
|-----------|-----------------------------------------------|--|--|--|
| 0         | 4 pages (only valid for small 8 KB sectors)   |  |  |  |
| 1         | 8 pages                                       |  |  |  |
| 2         | 16 pages                                      |  |  |  |
| 3         | 32 pages (not valid for small 8 KB sectors)   |  |  |  |

2. When erasing is completed, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

Three errors can be detected in EEFC\_FSR after an erasing sequence:

- · Command Error: A bad keyword has been written in EEFC\_FCR.
- Lock Error: At least one page to be erased belongs to a locked region. The erase command has been refused, no page has been erased. A command must be run previously to unlock the corresponding region.
- · Flash Error: At the end of the erase period, the EraseVerify test of the Flash memory has failed.

### 22.4.3.4 Lock Bit Protection

Lock bits are associated with several pages in the embedded Flash memory plane. This defines lock regions in the embedded Flash memory plane. They prevent writing/erasing protected pages.

The lock sequence is the following:

- Execute the 'Set Lock Bit' command by writing EEFC\_FCR.FCMD with the SLB command and EEFC\_FCR.FARG with a page number to be protected.
- When the locking completes, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.
- 3. The result of the SLB command can be checked running a 'Get Lock Bit' (GLB) command.

**Note:** The value of the FARG argument passed together with SLB command must not exceed the higher lock bit index available in the product.

Two errors can be detected in EEFC\_FSR after a programming sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- · Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

It is possible to clear lock bits previously set. After the lock bits are cleared, the locked region can be erased or programmed. The unlock sequence is the following:

- 1. Execute the 'Clear Lock Bit' command by writing EEFC\_FCR.FCMD with the CLB command and EEFC\_FCR.FARG with a page number to be unprotected.
- When the unlock completes, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

**Note:** The value of the FARG argument passed together with CLB command must not exceed the higher lock bit index available in the product.

Two errors can be detected in EEFC\_FSR after a programming sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- · Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

The status of lock bits can be returned by the EEFC. The 'Get Lock Bit' sequence is the following:

- Execute the 'Get Lock Bit' command by writing EEFC\_FCR.FCMD with the GLB command. Field EEFC\_FCR.FARG is meaning-less.
- 2. Lock bits can be read by the software application in EEFC\_FRR. The first word read corresponds to the 32 first lock bits, next reads providing the next 32 lock bits as long as it is meaningful. Extra reads to EEFC\_FRR return 0.

For example, if the third bit of the first word read in EEFC\_FRR is set, the third lock region is locked.

Two errors can be detected in EEFC\_FSR after a programming sequence:

- Command Error: A bad keyword has been written in EEFC FCR.
- Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

Note: Access to the Flash in read is permitted when a 'Set Lock Bit', 'Clear Lock Bit' or 'Get Lock Bit' command is executed.

#### 22.4.3.5 GPNVM Bit

GPNVM bits do not interfere with the embedded Flash memory plane. Refer to Section 8. "Memories" for more details.

The 'Set GPNVM Bit' sequence is the following:

- Execute the 'Set GPNVM Bit' command by writing EEFC\_FCR.FCMD with the SGPB command and EEFC\_FCR.FARG with the number of GPNVM bits to be set.
- When the GPNVM bit is set, the bit EEFC\_FSR.FRDY rises. If an interrupt was enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.
- The result of the SGPB command can be checked by running a 'Get GPNVM Bit' (GGPB) command.

**Note:** The value of the FARG argument passed together with SGPB command must not exceed the higher GPNVM index available in the product. Flash data content is not altered if FARG exceeds the limit. Command Error is detected only if FARG is greater than 8.

Two errors can be detected in EEFC FSR after a programming sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- · Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

It is possible to clear GPNVM bits previously set. The 'Clear GPNVM Bit' sequence is the following:

- Execute the 'Clear GPNVM Bit' command by writing EEFC\_FCR.FCMD with the CGPB command and EEFC\_FCR.FARG with the number of GPNVM bits to be cleared.
- When the clear completes, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

**Note:** The value of the FARG argument passed together with CGPB command must not exceed the higher GPNVM index available in the product. Flash data content is not altered if FARG exceeds the limit. Command Error is detected only if FARG is greater than 8.

Two errors can be detected in EEFC\_FSR after a programming sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- · Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

The status of GPNVM bits can be returned by the EEFC. The sequence is the following:

- Execute the 'Get GPNVM Bit' command by writing EEFC\_FCR.FCMD with the GGPB command. Field EEFC\_FCR.FARG is meaningless.
- 2. GPNVM bits can be read by the software application in EEFC\_FRR. The first word read corresponds to the 32 first GPNVM bits, following reads provide the next 32 GPNVM bits as long as it is meaningful. Extra reads to EEFC\_FRR return 0.

For example, if the third bit of the first word read in EEFC FRR is set, the third GPNVM bit is active.

One error can be detected in EEFC\_FSR after a programming sequence:

Command Error: A bad keyword has been written in EEFC\_FCR.

**Note:** Access to the Flash in read is permitted when a 'Set GPNVM Bit', 'Clear GPNVM Bit' or 'Get GPNVM Bit' command is executed.

### 22.4.3.6 Calibration Bit

Calibration bits do not interfere with the embedded Flash memory plane.

The calibration bits cannot be modified.

The status of calibration bits are returned by the EEFC. The sequence is the following:

- Execute the 'Get CALIB Bit' command by writing EEFC\_FCR.FCMD with the GCALB command. Field EEFC\_FCR.FARG is meaningless.
- 2. Calibration bits can be read by the software application in EEFC\_FRR. The first word read corresponds to the first 32 calibration bits. The following reads provide the next 32 calibration bits as long as it is meaningful. Extra reads to EEFC\_FRR return 0.

The 4/8/12 MHz fast RC oscillator is calibrated in production. This calibration can be read through the GCALB command. The following table shows the bit implementation for each frequency.

Table 22-5: Calibration Bit Indexes

| RC Calibration Frequency | EEFC_FRR Bits |  |  |
|--------------------------|---------------|--|--|
| 8 MHz output             | [28–22]       |  |  |
| 12 MHz output            | [38–32]       |  |  |

The RC calibration for the 4 MHz is set to '1000000'.

### 22.4.3.7 Security Bit Protection

When the security bit is enabled, access to the Flash through the SWD interface or through the Fast Flash Programming interface is forbidden. This ensures the confidentiality of the code programmed in the Flash.

The security bit is GPNVM0.

Disabling the security bit can only be achieved by asserting the ERASE pin at '1', and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash are permitted.

### 22.4.3.8 Unique Identifier Area

Each device is programmed with a 2x512-bytes unique identifier area. For dual-plane devices, the unique identifier area is accessible on both memory planes.

See Figure 22-1 "Flash Memory Areas".

The sequence to read the unique identifier area is the following:

- Execute the 'Start Read Unique Identifier' command by writing EEFC\_FCR.FCMD with the STUI command. Field EEFC FCR.FARG is meaningless.
- 2. Wait until the bit EEFC\_FSR.FRDY falls to read the unique identifier area. The unique identifier field is located in the first 128 bits of the Flash memory mapping. The 'Start Read Unique Identifier' command reuses some addresses of the memory plane for code, but the unique identifier area is physically different from the memory plane for code.
- 3. To stop reading the unique identifier area, execute the 'Stop Read Unique Identifier' command by writing EEFC\_FCR.FCMD with the SPUI command. Field EEFC\_FCR.FARG is meaningless.
- 4. When the SPUI command has been executed, the bit EEFC\_FSR.FRDY rises. If an interrupt was enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

Note that during the sequence, the software cannot be fetched from the Flash or from the second plane in case of dual plane.

### 22.4.3.9 User Signature Area

Each product contains a user signature area of 512 bytes. It can be used for storage. Read, write and erase of this area is allowed.

See Figure 22-1 "Flash Memory Areas".

The sequence to read the user signature area is the following:

- 1. Execute the 'Start Read User Signature' command by writing EEFC\_FCR.FCMD with the STUS command. Field EEFC\_FCR.FARG is meaningless.
- 2. Wait until the bit EEFC\_FSR.FRDY falls to read the user signature area. The user signature area is located in the first 512 bytes of the Flash memory mapping. The 'Start Read User Signature' command reuses some addresses of the memory plane but the user signature area is physically different from the memory plane
- To stop reading the user signature area, execute the 'Stop Read User Signature' command by writing EEFC\_FCR.FCMD with the SPUS command. Field EEFC\_FCR.FARG is meaningless.
- 4. When the SPUI command has been executed, the bit EEFC\_FSR.FRDY rises. If an interrupt was enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

Note that during the sequence, the software cannot be fetched from the Flash or from the second plane in case of dual plane.

One error can be detected in EEFC\_FSR after this sequence:

· Command Error: A bad keyword has been written in EEFC FCR.

The sequence to write the user signature area is the following:

1. Write the full page, at any page address, within the internal memory area address space.

- Execute the 'Write User Signature' command by writing EEFC\_FCR.FCMD with the WUS command. Field EEFC\_FCR.FARG is meaningless.
- 3. When programming is completed, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the corresponding interrupt line of the interrupt controller is activated.

Two errors can be detected in EEFC\_FSR after this sequence:

- Command Error: A bad keyword has been written in EEFC FCR.
- Flash Error: At the end of the programming, the WriteVerify test of the Flash memory has failed.

The sequence to erase the user signature area is the following:

- Execute the 'Erase User Signature' command by writing EEFC\_FCR.FCMD with the EUS command. Field EEFC\_FCR.FARG is meaningless.
- 2. When programming is completed, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC FMR.FRDY, the corresponding interrupt line of the interrupt controller is activated.

Two errors can be detected in EEFC\_FSR after this sequence:

- · Command Error: A bad keyword has been written in EEFC FCR.
- · Flash Error: At the end of the programming, the EraseVerify test of the Flash memory has failed.

### 22.4.3.10 ECC Errors and Corrections

The Flash embeds an ECC module able to correct one unique error and able to detect two errors. The errors are detected while a read access is performed into memory array and stored in EEFC\_FSR (see Section 22.5.3 "EEFC Flash Status Register"). The error report is kept until EEFC FSR is read.

There is one flag for a unique error on lower half part of the Flash word (64 LSB) and one flag for the upper half part (MSB). The multiple errors are reported in the same way.

Due to the anticipation technique to improve bandwidth throughput on instruction fetch, a reported error can be located in the next sequential Flash word compared to the location of the instruction being executed, which is located in the previously fetched Flash word.

If a software routine processes the error detection independently from the main software routine, the entire Flash located software must be rewritten because there is no storage of the error location.

If only a software routine is running to program and check pages by reading EEFC\_FSR, the situation differs from the previous case. Performing a check for ECC unique errors just after page programming completion involves a read of the newly programmed page. This read sequence is viewed as data accesses and is not optimized by the Flash controller. Thus, in case of unique error, only the current page must be reprogrammed.

# 22.5 Enhanced Embedded Flash Controller (EEFC) User Interface

The User Interface of the Embedded Flash Controller (EEFC) is integrated within the System Controller with base address 0x400E0A00.

Table 22-6: Register Mapping

| Offset    | Register                    | Name     | Access     | Reset State |
|-----------|-----------------------------|----------|------------|-------------|
| 0x00      | EEFC Flash Mode Register    | EEFC_FMR | Read/Write | 0x0400_0000 |
| 0x04      | EEFC Flash Command Register | EEFC_FCR | Write-only | _           |
| 0x08      | EEFC Flash Status Register  | EEFC_FSR | Read-only  | 0x0000_0001 |
| 0x0C      | EEFC Flash Result Register  | EEFC_FRR | Read-only  | 0x0         |
| 0x10-0x14 | Reserved                    | -        | _          | _           |
| 0x18-0xE4 | Reserved                    | _        | _          | _           |

### 22.5.1 EEFC Flash Mode Register

Name: EEFC FMR

Address:0x400E0A00 (0), 0x400E0C00 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27  | 26   | 25 | 24   |
|----|----|----|----|-----|------|----|------|
| _  | _  | 1  | _  | _   | CLOE | _  | FAM  |
| 23 | 22 | 21 | 20 | 19  | 18   | 17 | 16   |
| _  | _  | -  | _  | _   | _    | _  | SCOD |
| 15 | 14 | 13 | 12 | 11  | 10   | 9  | 8    |
| _  | _  | 1  | _  | FWS |      |    |      |
| 7  | 6  | 5  | 4  | 3   | 2    | 1  | 0    |
| _  | _  | _  | _  | _   | _    | _  | FRDY |

### FRDY: Flash Ready Interrupt Enable

0: Flash ready does not generate an interrupt.

1: Flash ready (to accept a new command) generates an interrupt.

### FWS: Flash Wait State

This field defines the number of wait states for read and write operations:

FWS = Number of cycles for Read/Write operations - 1

### **SCOD: Sequential Code Optimization Disable**

0: The sequential code optimization is enabled.

1: The sequential code optimization is disabled.

No Flash read should be done during change of this field.

### **FAM: Flash Access Mode**

0: 128-bit access in Read mode only, to enhance access speed.

1: 64-bit access in Read mode only, to enhance power consumption.

No Flash read should be done during change of this field.

### **CLOE: Code Loop Optimization Enable**

0: The opcode loop optimization is disabled.

1: The opcode loop optimization is enabled.

No Flash read should be done during change of this field.

# 22.5.2 EEFC Flash Command Register

Name:EEFC\_FCR

Address:0x400E0A04 (0), 0x400E0C04 (1)

Access:Write-only

| 31 | 30   | 29 | 28  | 27 | 26 | 25 | 24 |
|----|------|----|-----|----|----|----|----|
|    |      |    | FK  | EY |    |    |    |
| 23 | 22   | 21 | 20  | 19 | 18 | 17 | 16 |
|    |      |    | FAI | RG |    |    |    |
| 15 | 14   | 13 | 12  | 11 | 10 | 9  | 8  |
|    | FARG |    |     |    |    |    |    |
| 7  | 6    | 5  | 4   | 3  | 2  | 1  | 0  |
|    | FCMD |    |     |    |    |    |    |

### **FCMD: Flash Command**

| Value | Name  | Description                         |  |
|-------|-------|-------------------------------------|--|
| 0x00  | GETD  | Get Flash descriptor                |  |
| 0x01  | WP    | Write page                          |  |
| 0x02  | WPL   | Write page and lock                 |  |
| 0x03  | EWP   | Erase page and write page           |  |
| 0x04  | EWPL  | Erase page and write page then lock |  |
| 0x05  | EA    | Erase all                           |  |
| 0x06  | EPL   | Erase plane                         |  |
| 0x07  | EPA   | Erase pages                         |  |
| 80x0  | SLB   | Set lock bit                        |  |
| 0x09  | CLB   | Clear lock bit                      |  |
| 0x0A  | GLB   | Get lock bit                        |  |
| 0x0B  | SGPB  | Set GPNVM bit                       |  |
| 0x0C  | CGPB  | Clear GPNVM bit                     |  |
| 0x0D  | GGPB  | Get GPNVM bit                       |  |
| 0x0E  | STUI  | Start read unique identifier        |  |
| 0x0F  | SPUI  | Stop read unique identifier         |  |
| 0x10  | GCALB | Get CALIB bit                       |  |
| 0x11  | ES    | Erase sector                        |  |
| 0x12  | WUS   | Write user signature                |  |
| 0x13  | EUS   | Erase user signature                |  |
| 0x14  | STUS  | Start read user signature           |  |
| 0x15  | SPUS  | Stop read user signature            |  |

# **FARG: Flash Command Argument**

| SGPB, CGPB                                                               | GPNVM commands                                                       | FARG defines the GPNVM number to be programmed                                           |
|--------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| SLB, CLB                                                                 | Lock bit commands                                                    | FARG defines the page number to be locked or unlocked                                    |
| WP, WPL, EWP,<br>EWPL                                                    | Programming commands                                                 | FARG must be written with the page number to be programmed                               |
|                                                                          |                                                                      | Refer to Table 22-4 "EEFC_FCR.FARG Field for EPA Command".                               |
|                                                                          | Erase pages<br>command                                               | FARG[1:0] = 3: Thirty-two pages to be erased. FARG[15:5] = Page_Number / 32, FARG[4:2]=0 |
| EPA                                                                      |                                                                      | FARG[1:0] = 2: Sixteen pages to be erased. FARG[15:4] = Page_Number / 16, FARG[3:2]=0    |
| - FDA                                                                    |                                                                      | FARG[1:0] = 1: Eight pages to be erased. FARG[15:3] = Page_Number / 8, FARG[2]=0         |
|                                                                          |                                                                      | FARG[1:0] = 0: Four pages to be erased. FARG[15:2] = Page_Number / 4                     |
|                                                                          |                                                                      | The start page must be written in FARG[15:2].                                            |
|                                                                          |                                                                      | FARG[1:0] defines the number of pages to be erased                                       |
| ES                                                                       | Erase sector command                                                 | FARG must be written with any page number within the sector to be erased                 |
| EPL                                                                      | Erase plane command                                                  | FARG must be written with a page number that is in the memory plane to be erased.        |
| GETD, GLB,<br>GGPB, STUI,<br>SPUI, GCALB,<br>WUS, EUS, STUS,<br>SPUS, EA | Commands<br>requiring no<br>argument, including<br>Erase all command | FARG is meaningless, must be written with 0                                              |

# **FKEY: Flash Writing Protection Key**

| Value | Name   | Description                                                                                                                                                                  |
|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x5A  | PASSWD | The 0x5A value enables the command defined by the bits of the register. If the field is written with a different value, the write is not performed and no action is started. |

DS60001717B-page 422 © 2022 Microchip Technology Inc.

### 22.5.3 EEFC Flash Status Register

Name: EEFC FSR

Address:0x400E0A08 (0), 0x400E0C08 (1)

Access:Read-only

| 31 | 30 | 29 | 28 | 27       | 26       | 25       | 24       |
|----|----|----|----|----------|----------|----------|----------|
| _  | _  | -  | _  | _        | -        | _        | _        |
| 23 | 22 | 21 | 20 | 19       | 18       | 17       | 16       |
| _  | _  | 1  | _  | MECCEMSB | UECCEMSB | MECCELSB | UECCELSB |
| 15 | 14 | 13 | 12 | 11       | 10       | 9        | 8        |
| _  | _  | 1  | _  | _        | 1        | -        | _        |
| 7  | 6  | 5  | 4  | 3        | 2        | 1        | 0        |
| _  | _  | 1  | _  | FLERR    | FLOCKE   | FCMDE    | FRDY     |

### FRDY: Flash Ready Status (cleared when Flash is busy)

0: The EEFC is busy.

1: The EEFC is ready to start a new command.

When set, this flag triggers an interrupt if the FRDY flag is set in EEFC\_FMR.

This flag is automatically cleared when the EEFC is busy.

Note:

When a write or erase command is launched, FRDY=1 indicates that the command is completed but the time to complete a write or erase action differs depending on the data. Refer to Section 46. "Electrical Characteristics" for the maximum programmation cycle time.

### FCMDE: Flash Command Error Status (cleared on read or by writing EEFC\_FCR)

- 0: No invalid commands and no bad keywords were written in EEFC FMR.
- 1: An invalid command and/or a bad keyword was/were written in EEFC\_FMR.

### FLOCKE: Flash Lock Error Status (cleared on read)

- 0: No programming/erase of at least one locked region has happened since the last read of EEFC\_FSR.
- 1: Programming/erase of at least one locked region has happened since the last read of EEFC\_FSR.

This flag is automatically cleared when EEFC\_FSR is read or EEFC\_FCR is written.

### FLERR: Flash Error Status (cleared when a programming operation starts)

- 0: No Flash memory error occurred at the end of programming (EraseVerify or WriteVerify test has passed).
- 1: A Flash memory error occurred at the end of programming (EraseVerify or WriteVerify test has failed).

### UECCELSB: Unique ECC Error on LSB Part of the Memory Flash Data Bus (cleared on read)

- 0: No unique error detected on 64 LSB data bus of the Flash memory since the last read of EEFC\_FSR.
- 1: One unique error detected but corrected on 64 LSB data bus of the Flash memory since the last read of EEFC FSR.

### MECCELSB: Multiple ECC Error on LSB Part of the Memory Flash Data Bus (cleared on read)

- 0: No multiple error detected on 64 LSB part of the Flash memory data bus since the last read of EEFC FSR.
- 1: Multiple errors detected and NOT corrected on 64 LSB part of the Flash memory data bus since the last read of EEFC FSR.

### UECCEMSB: Unique ECC Error on MSB Part of the Memory Flash Data Bus (cleared on read)

- 0: No unique error detected on 64 MSB data bus of the Flash memory since the last read of EEFC FSR.
- 1: One unique error detected but corrected on 64 MSB data bus of the Flash memory since the last read of EEFC\_FSR.

### MECCEMSB: Multiple ECC Error on MSB Part of the Memory Flash Data Bus (cleared on read)

- 0: No multiple error detected on 64 MSB part of the Flash memory data bus since the last read of EEFC\_FSR.
- 1: Multiple errors detected and NOT corrected on 64 MSB part of the Flash memory data bus since the last read of EEFC\_FSR.



# 22.5.4 EEFC Flash Result Register

Name:EEFC\_FRR

Address:0x400E0A0C (0), 0x400E0C0C (1)

| Access:Read-on | ly     |    |     |     |    |    |    |
|----------------|--------|----|-----|-----|----|----|----|
| 31             | 30     | 29 | 28  | 27  | 26 | 25 | 24 |
|                |        |    | FVA | LUE |    |    |    |
| 23             | 22     | 21 | 20  | 19  | 18 | 17 | 16 |
|                |        |    | FVA | LUE |    |    |    |
| 15             | 14     | 13 | 12  | 11  | 10 | 9  | 8  |
|                | FVALUE |    |     |     |    |    |    |
| 7              | 6      | 5  | 4   | 3   | 2  | 1  | 0  |
|                | FVALUE |    |     |     |    |    |    |

### **FVALUE: Flash Result Value**

The result of a Flash command is returned in this register. If the size of the result is greater than 32 bits, the next resulting value is accessible at the next register read.

## 23. Fast Flash Programming Interface (FFPI)

### 23.1 Description

The Fast Flash Programming Interface (FFPI) provides parallel high-volume programming using a standard gang programmer. The parallel interface is fully handshaked and the device is considered to be a standard EEPROM. Additionally, the parallel protocol offers an optimized access to all the embedded Flash functionalities.

Although the Fast Flash Programming mode is a dedicated mode for high volume programming, this mode is not designed for in-situ programming.

### 23.2 Embedded Characteristics

- · Programming Mode for High-volume Flash Programming Using Gang Programmer
  - Offers Read and Write Access to the Flash Memory Plane
  - Enables Control of Lock Bits and General-purpose NVM Bits
  - Enables Security Bit Activation
  - Disabled Once Security Bit is Set
- · Parallel Fast Flash Programming Interface
  - Provides an 16-bit Parallel Interface to Program the Embedded Flash
  - Full Handshake Protocol

### 23.3 Parallel Fast Flash Programming

### 23.3.1 Device Configuration

In Fast Flash Programming mode, the device is in a specific test mode. Only a certain set of pins is significant. The rest of the PIOs are used as inputs with a pull-up. The crystal oscillator is in bypass mode. Other pins must be left unconnected.

Figure 23-1: 16-bit Parallel Programming Interface



Table 23-1: Signal Description List

| Signal Name | Function                             | Туре         | Active<br>Level | Comments                   |  |
|-------------|--------------------------------------|--------------|-----------------|----------------------------|--|
|             | Pow                                  | _            |                 |                            |  |
| VDDIO       | I/O Lines Power Supply               | Power        | _               | _                          |  |
| VDDCORE     | Core Power Supply                    | Power        | _               | -                          |  |
| VDDPLL      | PLL Power Supply                     | Power        | _               | _                          |  |
| GND         | Ground                               | Ground       | _               | _                          |  |
|             | Cloc                                 | ks           |                 |                            |  |
| XIN         | Main Clock Input                     | Input        | _               | _                          |  |
|             | Tes                                  | t            |                 |                            |  |
| TST         | Test Mode Select                     | Input        | High            | Must be connected to VDDBU |  |
| PGMEN0      | Test Mode Select                     | Input        | High            | Must be connected to VDDIO |  |
| PGMEN1      | Test Mode Select                     | Input        | High            | Must be connected to VDDIO |  |
|             | PIC                                  |              |                 |                            |  |
| PGMNCMD     | Valid command available              | Input        | Low             | Pulled-up input at reset   |  |
| PGMRDY      | 0: Device is busy                    | Output       | High            | Pulled-up input at reset   |  |
| FGIVINDT    | 1: Device is ready for a new command | Output       | riigii          | Fulled-up Input at reset   |  |
| PGMNOE      | Output Enable (active high)          | Input        | Low             | Pulled-up input at reset   |  |
| PGMNVALID   | 0: DATA[15:0] is in input mode       | Output       | Low             | Pulled-up input at reset   |  |
| 1 GWINVALID | 1: DATA[15:0] is in output mode      | Output       | LOW             | i diled-up iriput at reset |  |
| PGMM[3:0]   | Specifies DATA type (see Table 23-2) | Input        | _               | Pulled-up input at reset   |  |
| PGMD[15:0]  | Bi-directional data bus              | Input/Output | _               | Pulled-up input at reset   |  |

# 23.3.2 Signal Names

Depending on the MODE settings, DATA is latched in different internal registers.

Table 23-2: Mode Coding

| MODE[3:0] | Symbol | Data                  |  |
|-----------|--------|-----------------------|--|
| 0000      | CMDE   | Command Register      |  |
| 0001      | ADDR0  | Address Register LSBs |  |
| 0010      | ADDR1  | _                     |  |
| 0011      | ADDR2  | -                     |  |
| 0100      | ADDR3  | Address Register MSBs |  |
| 0101      | DATA   | Data Register         |  |
| Default   | IDLE   | No register           |  |

When MODE is equal to CMDE, then a new command (strobed on DATA[15:0] signals) is stored in the command register.

Table 23-3: Command Bit Coding

| DATA[15:0] | Symbol | Command Executed                    |
|------------|--------|-------------------------------------|
| 0x0011     | READ   | Read Flash                          |
| 0x0012     | WP     | Write Page Flash                    |
| 0x0022     | WPL    | Write Page and Lock Flash           |
| 0x0032     | EWP    | Erase Page and Write Page           |
| 0x0042     | EWPL   | Erase Page and Write Page then Lock |
| 0x0013     | EA     | Erase All                           |
| 0x0014     | SLB    | Set Lock Bit                        |
| 0x0024     | CLB    | Clear Lock Bit                      |
| 0x0015     | GLB    | Get Lock Bit                        |
| 0x0034     | SGPB   | Set General Purpose NVM bit         |
| 0x0044     | CGPB   | Clear General Purpose NVM bit       |
| 0x0025     | GGPB   | Get General Purpose NVM bit         |
| 0x0054     | SSE    | Set Security Bit                    |
| 0x0035     | GSE    | Get Security Bit                    |
| 0x001F     | WRAM   | Write Memory                        |
| 0x001E     | GVE    | Get Version                         |

### 23.3.3 Entering Parallel Programming Mode

The following algorithm puts the device in Parallel Programming mode:

- 1. Apply the supplies as described in Table 23-1.
- 2. If an external clock is available, apply it to XIN within the VDDCORE POR reset time-out period, as defined in the section "Electrical Characteristics".
- 3. Wait for the end of this reset period.
- 4. Start a read or write handshaking.

### 23.3.4 Programmer Handshaking

A handshake is defined for read and write operations. When the device is ready to start a new operation (RDY signal set), the programmer starts the handshake by clearing the NCMD signal. The handshaking is completed once the NCMD signal is high and RDY is high.

### 23.3.4.1 Write Handshaking

For details on the write handshaking sequence, refer to Figure 23-2 and Table 23-4.

Figure 23-2: Parallel Programming Timing, Write Sequence



Table 23-4: Write Handshake

| Step | Programmer Action              | Device Action                        | Data I/O |
|------|--------------------------------|--------------------------------------|----------|
| 1    | Sets MODE and DATA signals     | Waits for NCMD low                   | Input    |
| 2    | Clears NCMD signal             | Latches MODE and DATA                | Input    |
| 3    | Waits for RDY low              | Clears RDY signal                    | Input    |
| 4    | Releases MODE and DATA signals | Executes command and polls NCMD high | Input    |
| 5    | Sets NCMD signal               | Executes command and polls NCMD high | Input    |
| 6    | Waits for RDY high             | Sets RDY                             | Input    |

### 23.3.4.2 Read Handshaking

For details on the read handshaking sequence, refer to Figure 23-3 and Table 23-5.

Figure 23-3: Parallel Programming Timing, Read Sequence



Table 23-5: Read Handshake

| Step | Programmer Action            | Device Action                                                | DATA I/O |
|------|------------------------------|--------------------------------------------------------------|----------|
| 1    | Sets MODE and DATA signals   | Waits for NCMD low                                           | Input    |
| 2    | Clears NCMD signal           | Latch MODE and DATA                                          | Input    |
| 3    | Waits for RDY low            | Clears RDY signal                                            | Input    |
| 4    | Sets DATA signal in tristate | Waits for NOE Low                                            | Input    |
| 5    | Clears NOE signal            | -                                                            | Tristate |
| 6    | Waits for NVALID low         | Sets DATA bus in output mode and outputs the flash contents. | Output   |
| 7    | -                            | Clears NVALID signal                                         | Output   |
| 8    | Reads value on DATA Bus      | Waits for NOE high                                           | Output   |
| 9    | Sets NOE signal              | -                                                            | Output   |
| 10   | Waits for NVALID high        | Sets DATA bus in input mode                                  | Х        |
| 11   | Sets DATA in output mode     | Sets NVALID signal                                           | Input    |
| 12   | Sets NCMD signal             | Waits for NCMD high                                          | Input    |
| 13   | Waits for RDY high           | Sets RDY signal                                              | Input    |

### 23.3.5 Device Operations

Several commands on the Flash memory are available. These commands are summarized in Table 23-3. Each command is driven by the programmer through the parallel interface running several read/write handshaking sequences.

When a new command is executed, the previous one is automatically achieved. Thus, chaining a read command after a write automatically flushes the load buffer in the Flash.

### 23.3.5.1 Flash Read Command

This command is used to read the contents of the Flash memory. The read command can start at any valid address in the memory plane and is optimized for consecutive reads. Read handshaking can be chained; an internal address buffer is automatically increased.

Table 23-6: Read Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]         |
|------|--------------------|-----------|--------------------|
| 1    | Write handshaking  | CMDE      | READ               |
| 2    | Write handshaking  | ADDR0     | Memory Address LSB |
| 3    | Write handshaking  | ADDR1     | Memory Address     |
| 4    | Read handshaking   | DATA      | *Memory Address++  |
| 5    | Read handshaking   | DATA      | *Memory Address++  |
|      |                    |           |                    |
| n    | Write handshaking  | ADDR0     | Memory Address LSB |
| n+1  | Write handshaking  | ADDR1     | Memory Address     |
| n+2  | Read handshaking   | DATA      | *Memory Address++  |
| n+3  | Read handshaking   | DATA      | *Memory Address++  |
|      |                    |           |                    |

#### 23.3.5.2 Flash Write Command

This command is used to write the Flash contents.

The Flash memory plane is organized into several pages. Data to be written are stored in a load buffer that corresponds to a Flash memory page. The load buffer is automatically flushed to the Flash:

- · before access to any page other than the current one
- · when a new command is validated (MODE = CMDE)

The **Write Page** command **(WP)** is optimized for consecutive writes. Write handshaking can be chained; an internal address buffer is automatically increased.

Table 23-7: Write Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]               |
|------|--------------------|-----------|--------------------------|
| 1    | Write handshaking  | CMDE      | WP or WPL or EWP or EWPL |
| 2    | Write handshaking  | ADDR0     | Memory Address LSB       |
| 3    | Write handshaking  | ADDR1     | Memory Address           |
| 4    | Write handshaking  | DATA      | *Memory Address++        |
| 5    | Write handshaking  | DATA      | *Memory Address++        |
|      |                    |           |                          |
| n    | Write handshaking  | ADDR0     | Memory Address LSB       |
| n+1  | Write handshaking  | ADDR1     | Memory Address           |
| n+2  | Write handshaking  | DATA      | *Memory Address++        |
| n+3  | Write handshaking  | DATA      | *Memory Address++        |
|      |                    |           |                          |

The Flash command **Write Page and Lock (WPL)** is equivalent to the Flash Write Command. However, the lock bit is automatically set at the end of the Flash write operation. As a lock region is composed of several pages, the programmer writes to the first pages of the lock region using Flash write commands and writes to the last page of the lock region using a Flash write and lock command.

The Flash command **Erase Page and Write (EWP)** is equivalent to the Flash Write Command. However, before programming the load buffer, the page is erased.

The Flash command Erase Page and Write the Lock (EWPL) combines EWP and WPL commands.

### 23.3.5.3 Flash Full Erase Command

This command is used to erase the Flash memory planes.

All lock regions must be unlocked before the Full Erase command by using the CLB command. Otherwise, the erase command is aborted and no page is erased.

Table 23-8: Full Erase Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0] |
|------|--------------------|-----------|------------|
| 1    | Write handshaking  | CMDE      | EA         |
| 2    | Write handshaking  | DATA      | 0          |

### 23.3.5.4 Flash Lock Commands

Lock bits can be set using WPL or EWPL commands. They can also be set by using the **Set Lock** command **(SLB)**. With this command, several lock bits can be activated. A Bit Mask is provided as argument to the command. When bit 0 of the bit mask is set, then the first lock bit is activated.

In the same way, the Clear Lock command (CLB) is used to clear lock bits.

Table 23-9: Set and Clear Lock Bit Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0] |
|------|--------------------|-----------|------------|
| 1    | Write handshaking  | CMDE      | SLB or CLB |
| 2    | Write handshaking  | DATA      | Bit Mask   |

Lock bits can be read using **Get Lock Bit** command **(GLB)**. The n<sup>th</sup> lock bit is active when the bit n of the bit mask is set.

Table 23-10: Get Lock Bit Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]              |
|------|--------------------|-----------|-------------------------|
| 1    | Write handshaking  | CMDE      | GLB                     |
|      |                    |           | Lock Bit Mask Status    |
| 2    | Read handshaking   | DATA      | 0 = Lock bit is cleared |
|      |                    |           | 1 = Lock bit is set     |

### 23.3.5.5 Flash General-purpose NVM Commands

General-purpose NVM bits (GP NVM bits) can be set using the **Set GPNVM** command **(SGPB)**. This command also activates GP NVM bits. A bit mask is provided as argument to the command. When bit 0 of the bit mask is set, then the first GP NVM bit is activated.

In the same way, the **Clear GPNVM** command **(CGPB)** is used to clear general-purpose NVM bits. The general-purpose NVM bit is deactivated when the corresponding bit in the pattern value is set to 1.

Table 23-11: Set/Clear GP NVM Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]               |
|------|--------------------|-----------|--------------------------|
| 1    | Write handshaking  | CMDE      | SGPB or CGPB             |
| 2    | Write handshaking  | DATA      | GP NVM bit pattern value |

General-purpose NVM bits can be read using the **Get GPNVM Bit** command **(GGPB)**. The n<sup>th</sup> GP NVM bit is active when bit n of the bit mask is set.

Table 23-12: Get GP NVM Bit Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]                |
|------|--------------------|-----------|---------------------------|
| 1    | Write handshaking  | CMDE      | GGPB                      |
|      |                    |           | GP NVM Bit Mask Status    |
| 2    | Read handshaking   | DATA      | 0 = GP NVM bit is cleared |
|      |                    |           | 1 = GP NVM bit is set     |

### 23.3.5.6 Flash Security Bit Command

A security bit can be set using the **Set Security Bit** command (SSE). Once the security bit is active, the Fast Flash programming is disabled. No other command can be run. An event on the Erase pin can erase the security bit once the contents of the Flash have been erased.

Table 23-13: Set Security Bit Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0] |
|------|--------------------|-----------|------------|
| 1    | Write handshaking  | CMDE      | SSE        |
| 2    | Write handshaking  | DATA      | 0          |

Once the security bit is set, it is not possible to access FFPI. The only way to erase the security bit is to erase the Flash.

To erase the Flash, perform the following steps:

1. Power-off the chip.

- 2. Power-on the chip with TST = 0.
- 3. Assert the ERASE pin for at least the ERASE pin assertion time as defined in the section "Electrical Characteristics".
- 4. Power-off the chip.

Return to FFPI mode to check that the Flash is erased.

### 23.3.5.7 Memory Write Command

This command is used to perform a write access to any memory location.

The **Memory Write** command **(WRAM)** is optimized for consecutive writes. Write handshaking can be chained; an internal address buffer is automatically increased.

Table 23-14: Write Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0]         |
|------|--------------------|-----------|--------------------|
| 1    | Write handshaking  | CMDE      | WRAM               |
| 2    | Write handshaking  | ADDR0     | Memory Address LSB |
| 3    | Write handshaking  | ADDR1     | Memory Address     |
| 4    | Write handshaking  | DATA      | *Memory Address++  |
| 5    | Write handshaking  | DATA      | *Memory Address++  |
|      |                    |           |                    |
| n    | Write handshaking  | ADDR0     | Memory Address LSB |
| n+1  | Write handshaking  | ADDR1     | Memory Address     |
| n+2  | Write handshaking  | DATA      | *Memory Address++  |
| n+3  | Write handshaking  | DATA      | *Memory Address++  |
|      |                    |           |                    |

### 23.3.5.8 Get Version Command

The Get Version (GVE) command retrieves the version of the FFPI interface.

Table 23-15: Get Version Command

| Step | Handshake Sequence | MODE[3:0] | DATA[15:0] |
|------|--------------------|-----------|------------|
| 1    | Write handshaking  | CMDE      | GVE        |
| 2    | Read handshaking   | DATA      | Version    |

## 24. Cortex-M Cache Controller (CMCC)

## 24.1 Description

The Cortex-M Cache Controller (CMCC) is a 4-Way set associative unified cache controller. It integrates a controller, a tag directory, data memory, metadata memory and a configuration interface.

## 24.2 Embedded Characteristics

- · Physically addressed and physically tagged
- · L1 data cache set to 2 KBytes
- · L1 cache line size set to 16 bytes
- · L1 cache integrates 32-bit bus master interface
- · Unified direct mapped cache architecture
- · Unified 4-Way set associative cache architecture
- · Write through cache operations, read allocate
- · Round Robin victim selection policy
- · Event Monitoring, with one programmable 32-bit counter
- · Configuration registers accessible through Cortex-M Private Peripheral Bus (PPB)
- · Cache interface includes cache maintenance operations registers

## 24.3 Block Diagram

Figure 24-1: Block Diagram



## 24.4 Functional Description

#### 24.4.1 Cache Operation

On reset, the cache controller data entries are all invalidated and the cache is enabled. The cache is transparent to processor operations. The cache controller is activated with its configuration registers. The configuration interface is memory-mapped in the private peripheral bus.

The cache must always be enabled, even if the code is running out of a non-cached region.

When the cache is disabled, the accesses to the cache on its slave port are "forwarded" to the master port. In this case, there are two simultaneous accesses on the matrix: one on a non-cached region, and another "dummy" access on the cache master port. These two accesses can slow down the system due to the wait error introduction on the cache master port.

#### 24.4.2 Cache Maintenance

If the contents seen by the cache have changed, the user must invalidate the cache entries. This can be done line-by-line or for all cache entries.

#### 24.4.2.1 Cache Invalidate-by-Line Operation

When an invalidate-by-line command is issued, the cache controller resets the valid bit information of the decoded cache line. As the line is no longer valid, the replacement counter points to that line.

Use the following sequence to invalidate one line of cache:

- 1. Disable the cache controller by clearing the CEN bit of CMCC CTRL.
- 2. Check the CSTS bit of CMCC SR to verify that the cache is successfully disabled.
- 3. Perform an invalidate-by-line by configuring the bits INDEX and WAY in the Maintenance Register 1 (CMCC MAINT1).
- 4. Enable the cache controller by writing a one the CEN bit of the CMCC\_CTRL.

#### 24.4.2.2 Cache Invalidate All Operation

To invalidate all cache entries, write a one to the INVALL bit of the Maintenance Register 0 (CMCC MAINTO).

## 24.4.3 Cache Performance Monitoring

The Cortex-M cache controller includes a programmable 32-bit monitor counter. The monitor can be configured to count the number of clock cycles, the number of data hits or the number of instruction hits.

Use the following sequence to activate the counter:

- Configure the monitor counter by writing to the MODE field of the Monitor Configuration register (CMCC MCFG).
- 2. Enable the counter by writing a one to the MENABLE bit of the Monitor Enable register (CMCC MEN).
- 3. If required, clear the counter by writing a one to the SWRST bit of the Monitor Control register (CMCC\_MCTRL).
- 4. Check the value of the monitor counter by reading the EVENT CNT field of the CMCC MSR.

## 24.5 Cortex-M Cache Controller (CMCC) User Interface

Table 24-1: Register Mapping

| Offset    | Register                                        | Name        | Access     | Reset      |
|-----------|-------------------------------------------------|-------------|------------|------------|
| 0x00      | Cache Controller Type Register                  | CMCC_TYPE   | Read-only  | 0x000011D7 |
| 0x04      | Reserved                                        | -           | _          | _          |
| 0x08      | Cache Controller Control Register               | CMCC_CTRL   | Write-only | _          |
| 0x0C      | Cache Controller Status Register                | CMCC_SR     | Read-only  | 0x0000001  |
| 0x10-0x1C | Reserved                                        | -           | _          | _          |
| 0x20      | Cache Controller Maintenance Register 0         | CMCC_MAINT0 | Write-only | _          |
| 0x24      | Cache Controller Maintenance Register 1         | CMCC_MAINT1 | Write-only | _          |
| 0x28      | Cache Controller Monitor Configuration Register | CMCC_MCFG   | Read/Write | 0x00000000 |
| 0x2C      | Cache Controller Monitor Enable Register        | CMCC_MEN    | Read/Write | 0x00000000 |
| 0x30      | Cache Controller Monitor Control Register       | CMCC_MCTRL  | Write-only | _          |
| 0x34      | Cache Controller Monitor Status Register        | CMCC_MSR    | Read-only  | 0x00000000 |
| 0x38-0xFC | Reserved                                        | -           | _          | _          |

## 24.5.1 Cache Controller Type Register

Name: CMCC\_TYPE

Address:0x4007C000 (0), 0x48018000 (1)

Access: Read-only

| 31      | 30  | 29  | 28     | 27   | 26    | 25    | 24 |
|---------|-----|-----|--------|------|-------|-------|----|
| _       | _   | _   | _      | _    | _     | -     | _  |
| 23      | 22  | 21  | 20     | 19   | 18    | 17    | 16 |
| _       | _   | _   | _      | -    | -     | _     | _  |
| 15      | 14  | 13  | 12     | 11   | 10    | 9     | 8  |
| _       |     |     | CLSIZE |      |       | CSIZE |    |
| 7       | 6   | 5   | 4      | 3    | 2     | 1     | 0  |
| LCKDOWN | WAY | NUM | RRP    | LRUP | RANDP | _     | _  |

### **RANDP: Random Selection Policy Supported**

0: Random victim selection is not supported.

1: Random victim selection is supported.

## **LRUP: Least Recently Used Policy Supported**

0: Least Recently Used Policy is not supported.

1: Least Recently Used Policy is supported.

## **RRP: Random Selection Policy Supported**

0: Random Selection Policy is not supported.

1: Random Selection Policy is supported.

## **WAYNUM: Number of Ways**

| Value | Name     | Description           |
|-------|----------|-----------------------|
| 0     | DMAPPED  | Direct Mapped Cache   |
| 1     | ARCH2WAY | 2-way set associative |
| 2     | ARCH4WAY | 4-way set associative |
| 3     | ARCH8WAY | 8-way set associative |

## **LCKDOWN: Lockdown Supported**

0: Lockdown is not supported.

1: Lockdown is supported.

### **CSIZE: Data Cache Size**

| Value | Name      | Description                 |
|-------|-----------|-----------------------------|
| 0     | CSIZE_1KB | Data cache size is 1 Kbyte  |
| 1     | CSIZE_2KB | Data cache size is 2 Kbytes |
| 2     | CSIZE_4KB | Data cache size is 4 Kbytes |
| 3     | CSIZE_8KB | Data cache size is 8 Kbytes |

## **CLSIZE: Cache Line Size**

| Value | Name       | Description                 |
|-------|------------|-----------------------------|
| 0     | CLSIZE_1KB | Cache line size is 4 bytes  |
| 1     | CLSIZE_2KB | Cache line size is 8 bytes  |
| 2     | CLSIZE_4KB | Cache line size is 16 bytes |
| 3     | CLSIZE_8KB | Cache line size is 32 bytes |

## 24.5.2 Cache Controller Control Register

Name:CMCC\_CTRL

Address:0x4007C008 (0), 0x48018008 (1)

Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  |
|----|----|----|----|----|----|----|-----|
| _  | _  | _  | _  | _  | _  | _  | _   |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
| _  | _  | _  |    |    |    | -  | _   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   |
| _  | _  | _  | -  | -  | -  | _  | _   |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| _  | -  | -  | _  | _  | _  | _  | CEN |

## **CEN: Cache Controller Enable**

0: The cache controller is disabled.

<sup>1:</sup> The cache controller is enabled.

## 24.5.3 Cache Controller Status Register

Name: CMCC\_SR

Address:0x4007C00C (0), 0x4801800C (1)

Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   |
|----|----|----|----|----|----|----|------|
| _  | _  | _  | _  | _  | _  | -  | _    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
| _  | _  |    | _  | _  |    | ı  | _    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    |
| _  | _  | -  | _  | _  | -  | -  | _    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0    |
| _  | _  | _  | _  | -  | _  | _  | CSTS |

### **CSTS: Cache Controller Status**

0: The cache controller is disabled.

1: The cache controller is enabled.

## 24.5.4 Cache Controller Maintenance Register 0

Name:CMCC\_MAINT0

Address:0x4007C020 (0), 0x48018020 (1)

Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     |
|----|----|----|----|----|----|----|--------|
| _  | _  | _  | _  | _  | _  | -  | -      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
| _  | _  | _  | _  | _  | _  | -  | _      |
|    |    |    |    |    |    |    |        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
| _  | _  | _  | _  | _  | _  | -  | _      |
|    |    |    |    |    |    |    |        |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _  | _  | _  | _  | _  | _  | INVALL |

**INVALL: Cache Controller Invalidate All** 

0: No effect.

<sup>1:</sup> All cache entries are invalidated.

## 24.5.5 Cache Controller Maintenance Register 1

Name: CMCC\_MAINT1

Address:0x4007C024 (0), 0x48018024 (1)

Access: Write-only

| 31 | 30    | 29 | 28 | 27 | 26 | 25 | 24    |
|----|-------|----|----|----|----|----|-------|
| W  | /AY   | _  | _  | _  | _  | _  | _     |
| 23 | 22    | 21 | 20 | 19 | 18 | 17 | 16    |
| _  | _     | _  | _  | -  | -  | _  | _     |
| 15 | 14    | 13 | 12 | 11 | 10 | 9  | 8     |
| _  | _     | _  | _  | 1  | -  | 1  | INDEX |
| 7  | 6     | 5  | 4  | 3  | 2  | 1  | 0     |
|    | INDEX |    |    | _  | _  | _  | _     |

### **INDEX: Invalidate Index**

This field indicates the cache line that is being invalidated.

The size of the INDEX field depends on the cache size:

For example:

for 2 Kbytes: 5 bitsfor 4 Kbytes: 6 bitsfor 8 Kbytes: 7 bits

## **WAY: Invalidate Way**

| Value | Name | Description                               |
|-------|------|-------------------------------------------|
| 0     | WAY0 | Way 0 is selection for index invalidation |
| 1     | WAY1 | Way 1 is selection for index invalidation |
| 2     | WAY2 | Way 2 is selection for index invalidation |
| 3     | WAY3 | Way 3 is selection for index invalidation |

DS60001717B-page 442

## 24.5.6 Cache Controller Monitor Configuration Register

Name:CMCC\_MCFG

Address:0x4007C028 (0), 0x48018028 (1)

Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | _  | _  | _  | _  | _  | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | -  | _  |    | -  | _  | -  | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _  | _  | -  | _  | _  | _  | _  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| _  | _  | _  | _  | _  | _  | MC | DE |

## **MODE: Cache Controller Monitor Counter Mode**

| Value | Name        | Description             |
|-------|-------------|-------------------------|
| 0     | CYCLE_COUNT | Cycle counter           |
| 1     | IHIT_COUNT  | Instruction hit counter |
| 2     | DHIT_COUNT  | Data hit counter        |

## 24.5.7 Cache Controller Monitor Enable Register

Name: CMCC\_MEN

Address:0x4007C02C (0), 0x4801802C (1)

Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24      |
|----|----|----|----|----|----|----|---------|
| _  | _  | _  | _  | _  | _  | _  | _       |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16      |
| _  | _  | _  | -  | -  | _  | _  | _       |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8       |
| _  | _  | _  | -  | -  | _  | _  | _       |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0       |
| -  | -  | _  | _  | _  | -  | -  | MENABLE |

## **MENABLE: Cache Controller Monitor Enable**

0: The monitor counter is disabled.

<sup>1:</sup> The monitor counter is enabled.

## 24.5.8 Cache Controller Monitor Control Register

Name:CMCC\_MCTRL

Address:0x4007C030 (0), 0x48018030 (1)

Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    |
|----|----|----|----|----|----|----|-------|
| _  | _  | _  | _  | _  | _  | _  | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    |
| _  | _  | _  | _  | _  | _  | -  | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     |
| _  | _  | _  | _  | _  | _  | -  | _     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0     |
| _  | _  | _  | _  | _  | _  | _  | SWRST |

**SWRST: Monitor** 

0: No effect.

<sup>1:</sup> Resets the event counter register.

## 24.5.9 Cache Controller Monitor Status Register

Name:CMCC\_MSR

Address:0x4007C034 (0), 0x48018034 (1)

Access: Read-only

| 31 | 30        | 29 | 28   | 27    | 26 | 25 | 24 |  |  |  |
|----|-----------|----|------|-------|----|----|----|--|--|--|
|    | EVENT_CNT |    |      |       |    |    |    |  |  |  |
| 23 | 22        | 21 | 20   | 19    | 18 | 17 | 16 |  |  |  |
|    | EVENT_CNT |    |      |       |    |    |    |  |  |  |
| 15 | 14        | 13 | 12   | 11    | 10 | 9  | 8  |  |  |  |
|    |           |    | EVEN | T_CNT |    |    |    |  |  |  |
| 7  | 6         | 5  | 4    | 3     | 2  | 1  | 0  |  |  |  |
|    |           |    | EVEN | T_CNT |    |    |    |  |  |  |

**EVENT\_CNT: Monitor Event Counter** 

## 25. Interprocessor Communication (IPC)

## 25.1 Description

The Interprocessor Communication (IPC) module has 32 interrupt sources. Each source has a set of enable, disable, clear, set, mask and status registers. The interrupt sources are ORed, and the IPC interrupt output line is connected to the Interrupt Controller input.

## 25.2 Block Diagram

Figure 25-1: IPC Block Diagram



Figure 25-2: Dual Core IPC Implementation



### 25.3 Product Dependencies

#### 25.3.1 Power Management

The Interprocessor Communication module is not continuously clocked. The IPC interface is clocked through the Power Management Controller (PMC), therefore the programmer must first configure the PMC to enable the IPC clock.

### 25.3.2 Interrupt Line

The IPC module has an interrupt line connected to the Interrupt Controller. Handling interrupts requires programming the Interrupt Controller before configuring the IPC.

## 25.4 Functional Description

### 25.4.1 Interrupt Sources

Table 25-1: Peripheral IDs

| Instance | ID |
|----------|----|
| IPC0     | 31 |
| IPC1     | 39 |

#### 25.4.1.1 Interrupt Generation

Interrupt sources can be individually generated by writing respectively the IPC\_ISCR and IPC\_ICCR registers.

### 25.4.1.2 Interrupt Source Control

Each interrupt source (IRQ0 to IRQ31) can be enabled or disabled by using the command registers: IPC\_IECR (Interrupt Enable Command Register) and IPC\_IDCR (Interrupt Disable Command Register). This set of registers conducts enabling or disabling of an instruction. The interrupt mask can be read in the IPC\_IMR register. All IPC interrupts can be enabled/disabled, thus configuring the IPC Interrupt mask register. Each pending and unmasked IPC interrupt asserts the IPC output interrupt line. A disabled interrupt does not affect servicing of other interrupts.

## 25.4.1.3 Interrupt Status

The IPC\_IECR and IPC\_IDCR registers are used to determine which interrupt sources are active/inhibited to generate an interrupt output. The IPC\_IMR register is a status of the interrupt source selection (a result from write into the IPC\_IECR and IPC\_IDCR registers). The IPC\_ISCR and IPC\_ICCR registers are used to activate/inhibit interrupt sources. The IPC\_IPR register is a status register giving active interrupt sources.

The IPC\_ISR register reports which interrupt source(s) is(are) currently asserting an interrupt output. IPC\_ISR is basically equivalent to an AND between the IPC\_IPR and IPC\_IMR registers.

Figure 25-3: Interrupt Input Stage



## 25.5 Inter-processor Communication (IPC) User Interface

## Table 25-2: Register Mapping

| Offset | Register                           | Name     | Access     | Reset |
|--------|------------------------------------|----------|------------|-------|
| 0x0000 | Interrupt Set Command Register     | IPC_ISCR | Write-only | _     |
| 0x0004 | Interrupt Clear Command Register   | IPC_ICCR | Write-only | -     |
| 0x0008 | Interrupt Pending Register         | IPC_IPR  | Read-only  | 0x0   |
| 0x000C | Interrupt Enable Command Register  | IPC_IECR | Write-only | -     |
| 0x0010 | Interrupt Disable Command Register | IPC_IDCR | Write-only | -     |
| 0x0014 | Interrupt Mask Register            | IPC_IMR  | Read-only  | 0x0   |
| 0x0018 | Interrupt Status Register          | IPC_ISR  | Read-only  | 0x0   |

## 25.5.1 IPC Interrupt Set Command Register

Name: IPC\_ISCR

Address:0x4004C000 (0), 0x48014000 (1)

Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Set

0: No effect.

<sup>1:</sup> Sets the corresponding interrupt.

## 25.5.2 IPC Interrupt Clear Command Register

Name:IPC\_ICCR

Address:0x4004C004 (0), 0x48014004 (1)

Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Clear

0: No effect.

<sup>1:</sup> Clears the corresponding interrupt.

## 25.5.3 IPC Interrupt Pending Register

Name: IPC\_IPR

Address:0x4004C008 (0), 0x48014008 (1)

Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Pending

0: The corresponding interrupt is not pending.

1: The corresponding interrupt is pending.

## 25.5.4 IPC Interrupt Enable Command Register

Name: IPC\_IECR

Address:0x4004C00C (0), 0x4801400C (1)

Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Enable

0: No effect.

<sup>1:</sup> Enables the corresponding interrupt.

## 25.5.5 IPC Interrupt Disable Command Register

Name: IPC\_IDCR

Address:0x4004C010 (0), 0x48014010 (1)

Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Disable

0: No effect.

<sup>1:</sup> Disables the corresponding interrupt.

## 25.5.6 IPC Interrupt Mask Register

Name:IPC\_IMR

Address:0x4004C014 (0), 0x48014014 (1)

Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Interrupt Mask

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

## 25.5.7 IPC Interrupt Status Register

Name: IPC\_ISR

Address:0x4004C018 (0), 0x48014018 (1)

Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| IRQ31 | IRQ30 | IRQ29 | IRQ28 | IRQ27 | IRQ26 | IRQ25 | IRQ24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| IRQ23 | IRQ22 | IRQ21 | IRQ20 | IRQ19 | IRQ18 | IRQ17 | IRQ16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9  | IRQ8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| IRQ7  | IRQ6  | IRQ5  | IRQ4  | IRQ3  | IRQ2  | IRQ1  | IRQ0  |

## IRQ0-IRQ31: Current Interrupt Identifier

0: The corresponding interrupt source is not currently asserting the interrupt output.

1: The corresponding interrupt source is currently asserting the interrupt output.

## 26. Bus Matrix (MATRIX)

## 26.1 Description

The Bus Matrix implements a multi-layer AHB, based on the AHB-Lite protocol, that enables parallel access paths between multiple AHB masters and slaves in a system, thus increasing the overall bandwidth. The Bus Matrix interconnects AHB masters to AHB slaves. The normal latency to connect a master to a slave is one cycle except for the default master of the accessed slave which is connected directly (zero cycle latency).

### 26.2 Embedded Characteristics

- · One Decoder for Each Master
- · Support for Long Bursts of 32, 64 and 128 Beats and Up to the 256-beat Word Burst AHB Limit
- · Enhanced Programmable Mixed Arbitration for Each Slave
  - Round-robin
  - Fixed Priority
  - Latency Quality of Service
- · Programmable Default Master for Each Slave
  - No Default Master
  - Last Accessed Default Master
  - Fixed Default Master
- · Deterministic Maximum Access Latency for Masters
- · Zero or One Cycle Arbitration Latency for the First Access of a Burst
- · Bus Lock Forwarding to Slaves
- · Master Number Forwarding to Slaves
- · Write Protection of User Interface Registers

#### 26.2.1 Matrix 0

### 26.2.1.1 Matrix 0 Masters

The Bus Matrix 0, which corresponds to the sub-system 0 (Core 0 - CM4P0), manages the masters listed in Table 26-1. Each master can perform an access to an available slave concurrently with other masters.

Each master has its own specifically-defined decoder. In order to simplify the addressing, all the masters have the same decodings.

Table 26-1: List of Bus Matrix Masters

| Master 0 | Cortex-M4 Instruction/Data (CM4P0 I/D Bus) |
|----------|--------------------------------------------|
| Master 1 | Cortex-M4 System (CM4P0 S Bus)             |
| Master 2 | Peripheral DMA Controller 0 (PDC0)         |
| Master 3 | Integrity Check Module (ICM)               |
| Master 4 | Matrix1                                    |
| Master 5 | EBI Matrix1                                |
| Master 6 | CMCC0                                      |
| Master 7 | USB DMA                                    |

#### 26.2.1.2 Matrix 0 Slaves

The Bus Matrix manages the slaves listed in Table 26-2. Each slave has its own arbiter providing a dedicated arbitration per slave.

Table 26-2: List of Bus Matrix Slaves

| Slave 0 | Internal SRAM0 |
|---------|----------------|
| Slave 1 | Internal ROM   |
| Slave 2 | Internal Flash |

Table 26-2: List of Bus Matrix Slaves

| Slave 3 | External Bus Interface |  |
|---------|------------------------|--|
| Slave 4 | Peripheral Bridge 0    |  |
| Slave 5 | CPKCC RAM and ROM      |  |
| Slave 6 | Matrix1                |  |
| Slave 7 | CMCC0                  |  |
| Slave 8 | USB DPRAM              |  |

## 26.2.1.3 Master to Slave Access (Matrix 0)

Table 26-3 gives valid paths for master to slave access on Matrix 0. The paths shown as "-" are forbidden or not wired, e.g. access from the Cortex-M4 S Bus to the Internal ROM.

Table 26-3: Matrix 0 Master to Slave Access

|        | Masters                |                      |                    |      |     |         |                 |       |         |
|--------|------------------------|----------------------|--------------------|------|-----|---------|-----------------|-------|---------|
|        |                        | 0                    | 1                  | 2    | 3   | 4       | 5               | 6     | 7       |
| Slaves |                        | Cortex-M4<br>I/D Bus | Cortex-M4<br>S Bus | PDC0 | ICM | Matrix1 | EBI<br>Matrix 1 | СМССО | USB DMA |
| 0      | Internal SRAM0         | -                    | X                  | Х    | X   | X       | -               | -     | -X      |
| 1      | Internal ROM           | Х                    | -                  | Х    | Х   | -       | -               | -     | -       |
| 2      | Internal Flash         | X                    | -                  | -    | Х   | X       | -               | X     | -       |
| 3      | External Bus Interface | Х                    | Х                  | X    | Х   | -       | Х               | Х     | -X      |
| 4      | Peripheral Bridge 0    | -                    | Х                  | Х    | -   | Х       | -               | -     | -       |
| 5      | CPKCC SRAM, ROM        | -                    | Х                  | -    | Х   | -       | -               | -     | -       |
| 6      | Matrix1                | -                    | Х                  | -    | Х   | -       | -               | -     | -       |
| 7      | CMCC0                  | Х                    | -                  | -    | -   | -       | -               | -     | -       |
| 8      | USB DPRAM              | -                    | Х                  | Х    | -   | -       | -               | -     | -       |

### 26.2.1.4 Accesses through Matrix 0

- · CM4P0 I/D Bus access to:
  - Flash, ROM
  - EBI (0x03000000 to 0x06FFFFF)
  - Flash and EBI through Cache Controller CMCC0 (respectively through 0x11000000 to 0x11FFFFFF and 0x13000000 to 0x16FFFFFF)
- CMP4P0 S Bus access to:
  - SRAM0, SRAM1 through Matrix1, SRAM2 through Matrix1
  - PKCC
  - EBI (through 0x60000000 to 0x63FFFFFF, 0xA0000000 to A3FFFFFF)
- · PDC0 access to:
  - SRAM0, ROM
  - EBI (through 0x60000000 to 0x63FFFFFF)
  - HBRIDGE0
- · ICM access to:
  - Flash, ROM, SRAM0, SRAM1 through Matrix1, SRAM2 through Matrix1
  - PKCC
  - EBI through 0x60000000 to 0x63FFFFF)
  - HBRIDGE1 through Matrix1
- · Matrix1 access to

© 2022 Microchip Technology Inc.

- FLASH through 0x01000000 to 0x01FFFFFF and 0x11000000 to 0x11FFFFFF)
- SRAM0
- HBRIDGE0
- · EBI Matrix1 access to:
  - EBI through 0x03000000 to 0x06FFFFFF, 0x13000000 to 0x16FFFFFF,
  - 0x60000000 to 0x63FFFFFF, 0xA0000000 to 0xA3FFFFFF)
- · Cache Controller CMCC0 access to:
  - Flash (through 0x11000000 to 0x11FFFFFF)
  - EBI (through 0x13000000 to 0x16FFFFF)

#### 26.2.2 Matrix 1

### 26.2.2.1 Matrix 1 Masters

The Bus Matrix 1, which corresponds to the sub-system 1 (Core 1 - CM4P1), manages the masters listed in Table 26-4. Each master can perform an access to an available slave concurrently with other masters.

Each master has its own specifically-defined decoder. In order to simplify the addressing, all the masters have the same decodings.

Table 26-4: List of Bus Matrix Masters

| Master 0 | Cortex-M4 Instruction/Data (CM4P1 I/D Bus) |
|----------|--------------------------------------------|
| Master 1 | Cortex-M4 System (CM4P1 S Bus)             |
| Master 2 | Peripheral DMA Controller 1 (PDC1)         |
| Master 3 | Matrix0                                    |
| Master 4 | EBI Matrix0                                |
| Master 5 | CMCC1                                      |

### 26.2.2.2 Matrix 1 Slaves

The Bus Matrix manages the slaves listed in Table 26-2. Each slave has its own arbiter providing a dedicated arbitration per slave.

Table 26-5: List of Bus Matrix Slaves

| Slave 0 | Internal SRAM1         |  |
|---------|------------------------|--|
| Slave 1 | Internal SRAM2         |  |
| Slave 2 | External Bus Interface |  |
| Slave 3 | Peripheral Bridge 1    |  |
| Slave 4 | Matrix0                |  |
| Slave 5 | CMCC1                  |  |

### 26.2.2.3 Master to Slave Access (Matrix 1)

Table 26-6 gives valid paths for master to slave access on Matrix 1. The paths shown as "-" are forbidden or not wired, e.g. access from the Cortex-M4 S Bus to the Internal ROM.

Table 26-6: Matrix 1 Master to Slave Access

|        | Masters                |                      |                    |      |         |                 |       |
|--------|------------------------|----------------------|--------------------|------|---------|-----------------|-------|
|        |                        | 0                    | 1                  | 2    | 3       | 4               | 5     |
| Slaves |                        | Cortex-M4<br>I/D Bus | Cortex-M4<br>S Bus | PDC1 | Matrix0 | EBI<br>Matrix 0 | CMCC1 |
| 0      | Internal SRAM1         | X                    | Х                  | Х    | Х       | -               | -     |
| 1      | Internal SRAM2         | -                    | Х                  | Х    | Х       | -               | -     |
| 2      | External Bus Interface | Х                    | Х                  | Х    | -       | Х               | Х     |
| 3      | Peripheral Bridge 1    | -                    | Х                  | Х    | Х       | -               | -     |
| 4      | Matrix0                | X                    | Х                  | -    | -       | -               | Х     |
| 5      | CMCC1                  | Х                    | -                  | -    | -       | -               | -     |

## 26.2.2.4 Accesses through Matrix 1

- · CM4P1 I/D Bus access to:
  - Flash (through 0x01000000 to 0x01FFFFFF)
  - EBI (through 0x03000000 to 0x06FFFFF)
  - FLASH and EBI through Cache CMCC1
- CM4P1 S-Bus access to:
  - SRAM1, SRAM2, SRAM0 through Matrix0 (0x20000000),
  - EBI (0x60000000 to 0x63FFFFFF and 0xA0000000 to 0xA3FFFFFF),
  - HBRIDGE1, HBRIDGE0 through Matrix0 (0x40000000)
- · PDC1 access to:
  - SRAM1, SRAM2
  - EBI (0x60000000 to 0x63FFFFF),
  - HBRIDGE1
- · Matrix0 access to:
  - SRAM1, SRAM2,
  - HBRIDGE1
- EBI from Matrix 0 access to:
  - EBI (through 0x030000000 to 0x06FFFFFFF, 0x60000000 to 0x63FFFFFF, 0xA0000000 to A3FFFFFF)
- · Cache CMCC1 access to:
  - Flash through 0x11000000,
  - EBI through 0x13000000 to 0x16FFFFF

### 26.3 Special Bus Granting Mechanism

The Bus Matrix provides some speculative bus granting techniques in order to anticipate access requests from masters. This mechanism reduces latency at first access of a burst, or for a single transfer, as long as the slave is free from any other master access. However, the technique does not provide any benefits if the slave is continuously accessed by more than one master, since arbitration is pipelined and has no negative effect on the slave bandwidth or access latency.

This bus granting mechanism sets a different default master for every slave.

At the end of the current access, if no other request is pending, the slave remains connected to its associated default master. A slave can be associated with three kinds of default masters:

- · No default master
- Last access master
- · Fixed default master

To change from one type of default master to another, the Bus Matrix user interface provides Slave Configuration registers, one for every slave which set a default master for each slave. The Slave Configuration register contains two fields to manage master selection: DEFMSTR\_TYPE and FIXED\_DEFMSTR. The 2-bit DEFMSTR\_TYPE field selects the default master type (no default, last access master, fixed default master), whereas the 4-bit FIXED\_DEFMSTR field selects a fixed default master provided that DEFMSTR\_TYPE is set to fixed default master. Refer to Section 26.9.2 "Bus Matrix Slave Configuration Registers".

#### 26.4 No Default Master

After the end of the current access, if no other request is pending, the slave is disconnected from all masters.

This configuration incurs one latency clock cycle for the first access of a burst after bus idle. Arbitration without the default master may be used for masters that perform significant bursts or several transfers with no idle in between, or if the slave bus bandwidth is widely used by one or more masters.

This configuration provides no benefit on access latency or bandwidth when reaching maximum slave bus throughput regardless of the number of requesting masters.

#### 26.5 Last Access Master

After the end of the current access, if no other request is pending, the slave remains connected to the last master that performed an access request.

This allows the Bus Matrix to remove one latency cycle for the last master that accessed the slave. Other non-privileged masters still get one latency clock cycle if they need to access the same slave. This technique is used for masters that perform single accesses or short bursts with some idle cycles in between.

This configuration provides no benefit on access latency or bandwidth when reaching maximum slave bus throughput whatever is the number of requesting masters.

### 26.6 Fixed Default Master

After the end of the current access, if no other request is pending, the slave connects to its fixed default master. Unlike the last access master, the fixed default master does not change unless the user modifies it by software (FIXED\_DEFMSTR field of the related MATRIX\_SCFG).

This allows the Bus Matrix arbiters to remove the one latency clock cycle for the fixed default master of the slave. All requests attempted by the fixed default master do not cause any arbitration latency, whereas other non-privileged masters will get one latency cycle. This technique is used for a master that mainly performs single accesses or short bursts with idle cycles in between.

This configuration provides no benefit on access latency or bandwidth when reaching maximum slave bus throughput, regardless of the number of requesting masters.

## 26.7 Arbitration

The Bus Matrix provides an arbitration mechanism that reduces latency when a conflict occurs, i.e. when two or more masters try to access the same slave at the same time. One arbiter per AHB slave is provided, thus arbitrating each slave specifically.

The Bus Matrix provides the user with the possibility of choosing between two arbitration types or mixing them for each slave:

- Round-robin arbitration (default)
- 2. Fixed priority arbitration

The resulting algorithm may be complemented by selecting a default master configuration for each slave.

When re-arbitration must be done, specific conditions apply. See Section 26.7.1 "Arbitration Scheduling".

### 26.7.1 Arbitration Scheduling

Each arbiter has the ability to arbitrate between two or more master requests. In order to avoid burst breaking and also to provide the maximum throughput for slave interfaces, arbitration may only take place during the following cycles:

- 1. Idle cycles: When a slave is not connected to any master or is connected to a master which is not currently accessing it
- 2. Single cycles: When a slave is currently doing a single access
- 3. End of Burst cycles: When the current cycle is the last cycle of a burst transfer. For defined burst length, predicted end of burst matches the size of the transfer but is managed differently for undefined burst length. See Section 26.7.1.1 "Undefined Length Burst Arbitration"
- 4. Slot cycle limit: When the slot cycle counter has reached the limit value, indicating that the current master access is too long and must be broken. See Section 26.7.1.2 "Slot Cycle Limit Arbitration"

### 26.7.1.1 Undefined Length Burst Arbitration

In order to prevent long AHB burst lengths that can lock the access to the slave for an excessive period of time, the user can trigger the re-arbitration before the end of the incremental bursts. The re-arbitration period can be selected from the following Undefined Length Burst Type (ULBT) possibilities:

- 1. Unlimited: no predetermined end of burst is generated. This value enables 1-Kbyte burst lengths.
- 2. 1-beat bursts: predetermined end of burst is generated at each single transfer during the INCR transfer.
- 3. 4-beat bursts: predetermined end of burst is generated at the end of each 4-beat boundary during INCR transfer.
- 4. 8-beat bursts: predetermined end of burst is generated at the end of each 8-beat boundary during INCR transfer.
- 5. 16-beat bursts: predetermined end of burst is generated at the end of each 16-beat boundary during INCR transfer.
- 6. 32-beat bursts: predetermined end of burst is generated at the end of each 32-beat boundary during INCR transfer.
- 7. 64-beat bursts: predetermined end of burst is generated at the end of each 64-beat boundary during INCR transfer.
- 8. 128-beat bursts: predetermined end of burst is generated at the end of each 128-beat boundary during INCR transfer.

The use of undefined length 8-beat bursts or less is discouraged since this may decrease the overall bus bandwidth due to arbitration and slave latencies at each first access of a burst.

However, if the usual length of undefined length bursts is known for a master, it is recommended to configure the ULBT according to this length.

This selection can be done through the ULBT field of the Master Configuration registers (MATRIX MCFG).

### 26.7.1.2 Slot Cycle Limit Arbitration

The Bus Matrix contains specific logic to break long accesses, such as very long bursts on a very slow slave (e.g., an external low speed memory). At each arbitration time, a counter is loaded with the value previously written in the SLOT\_CYCLE field of the related Slave Configuration register (MATRIX\_SCFG) and decreased at each clock cycle. When the counter elapses, the arbiter has the ability to rearbitrate at the end of the current AHB bus access cycle.

Unless a master has a very tight access latency constraint, which could lead to data overflow or underflow due to a badly undersized internal FIFO with respect to its throughput, the Slot Cycle Limit should be disabled (SLOT\_CYCLE = 0) or set to its default maximum value in order not to inefficiently break long bursts performed by some Microchip masters.

In most cases, this feature is not needed and should be disabled for power saving.

Warning: This feature cannot prevent any slave from locking its access indefinitely.

#### 26.7.2 Arbitration Priority Scheme

The Bus Matrix arbitration scheme is organized in priority pools. The corresponding access criticality class is assigned to each priority pool as shown in the "Latency Quality of Service" column in Table 26-7. Latency Quality of Service is determined through the Bus Matrix user interface. See Section 26.9.3 "Bus Matrix Priority Registers A For Slaves" for details.

**Table 26-7: Arbitration Priority Pools** 

| Priority<br>Pool | Latency Quality of Service |
|------------------|----------------------------|
| 3                | Latency Critical           |
| 2                | Latency Sensitive          |
| 1                | Bandwidth Sensitive        |
| 0                | Background Transfers       |

Round-robin priority is used in the highest and lowest priority pools 3 and 0, whereas fixed level priority is used between priority pools and in the intermediate priority pools 2 and 1. See Section 26.7.2.2 "Round-robin Arbitration".

For each slave, each master is assigned to one of the slave priority pools through the Latency Quality of Service inputs or through the priority registers for slaves (MxPR fields of MATRIX\_PRAS and MATRIX\_PRBS). When evaluating master requests, this priority pool level always takes precedence.

After reset, most of the masters belong to the lowest priority pool (MxPR = 0, Background Transfer) and, therefore, are granted bus access in a true round-robin order.

The highest priority pool must be specifically reserved for masters requiring very low access latency. If more than one master belongs to this pool, they will be granted bus access in a biased round-robin manner which allows tight and deterministic maximum access latency from AHB bus requests. In the worst case, any currently occurring high-priority master request will be granted after the current bus master access has ended and other high priority pool master requests, if any, have been granted once each.

The lowest priority pool shares the remaining bus bandwidth between AHB Masters.

Intermediate priority pools allow fine priority tuning. Typically, a latency-sensitive master or a bandwidth-sensitive master will use such a priority level. The higher the priority level (MxPR value), the higher the master priority.

To ensure a good level of CPU performance, it is recommended to configure the CPU priority with the default reset value 2 (Latency Sensitive).

All combinations of MxPR values are allowed for all masters and slaves. For example, some masters might be assigned the highest priority pool (round-robin), and remaining masters the lowest priority pool (round-robin), with no master for intermediate fix priority levels.

#### 26.7.2.1 Fixed Priority Arbitration

Fixed priority arbitration algorithm is the first and only arbitration algorithm applied between masters from distinct priority pools. It is also used in priority pools other than the highest and lowest priority pools (intermediate priority pools).

Fixed priority arbitration allows the Bus Matrix arbiters to dispatch the requests from different masters to the same slave by using the fixed priority defined by the user in the MxPR field for each master in the Priority registers, MATRIX\_PRAS and MATRIX\_PRBS. If two or more master requests are active at the same time, the master with the highest priority MxPR number is serviced first.

In intermediate priority pools, if two or more master requests with the same priority are active at the same time, the master with the highest number is serviced first.

#### 26.7.2.2 Round-robin Arbitration

This algorithm is only used in the highest and lowest priority pools. It allows the Bus Matrix arbiters to properly dispatch requests from different masters to the same slave. If two or more master requests are active at the same time in the priority pool, they are serviced in a round-robin increasing master number order.

### 26.8 Register Write Protection

To prevent any single software error from corrupting the Bus Matrix behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the "Write Protection Mode Register" (MATRIX\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the "Write Protection Status Register" (MATRIX\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS flag is reset by writing the Bus Matrix Write Protect Mode Register (MATRIX\_WPMR) with the appropriate access key WPKEY. The following registers can be write-protected:

· "Bus Matrix Master Configuration Registers"

- "Bus Matrix Slave Configuration Registers"
- "Bus Matrix Priority Registers A For Slaves"
- "System I/O Configuration Register"

## 26.9 AHB Bus Matrix (MATRIX) User Interface

Table 26-8: Register Mapping

| Offset          | Register                        | Name         | Access     | Reset                     |
|-----------------|---------------------------------|--------------|------------|---------------------------|
| 0x0000          | Master Configuration Register 0 | MATRIX_MCFG0 | Read/Write | 0x00000004                |
| 0x0004          | Master Configuration Register 1 | MATRIX_MCFG1 | Read/Write | 0x00000004                |
| 0x0008          | Master Configuration Register 2 | MATRIX_MCFG2 | Read/Write | 0x00000004                |
| 0x000C          | Master Configuration Register 3 | MATRIX_MCFG3 | Read/Write | 0x00000004                |
| 0x0010          | Master Configuration Register 4 | MATRIX_MCFG4 | Read/Write | 0x00000004                |
| 0x0014          | Master Configuration Register 5 | MATRIX_MCFG5 | Read/Write | 0x00000004                |
| 0x0018          | Master Configuration Register 6 | MATRIX_MCFG6 | Read/Write | 0x00000004                |
| 0x001C          | Master Configuration Register 7 | MATRIX_MCFG7 | Read/Write | 0x00000004                |
| 0x0020 - 0x003C | Reserved                        | -            | _          | _                         |
| 0x0040          | Slave Configuration Register 0  | MATRIX_SCFG0 | Read/Write | 0x000001FF                |
| 0x0044          | Slave Configuration Register 1  | MATRIX_SCFG1 | Read/Write | 0x000001FF                |
| 0x0048          | Slave Configuration Register 2  | MATRIX_SCFG2 | Read/Write | 0x000001FF                |
| 0x004C          | Slave Configuration Register 3  | MATRIX_SCFG3 | Read/Write | 0x000001FF                |
| 0x0050          | Slave Configuration Register 4  | MATRIX_SCFG4 | Read/Write | 0x000001FF                |
| 0x0054          | Slave Configuration Register 5  | MATRIX_SCFG5 | Read/Write | 0x000001FF                |
| 0x0058          | Slave Configuration Register 6  | MATRIX_SCFG6 | Read/Write | 0x000001FF                |
| 0x005C          | Slave Configuration Register 7  | MATRIX_SCFG7 | Read/Write | 0x000001FF                |
| 0x0060          | Slave Configuration Register 8  | MATRIX_SCFG8 | Read/Write | 0x000001FF                |
| 0x0064 - 0x007C | Reserved                        | -            | _          | _                         |
| 0x0080          | Priority Register A for Slave 0 | MATRIX_PRAS0 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x0084          | Reserved                        | -            | _          | _                         |
| 0x0088          | Priority Register A for Slave 1 | MATRIX_PRAS1 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x008C          | Reserved                        | -            | _          | _                         |
| 0x0090          | Priority Register A for Slave 2 | MATRIX_PRAS2 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x0094          | Reserved                        | -            | _          | _                         |
| 0x0098          | Priority Register A for Slave 3 | MATRIX_PRAS3 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x009C          | Reserved                        | -            | _          | _                         |
| 0x00A0          | Priority Register A for Slave 4 | MATRIX_PRAS4 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x00A4          | Reserved                        | -            | _          | _                         |
| 0x00A8          | Priority Register A for Slave 5 | MATRIX_PRAS5 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x00AC          | Reserved                        |              | _          | _                         |
| 0x00B0          | Priority Register A for Slave 6 | MATRIX_PRAS6 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x00B4          | Reserved                        | -            | _          | _                         |
| 0x00B8          | Priority Register A for Slave 7 | MATRIX_PRAS7 | Read/Write | 0x00000000 <sup>(1)</sup> |
| 0x00BC          | Priority Register A for Slave 8 | MATRIX_PRAS8 | Read/Write | 0x00000000 <sup>(1)</sup> |

Table 26-8: Register Mapping (Continued)

| Offset          | Register                                             | Name              | Access     | Reset      |
|-----------------|------------------------------------------------------|-------------------|------------|------------|
| 0x00C0 - 0x0110 | Reserved                                             | -                 | -          | -          |
| 0x0114          | System I/O Configuration Register                    | MATRIX_SYSIO      | Read/Write | 0x00000000 |
| 0x0118          | Reserved                                             | -                 | _          | _          |
| 0x011C          | SMC Nand Flash Chip Select<br>Configuration Register | MATRIX_SMCNFCS    | Read/Write | 0x00000000 |
| 0x0120          | Reserved                                             | -                 | _          | _          |
| 0x0124          | Reserved                                             | _                 | _          | _          |
| 0x0128          | Core Debug Configuration Register                    | MATRIX_CORE_DEBUG | Read/Write | 0x0000000  |
| 0x012C - 0x01E0 | Reserved                                             | -                 | _          | _          |
| 0x01E4          | Write Protection Mode Register                       | MATRIX_WPMR       | Read/Write | 0x00000000 |
| 0x01E8          | Write Protection Status Register                     | MATRIX_WPSR       | Read-only  | 0x0000000  |

**Note 1:** Values in the Bus Matrix Priority Registers are product-dependent.

## 26.9.1 Bus Matrix Master Configuration Registers

Name: MATRIX MCFGx [x=0..7]

Address:0x400E0200 (0), 0x48010000 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26   | 25 | 24 |
|----|----|----|----|----|------|----|----|
| _  | _  | _  | _  | _  | _    | _  | -  |
| 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 |
| _  | _  | _  | _  | _  | _    | _  | _  |
|    |    |    |    |    |      |    |    |
| 15 | 14 | 13 | 12 | 11 | 10   | 9  | 8  |
| _  | _  | _  | ı  | _  | ı    | ı  | _  |
| _  |    | _  | ,  |    |      | ,  | _  |
| 7  | 6  | 5  | 4  | 3  | 2    | 1  | U  |
| _  | _  | _  | 1  | _  | ULBT |    |    |

This register can only be written if the WPEN bit is cleared in the "Write Protection Mode Register" .

### **ULBT: Undefined Length Burst Type**

#### 0: Unlimited Length Burst

No predicted end of burst is generated, therefore INCR bursts coming from this master can only be broken if the Slave Slot Cycle Limit is reached. If the Slot Cycle Limit is not reached, the burst is normally completed by the master, at the latest, on the next AHB 1 KByte address boundary, allowing up to 256-beat word bursts or 128-beat double-word bursts.

This value should not be used in the very particular case of a master capable of performing back-to-back undefined length bursts on a single slave, since this could indefinitely freeze the slave arbitration and thus prevent another master from accessing this slave.

#### 1: Single Access

The undefined length burst is treated as a succession of single accesses, allowing re-arbitration at each beat of the INCR burst or bursts sequence.

### 2: 4-beat Burst

The undefined length burst or bursts sequence is split into 4-beat bursts or less, allowing re-arbitration every 4 beats.

#### 3: 8-beat Burst

The undefined length burst or bursts sequence is split into 8-beat bursts or less, allowing re-arbitration every 8 beats.

#### 4: 16-beat Burst

The undefined length burst or bursts sequence is split into 16-beat bursts or less, allowing re-arbitration every 16 beats.

#### 5: 32-beat Burst

The undefined length burst or bursts sequence is split into 32-beat bursts or less, allowing re-arbitration every 32 beats.

#### 6: 64-beat Burst

The undefined length burst or bursts sequence is split into 64-beat bursts or less, allowing re-arbitration every 64 beats.

## 7: 128-beat Burst

The undefined length burst or bursts sequence is split into 128-beat bursts or less, allowing re-arbitration every 128 beats.

Unless duly needed, the ULBT should be left at its default 0 value for power saving.

## 26.9.2 Bus Matrix Slave Configuration Registers

Name:MATRIX\_SCFGx [x=0..8]

Address:0x400E0240 (0), 0x48010040 (1)

Access:Read/Write

| 31 | 30         | 29 | 28      | 27     | 26 | 25    | 24           |  |
|----|------------|----|---------|--------|----|-------|--------------|--|
| _  | _          | _  | _       | _      | _  | -     | _            |  |
| 23 | 22         | 21 | 20      | 19     | 18 | 17    | 16           |  |
| _  | _          |    | FIXED_D | EFMSTR |    | DEFMS | DEFMSTR_TYPE |  |
| 15 | 14         | 13 | 12      | 11     | 10 | 9     | 8            |  |
| _  | -          | -  | -       | _      | -  | -     | SLOT_CYCLE   |  |
| 7  | 6          | 5  | 4       | 3      | 2  | 1     | 0            |  |
|    | SLOT_CYCLE |    |         |        |    |       |              |  |

This register can only be written if the WPEN bit is cleared in the "Write Protection Mode Register" .

#### **SLOT CYCLE: Maximum Bus Grant Duration for Masters**

When SLOT\_CYCLE AHB clock cycles have elapsed since the last arbitration, a new arbitration takes place to let another master access this slave. If another master is requesting the slave bus, then the current master burst is broken.

If SLOT\_CYCLE = 0, the Slot Cycle Limit feature is disabled and bursts always complete unless broken according to the ULBT.

This limit has been placed in order to enforce arbitration so as to meet potential latency constraints of masters waiting for slave access.

This limit must not be too small. Unreasonably small values break every burst and the Bus Matrix arbitrates without performing any data transfer. The default maximum value is usually an optimal conservative choice.

In most cases, this feature is not needed and should be disabled for power saving.

See Section 26.7.1.2 "Slot Cycle Limit Arbitration" for details.

# **DEFMSTR\_TYPE: Default Master Type**

#### 0: No Default Master

At the end of the current slave access, if no other master request is pending, the slave is disconnected from all masters.

This results in a one clock cycle latency for the first access of a burst transfer or for a single access.

#### 1: Last Default Master

At the end of the current slave access, if no other master request is pending, the slave stays connected to the last master having accessed it

This results in not having one clock cycle latency when the last master tries to access the slave again.

#### 2: Fixed Default Master

At the end of the current slave access, if no other master request is pending, the slave connects to the fixed master the number that has been written in the FIXED\_DEFMSTR field.

This results in not having one clock cycle latency when the fixed master tries to access the slave again.

## FIXED\_DEFMSTR: Fixed Default Master

This is the number of the Default Master for this slave. Only used if DEFMSTR\_TYPE is 2. Specifying the number of a master which is not connected to the selected slave is equivalent to setting DEFMSTR\_TYPE to 0.

# 26.9.3 Bus Matrix Priority Registers A For Slaves

Name:MATRIX\_PRASx [x=0..8]

**Address**:0x400E0280 (0)[0], 0x400E0288 (0)[1], 0x400E0290 (0)[2], 0x400E0298 (0)[3], 0x400E02A0 (0)[4], 0x400E02A8 (0)[5], 0x400E02B0 (0)[6], 0x400E02B8 (0)[7], 0x400E02BC (0)[8], 0x48010080 (1)[0], 0x48010088 (1)[1], 0x48010090 (1)[2], 0x48010098 (1)[3], 0x480100A0 (1)[4], 0x480100A8 (1)[5], 0x480100B0 (1)[6], 0x480100B8 (1)[7], 0x480100BC (1)[8]

#### Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   |
|----|----|----|----|----|----|----|------|
| _  |    | M7 | PR | _  |    | M6 | SPR  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
| _  |    | M5 | PR | _  |    | M4 | PR . |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    |
| _  |    | M3 | PR | -  |    | M2 | PR   |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0    |
| _  |    | M1 | PR | _  |    | MC | PR   |

This register can only be written if the WPE bit is cleared in the "Write Protection Mode Register" .

### MxPR: Master x Priority

Fixed priority of Master x for accessing the selected slave. The higher the number, the higher the priority.

All the masters programmed with the same MxPR value for the slave make up a priority pool.

Round-robin arbitration is used in the lowest (MxPR = 0) and highest (MxPR = 3) priority pools.

Fixed priority is used in intermediate priority pools (MxPR = 1) and (MxPR = 2).

See Section 26.7.2 "Arbitration Priority Scheme" for details.

# 26.9.4 System I/O Configuration Register

Name:MATRIX\_SYSIO

Address:0x400E0314 (0), 0x48010114 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27      | 26      | 25     | 24     |
|----|----|----|----|---------|---------|--------|--------|
| _  | _  | _  | _  | _       | _       | _      | _      |
| 23 | 22 | 21 | 20 | 19      | 18      | 17     | 16     |
| _  | -  | -  | -  | -       | -       | -      | -      |
|    |    |    |    |         |         |        |        |
| 15 | 14 | 13 | 12 | 11      | 10      | 9      | . 8    |
| -  | -  | _  | -  | SYSIO11 | SYSIO10 | SYSIO9 |        |
|    |    |    |    |         |         |        |        |
| 7  | 6  | 5  | 4  | 3       | 2       | 1      | 0      |
| _  | _  | _  | _  | SYSIO3  | SYSIO2  | SYSIO1 | SYSIO0 |

This register can only be written if the WPEN bit is cleared in the "Write Protection Mode Register".

# SYSIO0: PB0 or TDI Assignment

0: TDI function selected.

1: PB0 function selected.

# SYSIO1: PB1 or TDO/TRACESWO Assignment

0: TDO/TRACESWO function selected.

1: PB1 function selected.

## SYSIO2: PB2 or TMS/SWDIO Assignment

0: TMS/SWDIO function selected.

1: PB2 function selected.

# SYSIO3: PB3 or TCK/SWCLK Assignment

0: TCK/SWCLK function selected.

1: PB3 function selected.

### SYSIO9: PC9 or ERASE Assignment

0: ERASE function selected.

1: PC9 function selected.

## SYSIO10: PD0 or DDM Assignment

0: DDM function selected.

1: PD0 function selected.

### SYSIO11: PD1 or DDP Assignment

0: DDP function selected.

1: PD1 function selected.

# **SAM4C SERIES**

## 26.9.5 SMC NAND Flash Chip Select Configuration Register

Name: MATRIX SMCNFCS

Address:0x400E031C (0), 0x4801011C (1)

Access:Read/Write

| 31      | 30 | 29 | 28 | 27        | 26        | 25        | 24        |
|---------|----|----|----|-----------|-----------|-----------|-----------|
| SMC_SEL | -  | _  | _  | _         | _         | _         | -         |
| 23      | 22 | 21 | 20 | 19        | 18        | 17        | 16        |
| _       | -  | _  | -  | _         | _         | _         | -         |
| 15      | 14 | 13 | 12 | 11        | 10        | ٥         | 8         |
| -       | -  | -  | -  | -         | -         | -         |           |
|         |    |    |    |           |           |           |           |
| 7       | 6  | 5  | 4  | 3         | 2         | 1         | 0         |
| _       | _  | _  | _  | SMC_NFCS3 | SMC_NFCS2 | SMC_NFCS1 | SMC_NFCS0 |

### SMC\_NFCS0: SMC NAND Flash Chip Select 0 Assignment

0: NCS0 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS0)

1: NCS0 is assigned to a NAND Flash (NANDOE and NANWE used for NCS0)

# SMC\_NFCS1: SMC NAND Flash Chip Select 1 Assignment

0: NCS1 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS1)

1: NCS1 is assigned to a NAND Flash (NANDOE and NANWE used for NCS1)

# SMC\_NFCS2: SMC NAND Flash Chip Select 2 Assignment

0: NCS2 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS2)

1: NCS2 is assigned to a NAND Flash (NANDOE and NANWE used for NCS2)

# SMC\_NFCS3: SMC NAND Flash Chip Select 3 Assignment

0: NCS3 is not assigned to a NAND Flash (NANDOE and NANWE not used for NCS3)

1: NCS3 is assigned to a NAND Flash (NANDOE and NANWE used for NCS3)

### SMC\_SEL: SMC Selection for EBI pins

0: EBI pins are used by SMC0

1: EBI pins are used by SMC1

# 26.9.6 Core Debug Configuration Register

Name:MATRIX\_CORE\_DEBUG

Address:0x400E0328 (0), 0x48010128 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26         | 25         | 24 |
|----|----|----|----|----|------------|------------|----|
| _  | -  | _  | -  | -  | _          | _          | _  |
| 23 | 22 | 21 | 20 | 19 | 18         | 17         | 16 |
| _  | -  | -  | -  | -  | _          | _          | _  |
|    |    |    |    |    |            |            |    |
| 15 | 14 | 13 | 12 | 11 | 10         | 9          | 8  |
| _  | -  | -  | -  | _  | =          | _          | -  |
|    |    |    |    |    |            |            |    |
| 7  | 6  | 5  | 4  | 3  | 2          | 1          | 0  |
| _  | _  | _  | _  | _  | CROSS_TRG0 | CROSS_TRG1 | _  |

# CROSS\_TRG1: Core 1 --> Core 0 Cross Triggering

0: Core 1 is not able to trigger an event on core 0.

1: Core 1 is able to trigger an event on core 0.

# CROSS\_TRG0: Core 0 --> Core 1 Cross Triggering

0: Core 0 is not able to trigger an event on core 1.

1: Core 0 is able to trigger an event on core 1.

# **SAM4C SERIES**

# 26.9.7 Write Protection Mode Register

Name:MATRIX\_WPMR

Address:0x400E03E4 (0), 0x480101E4 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24   |
|----|----|----|----|-----|----|----|------|
|    |    |    | WP | KEY |    |    |      |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16   |
|    |    |    | WP | KEY |    |    |      |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8    |
|    |    |    | WP | KEY |    |    |      |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0    |
| _  | _  | _  | -  | _   | _  | _  | WPEN |

For more information on Write Protection registers, refer to Section 26.8 "Register Write Protection".

### **WPEN: Write Protect Enable**

0: Disables the write protection if WPKEY corresponds to 0x4D4154 ("MAT" in ASCII).

See Section 26.8 "Register Write Protection" for the list of registers that can be protected.

## **WPKEY: Write Protect Key**

| Value    | Name   | Description                                                                                           |
|----------|--------|-------------------------------------------------------------------------------------------------------|
| 0x4D4154 | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit.  Always reads as 0. |

DS60001717B-page 474

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x4D4154 ("MAT" in ASCII).

## 26.9.8 Write Protection Status Register

Name:MATRIX\_WPSR

Address:0x400E03E8 (0), 0x480101E8 (1)

Access:Read-only

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24   |
|----|----|----|-----|------|----|----|------|
| _  | -  | _  | _   | -    | _  | _  | _    |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16   |
|    |    |    | WPV | /SRC |    |    |      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8    |
|    |    |    | WPV | /SRC |    |    |      |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0    |
| _  | _  | -  | -   | _    | -  | -  | WPVS |

For more information on Write Protection registers, refer to Section 26.8 "Register Write Protection".

#### **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the MATRIX\_WPMR register.

### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last write of the MATRIX\_WPMR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

# 27. Static Memory Controller (SMC)

# 27.1 Description

The External Bus Interface (EBI) is designed to ensure the successful data transfer between several external devices and the ARM-based microcontroller. The Static Memory Controller (SMC) is part of the EBI.

This SMC can handle several types of external memory and peripheral devices, such as SRAM, PSRAM, PROM, EPROM, EEPROM, LCD Module, NOR Flash and NAND Flash.

The SMC generates the signals that control the access to the external memory devices or peripheral devices. It has 4 Chip Selects, a 24-bit address bus, and a configurable 8 or 16-bit data bus. Separate read and write control signals allow for direct memory and peripheral interfacing. Read and write signal waveforms are fully adjustable.

The SMC can manage wait requests from external devices to extend the current access. The SMC is provided with an automatic Slow clock mode. In Slow clock mode, it switches from user-programmed waveforms to slow-rate specific waveforms on read and write signals. The SMC supports asynchronous burst read in Page mode access for page sizes up to 32 bytes.

The External Data Bus can be scrambled/unscrambled by means of user keys.

### 27.2 Embedded Characteristics

- · Four Chip Selects Available
- · 16-Mbyte Address Space per Chip Select
- · 8-bit or 16-bit Data Bus
- Zero Wait State Scrambling/Unscrambling Function with User Key
- Word, Halfword, Byte Transfers
- · Byte Write or Byte Select Lines
- · Programmable Setup, Pulse And Hold Time for Read Signals per Chip Select
- · Programmable Setup, Pulse And Hold Time for Write Signals per Chip Select
- · Programmable Data Float Time per Chip Select
- · External Wait Request
- · Automatic Switch to Slow Clock Mode
- Asynchronous Read in Page Mode Supported: Page Size Ranges from 4 to 32 Bytes
- · Register Write Protection

# 27.3 I/O Lines Description

Table 27-1: I/O Line Description

| Name      | Description                                | Туре   | Active Level |
|-----------|--------------------------------------------|--------|--------------|
| NCS[3:0]  | Static Memory Controller Chip Select Lines | Output | Low          |
| NRD       | Read Signal                                | Output | Low          |
| NWR0/NWE  | Write 0/Write Enable Signal                | Output | Low          |
| NWR1/NBS1 | Write 1/Byte 1 Select Signal               | Output | Low          |
| A0/NBS0   | Address Bit 0/Byte 0 Select Signal         | Output | Low          |
| A[23:1]   | Address Bus                                | Output | _            |
| D[15:0]   | Data Bus                                   | I/O    | _            |
| NWAIT     | External Wait Signal                       | Input  | Low          |
| NANDCS    | NAND Flash Chip Select Line                | Output | Low          |
| NANDOE    | NAND Flash Output Enable                   | Output | Low          |
| NANDWE    | NAND Flash Write Enable                    | Output | Low          |
| NANDALE   | NAND Flash Address Latch Enable            | Output | _            |
| NANDCLE   | NAND Flash Command Latch Enable            | Output | _            |

# 27.4 Product Dependencies

### 27.4.1 I/O Lines

The pins used for interfacing the SMC are multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the SMC pins to their peripheral function. If I/O Lines of the SMC are not used by the application, they can be used for other purposes by the PIO Controller.

## 27.4.2 Power Management

The SMC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SMC clock.

# 27.5 Multiplexed Signals

Table 27-2: Static Memory Controller (SMC) Multiplexed Signals

| Multiplexed | Signals | Related Function                                                                                                     |  |
|-------------|---------|----------------------------------------------------------------------------------------------------------------------|--|
| NWR0 NWE    |         | Byte-write or Byte-select access.                                                                                    |  |
|             |         | See Section 27.7.2.1 "Byte Write Access" and Section 27.7.2.2 "Byte Select Access"                                   |  |
| A0          | NBS0    | 8-bit or 16-bit data bus. See Section 27.7.1 "Data Bus Width"                                                        |  |
| NWR1        | NBS1    | Byte-write or Byte-select access. See Section 27.7.2.1 "Byte Write Access" and Section 27.7.2.2 "Byte Select Access" |  |
| A22         | NANDCLE | NAND Flash Command Latch Enable                                                                                      |  |
| A21         | NANDALE | NAND Flash Address Latch Enable                                                                                      |  |

# 27.6 External Memory Mapping

The SMC provides up to 24 address lines, A[23:0]. This allows each chip select line to address up to 16 Mbytes of memory.

If the physical memory device connected on one chip select is smaller than 16 Mbytes, it wraps around and appears to be repeated within this space. The SMC correctly handles any valid access to the memory device within the page (see Figure 27-1).

Figure 27-1: Memory Connections for Four External Devices



### 27.7 Connection to External Devices

### 27.7.1 Data Bus Width

A data bus width of 8 or 16 bits can be selected for each chip select. This option is controlled by the bit DBW in the SMC MODE register (SMC\_MODE) for the corresponding chip select.

Figure 27-2 shows how to connect a 512-Kbyte x 8-bit memory on NCS2. Figure 27-3 shows how to connect a 512-Kbyte x 16-bit memory on NCS2.

Figure 27-2: Memory Connection for an 8-bit Data Bus



Figure 27-3: Memory Connection for a 16-bit Data Bus



### 27.7.2 Byte Write or Byte Select Access

Each chip select with a 16-bit data bus can operate with one of two different types of write access: Byte Write or Byte Select. This is controlled by the BAT bit of the SMC\_MODE register for the corresponding chip select.

## 27.7.2.1 Byte Write Access

Byte Write Access is used to connect 2 x 8-bit devices as a 16-bit memory, and supports one write signal per byte of the data bus and a single read signal.

Note that the SMC does not allow boot in Byte Write Access mode.

For 16-bit devices, the SMC provides NWR0 and NWR1 write signals for respectively Byte0 (lower byte) and Byte1 (upper byte) of a 16-bit bus. One single read signal (NRD) is provided.

#### 27.7.2.2 Byte Select Access

Byte Select Access is used to connect one 16-bit device. In this mode, read/write operations can be enabled/disabled at Byte level. One Byte-select line per byte of the data bus is provided. One NRD and one NWE signal control read and write.

For 16-bit devices, the SMC provides NBS0 and NBS1 selection signals for respectively Byte0 (lower byte) and Byte1 (upper byte) of a 16-bit bus.

Figure 27-4: Connection of 2 x 8-bit Devices on a 16-bit Bus: Byte Write Option



# **SAM4C SERIES**

## 27.7.2.3 Signal Multiplexing

Depending on the Byte Access Type (BAT), only the write signals or the byte select signals are used. To save IOs at the external bus interface, control signals at the SMC interface are multiplexed. Table 27-3 shows signal multiplexing depending on the data bus width and the Byte Access Type.

For 16-bit devices, bit A0 of address is unused. When Byte Select Option is selected, NWR1 is unused. When Byte Write option is selected, NBS0 is unused.

Table 27-3: SMC Multiplexed Signal Translation

|                        |             | Signal Name |           |  |  |  |  |
|------------------------|-------------|-------------|-----------|--|--|--|--|
|                        | 16-b        | it Bus      | 8-bit Bus |  |  |  |  |
| Device Type            | 1 x 16-bit  | 2 x 8-bit   | 1 x 8-bit |  |  |  |  |
| Byte Access Type (BAT) | Byte Select | Byte Write  | _         |  |  |  |  |
| NBS0_A0                | NBS0        | _           | A0        |  |  |  |  |
| NWE_NWR0               | NWE         | NWR0        | NWE       |  |  |  |  |
| NBS1_NWR1              | NBS1        | NWR1        | _         |  |  |  |  |
| A1                     | A1          | A1          | A1        |  |  |  |  |

### 27.7.3 NAND Flash Support

The SMC integrates circuitry that interfaces to NAND Flash devices.

The NAND Flash logic is driven by the SMC. It depends on the programming of the SMC\_NFCSx field in the CCFG\_SMCNFCS register on the Bus Matrix User Interface. For details on this register, refer to Section 26. "Bus Matrix (MATRIX)". Access to an external NAND Flash device via the address space reserved to the chip select programmed.

The user can connect up to four NAND Flash devices with separate chip selects.

The NAND Flash logic drives the read and write command signals of the SMC on the NANDOE and NANDWE signals when the NCSx programmed is active. NANDOE and NANDWE are disabled as soon as the transfer address fails to lie in the NCSx programmed address space.

Figure 27-5: NAND Flash Signal Multiplexing on SMC Pins



\* in CCFG\_SMCNFCS Matrix register

**Note:** When the NAND Flash logic is activated, (SMC\_NFCSx=1), the NWE pin cannot be used in PIO mode but only in Peripheral mode (NWE function). If the NWE function is not used for other external memories (SRAM, LCD), it must be configured in one of the following modes:

- PIO Input with pull-up enabled (default state after reset)
- PIO Output set at level 1

The address latch enable and command latch enable signals on the NAND Flash device are driven by address bits A22 and A21of the address bus. Any bit of the address bus can also be used for this purpose. The command, address or data words on the data bus of the NAND Flash device use their own addresses within the NCSx address space (configured by the register CCFG\_SMCNFCS on the Bus Matrix User Interface). The chip enable (CE) signal of the device and the ready/busy (R/B) signals are connected to PIO lines. The CE signal then remains asserted even when NCS3 is not selected, preventing the device from returning to Standby mode. The NANDCS output signal should be used in accordance with the external NAND Flash device type.

Two types of CE behavior exist depending on the NAND Flash device:

- Standard NAND Flash devices require that the CE pin remains asserted Low continuously during the read busy period to prevent the
  device from returning to Standby mode. Since the SMC asserts the NCSx signal High, it is necessary to connect the CE pin of the
  NAND Flash device to a GPIO line, in order to hold it low during the busy period preceding data read out.
- This restriction has been removed for "CE don't care" NAND Flash devices. The NCSx signal can be directly connected to the CE
  pin of the NAND Flash device.

Figure 27-6 illustrates both topologies: Standard and "CE don't care" NAND Flash.

© 2022 Microchip Technology Inc.

D[7:0] D[7:0] AD[7:0] AD[7:0] A[22:21] A[22:21] ALE ALE CLE CLE NCSx NCSx Not Connected CE SMC SMC NAND Flash "CE don't care' NAND Flash NANDOE NANDOE NOE NOE NANDWE NANDWE NWE NWE PIO CE PIO R/B PIO R/B

Figure 27-6: Standard and "CE don't care" NAND Flash Application Examples

# 27.8 Application Example

# 27.8.1 Implementation Examples

Hardware configurations are given for illustration only. The user should refer to the manufacturer web site to check for memory device availability.

For hardware implementation examples, refer to the evaluation kit schematics for this microcontroller, which show examples of a connection to an LCD module and NAND Flash.

#### 27.8.1.1 8-bit NAND Flash

· Hardware Configuration



· Software Configuration

Perform the following configuration:

- 1. Assign the SMC\_NFCSx (for example SMC\_NFCS3) field in the CCFG\_SMCNFCS register on the Bus Matrix User Interface.
- 2. Reserve A21 / A22 for ALE / CLE functions. Address and Command Latches are controlled by setting the address bits A21 and A22, respectively, during accesses.
- 3. NANDOE and NANDWE signals are multiplexed with PIO lines. Thus, the dedicated PIOs must be programmed in Peripheral mode in the PIO controller.
- 4. Configure a PIO line as an input to manage the Ready/Busy signal.
- Configure SMC CS3 Setup, Pulse, Cycle and Mode according to NAND Flash timings, the data bus width and the system bus frequency.

In this example, the NAND Flash is not addressed as a "CE don't care". To address it as a "CE don't care", connect NCS3 (if SMC\_NFCS3 is set) to the NAND Flash CE.

#### 27.8.1.2 NOR Flash

· Hardware Configuration



· Software Configuration

Configure the SMC CS0 Setup, Pulse, Cycle and Mode depending on Flash timings and system bus frequency.

# 27.9 Standard Read and Write Protocols

In the following sections, the Byte Access Type is not considered. Byte select lines (NBS0 to NBS1) always have the same timing as the A address bus. NWE represents either the NWE signal in byte select access type or one of the byte write lines (NWR0 to NWR1) in byte write access type. NWR0 to NWR1 have the same timings and protocol as NWE. If D[15:8] are used, they have the same timing as D[7:0]. In the same way, NCS represents one of the NCS[0..3] chip select lines.

## 27.9.1 Read Waveforms

The read cycle is shown on Figure 27-7.

The read cycle starts with the address setting on the memory address bus.

Figure 27-7: Standard Read Cycle



### 27.9.1.1 NRD Waveform

The NRD signal is characterized by a setup timing, a pulse width and a hold timing.

- NRD SETUP—the NRD setup time is defined as the setup of address before the NRD falling edge;
- NRD PULSE—the NRD pulse length is the time between NRD falling edge and NRD rising edge;
- NRD HOLD—the NRD hold time is defined as the hold time of address after the NRD rising edge.

# 27.9.1.2 NCS Waveform

The NCS signal can be divided into a setup time, pulse length and hold time:

- NCS RD SETUP—the NCS setup time is defined as the setup time of address before the NCS falling edge.
- NCS RD PULSE— the NCS pulse length is the time between NCS falling edge and NCS rising edge;
- NCS\_RD\_HOLD—the NCS hold time is defined as the hold time of address after the NCS rising edge.

### 27.9.1.3 Read Cycle

The NRD\_CYCLE time is defined as the total duration of the read cycle, i.e., from the time where address is set on the address bus to the point where address may change. The total read cycle time is equal to:

All NRD and NCS timings are defined separately for each chip select as an integer number of Master Clock cycles. To ensure that the NRD and NCS timings are consistent, user must define the total read cycle instead of the hold timing. NRD\_CYCLE implicitly defines the NRD hold time and NCS hold time as:

NRD\_HOLD = NRD\_CYCLE - NRD SETUP - NRD PULSE NCS\_RD\_HOLD = NRD\_CYCLE - NCS\_RD\_SETUP - NCS\_RD\_PULSE

#### 27.9.1.4 Null Delay Setup and Hold

If null setup and hold parameters are programmed for NRD and/or NCS, NRD and NCS remain active continuously in case of consecutive read cycles in the same memory (see Figure 27-8).

Figure 27-8: No Setup, No Hold on NRD and NCS Read Signals



#### 27.9.1.5 Null Pulse

Programming null pulse is not permitted. Pulse must be at least set to 1. A null value leads to unpredictable behavior.

### 27.9.2 Read Mode

As NCS and NRD waveforms are defined independently of one other, the SMC needs to know when the read data is available on the data bus. The SMC does not compare NCS and NRD timings to know which signal rises first. The READ\_MODE parameter in the SMC\_MODE register of the corresponding chip select indicates which signal of NRD and NCS controls the read operation.

## 27.9.2.1 Read is Controlled by NRD (READ\_MODE = 1):

Figure 27-9 shows the waveforms of a read operation of a typical asynchronous RAM. The read data is available t<sub>PACC</sub> after the falling edge of NRD, and turns to 'Z' after the rising edge of NRD. In this case, the READ\_MODE must be set to 1 (read is controlled by NRD), to indicate that data is available with the rising edge of NRD. The SMC samples the read data internally on the rising edge of Master Clock that generates the rising edge of NRD, whatever the programmed waveform of NCS may be.

Figure 27-9: READ\_MODE = 1: Data is sampled by SMC before the rising edge of NRD



## 27.9.2.2 Read is Controlled by NCS (READ\_MODE = 0)

Figure 27-10 shows the typical read cycle of an LCD module. The read data is valid t<sub>PACC</sub> after the falling edge of the NCS signal and remains valid until the rising edge of NCS. Data must be sampled when NCS is raised. In that case, the READ\_MODE must be set to 0 (read is controlled by NCS): the SMC internally samples the data on the rising edge of Master Clock that generates the rising edge of NCS, whatever the programmed waveform of NRD may be.

Figure 27-10: READ\_MODE = 0: Data is sampled by SMC before the rising edge of NCS



#### 27.9.3 Write Waveforms

The write protocol is similar to the read protocol. It is depicted in Figure 27-11. The write cycle starts with the address setting on the memory address bus.

### 27.9.3.1 NWE Waveforms

The NWE signal is characterized by a setup timing, a pulse width and a hold timing.

- NWE SETUP—the NWE setup time is defined as the setup of address and data before the NWE falling edge;
- NWE\_PULSE—the NWE pulse length is the time between NWE falling edge and NWE rising edge;
- · NWE HOLD—the NWE hold time is defined as the hold time of address and data after the NWE rising edge.

#### 27.9.3.2 NCS Waveforms

The NCS signal waveforms in write operation are not the same that those applied in read operations, but are separately defined:

- NCS WR SETUP—the NCS setup time is defined as the setup time of address before the NCS falling edge.
- NCS WR PULSE—the NCS pulse length is the time between NCS falling edge and NCS rising edge;
- · NCS\_WR\_HOLD—the NCS hold time is defined as the hold time of address after the NCS rising edge.

Figure 27-11: Write Cycle



#### 27.9.3.3 Write Cycle

The write\_cycle time is defined as the total duration of the write cycle, that is, from the time where address is set on the address bus to the point where address may change. The total write cycle time is equal to:

NWE CYCLE=NWE SETUP + NWE PULSE + NWE HOLD=NCS WR SETUP + NCS WR PULSE + NCS WR HOLD

All NWE and NCS (write) timings are defined separately for each chip select as an integer number of Master Clock cycles. To ensure that the NWE and NCS timings are consistent, the user must define the total write cycle instead of the hold timing. This implicitly defines the NWE hold time and NCS (write) hold times as:

NWE\_HOLD = NWE\_CYCLE - NWE\_SETUP - NWE\_PULSE

NCS WR HOLD = NWE CYCLE - NCS WR SETUP - NCS WR PULSE

### 27.9.3.4 Null Delay Setup and Hold

If null setup parameters are programmed for NWE and/or NCS, NWE and/or NCS remain active continuously in case of consecutive write cycles in the same memory (see Figure 27-12). However, for devices that perform write operations on the rising edge of NWE or NCS, such as SRAM, either a setup or a hold must be programmed.

Figure 27-12: Null Setup and Hold Values of NCS and NWE in Write Cycle



#### 27.9.3.5 Null Pulse

Programming null pulse is not permitted. Pulse must be at least set to 1. A null value leads to unpredictable behavior.

# 27.9.4 Write Mode

The bit WRITE\_MODE in the SMC\_MODE register of the corresponding chip select indicates which signal controls the write operation.

### 27.9.4.1 Write is Controlled by NWE (WRITE\_MODE = 1):

Figure 27-13 shows the waveforms of a write operation with WRITE\_MODE set . The data is put on the bus during the pulse and hold steps of the NWE signal. The internal data buffers are switched to Output mode after the NWE\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NCS.

Figure 27-13: WRITE\_MODE = 1. The write operation is controlled by NWE



### 27.9.4.2 Write is Controlled by NCS (WRITE MODE = 0)

Figure 27-14 shows the waveforms of a write operation with WRITE\_MODE cleared. The data is put on the bus during the pulse and hold steps of the NCS signal. The internal data buffers are switched to Output mode after the NCS\_WR\_SETUP time, and until the end of the write cycle, regardless of the programmed waveform on NWE.

Figure 27-14: WRITE\_MODE = 0. The write operation is controlled by NCS



### 27.9.5 Register Write Protection

To prevent any single software error that may corrupt SMC behavior, the registers listed below can be write-protected by setting the WPEN bit in the SMC Write Protection Mode register (SMC WPMR).

If a write access in a write-protected register is detected, the WPVS flag in the SMC Write Protection Status register (SMC\_WPSR) is set and the field WPVSRC indicates in which register the write access has been attempted.

The WPVS flag is automatically cleared after reading the SSMC\_WPSR.

The following registers can be write-protected:

- · "SMC Setup Register"
- · "SMC Pulse Register"
- · "SMC Cycle Register"
- "SMC MODE Register"

### 27.9.6 Coding Timing Parameters

All timing parameters are defined for one chip select and are grouped together in one SMC REGISTER according to their type.

The SMC SETUP register groups the definition of all setup parameters:

NRD\_SETUP, NCS\_RD\_SETUP, NWE\_SETUP, NCS\_WR\_SETUP

The SMC\_PULSE register groups the definition of all pulse parameters:

NRD\_PULSE, NCS\_RD\_PULSE, NWE\_PULSE, NCS\_WR\_PULSE

The SMC\_CYCLE register groups the definition of all cycle parameters:

NRD\_CYCLE, NWE\_CYCLE

Table 27-4 shows how the timing parameters are coded and their permitted range.

Table 27-4: Coding and Range of Timing Parameters

|             |                |                               | Permitted Range |                 |
|-------------|----------------|-------------------------------|-----------------|-----------------|
| Coded Value | Number of Bits | Effective Value               | Coded Value     | Effective Value |
| setup [5:0] | 6              | 128 x setup[5] + setup[4:0]   | 0 ≤ ≤ 31        | 0 ≤ ≤ 128+31    |
| pulse [6:0] | 7              | 256 x pulse[6] + pulse[5:0]   | 0 ≤ ≤ 63        | 0 ≤ ≤ 256+63    |
|             |                |                               |                 | 0 ≤ ≤ 256+127   |
| cycle [8:0] | 9              | 256 x cycle[8:7] + cycle[6:0] | 0 ≤ ≤ 127       | 0 ≤ ≤ 512+127   |
|             |                |                               |                 | 0 ≤ ≤ 768+127   |

## 27.9.7 Reset Values of Timing Parameters

Table 27-5 gives the default value of timing parameters at reset.

Table 27-5: Reset Values of Timing Parameters

| Register   | Reset Value | Definition                                                                           |
|------------|-------------|--------------------------------------------------------------------------------------|
| SMC_SETUP  | 0x01010101  | All setup timings are set to 1.                                                      |
| SMC_PULSE  | 0x01010101  | All pulse timings are set to 1.                                                      |
| SMC_CYCLE  | 0x00030003  | The read and write operations last 3 Master Clock cycles and provide one hold cycle. |
| WRITE_MODE | 1           | Write is controlled with NWE.                                                        |
| READ_MODE  | 1           | Read is controlled with NRD.                                                         |

### 27.9.8 Usage Restriction

The SMC does not check the validity of the user-programmed parameters. If the sum of SETUP and PULSE parameters is larger than the corresponding CYCLE parameter, this leads to unpredictable behavior of the SMC.

For read operations:

Null but positive setup and hold of address and NRD and/or NCS can not be guaranteed at the memory interface because of the propagation delay of theses signals through external logic and pads. If positive setup and hold values must be verified, then it is strictly recommended to program non-null values so as to cover possible skews between address, NCS and NRD signals.

For write operations:

# **SAM4C SERIES**

If a null hold value is programmed on NWE, the SMC can guarantee a positive hold of address and NCS signal after the rising edge of NWE. This is true for WRITE MODE = 1 only. See Section 27.11.2 "Early Read Wait State".

For read and write operations: a null value for pulse parameters is forbidden and may lead to unpredictable behavior.

In read and write cycles, the setup and hold time parameters are defined in reference to the address bus. For external devices that require setup and hold time between NCS and NRD signals (read), or between NCS and NWE signals (write), these setup and hold times must be converted into setup and hold times in reference to the address bus.

# 27.10 Scrambling/Unscrambling Function

The external data bus can be scrambled in order to prevent intellectual property data located in off-chip memories from being easily recovered by analyzing data at the package pin level of either microcontroller or memory device.

The scrambling and unscrambling are performed on-the-fly without additional wait states.

The scrambling/unscrambling function can be enabled or disabled by configuring the CSxSE bits in the SMC OCMS Mode Register (SMC OCMS).

When multiple chip selects are handled, it is possible to configure the scrambling function per chip select using the CSxSE bits in the SMC OCMS register.

The scrambling method depends on two user-configurable key registers, SMC\_KEY1 and SMC\_KEY2. These key registers are only accessible in Write mode.

The scrambling user key or the seed for key generation must be securely stored in a reliable non-volatile memory in order to recover data from the off-chip memory. Any data scrambled with a given key cannot be recovered if the key is lost.

#### 27.11 Automatic Wait States

Under certain circumstances, the SMC automatically inserts idle cycles between accesses to avoid bus contention or operation conflict.

### 27.11.1 Chip Select Wait States

The SMC always inserts an idle cycle between two transfers on separate chip selects. This idle cycle ensures that there is no bus contention between the de-activation of one device and the activation of the next one.

During chip select wait state, all control lines are turned inactive: NWR, NCS[0..3], NRD lines are all set to 1.

Figure 27-15 illustrates a chip select wait state between access on Chip Select 0 and Chip Select 2.



Figure 27-15: Chip Select Wait State between a Read Access on NCS0 and a Write Access on NCS2

### 27.11.2 Early Read Wait State

In some cases, the SMC inserts a wait state cycle between a write access and a read access to allow time for the write cycle to end before the subsequent read cycle begins. This wait state is not generated in addition to a chip select wait state. The early read cycle thus only occurs between a write and read access to the same memory device (same chip select).

An early read wait state is automatically inserted if at least one of the following conditions is valid:

- if the write controlling signal has no hold time and the read controlling signal has no setup time (Figure 27-16).
- in NCS Write controlled mode (WRITE\_MODE = 0), if there is no hold timing on the NCS signal and the NCS\_RD\_SETUP parameter is set to 0, regardless of the Read mode (Figure 27-17). The write operation must end with a NCS rising edge. Without an Early Read Wait State, the write operation could not complete properly.
- in NWE controlled mode (WRITE\_MODE = 1) and if there is no hold timing (NWE\_HOLD = 0), the feedback of the write control signal is used to control address, data, and chip select lines. If the external write control signal is not inactivated as expected due to load capacitances, an Early Read Wait State is inserted and address, data and control signals are maintained one more cycle. See Figure 27-18.

Figure 27-16: Early Read Wait State: Write with No Hold Followed by Read with No Setup



Figure 27-17: Early Read Wait State: NCS Controlled Write with No Hold Followed by a Read with No NCS



Setup



Figure 27-18: Early Read Wait State: NWE-controlled Write with No Hold Followed by a Read with one Set-up

Cycle

### 27.11.3 Reload User Configuration Wait State

The user may change any of the configuration parameters by writing the SMC user interface.

When detecting that a new user configuration has been written in the user interface, the SMC inserts a wait state before starting the next access. This "Reload User Configuration Wait State" is used by the SMC to load the new set of parameters to apply to next accesses.

The Reload Configuration Wait State is not applied in addition to the Chip Select Wait State. If accesses before and after re-programming the user interface are made to different devices (Chip Selects), then one single Chip Select Wait State is applied.

On the other hand, if accesses before and after writing the user interface are made to the same device, a Reload Configuration Wait State is inserted, even if the change does not concern the current Chip Select.

#### 27.11.3.1 User Procedure

To insert a Reload Configuration Wait State, the SMC detects a write access to any SMC\_MODE register of the user interface. If the user only modifies timing registers (SMC\_SETUP, SMC\_PULSE, SMC\_CYCLE registers) in the user interface, he must validate the modification by writing the SMC\_MODE, even if no change was made on the mode parameters.

The user must not change the configuration parameters of an SMC Chip Select (Setup, Pulse, Cycle, Mode) if accesses are performed on this CS during the modification. Any change of the Chip Select parameters, while fetching the code from a memory connected on this CS, may lead to unpredictable behavior. The instructions used to modify the parameters of an SMC Chip Select can be executed from the internal RAM or from a memory connected to another CS.

### 27.11.3.2 Slow Clock Mode Transition

A Reload Configuration Wait State is also inserted when the Slow Clock mode is entered or exited, after the end of the current transfer (see Section 27.14 "Slow Clock Mode").

### 27.11.4 Read to Write Wait State

Due to an internal mechanism, a wait cycle is always inserted between consecutive read and write SMC accesses.

This wait cycle is referred to as a read to write wait state in this document.

# SAM4C SERIES

This wait cycle is applied in addition to chip select and reload user configuration wait states when they are to be inserted. See Figure 27-15.

### 27.12 Data Float Wait States

Some memory devices are slow to release the external bus. For such devices, it is necessary to add wait states (data float wait states) after a read access:

- · before starting a read access to a different external memory
- · before starting a write access to the same device or to a different external one.

The Data Float Output Time  $(t_{DF})$  for each external memory device is programmed in the TDF\_CYCLES field of the SMC\_MODE register for the corresponding chip select. The value of TDF\_CYCLES indicates the number of data float wait cycles (between 0 and 15) before the external device releases the bus, and represents the time allowed for the data output to go to high impedance after the memory is disabled.

Data float wait states do not delay internal memory accesses. Hence, a single access to an external memory with long t<sub>DF</sub> will not slow down the execution of a program from internal memory.

The data float wait states management depends on the READ\_MODE and the TDF\_MODE fields of the SMC\_MODE register for the corresponding chip select.

### 27.12.1 **READ\_MODE**

Setting the READ\_MODE to 1 indicates to the SMC that the NRD signal is responsible for turning off the tri-state buffers of the external memory device. The Data Float Period then begins after the rising edge of the NRD signal and lasts TDF CYCLES MCK cycles.

When the read operation is controlled by the NCS signal (READ\_MODE = 0), the TDF field gives the number of MCK cycles during which the data bus remains busy after the rising edge of NCS.

Figure 27-19 illustrates the Data Float Period in NRD-controlled mode (READ\_MODE =1), assuming a data float period of 2 cycles (TDF\_CYCLES = 2). Figure 27-20 shows the read operation when controlled by NCS (READ\_MODE = 0) and the TDF\_CYCLES parameter equals 3.

Figure 27-19: TDF Period in NRD Controlled Read Access (TDF = 2)



Figure 27-20: TDF Period in NCS Controlled Read Operation (TDF = 3)



# 27.12.2 TDF Optimization Enabled (TDF\_MODE = 1)

When the TDF\_MODE of the SMC\_MODE register is set to 1 (TDF optimization is enabled), the SMC takes advantage of the setup period of the next access to optimize the number of wait states cycle to insert.

Figure 27-21 shows a read access controlled by NRD, followed by a write access controlled by NWE, on Chip Select 0. Chip Select 0 has been programmed with:

NRD HOLD = 4; READ MODE = 1 (NRD controlled)

NWE\_SETUP = 3; WRITE\_MODE = 1 (NWE controlled)

TDF\_CYCLES = 6; TDF\_MODE = 1 (optimization enabled).



Figure 27-21: TDF Optimization: No TDF wait states are inserted if the TDF period is over when the next access begins

# 27.12.3 TDF Optimization Disabled (TDF\_MODE = 0)

When optimization is disabled, tdf wait states are inserted at the end of the read transfer, so that the data float period is ended when the second access begins. If the hold period of the read1 controlling signal overlaps the data float period, no additional tdf wait states will be inserted.

Figure 27-22, Figure 27-23 and Figure 27-24 illustrate the cases:

- · read access followed by a read access on another chip select,
- · read access followed by a write access on another chip select,
- · read access followed by a write access on the same chip select,

with no TDF optimization.



Figure 27-22: TDF Optimization Disabled (TDF Mode = 0): TDF wait states between 2 read accesses on







Figure 27-24: TDF Mode = 0: TDF wait states between read and write accesses on the same chip select

## 27.13 External Wait

Any access can be extended by an external device using the NWAIT input signal of the SMC. The EXNW\_MODE field of the SMC\_MODE register on the corresponding chip select must be set either to "10" (Frozen mode) or "11" (Ready mode). When the EXNW\_MODE is set to "00" (disabled), the NWAIT signal is simply ignored on the corresponding chip select. The NWAIT signal delays the read or write operation in regards to the read or write controlling signal, depending on the Read and Write modes of the corresponding chip select.

### 27.13.1 Restriction

When one of the EXNW\_MODE is enabled, it is mandatory to program at least one hold cycle for the read/write controlling signal. For that reason, the NWAIT signal cannot be used in Page mode (Section 27.15 "Asynchronous Page Mode"), or in Slow clock mode (Section 27.14 "Slow Clock Mode").

The NWAIT signal is assumed to be a response of the external device to the read/write request of the SMC. Then NWAIT is examined by the SMC only in the pulse state of the read or write controlling signal. The assertion of the NWAIT signal outside the expected period has no impact on SMC behavior.

### 27.13.2 Frozen Mode

When the external device asserts the NWAIT signal (active low), and after internal synchronization of this signal, the SMC state is frozen, i.e., SMC internal counters are frozen, and all control signals remain unchanged. When the resynchronized NWAIT signal is deasserted, the SMC completes the access, resuming the access from the point where it was stopped. See Figure 27-25. This mode must be selected when the external device uses the NWAIT signal to delay the access and to freeze the SMC.

The assertion of the NWAIT signal outside the expected period is ignored as illustrated in Figure 27-26.

Figure 27-25: Write Access with NWAIT Assertion in Frozen Mode (EXNW\_MODE = 10)





## 27.13.3 Ready Mode

In Ready mode (EXNW\_MODE = 11), the SMC behaves differently. Normally, the SMC begins the access by down counting the setup and pulse counters of the read/write controlling signal. In the last cycle of the pulse phase, the resynchronized NWAIT signal is examined.

If asserted, the SMC suspends the access as shown in Figure 27-27 and Figure 27-28. After deassertion, the access is completed: the hold step of the access is performed.

This mode must be selected when the external device uses deassertion of the NWAIT signal to indicate its ability to complete the read or write operation.

If the NWAIT signal is deasserted before the end of the pulse, or asserted after the end of the pulse of the controlling read/write signal, it has no impact on the access length as shown in Figure 27-28.

Figure 27-27: NWAIT Assertion in Write Access: Ready Mode (EXNW\_MODE = 11) MCK A[23:0] Wait STATE 4 3 2 0 0 Λ 1 NWE 5 4 3 2 0 6 1 NCS D[7:0] **NWAIT** internally synchronized **NWAIT** signal Write cycle EXNW\_MODE = 11 (Ready mode) WRITE\_MODE = 1 (NWE\_controlled)

NWE\_PULSE = 5 NCS\_WR\_PULSE = 7



## 27.13.4 NWAIT Latency and Read/Write Timings

There may be a latency between the assertion of the read/write controlling signal and the assertion of the NWAIT signal by the device. The programmed pulse length of the read/write controlling signal must be at least equal to this latency plus the 2 cycles of resynchronization + one cycle. Otherwise, the SMC may enter the hold state of the access without detecting the NWAIT signal assertion. This is true in Frozen mode as well as in Ready mode. This is illustrated on Figure 27-29.

When EXNW\_MODE is enabled (ready or frozen), the user must program a pulse length of the read and write controlling signal of at least: minimal pulse length = NWAIT latency + 2 resynchronization cycles + one cycle

Figure 27-29: NWAIT Latency



## 27.14 Slow Clock Mode

The SMC is able to automatically apply a set of "Slow clock mode" read/write waveforms when an internal signal driven by the Power Management Controller is asserted because MCK has been turned to a very slow clock rate (typically 32kHz clock rate). In this mode, the user-programmed waveforms are ignored and the Slow clock mode waveforms are applied. This mode is provided so as to avoid reprogramming the User Interface with appropriate waveforms at very slow clock rate. When activated, the Slow mode is active on all chip selects.

#### 27.14.1 Slow Clock Mode Waveforms

Figure 27-30 illustrates the read and write operations in Slow clock mode. They are valid on all chip selects. Table 27-6 indicates the value of read and write parameters in Slow clock mode.

Figure 27-30: Read/Write Cycles in Slow Clock Mode





Table 27-6: Read and Write Timing Parameters in Slow Clock Mode

| Read Parameters | Duration (cycles) | Write Parameters | Duration (cycles) |
|-----------------|-------------------|------------------|-------------------|
| NRD_SETUP       | 1                 | NWE_SETUP        | 1                 |
| NRD_PULSE       | 1                 | NWE_PULSE        | 1                 |
| NCS_RD_SETUP    | 0                 | NCS_WR_SETUP     | 0                 |
| NCS_RD_PULSE    | 2                 | NCS_WR_PULSE     | 3                 |
| NRD_CYCLE       | 2                 | NWE_CYCLE        | 3                 |

## 27.14.2 Switching from (to) Slow Clock Mode to (from) Normal Mode

When switching from Slow clock mode to Normal mode, the current Slow clock mode transfer is completed at high clock rate, with the set of Slow clock mode parameters. See Figure 27-31. The external device may not be fast enough to support such timings.

Figure 27-32 illustrates the recommended procedure to properly switch from one mode to the other.

Figure 27-31: Clock Rate Transition Occurs while the SMC is Performing a Write Operation



Figure 27-32: Recommended Procedure to Switch from Slow Clock Mode to Normal Mode or from Normal Mode to Slow Clock Mode



© 2022 Microchip Technology Inc.

## 27.15 Asynchronous Page Mode

The SMC supports asynchronous burst reads in Page mode, providing that the Page mode is enabled in the SMC\_MODE register (PMEN field). The page size must be configured in the SMC\_MODE register (PS field) to 4, 8, 16 or 32 bytes.

The page defines a set of consecutive bytes into memory. A 4-byte page (resp. 8-, 16-, 32-byte page) is always aligned to 4-byte boundaries (resp. 8-, 16-, 32-byte boundaries) of memory. The MSB of data address defines the address of the page in memory, the LSB of address define the address of the data in the page as detailed in Table 27-7.

With Page mode memory devices, the first access to one page ( $t_{pa}$ ) takes longer than the subsequent accesses to the page ( $t_{sa}$ ) as shown in Figure 27-33. When in Page mode, the SMC enables the user to define different read timings for the first access within one page, and next accesses within the page.

Table 27-7: Page Address and Data Address within a Page

| Page Size | Page Address <sup>(1)</sup> | Data Address in the Page |
|-----------|-----------------------------|--------------------------|
| 4 bytes   | A[23:2]                     | A[1:0]                   |
| 8 bytes   | A[23:3]                     | A[2:0]                   |
| 16 bytes  | A[23:4]                     | A[3:0]                   |
| 32 bytes  | A[23:5]                     | A[4:0]                   |

Note 1: "A" denotes the address bus of the memory device.

#### 27.15.1 Protocol and Timings in Page Mode

Figure 27-33 shows the NRD and NCS timings in Page mode access.

Figure 27-33: Page Mode Read Protocol (Address MSB and LSB are defined in Table 27-7)



The NRD and NCS signals are held low during all read transfers, whatever the programmed values of the setup and hold timings in the User Interface may be. Moreover, the NRD and NCS timings are identical. The pulse length of the first access to the page is defined with the NCS\_RD\_PULSE field of the SMC\_PULSE register. The pulse length of subsequent accesses within the page are defined using the NRD\_PULSE parameter.

In Page mode, the programming of the read timings is described in Table 27-8:

Table 27-8: Programming of Read Timings in Page Mode

| Parameter    | Value           | Definition                                     |
|--------------|-----------------|------------------------------------------------|
| READ_MODE    | 'x'             | No impact                                      |
| NCS_RD_SETUP | 'x'             | No impact                                      |
| NCS_RD_PULSE | t <sub>pa</sub> | Access time of first access to the page        |
| NRD_SETUP    | 'x'             | No impact                                      |
| NRD_PULSE    | t <sub>sa</sub> | Access time of subsequent accesses in the page |
| NRD_CYCLE    | 'x'             | No impact                                      |

The SMC does not check the coherency of timings. It will always apply the NCS\_RD\_PULSE timings as page access timing  $(t_{pa})$  and the NRD\_PULSE for accesses to the page  $(t_{sa})$ , even if the programmed value for  $t_{pa}$  is shorter than the programmed value for  $t_{sa}$ .

#### 27.15.2 Page Mode Restriction

The Page mode is not compatible with the use of the NWAIT signal. Using the Page mode and the NWAIT signal may lead to unpredictable behavior.

#### 27.15.3 Sequential and Non-sequential Accesses

If the chip select and the MSB of addresses as defined in Table 27-7 are identical, then the current access lies in the same page as the previous one, and no page break occurs.

Using this information, all data within the same page, sequential or not sequential, are accessed with a minimum access time ( $t_{sa}$ ). Figure 27-34 illustrates access to an 8-bit memory device in Page mode, with 8-byte pages. Access to D1 causes a page access with a long access time ( $t_{pa}$ ). Accesses to D3 and D7, though they are not sequential accesses, only require a short access time ( $t_{sa}$ ).

If the MSB of addresses are different, the SMC performs the access of a new page. In the same way, if the chip select is different from the previous access, a page break occurs. If two sequential accesses are made to the Page mode memory, but separated by an other internal or external peripheral access, a page break occurs on the second access because the chip select of the device was deasserted between both accesses.

Figure 27-34: Access to Non-Sequential Data within the Same Page



© 2022 Microchip Technology Inc.

## 27.16 Static Memory Controller (SMC) User Interface

The SMC is programmed using the registers listed in Table 27-9. For each chip select, a set of four registers is used to program the parameters of the external device connected on it. In Table 27-9, "CS\_number" denotes the chip select number. 16 bytes (0x10) are required per chip select.

The user must complete writing the configuration by writing any one of the SMC\_MODE registers.

Table 27-9: Register Mapping

| Offset                  | Register                             | Name      | Access     | Reset      |
|-------------------------|--------------------------------------|-----------|------------|------------|
| 0x10 x CS_number + 0x00 | SMC Setup Register                   | SMC_SETUP | Read/Write | 0x01010101 |
| 0x10 x CS_number + 0x04 | SMC Pulse Register                   | SMC_PULSE | Read/write | 0x01010101 |
| 0x10 x CS_number + 0x08 | SMC Cycle Register                   | SMC_CYCLE | Read/Write | 0x00030003 |
| 0x10 x CS_number + 0x0C | SMC MODE Register                    | SMC_MODE  | Read/Write | 0x10000003 |
| 0x80                    | SMC OCMS MODE Register               | SMC_OCMS  | Read/Write | 0x00000000 |
| 0x84                    | SMC OCMS KEY1 Register               | SMC_KEY1  | Write Once | 0x00000000 |
| 0x88                    | SMC OCMS KEY2 Register               | SMC_KEY2  | Write Once | 0x00000000 |
| 0xE4                    | SMC Write Protection Mode Register   | SMC_WPMR  | Read/Write | 0x00000000 |
| 0xE8                    | SMC Write Protection Status Register | SMC_WPSR  | Read-only  | 0x00000000 |
| 0xEC-0xFC               | Reserved                             | _         | _          | _          |

Note 1: All unlisted offset values are considered as 'reserved'.

## 27.16.1 SMC Setup Register

Name:SMC\_SETUP[0..3]

**Address**:0x400E0000 (0)[0], 0x400E0010 (0)[1], 0x400E0020 (0)[2], 0x400E0030 (0)[3], 0x4801C000 (1)[0], 0x4801C010 (1)[1], 0x4801C020 (1)[2], 0x4801C030 (1)[3]

#### Access:Read/Write

| 30 | 29                      | 28                   | 27                      | 26                                                             | 25                                                                          | 24                                                                                          |
|----|-------------------------|----------------------|-------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| _  |                         |                      | NCS_RD                  | _SETUP                                                         |                                                                             |                                                                                             |
| 22 | 21                      | 20                   | 19                      | 18                                                             | 17                                                                          | 16                                                                                          |
| _  |                         |                      | NRD_S                   | SETUP                                                          |                                                                             |                                                                                             |
|    |                         |                      |                         |                                                                |                                                                             |                                                                                             |
| 14 | 13                      | 12                   | 11                      | 10                                                             | 9                                                                           | 8                                                                                           |
| -  |                         |                      | NCS_WF                  | R_SETUP                                                        |                                                                             |                                                                                             |
|    |                         |                      |                         |                                                                |                                                                             |                                                                                             |
| 6  | 5                       | 4                    | 3                       | 2                                                              | 1                                                                           | 0                                                                                           |
| _  |                         |                      | NWE_S                   | SETUP                                                          |                                                                             |                                                                                             |
|    | -<br>22<br>-<br>14<br>- | - 22 21 - 14 13 - 13 | - 22 21 20 - 14 13 12 - | - NCS_RD  22 21 20 19  - NRD_S  14 13 12 11  - NCS_WF  6 5 4 3 | - NCS_RD_SETUP  22 21 20 19 18  - NRD_SETUP  14 13 12 11 10  - NCS_WR_SETUP | - NCS_RD_SETUP  22 21 20 19 18 17 - NRD_SETUP  14 13 12 11 10 9 - NCS_WR_SETUP  6 5 4 3 2 1 |

This register can only be written if the WPEN bit is cleared in the "SMC Write Protection Mode Register" .

## NWE\_SETUP: NWE Setup Length

The NWE signal setup length is defined as:

NWE setup length = (128\* NWE SETUP[5] + NWE SETUP[4:0]) clock cycles

#### NCS\_WR\_SETUP: NCS Setup Length in WRITE Access

In write access, the NCS signal setup length is defined as:

NCS setup length = (128\* NCS\_WR\_SETUP[5] + NCS\_WR\_SETUP[4:0]) clock cycles

## NRD\_SETUP: NRD Setup Length

The NRD signal setup length is defined in clock cycles as:

NRD setup length = (128\* NRD\_SETUP[5] + NRD\_SETUP[4:0]) clock cycles

## NCS\_RD\_SETUP: NCS Setup Length in READ Access

In read access, the NCS signal setup length is defined as:

NCS setup length = (128\* NCS\_RD\_SETUP[5] + NCS\_RD\_SETUP[4:0]) clock cycles

#### 27.16.2 SMC Pulse Register

Name: SMC PULSE[0..3]

**Address**:0x400E0004 (0)[0], 0x400E0014 (0)[1], 0x400E0024 (0)[2], 0x400E0034 (0)[3], 0x4801C004 (1)[0], 0x4801C014 (1)[1], 0x4801C024 (1)[2], 0x4801C034 (1)[3]

#### Access:Read/Write

| 31 | 30        | 29           | 28 | 27           | 26 | 25 | 24 |
|----|-----------|--------------|----|--------------|----|----|----|
| _  |           |              |    | NCS_RD_PULSE |    |    |    |
| 23 | 22        | 21           | 20 | 19           | 18 | 17 | 16 |
| _  |           |              |    | NRD_PULSE    |    |    |    |
| 15 | 14        | 13           | 12 | 11           | 10 | 9  | 8  |
| _  |           | NCS_WR_PULSE |    |              |    |    |    |
| 7  | 6         | 5            | 4  | 3            | 2  | 1  | 0  |
| _  | NWE_PULSE |              |    |              |    |    |    |

This register can only be written if the WPEN bit is cleared in the "SMC Write Protection Mode Register" .

## NWE\_PULSE: NWE Pulse Length

The NWE signal pulse length is defined as:

NWE pulse length = (256\* NWE PULSE[6] + NWE PULSE[5:0]) clock cycles

The NWE pulse length must be at least 1 clock cycle.

#### NCS WR PULSE: NCS Pulse Length in WRITE Access

In write access, the NCS signal pulse length is defined as:

NCS pulse length = (256\* NCS\_WR\_PULSE[6] + NCS\_WR\_PULSE[5:0]) clock cycles

The NCS pulse length must be at least 1 clock cycle.

## NRD\_PULSE: NRD Pulse Length

In standard read access, the NRD signal pulse length is defined in clock cycles as:

NRD pulse length = (256\* NRD\_PULSE[6] + NRD\_PULSE[5:0]) clock cycles

The NRD pulse length must be at least 1 clock cycle.

In Page mode read access, the NRD\_PULSE parameter defines the duration of the subsequent accesses in the page.

## NCS\_RD\_PULSE: NCS Pulse Length in READ Access

In standard read access, the NCS signal pulse length is defined as:

NCS pulse length = (256\* NCS RD PULSE[6] + NCS RD PULSE[5:0]) clock cycles

The NCS pulse length must be at least 1 clock cycle.

In Page mode read access, the NCS\_RD\_PULSE parameter defines the duration of the first access to one page.

## 27.16.3 SMC Cycle Register

Name:SMC\_CYCLE[0..3]

**Address**:0x400E0008 (0)[0], 0x400E0018 (0)[1], 0x400E0028 (0)[2], 0x400E0038 (0)[3], 0x4801C008 (1)[0], 0x4801C018 (1)[1], 0x4801C028 (1)[2], 0x4801C038 (1)[3]

#### Access:Read/Write

| 31 | 30 | 29 | 28    | 27    | 26 | 25 | 24        |
|----|----|----|-------|-------|----|----|-----------|
| _  | _  | _  | _     | _     | _  | _  | NRD_CYCLE |
| 23 | 22 | 21 | 20    | 19    | 18 | 17 | 16        |
|    |    |    | NRD_0 | CYCLE |    |    |           |
| 15 | 14 | 13 | 12    | 11    | 10 | 9  | 8         |
| _  | _  | _  | _     | _     | _  | _  | NWE_CYCLE |
| 7  | 6  | 5  | 4     | 3     | 2  | 1  | 0         |
|    |    |    | NWE_  | CYCLE |    |    |           |

This register can only be written if the WPEN bit is cleared in the "SMC Write Protection Mode Register" .

## NWE\_CYCLE: Total Write Cycle Length

The total write cycle length is the total duration in clock cycles of the write cycle. It is equal to the sum of the setup, pulse and hold steps of the NWE and NCS signals. It is defined as:

Write cycle length = (NWE CYCLE[8:7]\*256 + NWE CYCLE[6:0]) clock cycles

#### NRD\_CYCLE: Total Read Cycle Length

The total read cycle length is the total duration in clock cycles of the read cycle. It is equal to the sum of the setup, pulse and hold steps of the NRD and NCS signals. It is defined as:

Read cycle length = (NRD\_CYCLE[8:7]\*256 + NRD\_CYCLE[6:0]) clock cycles

#### 27.16.4 SMC MODE Register

Name: SMC MODE[0..3]

**Address**:0x400E000C (0)[0], 0x400E001C (0)[1], 0x400E002C (0)[2], 0x400E003C (0)[3], 0x4801C00C (1)[0], 0x4801C01C (1)[1], 0x4801C02C (1)[2], 0x4801C03C (1)[3]

#### Access:Read/Write

| 31 | 30 | 29   | 28       | 27 | 26   | 25         | 24        |
|----|----|------|----------|----|------|------------|-----------|
| _  | _  | F    | PS       | 1  | -    | _          | PMEN      |
| 23 | 22 | 21   | 20       | 19 | 18   | 17         | 16        |
| _  | _  | _    | TDF_MODE |    | TDF_ | CYCLES     |           |
|    |    |      |          |    |      |            | _         |
| 15 | 14 | 13   | 12       | 11 | 10   | 9          | 8         |
| _  | _  | _    | DBW      | 1  | _    | _          | BAT       |
|    |    |      |          |    |      |            | _         |
| 7  | 6  | 5    | 4        | 3  | 2    | 1          | 0         |
| _  | _  | EXNW | _MODE    | _  | _    | WRITE_MODE | READ_MODE |

This register can only be written if the WPEN bit is cleared in the "SMC Write Protection Mode Register" .

#### READ\_MODE: Read Mode

- 0: The read operation is controlled by the NCS signal.
  - If TDF cycles are programmed, the external bus is marked busy after the rising edge of NCS.
  - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NCS.
- 1: The read operation is controlled by the NRD signal.
  - If TDF cycles are programmed, the external bus is marked busy after the rising edge of NRD.
  - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NRD.

## WRITE\_MODE: Write Mode

- 0: The write operation is controlled by the NCS signal.
  - If TDF optimization is enabled (TDF MODE =1), TDF wait states will be inserted after the setup of NCS.
- 1: The write operation is controlled by the NWE signal.
  - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states will be inserted after the setup of NWE.

#### **EXNW\_MODE: NWAIT Mode**

The NWAIT signal is used to extend the current read or write signal. It is only taken into account during the pulse phase of the read and write controlling signal. When the use of NWAIT is enabled, at least one cycle hold duration must be programmed for the read and write controlling signal.

| Value | Name     | Description |
|-------|----------|-------------|
| 0     | DISABLED | Disabled    |
| 1     | _        | Reserved    |
| 2     | FROZEN   | Frozen Mode |
| 3     | READY    | Ready Mode  |

- Disabled Mode: The NWAIT input signal is ignored on the corresponding Chip Select.
- Frozen Mode: If asserted, the NWAIT signal freezes the current read or write cycle. After deassertion, the read/write cycle is resumed from the point where it was stopped.
- Ready Mode: The NWAIT signal indicates the availability of the external device at the end of the pulse of the controlling read or write signal, to complete the access. If high, the access normally completes. If low, the access is extended until NWAIT returns high.

#### **BAT: Byte Access Type**

This field is used only if DBW defines a 16-bit data bus.

| Value | Name        | Description                                                 |
|-------|-------------|-------------------------------------------------------------|
|       |             | Byte select access type:                                    |
| 0     | BYTE_SELECT | - Write operation is controlled using NCS, NWE, NBS0, NBS1. |
|       |             | - Read operation is controlled using NCS, NRD, NBS0, NBS1.  |
|       |             | Byte write access type:                                     |
| 1     | BYTE_WRITE  | - Write operation is controlled using NCS, NWR0, NWR1.      |
|       |             | - Read operation is controlled using NCS and NRD.           |

#### **DBW: Data Bus Width**

| Value | Name   | Description     |
|-------|--------|-----------------|
| 0     | 8_BIT  | 8-bit Data Bus  |
| 1     | 16_BIT | 16-bit Data Bus |

#### TDF\_CYCLES: Data Float Time

This field gives the integer number of clock cycles required by the external device to release the data after the rising edge of the read controlling signal. The SMC always provide one full cycle of bus turnaround after the TDF\_CYCLES period. The external bus cannot be used by another chip select during TDF\_CYCLES + 1 cycles. From 0 up to 15 TDF\_CYCLES can be set.

### TDF\_MODE: TDF Optimization

- 0: TDF optimization is disabled.
  - The number of TDF wait states is inserted before the next access begins.
- 1: TDF optimization is enabled.
  - The number of TDF wait states is optimized using the setup period of the next read/write access.

#### **PMEN: Page Mode Enabled**

- 0: Standard read is applied.
- 1: Asynchronous burst read in Page mode is applied on the corresponding chip select.

## PS: Page Size

If Page mode is enabled, this field indicates the size of the page in bytes.

| Value | Name    | Description  |
|-------|---------|--------------|
| 0     | 4_BYTE  | 4-byte page  |
| 1     | 8_BYTE  | 8-byte page  |
| 2     | 16_BYTE | 16-byte page |
| 3     | 32_BYTE | 32-byte page |

## 27.16.5 SMC OCMS Mode Register

Name: SMC\_OCMS

Address:0x400E0080 (0), 0x4801C080 (1)

Access: Read/Write

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | _  | _     | _     | -     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  | _  | _  | CS3SE | CS2SE | CS1SE | CS0SE |
|    |    |    |    |       |       |       |       |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | -  | _  | _     | _     | _     | _     |
|    |    |    |    |       |       |       |       |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | _     | _     | _     | SMSE  |

## CSxSE: Chip Select (x = 0 to 3) Scrambling Enable

0: Disable scrambling for CSx.

1: Enable scrambling for CSx.

## **SMSE: Static Memory Controller Scrambling Enable**

0: Disable scrambling for SMC access.

1: Enable scrambling for SMC access.

## 27.16.6 SMC OCMS Key1 Register

Name: SMC\_KEY1

**Address:**0x400E0084 (0), 0x4801C084 (1)

Access: Write Once

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|--|
|      | KEY1 |    |    |    |    |    |    |  |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| KEY1 |      |    |    |    |    |    |    |  |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|      |      |    | KE | Y1 |    |    |    |  |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|      | KEY1 |    |    |    |    |    |    |  |  |  |  |

## KEY1: Off Chip Memory Scrambling (OCMS) Key Part 1

When off-chip memory scrambling is enabled, setting the SMC\_OCMS and SMC\_TIMINGS registers in accordance, the data scrambling depends on KEY1 and KEY2 values.

## 27.16.7 SMC OCMS Key2 Register

Name: SMC\_KEY2

Address:0x400E0088 (0), 0x4801C088 (1)

Access: Write Once

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|--|
|      | KEY2 |    |    |    |    |    |    |  |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| KEY2 |      |    |    |    |    |    |    |  |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|      |      |    | KE | Y2 |    |    |    |  |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|      | KEY2 |    |    |    |    |    |    |  |  |  |  |

## KEY2: Off Chip Memory Scrambling (OCMS) Key Part 2

When off-chip memory scrambling is enabled, setting the SMC\_OCMS and SMC\_TIMINGS registers in accordance, the data scrambling depends on KEY2 and KEY1 values.

## 27.16.8 SMC Write Protection Mode Register

Name:SMC\_WPMR

Address:0x400E00E4 (0), 0x4801C0E4 (1)

Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24   |  |  |  |  |
|----|-------|----|-----|-----|----|----|------|--|--|--|--|
|    | WPKEY |    |     |     |    |    |      |  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16   |  |  |  |  |
|    | WPKEY |    |     |     |    |    |      |  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8    |  |  |  |  |
|    |       |    | WPI | KEY |    |    |      |  |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0    |  |  |  |  |
| _  | _     | _  | _   | _   | _  |    | WPEN |  |  |  |  |

## **WPEN: Write Protect Enable**

0: Disables the write protection if WPKEY corresponds to 0x534D43 ("SMC" in ASCII).

See Section 27.9.5 "Register Write Protection" for the list of registers that can be write-protected.

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                                          |
|----------|--------|------------------------------------------------------------------------------------------------------|
| 0x534D43 | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x534D43 ("SMC" in ASCII).

## 27.16.9 SMC Write Protection Status Register

Name: SMC\_WPSR

Address:0x400E00E8 (0), 0x4801C0E8 (1)

Type:Read-only

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24   |  |  |  |  |
|----|--------|----|-----|-----|----|----|------|--|--|--|--|
| _  | _      | _  | _   | _   | _  | _  | _    |  |  |  |  |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16   |  |  |  |  |
|    | WPVSRC |    |     |     |    |    |      |  |  |  |  |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8    |  |  |  |  |
|    |        |    | WPV | SRC |    |    |      |  |  |  |  |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0    |  |  |  |  |
| _  | _      | _  | _   | _   | _  | _  | WPVS |  |  |  |  |

#### **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the SMC\_WPSR register.

#### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last read of the SMC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

## 28. Peripheral DMA Controller (PDC)

## 28.1 Description

The Peripheral DMA Controller (PDC) transfers data between on-chip serial peripherals and the target memories. The link between the PDC and a serial peripheral is operated by the AHB to APB bridge.

The user interface of each PDC channel is integrated into the user interface of the peripheral it serves. The user interface of mono-directional channels (receive-only or transmit-only) contains two 32-bit memory pointers and two 16-bit counters, one set (pointer, counter) for the current transfer and one set (pointer, counter) for the next transfer. The bidirectional channel user interface contains four 32-bit memory pointers and four 16-bit counters. Each set (pointer, counter) is used by the current transmit, next transmit, current receive and next receive.

Using the PDC decreases processor overhead by reducing its intervention during the transfer. This lowers significantly the number of clock cycles required for a data transfer, improving microcontroller performance.

To launch a transfer, the peripheral triggers its associated PDC channels by using transmit and receive signals. When the programmed data is transferred, an end of transfer interrupt is generated by the peripheral itself.

#### 28.2 Embedded Characteristics

- Performs Transfers to/from APB Communication Serial Peripherals
- · Supports Half-duplex and Full-duplex Peripherals

## 28.3 Block Diagram

Figure 28-1: Block Diagram



## 28.4 Functional Description

#### 28.4.1 Configuration

The PDC channel user interface enables the user to configure and control data transfers for each channel. The user interface of each PDC channel is integrated into the associated peripheral user interface.

The user interface of a serial peripheral, whether it is full- or half-duplex, contains four 32-bit pointers (RPR, RNPR, TPR, TNPR) and four 16-bit counter registers (RCR, RNCR, TCR, TNCR). However, the transmit and receive parts of each type are programmed differently: the transmit and receive parts of a full-duplex peripheral can be programmed at the same time, whereas only one part (transmit or receive) of a half-duplex peripheral can be programmed at a time.

32-bit pointers define the access location in memory for the current and next transfer, whether it is for read (transmit) or write (receive). 16-bit counters define the size of the current and next transfers. It is possible, at any moment, to read the number of transfers remaining for each channel.

The PDC has dedicated status registers which indicate if the transfer is enabled or disabled for each channel. The status for each channel is located in the associated peripheral status register. Transfers can be enabled and/or disabled by setting TXTEN/TXTDIS and RXTEN/RXTDIS in the peripheral's Transfer Control register.

At the end of a transfer, the PDC channel sends status flags to its associated peripheral. These flags are visible in the peripheral Status register (ENDRX, ENDTX, RXBUFF, and TXBUFE). Refer to **Section 28.4.3 "Transfer Counters"** and to the associated peripheral user interface.

The peripheral where a PDC transfer is configured must have its peripheral clock enabled. The peripheral clock must be also enabled to access the PDC register set associated to this peripheral.

#### 28.4.2 Memory Pointers

Each full-duplex peripheral is connected to the PDC by a receive channel and a transmit channel. Both channels have 32-bit memory pointers that point to a receive area and to a transmit area, respectively, in the target memory.

Each half-duplex peripheral is connected to the PDC by a bidirectional channel. This channel has two 32-bit memory pointers, one for current transfer and the other for next transfer. These pointers point to transmit or receive data depending on the operating mode of the peripheral.

Depending on the type of transfer (byte, half-word or word), the memory pointer is incremented respectively by 1, 2 or 4 bytes.

If a memory pointer address changes in the middle of a transfer, the PDC channel continues operating using the new address.

#### 28.4.3 Transfer Counters

Each channel has two 16-bit counters, one for the current transfer and the one for the next transfer. These counters define the size of data to be transferred by the channel. The current transfer counter is decremented first as the data addressed by the current memory pointer starts to be transferred. When the current transfer counter reaches zero, the channel checks its next transfer counter. If the value of the next counter is zero, the channel stops transferring data and sets the appropriate flag. If the next counter value is greater than zero, the values of the next pointer/next counter are copied into the current pointer/current counter and the channel resumes the transfer, whereas next pointer/next counter get zero/zero as values. At the end of this transfer, the PDC channel sets the appropriate flags in the Peripheral Status register.

The following list gives an overview of how status register flags behave depending on the counters' values:

- ENDRX flag is set when the PDC Receive Counter Register (PERIPH RCR) reaches zero.
- RXBUFF flag is set when both PERIPH\_RCR and the PDC Receive Next Counter Register (PERIPH\_RNCR) reach zero.
- ENDTX flag is set when the PDC Transmit Counter Register (PERIPH TCR) reaches zero.
- TXBUFE flag is set when both PERIPH\_TCR and the PDC Transmit Next Counter Register (PERIPH\_TNCR) reach zero.

These status flags are described in the Transfer Status Register (PERIPH PTSR).

#### 28.4.4 Data Transfers

The serial peripheral triggers its associated PDC channels' transfers using transmit enable (TXEN) and receive enable (RXEN) flags in the transfer control register integrated in the peripheral's user interface.

When the peripheral receives external data, it sends a Receive Ready signal to its PDC receive channel which then requests access to the Matrix. When access is granted, the PDC receive channel starts reading the peripheral Receive Holding register (RHR). The read data are stored in an internal buffer and then written to memory.

When the peripheral is about to send data, it sends a Transmit Ready to its PDC transmit channel which then requests access to the Matrix. When access is granted, the PDC transmit channel reads data from memory and transfers the data to the Transmit Holding register (THR) of its associated peripheral. The same peripheral sends data depending on its mechanism.

## 28.4.5 PDC Flags and Peripheral Status Register

Each peripheral connected to the PDC sends out receive ready and transmit ready flags and the PDC returns flags to the peripheral. All these flags are only visible in the peripheral's Status register.

Depending on whether the peripheral is half- or full-duplex, the flags belong to either one single channel or two different channels.

#### 28.4.5.1 Receive Transfer End

The receive transfer end flag is set when PERIPH\_RCR reaches zero and the last data has been transferred to memory.

This flag is reset by writing a non-zero value to PERIPH RCR or PERIPH RNCR.

#### 28.4.5.2 Transmit Transfer End

The transmit transfer end flag is set when PERIPH TCR reaches zero and the last data has been written to the peripheral THR.

This flag is reset by writing a non-zero value to PERIPH\_TCR or PERIPH\_TNCR.

#### 28.4.5.3 Receive Buffer Full

The receive buffer full flag is set when PERIPH\_RCR reaches zero, with PERIPH\_RNCR also set to zero and the last data transferred to memory.

This flag is reset by writing a non-zero value to PERIPH\_TCR or PERIPH\_TNCR.

#### 28.4.5.4 Transmit Buffer Empty

The transmit buffer empty flag is set when PERIPH\_TCR reaches zero, with PERIPH\_TNCR also set to zero and the last data written to peripheral THR.

This flag is reset by writing a non-zero value to PERIPH TCR or PERIPH TNCR.

## 28.5 Peripheral DMA Controller (PDC) User Interface

Table 28-1: Register Mapping

| Offset | Register                       | Name                       | Access     | Reset |
|--------|--------------------------------|----------------------------|------------|-------|
| 0x00   | Receive Pointer Register       | PERIPH <sup>(1)</sup> _RPR | Read/Write | 0     |
| 0x04   | Receive Counter Register       | PERIPH_RCR                 | Read/Write | 0     |
| 0x08   | Transmit Pointer Register      | PERIPH_TPR                 | Read/Write | 0     |
| 0x0C   | Transmit Counter Register      | PERIPH_TCR                 | Read/Write | 0     |
| 0x10   | Receive Next Pointer Register  | PERIPH_RNPR                | Read/Write | 0     |
| 0x14   | Receive Next Counter Register  | PERIPH_RNCR                | Read/Write | 0     |
| 0x18   | Transmit Next Pointer Register | PERIPH_TNPR                | Read/Write | 0     |
| 0x1C   | Transmit Next Counter Register | PERIPH_TNCR                | Read/Write | 0     |
| 0x20   | Transfer Control Register      | PERIPH_PTCR                | Write-only | _     |
| 0x24   | Transfer Status Register       | PERIPH_PTSR                | Read-only  | 0     |

**Note 1:** PERIPH: Ten registers are mapped in the peripheral memory space at the same offset. These can be defined by the user depending on the function and the desired peripheral.

© 2022 Microchip Technology Inc. DS60001717B-page 525

## 28.5.1 Receive Pointer Register

Name:PERIPH\_RPR
Access:Read/Write

| 31    | 30    | 29 | 28 | 27  | 26 | 25 | 24 |  |  |  |  |
|-------|-------|----|----|-----|----|----|----|--|--|--|--|
| RXPTR |       |    |    |     |    |    |    |  |  |  |  |
| 23    | 22    | 21 | 20 | 19  | 18 | 17 | 16 |  |  |  |  |
|       | RXPTR |    |    |     |    |    |    |  |  |  |  |
| 15    | 14    | 13 | 12 | 11  | 10 | 9  | 8  |  |  |  |  |
|       |       |    | RX | PTR |    |    |    |  |  |  |  |
| 7     | 6     | 5  | 4  | 3   | 2  | 1  | 0  |  |  |  |  |
|       | RXPTR |    |    |     |    |    |    |  |  |  |  |

## **RXPTR: Receive Pointer Register**

RXPTR must be set to receive buffer address.

When a half-duplex peripheral is connected to the PDC, RXPTR = TXPTR.

## 28.5.2 Receive Counter Register

Name:PERIPH\_RCR
Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |
|----|-------|----|-----|-----|----|----|----|--|--|--|
| _  | -     | -  | _   | _   | _  | _  | _  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |
| _  | _     | _  | _   | -   | -  | -  | _  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |
|    |       |    | RXC | CTR |    |    |    |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |
|    | RXCTR |    |     |     |    |    |    |  |  |  |

## **RXCTR: Receive Counter Register**

RXCTR must be set to receive buffer size.

When a half-duplex peripheral is connected to the PDC, RXCTR = TXCTR.

0: Stops peripheral data transfer to the receiver.

1–65535: Starts peripheral data transfer if the corresponding channel is active.

## 28.5.3 Transmit Pointer Register

Name:PERIPH\_TPR
Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|-----|-----|----|----|----|--|--|--|--|
|    | TXPTR |    |     |     |    |    |    |  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
|    | TXPTR |    |     |     |    |    |    |  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
|    |       |    | TXI | PTR |    |    |    |  |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
|    | TXPTR |    |     |     |    |    |    |  |  |  |  |

## **TXPTR: Transmit Counter Register**

TXPTR must be set to transmit buffer address.

When a half-duplex peripheral is connected to the PDC, RXPTR = TXPTR.

## 28.5.4 Transmit Counter Register

Name:PERIPH\_TCR
Access:Read/Write

| 31 | 30    | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|----|----|----|----|----|--|--|--|--|
| _  | _     | -  | -  | -  | -  | -  | _  |  |  |  |  |
| 23 | 22    | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| _  | _     | _  | _  | _  | _  | _  | _  |  |  |  |  |
| 15 | 14    | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    | TXCTR |    |    |    |    |    |    |  |  |  |  |
| 7  | 6     | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | TXCTR |    |    |    |    |    |    |  |  |  |  |

## **TXCTR: Transmit Counter Register**

TXCTR must be set to transmit buffer size.

When a half-duplex peripheral is connected to the PDC, RXCTR = TXCTR.

0: Stops peripheral data transfer to the transmitter.

1–65535: Starts peripheral data transfer if the corresponding channel is active.

## 28.5.5 Receive Next Pointer Register

Name:PERIPH\_RNPR
Access:Read/Write

| 31 | 30     | 29 | 28  | 27   | 26 | 25 | 24 |  |  |  |  |
|----|--------|----|-----|------|----|----|----|--|--|--|--|
|    | RXNPTR |    |     |      |    |    |    |  |  |  |  |
| 23 | 22     | 21 | 20  | 19   | 18 | 17 | 16 |  |  |  |  |
|    | RXNPTR |    |     |      |    |    |    |  |  |  |  |
| 15 | 14     | 13 | 12  | 11   | 10 | 9  | 8  |  |  |  |  |
|    |        |    | RXN | IPTR |    |    |    |  |  |  |  |
| 7  | 6      | 5  | 4   | 3    | 2  | 1  | 0  |  |  |  |  |
|    | RXNPTR |    |     |      |    |    |    |  |  |  |  |

#### **RXNPTR: Receive Next Pointer**

RXNPTR contains the next receive buffer address.

When a half-duplex peripheral is connected to the PDC, RXNPTR = TXNPTR.

## 28.5.6 Receive Next Counter Register

Name:PERIPH\_RNCR
Access:Read/Write

| 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |
|--------|----|----|----|----|----|----|----|--|
| _      | _  | _  | _  | _  | _  | _  | _  |  |
| 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
| _      | _  | -  | -  | -  | -  | -  | _  |  |
| 15     | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |
| RXNCTR |    |    |    |    |    |    |    |  |
| 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
| RXNCTR |    |    |    |    |    |    |    |  |

## **RXNCTR: Receive Next Counter**

RXNCTR contains the next receive buffer size.

When a half-duplex peripheral is connected to the PDC, RXNCTR = TXNCTR.

## 28.5.7 Transmit Next Pointer Register

Name:PERIPH\_TNPR
Access:Read/Write

| 31     | 30     | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|--------|--------|----|----|----|----|----|----|--|--|--|
| TXNPTR |        |    |    |    |    |    |    |  |  |  |
| 23     | 22     | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|        | TXNPTR |    |    |    |    |    |    |  |  |  |
| 15     | 14     | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
| TXNPTR |        |    |    |    |    |    |    |  |  |  |
| 7      | 6      | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|        | TXNPTR |    |    |    |    |    |    |  |  |  |

#### **TXNPTR: Transmit Next Pointer**

TXNPTR contains the next transmit buffer address.

When a half-duplex peripheral is connected to the PDC, RXNPTR = TXNPTR.

## 28.5.8 Transmit Next Counter Register

Name:PERIPH\_TNCR
Access:Read/Write

| 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |
|--------|----|----|----|----|----|----|----|--|
| _      | _  | _  | _  | _  | _  | _  | _  |  |
| 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
| _      | -  | -  | _  | _  | _  | _  | _  |  |
| 15     | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |
| TXNCTR |    |    |    |    |    |    |    |  |
| 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
| TXNCTR |    |    |    |    |    |    |    |  |

#### **TXNCTR: Transmit Counter Next**

TXNCTR contains the next transmit buffer size.

When a half-duplex peripheral is connected to the PDC, RXNCTR = TXNCTR.

## 28.5.9 Transfer Control Register

Name:PERIPH\_PTCR
Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25     | 24    |
|----|----|----|----|----|----|--------|-------|
| _  | _  | _  | _  | _  | _  | _      | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17     | 16    |
| _  | _  | _  | _  | _  | -  | -      | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8     |
| _  | _  | _  | _  | _  | -  | TXTDIS | TXTEN |
| 7  | 6  | 5  | 4  | 3  | 2  | 1      | 0     |
| _  | _  | _  | _  | _  | _  | RXTDIS | RXTEN |

#### **RXTEN: Receiver Transfer Enable**

0: No effect.

1: Enables PDC receiver channel requests if RXTDIS is not set.

When a half-duplex peripheral is connected to the PDC, enabling the receiver channel requests automatically disables the transmitter channel requests. It is forbidden to set both TXTEN and RXTEN for a half-duplex peripheral.

#### **RXTDIS: Receiver Transfer Disable**

0: No effect.

1: Disables the PDC receiver channel requests.

When a half-duplex peripheral is connected to the PDC, disabling the receiver channel requests also disables the transmitter channel requests.

#### **TXTEN: Transmitter Transfer Enable**

0: No effect.

1: Enables the PDC transmitter channel requests.

When a half-duplex peripheral is connected to the PDC, it enables the transmitter channel requests only if RXTEN is not set. It is forbidden to set both TXTEN and RXTEN for a half-duplex peripheral.

#### **TXTDIS: Transmitter Transfer Disable**

0: No effect.

1: Disables the PDC transmitter channel requests.

When a half-duplex peripheral is connected to the PDC, disabling the transmitter channel requests disables the receiver channel requests.

## 28.5.10 Transfer Status Register

Name:PERIPH\_PTSR
Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    |
|----|----|----|----|----|----|----|-------|
| _  | _  | _  | _  | _  | _  | _  | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    |
| _  | -  | _  | _  | -  | -  | -  | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     |
| _  | _  | _  | _  | _  | _  | _  | TXTEN |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0     |
| _  | _  | _  | _  | _  | -  | -  | RXTEN |

#### **RXTEN: Receiver Transfer Enable**

0: PDC receiver channel requests are disabled.

1: PDC receiver channel requests are enabled.

## **TXTEN: Transmitter Transfer Enable**

0: PDC transmitter channel requests are disabled.

1: PDC transmitter channel requests are enabled.

## 29. Clock Generator

## 29.1 Description

The Clock Generator user interface is embedded within the Power Management Controller and is described in Section 30.19 "Power Management Controller (PMC) User Interface". However, the Clock Generator registers are named CKGR.

## 29.2 Embedded Characteristics

The Clock Generator is made up of:

- · A low-power 32.768 kHz crystal oscillator with Bypass mode
- · A low-power embedded 32 kHz (typical) RC oscillator
- A 3 to 20 MHz crystal or ceramic resonator-based oscillator, which can be bypassed.
- A factory-trimmed embedded RC oscillator. Three output frequencies can be selected: 4/8/12 MHz. By default 4 MHz is selected.
- Two programmable PLLs, (PLLA input from 32 kHz, output clock range 8 MHz and PLLB input from 3 to 32 MHz, output clock range 80 to 240 MHz), capable of providing the clock MCK to the processor and to the peripherals.

It provides the following clocks:

- SLCK, the slow clock, which is the only permanent clock within the system.
- MAINCK is the output of the main clock oscillator selection: either the crystal or ceramic resonator-based oscillator or 4/8/12 MHz RC oscillator.
- PLLACK is the output of the 8 MHz programmable PLL (PLLA).
- PLLBCK is the output of the divider and 80 to 240 MHz programmable PLL (PLLB).

## 29.3 Block Diagram

Figure 29-1: Clock Generator Block Diagram



## 29.4 Slow Clock

The Supply Controller embeds a slow clock generator that is supplied with the VDDBU power supply. As soon as VDDBU is supplied, both the 32.768 kHz crystal oscillator and the embedded 32 kHz (typical) RC oscillator are powered up, but only the RC oscillator is enabled. This allows the slow clock to be valid in a short time (about 100  $\mu$ s).

The slow clock is generated either by the 32.768 kHz crystal oscillator or by the embedded 32 kHz (typical) RC oscillator.

The selection of the slow clock source is made via the XTALSEL bit in the Supply Controller Control Register (SUPC\_CR).

The OSCSEL bit of the Supply Controller Status Register (SUPC\_SR) and the OSCSEL bit of the PMC Status Register (PMC\_SR) report which oscillator is selected as the slow clock source. PMC\_SR.OSCSEL informs when the switch sequence initiated by a new value written in SUPC\_CR.XTALSEL is done.

## 29.4.1 Embedded 32 kHz (typical) RC Oscillator

By default, the embedded 32 kHz (typical) RC oscillator is enabled and selected. The user has to take into account the possible drifts of this oscillator. More details are given in the section "DC Characteristics".

This oscillator is disabled by clearing the SUPC CR.XTALSEL.

#### 29.4.2 32.768 kHz Crystal Oscillator

The Clock Generator integrates a low-power 32.768 kHz crystal oscillator. To use this oscillator, the XIN32 and XOUT32 pins must be connected to a 32.768 kHz crystal. Two external capacitors must be wired as shown in Figure 29-2. More details are given in the section "DC Characteristics".

Note that the user is not obliged to use the 32.768 kHz crystal oscillator and can use the 32 kHz (typical) RC oscillator instead.

Figure 29-2: Typical 32768 Crystal Oscillator Connection



The 32.768 kHz crystal oscillator provides a more accurate frequency than the 32 kHz (typical) RC oscillator.

To select the 32.768 kHz crystal oscillator as the source of the slow clock, the bit SUPC\_CR.XTALSEL must be set. This results in a sequence which enables the 32.768 kHz crystal oscillator and then disables the 32 kHz (typical) RC oscillator to save power. The switch of the slow clock source is glitch-free.

Reverting to the 32 kHz (typical) RC oscillator is only possible by shutting down the VDDBU power supply. If the user does not need the 32.768 kHz crystal oscillator, the XIN32 and XOUT32 pins can be left unconnected.

The user can also set the 32.768 kHz crystal oscillator in Bypass mode instead of connecting a crystal. In this case, the user must provide the external clock signal on XIN32. The input characteristics of the XIN32 pin are given in the section "Electrical Characteristics". To enter Bypass mode, the OSCBYPASS bit of the Supply Controller Mode Register (SUPC\_MR) must be set prior to setting SUPC\_CR.XTALSEL.

#### 29.5 Main Clock

Figure 29-3 shows the main clock block diagram.

Figure 29-3: Main Clock Block Diagram



The main clock has two sources:

- A 4/8/12 MHz RC oscillator with a fast start-up time and that is selected by default to start the system
- A 3 to 20 MHz crystal or ceramic resonator-based oscillator which can be bypassed

#### 29.5.1 Embedded 4/8/12 MHz RC Oscillator

After reset, the 4/8/12 MHz RC oscillator is enabled with the 4 MHz frequency selected. This oscillator is selected as the source of MAINCK. MAINCK is the default clock selected to start the system.

The 4/8/12 MHz RC oscillator frequencies are calibrated in production except for the lowest frequency which is not calibrated.

Refer to "DC Characteristics" in Section 46. "Electrical Characteristics".

The software can disable or enable the 4/8/12 MHz RC oscillator with the MOSCRCEN bit in the Clock Generator Main Oscillator Register (CKGR MOR).

The output frequency of the RC oscillator can be selected among 4/8/12 MHz. The selection is done via the CKGR\_MOR.MOSCRCF field. When changing the frequency selection, the MOSCRCS bit in the Power Management Controller Status Register (PMC\_SR) is automatically cleared and MAINCK is stopped until the oscillator is stabilized. Once the oscillator is stabilized, MAINCK restarts and PMC\_SR.MOSCRCS is set.

When disabling the main clock by clearing the CKGR\_MOR.MOSCRCEN bit, the PMC\_SR.MOSCRCS bit is automatically cleared, indicating the main clock is off.

Setting the MOSCRCS bit in the Power Management Controller Interrupt Enable Register (PMC\_IER) can trigger an interrupt to the processor.

When main clock (MAINCK) is not used to drive the processor and frequency monitor (SLCK or PLLACK is used instead), it is recommended to disable the 4/8/12 MHz RC oscillator and 3 to 20 MHz crystal oscillator.

The CAL4, CAL8 and CAL12 values in the PMC Oscillator Calibration Register (PMC\_OCR) are the default values set by Microchip during production. These values are stored in a specific Flash memory area different from the memory plane for code. These values cannot be modified by the user and cannot be erased by a Flash erase command or by the ERASE pin. Values written by the user application in PMC\_OCR are reset after each power up or peripheral reset.

#### 29.5.2 4/8/12 MHz RC Oscillator Clock Frequency Adjustment

It is possible for the user to adjust the 4/8/12 MHz RC oscillator frequency through PMC\_OCR. By default, SEL4/8/12 bits are cleared, so the RC oscillator will be driven with Flash calibration bits which are programmed during chip production.

The user can adjust the trimming of the 4/8/12 MHz RC oscillator through this register. This can be used to compensate derating factors such as temperature and voltage, thus providing greater accuracy.

In order to calibrate the RC oscillator lower frequency, SEL4 bit must be set to 1 and a frequency value must be configured in the field CAL4. Likewise, SEL8/12 bit must be set to 1 and a trim value must be configured in the field CAL8/12 in order to adjust the other frequencies of the RC oscillator.

It is possible to adjust the RC oscillator frequency while operating from this clock. For example, when running on lowest frequency it is possible to change the CAL4 value if PMC\_OCR.SEL4 bit is set.

At any time, it is possible to restart a measurement of the frequency of the selected clock via the RCMEAS bit in Main Clock Frequency Register (CKGR\_MCFR). Thus, when CKGR\_MCFR.MAINFRDY reads 1, another read access on CKGR\_MCFR provides an image of the frequency on CKGR\_MCFR.MAINF field. The software can calculate the error with an expected frequency and correct the CAL4 (or CAL8/CAL12) field accordingly. This may be used to compensate frequency drift due to derating factors such as temperature and/or voltage.

## 29.5.3 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator

After reset, the 3 to 20 MHz crystal or ceramic resonator-based oscillator is disabled and is not selected as the source of MAINCK.

As the source of MAINCK, the 3 to 20 MHz crystal or ceramic resonator-based oscillator provides a very precise frequency. The software enables or disables this oscillator in order to reduce power consumption via CKGR MOR.MOSCXTEN.

When disabling this oscillator by clearing the CKGR\_MOR.MOSCXTEN, PMC\_SR.MOSCXTS is automatically cleared, indicating the 3 to 20 MHz crystal oscillator is off.

When enabling this oscillator, the user must initiate the start-up time counter. The start-up time depends on the characteristics of the external device connected to this oscillator.

When CKGR\_MOR.MOSCXTEN and CKGR\_MOR.MOSCXTST are written to enable this oscillator, the XIN and XOUT pins are automatically switched into Oscillator mode. PMC\_SR.MOSCXTS is cleared and the counter starts counting down on the slow clock divided by 8 from the CKGR\_MOR.MOSCXTST value. Since the CKGR\_MOR.MOSCXTST value is coded with 8 bits, the maximum start-up time is about 62 ms.

When the start-up time counter reaches 0, PMC\_SR.MOSCXTS is set, indicating that the 3 to 20 MHz crystal oscillator is stabilized. Setting the MOSCXTS bit in the Interrupt Mask Register (PMC\_IMR) can trigger an interrupt to the processor.

#### 29.5.4 Main Clock Source Selection

The user can select the source of the main clock from either the 4/8/12 MHz RC oscillator, the 3 to 20 MHz crystal oscillator or the ceramic resonator-based oscillator.

The advantage of the 4/8/12 MHz RC oscillator is its fast start-up time. By default, this oscillator is selected to start the system and when entering Wait mode.

The advantage of the 3 to 20 MHz crystal oscillator or ceramic resonator-based oscillator is its precise frequency.

The selection of the oscillator is made by writing CKGR\_MOR.MOSCSEL. The switch of the main clock source is glitch-free, so there is no need to run out of SLCK, PLLACK or PLLBCK in order to change the selection. PMC\_SR.MOSCSELS indicates when the switch sequence is done.

Setting PMC IMR.MOSCSELS triggers an interrupt to the processor.

Enabling the 4/8/12 MHz RC oscillator (MOSCRCEN = 1) and changing its frequency (MOSCCRF) at the same time is not allowed.

This oscillator must be enabled first and its frequency changed in a second step.

### 29.5.5 Bypassing the 3 to 20 MHz Crystal Oscillator

Prior to bypassing the 3 to 20 MHz crystal oscillator, the external clock frequency provided on the XIN pin must be stable and within the values specified in the XIN Clock characteristics in the section "Electrical Characteristics".

The sequence is as follows:

- 1. Ensure that an external clock is connected on XIN.
- 2. Enable the bypass by writing a 1 to CKGR MOR.MOSCXTBY.
- 3. Disable the 3 to 20 MHz crystal oscillator by writing a 0 to bit CKGR MOR.MOSCXTEN.

#### 29.5.6 Main Clock Frequency Counter

The frequency counter is managed by CKGR MCFR.

During the measurement period, the frequency counter increments at the main clock speed.

A measurement is started in the following cases:

- When the RCMEAS bit of CKGR MCFR is written to 1.
- When the 4/8/12 MHz RC oscillator is selected as the source of main clock and when this oscillator becomes stable (i.e., when the MOSCRCS bit is set)
- When the 3 to 20 MHz crystal or ceramic resonator-based oscillator is selected as the source of main clock and when this oscillator becomes stable (i.e., when the MOSCXTS bit is set)
- · When the main clock source selection is modified

The measurement period ends at the 16th falling edge of slow clock, the MAINFRDY bit in CKGR\_MCFR is set and the counter stops counting. Its value can be read in the MAINF field of CKGR\_MCFR and gives the number of clock cycles during 16 periods of slow clock, so that the frequency of the 4/8/12 MHz RC oscillator or 3 to 20 MHz crystal or ceramic resonator-based oscillator can be determined.

### 29.5.7 Switching Main Clock between the RC Oscillator and the Crystal Oscillator

When switching the source of the main clock between the RC oscillator and the crystal oscillator, both oscillators must be enabled. After completion of the switch, the unused oscillator can be disabled.

If switching to the crystal oscillator, a check must be carried out to ensure that the oscillator is present and that its frequency is valid. Follow the sequence below:

- Select the slow clock as MCK by configuring bit CSS = 0 in the Master Clock Register (PMC\_MCKR)).
- Wait for PMC\_SR.MCKRDY flag in PMC\_SR to rise.
- 3. Enable the crystal oscillator by setting CKGR\_MOR.MOSCXTEN. Configure the CKGR\_MOR. MOSCXTST field with the crystal oscillator start-up time as defined in the section "Electrical Characteristics".
- Wait for PMC\_SR.MOSCXTS flag to rise, indicating the end of a start-up period of the crystal oscillator.
- Select the crystal oscillator as the source of the main clock by setting CKGR MOR.MOSCSEL.
- Read CKGR\_MOR.MOSCSEL until its value equals 1.
- 7. Check the status of PMC\_SR.MOSCSELS flag:
  - If MOSCSELS = 1: There is a crystal oscillator connected.
    - a) Initiate a new frequency measurement by setting CKGR\_MCFR.RCMEAS.
    - b) Read CKGR\_MCFR.MAINFRDY until its value equals 1.
    - c) Read CKGR MCFR.MAINF and compute the value of the crystal frequency.
    - d) If the MAINF value is valid, the main clock can be switched to the crystal oscillator.
  - If MOSCSELS = 0:
    - a) There is no crystal oscillator connected or the crystal oscillator is out of specification.
    - b) Select the RC oscillator as the source of the main clock by clearing CKGR MOR.MOSCSEL.

#### 29.6 Divider and PLL Block

The device features one divider block and two PLL blocks that permit a wide range of frequencies to be selected on either the master clock, the processor clock or the programmable clock outputs. A 48 MHz clock signal is provided to the embedded USB device port regardless of the frequency of the main clock.

Figure 29-4 shows the block diagram of the divider and PLL blocks.

Figure 29-4: Dividers and PLL Block Diagram



### 29.6.1 Divider and Phase Lock Loop Programming

The divider can be set between 1 and 255 in steps of 1. When a divider field (DIV) is cleared, the output of the corresponding divider and the PLL output is a continuous signal at level 0. On reset, each DIV field is cleared, thus the corresponding PLL input clock is stuck at 0.

The PLLs (PLLA, PLLB) allow multiplication of the SLCK clock source for PLLA or divided MAINCK or PLLA output clock for PLLB. The PLL clock signal has a frequency that depends on the respective source signal frequency and on the parameters DIV (DIVB) and MUL (MULA, MULB) and PLLEN (PLLAEN). The factor applied to the source signal frequency is (MUL + 1)/DIV. When MUL is written to 0 or PLLEN = 0, the PLL is disabled and its power consumption is saved. Note that there is a delay of two SLCK clock cycles between the disable command and the real disable of the PLL. Re-enabling the PLL can be performed by writing a value higher than 0 in the MUL field and PLLA(B)EN higher than 0.

To change the frequency of the PLLA, the PLLA must be first disabled by writing 0 in the MULA field and 0 in PLLACOUNT field. Then, wait for two SLCK clock cycles before configuring the PLLA to generate the new frequency by programming a new multiplier in MULA and the PLLACOUNT field in the same register access. See Section 46. "Electrical Characteristics" to get the PLLACOUNT values covering the PLL transient time.

Whenever the PLL is re-enabled or one of its parameters is changed, the LOCK (LOCKA, LOCKB) bit in PMC\_SR is automatically cleared. The values written in the PLLCOUNT field (PLLACOUNT, PLLBCOUNT) in CKGR\_PLLR (CKGR\_PLLAR, CKGR\_PLLBR) are loaded in the PLL counter. The PLL counter then decrements at the speed of the slow clock until it reaches 0. At this time, the LOCK bit is set in PMC\_SR and can trigger an interrupt to the processor. The user has to load the number of slow clock cycles required to cover the PLL transient time into the PLLCOUNT field.

The PLL clock can be divided by 2 by writing the PLLDIV2 (PLLADIV2, PLLBDIV2) bit in PMC MCKR.

The PLLADIV2 has no effect on PLLB clock input because the output of the PLLA is directly routed to PLLB input selection.

It is prohibited to change the frequency of the 4/8/12 MHz RC oscillator or to change the source of the main clock in CKGR\_MOR while the master clock source is the PLL and the PLL reference clock is the 4/8/12 MHz RC oscillator.

#### The user must:

- 1. Switch on the 4/8/12 MHz RC oscillator by writing a 1 to the CSS field of PMC\_MCKR.
- 2. Change the frequency (MOSCRCF) or oscillator selection (MOSCSEL) in CKGR\_MOR.
- 3. Wait for MOSCRCS (if frequency changes) or MOSCSELS (if oscillator selection changes) in PMC\_SR.
- 4. Disable and then enable the PLL.
- 5. Wait for the LOCK flag in PMC\_SR.
- 6. Switch back to the PLL by writing the appropriate value to the CSS field of PMC\_MCKR.

### 30. Power Management Controller (PMC)

### 30.1 Description

The Power Management Controller (PMC) optimizes power consumption by controlling all system and user peripheral clocks. The PMC enables/disables the clock inputs to many of the peripherals and the Cortex-M4 processor.

The Supply Controller selects either the embedded 32 kHz RC oscillator or the 32.768 kHz crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized.

By default, at startup, the chip runs out of the master clock using the 4/8/12 MHz RC oscillator running at 4 MHz.

The user can trim the 8 and 12 MHz RC oscillator frequencies by software.

#### 30.2 Embedded Characteristics

The PMC provides the following clocks:

- MCK, the Master Clock, programmable from a few hundred Hz to the maximum operating frequency of the device. It is available to the modules running permanently, such as the Enhanced Embedded Flash Controller.
- Processor Clock (HCLK) and Coprocessor (second processor) Clock (CPHCLK), automatically switched off when entering the processor in Sleep Mode
- Free-running processor Clock (FCLK) and Free-running Coprocessor Clock (CPFCLK)
- · One SysTick external clock for each Cortex-M4 core
- · UHDP Clock (UHDPCK), required by USB Host Device Port operations
- · Peripheral Clocks, provided to the embedded peripherals (USART, SPI, TWI, TC, etc.) and independently controllable.
- · Programmable Clock Outputs (PCKx), selected from the clock generator outputs to drive the device PCK pins

The PMC also provides the following features on clocks:

- · A 3 to 20 MHz crystal oscillator clock failure detector
- · A 32.768 kHz crystal oscillator frequency monitor
- · A frequency counter on main clock
- An on-the-fly adjustable 4/8/12 MHz RC oscillator frequency

### 30.3 Block Diagram

Figure 30-1: General Clock Block Diagram





#### 30.4 Master Clock Controller

The Master Clock Controller provides selection and division of the master clock (MCK) and coprocessor master clock (CPMCK). MCK is the source clock of the peripheral clocks in the subsystem 0 and CPMCK is the source of the peripheral clocks in the subsystem 1. The master clock is selected from one of the clocks provided by the Clock Generator.

Selecting the slow clock provides a slow clock signal to the whole device. Selecting the main clock saves power consumption of the PLLs. The Master Clock Controller is made up of a clock selector and a prescaler.

The master clock selection is made by writing the CSS/CPCSS field (Clock Source Selection/Coprocessor Clock Source Selection) in PMC\_MCKR. The prescaler supports the division by a power of 2 of the selected clock between 1 and 64, and the division by 3. The PRES/CPPRES field in PMC MCKR programs the prescaler.

Each time PMC\_MCKR is written to define a new master clock, the MCKRDY bit is cleared in PMC\_SR. It reads 0 until the master clock is established. Then, the MCKRDY bit is set and can trigger an interrupt to the processor. This feature is useful when switching from a high-speed clock to a lower one to inform the software when the change is actually done.

Figure 30-3: Master Clock Controller



#### 30.5 Processor Clock Controller

The PMC features a Processor Clock Controller (HCLK) and a Coprocessor Clock Controller (CPHCLK) that implements the processor Sleep mode. These processor clocks can be disabled by executing the WFI (WaitForInterrupt) or the WFE (WaitForEvent) processor instruction while the LPM bit is at 0 in the PMC Fast Startup Mode Register (PMC\_FSMR).

The Processor Clock Controller HCLK is enabled after a reset and is automatically re-enabled by any enabled interrupt. The Coprocessor Clock Controller CPHCLK is disabled after reset. It is up to the master application to enable the CPHCLK. Similar to HCLK, CPHCLK is automatically re-enabled by any enabled instruction after having executed a WFI instruction. The processor Sleep mode is entered by disabling the processor clock, which is automatically re-enabled by any enabled fast or normal interrupt, or by the reset of the product.

When processor Sleep mode is entered, the current instruction is finished before the clock is stopped, but this does not prevent data transfers from other masters of the system bus.

#### 30.6 SysTick Clock

The SysTick calibration value is fixed to 8000 which allows the generation of a time base of 1 ms with SysTick clock to the maximum frequency on MCK divided by 8.

### 30.7 USB Clock Controller

The user must write a 1 to the ONE bit in the PMC\_USB register. If using the USB, the user must program the PLL to generate an appropriate frequency depending on the USBDIV bit in the USB Clock Register (PMC\_USB).

When the PLL output is stable, i.e., the LOCK bit is set, the USB device and host FS clock can be enabled by setting the UHDP bits in the System Clock Enable Register (PMC\_SCER). To save power on this peripheral when it is not used, the user can set the UHDP bits in the System Clock Disable Register (PMC\_SCDR). The UHDP bits in the System Clock Status Register (PMC\_SCSR) gives the activity of this clock. The USB device and host ports require both the 48 MHz signal and the peripheral clock. The USB peripheral clock may be controlled by means of the Master Clock Controller.

Figure 30-4: USB Clock Controller



### 30.8 Peripheral Clock Controller

The PMC controls the clocks of each embedded peripheral by means of the Peripheral Clock Controller. The user can individually enable and disable the clock on the peripherals.

The user can also enable and disable these clocks by writing Peripheral Clock Enable 0 (PMC\_PCER0), Peripheral Clock Disable 0 (PMC\_PCDR0), Peripheral Clock Enable 1 (PMC\_PCER1) and Peripheral Clock Disable 1 (PMC\_PCDR1) registers. The status of the peripheral clock activity can be read in the Peripheral Clock Status Register (PMC\_PCSR0) and Peripheral Clock Status Register (PMC\_PCSR1).

If the peripherals located on the coprocessor system bus require data exchange with the co-processor or the main processor, the CPBMCK clock must be enabled prior to enable any co-processor peripheral clock.

When a peripheral clock is disabled, the clock is immediately stopped. The peripheral clocks are automatically disabled after a reset.

To stop a peripheral, it is recommended that the system software wait until the peripheral has executed its last programmed operation before disabling the clock. This is to avoid data corruption or erroneous behavior of the system.

The bit number within the Peripheral Clock Control registers (PMC\_PCER0–1, PMC\_PCDR0–1, and PMC\_PCSR0–1) is the Peripheral Identifier defined at the product level. The bit number corresponds to the interrupt source number assigned to the peripheral.

### 30.9 Free-Running Processor Clock

The free-running processor clock (FCLK) together with the free-running coprocessor master clock (CPFCLK) used for sampling interrupts and clocking debug blocks ensures that interrupts can be sampled, and sleep events can be traced, while the processor(s) is(are) sleeping. It is connected to master clock (MCK)/coprocessor master clock (CPMCK).

### 30.10 Programmable Clock Output Controller

The PMC controls three signals to be output on external pins, PCKx. Each signal can be independently programmed via the Programmable Clock Registers (PMC PCKx).

PCKx can be independently selected between the slow clock (SLCK), the main clock (MAINCK), the PLLA clock (PLLACK), the PLLB clock (PLLBCK), and the master clock (MCK) by writing the CSS field in PMC\_PCKx. Each output signal can also be divided by a power of 2 between 1 and 64 by writing the PRES (Prescaler) field in PMC\_PCKx.

Each output signal can be enabled and disabled by writing a 1 to the corresponding PCKx bit of PMC\_SCER and PMC\_SCDR, respectively. Status of the active programmable output clocks are given in the PCKx bits of PMC\_SCSR.

The PCKRDYx status flag in PMC\_SR indicates that the programmable clock is actually what has been programmed in the programmable clock registers.

As the Programmable Clock Controller does not manage with glitch prevention when switching clocks, it is strongly recommended to disable the programmable clock before any configuration change and to re-enable it after the change is actually performed.

#### 30.11 Main Processor Fast Startup

At exit from Wait mode, the device allows the main processor to restart in less than 10 microseconds only if the C-code function that manages the Wait mode entry and exit is linked to and executed from on-chip SRAM.

The fast startup time cannot be achieved if the first instruction after an exit is located in the embedded Flash.

If fast startup is not required, or if the first instruction after a Wait mode exit is located in embedded Flash, see Section 30.12 "Main Processor Startup from Embedded Flash".

Prior to instructing the device to enter Wait mode:

- 1. Select the 4/8/12 MHz RC oscillator as the master clock source (the CSS field in PMC MCKR must be written to 1).
- 2. Disable the PLL if enabled.
- 3. Clear the internal wake-up sources.

The system enters Wait mode either by setting the WAITMODE bit in CKGR\_MOR, or by executing the WaitForEvent (WFE) instruction of the processor while the LPM bit is at 1 in PMC\_FSMR. Immediately after setting the WAITMODE bit or using the WFE instruction, wait for the MCKRDY bit to be set in PMC\_SR.

In case of dual core activity, it is recommended to check the coprocessor state before instructing the main processor to enter Wait mode.

A fast startup is enabled upon the detection of a programmed level on one of the 16 wake-up inputs (WKUP) or upon an active alarm from the RTC, RTT and USB Controller. The polarity of the 16 wake-up inputs is programmable by writing the PMC Fast Startup Polarity Register (PMC FSPR).

The fast startup circuitry, as shown in Figure 30-5, is fully asynchronous and provides a fast startup signal to the PMC. As soon as the fast startup signal is asserted, the embedded 4/8/12 MHz RC oscillator restarts automatically.

When entering Wait mode, the embedded Flash can be placed in one of the Low-power modes (Deep-power-down or Standby modes) depending on the configuration of the FLPM field in the PMC\_FSMR. The FLPM field can be programmed at anytime and its value will be applied to the next Wait mode period.

The power consumption reduction is optimal when configuring 1 (Deep-power-down mode) in field FLPM. If 0 is programmed (Standby mode), the power consumption is slightly higher than in Deep-power-down mode.

When programming 2 in field FLPM, the Wait mode Flash power consumption is equivalent to that of the Active mode when there is no read access on the Flash.

Figure 30-5: Fast Startup Circuitry



Each wake-up input pin and alarm can be enabled to generate a fast startup event by setting the corresponding bit in PMC\_FSMR.

The user interface does not provide any status for fast startup, but the user can easily recover this information by reading the PIO Controller and the status registers of the RTC, RTT and USB Controller.

### 30.12 Main Processor Startup from Embedded Flash

The inherent start-up time of the embedded Flash cannot provide a fast startup of the system.

If system fast start-up time is not required, the first instruction after a Wait mode exit can be located in the embedded Flash. Under these conditions, prior to entering Wait mode, the Flash controller must be programmed to perform access in 0 wait-state. Refer to Section 22. "Enhanced Embedded Flash Controller (EEFC)".

The procedure and conditions to enter Wait mode and the circuitry to exit Wait mode are strictly the same as fast startup (refer to Section 30.11 "Main Processor Fast Startup").

### 30.13 Coprocessor Sleep Mode

The coprocessor enters Sleep mode by executing the WaitForInterrupt (WFI) instruction of the coprocessor. Any enabled interrupt can wake the processor up.

#### 30.14 Main Clock Failure Detector

The clock failure detector monitors the 3 to 20 MHz crystal oscillator or ceramic resonator-based oscillator to identify a failure of this oscillator when selected as main clock.

The clock failure detector can be enabled or disabled by bit CFDEN in CKGR\_MOR. After a VDDCORE reset, the detector is disabled. However, if the oscillator is disabled (MOSCXTEN = 0), the detector is also disabled.

A failure is detected by means of a counter incrementing on the main clock and detection logic is triggered by the 32 kHz (typical) RC oscillator which is automatically enabled when CFDEN=1.

The counter is cleared when the 32 kHz (typical) RC oscillator clock signal is low and enabled when the signal is high. Thus, the failure detection time is one RC oscillator period. If, during the high level period of the 32 kHz (typical) RC oscillator clock signal, less than eight 3 to 20 MHz crystal oscillator clock periods have been counted, then a failure is reported.

If a failure of the main clock is detected, bit CFDEV in PMC\_SR indicates a failure event and generates an interrupt if the corresponding interrupt source is enabled. The interrupt remains active until a read occurs in PMC\_SR. The user can know the status of the clock failure detection at any time by reading the CFDS bit in PMC\_SR.

Main Crytal Clock

SLCK

CDFEV

Read PMC\_SR

Figure 30-6: Clock Failure Detection (Example)

Note: ratio of clock periods is for illustration purposes only

If the 3 to 20 MHz crystal oscillator or ceramic resonator-based oscillator is selected as the source clock of MAINCK (MOSCSEL in CKGR\_MOR = 1), and if MCK source is PLLACK or PLLBCK (CSS = 2), a clock failure detection automatically forces MAINCK to be the source clock for MCK. Then, regardless of the PMC configuration, a clock failure detection automatically forces the 4/8/12 MHz RC oscillator to be the source clock for MAINCK. If this oscillator is disabled when a clock failure detection occurs, it is automatically re-enabled by the clock failure detection mechanism.

It takes two 32 kHz (typical) RC oscillator clock cycles to detect and switch from the 3 to 20 MHz crystal oscillator, to the 4/8/12 MHz RC oscillator if the source master clock (MCK) is main clock (MAINCK), or three 32 kHz (typical) RC oscillator clock cycles if the source of MCK is PLLACK or PLLBCK.

The user can know the status of the clock failure detector at any time by reading the FOS bit in PMC SR.

This fault output remains active until the defect is detected and until it is cleared by the bit FOCLR in the PMC Fault Output Clear Register (PMC\_FOCR).

### 30.15 32.768 kHz Crystal Oscillator Frequency Monitor

The frequency of the 32.768 kHz crystal oscillator can be monitored by means of logic driven by the 4/8/12 MHz RC oscillator known as a reliable clock source. This function is enabled by configuring the XT32KFME bit of CKGR\_MOR. The SEL4/SEL8/SEL12 bits of PMC OCR must be cleared.

An error flag (XT32KERR in PMC\_SR) is asserted when the 32.768 kHz crystal oscillator frequency is out of the ±10% nominal frequency value (i.e., 32.768 kHz). The error flag can be cleared only if the slow clock frequency monitoring is disabled.

When the 4/8/12 MHz RC oscillator frequency is 4 MHz, the accuracy of the measurement is ±40% as this frequency is not trimmed during production. Therefore, ±10% accuracy is obtained only if the RC oscillator frequency is configured for 8 or 12 MHz.

The monitored clock frequency is declared invalid if at least four consecutive clock period measurement results are over the nominal period ±10%.

Due to the possible frequency variation of the embedded 4/8/12 MHz RC oscillator acting as reference clock for the monitor logic, any 32.768 kHz crystal oscillator frequency deviation over ±10% of the nominal frequency is systematically reported as an error by the XT32KERR bit in PMC SR. Between -1% and -10% and +1% and +10%, the error is not systematically reported.

Thus only a crystal running at 32.768 kHz frequency ensures that the error flag will not be asserted. The permitted drift of the crystal is 10000 ppm (1%), which allows any standard crystal to be used.

If the 4/8/12 MHz RC frequency needs to be changed while the slow clock frequency monitor is operating, the monitoring must be stopped prior to changing the 4/8/12 MHz RC frequency. Then it can be re-enabled as soon as MOSCRCS is set in PMC SR.

The error flag can be defined as an interrupt source of the PMC by setting the XT32KERR bit of PMC\_IER.

### 30.16 Programming Sequence

- 1. If the 3 to 20 MHz crystal oscillator is not required, the PLL and divider can be directly configured (Step 6.) else this oscillator must be started (Step 2.).
- 2. Enable the 3 to 20 MHz crystal oscillator by setting the MOSCXTEN field in CKGR MOR:

The user can define a start-up time. This is done by writing a value in the MOSCXTST field in CKGR\_MOR. Once this register has been correctly configured, the user must wait for MOSCXTS field in PMC\_SR to be set. This is done either by polling MOSCXTS in PMC\_SR, or by waiting for the interrupt line to be raised if the associated interrupt source (MOSCXTS) has been enabled in PMC\_IER.

- 3. Switch the MAINCK to the 3 to 20 MHz crystal oscillator by setting MOSCSEL in CKGR MOR.
- 4. Wait for the MOSCSELS to be set in PMC\_SR to ensure the switch is complete.
- 5. Check the main clock frequency:

This main clock frequency can be measured via CKGR\_MCFR.

Read CKGR\_MCFR until the MAINFRDY field is set, after which the user can read the MAINF field in CKGR\_MCFR by performing an additional read. This provides the number of main clock cycles that have been counted during a period of 16 slow clock cycles.

If MAINF = 0, switch the MAINCK to the 4/8/12 MHz RC Oscillator by clearing MOSCSEL in CKGR\_MOR. If MAINF  $\neq$  0, proceed to Step 6.

6. Set PLLx and Divider (if not required, proceed to Step 7.):

In the names PLLx, DIVx, MULx, LOCKx, PLLxCOUNT, and CKGR\_PLLxR, 'x' represents A or B.

All parameters needed to configure PLLx and the divider are located in CKGR PLLxR.

The DIVx field is used to control the divider itself. This parameter can be programmed between 0 and 127. Divider output is divider input divided by DIVx parameter. By default, DIVx field is cleared which means that the divider and PLLx are turned off.

The MULx field is the PLLx multiplier factor. This parameter can be programmed between 0 and 254. If MULx is cleared, PLLx will be turned off, otherwise the PLLx output frequency is PLLx input frequency multiplied by (MULx + 1).

The PLLxCOUNT field specifies the number of slow clock cycles before the LOCKx bit is set in the PMC\_SR after CKGR\_PLLxR has been written.

Once CKGR\_PLLxR has been written, the user must wait for the LOCKx bit to be set in the PMC\_SR. This can be done either by polling LOCKx in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (LOCKx) has been enabled in PMC\_IER. All fields in CKGR\_PLLxR can be programmed in a single write operation. If at some stage one of the following parameters, MULx or DIVx is modified, the LOCKx bit goes low to indicate that PLLx is not yet ready. When PLLx is locked, LOCKx is set again. The user must wait for the LOCKx bit to be set before using the PLLx output clock.

7. Select the master clock and processor clock

The master clock and the processor clock are configurable via PMC MCKR.

The CSS field is used to select the clock source of the master clock and processor clock dividers. By default, the selected clock source is the main clock.

The PRES field is used to define the processor clock and master clock prescaler. The user can choose between different values (1, 2, 3, 4, 8, 16, 32, 64). Prescaler output is the selected clock source frequency divided by the PRES value.

Once the PMC\_MCKR has been written, the user must wait for the MCKRDY bit to be set in the PMC\_SR. This can be done either by polling MCKRDY in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (MCKRDY) has been enabled in PMC\_IER. PMC\_MCKR must not be programmed in a single write operation. The programming sequence for PMC MCKR is as follows:

- · If a new value for CSS field corresponds to PLL clock,
  - Program the PRES field in PMC MCKR.
  - Wait for the MCKRDY bit to be set in PMC SR.
  - Program the CSS field in PMC MCKR.
  - Wait for the MCKRDY bit to be set in PMC SR.
- · If a new value for CSS field corresponds to main clock or slow clock,
  - Program the CSS field in PMC MCKR.
  - Wait for the MCKRDY bit to be set in the PMC SR.
  - Program the PRES field in PMC MCKR.
  - Wait for the MCKRDY bit to be set in PMC SR.

If at some stage, parameters CSS or PRES are modified, the MCKRDY bit goes low to indicate that the master clock and the processor clock are not yet ready. The user must wait for MCKRDY bit to be set again before using the master and processor clocks.

**Note:** IF PLLx clock was selected as the master clock and the user decides to modify it by writing in CKGR\_PLLxR, the MCKRDY flag will go low while PLLx is unlocked. Once PLLx is locked again, LOCKx goes high and MCKRDY is set. While PLLx is unlocked, the master clock selection is automatically changed to slow clock for PLLA and main clock for PLLB. For further information, see Section 30.17.2 "Clock Switching Waveforms".

#### Code Example:

```
write_register(PMC_MCKR,0x00000001)
wait (MCKRDY=1)
write_register(PMC_MCKR,0x00000011)
wait (MCKRDY=1)
```

The master clock is main clock divided by 2.

#### 8. Select the programmable clocks

Programmable clocks are controlled via registers, PMC\_SCER, PMC\_SCDR and PMC\_SCSR.

Programmable clocks can be enabled and/or disabled via PMC\_SCER and PMC\_SCDR. Three programmable clocks can be used. PMC\_SCSR indicates which programmable clock is enabled. By default all programmable clocks are disabled.

PMC PCKx registers are used to configure programmable clocks.

The CSS field is used to select the programmable clock divider source. Several clock options are available: main clock, slow clock, master clock, PLLACK, PLLBCK. The slow clock is the default clock source.

The PRES field is used to control the programmable clock prescaler. It is possible to choose between different values (1, 2, 4, 8, 16, 32, 64). Programmable clock output is prescaler input divided by PRES parameter. By default, the PRES value is cleared which means that PCKx is equal to slow clock.

Once PMC\_PCKx register has been configured, the corresponding programmable clock must be enabled and the user is constrained to wait for the PCKRDYx bit to be set in the PMC\_SR. This can be done either by polling PCKRDYx in PMC\_SR or by waiting for the interrupt line to be raised if the associated interrupt source (PCKRDYx) has been enabled in PMC\_IER. All parameters in PMC\_PCKx can be programmed in a single write operation.

If the CSS and PRES parameters are to be modified, the corresponding programmable clock must be disabled first. The parameters can then be modified. Once this has been done, the user must re-enable the programmable clock and wait for the PCKRDYx bit to be set.

#### 9. Enable the peripheral clocks

Once all of the previous steps have been completed, the peripheral clocks can be enabled and/or disabled via registers PMC PCER0, PMC PCER, PMC PCDR0 and PMC PCDR.

### 30.17 Clock Switching Details

### 30.17.1 Master Clock Switching Timings

Table 30-1 and Table 30-2 give the worst case timings required for the master clock to switch from one selected clock to another one. This is in the event that the prescaler is de-activated. When the prescaler is activated, an additional time of 64 clock cycles of the newly selected clock has to be added.

Table 30-1: Clock Switching Timings (Worst Case)

| From       | Main Clock                                                                | SLCK                                               | PLL Clock                                          |  |
|------------|---------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--|
| То         |                                                                           |                                                    |                                                    |  |
| Main Clock | -                                                                         | 4 x SLCK +<br>2.5 x Main Clock                     | 3 x PLL Clock +<br>4 x SLCK +<br>1 x Main Clock    |  |
| SLCK       | 0.5 x Main Clock +<br>4.5 x SLCK                                          | -                                                  | 3 x PLL Clock +<br>5 x SLCK                        |  |
| PLL Clock  | 0.5 x Main Clock +<br>4 x SLCK +<br>PLLCOUNT x SLCK +<br>2.5 x PLLx Clock | 2.5 x PLL Clock +<br>5 x SLCK +<br>PLLCOUNT x SLCK | 2.5 x PLL Clock +<br>4 x SLCK +<br>PLLCOUNT x SLCK |  |

Note 1: PLL designates either the PLLA or the PLLB Clock.

2: PLLCOUNT designates either PLLACOUNT or PLLBCOUNT.

Table 30-2: Clock Switching Timings between Two PLLs (Worst Case)

| From       |  | PLLA Clock                                           | PLLB Clock                                          |  |  |
|------------|--|------------------------------------------------------|-----------------------------------------------------|--|--|
| То         |  |                                                      |                                                     |  |  |
| PLLA Clock |  | 2.5 x PLLA Clock +<br>4 x SLCK +<br>PLLACOUNT x SLCK | 3 x PLLA Clock +<br>4 x SLCK +<br>1.5 x PLLA Clock  |  |  |
| PLLB Clock |  | 3 x PLLB Clock +<br>4 x SLCK +<br>1.5 x PLLB Clock   | 2.5 x PLLB Clock +<br>4 x SLCK+<br>PLLBCOUNT x SLCK |  |  |

### 30.17.2 Clock Switching Waveforms



Write PMC\_SCDR



PCKx is disabled

### 30.18 Register Write Protection

To prevent any single software error from corrupting PMC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the PMC Write Protection Mode Register (PMC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the PMC Write Protection Status Register (PMC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the PMC WPSR.

The following registers can be write-protected:

- PMC System Clock Enable Register
- · PMC System Clock Disable Register
- PMC Peripheral Clock Enable Register 0
- PMC Peripheral Clock Disable Register 0
- · PMC Clock Generator Main Oscillator Register
- PMC Clock Generator PLLA Register
- PMC Clock Generator PLLB Register
- PMC Master Clock Register
- · PMC USB Clock Register
- PMC Programmable Clock Register
- · PMC Fast Startup Mode Register
- PMC Fast Startup Polarity Register
- · PMC Coprocessor Fast Startup Mode Register
- PMC Peripheral Clock Enable Register 1
- PMC Peripheral Clock Disable Register 1
- PMC Oscillator Calibration Register

## 30.19 Power Management Controller (PMC) User Interface

Table 30-3: Register Mapping

| Offset         | Register                               | Name       | Access     | Reset       |
|----------------|----------------------------------------|------------|------------|-------------|
| 0x0000         | System Clock Enable Register           | PMC_SCER   | Write-only | _           |
| 0x0004         | System Clock Disable Register          | PMC_SCDR   | Write-only | _           |
| 0x0008         | System Clock Status Register           | PMC_SCSR   | Read-only  | 0x0000_0001 |
| 0x000C         | Reserved                               | _          | _          | _           |
| 0x0010         | Peripheral Clock Enable Register 0     | PMC_PCER0  | Write-only | _           |
| 0x0014         | Peripheral Clock Disable Register 0    | PMC_PCDR0  | Write-only | _           |
| 0x0018         | Peripheral Clock Status Register 0     | PMC_PCSR0  | Read-only  | 0x0000_0000 |
| 0x0020         | Main Oscillator Register               | CKGR_MOR   | Read/Write | 0x0000_0008 |
| 0x0024         | Main Clock Frequency Register          | CKGR_MCFR  | Read/Write | 0x0000_0000 |
| 0x0028         | PLLA Register                          | CKGR_PLLAR | Read/Write | 0x0000_3F00 |
| 0x002C         | PLLB Register                          | CKGR_PLLBR | Read/Write | 0x0000_3F00 |
| 0x0030         | Master Clock Register                  | PMC_MCKR   | Read/Write | 0x0000_0001 |
| 0x0034         | Reserved                               | _          | _          | _           |
| 0x0038         | USB Clock Register                     | PMC_USB    | Read/Write | 0x0000_0000 |
| 0x003C         | Reserved                               | _          | _          | _           |
| 0x0040         | Programmable Clock 0 Register          | PMC_PCK0   | Read/Write | 0x0000_0000 |
| 0x0044         | Programmable Clock 1 Register          | PMC_PCK1   | Read/Write | 0x0000_0000 |
| 0x0048         | Programmable Clock 2 Register          | PMC_PCK2   | Read/Write | 0x0000_0000 |
| 0x004C- 0x005C | Reserved                               | _          | _          | _           |
| 0x0060         | Interrupt Enable Register              | PMC_IER    | Write-only | _           |
| 0x0064         | Interrupt Disable Register             | PMC_IDR    | Write-only | _           |
| 0x0068         | Status Register                        | PMC_SR     | Read-only  | 0x0003_0008 |
| 0x006C         | Interrupt Mask Register                | PMC_IMR    | Read-only  | 0x0000_0000 |
| 0x0070         | Fast Startup Mode Register             | PMC_FSMR   | Read/Write | 0x0000_0000 |
| 0x0074         | Fast Startup Polarity Register         | PMC_FSPR   | Read/Write | 0x0000_0000 |
| 0x0078         | Fault Output Clear Register            | PMC_FOCR   | Write-only | _           |
| 0x007C         | Coprocessor Fast Startup Mode Register | PMC_CPFSMR | Read/Write | 0x0000_0000 |
| 0x0080-0x00E0  | Reserved                               | _          | _          | _           |
| 0x00E4         | Write Protection Mode Register         | PMC_WPMR   | Read/Write | 0x0000_0000 |
| 0x00E8         | Write Protection Status Register       | PMC_WPSR   | Read-only  | 0x0000_0000 |
| 0x00EC-0x00FC  | Reserved                               | _          | _          | _           |
| 0x0100         | Peripheral Clock Enable Register 1     | PMC_PCER1  | Write-only | _           |
| 0x0104         | Peripheral Clock Disable Register 1    | PMC_PCDR1  | Write-only | _           |
| 0x0108         | Peripheral Clock Status Register 1     | PMC_PCSR1  | Read-only  | 0x0000_0000 |
| 0x010C         | Reserved                               |            |            |             |

Table 30-3: Register Mapping (Continued)

| Offset      | Register                        | Name    | Access     | Reset       |
|-------------|---------------------------------|---------|------------|-------------|
| 0x0110      | Oscillator Calibration Register | PMC_OCR | Read/Write | 0x0040_4040 |
| 0x114-0x120 | Reserved                        | _       | _          | -           |
| 0134–0x144  | Reserved                        | _       | _          | _           |

Note: If an offset is not listed in the table it must be considered as "reserved".

### 30.19.1 PMC System Clock Enable Register

Name:PMC\_SCER
Address:0x400E0400
Access:Write-only

| 31   | 30  | 29  | 28 | 27 | 26   | 25     | 24   |
|------|-----|-----|----|----|------|--------|------|
| _    | _   | _   | _  | _  | -    | _      | _    |
| 23   | 22  | 21  | 20 | 19 | 18   | 17     | 16   |
|      | CPI | KEY |    | _  | -    | CPBMCK | CPCK |
|      |     |     |    |    |      |        |      |
| 15   | 14  | 13  | 12 | 11 | 10   | 9      | 8    |
| _    | _   | _   | -  | _  | PCK2 | PCK1   | PCK0 |
|      |     |     |    |    |      |        |      |
| 7    | 6   | 5   | 4  | 3  | 2    | 1      | 0    |
| UHDP | -   | _   | -  | _  | 1    | -      | _    |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### **UHDP: USB Host/Device Port Clock Enable**

0: No effect.

1: Enables the 48 MHz clock (UHDPCK) of the USB Host/Device Port.

#### PCKx: Programmable Clock x Output Enable

0: No effect.

1: Enables the corresponding Programmable Clock output.

#### **CPCK: Coprocessor (Second Processor) Clocks Enable**

0: No effect.

1: Enables the corresponding Coprocessor Clocks (CPHCLK, CPSYSTICK) if CPKEY = 0xA.

#### **CPBMCK: Coprocessor Bus Master Clocks Enable**

0: No effect.

1: Enables the corresponding Coprocessor Bus Master Clock (CPBMCK,CPFCLK) if CPKEY = 0xA.

**Note:** Enabling CPBMCK must be performed prior or at the same time as CPCK is programmed to 1 in PMC\_SCER or prior communication with one the peripherals of the coprocessor system bus.

### **CPKEY: Coprocessor Clocks Enable Key**

| Value | Name   | Description                                                        |
|-------|--------|--------------------------------------------------------------------|
| 0xA   | PASSWD | This field must be written to 0xA in order to validate CPCK field. |

### 30.19.2 PMC System Clock Disable Register

Name:PMC\_SCDR
Address:0x400E0404
Access:Write-only

| 31   | 30  | 29  | 28 | 27 | 26   | 25     | 24   |
|------|-----|-----|----|----|------|--------|------|
| _    | _   | _   | _  | _  | _    | _      | _    |
| 23   | 22  | 21  | 20 | 19 | 18   | 17     | 16   |
|      | CPI | KEY |    | _  | _    | CPBMCK | CPCK |
|      |     |     |    |    |      |        |      |
| 15   | 14  | 13  | 12 | 11 | 10   | 9      | 8    |
| _    | _   | _   | _  | _  | PCK2 | PCK1   | PCK0 |
|      |     |     |    |    |      |        | _    |
| 7    | 6   | 5   | 4  | 3  | 2    | 1      | 0    |
| UHDP | _   | _   | _  | _  | _    | -      | _    |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### **UHDP: USB Host/Device Port Clock Disable**

0: No effect.

1: Disables the 48 MHz clock (UHDPCK) of the USB Host/Device Port.

### PCKx: Programmable Clock x Output Disable

0: No effect.

1: Disables the corresponding Programmable Clock output.

#### **CPCK: Coprocessor Clocks Disable**

0: No effect.

1: Enables the corresponding Coprocessor Clocks (CPHCLK, CPFCLK, CPSYSTICK) if CPKEY = 0xA.

#### **CPBMCK: Coprocessor Bus Master Clocks Disable**

0: No effect.

1: Disables the corresponding Coprocessor Bus Master Clock (CPBMCK, CPFCLK) if CPKEY = 0xA.

**Note:** Disabling CPBMCK must not be performed if CPCK is 1 in PMC\_SCSR.

### **CPKEY: Coprocessor Clocks Disable Key**

| Value | Name   | Description                                                        |
|-------|--------|--------------------------------------------------------------------|
| 0xA   | PASSWD | This field must be written to 0xA in order to validate CPCK field. |

### 30.19.3 PMC System Clock Status Register

Name:PMC\_SCSR Address:0x400E0408 Access:Read-only

| 31   | 30 | 29 | 28 | 27 | 26   | 25     | 24   |
|------|----|----|----|----|------|--------|------|
| _    | _  | _  | _  | _  | _    | _      | _    |
| 23   | 22 | 21 | 20 | 19 | 18   | 17     | 16   |
| _    | 1  | _  | _  | _  | 1    | CPBMCK | CPCK |
| 15   | 14 | 13 | 12 | 11 | 10   | 9      | 8    |
| _    | _  | _  | _  | _  | PCK2 | PCK1   | PCK0 |
| 7    | 6  | 5  | 4  | 3  | 2    | 1      | 0    |
| UHDP | _  | _  | _  | _  | -    | -      | _    |

#### **UHDP: USB Host/Device Port Clock Status**

0: The 48 MHz clock (UHDPCK) of the USB Host/Device Port is disabled.

1: The 48 MHz clock (UHDPCK) of the USB Host/Device Port is enabled.

### PCKx: Programmable Clock x Output Status

0: The corresponding Programmable Clock output is disabled.

1: The corresponding Programmable Clock output is enabled.

### **CPCK: Coprocessor (Second Processor) Clocks Status**

0: Coprocessor Clocks (CPHCLK, CPSYSTICK) are disabled (value after reset).

1: Coprocessor Clocks (CPHCLK, CPSYSTICK) are enabled.

### **CPBMCK: Coprocessor Bus Master Clock Status**

0: Coprocessor Clocks (CPBMCK, CPFCLK) are disabled (value after reset).

1: Coprocessor Clocks (CPBMCK, CPFCLK) are enabled.

### 30.19.4 PMC Peripheral Clock Enable Register 0

Name: PMC\_PCER0 Address:0x400E0410 Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PID31 | -     | PID29 | PID28 | PID27 | PID26 | PID25 | PID24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | PID17 | PID16 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9  | PID8  |
| 7     |       | _     |       | 0     | 2     | _     | •     |
|       | 6     | 5     | 4     | 3     | -2    | 1     | 0     |
| _     | _     |       |       |       | _     |       | _     |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

### PIDx: Peripheral Clock x Enable

0: No effect.

**Note 1:** PIDx refers to identifiers defined in the section "Peripheral Identifiers". Other peripherals can be enabled in PMC\_PCER1 (Section 30.19.24 "PMC Peripheral Clock Enable Register 1").

2: Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC.

<sup>1:</sup> Enables the corresponding peripheral clock.

### 30.19.5 PMC Peripheral Clock Disable Register 0

Name:PMC\_PCDR0 Address:0x400E0414 Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PID31 | _     | PID29 | PID28 | PID27 | PID26 | PID25 | PID24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | PID17 | PID16 |
|       |       |       |       |       |       |       | _     |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9  | PID8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| _     | _     | _     | _     | _     | _     | _     | _     |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

### PIDx: Peripheral Clock x Disable

0: No effect.

Note: PIDx refers to identifiers defined in the section "Peripheral Identifiers". Other peripherals can be disabled in PMC\_PCDR1 (Section 30.19.25 "PMC Peripheral Clock Disable Register 1").

<sup>1:</sup> Disables the corresponding peripheral clock.

### 30.19.6 PMC Peripheral Clock Status Register 0

Name:PMC\_PCSR0 Address:0x400E0418 Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25       | 24    |
|-------|-------|-------|-------|-------|-------|----------|-------|
| PID31 | -     | PID29 | PID28 | PID27 | PID26 | PID25    | PID24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17       | 16    |
| PID23 | PID22 | PID21 | PID20 | PID19 | PID18 | PID17    | PID16 |
|       |       |       |       |       |       |          |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9        | 8     |
| PID15 | PID14 | PID13 | PID12 | PID11 | PID10 | PID9     | PID8  |
| 7     | 6     | E     | 4     | 2     | 2     | 4        | 0     |
| /     | 6     | 5     | 4     | 3     |       | <u> </u> | 0     |
| _     | _     | -     | ı     | -     | _     | -        | _     |

### PIDx: Peripheral Clock x Status

**Note:** PIDx refers to identifiers defined in the section "Peripheral Identifiers". Other peripherals status can be read in PMC\_PCSR1 (Section 30.19.26 "PMC Peripheral Clock Status Register 1").

<sup>0:</sup> The corresponding peripheral clock is disabled.

<sup>1:</sup> The corresponding peripheral clock is enabled.

### 30.19.7 PMC Clock Generator Main Oscillator Register

Name:CKGR\_MOR Address:0x400E0420 Access:Read/Write

| 31 | 30       | 29      | 28 | 27       | 26       | 25       | 24       |
|----|----------|---------|----|----------|----------|----------|----------|
| _  | _        | -       | -  | _        | XT32KFME | CFDEN    | MOSCSEL  |
| 23 | 22       | 21      | 20 | 19       | 18       | 17       | 16       |
|    |          |         | KE | ΞΥ       |          |          |          |
| 15 | 14       | 13      | 12 | 11       | 10       | 9        | 8        |
|    | MOSCXTST |         |    |          |          |          |          |
| 7  | 6        | 5       | 4  | 3        | 2        | 1        | 0        |
| _  |          | MOSCRCF |    | MOSCRCEN | WAITMODE | MOSCXTBY | MOSCXTEN |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### **MOSCXTEN: 3 to 20 MHz Crystal Oscillator Enable**

A crystal must be connected between XIN and XOUT.

0: The 3 to 20 MHz crystal oscillator is disabled.

1: The 3 to 20 MHz crystal oscillator is enabled. MOSCXTBY must be cleared.

When MOSCXTEN is set, the MOSCXTS flag is set once the crystal oscillator start-up time is achieved.

### MOSCXTBY: 3 to 20 MHz Crystal Oscillator Bypass

0: No effect.

1: The 3 to 20 MHz crystal oscillator is bypassed. MOSCXTEN must be cleared. An external clock must be connected on XIN.

When MOSCXTBY is set, the MOSCXTS flag in PMC SR is automatically set.

Clearing MOSCXTEN and MOSCXTBY bits resets the MOSCXTS flag.

Note: When the crystal oscillator bypass is disabled (MOSCXTBY = 0), the MOSCXTS flag must be read at 0 in PMC\_SR before enabling the crystal oscillator (MOSCXTEN = 1).

#### **WAITMODE: Wait Mode Command (Write-only)**

0: No effect.

1: Puts the device in Wait mode.

#### MOSCRCEN: 4/8/12 MHz RC Oscillator Enable

0: The 4/8/12 MHz RC oscillator is disabled.

1: The 4/8/12 MHz RC oscillator is enabled.

When MOSCRCEN is set, the MOSCRCS flag is set once the RC oscillator start-up time is achieved.

#### MOSCRCF: 4/8/12 MHz RC Oscillator Frequency Selection

At startup, the RC oscillator frequency is 4 MHz.

| Value | Name   | Description                                       |
|-------|--------|---------------------------------------------------|
| 0     | 4_MHz  | The RC oscillator frequency is at 4 MHz (default) |
| 1     | 8_MHz  | The RC oscillator frequency is at 8 MHz           |
| 2     | 12_MHz | The RC oscillator frequency is at 12 MHz          |

**Note:** MOSCRCF must be changed only if MOSCRCS is set in the PMC\_SR. Therefore MOSCRCF and MOSCRCEN cannot be changed at the same time.

### MOSCXTST: 3 to 20 MHz Crystal Oscillator Start-up Time

Specifies the number of slow clock cycles multiplied by 8 for the crystal oscillator start-up time.

#### **KEY: Write Access Password**

|  | Value       | Name    | Description                                                       |
|--|-------------|---------|-------------------------------------------------------------------|
|  | 0x37 PASSWD | DV66/ND | Writing any other value in this field aborts the write operation. |
|  |             | PASSVID | Always reads as 0.                                                |

### **MOSCSEL: Main Clock Oscillator Selection**

0: The 4/8/12 MHz RC oscillator is selected.

1: The 3 to 20 MHz crystal oscillator is selected.

#### **CFDEN: Clock Failure Detector Enable**

0: The clock failure detector is disabled.

1: The clock failure detector is enabled.

Note 1: The 32 kHz (typical) RC oscillator is automatically enabled when CFDEN=1.

### XT32KFME: 32.768 kHz Crystal Oscillator Frequency Monitoring Enable

0: The 32.768 kHz crystal oscillator frequency monitoring is disabled.

1: The 32.768 kHz crystal oscillator frequency monitoring is enabled.

### 30.19.8 PMC Clock Generator Main Clock Frequency Register

Name:CKGR\_MCFR Address:0x400E0424 Access:Read/Write

| 31 | 30    | 29 | 28     | 27  | 26 | 25 | 24       |
|----|-------|----|--------|-----|----|----|----------|
| _  | _     | _  | _      | _   | _  | _  | _        |
| 23 | 22    | 21 | 20     | 19  | 18 | 17 | 16       |
| _  | _     | -  | RCMEAS | _   | _  | -  | MAINFRDY |
| 15 | 14    | 13 | 12     | 11  | 10 | 9  | 8        |
|    |       |    | MA     | INF |    |    |          |
| 7  | 6     | 5  | 4      | 3   | 2  | 1  | 0        |
|    | MAINF |    |        |     |    |    |          |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

### **MAINF: Main Clock Frequency**

Gives the number of main clock cycles within 16 slow clock periods. To calculate the frequency of the measured clock:

 $f_{MAINCK} = (MAINF \times f_{SLCK}) / 16$ 

where frequency is in MHz.

#### MAINFRDY: Main Clock Frequency Measure Ready

0: MAINF value is not valid or the measured oscillator is disabled or a measure has just been started by means of RCMEAS.

1: The measured oscillator has been enabled previously and MAINF value is available.

**Note:** To ensure that a correct value is read on the MAINF field, the MAINFRDY flag must be read at 1 then another read access must be performed on the register to get a stable value on the MAINF field.

### RCMEAS: Restart Main Clock Source Frequency Measure (write-only)

0: No effect.

1: Restarts measuring of the frequency of the main clock source. MAINF will carry the new frequency as soon as a low to high transition occurs on the MAINFRDY flag.

The measure is performed on the main frequency (i.e. not limited to RC oscillator only), but if the main clock frequency source is the 3 to 20 MHz crystal oscillator, the restart of measuring is not needed because of the well known stability of crystal oscillators.

### 30.19.9 PMC Clock Generator PLLA Register

Name:CKGR\_PLLAR Address:0x400E0428 Access:Read/Write

| 31 | 30     | 29 | 28 | 27    | 26   | 25   | 24 |
|----|--------|----|----|-------|------|------|----|
| _  | _      | _  | -  | _     |      | MULA |    |
| 23 | 22     | 21 | 20 | 19    | 18   | 17   | 16 |
|    |        |    | MU | ILA   |      |      |    |
| 15 | 14     | 13 | 12 | 11    | 10   | 9    | 8  |
| _  | _      |    |    | PLLAC | OUNT |      |    |
| 7  | 6      | 5  | 4  | 3     | 2    | 1    | 0  |
|    | PLLAEN |    |    |       |      |      |    |

Possible limitations on PLLA input frequencies and multiplier factors should be checked before using the PMC.

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### **PLLAEN: PLLA Control**

0: PLLA is disabled

1: PLLA is enabled

2-255: Forbidden

#### **PLLACOUNT: PLLA Counter**

Specifies the number of Slow Clock cycles before the LOCKA bit is set in PMC\_SR after CKGR\_PLLAR is written.

#### **MULA: PLLA Multiplier**

0: The PLLA is deactivated (PLLA also disabled if DIVA = 0).

200 up to 254 = The PLLA Clock frequency is the PLLA input frequency multiplied by MULA + 1.

Unlisted values are forbidden.

To change the PLLA frequency, please read Section 29.6.1 "Divider and Phase Lock Loop Programming".

### 30.19.10 PMC Clock Generator PLLB Register

Name:CKGR\_PLLBR Address:0x400E042C Access:Read/Write

| 31 | 30   | 29   | 28 | 27    | 26   | 25   | 24 |
|----|------|------|----|-------|------|------|----|
| _  | -    | SRCB | -  | -     |      | MULB |    |
| 23 | 22   | 21   | 20 | 19    | 18   | 17   | 16 |
|    |      |      | MU | ILB   |      |      |    |
| 15 | 14   | 13   | 12 | 11    | 10   | 9    | 8  |
| _  | _    |      |    | PLLBC | OUNT |      |    |
| 7  | 6    | 5    | 4  | 3     | 2    | 1    | 0  |
|    | DIVB |      |    |       |      |      |    |

Possible limitations on PLLB input frequencies and multiplier factors should be checked before using the PMC.

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### **DIVB: PLLB Front-End Divider**

0: Divider output is stuck at 0 and PLLB is disabled.

1: Divider is bypassed (divide by 1)

2-255: Clock is divided by DIVB

### **PLLBCOUNT: PLLB Counter**

Specifies the number of Slow Clock cycles before the LOCKB bit is set in PMC\_SR after CKGR\_PLLBR is written.

#### **MULB: PLLB Multiplier**

0: The PLLB is deactivated (PLLB also disabled if DIVB = 0).

1 up to 62: The PLLB Clock frequency is the PLLB input frequency multiplied by MULB + 1.

Unlisted values are forbidden.

### **SRCB: Source for PLLB**

| Value | Name           | Description                         |
|-------|----------------|-------------------------------------|
| 0     | MAINCK_IN_PLLB | The PLLB input clock is Main Clock  |
| 1     | PLLA_IN_PLLB   | The PLLB input clock is PLLA output |

### 30.19.11 PMC Master Clock Register

Name:PMC\_MCKR Address:0x400E0430 Access:Read/Write

| 31 | 30     | 29       | 28       | 27 | 26    | 25 | 24 |
|----|--------|----------|----------|----|-------|----|----|
| _  | _      | _        | _        | _  | _     | _  | _  |
| 23 | 22     | 21       | 20       | 19 | 18    | 17 | 16 |
|    | CPPRES |          |          | _  | CPCSS |    |    |
| 15 | 14     | 13       | 12       | 11 | 10    | 9  | 8  |
| _  | _      | PLLBDIV2 | PLLADIV2 | _  | _     | _  | _  |
| 7  | 6      | 5        | 4        | 3  | 2     | 1  | 0  |
| _  |        | PRES     |          | _  | -     | C  | SS |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

### **CSS: Master Clock Source Selection**

| Value | Name     | Description            |
|-------|----------|------------------------|
| 0     | SLOW_CLK | Slow Clock is selected |
| 1     | MAIN_CLK | Main Clock is selected |
| 2     | PLLA_CLK | PLLA Clock is selected |
| 3     | PLLB_CLK | PLLB Clock is selected |

### **PRES: Processor Clock Prescaler**

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | CLK_1  | Selected clock               |
| 1     | CLK_2  | Selected clock divided by 2  |
| 2     | CLK_4  | Selected clock divided by 4  |
| 3     | CLK_8  | Selected clock divided by 8  |
| 4     | CLK_16 | Selected clock divided by 16 |
| 5     | CLK_32 | Selected clock divided by 32 |
| 6     | CLK_64 | Selected clock divided by 64 |
| 7     | CLK_3  | Selected clock divided by 3  |

### PLLADIV2: PLLA Divisor by 2

| PLLADIV2 | PLLA Clock Division                   |
|----------|---------------------------------------|
| 0        | PLLA clock frequency is divided by 1. |
| 1        | PLLA clock frequency is divided by 2. |

© 2022 Microchip Technology Inc. DS60001717B-page 571

### PLLBDIV2 PLLB Divisor by 2

| PLLBDIV2 | PLLB Clock Division                   |
|----------|---------------------------------------|
| 0        | PLLB clock frequency is divided by 1. |
| 1        | PLLB clock frequency is divided by 2. |

### **CPCSS: Coprocessor Master Clock Source Selection**

| Value | Name     | Description              |
|-------|----------|--------------------------|
| 0     | SLOW_CLK | Slow Clock is selected   |
| 1     | MAIN_CLK | Main Clock is selected   |
| 2     | PLLA_CLK | PLLA Clock is selected   |
| 3     | PLLB_CLK | PLLB Clock is selected   |
| 4     | MCK      | Master Clock is selected |

### **CPPRES: Coprocessor Programmable Clock Prescaler**

0–15: The selected clock is divided by CPPRES + 1.

### 30.19.12 PMC USB Clock Register

Name:PMC\_USB Address:0x400E0438 Access:Read/Write

| 31 | 30 | 29 | 28 | 27     | 26 | 25 | 24  |
|----|----|----|----|--------|----|----|-----|
| _  | _  | _  | _  | _      | _  | _  | _   |
| 23 | 22 | 21 | 20 | 19     | 18 | 17 | 16  |
| _  | _  | _  | _  | _      | _  | -  | _   |
| 15 | 14 | 13 | 12 | 11     | 10 | 9  | 8   |
| _  | _  | _  | _  | USBDIV |    |    |     |
| 7  | 6  | 5  | 4  | 3      | 2  | 1  | 0   |
| _  | _  | _  | _  | _      | _  | -  | ONE |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

ONE: Must Be Set to 1

Bit 0 must always be set to 1 when programming the PMC\_USB register.

• USBDIV: Divider for USB Clock

USB Clock is Input clock divided by USBDIV + 1.

### 30.19.13 PMC Programmable Clock Register

Name:PMC\_PCKx Address:0x400E0440 Access:Read/Write

| 31 | 30   | 29 | 28 | 27 | 26  | 25 | 24 |
|----|------|----|----|----|-----|----|----|
| _  | _    | _  | _  | _  | _   | _  | _  |
| 23 | 22   | 21 | 20 | 19 | 18  | 17 | 16 |
| _  | _    | _  | _  | _  | _   | _  | _  |
| 15 | 14   | 13 | 12 | 11 | 10  | 9  | 8  |
| _  | _    | _  | _  | 1  | -   | _  | _  |
| 7  | 6    | 5  | 4  | 3  | 2   | 1  | 0  |
| _  | PRES |    |    | _  | CSS |    |    |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

### **CSS: Master Clock Source Selection**

| Value | Name     | Description              |
|-------|----------|--------------------------|
| 0     | SLOW_CLK | Slow Clock is selected   |
| 1     | MAIN_CLK | Main Clock is selected   |
| 2     | PLLA_CLK | PLLA Clock is selected   |
| 3     | PLLB_CLK | PLLB Clock is selected   |
| 4     | MCK      | Master Clock is selected |

### **PRES: Programmable Clock Prescaler**

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | CLK_1  | Selected clock               |
| 1     | CLK_2  | Selected clock divided by 2  |
| 2     | CLK_4  | Selected clock divided by 4  |
| 3     | CLK_8  | Selected clock divided by 8  |
| 4     | CLK_16 | Selected clock divided by 16 |
| 5     | CLK_32 | Selected clock divided by 32 |
| 6     | CLK_64 | Selected clock divided by 64 |

### 30.19.14 PMC Interrupt Enable Register

Name:PMC\_IER
Address:0x400E0460
Access:Write-only

| 31 | 30 | 29       | 28 | 27     | 26      | 25      | 24       |
|----|----|----------|----|--------|---------|---------|----------|
| _  | _  | _        | _  | _      | _       | _       | _        |
| 23 | 22 | 21       | 20 | 19     | 18      | 17      | 16       |
| _  | _  | XT32KERR | -  | -      | CFDEV   | MOSCRCS | MOSCSELS |
| 15 | 14 | 13       | 12 | 11     | 10      | 9       | 8        |
| _  | _  | _        | _  | _      | PCKRDY2 | PCKRDY1 | PCKRDY0  |
| 7  | 6  | 5        | 4  | 3      | 2       | 1       | 0        |
| _  | -  | -        | _  | MCKRDY | LOCKB   | LOCKA   | MOSCXTS  |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

MOSCXTS: 3 to 20 MHz Crystal Oscillator Status Interrupt Enable

LOCKA: PLLA Lock Interrupt Enable LOCKB: PLLB Lock Interrupt Enable

MCKRDY: Master Clock Ready Interrupt Enable

PCKRDYx: Programmable Clock Ready x Interrupt Enable

MOSCSELS: Main Clock Source Oscillator Selection Status Interrupt Enable

MOSCRCS: 4/8/12 MHz RC Oscillator Status Interrupt Enable

**CFDEV: Clock Failure Detector Event Interrupt Enable** 

XT32KERR: 32.768 kHz Crystal Oscillator Error Interrupt Enable

### 30.19.15 PMC Interrupt Disable Register

Name:PMC\_IDR Address:0x400E0464 Access:Write-only

| 31 | 30 | 29       | 28 | 27     | 26      | 25      | 24       |
|----|----|----------|----|--------|---------|---------|----------|
| _  | -  | _        | 1  | _      | 1       | -       | _        |
| 23 | 22 | 21       | 20 | 19     | 18      | 17      | 16       |
| _  | -  | XT32KERR | -  | _      | CFDEV   | MOSCRCS | MOSCSELS |
| 15 | 14 | 13       | 12 | 11     | 10      | 9       | 8        |
| 15 | 14 | 13       | IZ | 11     |         |         |          |
| _  | -  | _        | -  | -      | PCKRDY2 | PCKRDY1 | PCKRDY0  |
| 7  | 0  | F        | 4  | 2      | 2       | 4       | 0        |
| /  | 6  | 5        | 4  | 3      |         | 1       | U        |
| _  | _  | _        | _  | MCKRDY | LOCKB   | LOCKA   | MOSCXTS  |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

MOSCXTS: 3 to 20 MHz Crystal Oscillator Status Interrupt Disable

LOCKA: PLLA Lock Interrupt Disable LOCKB: PLLB Lock Interrupt Disable

MCKRDY: Master Clock Ready Interrupt Disable

PCKRDYx: Programmable Clock Ready x Interrupt Disable

**MOSCSELS: Main Clock Source Oscillator Selection Status Interrupt Disable** 

MOSCRCS: 4/8/12 MHz RC Oscillator Status Interrupt Disable

CFDEV: Clock Failure Detector Event Interrupt Disable
XT32KERR: 32.768 kHz Oscillator Error Interrupt Disable

## 30.19.16 PMC Status Register

Name:PMC\_SR Address:0x400E0468 Access:Read-only

| 31      | 30 | 29       | 28  | 27     | 26      | 25      | 24       |
|---------|----|----------|-----|--------|---------|---------|----------|
| _       | -  | _        | _   | _      | _       | -       | _        |
| 23      | 22 | 21       | 20  | 19     | 18      | 17      | 16       |
| _       | _  | XT32KERR | FOS | CFDS   | CFDEV   | MOSCRCS | MOSCSELS |
| 15      | 14 | 13       | 12  | 11     | 10      | 9       | 8        |
| _       | 1  | _        | _   | _      | PCKRDY2 | PCKRDY1 | PCKRDY0  |
| 7       | 6  | 5        | 4   | 3      | 2       | 1       | 0        |
| OSCSELS | _  | -        | -   | MCKRDY | LOCKB   | LOCKA   | MOSCXTS  |

#### MOSCXTS: 3 to 20 MHz Crystal Oscillator Status

0: 3 to 20 MHz crystal oscillator is not stabilized.

1: 3 to 20 MHz crystal oscillator is stabilized.

## **LOCKA: PLLA Lock Status**

0: PLLA is not locked

1: PLLA is locked.

#### **LOCKB: PLLB Lock Status**

0: PLLB is not locked

1: PLLB is locked.

## **MCKRDY: Master Clock Status**

0: Master Clock is not ready.

1: Master Clock is ready.

## **OSCSELS: Slow Clock Oscillator Selection**

0: Embedded 32 kHz RC oscillator is selected.

1: 32.768 kHz crystal oscillator is selected.

## PCKRDYx: Programmable Clock Ready Status

0: Programmable Clock x is not ready.

1: Programmable Clock x is ready.

## **MOSCSELS: Main Clock Source Oscillator Selection Status**

0: Selection is in progress.

1: Selection is done.

#### MOSCRCS: 4/8/12 MHz RC Oscillator Status

- 0: 4/8/12 MHz RC oscillator is not stabilized.
- 1: 4/8/12 MHz RC oscillator is stabilized.

#### **CFDEV: Clock Failure Detector Event**

- 0: No clock failure detection of the 3 to 20 MHz crystal oscillator has occurred since the last read of PMC\_SR.
- 1: At least one clock failure detection of the 3 to 20 MHz crystal oscillator has occurred since the last read of PMC\_SR.

#### **CFDS: Clock Failure Detector Status**

- 0: A clock failure of the 3 to 20 MHz crystal oscillator is not detected.
- 1: A clock failure of the 3 to 20 MHz crystal oscillator is detected.

#### FOS: Clock Failure Detector Fault Output Status

- 0: The fault output of the clock failure detector is inactive.
- 1: The fault output of the clock failure detector is active.

#### XT32KERR: 32.768 kHz Crystal Oscillator Error

- 0: The frequency of the 32.768 kHz crystal oscillator is correct (32.768 kHz +/- 1%) or the monitoring is disabled.
- 1: The frequency of the 32.768 kHz crystal oscillator is incorrect or has been incorrect for an elapsed period of time since the monitoring has been enabled.

## 30.19.17 PMC Interrupt Mask Register

Name:PMC\_IMR
Address:0x400E046C
Access:Read-only

| 31 | 30 | 29       | 28 | 27     | 26      | 25      | 24       |
|----|----|----------|----|--------|---------|---------|----------|
| _  | _  | _        | _  | _      | _       | _       | _        |
| 23 | 22 | 21       | 20 | 19     | 18      | 17      | 16       |
| _  | _  | XT32KERR | _  | _      | CFDEV   | MOSCRCS | MOSCSELS |
| 15 | 14 | 13       | 12 | 11     | 10      | 9       | 8        |
| _  | _  | _        | _  | _      | PCKRDY2 | PCKRDY1 | PCKRDY0  |
| 7  | 6  | 5        | 4  | 3      | 2       | 1       | 0        |
| _  | _  | _        | _  | MCKRDY | LOCKB   | LOCKA   | MOSCXTS  |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

MOSCXTS: 3 to 20 MHz Crystal Oscillator Status Interrupt Mask

LOCKA: PLLA Lock Interrupt Mask LOCKB: PLLB Lock Interrupt Mask

MCKRDY: Master Clock Ready Interrupt Mask

PCKRDYx: Programmable Clock Ready x Interrupt Mask

MOSCSELS: Main Clock Source Oscillator Selection Status Interrupt Mask

MOSCRCS: 4/8/12 MHz RC Oscillator Status Interrupt Mask

**CFDEV: Clock Failure Detector Event Interrupt Mask** 

XT32KERR: 32.768 kHz Oscillator Error Interrupt Mask

## 30.19.18 PMC Fast Startup Mode Register

Name:PMC\_FSMR
Address:0x400E0470
Access:Read/Write

| 31     | 30     | 29     | 28     | 27     | 26     | 25    | 24    |
|--------|--------|--------|--------|--------|--------|-------|-------|
| _      | _      | _      | _      | _      | _      | _     | _     |
| 23     | 22     | 21     | 20     | 19     | 18     | 17    | 16    |
| _      | FL     | FLPM   |        | _      | USBAL  | RTCAL | RTTAL |
|        |        |        |        |        |        |       |       |
| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
| FSTT15 | FSTT14 | FSTT13 | FSTT12 | FSTT11 | FSTT10 | FSTT9 | FSTT8 |
|        |        |        |        |        |        |       | _     |
| 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
| FSTT7  | FSTT6  | FSTT5  | FSTT4  | FSTT3  | FSTT2  | FSTT1 | FSTT0 |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### FSTT0-FSTT15: Fast Startup Input Enable 0 to 15

- 0: The corresponding wake-up input has no effect on the PMC.
- 1: The corresponding wake-up input enables a fast restart signal to the PMC.

#### **RTTAL: RTT Alarm Enable**

- 0: The RTT alarm has no effect on the PMC.
- 1: The RTT alarm enables a fast restart signal to the PMC.

#### RTCAL: RTC Alarm Enable

- 0: The RTC alarm has no effect on the PMC.
- 1: The RTC alarm enables a fast restart signal to the PMC.

#### **USBAL: USB Alarm Enable**

- 0: The USB alarm has no effect on the PMC.
- 1: The USB alarm enables a fast restart signal to the PMC.

#### LPM: Low-power Mode

- 0: The WaitForInterrupt (WFI) or the WaitForEvent (WFE) instruction of the processor makes the processor enter Sleep mode.
- 1: The WaitForEvent (WFE) instruction of the processor makes the system to enter Wait mode.

#### FLPM: Flash Low-power Mode

| Value | Name                 | Description                                                   |
|-------|----------------------|---------------------------------------------------------------|
| 0     | FLASH_STANDBY        | Flash is in Standby Mode when system enters Wait Mode         |
| 1     | FLASH_DEEP_POWERDOWN | Flash is in Deep-power-down mode when system enters Wait Mode |
| 2     | FLASH_IDLE           | Idle mode                                                     |

## 30.19.19 PMC Fast Startup Polarity Register

Name:PMC\_FSPR
Address:0x400E0474
Access:Read/Write

| 31     | 30     | 29     | 28     | 27     | 26     | 25    | 24    |
|--------|--------|--------|--------|--------|--------|-------|-------|
| _      | -      | _      | _      | _      | _      | _     | _     |
| 23     | 22     | 21     | 20     | 19     | 18     | 17    | 16    |
| _      | _      | _      | _      | _      | _      | _     | _     |
| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
| FSTP15 | FSTP14 | FSTP13 | FSTP12 | FSTP11 | FSTP10 | FSTP9 | FSTP8 |
| 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
| FSTP7  | FSTP6  | FSTP5  | FSTP4  | FSTP3  | FSTP2  | FSTP1 | FSTP0 |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

## **FSTPx: Fast Startup Input Polarityx**

Defines the active polarity of the corresponding wake-up input. If the corresponding wake-up input is enabled and at the FSTP level, it enables a fast restart signal.

## 30.19.20 PMC Coprocessor Fast Startup Mode Register

Name:PMC\_CPFSMR Address:0x400E047C Access:Read/Write

| 31     | 30     | 29     | 28     | 27     | 26     | 25    | 24    |
|--------|--------|--------|--------|--------|--------|-------|-------|
| _      | _      | _      | _      | _      | _      | _     | _     |
| 23     | 22     | 21     | 20     | 19     | 18     | 17    | 16    |
| _      | _      | _      | _      | _      | _      | RTCAL | RTTAL |
|        |        |        |        |        |        | _     | _     |
| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
| FSTT15 | FSTT14 | FSTT13 | FSTT12 | FSTT11 | FSTT10 | FSTT9 | FSTT8 |
|        |        |        |        |        |        |       |       |
| 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
| FSTT7  | FSTT6  | FSTT5  | FSTT4  | FSTT3  | FSTT2  | FSTT1 | FSTT0 |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

## FSTT0-FSTT15: Fast Startup Input Enable 0 to 15

0: The corresponding wake-up input has no effect on the PMC.

1: The corresponding wake-up input enables a fast restart signal to the PMC.

#### **RTTAL: RTT Alarm Enable**

0: The RTT alarm has no effect on the PMC.

1: The RTT alarm enables a fast restart signal to the PMC.

#### **RTCAL: RTC Alarm Enable**

0: The RTC alarm has no effect on the PMC.

1: The RTC alarm enables a fast restart signal to the PMC.

## 30.19.21 PMC Fault Output Clear Register

Name:PMC\_FOCR Address:0x400E0478 Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    |
|----|----|----|----|----|----|----|-------|
| _  | _  | _  | 1  | 1  | 1  | -  | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    |
| _  | _  | _  | -  | -  | -  | -  | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     |
| _  | _  | _  | -  | -  | -  | -  | _     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0     |
| _  | _  | _  | _  | _  | _  | -  | FOCLR |

## **FOCLR: Fault Output Clear**

Clears the clock failure detector fault output.

## 30.19.22 PMC Write Protection Mode Register

Name:PMC\_WPMR
Address:0x400E04E4
Access:Read/Write

| 31 | 30    | 29 | 28 | 27  | 26 | 25 | 24   |  |  |  |  |
|----|-------|----|----|-----|----|----|------|--|--|--|--|
|    | WPKEY |    |    |     |    |    |      |  |  |  |  |
| 23 | 22    | 21 | 20 | 19  | 18 | 17 | 16   |  |  |  |  |
|    | WPKEY |    |    |     |    |    |      |  |  |  |  |
| 15 | 14    | 13 | 12 | 11  | 10 | 9  | 8    |  |  |  |  |
|    |       |    | WP | KEY |    |    |      |  |  |  |  |
| 7  | 6     | 5  | 4  | 3   | 2  | 1  | 0    |  |  |  |  |
| _  | _     | _  | _  | _   | _  | _  | WPEN |  |  |  |  |

#### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x504D43 ("PMC" in ASCII).

See Section 30.18 "Register Write Protection" for the list of registers that can be write-protected.

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                                          |
|----------|--------|------------------------------------------------------------------------------------------------------|
| 0x504D43 | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x504D43 ("PMC" in ASCII).

## 30.19.23 PMC Write Protection Status Register

Name:PMC\_WPSR Address:0x400E04E8 Access:Read-only

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24   |  |  |  |
|----|--------|----|-----|-----|----|----|------|--|--|--|
| _  | -      | _  | _   | _   | -  | _  | -    |  |  |  |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16   |  |  |  |
|    | WPVSRC |    |     |     |    |    |      |  |  |  |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8    |  |  |  |
|    |        |    | WPV | SRC |    |    |      |  |  |  |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0    |  |  |  |
| _  | _      | _  | _   | _   | _  | -  | WPVS |  |  |  |

## **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the PMC\_WPSR.

#### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last read of the PMC\_WPSR. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

## 30.19.24 PMC Peripheral Clock Enable Register 1

Name:PMC\_PCER1 Address:0x400E0500 Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | _     | ı     | _     | ı     | ı     | ı     | _     |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| _     | _     | -     | _     | -     | -     | -     | _     |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| _     | _     | 1     | _     | PID43 | PID42 | PID41 | PID40 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PID39 | PID38 | PID37 | PID36 | PID35 | PID34 | PID33 | PID32 |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

## PIDx: Peripheral Clock x Enable

0: No effect.

Note 1: The values for PIDx are defined in the section "Peripheral Identifiers".

2: Programming the control bits of the Peripheral ID that are not implemented has no effect on the behavior of the PMC.

<sup>1:</sup> Enables the corresponding peripheral clock.

## 30.19.25 PMC Peripheral Clock Disable Register 1

Name:PMC\_PCDR1 Address:0x400E0504 Access:Write-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | _     | _     | _     | _     | -     | I     | -     |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| _     | _     | _     | _     | _     | -     | ı     | -     |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| _     | _     | _     | _     | PID43 | PID42 | PID41 | PID40 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PID39 | PID38 | PID37 | PID36 | PID35 | PID34 | PID33 | PID32 |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

## PIDx: Peripheral Clock x Disable

0: No effect.

**Note:** The values for PIDx are defined in the section "Peripheral Identifiers".

<sup>1:</sup> Disables the corresponding peripheral clock.

## 30.19.26 PMC Peripheral Clock Status Register 1

Name:PMC\_PCSR1 Address:0x400E0508 Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | ı     | ı     | ı     | -     | -     | ı     | _     |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| _     | ı     | ı     | ı     |       |       | ı     | _     |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| _     | _     | _     | _     | PID43 | PID42 | PID41 | PID40 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PID39 | PID38 | PID37 | PID36 | PID35 | PID34 | PID33 | PID32 |

## PIDx: Peripheral Clock x Status

0: The corresponding peripheral clock is disabled.

**Note:** The values for PIDx are defined in the section "Peripheral Identifiers".

<sup>1:</sup> The corresponding peripheral clock is enabled.

## 30.19.27 PMC Oscillator Calibration Register

Name: PMC\_OCR Address:0x400E0510 Access: Read/Write

| 31    | 30 | 29 | 28 | 27    | 26 | 25 | 24 |
|-------|----|----|----|-------|----|----|----|
| _     | _  | _  | _  | _     | _  | _  | _  |
| 23    | 22 | 21 | 20 | 19    | 18 | 17 | 16 |
| SEL12 |    |    |    | CAL12 |    |    |    |
| 15    | 14 | 13 | 12 | 11    | 10 | 9  | 8  |
| SEL8  |    |    |    | CAL8  |    |    |    |
| 7     | 6  | 5  | 4  | 3     | 2  | 1  | 0  |
| SEL4  |    |    |    | CAL4  |    |    |    |

This register can only be written if the WPEN bit is cleared in the PMC Write Protection Mode Register.

#### CAL4: RC Oscillator Calibration bits for 4 MHz

Calibration bits applied to the RC Oscillator when SEL4 is set.

#### SEL4: Selection of RC Oscillator Calibration bits for 4 MHz

0: Default value stored in Flash memory.

1: Value written by user in CAL4 field of this register.

#### CAL8: RC Oscillator Calibration bits for 8 MHz

Calibration bits applied to the RC Oscillator when SEL8 is set.

## SEL8: Selection of RC Oscillator Calibration bits for 8 MHz

0: Factory-determined value stored in Flash memory.

1: Value written by user in CAL8 field of this register.

#### CAL12: RC Oscillator Calibration bits for 12 MHz

Calibration bits applied to the RC Oscillator when SEL12 is set.

#### SEL12: Selection of RC Oscillator Calibration bits for 12 MHz

0: Factory-determined value stored in Flash memory.

1: Value written by user in CAL12 field of this register.

## 31. Chip Identifier (CHIPID)

## 31.1 Description

Chip Identifier (CHIPID) registers are used to recognize the device and its revision. These registers provide the sizes and types of the onchip memories, as well as the set of embedded peripherals.

Two CHIPID registers are embedded: Chip ID Register (CHIPID\_CIDR) and Chip ID Extension Register (CHIPID\_EXID). Both registers contain a hard-wired value that is read-only.

The CHIPID\_CIDR register contains the following fields:

- · VERSION: Identifies the revision of the silicon
- · EPROC: Indicates the embedded ARM processor
- · NVPTYP and NVPSIZ: Identify the type of embedded non-volatile memory and the size
- · SRAMSIZ: Indicates the size of the embedded SRAM
- · ARCH: Identifies the set of embedded peripherals
- · EXT: Shows the use of the extension identifier register

The CHIPID\_EXID register is device-dependent and reads 0 if CHIPID\_CIDR.EXT = 0.

#### 31.2 Embedded Characteristics

- · Chip ID Registers
  - Identification of the Device Revision, Sizes of the Embedded Memories, Set of Peripherals, Embedded Processor

Table 31-1: SAM4C Chip ID Registers

| Chip Name        | CHIPID_CIDR | CHIPID_EXID |
|------------------|-------------|-------------|
| SAM4C32C (Rev A) | 0xA64D_0EE0 | 0x0         |
| SAM4C32E (Rev A) | 0xA66D_0EE0 | 0x0         |
| SAM4C16C (Rev A) | 0xA64C_0CE0 | 0x0         |
| SAM4C8C (Rev A)  | 0xA64C_0AE0 | 0x0         |
| SAM4C16C (Rev B) | 0xA64C_0CE1 | 0x0         |
| SAM4C8C (Rev B)  | 0xA64C_0AE1 | 0x0         |
| SAM4C4C (Rev B)  | 0xA64C_0CE5 | 0x0         |

# 31.3 Chip Identifier (CHIPID) User Interface

## Table 31-2: Register Mapping

| Offset | Register                   | Name        | Access    | Reset |
|--------|----------------------------|-------------|-----------|-------|
| 0x0    | Chip ID Register           | CHIPID_CIDR | Read-only | _     |
| 0x4    | Chip ID Extension Register | CHIPID_EXID | Read-only | _     |

© 2022 Microchip Technology Inc.

## 31.3.1 Chip ID Register

Name:CHIPID\_CIDR Address:0x400E0740 Access:Read-only

| 31  | 30      | 29     | 28 | 27      | 26   | 25  | 24   |
|-----|---------|--------|----|---------|------|-----|------|
| EXT |         | NVPTYP |    |         | AR   | CH  |      |
| 23  | 22      | 21     | 20 | 19      | 18   | 17  | 16   |
|     | ARCH    |        |    | SRAMSIZ |      |     |      |
| 15  | 14      | 13     | 12 | 11      | 10   | 9   | 8    |
|     | NVPSIZ2 |        |    |         | NVP  | SIZ |      |
| 7   | 6       | 5      | 4  | 3       | 2    | 1   | 0    |
|     | EPROC - |        |    | _       | 256K | VER | SION |

## **VERSION: Version of the Device**

Current version of the device.

## 256K: 256-Kbyte Devices

When set, the NVPSIZ field is irrelevant. The actual Nonvolatile Program Memory Size is 256 Kbytes.

## **EPROC: Embedded Processor**

| Value | Name      | Description |
|-------|-----------|-------------|
| 0     | SAM x7    | Cortex-M7   |
| 1     | ARM946ES  | ARM946ES    |
| 2     | ARM7TDMI  | ARM7TDMI    |
| 3     | CM3       | Cortex-M3   |
| 4     | ARM920T   | ARM920T     |
| 5     | ARM926EJS | ARM926EJS   |
| 6     | CA5       | Cortex-A5   |
| 7     | CM4       | Cortex-M4   |

## **NVPSIZ: Nonvolatile Program Memory Size**

| Value | Name | Description |
|-------|------|-------------|
| 0     | NONE | None        |
| 1     | 8K   | 8 Kbytes    |
| 2     | 16K  | 16 Kbytes   |
| 3     | 32K  | 32 Kbytes   |
| 4     | -    | Reserved    |
| 5     | 64K  | 64 Kbytes   |
| 6     | -    | Reserved    |
| 7     | 128K | 128 Kbytes  |
| 8     | 160K | 160 Kbytes  |

| Value | Name  | Description |
|-------|-------|-------------|
| 9     | 256K  | 256 Kbytes  |
| 10    | 512K  | 512 Kbytes  |
| 11    | _     | Reserved    |
| 12    | 1024K | 1024 Kbytes |
| 13    | _     | Reserved    |
| 14    | 2048K | 2048 Kbytes |
| 15    | _     | Reserved    |

## **NVPSIZ2: Second Nonvolatile Program Memory Size**

| Value | Name  | Description |
|-------|-------|-------------|
| 0     | NONE  | None        |
| 1     | 8K    | 8 Kbytes    |
| 2     | 16K   | 16 Kbytes   |
| 3     | 32K   | 32 Kbytes   |
| 4     | _     | Reserved    |
| 5     | 64K   | 64 Kbytes   |
| 6     | _     | Reserved    |
| 7     | 128K  | 128 Kbytes  |
| 8     | -     | Reserved    |
| 9     | 256K  | 256 Kbytes  |
| 10    | 512K  | 512 Kbytes  |
| 11    | _     | Reserved    |
| 12    | 1024K | 1024 Kbytes |
| 13    | _     | Reserved    |
| 14    | 2048K | 2048 Kbytes |
| 15    | -     | Reserved    |

## **SRAMSIZ: Internal SRAM Size**

| Value | Name | Description |
|-------|------|-------------|
| 0     | 48K  | 48 Kbytes   |
| 1     | 192K | 192 Kbytes  |
| 2     | 384K | 384 Kbytes  |
| 3     | 6K   | 6 Kbytes    |
| 4     | 24K  | 24 Kbytes   |
| 5     | 4K   | 4 Kbytes    |
| 6     | 80K  | 80 Kbytes   |
| 7     | 160K | 160 Kbytes  |
| 8     | 8K   | 8 Kbytes    |

| Value | Name | Description |
|-------|------|-------------|
| 9     | 16K  | 16 Kbytes   |
| 10    | 32K  | 32 Kbytes   |
| 11    | 64K  | 64 Kbytes   |
| 12    | 128K | 128 Kbytes  |
| 13    | 256K | 256 Kbytes  |
| 14    | 96K  | 96 Kbytes   |
| 15    | 512K | 512 Kbytes  |

## **ARCH: Architecture Identifier**

| Value | Name     | Description               |
|-------|----------|---------------------------|
| 0x64  | SAM4CxxC | SAM4CxC (100-pin version) |
| 0x66  | SAM4CxxE | SAM4CxE (144-pin version) |

## **NVPTYP: Nonvolatile Program Memory Type**

| Value | Name      | Description                   |
|-------|-----------|-------------------------------|
| 0     | ROM       | ROM                           |
| 1     | ROMLESS   | ROMless or on-chip Flash      |
| 2     | FLASH     | Embedded Flash Memory         |
|       |           | ROM and Embedded Flash Memory |
| 3     | ROM_FLASH | NVPSIZ is ROM size            |
|       |           | NVPSIZ2 is Flash size         |
| 4     | SRAM      | SRAM emulating ROM            |

## **EXT: Extension Flag**

0: Chip ID has a single register definition without extension.

1: An extended Chip ID exists.

## 31.3.2 Chip ID Extension Register

Name:CHIPID\_EXID Address:0x400E0744 Access:Read-only

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|
|    | EXID |    |    |    |    |    |    |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|    | EXID |    |    |    |    |    |    |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|    | EXID |    |    |    |    |    |    |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|    | EXID |    |    |    |    |    |    |  |  |  |

## **EXID: Chip ID Extension**

This field is cleared if CHIPID\_CIDR.EXT = 0.

| , | Value | Name  | Description |
|---|-------|-------|-------------|
|   | 0x0   | SAM4C | Dual Core   |

## 32. Parallel Input/Output Controller (PIO)

## 32.1 Description

The Parallel Input/Output Controller (PIO) manages up to 32 fully programmable input/output lines. Each I/O line may be dedicated as a general-purpose I/O or be assigned to a function of an embedded peripheral. This ensures effective optimization of the pins of the product.

Each I/O line is associated with a bit number in all of the 32-bit registers of the 32-bit wide user interface.

Each I/O line of the PIO Controller features:

- · An input change interrupt enabling level change detection on any I/O line.
- · Additional Interrupt modes enabling rising edge, falling edge, low-level or high-level detection on any I/O line.
- · A glitch filter providing rejection of glitches lower than one-half of peripheral clock cycle.
- A debouncing filter providing rejection of unwanted pulses from key or push button operations.
- Multi-drive capability similar to an open drain I/O line.
- · Control of the pull-up and pull-down of the I/O line.
- · Input visibility and output control.

The PIO Controller also features a synchronous output providing up to 32 bits of data output in a single write operation.

## 32.2 Embedded Characteristics

- Up to 32 Programmable I/O Lines
- Fully Programmable through Set/Clear Registers
- Multiplexing of Four Peripheral Functions per I/O Line
- For each I/O Line (Whether Assigned to a Peripheral or Used as General Purpose I/O)
  - Input Change Interrupt
  - Programmable Glitch Filter
  - Programmable Debouncing Filter
  - Multi-drive Option Enables Driving in Open Drain
  - Programmable Pull-Up on Each I/O Line
  - Pin Data Status Register, Supplies Visibility of the Level on the Pin at Any Time
  - Additional Interrupt Modes on a Programmable Event: Rising Edge, Falling Edge, Low-Level or High-Level
- · Synchronous Output, Provides Set and Clear of Several I/O Lines in a Single Write
- Register Write Protection
- · Programmable Schmitt Trigger Inputs
- · Programmable I/O Drive

#### 32.3 Block Diagram

Figure 32-1: Block Diagram



## 32.4 Product Dependencies

## 32.4.1 Pin Multiplexing

Each pin is configurable, depending on the product, as either a general-purpose I/O line only, or as an I/O line multiplexed with one or two peripheral I/Os. As the multiplexing is hardware defined and thus product-dependent, the hardware designer and programmer must carefully determine the configuration of the PIO Controllers required by their application. When an I/O line is general-purpose only, i.e., not multiplexed with any peripheral I/O, programming of the PIO Controller regarding the assignment to a peripheral has no effect and only the PIO Controller can control how the pin is driven by the product.

## 32.4.2 Power Management

The Power Management Controller controls the peripheral clock in order to save power. Writing any of the registers of the user interface does not require the peripheral clock to be enabled. This means that the configuration of the I/O lines does not require the peripheral clock to be enabled.

However, when the clock is disabled, not all of the features of the PIO Controller are available, including glitch filtering. Note that the input change interrupt, the interrupt modes on a programmable event and the read of the pin level require the clock to be validated.

After a hardware reset, the peripheral clock is disabled by default.

The user must configure the Power Management Controller before any access to the input line information.

## 32.4.3 Interrupt Sources

For interrupt handling, the PIO Controllers are considered as user peripherals. This means that the PIO Controller interrupt lines are connected among the interrupt sources. Refer to the PIO Controller peripheral identifier in Table 11-1 "Peripheral Identifiers" to identify the interrupt sources dedicated to the PIO Controllers. Using the PIO Controller requires the Interrupt Controller to be programmed first.

The PIO Controller interrupt can be generated only if the peripheral clock is enabled.

Table 32-1: Peripheral IDs

| Instance | ID |
|----------|----|
| PIOA     | 11 |
| PIOB     | 12 |
| PIOC     | 37 |
| PIOD     | 13 |

#### 32.5 Functional Description

The PIO Controller features up to 32 fully-programmable I/O lines. Most of the control logic associated to each I/O is represented in Figure 32-2. In this description each signal shown represents one of up to 32 possible indexes.

Figure 32-2: I/O Line Control Logic



## 32.5.1 Pull-up and Pull-down Resistor Control

Each I/O line is designed with an embedded pull-up resistor and an embedded pull-down resistor. The pull-up resistor can be enabled or disabled by writing to the Pull-up Enable Register (PIO\_PUER) or Pull-up Disable Register (PIO\_PUDR), respectively. Writing to these registers results in setting or clearing the corresponding bit in the Pull-up Status Register (PIO\_PUSR). Reading a one in PIO\_PUSR means the pull-up is disabled and reading a zero means the pull-up is enabled. The pull-down resistor can be enabled or disabled by writing the Pull-down Enable Register (PIO\_PPDER) or the Pull-down Disable Register (PIO\_PPDDR), respectively. Writing in these registers results in setting or clearing the corresponding bit in the Pull-down Status Register (PIO\_PPDSR). Reading a one in PIO\_PPDSR means the pull-up is disabled and reading a zero means the pull-down is enabled.

Enabling the pull-down resistor while the pull-up resistor is still enabled is not possible. In this case, the write of PIO\_PPDER for the relevant I/O line is discarded. Likewise, enabling the pull-up resistor while the pull-down resistor is still enabled is not possible. In this case, the write of PIO\_PUER for the relevant I/O line is discarded.

Control of the pull-up resistor is possible regardless of the configuration of the I/O line.

After reset, depending on the I/O, pull-up or pull-down can be set.

#### 32.5.2 I/O Line or Peripheral Function Selection

When a pin is multiplexed with one or two peripheral functions, the selection is controlled with the Enable Register (PIO\_PER) and the Disable Register (PIO\_PDR). The Status Register (PIO\_PSR) is the result of the set and clear registers and indicates whether the pin is controlled by the corresponding peripheral or by the PIO Controller. A value of zero indicates that the pin is controlled by the corresponding on-chip peripheral selected in the ABCD Select registers (PIO\_ABCDSR1 and PIO\_ABCDSR2). A value of one indicates the pin is controlled by the PIO Controller.

If a pin is used as a general-purpose I/O line (not multiplexed with an on-chip peripheral), PIO\_PER and PIO\_PDR have no effect and PIO\_PSR returns a one for the corresponding bit.

After reset, the I/O lines are controlled by the PIO Controller, i.e., PIO\_PSR resets at one. However, in some events, it is important that PIO lines are controlled by the peripheral (as in the case of memory chip select lines that must be driven inactive after reset, or for address lines that must be driven low for booting out of an external memory). Thus, the reset value of PIO\_PSR is defined at the product level and depends on the multiplexing of the device.

#### 32.5.3 Peripheral A or B or C or D Selection

The PIO Controller provides multiplexing of up to four peripheral functions on a single pin. The selection is performed by writing PIO\_ABCDSR1 and PIO\_ABCDSR2.

For each pin:

- The corresponding bit at level zero in PIO\_ABCDSR1 and the corresponding bit at level zero in PIO\_ABCDSR2 means peripheral A
  is selected.
- The corresponding bit at level one in PIO\_ABCDSR1 and the corresponding bit at level zero in PIO\_ABCDSR2 means peripheral B
  is selected.
- The corresponding bit at level zero in PIO\_ABCDSR1 and the corresponding bit at level one in PIO\_ABCDSR2 means peripheral C is selected.
- The corresponding bit at level one in PIO\_ABCDSR1 and the corresponding bit at level one in PIO\_ABCDSR2 means peripheral D
  is selected.

Note that multiplexing of peripheral lines A, B, C and D only affects the output line. The peripheral input lines are always connected to the pin input (see Figure 32-2).

Writing in PIO\_ABCDSR1 and PIO\_ABCDSR2 manages the multiplexing regardless of the configuration of the pin. However, assignment of a pin to a peripheral function requires a write in PIO\_ABCDSR1 and PIO\_ABCDSR2 in addition to a write in PIO\_PDR.

After reset, PIO\_ABCDSR1 and PIO\_ABCDSR2 are zero, thus indicating that all the PIO lines are configured on peripheral A. However, peripheral A generally does not drive the pin as the PIO Controller resets in I/O line mode.

If the software selects a peripheral A, B, C or D which does not exist for a pin, no alternate functions are enabled for this pin and the selection is taken into account. The PIO Controller does not carry out checks to prevent selection of a peripheral which does not exist.

#### 32.5.4 Output Control

When the I/O line is assigned to a peripheral function, i.e., the corresponding bit in PIO\_PSR is at zero, the drive of the I/O line is controlled by the peripheral. Peripheral A or B or C or D depending on the value in PIO\_ABCDSR1 and PIO\_ABCDSR2 determines whether the pin is driven or not.

When the I/O line is controlled by the PIO Controller, the pin can be configured to be driven. This is done by writing the Output Enable Register (PIO\_OER) and Output Disable Register (PIO\_ODR). The results of these write operations are detected in the Output Status Register (PIO\_OSR). When a bit in this register is at zero, the corresponding I/O line is used as an input only. When the bit is at one, the corresponding I/O line is driven by the PIO Controller.

The level driven on an I/O line can be determined by writing in the Set Output Data Register (PIO\_SODR) and the Clear Output Data Register (PIO\_CODR). These write operations, respectively, set and clear the Output Data Status Register (PIO\_ODSR), which represents the data driven on the I/O lines. Writing in PIO\_OER and PIO\_ODR manages PIO\_OSR whether the pin is configured to be controlled by the PIO Controller or assigned to a peripheral function. This enables configuration of the I/O line prior to setting it to be managed by the PIO Controller.

Similarly, writing in PIO\_SODR and PIO\_CODR affects PIO\_ODSR. This is important as it defines the first level driven on the I/O line.

#### 32.5.5 Synchronous Data Output

Clearing one or more PIO line(s) and setting another one or more PIO line(s) synchronously cannot be done by using PIO\_SODR and PIO\_CODR. It requires two successive write operations into two different registers. To overcome this, the PIO Controller offers a direct control of PIO outputs by single write access to PIO\_ODSR. Only bits unmasked by the Output Write Status Register (PIO\_OWSR) are written. The mask bits in PIO\_OWSR are set by writing to the Output Write Enable Register (PIO\_OWER) and cleared by writing to the Output Write Disable Register (PIO\_OWDR).

After reset, the synchronous data output is disabled on all the I/O lines as PIO OWSR resets at 0x0.

#### 32.5.6 Multi-Drive Control (Open Drain)

Each I/O can be independently programmed in open drain by using the multi-drive feature. This feature permits several drivers to be connected on the I/O line which is driven low only by each device. An external pull-up resistor (or enabling of the internal one) is generally required to guarantee a high level on the line.

The multi-drive feature is controlled by the Multi-driver Enable Register (PIO\_MDER) and the Multi-driver Disable Register (PIO\_MDDR). The multi-drive can be selected whether the I/O line is controlled by the PIO Controller or assigned to a peripheral function. The Multi-driver Status Register (PIO\_MDSR) indicates the pins that are configured to support external drivers.

After reset, the multi-drive feature is disabled on all pins, i.e., PIO MDSR resets at value 0x0.

## 32.5.7 Output Line Timings

Figure 32-3 shows how the outputs are driven either by writing PIO\_SODR or PIO\_CODR, or by directly writing PIO\_ODSR. This last case is valid only if the corresponding bit in PIO\_OWSR is set. Figure 32-3 also shows when the feedback in the Pin Data Status Register (PIO\_PDSR) is available.

Figure 32-3: Output Line Timings



#### 32.5.8 Inputs

The level on each I/O line can be read through PIO\_PDSR. This register indicates the level of the I/O lines regardless of their configuration, whether uniquely as an input, or driven by the PIO Controller, or driven by a peripheral.

Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled.

#### 32.5.9 Input Glitch and Debouncing Filters

Optional input glitch and debouncing filters are independently programmable on each I/O line.

The glitch filter can filter a glitch with a duration of less than 1/2 peripheral clock and the debouncing filter can filter a pulse of less than 1/2 period of a programmable divided slow clock.

The selection between glitch filtering or debounce filtering is done by writing in the PIO Input Filter Slow Clock Disable Register (PIO\_IFSCDR) and the PIO Input Filter Slow Clock Enable Register (PIO\_IFSCER). Writing PIO\_IFSCDR and PIO\_IFSCER, respectively, sets and clears bits in the Input Filter Slow Clock Status Register (PIO\_IFSCSR).

The current selection status can be checked by reading the PIO\_IFSCSR.

- If PIO\_IFSCSR[i] = 0: The glitch filter can filter a glitch with a duration of less than 1/2 master clock period.
- If PIO\_IFSCSR[i] = 1: The debouncing filter can filter a pulse with a duration of less than 1/2 programmable divided slow clock period.

For the debouncing filter, the period of the divided slow clock is defined by writing in the DIV field of the Slow Clock Divider Debouncing Register (PIO\_SCDR):

$$t_{\text{div slck}} = ((\text{DIV} + 1) \times 2) \times t_{\text{slck}}$$

When the glitch or debouncing filter is enabled, a glitch or pulse with a duration of less than 1/2 selected clock cycle (selected clock represents peripheral clock or divided slow clock depending on PIO\_IFSCDR and PIO\_IFSCER programming) is automatically rejected, while a pulse with a duration of one selected clock (peripheral clock or divided slow clock) cycle or more is accepted. For pulse durations between 1/2 selected clock cycle and one selected clock cycle, the pulse may or may not be taken into account, depending on the precise timing of its occurrence. Thus for a pulse to be visible, it must exceed one selected clock cycle, whereas for a glitch to be reliably filtered out, its duration must not exceed 1/2 selected clock cycle.

The filters also introduce some latencies, illustrated in Figure 32-4 and Figure 32-5.

The glitch filters are controlled by the Input Filter Enable Register (PIO\_IFER), the Input Filter Disable Register (PIO\_IFDR) and the Input Filter Status Register (PIO\_IFSR). Writing PIO\_IFER and PIO\_IFDR respectively sets and clears bits in PIO\_IFSR. This last register enables the glitch filter on the I/O lines.

When the glitch and/or debouncing filter is enabled, it does not modify the behavior of the inputs on the peripherals. It acts only on the value read in PIO\_PDSR and on the input change interrupt detection. The glitch and debouncing filters require that the peripheral clock is enabled.

Figure 32-4: Input Glitch Filter Timing



Figure 32-5: Input Debouncing Filter Timing



DS60001717B-page 602 © 2022 Microchip Technology Inc.

#### 32.5.10 Input Edge/Level Interrupt

The PIO Controller can be programmed to generate an interrupt when it detects an edge or a level on an I/O line. The Input Edge/Level interrupt is controlled by writing the Interrupt Enable Register (PIO\_IER) and the Interrupt Disable Register (PIO\_IDR), which enable and disable the input change interrupt respectively by setting and clearing the corresponding bit in the Interrupt Mask Register (PIO\_IMR). As input change detection is possible only by comparing two successive samplings of the input of the I/O line, the peripheral clock must be enabled. The Input Change interrupt is available regardless of the configuration of the I/O line, i.e., configured as an input only, controlled by the PIO Controller or assigned to a peripheral function.

By default, the interrupt can be generated at any time an edge is detected on the input.

Some additional interrupt modes can be enabled/disabled by writing in the Additional Interrupt Modes Enable Register (PIO\_AIMER) and Additional Interrupt Modes Disable Register (PIO\_AIMDR). The current state of this selection can be read through the Additional Interrupt Modes Mask Register (PIO\_AIMMR).

These additional modes are:

- · Rising edge detection
- Falling edge detection
- · Low-level detection
- · High-level detection

In order to select an additional interrupt mode:

- The type of event detection (edge or level) must be selected by writing in the Edge Select Register (PIO\_ESR) and Level Select Register (PIO\_LSR) which select, respectively, the edge and level detection. The current status of this selection is accessible through the Edge/Level Status Register (PIO\_ELSR).
- The polarity of the event detection (rising/falling edge or high/low-level) must be selected by writing in the Falling Edge/Low-Level Select Register (PIO\_FELLSR) and Rising Edge/High-Level Select Register (PIO\_REHLSR) which allow to select falling or rising edge (if edge is selected in PIO\_ELSR) edge or high- or low-level detection (if level is selected in PIO\_ELSR). The current status of this selection is accessible through the Fall/Rise - Low/High Status Register (PIO\_FRLHSR).

When an input edge or level is detected on an I/O line, the corresponding bit in the Interrupt Status Register (PIO\_ISR) is set. If the corresponding bit in PIO\_IMR is set, the PIO Controller interrupt line is asserted. The interrupt signals of the 32 channels are ORed-wired together to generate a single interrupt signal to the interrupt controller.

When the software reads PIO\_ISR, all the interrupts are automatically cleared. This signifies that all the interrupts that are pending when PIO\_ISR is read must be handled. When an Interrupt is enabled on a "level", the interrupt is generated as long as the interrupt source is not cleared, even if some read accesses in PIO\_ISR are performed.

Figure 32-6: Event Detector on Input Lines (Figure Represents Line 0)



Example of interrupt generation on following lines:

· Rising edge on PIO line 0

- · Falling edge on PIO line 1
- · Rising edge on PIO line 2
- · Low-level on PIO line 3
- · High-level on PIO line 4
- High-level on PIO line 5
- · Falling edge on PIO line 6
- · Rising edge on PIO line 7
- · Any edge on the other lines

Table 32-2 provides the required configuration for this example.

Table 32-2: Configuration for Example Interrupt Generation

| Configuration                                   | Description                                                                                                                                                                                                                                              |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                 | All the interrupt sources are enabled by writing 32'hFFFF_FFFF in PIO_IER.                                                                                                                                                                               |
| Interrupt Mode                                  | Then the additional interrupt mode is enabled for lines 0 to 7 by writing 32'h0000_00FF in PIO_AIMER.                                                                                                                                                    |
|                                                 | Lines 3, 4 and 5 are configured in level detection by writing 32'h0000_0038 in PIO_LSR.                                                                                                                                                                  |
| Edge or Level Detection                         | The other lines are configured in edge detection by default, if they have not been previously configured. Otherwise, lines 0, 1, 2, 6 and 7 must be configured in edge detection by writing 32'h0000_00C7 in PIO_ESR.                                    |
| Folling/Diging Edge or Low/High Lovel           | Lines 0, 2, 4, 5 and 7 are configured in rising edge or high-level detection by writing 32'h0000_00B5 in PIO_REHLSR.                                                                                                                                     |
| Falling/Rising Edge or Low/High-Level Detection | The other lines are configured in falling edge or low-level detection by default if they have not been previously configured. Otherwise, lines 1, 3 and 6 must be configured in falling edge/low-level detection by writing 32'h0000_004A in PIO_FELLSR. |

Figure 32-7: Input Change Interrupt Timings When No Additional Interrupt Modes



#### 32.5.11 Programmable I/O Drive

It is possible to configure the I/O drive for pads PA0 to PA31. Refer to Section 46. "Electrical Characteristics".

## 32.5.12 Programmable Schmitt Trigger

It is possible to configure each input for the Schmitt trigger. By default the Schmitt trigger is active. Disabling the Schmitt trigger is requested when using the QTouch<sup>®</sup> Library.

## 32.5.13 I/O Lines Programming Example

The programming example shown in Table 32-3 is used to obtain the following configuration:

- 4-bit output port on I/O lines 0 to 3 (should be written in a single write operation), open-drain, with pull-up resistor
- Four output signals on I/O lines 4 to 7 (to drive LEDs for example), driven high and low, no pull-up resistor, no pull-down resistor
- Four input signals on I/O lines 8 to 11 (to read push-button states for example), with pull-up resistors, glitch filters and input change interrupts

- Four input signals on I/O line 12 to 15 to read an external device status (polled, thus no input change interrupt), no pull-up resistor, no glitch filter
- I/O lines 16 to 19 assigned to peripheral A functions with pull-up resistor
- I/O lines 20 to 23 assigned to peripheral B functions with pull-down resistor
- I/O lines 24 to 27 assigned to peripheral C with input change interrupt, no pull-up resistor and no pull-down resistor
- I/O lines 28 to 31 assigned to peripheral D, no pull-up resistor and no pull-down resistor

Table 32-3: Programming Example

| Register    | Value to be Written |
|-------------|---------------------|
| PIO_PER     | 0x0000_FFFF         |
| PIO_PDR     | 0xFFFF_0000         |
| PIO_OER     | 0x0000_00FF         |
| PIO_ODR     | 0xFFFF_FF00         |
| PIO_IFER    | 0x0000_0F00         |
| PIO_IFDR    | 0xFFFF_F0FF         |
| PIO_SODR    | 0x0000_0000         |
| PIO_CODR    | 0x0FFF_FFFF         |
| PIO_IER     | 0x0F00_0F00         |
| PIO_IDR     | 0xF0FF_F0FF         |
| PIO_MDER    | 0x0000_000F         |
| PIO_MDDR    | 0xFFFF_FFF0         |
| PIO_PUDR    | 0xFFF0_00F0         |
| PIO_PUER    | 0x000F_FF0F         |
| PIO_PPDDR   | 0xFF0F_FFFF         |
| PIO_PPDER   | 0x00F0_0000         |
| PIO_ABCDSR1 | 0xF0F0_0000         |
| PIO_ABCDSR2 | 0xFF00_0000         |
| PIO_OWER    | 0x0000_000F         |
| PIO_OWDR    | 0x0FFF_FFF0         |

## 32.5.14 Register Write Protection

To prevent any single software error from corrupting PIO behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the PIO Write Protection Mode Register (PIO\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the PIO Write Protection Status Register (PIO\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the PIO\_WPSR.

The following registers can be write-protected:

- PIO Enable Register
- PIO Disable Register
- PIO Output Enable Register
- · PIO Output Disable Register
- · PIO Input Filter Enable Register
- · PIO Input Filter Disable Register
- PIO Multi-driver Enable Register
- PIO Multi-driver Disable Register
- · PIO Pull-Up Disable Register
- PIO Pull-Up Enable Register
- PIO Peripheral ABCD Select Register 1
- PIO Peripheral ABCD Select Register 2
- PIO Output Write Enable Register
- PIO Output Write Disable Register
- · PIO Pad Pull-Down Disable Register
- · PIO Pad Pull-Down Enable Register

## 32.6 Parallel Input/Output Controller (PIO) User Interface

Each I/O line controlled by the PIO Controller is associated with a bit in each of the PIO Controller User Interface registers. Each register is 32-bit wide. If a parallel I/O line is not defined, writing to the corresponding bits has no effect. Undefined bits read zero. If the I/O line is not multiplexed with any peripheral, the I/O line is controlled by the PIO Controller and PIO\_PSR returns one systematically.

Table 32-4: Register Mapping

| Offset | Register                                 | Name     | Access                                       | Reset      |
|--------|------------------------------------------|----------|----------------------------------------------|------------|
| 0x0000 | PIO Enable Register                      | PIO_PER  | Write-only                                   | _          |
| 0x0004 | PIO Disable Register                     | PIO_PDR  | Write-only                                   | _          |
| 0x0008 | PIO Status Register                      | PIO_PSR  | Read-only                                    | (1)        |
| 0x000C | Reserved                                 | _        | _                                            | _          |
| 0x0010 | Output Enable Register                   | PIO_OER  | Write-only                                   | _          |
| 0x0014 | Output Disable Register                  | PIO_ODR  | Write-only                                   | _          |
| 0x0018 | Output Status Register                   | PIO_OSR  | Read-only                                    | 0x00000000 |
| 0x001C | Reserved                                 | _        | _                                            | _          |
| 0x0020 | Glitch Input Filter Enable Register      | PIO_IFER | Write-only                                   | _          |
| 0x0024 | Glitch Input Filter Disable Register     | PIO_IFDR | Write-only                                   | _          |
| 0x0028 | Glitch Input Filter Status Register      | PIO_IFSR | Read-only                                    | 0x00000000 |
| 0x002C | Reserved                                 | _        | _                                            | _          |
| 0x0030 | Set Output Data Register                 | PIO_SODR | Write-only                                   | _          |
| 0x0034 | Clear Output Data Register               | PIO_CODR | Write-only                                   |            |
| 0x0038 | Output Data Status Register              | PIO_ODSR | Read-only<br>or <sup>(2)</sup><br>Read/Write | -          |
| 0x003C | Pin Data Status Register                 | PIO_PDSR | Read-only                                    | (3)        |
| 0x0040 | Interrupt Enable Register                | PIO_IER  | Write-only                                   | _          |
| 0x0044 | Interrupt Disable Register               | PIO_IDR  | Write-only                                   | _          |
| 0x0048 | Interrupt Mask Register                  | PIO_IMR  | Read-only                                    | 0x00000000 |
| 0x004C | Interrupt Status Register <sup>(4)</sup> | PIO_ISR  | Read-only                                    | 0x00000000 |
| 0x0050 | Multi-driver Enable Register             | PIO_MDER | Write-only                                   | _          |
| 0x0054 | Multi-driver Disable Register            | PIO_MDDR | Write-only                                   | _          |
| 0x0058 | Multi-driver Status Register             | PIO_MDSR | Read-only                                    | 0x00000000 |
| 0x005C | Reserved                                 | _        | _                                            | _          |
| 0x0060 | Pull-up Disable Register                 | PIO_PUDR | Write-only                                   | _          |
| 0x0064 | Pull-up Enable Register                  | PIO_PUER | Write-only                                   | _          |
| 0x0068 | Pad Pull-up Status Register              | PIO_PUSR | Read-only                                    | (1)        |
| 0x006C | Reserved                                 | _        | _                                            | _          |

Table 32-4: Register Mapping (Continued)

| Offset        | Register                                    | Name        | Access     | Reset      |
|---------------|---------------------------------------------|-------------|------------|------------|
| 0x0070        | Peripheral Select Register 1                | PIO_ABCDSR1 | Read/Write | 0x00000000 |
| 0x0074        | Peripheral Select Register 2                | PIO_ABCDSR2 | Read/Write | 0x00000000 |
| 0x0078-0x007C | Reserved                                    | _           | _          | _          |
| 0x0080        | Input Filter Slow Clock Disable Register    | PIO_IFSCDR  | Write-only | _          |
| 0x0084        | Input Filter Slow Clock Enable Register     | PIO_IFSCER  | Write-only | _          |
| 0x0088        | Input Filter Slow Clock Status Register     | PIO_IFSCSR  | Read-only  | 0x00000000 |
| 0x008C        | Slow Clock Divider Debouncing Register      | PIO_SCDR    | Read/Write | 0x00000000 |
| 0x0090        | Pad Pull-down Disable Register              | PIO_PPDDR   | Write-only | _          |
| 0x0094        | Pad Pull-down Enable Register               | PIO_PPDER   | Write-only | _          |
| 0x0098        | Pad Pull-down Status Register               | PIO_PPDSR   | Read-only  | (1)        |
| 0x009C        | Reserved                                    | _           | _          | _          |
| 0x00A0        | Output Write Enable                         | PIO_OWER    | Write-only | _          |
| 0x00A4        | Output Write Disable                        | PIO_OWDR    | Write-only | _          |
| 0x00A8        | Output Write Status Register                | PIO_OWSR    | Read-only  | 0x00000000 |
| 0x00AC        | Reserved                                    | _           | _          | _          |
| 0x00B0        | Additional Interrupt Modes Enable Register  | PIO_AIMER   | Write-only | _          |
| 0x00B4        | Additional Interrupt Modes Disable Register | PIO_AIMDR   | Write-only | _          |
| 0x00B8        | Additional Interrupt Modes Mask Register    | PIO_AIMMR   | Read-only  | 0x00000000 |
| 0x00BC        | Reserved                                    | _           | _          | _          |
| 0x00C0        | Edge Select Register                        | PIO_ESR     | Write-only | _          |
| 0x00C4        | Level Select Register                       | PIO_LSR     | Write-only | _          |
| 0x00C8        | Edge/Level Status Register                  | PIO_ELSR    | Read-only  | 0x00000000 |
| 0x00CC        | Reserved                                    | _           | _          | _          |
| 0x00D0        | Falling Edge/Low-Level Select Register      | PIO_FELLSR  | Write-only | _          |
| 0x00D4        | Rising Edge/High-Level Select Register      | PIO_REHLSR  | Write-only | _          |
| 0x00D8        | Fall/Rise - Low/High Status Register        | PIO_FRLHSR  | Read-only  | 0x00000000 |
| 0x00DC        | Reserved                                    | _           | _          | _          |
| 0x00E0        | Reserved                                    | _           | _          | _          |
| 0x00E4        | Write Protection Mode Register              | PIO_WPMR    | Read/Write | 0x00000000 |
| 0x00E8        | Write Protection Status Register            | PIO_WPSR    | Read-only  | 0x00000000 |
| 0x00EC-0x00FC | Reserved                                    | _           | _          | _          |
| 0x0100        | Schmitt Trigger Register                    | PIO_SCHMITT | Read/Write | 0x00000000 |
| 0x0104-0x010C | Reserved                                    | _           | _          | _          |
| 0x0110        | Reserved                                    |             | _          |            |
| 0x0114        | Reserved                                    | _           | _          | _          |
| 0x0118        | I/O Drive Register                          | PIO_DRIVER  | Read/Write | 0x00000000 |

Table 32-4: Register Mapping (Continued)

| Offset        | Register | Name | Access | Reset |
|---------------|----------|------|--------|-------|
| 0x011C        | Reserved | _    | _      | -     |
| 0x0120-0x014C | Reserved | _    | _      | _     |

- **Note 1:** Reset value depends on the product implementation.
  - 2: PIO\_ODSR is Read-only or Read/Write depending on PIO\_OWSR I/O lines.
  - 3: Reset value of PIO\_PDSR depends on the level of the I/O lines. Reading the I/O line levels requires the clock of the PIO Controller to be enabled, otherwise PIO\_PDSR reads the levels present on the I/O line at the time the clock was disabled.
  - 4: PIO\_ISR is reset at 0x0. However, the first read of the register may read a different value as input changes may have occurred.
  - 5: If an offset is not listed in the table it must be considered as reserved.

## 32.6.1 PIO Enable Register

Name:PIO\_PER

Address:0x400E0E00 (PIOA), 0x400E1000 (PIOB), 0x4800C000 (PIOC), 0x400E1200 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: PIO Enable

0: No effect.

1: Enables the PIO to control the corresponding pin (disables peripheral control of the pin).

## 32.6.2 PIO Disable Register

Name:PIO\_PDR

Address:0x400E0E04 (PIOA), 0x400E1004 (PIOB), 0x4800C004 (PIOC), 0x400E1204 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: PIO Disable

0: No effect.

<sup>1:</sup> Disables the PIO from controlling the corresponding pin (enables peripheral control of the pin).

## 32.6.3 PIO Status Register

Name:PIO\_PSR

Address:0x400E0E08 (PIOA), 0x400E1008 (PIOB), 0x4800C008 (PIOC), 0x400E1208 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: PIO Status

0: PIO is inactive on the corresponding I/O line (peripheral is active).

<sup>1:</sup> PIO is active on the corresponding I/O line (peripheral is inactive).

## 32.6.4 PIO Output Enable Register

Name:PIO\_OER

Address:0x400E0E10 (PIOA), 0x400E1010 (PIOB), 0x4800C010 (PIOC), 0x400E1210 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Output Enable

0: No effect.

1: Enables the output on the I/O line.

## 32.6.5 PIO Output Disable Register

Name:PIO\_ODR

Address:0x400E0E14 (PIOA), 0x400E1014 (PIOB), 0x4800C014 (PIOC), 0x400E1214 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Output Disable

0: No effect.

1: Disables the output on the I/O line.

## 32.6.6 PIO Output Status Register

Name:PIO\_OSR

Address:0x400E0E18 (PIOA), 0x400E1018 (PIOB), 0x4800C018 (PIOC), 0x400E1218 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Output Status

0: The I/O line is a pure input.

1: The I/O line is enabled in output.

## 32.6.7 PIO Input Filter Enable Register

Name:PIO\_IFER

Address:0x400E0E20 (PIOA), 0x400E1020 (PIOB), 0x4800C020 (PIOC), 0x400E1220 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Input Filter Enable

0: No effect.

1: Enables the input glitch filter on the I/O line.

## 32.6.8 PIO Input Filter Disable Register

Name:PIO\_IFDR

Address:0x400E0E24 (PIOA), 0x400E1024 (PIOB), 0x4800C024 (PIOC), 0x400E1224 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Input Filter Disable

0: No effect.

1: Disables the input glitch filter on the I/O line.

## 32.6.9 PIO Input Filter Status Register

Name:PIO\_IFSR

Address:0x400E0E28 (PIOA), 0x400E1028 (PIOB), 0x4800C028 (PIOC), 0x400E1228 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Input Filter Status

0: The input glitch filter is disabled on the I/O line.

<sup>1:</sup> The input glitch filter is enabled on the I/O line.

## 32.6.10 PIO Set Output Data Register

Name:PIO\_SODR

Address:0x400E0E30 (PIOA), 0x400E1030 (PIOB), 0x4800C030 (PIOC), 0x400E1230 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Set Output Data

<sup>1:</sup> Sets the data to be driven on the I/O line.

## 32.6.11 PIO Clear Output Data Register

Name:PIO\_CODR

Address:0x400E0E34 (PIOA), 0x400E1034 (PIOB), 0x4800C034 (PIOC), 0x400E1234 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Clear Output Data

<sup>1:</sup> Clears the data to be driven on the I/O line.

## 32.6.12 PIO Output Data Status Register

Name:PIO\_ODSR

Address:0x400E0E38 (PIOA), 0x400E1038 (PIOB), 0x4800C038 (PIOC), 0x400E1238 (PIOD)

Access:Read-only or Read/Write

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Output Data Status

0: The data to be driven on the I/O line is 0.

<sup>1:</sup> The data to be driven on the I/O line is 1.

## 32.6.13 PIO Pin Data Status Register

Name:PIO\_PDSR

Address:0x400E0E3C (PIOA), 0x400E103C (PIOB), 0x4800C03C (PIOC), 0x400E123C (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: Output Data Status

0: The I/O line is at level 0.

1: The I/O line is at level 1.

## 32.6.14 PIO Interrupt Enable Register

Name:PIO\_IER

Address:0x400E0E40 (PIOA), 0x400E1040 (PIOB), 0x4800C040 (PIOC), 0x400E1240 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Input Change Interrupt Enable

<sup>1:</sup> Enables the input change interrupt on the I/O line.

## 32.6.15 PIO Interrupt Disable Register

Name:PIO\_IDR

Address:0x400E0E44 (PIOA), 0x400E1044 (PIOB), 0x4800C044 (PIOC), 0x400E1244 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Input Change Interrupt Disable

<sup>1:</sup> Disables the input change interrupt on the I/O line.

## 32.6.16 PIO Interrupt Mask Register

Name:PIO\_IMR

Address:0x400E0E48 (PIOA), 0x400E1048 (PIOB), 0x4800C048 (PIOC), 0x400E1248 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Input Change Interrupt Mask

0: Input change interrupt is disabled on the I/O line.

<sup>1:</sup> Input change interrupt is enabled on the I/O line.

## 32.6.17 PIO Interrupt Status Register

Name:PIO\_ISR

Address:0x400E0E4C (PIOA), 0x400E104C (PIOB), 0x4800C04C (PIOC), 0x400E124C (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: Input Change Interrupt Status

0: No input change has been detected on the I/O line since PIO\_ISR was last read or since reset.

<sup>1:</sup> At least one input change has been detected on the I/O line since PIO ISR was last read or since reset.

## 32.6.18 PIO Multi-driver Enable Register

Name:PIO\_MDER

Address:0x400E0E50 (PIOA), 0x400E1050 (PIOB), 0x4800C050 (PIOC), 0x400E1250 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

### P0-P31: Multi-drive Enable

0: No effect.

1: Enables multi-drive on the I/O line.

## 32.6.19 PIO Multi-driver Disable Register

Name:PIO\_MDDR

Address:0x400E0E54 (PIOA), 0x400E1054 (PIOB), 0x4800C054 (PIOC), 0x400E1254 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

#### P0-P31: Multi-drive Disable

0: No effect.

1: Disables multi-drive on the I/O line.

## 32.6.20 PIO Multi-driver Status Register

Name:PIO\_MDSR

Address:0x400E0E58 (PIOA), 0x400E1058 (PIOB), 0x4800C058 (PIOC), 0x400E1258 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: Multi-drive Status

0: The multi-drive is disabled on the I/O line. The pin is driven at high- and low-level.

<sup>1:</sup> The multi-drive is enabled on the I/O line. The pin is driven at low-level only.

## 32.6.21 PIO Pull-Up Disable Register

Name:PIO\_PUDR

Address:0x400E0E60 (PIOA), 0x400E1060 (PIOB), 0x4800C060 (PIOC), 0x400E1260 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Pull-Up Disable

0: No effect.

1: Disables the pull-up resistor on the I/O line.

## 32.6.22 PIO Pull-Up Enable Register

Name:PIO\_PUER

Address:0x400E0E64 (PIOA), 0x400E1064 (PIOB), 0x4800C064 (PIOC), 0x400E1264 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Pull-Up Enable

0: No effect.

1: Enables the pull-up resistor on the I/O line.

## 32.6.23 PIO Pull-Up Status Register

Name:PIO\_PUSR

Address:0x400E0E68 (PIOA), 0x400E1068 (PIOB), 0x4800C068 (PIOC), 0x400E1268 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Pull-Up Status

0: Pull-up resistor is enabled on the I/O line.

<sup>1:</sup> Pull-up resistor is disabled on the I/O line.

### 32.6.24 PIO Peripheral ABCD Select Register 1

Name:PIO\_ABCDSR1
Access:Read/Write

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

### P0-P31: Peripheral Select

If the same bit is set to 0 in PIO ABCDSR2:

- 0: Assigns the I/O line to the Peripheral A function.
- 1: Assigns the I/O line to the Peripheral B function.

If the same bit is set to 1 in PIO\_ABCDSR2:

- 0: Assigns the I/O line to the Peripheral C function.
- 1: Assigns the I/O line to the Peripheral D function.

### 32.6.25 PIO Peripheral ABCD Select Register 2

Name:PIO\_ABCDSR2
Access:Read/Write

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

#### P0-P31: Peripheral Select

If the same bit is set to 0 in PIO ABCDSR1:

- 0: Assigns the I/O line to the Peripheral A function.
- 1: Assigns the I/O line to the Peripheral C function.

If the same bit is set to 1 in PIO\_ABCDSR1:

- 0: Assigns the I/O line to the Peripheral B function.
- 1: Assigns the I/O line to the Peripheral D function.

## 32.6.26 PIO Input Filter Slow Clock Disable Register

Name:PIO\_IFSCDR

Address:0x400E0E80 (PIOA), 0x400E1080 (PIOB), 0x4800C080 (PIOC), 0x400E1280 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Peripheral Clock Glitch Filtering Select

<sup>1:</sup> The glitch filter is able to filter glitches with a duration <  $t_{peripheral\ clock}/2$ .

## 32.6.27 PIO Input Filter Slow Clock Enable Register

Name:PIO\_IFSCER

Address:0x400E0E84 (PIOA), 0x400E1084 (PIOB), 0x4800C084 (PIOC), 0x400E1284 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Slow Clock Debouncing Filtering Select

<sup>1:</sup> The debouncing filter is able to filter pulses with a duration <  $t_{
m div\_slck}/2$ .

## 32.6.28 PIO Input Filter Slow Clock Status Register

Name:PIO\_IFSCSR

Address:0x400E0E88 (PIOA), 0x400E1088 (PIOB), 0x4800C088 (PIOC), 0x400E1288 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Glitch or Debouncing Filter Selection Status

0: The glitch filter is able to filter glitches with a duration <  $t_{peripheral\ clock}/2$ .

<sup>1:</sup> The debouncing filter is able to filter pulses with a duration <  $t_{
m div\_slck}/2$ .

## 32.6.29 PIO Slow Clock Divider Debouncing Register

Name:PIO\_SCDR

Address:0x400E0E8C (PIOA), 0x400E108C (PIOB), 0x4800C08C (PIOC), 0x400E128C (PIOD)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | ı  | _  | Ι  | 1  | 1  | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _  | 1  | _  | ı  | 1  | ı  | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _  |    |    | D  | IV |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | D  | IV |    |    |    |

### **DIV: Slow Clock Divider Selection for Debouncing**

$$t_{\text{div\_slck}} = ((\text{DIV} + 1) \times 2) \times t_{\text{slck}}$$

## 32.6.30 PIO Pad Pull-Down Disable Register

Name:PIO\_PPDDR

Address:0x400E0E90 (PIOA), 0x400E1090 (PIOB), 0x4800C090 (PIOC), 0x400E1290 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

### P0-P31: Pull-Down Disable

0: No effect.

1: Disables the pull-down resistor on the I/O line.

## 32.6.31 PIO Pad Pull-Down Enable Register

Name:PIO\_PPDER

Address:0x400E0E94 (PIOA), 0x400E1094 (PIOB), 0x4800C094 (PIOC), 0x400E1294 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

### P0-P31: Pull-Down Enable

0: No effect.

1: Enables the pull-down resistor on the I/O line.

## 32.6.32 PIO Pad Pull-Down Status Register

Name:PIO\_PPDSR

Address:0x400E0E98 (PIOA), 0x400E1098 (PIOB), 0x4800C098 (PIOC), 0x400E1298 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Pull-Down Status

0: Pull-down resistor is enabled on the I/O line.

<sup>1:</sup> Pull-down resistor is disabled on the I/O line.

## 32.6.33 PIO Output Write Enable Register

Name:PIO\_OWER

Address:0x400E0EA0 (PIOA), 0x400E10A0 (PIOB), 0x4800C0A0 (PIOC), 0x400E12A0 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Output Write Enable

0: No effect.

1: Enables writing PIO\_ODSR for the I/O line.

## 32.6.34 PIO Output Write Disable Register

Name:PIO\_OWDR

Address:0x400E0EA4 (PIOA), 0x400E10A4 (PIOB), 0x4800C0A4 (PIOC), 0x400E12A4 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

## P0-P31: Output Write Disable

0: No effect.

1: Disables writing PIO\_ODSR for the I/O line.

## 32.6.35 PIO Output Write Status Register

Name:PIO\_OWSR

Address:0x400E0EA8 (PIOA), 0x400E10A8 (PIOB), 0x4800C0A8 (PIOC), 0x400E12A8 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

### P0-P31: Output Write Status

0: Writing PIO\_ODSR does not affect the I/O line.

<sup>1:</sup> Writing PIO\_ODSR affects the I/O line.

## 32.6.36 PIO Additional Interrupt Modes Enable Register

Name:PIO\_AIMER

Address:0x400E0EB0 (PIOA), 0x400E10B0 (PIOB), 0x4800C0B0 (PIOC), 0x400E12B0 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: Additional Interrupt Modes Enable

<sup>1:</sup> The interrupt source is the event described in PIO\_ELSR and PIO\_FRLHSR.

## 32.6.37 PIO Additional Interrupt Modes Disable Register

Name:PIO\_AIMDR

Address:0x400E0EB4 (PIOA), 0x400E10B4 (PIOB), 0x4800C0B4 (PIOC), 0x400E12B4 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: Additional Interrupt Modes Disable

<sup>1:</sup> The interrupt mode is set to the default interrupt mode (both-edge detection).

## 32.6.38 PIO Additional Interrupt Modes Mask Register

Name:PIO\_AIMMR

Address:0x400E0EB8 (PIOA), 0x400E10B8 (PIOB), 0x4800C0B8 (PIOC), 0x400E12B8 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

#### P0-P31: IO Line Index

Selects the IO event type triggering an interrupt.

0: The interrupt source is a both-edge detection event.

1: The interrupt source is described by the registers PIO\_ELSR and PIO\_FRLHSR.

## 32.6.39 PIO Edge Select Register

Name:PIO\_ESR

Address:0x400E0EC0 (PIOA), 0x400E10C0 (PIOB), 0x4800C0C0 (PIOC), 0x400E12C0 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Edge Interrupt Selection

<sup>1:</sup> The interrupt source is an edge-detection event.

## 32.6.40 PIO Level Select Register

Name:PIO\_LSR

Address:0x400E0EC4 (PIOA), 0x400E10C4 (PIOB), 0x4800C0C4 (PIOC), 0x400E12C4 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Level Interrupt Selection

0: No effect.

<sup>1:</sup> The interrupt source is a level-detection event.

## 32.6.41 PIO Edge/Level Status Register

Name:PIO\_ELSR

Address:0x400E0EC8 (PIOA), 0x400E10C8 (PIOB), 0x4800C0C8 (PIOC), 0x400E12C8 (PIOD)

Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Edge/Level Interrupt Source Selection

0: The interrupt source is an edge-detection event.

<sup>1:</sup> The interrupt source is a level-detection event.

## 32.6.42 PIO Falling Edge/Low-Level Select Register

Name:PIO\_FELLSR

Address:0x400E0ED0 (PIOA), 0x400E10D0 (PIOB), 0x4800C0D0 (PIOC), 0x400E12D0 (PIOD)

Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13 | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| P7  | P6  | P5  | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Falling Edge/Low-Level Interrupt Selection

0: No effect.

<sup>1:</sup> The interrupt source is set to a falling edge detection or low-level detection event, depending on PIO\_ELSR.

## 32.6.43 PIO Rising Edge/High-Level Select Register

Name:PIO\_REHLSR

Address:0x400E0ED4 (PIOA), 0x400E10D4 (PIOB), 0x4800C0D4 (PIOC), 0x400E12D4 (PIOD)

Access:Write-only

| 31  | 30  | 29       | 28  | 27  | 26  | 25  | 24  |
|-----|-----|----------|-----|-----|-----|-----|-----|
| P31 | P30 | P29      | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21       | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21      | P20 | P19 | P18 | P17 | P16 |
| 45  |     | 10       |     |     | 40  | •   | 0   |
| 15  | 14  | 13       | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13      | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | E        | 4   | 2   | 2   | 1   | 0   |
|     |     | <u> </u> | 4   | 3   |     | 1   | U   |
| P7  | P6  | P5       | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Rising Edge/High-Level Interrupt Selection

<sup>0:</sup> No effect.

<sup>1:</sup> The interrupt source is set to a rising edge detection or high-level detection event, depending on PIO\_ELSR.

## 32.6.44 PIO Fall/Rise - Low/High Status Register

Name:PIO\_FRLHSR

Address:0x400E0ED8 (PIOA), 0x400E10D8 (PIOB), 0x4800C0D8 (PIOC), 0x400E12D8 (PIOD)

Access:Read-only

| 31  | 30  | 29       | 28  | 27  | 26  | 25  | 24  |
|-----|-----|----------|-----|-----|-----|-----|-----|
| P31 | P30 | P29      | P28 | P27 | P26 | P25 | P24 |
| 23  | 22  | 21       | 20  | 19  | 18  | 17  | 16  |
| P23 | P22 | P21      | P20 | P19 | P18 | P17 | P16 |
| 45  |     | 10       |     |     | 40  | •   | 0   |
| 15  | 14  | 13       | 12  | 11  | 10  | 9   | 8   |
| P15 | P14 | P13      | P12 | P11 | P10 | P9  | P8  |
| 7   | 6   | E        | 4   | 2   | 2   | 1   | 0   |
|     |     | <u> </u> | 4   | 3   |     | 1   | U   |
| P7  | P6  | P5       | P4  | P3  | P2  | P1  | P0  |

## P0-P31: Edge/Level Interrupt Source Selection

0: The interrupt source is a falling edge detection (if PIO\_ELSR = 0) or low-level detection event (if PIO\_ELSR = 1).

<sup>1:</sup> The interrupt source is a rising edge detection (if PIO\_ELSR = 0) or high-level detection event (if PIO\_ELSR = 1).

## 32.6.45 PIO Write Protection Mode Register

Name:PIO\_WPMR

Address:0x400E0EE4 (PIOA), 0x400E10E4 (PIOB), 0x4800C0E4 (PIOC), 0x400E12E4 (PIOD)

Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24   |  |  |  |
|----|-------|----|-----|-----|----|----|------|--|--|--|
|    | WPKEY |    |     |     |    |    |      |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16   |  |  |  |
|    | WPKEY |    |     |     |    |    |      |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8    |  |  |  |
|    |       |    | WPI | KEY |    |    |      |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0    |  |  |  |
| _  | _     | _  | -   | _   | _  | -  | WPEN |  |  |  |

### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x50494F ("PIO" in ASCII).

See Section 32.5.14 "Register Write Protection" for the list of registers that can be protected.

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                                          |
|----------|--------|------------------------------------------------------------------------------------------------------|
| 0x50494F | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x50494F ("PIO" in ASCII).

## 32.6.46 PIO Write Protection Status Register

Name:PIO\_WPSR

Address:0x400E0EE8 (PIOA), 0x400E10E8 (PIOB), 0x4800C0E8 (PIOC), 0x400E12E8 (PIOD)

Access:Read-only

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24   |  |
|----|--------|----|-----|-----|----|----|------|--|
| _  | -      | _  | -   | -   | -  | _  | _    |  |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16   |  |
|    | WPVSRC |    |     |     |    |    |      |  |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8    |  |
|    |        |    | WPV | SRC |    |    |      |  |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0    |  |
| _  | _      | _  | _   | _   | _  | _  | WPVS |  |

### **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the PIO\_WPSR.

## **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last read of the PIO\_WPSR. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

## 32.6.47 PIO Schmitt Trigger Register

Name:PIO\_SCHMITT

Address:0x400E0F00 (PIOA), 0x400E1100 (PIOB), 0x4800C100 (PIOC), 0x400E1300 (PIOD)

Access:Read/Write

| 31              | 30              | 29              | 28              | 27              | 26              | 25                 | 24                 |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------|--------------------|
| SCHMITT31       | SCHMITT30       | SCHMITT29       | SCHMITT28       | SCHMITT27       | SCHMITT26       | SCHMITT25          | SCHMITT24          |
| 23              | 22              | 21              | 20              | 19              | 18              | 17                 | 16                 |
| SCHMITT23       | SCHMITT22       | SCHMITT21       | SCHMITT20       | SCHMITT19       | SCHMITT18       | SCHMITT17          | SCHMITT16          |
|                 |                 |                 |                 |                 |                 |                    |                    |
| 15              | 14              | 13              | 12              | 11              | 10              | 9                  | 8                  |
| 15<br>SCHMITT15 | 14<br>SCHMITT14 | 13<br>SCHMITT13 | 12<br>SCHMITT12 | 11<br>SCHMITT11 | 10<br>SCHMITT10 | 9<br>SCHMITT9      | 8<br>SCHMITT8      |
|                 |                 |                 |                 |                 |                 | 9<br>SCHMITT9<br>1 | 8<br>SCHMITT8<br>0 |

## SCHMITTx [x=0..31]: Schmitt Trigger Control

0: Schmitt trigger is enabled.

<sup>1:</sup> Schmitt trigger is disabled.

## 32.6.48 PIO I/O Drive Register

Name:PIO\_DRIVER

Address:0x400E0F18 (PIOA), 0x400E1118 (PIOB), 0x4800C118 (PIOC), 0x400E1318 (PIOD)

Access:Read/Write

| 31     | 30     | 29     | 28     | 27     | 26     | 25     | 24     |
|--------|--------|--------|--------|--------|--------|--------|--------|
| LINE31 | LINE30 | LINE29 | LINE28 | LINE27 | LINE26 | LINE25 | LINE24 |
| 23     | 22     | 21     | 20     | 19     | 18     | 17     | 16     |
| LINE23 | LINE22 | LINE21 | LINE20 | LINE19 | LINE18 | LINE17 | LINE16 |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
| LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9  | LINE8  |
| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| LINE7  | LINE6  | LINE5  | LINE4  | LINE3  | LINE2  | LINE1  | LINE0  |

## LINEx [x=0..31]: Drive of PIO Line x

| Value | Name       | Description   |
|-------|------------|---------------|
| 0     | LOW_DRIVE  | Lowest drive  |
| 1     | HIGH_DRIVE | Highest drive |

## 33. Serial Peripheral Interface (SPI)

## 33.1 Description

The Serial Peripheral Interface (SPI) circuit is a synchronous serial data link that provides communication with external devices in Master or Slave mode. It also enables communication between processors if an external processor is connected to the system.

The Serial Peripheral Interface is essentially a Shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "master" which controls the data flow, while the other devices act as "slaves" which have data shifted into and out by the master. Different CPUs can take turn being masters (multiple master protocol, contrary to single master protocol where one CPU is always the master while all of the others are always slaves). One master can simultaneously shift data into multiple slaves. However, only one slave can drive its output to write data back to the master at any given time.

A slave device is selected when the master asserts its NSS signal. If multiple slave devices exist, the master generates a separate slave select signal for each slave (NPCS).

The SPI system consists of two data lines and two control lines:

- Master Out Slave In (MOSI)—This data line supplies the output data from the master shifted into the input(s) of the slave(s).
- Master In Slave Out (MISO)—This data line supplies the output data from a slave to the input of the master. There may be no more than one slave transmitting data during any particular transfer.
- Serial Clock (SPCK)—This control line is driven by the master and regulates the flow of the data bits. The master can transmit data
  at a variety of baud rates; there is one SPCK pulse for each bit that is transmitted.
- · Slave Select (NSS)—This control line allows slaves to be turned on and off by hardware.

### 33.2 Embedded Characteristics

- · Master or Slave Serial Peripheral Bus Interface
  - 8-bit to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delay between consecutive transfers and delay before SPI clock per chip select
  - Programmable delay between chip selects
  - Selectable mode fault detection
- Master Mode can drive SPCK up to Peripheral Clock
- Master Mode Bit Rate can be Independent of the Processor/Peripheral Clock
- · Slave mode operates on SPCK, asynchronously with core and bus clock
- · Four chip selects with external decoder support allow communication with up to 15 peripherals
- · Communication with Serial External Devices Supported
  - Serial memories, such as DataFlash and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD controllers, CAN controllers and sensors
  - External coprocessors
- · Connection to PDC Channel Capabilities, Optimizing Data Transfers
  - One channel for the receiver
  - One channel for the transmitter
- · Register Write Protection

## 33.3 Block Diagram

Figure 33-1: Block Diagram



## 33.4 Application Block Diagram

Figure 33-2: Application Block Diagram: Single Master/Multiple Slave Implementation



## 33.5 Signal Description

Table 33-1: Signal Description

|             |                                     | Туре   |        |  |
|-------------|-------------------------------------|--------|--------|--|
| Pin Name    | Pin Description                     | Master | Slave  |  |
| MISO        | Master In Slave Out                 | Input  | Output |  |
| MOSI        | Master Out Slave In                 | Output | Input  |  |
| SPCK        | Serial Clock                        | Output | Input  |  |
| NPCS1-NPCS3 | Peripheral Chip Selects             | Output | Unused |  |
| NPCS0/NSS   | Peripheral Chip Select/Slave Select | Output | Input  |  |

## 33.6 Product Dependencies

## 33.6.1 I/O Lines

The pins used for interfacing the compliant external devices can be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the SPI pins to their peripheral functions.

Table 33-2: I/O Lines

| Instance | Signal     | I/O Line | Peripheral |
|----------|------------|----------|------------|
| SPI0     | SPI0_MISO  | PA6      | Α          |
| SPI0     | SPI0_MOSI  | PA7      | Α          |
| SPI0     | SPI0_NPCS0 | PA5      | Α          |

Table 33-2: I/O Lines

| SPI0 | SPI0_NPCS1 | PA21 | Α |
|------|------------|------|---|
| SPI0 | SPI0_NPCS2 | PA22 | Α |
| SPI0 | SPI0_NPCS3 | PA23 | Α |
| SPI0 | SPI0_SPCK  | PA8  | Α |
| SPI1 | SPI1_MISO  | PC3  | Α |
| SPI1 | SPI1_MOSI  | PC4  | Α |
| SPI1 | SPI1_NPCS0 | PC2  | Α |
| SPI1 | SPI1_NPCS1 | PC6  | В |
| SPI1 | SPI1_NPCS2 | PC7  | В |
| SPI1 | SPI1_NPCS3 | PC8  | В |
| SPI1 | SPI1_SPCK  | PC5  | Α |

### 33.6.2 Power Management

The SPI can be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the SPI clock.

### 33.6.3 Interrupt

The SPI interface has an interrupt line connected to the interrupt controller. Handling the SPI interrupt requires programming the interrupt controller before configuring the SPI.

Table 33-3: Peripheral IDs

| Instance | ID |
|----------|----|
| SPI0     | 21 |
| SPI1     | 40 |

## 33.6.4 Peripheral DMA Controller (PDC)

The SPI interface can be used in conjunction with the PDC in order to reduce processor overhead. For a full description of the PDC, refer to Section 28. "Peripheral DMA Controller (PDC)".

## 33.7 Functional Description

## 33.7.1 Modes of Operation

The SPI operates in Master mode or in Slave mode.

- The SPI operates in Master mode by writing a 1 to the MSTR bit in the SPI Mode Register (SPI\_MR):
  - Pins NPCS0 to NPCS3 are all configured as outputs
  - The SPCK pin is driven
  - The MISO line is wired on the receiver input
  - The MOSI line is driven as an output by the transmitter.
- The SPI operates in Slave mode if the MSTR bit in the SPI\_MR is written to 0:
  - The MISO line is driven by the transmitter output
  - The MOSI line is wired on the receiver input
  - The SPCK pin is driven by the transmitter to synchronize the receiver.
  - The NPCS0 pin becomes an input, and is used as a slave select signal (NSS)
  - NPCS1 to NPCS3 are not driven and can be used for other purposes.

The data transfers are identically programmable for both modes of operations. The baud rate generator is activated only in Master mode.

### 33.7.2 Data Transfer

Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the SPI Chip Select register (SPI\_CSR). The clock phase is programmed with the NCPHA bit. These two parameters determine the edges of the clock signal on which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Consequently, a master/slave pair must use the same parameter pair values to communicate. If multiple slaves are connected and require different configurations, the master must reconfigure itself each time it needs to communicate with a different slave.

Table 33-4 shows the four modes and corresponding parameter settings.

Table 33-4: SPI Bus Protocol Mode

| SPI Mode | CPOL | NCPHA | Shift SPCK Edge | Shift SPCK Edge Capture SPCK Edge |      |
|----------|------|-------|-----------------|-----------------------------------|------|
| 0        | 0    | 1     | Falling         | Rising                            | Low  |
| 1        | 0    | 0     | Rising          | Falling                           | Low  |
| 2        | 1    | 1     | Rising          | Falling                           | High |
| 3        | 1    | 0     | Falling         | Rising                            | High |

Figure 33-3 and Figure 33-4 show examples of data transfers.

Figure 33-3: SPI Transfer Format (NCPHA = 1, 8 bits per transfer)



\* Not defined.



Figure 33-4: SPI Transfer Format (NCPHA = 0, 8 bits per transfer)

#### 33.7.3 **Master Mode Operations**

When configured in Master mode, the SPI operates on the clock generated by the internal programmable baud rate generator. It fully controls the data transfers to and from the slave(s) connected to the SPI bus. The SPI drives the chip select line to the slave and the serial clock signal (SPCK).

The SPI features two holding registers, the Transmit Data Register (SPI TDR) and the Receive Data Register (SPI RDR), and a single shift register. The holding registers maintain the data flow at a constant rate.

After enabling the SPI, a data transfer starts when the processor writes to the SPI TDR. The written data is immediately transferred in the Shift register and the transfer on the SPI bus starts. While the data in the Shift register is shifted on the MOSI line, the MISO line is sampled and shifted in the Shift register. Data cannot be loaded in the SPI RDR without transmitting data. If there is no data to transmit, dummy data can be used (SPI TDR filled with ones). When the SPI MR.WDRBT bit is set, new data cannot be transmitted if the SPI RDR has not been read. If Receiving mode is not required, for example when communicating with a slave receiver only (such as an LCD), the receive status flags in the SPI Status register (SPI\_SR) can be discarded.

Before writing the SPI TDR, the PCS field in the SPI MR must be set in order to select a slave.

If new data is written in the SPI TDR during the transfer, it is kept in the SPI TDR until the current transfer is completed. Then, the received data is transferred from the Shift register to the SPI RDR, the data in the SPI TDR is loaded in the Shift register and a new transfer starts.

As soon as the SPI TDR is written, the Transmit Data Register Empty (TDRE) flag in the SPI SR is cleared. When the data written in the SPI TDR is loaded into the Shift register, the TDRE flag in the SPI SR is set. The TDRE bit is used to trigger the Transmit PDC channel. See Figure 33-5.

The end of transfer is indicated by the TXEMPTY flag in the SPI SR. If a transfer delay (DLYBCT) is greater than 0 for the last transfer, TXEMPTY is set after the completion of this delay. The peripheral clock can be switched off at this time.

When the SPI is enabled, the TDRE and TXEMPTY flags are set. Note:

Figure 33-5: TDRE and TXEMPTY flag behavior



The transfer of received data from the Shift register to the SPI\_RDR is indicated by the Receive Data Register Full (RDRF) bit in the SPI\_SR. When the received data is read, the RDRF bit is cleared.

If the SPI\_RDR has not been read before new data is received, the Overrun Error (OVRES) bit in the SPI\_SR is set. As long as this flag is set, data is loaded in the SPI\_RDR. The user has to read the SPI\_SR to clear the OVRES bit.

Figure 33-6 shows a block diagram of the SPI when operating in Master mode. Figure 33-7 shows a flow chart describing how transfers are handled.

## 33.7.3.1 Master Mode Block Diagram

Figure 33-6: Master Mode Block Diagram



### 33.7.3.2 Master Mode Flow Diagram

Figure 33-7: Master Mode Flow Diagram



Figure 33-8 shows the behavior of Transmit Data Register Empty (TDRE), Receive Data Register (RDRF) and Transmission Register Empty (TXEMPTY) status flags within the SPI\_SR during an 8-bit data transfer in Fixed mode without the PDC involved.



Figure 33-9 shows the behavior of Transmission Register Empty (TXEMPTY), End of RX buffer (ENDRX), End of TX buffer (ENDTX), RX Buffer Full (RXBUFF) and TX Buffer Empty (TXBUFE) status flags within the SPI\_SR during an 8-bit data transfer in Fixed mode with the PDC involved. The PDC is programmed to transfer and receive three units of data. The next pointer and counter are not used. The RDRF and TDRE are not shown because these flags are managed by the PDC when using the PDC.

Figure 33-9: PDC Status Register Flags Behavior



### 33.7.3.3 Clock Generation

The SPI Baud rate clock is generated by dividing the peripheral clock by a value between 1 and 255.

If the SCBR field in the SPI\_CSR is programmed to 1, the operating baud rate is peripheral clock (see Section 46. "Electrical Characteristics" for the SPCK maximum frequency). Triggering a transfer while SCBR is at 0 can lead to unpredictable results.

At reset, SCBR is 0 and the user has to program it to a valid value before performing the first transfer.

The divisor can be defined independently for each chip select, as it has to be programmed in the SCBR field. This allows the SPI to automatically adapt the baud rate for each interfaced peripheral without reprogramming.

### 33.7.3.4 Transfer Delays

Figure 33-10 shows a chip select transfer change and consecutive transfers on the same chip select. Three delays can be programmed to modify the transfer waveforms:

- Delay between the chip selects—programmable only once for all chip selects by writing the DLYBCS field in the SPI\_MR. The SPI slave device deactivation delay is managed through DLYBCS. If there is only one SPI slave device connected to the master, the DLYBCS field does not need to be configured. If several slave devices are connected to a master, DLYBCS must be configured depending on the highest deactivation delay. Refer to the SPI slave device electrical characteristics.
- Delay before SPCK—independently programmable for each chip select by writing the DLYBS field. The SPI slave device activation delay is managed through DLYBS. Refer to the SPI slave device electrical characteristics to define DLYBS.
- Delay between consecutive transfers—independently programmable for each chip select by writing the DLYBCT field. The time
  required by the SPI slave device to process received data is managed through DLYBCT. This time depends on the SPI slave system
  activity.

These delays allow the SPI to be adapted to the interfaced peripherals and their speed and bus release time.

Figure 33-10: Programmable Delays



### 33.7.3.5 Peripheral Selection

The serial peripherals are selected through the assertion of the NPCS0 to NPCS3 signals. By default, all NPCS signals are high before and after each transfer.

- Fixed Peripheral Select Mode: SPI exchanges data with only one peripheral.
   Fixed peripheral select mode is enabled by writing the PS bit to zero in the SPI\_MR. In this case, the current peripheral is defined by the PCS field in the SPI\_MR and the PCS field in the SPI\_TDR has no effect.
- Variable Peripheral Select Mode: Data can be exchanged with more than one peripheral without having to reprogram the NPCS field in the SPI\_MR.

Variable peripheral select mode is enabled by setting the PS bit to 1 in the SPI\_MR. The PCS field in the SPI\_TDR is used to select the current peripheral. This means that the peripheral selection can be defined for each new data. The value to write in the SPI\_TDR has the following format:

[xxxxxxx(7-bit) + LASTXFER(1-bit)<sup>(1)</sup>+ xxxx(4-bit) + PCS (4-bit) + DATA (8 to 16-bit)] with PCS equals the chip select to assert, as defined in Section 33.8.4 "SPI Transmit Data Register" and LASTXFER bit at 0 or 1 depending on the CSAAT bit.

Note 1: Optional

CSAAT, LASTXFER and CSNAAT bits are discussed in Section 33.7.3.9 "Peripheral Deselection with PDC".

If LASTXFER is used, the command must be issued after writing the last character. Instead of LASTXFER, the user can use the SPIDIS command. After the end of the PDC transfer, it is necessary to wait for the TXEMPTY flag and then write SPIDIS into the SPI Control Register (SPI\_CR). This does not change the configuration register values). The NPCS is disabled after the last character transfer. Then, another PDC transfer can be started if the SPIEN has previously been written in the SPI\_CR.

### 33.7.3.6 SPI Peripheral DMA Controller (PDC)

In both Fixed and Variable peripheral select modes, the Peripheral DMA Controller (PDC) can be used to reduce processor overhead.

The fixed peripheral selection allows buffer transfers with a single peripheral. Using the PDC is an optimal means, as the size of the data transfer between the memory and the SPI is either 8 bits or 16 bits. However, if the peripheral selection is modified, the SPI\_MR must be reprogrammed.

The variable peripheral selection allows buffer transfers with multiple peripherals without reprogramming the SPI\_MR. Data written in the SPI\_TDR is 32 bits wide and defines the real data to be transmitted and the destination peripheral. Using the PDC in this mode requires 32-bit wide buffers, with the data in the LSBs and the PCS and LASTXFER fields in the MSBs. However, the SPI still controls the number of bits (8 to16) to be transferred through MISO and MOSI lines with the chip select configuration registers (SPI\_CSRx). This is not the optimal means in terms of memory size for the buffers, but it provides a very effective means to exchange data with several peripherals without any intervention of the processor.

Transfer Size

Depending on the data size to transmit, from 8 to 16 bits, the PDC manages automatically the type of pointer size it has to point to. The PDC performs the following transfer, depending on the mode and number of bits per data.

- · Fixed mode:
  - 8-bit data:
    - 1-Byte transfer, PDC pointer address = address + 1 byte, PDC counter = counter 1
  - 0 bit to 10 bit data:
  - 9-bit to 16-bit data:

2-Byte transfer. n-bit data transfer with don't care data (MSB) filled with 0's,

PDC pointer address = address + 2 bytes,

PDC counter = counter - 1

- Variable mode:
  - In Variable mode, PDC pointer address = address +4 bytes and PDC counter = counter 1 for 8 to 16-bit transfer size.
  - When using the PDC, the TDRE and RDRF flags are handled by the PDC. The user's application does not have to check these bits. Only End of RX Buffer (ENDRX), End of TX Buffer (ENDTX), Buffer Full (RXBUFF), TX Buffer Empty (TXBUFE) are significant. For further details about the Peripheral DMA Controller and user interface, refer to Section 28. "Peripheral DMA Controller (PDC)".

### 33.7.3.7 Peripheral Chip Select Decoding

The user can program the SPI to operate with up to 15 slave peripherals by decoding the four chip select lines, NPCS0 to NPCS3 with an external decoder/demultiplexer (refer to Figure 33-11). This can be enabled by writing a 1 to the PCSDEC bit in the SPI\_MR.

When operating without decoding, the SPI makes sure that in any case only one chip select line is activated, i.e., one NPCS line driven low at a time. If two bits are defined low in a PCS field, only the lowest numbered chip select is driven low.

When operating with decoding, the SPI directly outputs the value defined by the PCS field on the NPCS lines of either SPI\_MR or SPI\_TDR (depending on PS).

As the SPI sets a default value of 0xF on the chip select lines (i.e., all chip select lines at 1) when not processing any transfer, only 15 peripherals can be decoded.

The SPI has four Chip Select registers. As a result, when external decoding is activated, each NPCS chip select defines the characteristics of up to four peripherals. As an example, SPI\_CRS0 defines the characteristics of the externally decoded peripherals 0 to 3, corresponding to the PCS values 0x0 to 0x3. Consequently, the user has to make sure to connect compatible peripherals on the decoded chip select lines 0 to 3, 4 to 7, 8 to 11 and 12 to 14. Figure 33-11 shows this type of implementation.

If the CSAAT bit is used, with or without the PDC, the Mode Fault detection for NPCS0 line must be disabled. This is not required for all other chip select lines since mode fault detection is only on NPCS0.

**SPCK** MISO MOSI SPCK MISO MOSI SPCK MISO MOSI SPCK MISO MOSI Slave 0 Slave 1 Slave 14 SPI Master NSS NSS NSS NPCS0 NPCS1 NPCS2 NPCS3 Decoded chip select lines

Figure 33-11: Chip Select Decoding Application Block Diagram: Single Master/Multiple Slave Implementation

External 1-of-n Decoder/Demultiplexer

## 33.7.3.8 Peripheral Deselection without PDC

During a transfer of more than one unit of data on a Chip Select without the PDC, the SPI\_TDR is loaded by the processor, the TDRE flag rises as soon as the content of the SPI\_TDR is transferred into the internal Shift register. When this flag is detected high, the SPI\_TDR can be reloaded. If this reload by the processor occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not de-asserted between the two transfers. But depending on the application software handling the SPI status register flags (by interrupt or polling method) or servicing other interrupts or other tasks, the processor

may not reload the SPI\_TDR in time to keep the chip select active (low). A null DLYBCT value (delay between consecutive transfers) in the SPI\_CSR, gives even less time for the processor to reload the SPI\_TDR. With some SPI slave peripherals, if the chip select line must remain active (low) during a full set of transfers, communication errors can occur.

To facilitate interfacing with such devices, the Chip Select registers [CSR0...CSR3] can be programmed with the Chip Select Active After Transfer (CSAAT) bit to 1. This allows the chip select lines to remain in their current state (low = active) until a transfer to another chip select is required. Even if the SPI\_TDR is not reloaded, the chip select remains active. To de-assert the chip select line at the end of the transfer, the Last Transfer (LASTXFER) bit in SPI\_CR must be set after writing the last data to transmit into SPI\_TDR.

### 33.7.3.9 Peripheral Deselection with PDC

PDC provides faster reloads of the SPI\_TDR compared to software. However, depending on the system activity, it is not guaranteed that the SPI\_TDR is written with the next data before the end of the current transfer. Consequently, data can be lost by the de-assertion of the NPCS line for SPI slave peripherals requiring the chip select line to remain active between two transfers. The only way to guarantee a safe transfer in this case is the use of the CSAAT and LASTXFER bits.

When the CSAAT bit is configured to 0, the NPCS does not rise in all cases between two transfers on the same peripheral. During a transfer on a Chip Select, the TDRE flag rises as soon as the content of the SPI\_TDR is transferred into the internal shift register. When this flag is detected, the SPI\_TDR can be reloaded. If this reload occurs before the end of the current transfer and if the next transfer is performed on the same chip select as the current transfer, the Chip Select is not de-asserted between the two transfers. This can lead to difficulties to interface with some serial peripherals requiring the chip select to be de-asserted after each transfer. To facilitate interfacing with such devices, the SPI\_CSR can be programmed with the Chip Select Not Active After Transfer (CSNAAT) bit to 1. This allows the chip select lines to be de-asserted systematically during a time "DLYBCS" (the value of the CSNAAT bit is processed only if the CSAAT bit is configured to 0 for the same chip select).

Figure 33-12 shows different peripheral deselection cases and the effect of the CSAAT and CSNAAT bits.





CSAAT = 1 and CSNAAT= 0 / 1



CSAAT = 0 and CSNAAT = 0



CSAAT = 0 and CSNAAT = 1



PCS = B

#### 33.7.3.10 Mode Fault Detection

The SPI has the capability to operate in multi-master environment. Consequently, the NPCS0/NSS line must be monitored. If one of the masters on the SPI bus is currently transmitting, the NPCS0/NSS line is low and the SPI must not transmit any data. A mode fault is detected when the SPI is programmed in Master mode and a low level is driven by an external master on the NPCS0/NSS signal. In multi-master environment, NPCS0, MOSI, MISO and SPCK pins must be configured in open drain (through the PIO controller). When a mode fault is detected, the SPI\_SR.MODF bit is set until SPI\_SR is read and the SPI is automatically disabled until it is re-enabled by writing a 1 to the SPI CR.SPIEN bit.

By default, the mode fault detection is enabled. The user can disable it by setting the SPI MR.MODFDIS bit.

### 33.7.4 SPI Slave Mode

When operating in Slave mode, the SPI processes data bits on the clock provided on the SPI clock pin (SPCK).

The SPI waits until NSS goes active before receiving the serial clock from an external master. When NSS falls, the clock is validated and the data is loaded in the SPI\_RDR depending on the BITS field configured in the SPI\_CSR0. These bits are processed following a phase and a polarity defined respectively by the NCPHA and CPOL bits in the SPI\_CSR0. Note that BITS, CPOL and NCPHA of the other Chip Select registers have no effect when the SPI is programmed in Slave mode.

The bits are shifted out on the MISO line and sampled on the MOSI line.

**Note:** For more information on the BITS field, see also the note below the SPI\_CSRx register bitmap (Section 33.8.9 "SPI Chip Select Register").

When all bits are processed, the received data is transferred in the SPI\_RDR and the RDRF bit rises. If the SPI\_RDR has not been read before new data is received, the Overrun Error Status (OVRES) bit in the SPI\_SR is set. As long as this flag is set, data is loaded in the SPI\_RDR. The user must read SPI\_SR to clear the OVRES bit.

When a transfer starts, the data shifted out is the data present in the Shift register. If no data has been written in the SPI\_TDR, the last data received is transferred. If no data has been received since the last reset, all bits are transmitted low, as the Shift register resets to 0.

When a first data is written in the SPI\_TDR, it is transferred immediately in the Shift register and the TDRE flag rises. If new data is written, it remains in the SPI\_TDR until a transfer occurs, i.e., NSS falls and there is a valid clock on the SPCK pin. When the transfer occurs, the last data written in the SPI\_TDR is transferred in the Shift register and the TDRE flag rises. This enables frequent updates of critical variables with single transfers.

Then, new data is loaded in the Shift register from the SPI\_TDR. If no character is ready to be transmitted, i.e., no character has been written in the SPI\_TDR since the last load from the SPI\_TDR to the Shift register, the SPI\_TDR is retransmitted. In this case the Underrun Error Status Flag (UNDES) is set in the SPI\_SR.

Figure 33-13 shows a block diagram of the SPI when operating in Slave mode.

Figure 33-13: Slave Mode Functional Block Diagram



## 33.7.5 Register Write Protection

To prevent any single software error from corrupting SPI behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the SPI Write Protection Mode Register (SPI\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the SPI Write Protection Status Register (SPI\_WPSR) is set and the WPVSRC field indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading SPI\_WPSR.

The following registers can be write-protected:

- SPI Mode Register
- SPI Chip Select Register

## 33.8 Serial Peripheral Interface (SPI) User Interface

Table 33-5: Register Mapping

| Offset      | Register                         | Name     | Access     | Reset      |
|-------------|----------------------------------|----------|------------|------------|
| 0x00        | Control Register                 | SPI_CR   | Write-only | _          |
| 0x04        | Mode Register                    | SPI_MR   | Read/Write | 0x0        |
| 0x08        | Receive Data Register            | SPI_RDR  | Read-only  | 0x0        |
| 0x0C        | Transmit Data Register           | SPI_TDR  | Write-only | _          |
| 0x10        | Status Register                  | SPI_SR   | Read-only  | 0x000000F0 |
| 0x14        | Interrupt Enable Register        | SPI_IER  | Write-only | _          |
| 0x18        | Interrupt Disable Register       | SPI_IDR  | Write-only | _          |
| 0x1C        | Interrupt Mask Register          | SPI_IMR  | Read-only  | 0x0        |
| 0x20-0x2C   | Reserved                         | _        | _          | _          |
| 0x30        | Chip Select Register 0           | SPI_CSR0 | Read/Write | 0x0        |
| 0x34        | Chip Select Register 1           | SPI_CSR1 | Read/Write | 0x0        |
| 0x38        | Chip Select Register 2           | SPI_CSR2 | Read/Write | 0x0        |
| 0x3C        | Chip Select Register 3           | SPI_CSR3 | Read/Write | 0x0        |
| 0x40-0xE0   | Reserved                         | _        | _          | _          |
| 0xE4        | Write Protection Mode Register   | SPI_WPMR | Read/Write | 0x0        |
| 0xE8        | Write Protection Status Register | SPI_WPSR | Read-only  | 0x0        |
| 0xEC-0xF8   | Reserved                         | _        | _          | _          |
| 0xFC        | Reserved                         | _        | _          | _          |
| 0x100-0x124 | Reserved for PDC Registers       | _        | _          | _          |

© 2022 Microchip Technology Inc. DS60001717B-page 675

## 33.8.1 SPI Control Register

Name: SPI CR

Address:0x40008000 (0), 0x48000000 (1)

Access: Write-only

| 31    | 30 | 29 | 28 | 27 | 26 | 25     | 24       |
|-------|----|----|----|----|----|--------|----------|
| _     | _  | -  | _  | _  | _  | -      | LASTXFER |
| 23    | 22 | 21 | 20 | 19 | 18 | 17     | 16       |
| _     | _  | ı  | _  | _  | -  | ı      | _        |
| 15    | 14 | 13 | 12 | 11 | 10 | 9      | 8        |
| _     | _  | -  | _  | _  |    | ı      | _        |
| 7     | 6  | 5  | 4  | 3  | 2  | 1      | 0        |
| SWRST | _  | _  | _  | _  | _  | SPIDIS | SPIEN    |

**SPIEN: SPI Enable** 

0: No effect.

1: Enables the SPI to transfer and receive data.

### **SPIDIS: SPI Disable**

0: No effect.

1: Disables the SPI.

All pins are set in Input mode after completion of the transmission in progress, if any.

If a transfer is in progress when SPIDIS is set, the SPI completes the transmission of the shifter register and does not start any new transfer, even if the SPI THR is loaded.

Note: If both SPIEN and SPIDIS are equal to one when the SPI CR is written, the SPI is disabled.

### **SWRST: SPI Software Reset**

0: No effect.

1: Reset the SPI. A software-triggered hardware reset of the SPI interface is performed.

The SPI is in Slave mode after software reset.

PDC channels are not affected by software reset.

## **LASTXFER: Last Transfer**

0: No effect.

1: The current NPCS is de-asserted after the character written in TD has been transferred. When SPI\_CSRx.CSAAT is set, the communication with the current serial peripheral can be closed by raising the corresponding NPCS line as soon as TD transfer is completed.

Refer to Section 33.7.3.5 "Peripheral Selection" for more details.

## 33.8.2 SPI Mode Register

Name: SPI MR

Address:0x40008004 (0), 0x48000004 (1)

Access: Read/Write

| 31     | 30 | 29    | 28      | 27 | 26     | 25 | 24   |
|--------|----|-------|---------|----|--------|----|------|
| DLYBCS |    |       |         |    |        |    |      |
| 23     | 22 | 21    | 20      | 19 | 18     | 17 | 16   |
| _      | _  | _     | _       |    | PC     | CS |      |
| 15     | 14 | 13    | 12      | 11 | 10     | 9  | . 8  |
| _      | _  | _     | _       | _  | _      | -  | _    |
| 7      | 6  | 5     | 4       | 3  | 2      | 1  | 0    |
| LLB    | _  | WDRBT | MODFDIS | _  | PCSDEC | PS | MSTR |

This register can only be written if the WPEN bit is cleared in the SPI Write Protection Mode Register.

### MSTR: Master/Slave Mode

0: SPI is in Slave mode

1: SPI is in Master mode

### **PS: Peripheral Select**

0: Fixed Peripheral Select

1: Variable Peripheral Select

### **PCSDEC: Chip Select Decode**

0: The chip selects are directly connected to a peripheral device.

1: The four NPCS chip select lines are connected to a 4-bit to 16-bit decoder.

When PCSDEC = 1, up to 15 Chip Select signals can be generated with the four NPCS lines using an external 4-bit to 16-bit decoder. The Chip Select registers define the characteristics of the 15 chip selects, with the following rules:

SPI\_CSR0 defines peripheral chip select signals 0 to 3.

SPI\_CSR1 defines peripheral chip select signals 4 to 7.

SPI CSR2 defines peripheral chip select signals 8 to 11.

SPI\_CSR3 defines peripheral chip select signals 12 to 14.

#### **MODFDIS: Mode Fault Detection**

0: Mode fault detection enabled

1: Mode fault detection disabled

### **WDRBT: Wait Data Read Before Transfer**

0: No Effect. In Master mode, a transfer can be initiated regardless of the SPI\_RDR state.

1: In Master mode, a transfer can start only if the SPI\_RDR is empty, i.e., does not contain any unread data. This mode prevents overrun error in reception.

### LLB: Local Loopback Enable

0: Local loopback path disabled.

1: Local loopback path enabled.

LLB controls the local loopback on the data shift register for testing in Master mode only (MISO is internally connected on MOSI).

### **PCS: Peripheral Chip Select**

This field is only used if fixed peripheral select is active (PS = 0).

If SPI\_MR.PCSDEC = 0:

PCS = xxx0NPCS[3:0] = 1110

PCS = xx01NPCS[3:0] = 1101

PCS = x011NPCS[3:0] = 1011

PCS = 0111NPCS[3:0] = 0111

PCS = 1111forbidden (no peripheral is selected)

(x = don't care)

If SPI\_MR.PCSDEC = 1:

NPCS[3:0] output signals = PCS.

### **DLYBCS: Delay Between Chip Selects**

This field defines the delay between the inactivation and the activation of NPCS. The DLYBCS time guarantees non-overlapping chip selects and solves bus contentions in case of peripherals having long data float times.

If DLYBCS is lower than 6, six peripheral clock periods are inserted by default.

Otherwise, the following equation determines the delay:

Delay Between Chip Selects = 
$$\frac{DLYBCS}{f_{peripheral clock}}$$

## 33.8.3 SPI Receive Data Register

Name: SPI\_RDR

Address:0x40008008 (0), 0x48000008 (1)

Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | _  | _  | _  | _  | _  | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | -  | ı  | -  |    | PC | CS |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | R  | D  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | R  | D  |    |    |    |

### **RD: Receive Data**

Data received by the SPI Interface is stored in this register in a right-justified format. Unused bits are read as zero.

## **PCS: Peripheral Chip Select**

In Master mode only, these bits indicate the value on the NPCS pins at the end of a transfer. Otherwise, these bits are read as zero.

**Note:** When using Variable peripheral select mode (PS = 1 in SPI\_MR), it is mandatory to set the SPI\_MR.WDRBT bit to 1 if the PCS field must be processed in SPI\_RDR.

## 33.8.4 SPI Transmit Data Register

Name: SPI TDR

Address:0x4000800C (0), 0x4800000C (1)

Access: Write-only

| 31 | 30       | 29 | 28 | 27 | 26 | 25 | 24       |
|----|----------|----|----|----|----|----|----------|
| _  | -        | -  | -  |    | 1  | 1  | LASTXFER |
| 23 | 22       | 21 | 20 | 19 | 18 | 17 | 16       |
| _  | -        | ı  | ı  |    | PC | CS |          |
| 15 | 14       | 13 | 12 | 11 | 10 | 9  | 8        |
|    |          |    | Т  | D  |    |    |          |
| 7  | 6        | 5  | 4  | 3  | 2  | 1  | 0        |
|    | <u>-</u> |    | Т  | D  | ·  |    |          |

### **TD: Transmit Data**

Data to be transmitted by the SPI Interface is stored in this register. Information to be transmitted must be written to the transmit data register in a right-justified format.

## **PCS: Peripheral Chip Select**

This field is only used if variable peripheral select is active (PS = 1).

If SPI\_MR.PCSDEC = 0:

PCS = xxx0NPCS[3:0] = 1110

PCS = xx01NPCS[3:0] = 1101

PCS = x011NPCS[3:0] = 1011

PCS = 0111NPCS[3:0] = 0111

PCS = 1111forbidden (no peripheral is selected)

(x = don't care)

If SPI\_MR.PCSDEC = 1:

NPCS[3:0] output signals = PCS.

## **LASTXFER: Last Transfer**

0: No effect

1: The current NPCS is de-asserted after the transfer of the character written in TD. When SPI\_CSRx.CSAAT is set, the communication with the current serial peripheral can be closed by raising the corresponding NPCS line as soon as TD transfer is completed.

This field is only used if variable peripheral select is active (SPI MR.PS = 1).

### 33.8.5 SPI Status Register

Name: SPI SR

Address:0x40008010 (0), 0x48000010 (1)

Access: Read-only

| 31     | 30     | 29    | 28    | 27    | 26    | 25      | 24     |
|--------|--------|-------|-------|-------|-------|---------|--------|
| _      | _      | ı     | _     | -     | I     | _       | _      |
| 23     | 22     | 21    | 20    | 19    | 18    | 17      | 16     |
| _      | _      | ı     | _     | -     | I     | _       | SPIENS |
| 15     | 14     | 13    | 12    | 11    | 10    | 9       | 8      |
| _      | _      | -     | _     | -     | UNDES | TXEMPTY | NSSR   |
| 7      | 6      | 5     | 4     | 3     | 2     | 1       | 0      |
| TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF  | TDRE    | RDRF   |

## RDRF: Receive Data Register Full (cleared by reading SPI\_RDR)

0: No data has been received since the last read of SPI\_RDR.

1: Data has been received and the received data has been transferred from the shift register to SPI\_RDR since the last read of SPI\_RDR.

### TDRE: Transmit Data Register Empty (cleared by writing SPI\_TDR)

0: Data has been written to SPI\_TDR and not yet transferred to the shift register.

1: The last data written in the SPI TDR has been transferred to the shift register.

TDRE equals zero when the SPI is disabled or at reset. The SPI enable command sets this bit to 1.

### **MODF: Mode Fault Error (cleared on read)**

0: No mode fault has been detected since the last read of SPI SR.

1: A mode fault occurred since the last read of SPI\_SR.

### **OVRES: Overrun Error Status (cleared on read)**

0: No overrun has been detected since the last read of SPI\_SR.

1: An overrun has occurred since the last read of SPI\_SR.

An overrun occurs when SPI\_RDR is loaded at least twice from the shift register since the last read of the SPI\_RDR.

## ENDRX: End of RX Buffer (cleared by writing SPI\_RCR or SPI\_RNCR)

0: The Receive Counter register has not reached 0 since the last write in SPI\_RCR<sup>(1)</sup> or SPI\_RNCR<sup>(1)</sup>.

1: The Receive Counter register has reached 0 since the last write in SPI RCR<sup>(1)</sup> or SPI RNCR<sup>(1)</sup>.

### ENDTX: End of TX Buffer (cleared by writing SPI TCR or SPI TNCR)

0: The Transmit Counter register has not reached 0 since the last write in SPI\_TCR<sup>(1)</sup> or SPI\_TNCR<sup>(1)</sup>.

1: The Transmit Counter register has reached 0 since the last write in SPI\_TCR<sup>(1)</sup> or SPI\_TNCR<sup>(1)</sup>.

### RXBUFF: RX Buffer Full (cleared by writing SPI\_RCR or SPI\_RNCR)

0: SPI RCR<sup>(1)</sup> or SPI RNCR<sup>(1)</sup> has a value other than 0.

1: Both SPI RCR<sup>(1)</sup> and SPI RNCR<sup>(1)</sup> have a value of 0.

### TXBUFE: TX Buffer Empty (cleared by writing SPI\_TCR or SPI\_TNCR)

0: SPI TCR<sup>(1)</sup> or SPI TNCR<sup>(1)</sup> has a value other than 0.

1: Both SPI\_TCR<sup>(1)</sup> and SPI\_TNCR<sup>(1)</sup> have a value of 0.

### NSSR: NSS Rising (cleared on read)

0: No rising edge detected on NSS pin since the last read of SPI\_SR.

1: A rising edge occurred on NSS pin since the last read of SPI\_SR.

## TXEMPTY: Transmission Registers Empty (cleared by writing SPI\_TDR)

- 0: As soon as data is written in SPI\_TDR.
- 1: SPI\_TDR and internal shift register are empty. If a transfer delay has been defined, TXEMPTY is set after the end of this delay.

## UNDES: Underrun Error Status (Slave mode only) (cleared on read)

- 0: No underrun has been detected since the last read of SPI SR.
- 1: A transfer starts whereas no data has been loaded in SPI\_TDR.

### **SPIENS: SPI Enable Status**

- 0: SPI is disabled.
- 1: SPI is enabled.

Note 1: SPI\_RCR, SPI\_RNCR, SPI\_TCR, SPI\_TNCR are PDC registers.

## 33.8.6 SPI Interrupt Enable Register

Name: SPI\_IER

Address:0x40008014 (0), 0x48000014 (1)

Access: Write-only

| 31     | 30     | 29    | 28    | 27    | 26    | 25      | 24   |
|--------|--------|-------|-------|-------|-------|---------|------|
| _      | _      | -     | _     | 1     | 1     | _       | _    |
| 23     | 22     | 21    | 20    | 19    | 18    | 17      | 16   |
| _      | _      | _     | _     | -     | _     | _       | _    |
| 15     | 14     | 13    | 12    | 11    | 10    | 9       | 8    |
| _      | _      | -     | _     | -     | UNDES | TXEMPTY | NSSR |
| 7      | 6      | 5     | 4     | 3     | 2     | 1       | 0    |
| TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF  | TDRE    | RDRF |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

RDRF: Receive Data Register Full Interrupt Enable

TDRE: SPI Transmit Data Register Empty Interrupt Enable

MODF: Mode Fault Error Interrupt Enable

**OVRES: Overrun Error Interrupt Enable** 

**ENDRX: End of Receive Buffer Interrupt Enable** 

**ENDTX: End of Transmit Buffer Interrupt Enable** 

**RXBUFF: Receive Buffer Full Interrupt Enable** 

**TXBUFE: Transmit Buffer Empty Interrupt Enable** 

**NSSR: NSS Rising Interrupt Enable** 

**TXEMPTY: Transmission Registers Empty Enable** 

**UNDES: Underrun Error Interrupt Enable** 

## 33.8.7 SPI Interrupt Disable Register

Name: SPI IDR

Address:0x40008018 (0), 0x48000018 (1)

Access: Write-only

| 31     | 30     | 29    | 28    | 27    | 26    | 25      | 24   |
|--------|--------|-------|-------|-------|-------|---------|------|
| _      | 1      | 1     | _     | _     | 1     | _       | _    |
| 23     | 22     | 21    | 20    | 19    | 18    | 17      | 16   |
| _      | _      | -     | _     | _     | _     | _       | _    |
| 15     | 14     | 13    | 12    | 11    | 10    | 9       | 8    |
| _      | _      | -     | _     | _     | UNDES | TXEMPTY | NSSR |
| 7      | 6      | 5     | 4     | 3     | 2     | 1       | 0    |
| TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF  | TDRE    | RDRF |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

RDRF: Receive Data Register Full Interrupt Disable

**TDRE: SPI Transmit Data Register Empty Interrupt Disable** 

MODF: Mode Fault Error Interrupt Disable

OVRES: Overrun Error Interrupt Disable

ENDRX: End of Receive Buffer Interrupt Disable

ENDTX: End of Transmit Buffer Interrupt Disable RXBUFF: Receive Buffer Full Interrupt Disable

**TXBUFE: Transmit Buffer Empty Interrupt Disable** 

**NSSR: NSS Rising Interrupt Disable** 

**TXEMPTY: Transmission Registers Empty Disable** 

**UNDES: Underrun Error Interrupt Disable** 

# 33.8.8 SPI Interrupt Mask Register

Name: SPI\_IMR

Address:0x4000801C (0), 0x4800001C (1)

Access: Read-only

| 31     | 30     | 29    | 28    | 27    | 26    | 25      | 24   |
|--------|--------|-------|-------|-------|-------|---------|------|
| _      | _      | -     | _     | _     | 1     | 1       | _    |
| 23     | 22     | 21    | 20    | 19    | 18    | 17      | 16   |
| _      | _      | _     | _     | _     | _     | _       | _    |
| 15     | 14     | 13    | 12    | 11    | 10    | 9       | 8    |
| _      | _      | ı     | _     | _     | UNDES | TXEMPTY | NSSR |
| 7      | 6      | 5     | 4     | 3     | 2     | 1       | 0    |
| TXBUFE | RXBUFF | ENDTX | ENDRX | OVRES | MODF  | TDRE    | RDRF |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

RDRF: Receive Data Register Full Interrupt Mask

**TDRE: SPI Transmit Data Register Empty Interrupt Mask** 

MODF: Mode Fault Error Interrupt Mask

OVRES: Overrun Error Interrupt Mask

ENDRX: End of Receive Buffer Interrupt Mask ENDTX: End of Transmit Buffer Interrupt Mask RXBUFF: Receive Buffer Full Interrupt Mask

**NSSR: NSS Rising Interrupt Mask** 

**TXEMPTY: Transmission Registers Empty Mask** 

**TXBUFE: Transmit Buffer Empty Interrupt Mask** 

**UNDES: Underrun Error Interrupt Mask** 

# 33.8.9 SPI Chip Select Register

Name: SPI CSRx[x=0..3]

Address:0x40008030 (0), 0x48000030 (1)

Access: Read/Write

| 31 | 30 | 29 | 28  | 27    | 26     | 25    | 24   |
|----|----|----|-----|-------|--------|-------|------|
|    |    |    | DLY | /BCT  |        |       |      |
| 23 | 22 | 21 | 20  | 19    | 18     | 17    | 16   |
|    |    |    | DL  | YBS   |        |       |      |
| 15 | 14 | 13 | 12  | 11    | 10     | 9     | 8    |
|    |    |    | SC  | CBR   |        |       |      |
| 7  | 6  | 5  | 4   | 3     | 2      | 1     | 0    |
|    | Bl | TS |     | CSAAT | CSNAAT | NCPHA | CPOL |

This register can only be written if the WPEN bit is cleared in the SPI Write Protection Mode Register.

**Note:** SPI\_CSRx registers must be written even if the user wants to use the default reset values. The BITS field is not updated with the translated value unless the register is written.

## **CPOL: Clock Polarity**

- 0: The inactive state value of SPCK is logic level zero.
- 1: The inactive state value of SPCK is logic level one.

CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with NCPHA to produce the required clock/data relationship between master and slave devices.

#### **NCPHA: Clock Phase**

- 0: Data is changed on the leading edge of SPCK and captured on the following edge of SPCK.
- 1: Data is captured on the leading edge of SPCK and changed on the following edge of SPCK.

NCPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. NCPHA is used with CPOL to produce the required clock/data relationship between master and slave devices.

# **CSNAAT:** Chip Select Not Active After Transfer (Ignored if CSAAT = 1)

- 0: The Peripheral Chip Select does not rise between two transfers if the SPI\_TDR is reloaded before the end of the first transfer and if the two transfers occur on the same Chip Select.
- 1: The Peripheral Chip Select rises systematically after each transfer performed on the same slave. It remains inactive after the end of transfer for a minimal duration of:

$$\frac{\textit{DLYBCS}}{f_{peripheral\ clock}} \hspace{1.5cm} \text{(If field\ DLYBCS\ is\ lower\ than\ 6,\ a\ minimum\ of\ six\ periods\ is\ introduced.)}$$

#### **CSAAT: Chip Select Active After Transfer**

- 0: The Peripheral Chip Select Line rises as soon as the last transfer is achieved.
- 1: The Peripheral Chip Select does not rise after the last transfer is achieved. It remains active until a new transfer is requested on a different chip select.

#### **BITS: Bits Per Transfer**

(See note below the register bitmap.)

The BITS field determines the number of data bits transferred. Reserved values should not be used.

| Value | Name   | Description          |
|-------|--------|----------------------|
| 0     | 8_BIT  | 8 bits for transfer  |
| 1     | 9_BIT  | 9 bits for transfer  |
| 2     | 10_BIT | 10 bits for transfer |
| 3     | 11_BIT | 11 bits for transfer |
| 4     | 12_BIT | 12 bits for transfer |
| 5     | 13_BIT | 13 bits for transfer |
| 6     | 14_BIT | 14 bits for transfer |
| 7     | 15_BIT | 15 bits for transfer |
| 8     | 16_BIT | 16 bits for transfer |
| 9     | _      | Reserved             |
| 10    | _      | Reserved             |
| 11    | _      | Reserved             |
| 12    | _      | Reserved             |
| 13    | _      | Reserved             |
| 14    | _      | Reserved             |
| 15    | _      | Reserved             |

#### **SCBR: Serial Clock Bit Rate**

In Master mode, the SPI Interface uses a modulus counter to derive the SPCK bit rate from the peripheral clock. The bit rate is selected by writing a value from 1 to 255 in the SCBR field. The following equation determines the SPCK bit rate:

SCBR = f<sub>peripheral clock</sub> / SPCK Bit Rate

Programming the SCBR field to 0 is forbidden. Triggering a transfer while SCBR is at 0 can lead to unpredictable results.

If BRSRCCLK = 1 in SPI MR, SCBR must be programmed with a value greater than 1.

At reset, SCBR is 0 and the user has to program it at a valid value before performing the first transfer.

**Note:** If one of the SCBR fields in SPI\_CSRx is set to 1, the other SCBR fields in SPI\_CSRx must be set to 1 as well, if they are used to process transfers. If they are not used to transfer data, they can be set at any value.

## **DLYBS: Delay Before SPCK**

This field defines the delay from NPCS falling edge (activation) to the first valid SPCK transition.

When DLYBS = 0, the delay is half the SPCK clock period.

Otherwise, the following equation determines the delay:

DLYBS = Delay Before SPCK × f<sub>peripheral clock</sub>

#### **DLYBCT: Delay Between Consecutive Transfers**

This field defines the delay between two consecutive transfers with the same peripheral without removing the chip select. The delay is always inserted after each transfer and before removing the chip select if needed.

When DLYBCT = 0, no delay between consecutive transfers is inserted and the clock keeps its duty cycle over the character transfers.

Otherwise, the following equation determines the delay:

DLYBCT = Delay Between Consecutive Transfers × f<sub>peripheral clock</sub> / 32

# 33.8.10 SPI Write Protection Mode Register

Name:SPI\_WPMR

Address:0x400080E4 (0), 0x480000E4 (1)

Access:Read/Write.

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24   |
|----|----|----|----|-----|----|----|------|
|    |    |    | WP | KEY |    |    |      |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16   |
|    |    |    | WP | KEY |    |    |      |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8    |
|    |    |    | WP | KEY |    |    |      |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0    |
| _  | _  | ı  | -  | _   | _  |    | WPEN |

# **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x535049 ("SPI" in ASCII)

See Section 33.7.5 "Register Write Protection" for the list of registers that can be write-protected.

# **WPKEY: Write Protection Key**

| Value    | Name            | Description                                                                       |
|----------|-----------------|-----------------------------------------------------------------------------------|
| 0x535049 | 0x535049 PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. |
| 0x535049 | PASSVID         | Always reads as 0.                                                                |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x535049 ("SPI" in ASCII)

# 33.8.11 SPI Write Protection Status Register

Name:SPI\_WPSR

Address:0x400080E8 (0), 0x480000E8 (1)

Access:Read-only

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24   |
|----|----|----|-----|-----|----|----|------|
| _  | _  | _  | _   | _   | _  | _  | _    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16   |
| _  | -  | _  | ı   | -   | -  | ı  | _    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8    |
|    |    |    | WPV | SRC |    |    |      |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0    |
| _  | _  | _  | _   | _   | _  | _  | WPVS |

# **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of SPI\_WPSR.

# **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last read of SPI\_WPSR. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

# 34. Two-wire Interface (TWI)

# 34.1 Description

The Microchip Two-wire Interface (TWI) interconnects components on a unique two-wire bus, made up of one clock line and one data line with speeds of up to 400 Kbits per second, based on a byte-oriented transfer format. It can be used with any Microchip Two-wire Interface bus Serial EEPROM and I<sup>2</sup>C compatible device such as a Real Time Clock (RTC), Dot Matrix/Graphic LCD Controllers and temperature sensor. The TWI is programmable as a master or a slave with sequential or single-byte access. Multiple master capability is supported.

A configurable baud rate generator permits the output data rate to be adapted to a wide range of core clock frequencies.

Table 34-1 lists the compatibility level of the Microchip Two-wire Interface in Master mode and a full I<sup>2</sup>C compatible device.

Table 34-1: TWI Compatibility with I<sup>2</sup>C Standard

| I <sup>2</sup> C Standard                     | Microchip TWI |
|-----------------------------------------------|---------------|
| Standard Mode Speed (100 kHz)                 | Supported     |
| Fast Mode Speed (400 kHz)                     | Supported     |
| 7- or 10-bit Slave Addressing                 | Supported     |
| START byte <sup>(1)</sup>                     | Not Supported |
| Repeated Start (Sr) Condition                 | Supported     |
| ACK and NACK Management                       | Supported     |
| Slope Control and Input Filtering (Fast mode) | Not Supported |
| Clock Stretching/Synchronization              | Supported     |
| Multi Master Capability                       | Supported     |

Note 1: START + b000000001 + Ack + Sr

# 34.2 Embedded Characteristics

- Compatible with Microchip Two-wire Interface Serial Memory and I<sup>2</sup>C Compatible Devices<sup>(1)</sup>
- · One, Two or Three Bytes for Slave Address
- · Sequential Read/Write Operations
- Master, Multi-master and Slave Mode Operation
- Bit Rate: Up to 400 Kbit/s
- General Call Supported in Slave Mode
- SMBus Quick Command Supported in Master Mode
- · Connection to Peripheral DMA Controller (PDC) Channel Capabilities Optimizes Data Transfers
  - One Channel for the Receiver, One Channel for the Transmitter
- · Register Write Protection

Note 1: See Table 34-1 for details on compatibility with I<sup>2</sup>C Standard.

# 34.3 List of Abbreviations

Table 34-2: Abbreviations

| Abbreviation | Description             |
|--------------|-------------------------|
| TWI          | Two-wire Interface      |
| Α            | Acknowledge             |
| NA           | Non Acknowledge         |
| Р            | Stop                    |
| S            | Start                   |
| Sr           | Repeated Start          |
| SADR         | Slave Address           |
| ADR          | Any address except SADR |
| R            | Read                    |
| W            | Write                   |

# 34.4 Block Diagram

Figure 34-1: Block Diagram



# 34.5 I/O Lines Description

Table 34-3: I/O Lines Description

| Name | Description                                                     | Туре         |
|------|-----------------------------------------------------------------|--------------|
| TWD  | Two-wire Serial Data (drives external serial data line – SDA)   | Input/Output |
| TWCK | Two-wire Serial Clock (drives external serial clock line – SCL) | Input/Output |

# 34.6 Product Dependencies

#### 34.6.1 I/O Lines

Both TWD and TWCK are bidirectional lines, connected to a positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines are high. The output stages of devices connected to the bus must have an open-drain or open-collector to perform the wired-AND function.

TWD and TWCK pins may be multiplexed with PIO lines. To enable the TWI, the user must program the PIO Controller to dedicate TWD and TWCK as peripheral lines.

The user must not program TWD and TWCK as open-drain. This is already done by the hardware.

Table 34-4: I/O Lines

| Instance | Signal | I/O Line | Peripheral |
|----------|--------|----------|------------|
| TWI0     | TWCK0  | PA25     | Α          |
| TWI0     | TWD0   | PA24     | Α          |
| TWI1     | TWCK1  | PB1      | Α          |
| TWI1     | TWD1   | PB0      | А          |

# 34.6.2 Power Management

The TWI may be clocked through the Power Management Controller (PMC), thus the user must first configure the PMC to enable the TWI clock.

# 34.6.3 Interrupt Sources

The TWI has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TWI.

Table 34-5: Peripheral IDs

| Instance | ID |
|----------|----|
| TWI0     | 19 |
| TWI1     | 20 |

# 34.7 Functional Description

## 34.7.1 Transfer Format

The data put on the TWD line must be 8 bits long. Data is transferred MSB first; each byte must be followed by an acknowledgement. The number of bytes per transfer is unlimited (see Figure 34-3).

Each transfer begins with a START condition and terminates with a STOP condition (see Figure 34-2).

- · A high-to-low transition on the TWD line while TWCK is high defines the START condition.
- A low-to-high transition on the TWD line while TWCK is high defines the STOP condition.

Figure 34-2: START and STOP Conditions



DS60001717B-page 692 © 2022 Microchip Technology Inc.

Figure 34-3: Transfer Format



# 34.7.2 Modes of Operation

The TWI has different modes of operations:

- · Master transmitter mode
- · Master receiver mode
- · Multi-master transmitter mode
- Multi-master receiver mode
- · Slave transmitter mode
- · Slave receiver mode

These modes are described in the following sections.

### 34.7.3 Master Mode

# 34.7.3.1 Definition

The master is the device that starts a transfer, generates a clock and stops it.

#### 34.7.3.2 Application Block Diagram

Figure 34-4: Master Mode Typical Application Block Diagram



<sup>\*</sup> Rp: Pull-up value as given by the I<sup>2</sup>C Standard

# 34.7.3.3 Programming Master Mode

The following fields must be programmed before entering Master mode:

- 1. TWI\_MMR.DADR (+ IADRSZ + IADR if a 10-bit device is addressed): The device address is used to access slave devices in Read or Write mode.
- 2. TWI\_CWGR.CKDIV + CHDIV + CLDIV: Clock waveform.
- 3. TWI CR.SVDIS: Disables the Slave mode
- 4. TWI\_CR.MSEN: Enables the Master mode

Note: If the TWI is already in Master mode, the device address (DADR) can be configured without disabling the Master mode.

#### 34.7.3.4 Master Transmitter Mode

After the master initiates a START condition when writing into the Transmit Holding register (TWI\_THR), it sends a 7-bit slave address, configured in the Master Mode register (DADR in TWI\_MMR), to notify the slave device. The bit following the slave address indicates the transfer direction—0 in this case (MREAD = 0 in TWI\_MMR).

The TWI transfers require the slave to acknowledge each received byte. During the acknowledge clock pulse (9th pulse), the master releases the data line (HIGH), enabling the slave to pull it down in order to generate the acknowledge. If the slave does not acknowledge the byte, then the Not Acknowledge flag (NACK) is set in the TWI Status Register (TWI\_SR) of the master and a STOP condition is sent. The NACK flag must be cleared by reading the TWI Status Register (TWI\_SR) before the next write into the TWI Transmit Holding Register(TWI\_THR). As with the other status bits, an interrupt can be generated if enabled in the Interrupt Enable register (TWI\_IER). If the slave acknowledges the byte, the data written in the TWI\_THR is then shifted in the internal shifter and transferred. When an acknowledge is detected, the TXRDY bit is set until a new write in the TWI\_THR.

TXRDY is used as Transmit Ready for the PDC transmit channel.

While no new data is written in the TWI\_THR, the serial clock line (SCL) is tied low. When new data is written in the TWI\_THR, the TWCK/ SCL is released and the data is sent. Setting the STOP bit in TWI\_CR generates a STOP condition.

After a master write transfer, the SCL is stretched (tied low) as long as no new data is written in the TWI\_THR or until a STOP command is performed.

See Figure 34-5, Figure 34-6, and Figure 34-7.

Figure 34-5: Master Write with One Data Byte



Figure 34-6: Master Write with Multiple Data Bytes



Figure 34-7: Master Write with One Byte Internal Address and Multiple Data Bytes



## 34.7.3.5 Master Receiver Mode

The read sequence begins by setting the START bit. After the START condition has been sent, the master sends a 7-bit slave address to notify the slave device. The bit following the slave address indicates the transfer direction—1 in this case (MREAD = 1 in TWI\_MMR). During the acknowledge clock pulse (9th pulse), the master releases the data line (HIGH), enabling the slave to pull it down in order to generate the acknowledge. The master polls the data line during this clock pulse and sets the NACK bit in the TWI\_SR if the slave does not acknowledge the byte.

If an acknowledge is received, the master is then ready to receive data from the slave. After data has been received, the master sends an acknowledge condition to notify the slave that the data has been received except for the last data. See Figure 34-8. When the RXRDY bit is set in the TWI\_SR, a character has been received in the Receive Holding Register (TWI\_RHR). The RXRDY bit is reset when reading the TWI\_RHR.

RXRDY is used as Receive Ready for the PDC receive channel.

When a single data byte read is performed, with or without internal address (IADR), the START and STOP bits must be set at the same time. See Figure 34-8. When a multiple data byte read is performed, with or without internal address (IADR), the STOP bit must be set after the next-to-last data received. See Figure 34-9. For internal address usage, see Section 34.7.3.6 "Internal Address".

If the Receive Holding Register (TWI\_RHR) is full (RXRDY high) and the master is receiving data, the serial clock line is tied low before receiving the last bit of the data and until the TWI\_RHR is read. Once the TWI\_RHR is read, the master stops stretching the serial clock line and ends the data reception. See Figure 34-10.

**Warning:** When receiving multiple bytes in Master read mode, if the next-to-last access is not read (the RXRDY flag remains high), the last access is not completed until TWI\_RHR is read. The last access stops on the next-to-last bit. When the TWI\_RHR is read, the STOP bit command must be sent within a period of half a bit only, otherwise another read access might occur (spurious access).

A possible workaround is to set the STOP bit before reading the TWI\_RHR on the next-to-last access (within the interrupt handler).

Figure 34-8: Master Read with One Data Byte



Figure 34-9: Master Read with Multiple Data Bytes



Figure 34-10: Master Read Wait State with Multiple Data Bytes



#### 34.7.3.6 Internal Address

The TWI can perform transfers with 7-bit slave address devices and 10-bit slave address devices.

## 7-bit Slave Addressing

When addressing 7-bit slave devices, the internal address bytes are used to perform random address (read or write) accesses to reach one or more data bytes, e.g. within a memory page location in a serial memory. When performing read operations with an internal address, the TWI performs a write operation to set the internal address into the slave device, and then switch to Master receiver mode. Note that the second START condition (after sending the IADR) is sometimes called "repeated start" (Sr) in I<sup>2</sup>C fully-compatible devices. See Figure 34-11 and Figure 34-13 for master write operation with internal address.

The three internal address bytes are configurable through the Master Mode register (TWI\_MMR).

If the slave device supports only a 7-bit address, i.e., no internal address, IADRSZ must be set to 0.

Table 34-6 shows the abbreviations used in Figure 34-11 and Figure 34-12.

Table 34-6: Abbreviations

| Abbreviation | Definition       |
|--------------|------------------|
| S            | Start            |
| Sr           | Repeated Start   |
| Р            | Stop             |
| W            | Write            |
| R            | Read             |
| Α            | Acknowledge      |
| NA           | Not Acknowledge  |
| DADR         | Device Address   |
| IADR         | Internal Address |

Figure 34-11: Master Write with One, Two or Three Bytes Internal Address and One Data Byte



# Figure 34-12: Master Read with One, Two or Three Bytes Internal Address and One Data Byte



# 10-bit Slave Addressing

For a slave address higher than seven bits, the user must configure the address size (IADRSZ) and set the other slave address bits in the Internal Address register (TWI\_IADR). The two remaining internal address bytes, IADR[15:8] and IADR[23:16] can be used the same way as in 7-bit slave addressing.

Example: Address a 10-bit device (10-bit device address is b1 b2 b3 b4 b5 b6 b7 b8 b9 b10)

- Program IADRSZ = 1,
- 2. Program DADR with 1 1 1 1 0 b1 b2 (b1 is the MSB of the 10-bit address, b2, etc.)
- 3. Program TWI\_IADR with b3 b4 b5 b6 b7 b8 b9 b10 (b10 is the LSB of the 10-bit address)

Figure 34-13 below shows a byte write to a AT24LC512 EEPROM. This demonstrates the use of internal addresses to access the device.

Figure 34-13: Internal Address Usage



# 34.7.3.7 Using the Peripheral DMA Controller (PDC)

The use of the PDC significantly reduces the CPU load.

To ensure correct implementation, proceed as follows.

Data Transmit with the PDC

- 1. Initialize the transmit PDC (memory pointers, transfer size 1).
- 2. Configure the master (DADR, CKDIV, MREAD = 0, etc.)
- 3. Start the transfer by setting the PDC TXTEN bit.
- 4. Wait for the PDC ENDTX Flag either by using the polling method or ENDTX interrupt.
- Disable the PDC by setting the PDC TXTDIS bit.
- 6. Wait for the TXRDY flag in TWI SR.
- 7. Set the STOP bit in TWI CR.
- 8. Write the last character in TWI THR.
- 9. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWI\_SR.

Data Receive with the PDC

The PDC transfer size must be defined with the buffer size minus 2. The two remaining characters must be managed without PDC to ensure that the exact number of bytes are received regardless of system bus latency conditions encountered during the end of buffer transfer period.

In Slave mode, the number of characters to receive must be known in order to configure the PDC.

- 1. Initialize the receive PDC (memory pointers, transfer size 2).
- 2. Configure the master (DADR, CKDIV, MREAD = 1, etc.)
- 3. Set the PDC RXTEN bit.
- (Master Only) Write the START bit in the TWI\_CR to start the transfer.
- 5. Wait for the PDC ENDRX Flag either by using polling method or ENDRX interrupt.
- 6. Disable the PDC by setting the PDC RXTDIS bit.
- 7. Wait for the RXRDY flag in TWI SR.
- Set the STOP bit in TWI CR.
- 9. Read the penultimate character in TWI RHR.
- 10. Wait for the RXRDY flag in TWI\_SR.
- 11. Read the last character in TWI\_RHR.
- 12. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWI SR.

# 34.7.3.8 SMBus Quick Command (Master Mode Only)

The TWI can perform a quick command:

- 1. Configure the Master mode (DADR, CKDIV, etc.).
- 2. Write the MREAD bit in the TWI MMR at the value of the one-bit command to be sent.
- 3. Start the transfer by setting the QUICK bit in the TWI\_CR.

# Figure 34-14: SMBus Quick Command



# 34.7.3.9 Read/Write Flowcharts

The flowcharts in the following figures provide examples of read and write operations. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the Interrupt Enable Register (TWI\_IER) be configured first.

Figure 34-15: TWI Write Operation with Single Data Byte without Internal Address



Figure 34-16: TWI Write Operation with Single Data Byte and Internal Address



BEGIN Set TWI clock (CLDIV, CHDIV, CKDIV) in TWI CWGR (Needed only once) Set the Control register: - Master enable TWI\_CR = MSEN + SVDIS Set the Master Mode register: - Device slave address - Internal address size (if IADR used) - Transfer direction bit Write ==> bit MREAD = 0 No Internal address size = 0? Set the internal address TWI\_IADR = address Yes Load Transmit register TWI\_THR = Data to send Read Status register TWI\_THR = data to send No TXRDY = 1? Yes Data to send? Write STOP Command TWI\_CR = STOP Read Status register No TXCOMP = 1? Yes END

Figure 34-17: TWI Write Operation with Multiple Data Bytes with or without Internal Address

Figure 34-18: TWI Read Operation with Single Data Byte without Internal Address



Figure 34-19: TWI Read Operation with Single Data Byte and Internal Address



Figure 34-20: TWI Read Operation with Multiple Data Bytes with or without Internal Address



# 34.7.4 Multi-master Mode

### 34.7.4.1 Definition

In Multi-master mode, more than one master may handle the bus at the same time without data corruption by using arbitration.

Arbitration starts as soon as two or more masters place information on the bus at the same time, and stops (arbitration is lost) for the master that intends to send a logical one while the other master sends a logical zero.

As soon as a master lose arbitration, it stops sending data and listens to the bus in order to detect a stop. When the stop is detected, the master may put its data on the bus by performing arbitration.

Arbitration is illustrated in Figure 34-22.

#### 34.7.4.2 Two Multi-master Modes

Two Multi-master modes may be distinguished:

- 1. TWI is considered as a master only and will never be addressed.
- TWI may be either a master or a slave and may be addressed.

Note: Arbitration is supported in both Multi-master modes.

TWI as Master Only

In this mode, TWI is considered as a Master only (MSEN is always one) and must be driven like a Master with the ARBLST (Arbitration Lost) flag in addition.

If arbitration is lost (ARBLST = 1), the user must reinitiate the data transfer.

If the user starts a transfer (ex.: DADR + START + W + Write in THR) and if the bus is busy, the TWI automatically waits for a STOP condition on the bus to initiate the transfer (see Figure 34-21).

**Note:** The state of the bus (busy or free) is not shown in the user interface.

#### TWI as Master or Slave

The automatic reversal from Master to Slave is not supported in case of a lost arbitration.

Then, in the case where TWI may be either a Master or a Slave, the user must manage the pseudo Multi-master mode described in the steps below.

- 1. Program TWI in Slave mode (SADR + MSDIS + SVEN) and perform a slave access (if TWI is addressed).
- 2. If the TWI has to be set in Master mode, wait until the TXCOMP flag is at 1.
- 3. Program the Master mode (DADR + SVDIS + MSEN) and start the transfer (ex: START + Write in THR).
- 4. As soon as the Master mode is enabled, the TWI scans the bus in order to detect if it is busy or free. When the bus is considered free, TWI initiates the transfer.
- 5. As soon as the transfer is initiated and until a STOP condition is sent, the arbitration becomes relevant and the user must monitor the ARBLST flag.
- 6. If the arbitration is lost (ARBLST is set to 1), the user must program the TWI in Slave mode in case the Master that won the arbitration is required to access the TWI.
- If the TWI has to be set in Slave mode, wait until TXCOMP flag is at 1 and then program the Slave mode.

**Note:** If the arbitration is lost and the TWI is addressed, the TWI will not acknowledge even if it is programmed in Slave mode as soon as ARBLST is set to 1. Then the Master must repeat SADR.

Figure 34-21: Programmer Sends Data While the Bus is Busy



Figure 34-22: Arbitration Cases



DS60001717B-page 708 © 2022 Microchip Technology Inc.

The flowchart shown in Figure 34-23 gives an example of read and write operations in Multi-master mode.

Figure 34-23: Multi-master Flowchart



#### 34.7.5 Slave Mode

# 34.7.5.1 Definition

Slave mode is defined as a mode where the device receives the clock and the address from another device called the master.

In this mode, the device never initiates and never completes the transmission (START, REPEATED START and STOP conditions are always provided by the master).

## 34.7.5.2 Application Block Diagram

Figure 34-24: Slave Mode Typical Application Block Diagram



## 34.7.5.3 Programming Slave Mode

The following fields must be programmed before entering Slave mode:

- 1. TWI SMR.SADR: The slave device address is used in order to be accessed by master devices in Read or Write mode.
- 2. TWI\_CR.MSDIS: Disables the Master mode.
- 3. TWI\_CR.SVEN: Enables the Slave mode.

As the device receives the clock, values written in TWI\_CWGR are ignored.

# 34.7.5.4 Receiving Data

After a START or REPEATED START condition is detected and if the address sent by the Master matches with the Slave address programmed in the SADR (Slave Address) field, SVACC (Slave Access) flag is set and SVREAD (Slave Read) indicates the direction of the transfer.

SVACC remains high until a STOP condition or a repeated START is detected. When such a condition is detected, the EOSACC (End Of Slave Access) flag is set.

#### Read Sequence

In the case of a read sequence (SVREAD is high), TWI transfers data written in the TWI\_THR (TWI Transmit Holding Register) until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the read sequence TXCOMP (Transmission Complete) flag is set and SVACC reset.

As soon as data is written in the TWI\_THR, the TXRDY (Transmit Holding Register Ready) flag is reset, and it is set when the internal shifter is empty and the sent data acknowledged or not. If the data is not acknowledged, the NACK flag is set.

Note that a STOP or a REPEATED START always follows a NACK.

See Figure 34-25.

#### Write Sequence

In the case of a write sequence (SVREAD is low), the RXRDY (Receive Holding Register Ready) flag is set as soon as a character has been received in the TWI RHR (TWI Receive Holding Register). RXRDY is reset when reading the TWI RHR.

TWI continues receiving data until a STOP condition or a REPEATED\_START + an address different from SADR is detected. Note that at the end of the write sequence TXCOMP flag is set and SVACC reset.

See Figure 34-26.

# Clock Synchronization Sequence

If TWI\_RHR is not read in time, the TWI performs a clock synchronization.

Clock synchronization information is given by the bit SCLWS (Clock Wait State).

See Figure 34-29.

## Clock Stretching Sequence

If TWI THR is not written in time, the TWI performs a clock stretching.

Clock stretching information is given by the bit SCLWS (Clock Wait State).

See Figure 34-28.

#### General Call

In the case where a GENERAL CALL is performed, the GACC (General Call Access) flag is set.

After GACC is set, the user must interpret the meaning of the GENERAL CALL and decode the new address programming sequence. See Figure 34-27.

#### 34.7.5.5 Data Transfer

#### Read Operation

The Read mode is defined as a data requirement from the master.

After a START or a REPEATED START condition is detected, the decoding of the address starts. If the slave address (SADR) is decoded, SVACC is set and SVREAD indicates the direction of the transfer.

Until a STOP or REPEATED START condition is detected, TWI continues sending data loaded in the TWI THR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

Figure 34-25 describes the write operation.

Figure 34-25: Read Access Ordered by a Master



Note 1: When SVACC is low, the state of SVREAD becomes irrelevant.

2: TXRDY is reset when data has been transmitted from TWI\_THR to the internal shifter and set when this data has been acknowledged or non acknowledged.

# Write Operation

The Write mode is defined as a data transmission from the master.

After a START or a REPEATED START, the decoding of the address starts. If the slave address is decoded, SVACC is set and SVREAD indicates the direction of the transfer (SVREAD is low in this case).

Until a STOP or REPEATED START condition is detected, TWI stores the received data in the TWI RHR.

If a STOP condition or a REPEATED START + an address different from SADR is detected, SVACC is reset.

Figure 34-26 describes the write operation.

Figure 34-26: Write Access Ordered by a Master



Note 1: When SVACC is low, the state of SVREAD becomes irrelevant.

2: RXRDY is set when data has been transmitted from the internal shifter to the TWI RHR and reset when this data is read.

# General Call

The general call is performed in order to change the address of the slave.

If a GENERAL CALL is detected, GACC is set.

After the detection of GENERAL CALL, it is up to the programmer to decode the commands which come afterwards.

In case of a WRITE command, the programmer has to decode the programming sequence and program a new SADR if the programming sequence matches.

Figure 34-27 describes the GENERAL CALL access.

Figure 34-27: Master Performs a General Call



**Note:** This method allows the user to create a personal programming sequence by choosing the programming bytes and the number of them. The programming sequence has to be provided to the master.

# Clock Synchronization/Stretching

In both Read and Write modes, it may occur that TWI\_THR/TWI\_RHR buffer is not filled /emptied before transmission/reception of a new character. In this case, to avoid sending/receiving undesired data, a clock stretching/synchronization mechanism is implemented.

· Clock Stretching in Read Mode

The clock is tied low during the acknowledge phase if the internal shifter is empty and if a STOP or REPEATED START condition was not detected. It is tied low until the internal shifter is loaded.

Figure 34-28 describes clock stretching in Read mode.

Figure 34-28: Clock Stretching in Read Mode



- **Note 1:** TXRDY is reset when data has been written in the TWI\_THR to the internal shifter and set when this data has been acknowledged or non acknowledged.
  - 2: At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR.
  - 3: SCLWS is automatically set when the clock stretching mechanism is started.

· Clock Synchronization in Write Mode

The clock is tied low outside of the acknowledge phase if the internal shifter and the TWI\_RHR is full. If a STOP or REPEATED\_START condition was not detected, it is tied low until TWI\_RHR is read.

Figure 34-29 describes the clock synchronization in Write mode.

Figure 34-29: Clock Synchronization in Write Mode



- Note 1: At the end of the read sequence, TXCOMP is set after a STOP or after a REPEATED\_START + an address different from SADR.
  - 2: SCLWS is automatically set when the clock synchronization mechanism is started and automatically reset when the mechanism is finished.

# Reversal After a Repeated Start

· Reversal of Read to Write

The master initiates the communication by a read command and finishes it by a write command.

Figure 34-30 describes the repeated start + reversal from Read to Write mode.

Figure 34-30: Repeated Start + Reversal from Read to Write Mode



Note 1: TXCOMP is only set at the end of the transmission because after the repeated start, SADR is detected again.

· Reversal of Write to Read

The master initiates the communication by a write command and finishes it by a read command.

Figure 34-31 describes the repeated start + reversal from Write to Read mode.

Figure 34-31: Repeated Start + Reversal from Write to Read Mode



Note 1: In this case, if TWI\_THR has not been written at the end of the read command, the clock is automatically stretched before the ACK.

2: TXCOMP is only set at the end of the transmission because after the repeated start, SADR is detected again.

# 34.7.5.6 Using the Peripheral DMA Controller (PDC) in Slave Mode

The use of the PDC significantly reduces the CPU load.

Data Transmit with the PDC in Slave Mode

The following procedure shows an example of data transmission with PDC.

- 1. Initialize the transmit PDC (memory pointers, transfer size).
- 2. Start the transfer by setting the PDC TXTEN bit.
- 3. Wait for the PDC ENDTX flag by using either the polling method or the ENDTX interrupt.
- 4. Disable the PDC by setting the PDC TXTDIS bit.
- 5. (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWI\_SR.

Data Receive with the PDC in Slave Mode

The following procedure shows an example of data transmission with PDC where the number of characters to be received is known.

- 1. Initialize the receive PDC (memory pointers, transfer size).
- 2. Set the PDC RXTEN bit.
- Wait for the PDC ENDRX flag by using either the polling method or the ENDRX interrupt.
- 4. Disable the PDC by setting the PDC RXTDIS bit.
- (Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWI SR.

#### 34.7.5.7 Read Write Flowcharts

The flowchart shown in Figure 34-32 gives an example of read and write operations in Slave mode. A polling or interrupt method can be used to check the status bits. The interrupt method requires that the Interrupt Enable Register (TWI IER) be configured first.

START Set the SLAVE mode: SADR + MSDIS + SVEN Read Status Register Yes No SVACC = 1? GACC = 1? No SVREAD = 1? No EOSACC = 1? TXRDY= 1? No Yes Yes Write in TWI THR No TXCOMP = 1? No RXRDY= 1? Yes **END** Yes Read TWI\_RHR GENERAL CALL TREATMENT Decoding of the programming sequence Prog seq OK ? No Yes Change SADR

Figure 34-32: Read Write Flowchart in Slave Mode

# 34.7.6 Register Write Protection

To prevent any single software error from corrupting TWI behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the TWI Write Protection Mode Register (TWI\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the TWI Write Protection Status Register (TWI\_WPSR) is set and the WPVSRC field shows the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the TWI\_WPSR.

The following registers can be write-protected:

- TWI Slave Mode Register
- TWI Clock Waveform Generator Register

# 34.8 Two-wire Interface (TWI) User Interface

Table 34-7: Register Mapping

| Offset      | Register                                    | Name     | Access     | Reset      |  |
|-------------|---------------------------------------------|----------|------------|------------|--|
| 0x00        | Control Register                            | TWI_CR   | Write-only | _          |  |
| 0x04        | Master Mode Register                        | TWI_MMR  | Read/Write | 0x00000000 |  |
| 0x08        | Slave Mode Register                         | TWI_SMR  | Read/Write | 0x00000000 |  |
| 0x0C        | Internal Address Register                   | TWI_IADR | Read/Write | 0x00000000 |  |
| 0x10        | Clock Waveform Generator Register TWI_CWGR  |          | Read/Write | 0x00000000 |  |
| 0x14-0x1C   | Reserved                                    | _        | _          | _          |  |
| 0x20        | Status Register                             | TWI_SR   | Read-only  | 0x0000F009 |  |
| 0x24        | Interrupt Enable Register                   | TWI_IER  | Write-only | _          |  |
| 0x28        | Interrupt Disable Register                  | TWI_IDR  | Write-only | _          |  |
| 0x2C        | Interrupt Mask Register                     | TWI_IMR  | Read-only  | 0x00000000 |  |
| 0x30        | Receive Holding Register                    | TWI_RHR  | Read-only  | 0x00000000 |  |
| 0x34        | Transmit Holding Register                   | TWI_THR  | Write-only | _          |  |
| 0x38-0xE0   | Reserved                                    | -        | _          | _          |  |
| 0xE4        | Write Protection Mode Register              | TWI_WPMR | Read/Write | 0x00000000 |  |
| 0xE8        | Write Protection Status Register TWI_WPSR F |          | Read-only  | 0x00000000 |  |
| 0xEC-0xFC   | Reserved                                    | -        | _          | _          |  |
| 0x100-0x128 | Reserved for PDC registers                  | _        |            |            |  |

Note: All unlisted offset values are considered as "reserved".

© 2022 Microchip Technology Inc.

# 34.8.1 TWI Control Register

Name: TWI CR

Address:0x40018000 (0), 0x4001C000 (1)

Access: Write-only

| 31    | 30    | 29    | 28   | 27    | 26   | 25   | 24    |
|-------|-------|-------|------|-------|------|------|-------|
| _     | _     | _     | _    | _     | _    | _    | _     |
| 23    | 22    | 21    | 20   | 19    | 18   | 17   | 16    |
| _     | -     | _     | -    | _     | _    | _    | _     |
| 15    | 14    | 13    | 12   | 11    | 10   | 9    | 8     |
| _     | -     | _     | _    | _     | _    | _    | _     |
| 7     | 6     | 5     | 4    | 3     | 2    | 1    | 0     |
| SWRST | QUICK | SVDIS | SVEN | MSDIS | MSEN | STOP | START |

#### START: Send a START Condition

0: No effect.

1: A frame beginning with a START bit is transmitted according to the features defined in the TWI Master Mode Register (TWI\_MMR).

This action is necessary for the TWI to read data from a slave. When configured in Master mode with a write operation, a frame is sent as soon as the user writes a character in the Transmit Holding Register (TWI\_THR).

#### STOP: Send a STOP Condition

0: No effect.

- 1: STOP condition is sent just after completing the current byte transmission in Master read mode.
  - In single data byte master read, the START and STOP must both be set.
  - In multiple data bytes master read, the STOP must be set after the last data received but one.
  - In Master read mode, if a NACK bit is received, the STOP is automatically performed.
  - In master data write operation, a STOP condition is sent when transmission of the current data has ended.

#### MSEN: TWI Master Mode Enabled

0: No effect.

1: Enables the Master mode (MSDIS must be written to 0).

**Note:** Switching from Slave to Master mode is only permitted when TXCOMP = 1.

## **MSDIS: TWI Master Mode Disabled**

0: No effect.

1: The Master mode is disabled, all pending data is transmitted. The shifter and holding characters (if it contains data) are transmitted in case of write operation. In read operation, the character being transferred must be completely received before disabling.

#### **SVEN: TWI Slave Mode Enabled**

0: No effect.

1: Enables the Slave mode (SVDIS must be written to 0)

**Note:** Switching from master to Slave mode is only permitted when TXCOMP = 1.

#### **SVDIS: TWI Slave Mode Disabled**

0: No effect.

1: The Slave mode is disabled. The shifter and holding characters (if it contains data) are transmitted in case of read operation. In write operation, the character being transferred must be completely received before disabling.

## **QUICK: SMBus Quick Command**

0: No effect.

1: If Master mode is enabled, a SMBus Quick Command is sent.

#### **SWRST: Software Reset**

0: No effect.

1: Equivalent to a system reset.

## 34.8.2 TWI Master Mode Register

Name: TWI\_MMR

Address:0x40018004 (0), 0x4001C004 (1)

Access: Read/Write

| 31 | 30   | 29 | 28    | 27 | 26 | 25  | 24  |  |  |
|----|------|----|-------|----|----|-----|-----|--|--|
| _  | _    | _  | _     | _  | _  | _   | _   |  |  |
| 23 | 22   | 21 | 20    | 19 | 18 | 17  | 16  |  |  |
| _  | DADR |    |       |    |    |     |     |  |  |
| 15 | 14   | 13 | 12    | 11 | 10 | 9   | 8   |  |  |
| _  | _    | _  | MREAD | _  | -  | IAD | RSZ |  |  |
| 7  | 6    | 5  | 4     | 3  | 2  | 1   | 0   |  |  |
| _  | _    | _  | _     | _  | _  | _   | _   |  |  |

#### **IADRSZ: Internal Device Address Size**

| Value | Name   | Description                        |
|-------|--------|------------------------------------|
| 0     | NONE   | No internal device address         |
| 1     | 1_BYTE | One-byte internal device address   |
| 2     | 2_BYTE | Two-byte internal device address   |
| 3     | 3_BYTE | Three-byte internal device address |

## **MREAD: Master Read Direction**

0: Master write direction.

1: Master read direction.

#### **DADR: Device Address**

The device address is used to access slave devices in Read or Write mode. These bits are only used in Master mode.

## 34.8.3 TWI Slave Mode Register

Name: TWI\_SMR

Address:0x40018008 (0), 0x4001C008 (1)

Access: Read/Write

| 31 | 30 | 29 | 28 | 27   | 26 | 25 | 24 |
|----|----|----|----|------|----|----|----|
| _  | _  | -  | _  | _    | _  | -  | -  |
| 23 | 22 | 21 | 20 | 19   | 18 | 17 | 16 |
| _  |    |    |    | SADR |    |    |    |
| 15 | 14 | 13 | 12 | 11   | 10 | 9  | 8  |
| _  | _  | -  | -  | -    | _  |    |    |
| 7  | 6  | 5  | 4  | 3    | 2  | 1  | 0  |
| _  | _  | _  | _  | _    | _  | 1  | _  |

This register can only be written if the WPEN bit is cleared in the TWI Write Protection Mode Register.

#### **SADR: Slave Address**

The slave device address is used in Slave mode in order to be accessed by master devices in Read or Write mode.

SADR must be programmed before enabling the Slave mode or after a general call. Writes at other times have no effect.

## 34.8.4 TWI Internal Address Register

Name: TWI\_IADR

Address:0x4001800C (0), 0x4001C00C (1)

Access: Read/Write

| 31   | 30   | 29 | 28  | 27 | 26 | 25 | 24 |  |  |  |
|------|------|----|-----|----|----|----|----|--|--|--|
| _    | _    | _  | _   | _  | _  | _  | _  |  |  |  |
| 23   | 22   | 21 | 20  | 19 | 18 | 17 | 16 |  |  |  |
| IADR |      |    |     |    |    |    |    |  |  |  |
| 15   | 14   | 13 | 12  | 11 | 10 | 9  | 8  |  |  |  |
|      |      |    | IAI | DR |    |    |    |  |  |  |
| 7    | 6    | 5  | 4   | 3  | 2  | 1  | 0  |  |  |  |
|      | IADR |    |     |    |    |    |    |  |  |  |

**IADR: Internal Address** 

0, 1, 2 or 3 bytes depending on IADRSZ.

## 34.8.5 TWI Clock Waveform Generator Register

Name: TWI\_CWGR

Address:0x40018010 (0), 0x4001C010 (1)

Access: Read/Write

| 31 | 30    | 29 | 28 | 27  | 26    | 25 | 24 |  |  |  |
|----|-------|----|----|-----|-------|----|----|--|--|--|
| _  | _     | _  | _  | _   | _     | _  | _  |  |  |  |
| 23 | 22    | 21 | 20 | 19  | 18    | 17 | 16 |  |  |  |
| _  | _     | _  | _  | _   | CKDIV |    |    |  |  |  |
| 15 | 14    | 13 | 12 | 11  | 10    | 9  | 8  |  |  |  |
|    |       |    | СН | DIV |       |    |    |  |  |  |
| 7  | 6     | 5  | 4  | 3   | 2     | 1  | 0  |  |  |  |
|    | CLDIV |    |    |     |       |    |    |  |  |  |

This register can only be written if the WPEN bit is cleared in the TWI Write Protection Mode Register.

TWI\_CWGR is only used in Master mode.

**CLDIV: Clock Low Divider** 

The TWCK low period is defined as follows:  $t_{low}$  = ((CLDIV  $\times$  2<sup>CKDIV</sup>) + 4  $\times$   $t_{peripheral clock}$ 

**CHDIV: Clock High Divider** 

The TWCK high period is defined as follows:  $t_{high}$  = ((CHDIV  $\times$  2<sup>CKDIV</sup>) + 4  $\times$   $t_{peripheral clock}$ 

**CKDIV: Clock Divider** 

The TWCK is used to increase both SCL high and low periods.

## 34.8.6 TWI Status Register

Name: TWI SR

Address:0x40018020 (0), 0x4001C020 (1)

Access: Read-only

| 31     | 30     | 29    | 28    | 27     | 26    | 25     | 24     |
|--------|--------|-------|-------|--------|-------|--------|--------|
| _      | _      | -     | _     | _      | _     | -      | -      |
| 23     | 22     | 21    | 20    | 19     | 18    | 17     | 16     |
| _      | _      | _     | _     | _      | -     | -      | _      |
| 15     | 14     | 13    | 12    | 11     | 10    | 9      | 8      |
| TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCLWS | ARBLST | NACK   |
| 7      | 6      | 5     | 4     | 3      | 2     | 1      | 0      |
| _      | OVRE   | GACC  | SVACC | SVREAD | TXRDY | RXRDY  | TXCOMP |

#### TXCOMP: Transmission Completed (cleared by writing TWI\_THR)

## TXCOMP used in Master mode:

- 0: During the length of the current frame.
- 1: When both holding register and internal shifter are empty and STOP condition has been sent.

TXCOMP behavior in Master mode can be seen in Figure 34-7 and in Figure 34-9.

#### TXCOMP used in Slave mode:

- 0: As soon as a START is detected.
- 1: After a STOP or a REPEATED START + an address different from SADR is detected.

TXCOMP behavior in Slave mode can be seen in Figure 34-28, Figure 34-29, Figure 34-30 and Figure 34-31.

#### RXRDY: Receive Holding Register Ready (cleared by reading TWI\_RHR)

- 0: No character has been received since the last TWI\_RHR read operation.
- 1: A byte has been received in the TWI\_RHR since the last read.

RXRDY behavior in Master mode can be seen in Figure 34-9.

RXRDY behavior in Slave mode can be seen in Figure 34-26, Figure 34-29, Figure 34-30 and Figure 34-31.

#### TXRDY: Transmit Holding Register Ready (cleared by writing TWI\_THR)

#### TXRDY used in Master mode:

- 0: The transmit holding register has not been transferred into internal shifter. Set to 0 when writing into TWI\_THR.
- 1: As soon as a data byte is transferred from TWI\_THR to internal shifter or if a NACK error is detected, TXRDY is set at the same time as TXCOMP and NACK. TXRDY is also set when MSEN is set (enable TWI).

TXRDY behavior in Master mode can be seen in Figure 34-5, Figure 34-6 and Figure 34-7.

#### TXRDY used in Slave mode:

- 0: As soon as data is written in the TWI\_THR, until this data has been transmitted and acknowledged (ACK or NACK).
- 1: It indicates that the TWI\_THR is empty and that data has been transmitted and acknowledged.

If TXRDY is high and if a NACK has been detected, the transmission will be stopped. Thus when TRDY = NACK = 1, the programmer must not fill TWI THR to avoid losing it.

TXRDY behavior in Slave mode can be seen in Figure 34-25, Figure 34-28, Figure 34-30 and Figure 34-31.

#### SVREAD: Slave Read

This bit is only used in Slave mode. When SVACC is low (no Slave access has been detected) SVREAD is irrelevant.

- 0: Indicates that a write access is performed by a Master.
- 1: Indicates that a read access is performed by a Master.

SVREAD behavior can be seen in Figure 34-25, Figure 34-26, Figure 34-30 and Figure 34-31.

#### **SVACC: Slave Access**

This bit is only used in Slave mode.

- 0: TWI is not addressed. SVACC is automatically cleared after a NACK or a STOP condition is detected.
- 1: Indicates that the address decoding sequence has matched (A Master has sent SADR). SVACC remains high until a NACK or a STOP condition is detected.

SVACC behavior can be seen in Figure 34-25, Figure 34-26, Figure 34-30 and Figure 34-31.

#### GACC: General Call Access (cleared on read)

This bit is only used in Slave mode.

- 0: No General Call has been detected.
- 1: A General Call has been detected. After the detection of General Call, if need be, the programmer may acknowledge this access and decode the following bytes and respond according to the value of the bytes.

GACC behavior can be seen in Figure 34-27.

#### **OVRE: Overrun Error (cleared on read)**

This bit is only used in Master mode.

- 0: TWI RHR has not been loaded while RXRDY was set
- 1: TWI\_RHR has been loaded while RXRDY was set. Reset by read in TWI\_SR when TXCOMP is set.

## NACK: Not Acknowledged (cleared on read)

NACK used in Master mode:

- 0: Each data byte has been correctly received by the far-end side TWI slave component.
- 1: A data byte or an address byte has not been acknowledged by the slave component. Set at the same time as TXCOMP.

#### NACK used in Slave Read mode:

- 0: Each data byte has been correctly received by the Master.
- 1: In Read mode, a data byte has not been acknowledged by the Master. When NACK is set, the programmer must not fill TWI\_THR even if TXRDY is set, because that means that the Master will stop the data transfer or reinitiate it.

Note that in Slave write mode all data are acknowledged by the TWI.

#### ARBLST: Arbitration Lost (cleared on read)

This bit is only used in Master mode.

- 0: Arbitration won.
- 1: Arbitration lost. Another master of the TWI bus has won the multi-master arbitration. TXCOMP is set at the same time.

#### **SCLWS: Clock Wait State**

This bit is only used in Slave mode.

- 0: The clock is not stretched.
- 1: The clock is stretched. TWI\_THR / TWI\_RHR buffer is not filled / emptied before transmission / reception of a new character.

SCLWS behavior can be seen in Figure 34-28 and Figure 34-29.

## **EOSACC: End Of Slave Access (cleared on read)**

This bit is only used in Slave mode.

- 0: A slave access is being performed.
- 1: The Slave access is finished. End Of Slave Access is automatically set as soon as SVACC is reset.

EOSACC behavior can be seen in Figure 34-30 and Figure 34-31.

## ENDRX: End of RX buffer (cleared by writing TWI\_RCR or TWI\_RNCR)

- 0: The Receive Counter Register has not reached 0 since the last write in TWI\_RCR or TWI\_RNCR.
- 1: The Receive Counter Register has reached 0 since the last write in TWI\_RCR or TWI\_RNCR.

#### ENDTX: End of TX buffer (cleared by writing TWI\_TCR or TWI\_TNCR)

- 0: The Transmit Counter Register has not reached 0 since the last write in TWI\_TCR or TWI\_TNCR.
- 1: The Transmit Counter Register has reached 0 since the last write in TWI\_TCR or TWI\_TNCR.

## RXBUFF: RX Buffer Full (cleared by writing TWI\_RCR or TWI\_RNCR)

- 0: TWI\_RCR or TWI\_RNCR have a value other than 0.
- 1: Both TWI\_RCR and TWI\_RNCR have a value of 0.

## TXBUFE: TX Buffer Empty (cleared by writing TWI\_TCR or TWI\_TNCR)

- 0: TWI\_TCR or TWI\_TNCR have a value other than 0.
- 1: Both TWI\_TCR and TWI\_TNCR have a value of 0.

## 34.8.7 TWI Interrupt Enable Register

Name: TWI IER

Address:0x40018024 (0), 0x4001C024 (1)

Access: Write-only

| 31     | 30     | 29    | 28    | 27     | 26     | 25     | 24     |
|--------|--------|-------|-------|--------|--------|--------|--------|
| _      | _      | -     | -     | _      | _      | _      | _      |
| 23     | 22     | 21    | 20    | 19     | 18     | 17     | 16     |
| _      | _      | _     | _     | _      | _      | _      | _      |
| 15     | 14     | 13    | 12    | 11     | 10     | 9      | 8      |
| TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK   |
| 7      | 6      | 5     | 4     | 3      | 2      | 1      | 0      |
| _      | OVRE   | GACC  | SVACC | _      | TXRDY  | RXRDY  | TXCOMP |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

**TXCOMP: Transmission Completed Interrupt Enable** 

RXRDY: Receive Holding Register Ready Interrupt Enable

**TXRDY: Transmit Holding Register Ready Interrupt Enable** 

**SVACC: Slave Access Interrupt Enable** 

**GACC: General Call Access Interrupt Enable** 

**OVRE: Overrun Error Interrupt Enable** 

**NACK: Not Acknowledge Interrupt Enable** 

**ARBLST: Arbitration Lost Interrupt Enable** 

SCL\_WS: Clock Wait State Interrupt Enable

**EOSACC: End Of Slave Access Interrupt Enable** 

**ENDRX: End of Receive Buffer Interrupt Enable** 

**ENDTX: End of Transmit Buffer Interrupt Enable** 

**RXBUFF: Receive Buffer Full Interrupt Enable** 

**TXBUFE: Transmit Buffer Empty Interrupt Enable** 

## 34.8.8 TWI Interrupt Disable Register

Name: TWI IDR

Address:0x40018028 (0), 0x4001C028 (1)

Access: Write-only

| 31     | 30     | 29    | 28    | 27     | 26     | 25     | 24     |
|--------|--------|-------|-------|--------|--------|--------|--------|
| _      | _      | _     | _     | _      | _      | _      | _      |
| 23     | 22     | 21    | 20    | 19     | 18     | 17     | 16     |
| _      | _      | _     | _     | _      | _      | _      | _      |
| 15     | 14     | 13    | 12    | 11     | 10     | 9      | 8      |
| TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK   |
| 7      | 6      | 5     | 4     | 3      | 2      | 1      | 0      |
| _      | OVRE   | GACC  | SVACC | _      | TXRDY  | RXRDY  | TXCOMP |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

**TXCOMP: Transmission Completed Interrupt Disable** 

**RXRDY: Receive Holding Register Ready Interrupt Disable** 

**TXRDY: Transmit Holding Register Ready Interrupt Disable** 

**SVACC: Slave Access Interrupt Disable** 

**GACC: General Call Access Interrupt Disable** 

**OVRE: Overrun Error Interrupt Disable** 

**NACK: Not Acknowledge Interrupt Disable** 

**ARBLST: Arbitration Lost Interrupt Disable** 

SCL\_WS: Clock Wait State Interrupt Disable

**EOSACC: End Of Slave Access Interrupt Disable** 

**ENDRX: End of Receive Buffer Interrupt Disable** 

**ENDTX: End of Transmit Buffer Interrupt Disable** 

**RXBUFF: Receive Buffer Full Interrupt Disable** 

**TXBUFE: Transmit Buffer Empty Interrupt Disable** 

## 34.8.9 TWI Interrupt Mask Register

Name: TWI IMR

Address:0x4001802C (0), 0x4001C02C (1)

Access: Read-only

| 31     | 30     | 29    | 28    | 27     | 26     | 25     | 24     |
|--------|--------|-------|-------|--------|--------|--------|--------|
| _      | _      | -     | -     | _      | _      | _      | _      |
| 23     | 22     | 21    | 20    | 19     | 18     | 17     | 16     |
| _      | _      | _     | _     | _      | _      | _      | _      |
| 15     | 14     | 13    | 12    | 11     | 10     | 9      | 8      |
| TXBUFE | RXBUFF | ENDTX | ENDRX | EOSACC | SCL_WS | ARBLST | NACK   |
| 7      | 6      | 5     | 4     | 3      | 2      | 1      | 0      |
| _      | OVRE   | GACC  | SVACC | _      | TXRDY  | RXRDY  | TXCOMP |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

**TXCOMP: Transmission Completed Interrupt Mask** 

RXRDY: Receive Holding Register Ready Interrupt Mask

**TXRDY: Transmit Holding Register Ready Interrupt Mask** 

**SVACC: Slave Access Interrupt Mask** 

**GACC: General Call Access Interrupt Mask** 

**OVRE: Overrun Error Interrupt Mask** 

**NACK: Not Acknowledge Interrupt Mask** 

**ARBLST: Arbitration Lost Interrupt Mask** 

SCL\_WS: Clock Wait State Interrupt Mask

**EOSACC: End Of Slave Access Interrupt Mask** 

**ENDRX: End of Receive Buffer Interrupt Mask** 

**ENDTX: End of Transmit Buffer Interrupt Mask** 

**RXBUFF: Receive Buffer Full Interrupt Mask** 

**TXBUFE: Transmit Buffer Empty Interrupt Mask** 

## 34.8.10 TWI Receive Holding Register

Name: TWI\_RHR

Address:0x40018030 (0), 0x4001C030 (1)

Access: Read-only

| 31 | 30     | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|----|--------|----|----|----|----|----|----|--|--|--|
| _  | _      | _  | _  | _  | _  | _  | _  |  |  |  |
| 23 | 22     | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
| _  | _      | -  | 1  | 1  | 1  | 1  | _  |  |  |  |
| 15 | 14     | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
| _  | _      | _  | _  | _  | _  | -  | _  |  |  |  |
| 7  | 6      | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|    | RXDATA |    |    |    |    |    |    |  |  |  |

**RXDATA: Master or Slave Receive Holding Data** 

## 34.8.11 TWI Transmit Holding Register

Name: TWI\_THR

Address:0x40018034 (0), 0x4001C034 (1)

Access: Write-only

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
| _  | _  | _  | _   | _   | _  | _  | _  |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
| _  | _  | -  |     |     | 1  | ı  | _  |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
| _  | _  | _  | -   | -   | _  | -  | _  |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | TXD | ATA |    |    |    |

**TXDATA: Master or Slave Transmit Holding Data** 

## 34.8.12 TWI Write Protection Mode Register

Name:TWI\_WPMR

Address:0x400180E4 (0), 0x4001C0E4 (1)

Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24   |  |  |  |  |
|----|-------|----|-----|-----|----|----|------|--|--|--|--|
|    | WPKEY |    |     |     |    |    |      |  |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16   |  |  |  |  |
|    | WPKEY |    |     |     |    |    |      |  |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8    |  |  |  |  |
|    |       |    | WPI | KEY |    |    |      |  |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0    |  |  |  |  |
| _  | _     | _  | _   | _   | -  | -  | WPEN |  |  |  |  |

#### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x545749 ("TWI" in ASCII).

See Section 34.7.6 "Register Write Protection" for the list of registers that can be write-protected.

## **WPKEY: Write Protection Key**

| Value           | Name              | Description                                                                       |
|-----------------|-------------------|-----------------------------------------------------------------------------------|
| 0x545749 PASSWD | DASSIMD           | Writing any other value in this field aborts the write operation of the WPEN bit. |
|                 | Always reads as 0 |                                                                                   |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x545749 ("TWI" in ASCII).

## 34.8.13 TWI Write Protection Status Register

Name:TWI\_WPSR

Address:0x400180E8 (0), 0x4001C0E8 (1)

Access:Read-only

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24   |
|----|----|----|-----|------|----|----|------|
|    |    |    | WPV | 'SRC |    |    |      |
| 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16   |
|    |    |    | WPV | 'SRC |    |    |      |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8    |
|    |    |    | WPV | 'SRC |    |    |      |
| 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0    |
| -  | _  | _  | -   | _    | _  | -  | WPVS |

## **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the TWI WPSR.

1: A write protection violation has occurred since the last read of the TWI\_WPSR. If this violation is an unauthorized attempt to write a protected register, the violation is reported into field WPVSRC.

#### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC shows the register address offset at which a write access has been attempted.

## 35. Universal Asynchronous Receiver Transmitter (UART)

## 35.1 Description

The Universal Asynchronous Receiver Transmitter (UART) features a two-pin UART that can be used for communication and trace purposes and offers an ideal medium for in-situ programming solutions.

Moreover, the association with a peripheral DMA controller (PDC) permits packet handling for these tasks with processor time reduced to a minimum.

The optical link transceiver establishes electrically isolated serial communication with hand-held equipment, such as calibrators compliant with ANSI-C12.18 or IEC62056-21 norms.

### 35.2 Embedded Characteristics

- Two-pin UART
  - Independent Receiver and Transmitter with a Common Programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
  - Digital Filter on Receive Line
  - Interrupt Generation
  - Support for Two PDC Channels with Connection to Receiver and Transmitter
  - Optical Link Transceiver for Communication Compliant with ANSI-C12.18 or IEC62056-21 Norms

### 35.3 Block Diagram

Figure 35-1: UART Block Diagram



Table 35-1: UART Pin Description

| Pin Name | Description        | Туре   |
|----------|--------------------|--------|
| URXD     | UART Receive Data  | Input  |
| UTXD     | UART Transmit Data | Output |

## 35.4 Product Dependencies

#### 35.4.1 I/O Lines

The UART pins are multiplexed with PIO lines. The user must first configure the corresponding PIO Controller to enable I/O line operations of the UART.

Table 35-2: I/O Lines

| Instance | Signal | I/O Line | Peripheral |
|----------|--------|----------|------------|
| UART0    | URXD0  | PB4      | Α          |
| UART0    | UTXD0  | PB5      | Α          |
| UART1    | URXD1  | PC1      | Α          |
| UART1    | UTXD1  | PC0      | Α          |

## 35.4.2 Power Management

The UART clock can be controlled through the Power Management Controller (PMC). In this case, the user must first configure the PMC to enable the UART clock. Usually, the peripheral identifier used for this purpose is 1.

#### 35.4.3 Interrupt Sources

The UART interrupt line is connected to one of the interrupt sources of the Interrupt Controller. Interrupt handling requires programming of the Interrupt Controller before configuring the UART.

Table 35-3: Peripheral IDs

| Instance | ID |
|----------|----|
| UART0    | 8  |
| UART1    | 38 |

## 35.4.4 Optical Interface

The UART optical interface requires configuration of the PMC to generate 4096 kHz or 8192 kHz on the PLLA prior to any transfer.

### 35.5 Functional Description

The UART operates in Asynchronous mode only and supports only 8-bit character handling (with parity). It has no clock pin.

The UART is made up of a receiver and a transmitter that operate independently, and a common baud rate generator. Receiver timeout and transmitter time guard are not implemented. However, all the implemented features are compatible with those of a standard USART.

#### 35.5.1 Baud Rate Generator

The baud rate generator provides the bit period clock named baud rate clock to both the receiver and the transmitter.

The baud rate clock is the peripheral clock divided by 16 times the clock divisor (CD) value written in the Baud Rate Generator register (UART\_BRGR). If UART\_BRGR is set to 0, the baud rate clock is disabled and the UART remains inactive. The maximum allowable baud rate is peripheral clock divided by 16. The minimum allowable baud rate is peripheral clock divided by (16 x 65536).

Figure 35-2: Baud Rate Generator



#### 35.5.2 Receiver

#### 35.5.2.1 Receiver Reset, Enable and Disable

After device reset, the UART receiver is disabled and must be enabled before being used. The receiver can be enabled by writing the Control Register (UART\_CR) with the bit RXEN at 1. At this command, the receiver starts looking for a start bit.

The programmer can disable the receiver by writing UART\_CR with the bit RXDIS at 1. If the receiver is waiting for a start bit, it is immediately stopped. However, if the receiver has already detected a start bit and is receiving the data, it waits for the stop bit before actually stopping its operation.

The receiver can be put in reset state by writing UART\_CR with the bit RSTRX at 1. In this case, the receiver immediately stops its current operations and is disabled, whatever its current state. If RSTRX is applied when data is being processed, this data is lost.

#### 35.5.2.2 Start Detection and Data Sampling

The UART only supports asynchronous operations, and this affects only its receiver. The UART receiver detects the start of a received character by sampling the URXD signal until it detects a valid start bit. A low level (space) on URXD is interpreted as a valid start bit if it is detected for more than seven cycles of the sampling clock, which is 16 times the baud rate. Hence, a space that is longer than 7/16 of the bit period is detected as a valid start bit. A space which is 7/16 of a bit period or shorter is ignored and the receiver continues to wait for a valid start bit.

When a valid start bit has been detected, the receiver samples the URXD at the theoretical midpoint of each bit. It is assumed that each bit lasts 16 cycles of the sampling clock (1-bit period) so the bit sampling point is eight cycles (0.5-bit period) after the start of the bit. The first sampling point is therefore 24 cycles (1.5-bit periods) after detecting the falling edge of the start bit.

Each subsequent bit is sampled 16 cycles (1-bit period) after the previous one.

## Figure 35-3: Start Bit Detection



### Figure 35-4: Character Reception

Example: 8-bit, parity enabled 1 stop



#### 35.5.2.3 Receiver Ready

When a complete character is received, it is transferred to the Receive Holding Register (UART\_RHR) and the RXRDY status bit in the Status Register (UART\_SR) is set. The bit RXRDY is automatically cleared when UART\_RHR is read.

## Figure 35-5: Receiver Ready



#### 35.5.2.4 Receiver Overrun

The OVRE status bit in UART\_SR is set if UART\_RHR has not been read by the software (or the PDC) since the last transfer, the RXRDY bit is still set and a new character is received. OVRE is cleared when the software writes a 1 to the bit RSTSTA (Reset Status) in UART\_CR.

Figure 35-6: Receiver Overrun



#### 35.5.2.5 Parity Error

Each time a character is received, the receiver calculates the parity of the received data bits, in accordance with the field PAR in the Mode Register (UART\_MR). It then compares the result with the received parity bit. If different, the parity error bit PARE in UART\_SR is set at the same time RXRDY is set. The parity bit is cleared when UART\_CR is written with the bit RSTSTA (Reset Status) at 1. If a new character is received before the reset status command is written, the PARE bit remains at 1.

Figure 35-7: Parity Error



#### 35.5.2.6 Receiver Framing Error

When a start bit is detected, it generates a character reception when all the data bits have been sampled. The stop bit is also sampled and when it is detected at 0, the FRAME (Framing Error) bit in UART\_SR is set at the same time the RXRDY bit is set. The FRAME bit remains high until the Control Register (UART CR) is written with the bit RSTSTA at 1.

Figure 35-8: Receiver Framing Error



#### 35.5.2.7 Receiver Digital Filter

The UART embeds a digital filter on the receive line. It is disabled by default and can be enabled by writing a logical 1 in the FILTER bit of UART\_MR. When enabled, the receive line is sampled using the 16x bit clock and a three-sample filter (majority 2 over 3) determines the value of the line.

#### 35.5.3 Transmitter

#### 35.5.3.1 Transmitter Reset, Enable and Disable

After device reset, the UART transmitter is disabled and must be enabled before being used. The transmitter is enabled by writing UART\_CR with the bit TXEN at 1. From this command, the transmitter waits for a character to be written in the Transmit Holding Register (UART\_THR) before actually starting the transmission.

The programmer can disable the transmitter by writing UART\_CR with the bit TXDIS at 1. If the transmitter is not operating, it is immediately stopped. However, if a character is being processed into the internal shift register and/or a character has been written in the UART THR, the characters are completed before the transmitter is actually stopped.

The programmer can also put the transmitter in its reset state by writing the UART\_CR with the bit RSTTX at 1. This immediately stops the transmitter, whether or not it is processing characters.

#### 35.5.3.2 Transmit Format

The UART transmitter drives the pin UTXD at the baud rate clock speed. The line is driven depending on the format defined in UART\_MR and the data stored in the internal shift register. One start bit at level 0, then the 8 data bits, from the lowest to the highest bit, one optional parity bit and one stop bit at 1 are consecutively shifted out as shown in the following figure. The field PARE in UART\_MR defines whether or not a parity bit is shifted out. When a parity bit is enabled, it can be selected between an odd parity, an even parity, or a fixed space or mark bit.

Figure 35-9: Character Transmission



#### 35.5.3.3 Transmitter Control

When the transmitter is enabled, the bit TXRDY (Transmitter Ready) is set in UART\_SR. The transmission starts when the programmer writes in the UART\_THR, and after the written character is transferred from UART\_THR to the internal shift register. The TXRDY bit remains high until a second character is written in UART\_THR. As soon as the first character is completed, the last character written in UART\_THR is transferred into the internal shift register and TXRDY rises again, showing that the holding register is empty.

When both the internal shift register and UART\_THR are empty, i.e., all the characters written in UART\_THR have been processed, the TXEMPTY bit rises after the last stop bit has been completed.

Figure 35-10: Transmitter Control



#### 35.5.4 Optical Interface

To use the optical interface circuitry, the PLLA clock must be ready and programmed to generate a frequency within the range of 4096 up to 8192 kHz. This range allows a modulation by a clock with an adjustable frequency from 30 up to 60 kHz.

The optical interface is enabled by writing a 1 to the bit OPT\_EN in UART\_MR (see Section 35.6.2 "UART Mode Register").

When OPT EN = 1, the URXD pad is automatically configured in Analog mode and the analog comparator is enabled (see Figure 35-11).

To match the characteristics of the off-chip optical receiver circuitry, the voltage reference threshold of the embedded comparator can be adjusted from VDDIO/10 up to VDD/2 by programming the OPT\_CMPTH field in UART\_MR.

The NRZ output of the UART transmitter sub-module is modulated with the 30 up to 60 kHz modulation clock prior to driving the PIO controller.

A logical 0 on the UART transmitter sub-module output generates the said modulated signal (see Figure 35-12) having a frequency programmable from 30 kHz up to 60 kHz (38 kHz is the default value assuming the PLLA clock frequency is 8192 kHz). A logical 1 on the UART transmitter sub-module output generates a stuck-at 1 output signal (no modulation). The idle polarity of the modulated signal is 1 (OPT\_MDINV = 0 in UART\_MR).

The idle polarity of the modulated signal can be inverted by writing a 1 to the OPT\_MDINV bit in UART\_MR.

The duty cycle of the modulated signal can be adjusted from 6.25% up to 50% (default value) by steps of 6.25% by programming the OPT\_DUTY field in UART\_MR.

Figure 35-11: Optical Interface Block Diagram



Figure 35-12: Optical Interface Waveforms



The default configuration values of the optical link circuitries allow the 38 kHz modulation, a 50% duty cycle and an idle polarity allowing a direct drive of an IR LED through a resistor (see Figure 35-13).

Refer to Section 46. "Electrical Characteristics" for drive capability of the buffer associated with the UTXD output.

In case of direct drive of the IR LED as shown in Figure 35-13, the PIO must be programmed in Multi-driver mode (open-drain). To do so, the adequate index and values must be programmed into the PIO Multi-driver Enable Register (PIO\_MDER) (status reported on the PIO Multi-driver Status Register (PIO\_MDSR)). Refer to Section 32. "Parallel Input/Output Controller (PIO)" for details.

If an off-chip current amplifier is used to drive the transmitting of the IR LED, the PIO may be programmed in Default drive mode (non open-drain) for the line index driving the UTXD output, or in Open-drain mode depending on the type of external circuitry.

Figure 35-13: Optical Interface Connected to IR Components



## 35.5.5 Peripheral DMA Controller (PDC)

Both the receiver and the transmitter of the UART are connected to a PDC.

The PDC channels are programmed via registers that are mapped within the UART user interface from the offset 0x100. The status bits are reported in UART\_SR and generate an interrupt.

The RXRDY bit triggers the PDC channel data transfer of the receiver. This results in a read of the data in UART\_RHR. The TXRDY bit triggers the PDC channel data transfer of the transmitter. This results in a write of data in UART\_THR.

#### 35.5.6 Test Modes

The UART supports three test modes. These modes of operation are programmed by using the CHMODE field in UART MR.

The Automatic echo mode allows a bit-by-bit retransmission. When a bit is received on the URXD line, it is sent to the UTXD line. The transmitter operates normally, but has no effect on the UTXD line.

The Local loopback mode allows the transmitted characters to be received. UTXD and URXD pins are not used and the output of the transmitter is internally connected to the input of the receiver. The URXD pin level has no effect and the UTXD line is held high, as in idle state.

The Remote loopback mode directly connects the URXD pin to the UTXD line. The transmitter and the receiver are disabled and have no effect. This mode allows a bit-by-bit retransmission.

Figure 35-14: Test Modes



## 35.6 Universal Asynchronous Receiver Transmitter (UART) User Interface

Table 35-4: Register Mapping

| Offset        | Register                     | Name      | Access     | Reset       |
|---------------|------------------------------|-----------|------------|-------------|
| 0x0000        | Control Register             | UART_CR   | Write-only | _           |
| 0x0004        | Mode Register                | UART_MR   | Read/Write | 0x0013_0000 |
| 0x0008        | Interrupt Enable Register    | UART_IER  | Write-only | _           |
| 0x000C        | Interrupt Disable Register   | UART_IDR  | Write-only | _           |
| 0x0010        | Interrupt Mask Register      | UART_IMR  | Read-only  | 0x0         |
| 0x0014        | Status Register              | UART_SR   | Read-only  | _           |
| 0x0018        | Receive Holding Register     | UART_RHR  | Read-only  | 0x0         |
| 0x001C        | Transmit Holding Register    | UART_THR  | Write-only | _           |
| 0x0020        | Baud Rate Generator Register | UART_BRGR | Read/Write | 0x0         |
| 0x0024        | Reserved                     | _         | _          | _           |
| 0x0028-0x003C | Reserved                     | _         | _          | _           |
| 0x0040-0x00E8 | Reserved                     | _         | -          | _           |
| 0x00EC-0x00FC | Reserved                     | _         | _          | _           |
| 0x0100-0x0128 | Reserved for PDC registers   | _         |            | _           |

© 2022 Microchip Technology Inc. DS60001717B-page 745

## 35.6.1 UART Control Register

Name:UART\_CR

Address:0x400E0600 (0), 0x48004000 (1)

Access:Write-only

| 31    | 30   | 29    | 28   | 27    | 26    | 25 | 24     |
|-------|------|-------|------|-------|-------|----|--------|
| _     | ı    | _     | _    |       | ı     | ı  | _      |
| 23    | 22   | 21    | 20   | 19    | 18    | 17 | 16     |
| _     | ı    | _     | _    |       | ı     | ı  | _      |
| 15    | 14   | 13    | 12   | 11    | 10    | 9  | 8      |
| _     | -    | _     | _    | -     | -     | -  | RSTSTA |
| 7     | 6    | 5     | 4    | 3     | 2     | 1  | 0      |
| TXDIS | TXEN | RXDIS | RXEN | RSTTX | RSTRX | _  | _      |

#### **RSTRX: Reset Receiver**

0: No effect.

1: The receiver logic is reset and disabled. If a character is being received, the reception is aborted.

#### **RSTTX: Reset Transmitter**

0: No effect.

1: The transmitter logic is reset and disabled. If a character is being transmitted, the transmission is aborted.

#### **RXEN: Receiver Enable**

0: No effect.

1: The receiver is enabled if RXDIS is 0.

#### **RXDIS: Receiver Disable**

0: No effect.

1: The receiver is disabled. If a character is being processed and RSTRX is not set, the character is completed before the receiver is stopped.

#### **TXEN: Transmitter Enable**

0: No effect.

1: The transmitter is enabled if TXDIS is 0.

#### **TXDIS: Transmitter Disable**

0: No effect.

1: The transmitter is disabled. If a character is being processed and a character has been written in the UART\_THR and RSTTX is not set, both characters are completed before the transmitter is stopped.

## **RSTSTA: Reset Status**

0: No effect.

1: Resets the status bits PARE, FRAME and OVRE in the UART\_SR.

## 35.6.2 UART Mode Register

Name:UART\_MR

Address:0x400E0604 (0), 0x48004004 (1)

Access:Read/Write

| 31  | 30   | 29        | 28     | 27 | 26         | 25        | 24     |
|-----|------|-----------|--------|----|------------|-----------|--------|
| _   |      | OPT_CMPTH |        | _  |            | OPT_DUTY  |        |
| 23  | 22   | 21        | 20     | 19 | 18         | 17        | 16     |
| _   | _    | -         |        |    | OPT_CLKDIV |           |        |
| 15  | 14   | 13        | 12     | 11 | 10         | 9         | 8      |
| CHN | MODE | -         | _      |    | PAR        |           | _      |
| 7   | 6    | 5         | 4      | 3  | 2          | 1         | 0      |
| _   | _    | 1         | FILTER | 1  | OPT_MDINV  | OPT_RXINV | OPT_EN |

## **OPT\_EN: UART Optical Interface Enable**

| Value | Name     | Description                                                  |
|-------|----------|--------------------------------------------------------------|
| 0     | DISABLED | The UART transmitter data is not inverted before modulation. |
| 1     | ENABLED  | The UART transmitter data is inverted before modulation.     |

## **OPT\_RXINV: UART Receive Data Inverted**

| Value | Name     | Description                                                      |
|-------|----------|------------------------------------------------------------------|
| 0     | DISABLED | The comparator data output is not inverted before entering UART. |
| 1     | ENABLED  | The comparator data output is inverted before entering UART.     |

## **OPT\_MDINV: UART Modulated Data Inverted**

| Value | Name     | Description                                  |  |
|-------|----------|----------------------------------------------|--|
| 0     | DISABLED | The output of the modulator is not inverted. |  |
| 1     | ENABLED  | The output of the modulator is inverted.     |  |

## **FILTER: Receiver Digital Filter**

0 (DISABLED): UART does not filter the receive line.

1 (ENABLED): UART filters the receive line using a three-sample filter (16x-bit clock) (2 over 3 majority).

## **PAR: Parity Type**

| Value | Name  | Description               |
|-------|-------|---------------------------|
| 0     | EVEN  | Even Parity               |
| 1     | ODD   | Odd Parity                |
| 2     | SPACE | Space: parity forced to 0 |
| 3     | MARK  | Mark: parity forced to 1  |
| 4     | NO    | No parity                 |

© 2022 Microchip Technology Inc.

#### **CHMODE: Channel Mode**

| Value | Name            | Description     |
|-------|-----------------|-----------------|
| 0     | NORMAL          | Normal mode     |
| 1     | AUTOMATIC       | Automatic echo  |
| 2     | LOCAL_LOOPBACK  | Local loopback  |
| 3     | REMOTE_LOOPBACK | Remote loopback |

## **OPT\_CLKDIV: Optical Link Clock Divider**

0 to 31: The optical modulation clock frequency is defined by PLLACK / (8 \* (OPT\_CLKDIV + 8)).

## **OPT\_DUTY: Optical Link Modulation Clock Duty Cycle**

| Value | Name       | Description                            |
|-------|------------|----------------------------------------|
| 0     | DUTY_50    | Modulation clock duty cycle Is 50%.    |
| 1     | DUTY_43P75 | Modulation clock duty cycle Is 43.75%. |
| 2     | DUTY_37P5  | Modulation clock duty cycle Is 37.5%.  |
| 3     | DUTY_31P25 | Modulation clock duty cycle Is 31.75%. |
| 4     | DUTY_25    | Modulation clock duty cycle Is 25%.    |
| 5     | DUTY_18P75 | Modulation clock duty cycle Is 18.75%. |
| 6     | DUTY_12P5  | Modulation clock duty cycle Is 12.5%.  |
| 7     | DUTY_6P25  | Modulation clock duty cycle Is 6.25%.  |

## **OPT\_CMPTH: Receive Path Comparator Threshold**

| Value | Name         | Description                              |
|-------|--------------|------------------------------------------|
| 0     | VDDIO_DIV2   | Comparator threshold is VDDIO/2 volts.   |
| 1     | VDDIO_DIV2P5 | Comparator threshold is VDDIO/2.5 volts. |
| 2     | VDDIO_DIV3P3 | Comparator threshold is VDDIO/3.3 volts. |
| 3     | VDDIO_DIV5   | Comparator threshold is VDDIO/5 volts.   |
| 4     | VDDIO_DIV10  | Comparator threshold is VDDIO/10 volts.  |

## 35.6.3 UART Interrupt Enable Register

Name:UART\_IER

Address:0x400E0608 (0), 0x48004008 (1)

Access:Write-only

| 31   | 30    | 29   | 28     | 27     | 26 | 25      | 24    |
|------|-------|------|--------|--------|----|---------|-------|
| _    | 1     | 1    | _      | _      | 1  | -       | _     |
| 23   | 22    | 21   | 20     | 19     | 18 | 17      | 16    |
| _    | _     | -    | _      | _      | _  | _       | _     |
| 15   | 14    | 13   | 12     | 11     | 10 | 9       | 8     |
| _    | -     | -    | RXBUFF | TXBUFE | -  | TXEMPTY | _     |
| 7    | 6     | 5    | 4      | 3      | 2  | 1       | 0     |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | _  | TXRDY   | RXRDY |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

RXRDY: Enable RXRDY Interrupt

**TXRDY: Enable TXRDY Interrupt** 

**ENDRX: Enable End of Receive Transfer Interrupt** 

**ENDTX: Enable End of Transmit Interrupt** 

**OVRE: Enable Overrun Error Interrupt** 

FRAME: Enable Framing Error Interrupt

**PARE: Enable Parity Error Interrupt** 

**TXEMPTY: Enable TXEMPTY Interrupt** 

**TXBUFE: Enable Buffer Empty Interrupt** 

**RXBUFF: Enable Buffer Full Interrupt** 

## 35.6.4 UART Interrupt Disable Register

Name:UART\_IDR

Address:0x400E060C (0), 0x4800400C (1)

Access:Write-only

| 31   | 30    | 29   | 28     | 27     | 26 | 25      | 24    |
|------|-------|------|--------|--------|----|---------|-------|
| _    | 1     | -    | _      | _      | 1  | 1       | _     |
| 23   | 22    | 21   | 20     | 19     | 18 | 17      | 16    |
| _    | ı     | ı    | _      | _      | ı  | I       | _     |
| 15   | 14    | 13   | 12     | 11     | 10 | 9       | 8     |
| _    | ı     | ı    | RXBUFF | TXBUFE | ı  | TXEMPTY | _     |
| 7    | 6     | 5    | 4      | 3      | 2  | 1       | 0     |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | -  | TXRDY   | RXRDY |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

RXRDY: Disable RXRDY Interrupt

**TXRDY: Disable TXRDY Interrupt** 

**ENDRX: Disable End of Receive Transfer Interrupt** 

**ENDTX: Disable End of Transmit Interrupt** 

**OVRE: Disable Overrun Error Interrupt** 

**FRAME: Disable Framing Error Interrupt** 

PARE: Disable Parity Error Interrupt

**TXEMPTY: Disable TXEMPTY Interrupt** 

**TXBUFE: Disable Buffer Empty Interrupt** 

**RXBUFF: Disable Buffer Full Interrupt** 

## 35.6.5 UART Interrupt Mask Register

Name:UART\_IMR

Address:0x400E0610 (0), 0x48004010 (1)

Access:Read-only

| 31   | 30    | 29   | 28     | 27     | 26 | 25      | 24    |
|------|-------|------|--------|--------|----|---------|-------|
| _    | 1     | -    | _      | _      | 1  | 1       | _     |
| 23   | 22    | 21   | 20     | 19     | 18 | 17      | 16    |
| _    | ı     | ı    | _      | _      | ı  | I       | _     |
| 15   | 14    | 13   | 12     | 11     | 10 | 9       | 8     |
| _    | ı     | ı    | RXBUFF | TXBUFE | ı  | TXEMPTY | _     |
| 7    | 6     | 5    | 4      | 3      | 2  | 1       | 0     |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | -  | TXRDY   | RXRDY |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

**RXRDY: Mask RXRDY Interrupt** 

**TXRDY: Disable TXRDY Interrupt** 

**ENDRX: Mask End of Receive Transfer Interrupt** 

**ENDTX: Mask End of Transmit Interrupt** 

**OVRE: Mask Overrun Error Interrupt** 

**FRAME: Mask Framing Error Interrupt** 

**PARE: Mask Parity Error Interrupt** 

**TXEMPTY: Mask TXEMPTY Interrupt** 

**TXBUFE: Mask TXBUFE Interrupt** 

**RXBUFF: Mask RXBUFF Interrupt** 

## 35.6.6 UART Status Register

Name:UART SR

Address:0x400E0614 (0), 0x48004014 (1)

Access:Read-only

| 31   | 30    | 29   | 28     | 27     | 26 | 25      | 24    |
|------|-------|------|--------|--------|----|---------|-------|
| _    | _     | _    | _      |        | ı  | ı       | _     |
| 23   | 22    | 21   | 20     | 19     | 18 | 17      | 16    |
| _    | _     | _    | _      | _      | _  | _       | _     |
| 15   | 14    | 13   | 12     | 11     | 10 | 9       | 8     |
| _    | _     | _    | RXBUFF | TXBUFE | -  | TXEMPTY | _     |
| 7    | 6     | 5    | 4      | 3      | 2  | 1       | 0     |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | _  | TXRDY   | RXRDY |

### **RXRDY: Receiver Ready**

0: No character has been received since the last read of the UART\_RHR, or the receiver is disabled.

1: At least one complete character has been received, transferred to UART\_RHR and not yet read.

#### **TXRDY: Transmitter Ready**

0: A character has been written to UART THR and not yet transferred to the internal shift register, or the transmitter is disabled.

1: There is no character written to UART\_THR not yet transferred to the internal shift register.

#### **ENDRX: End of Receiver Transfer**

0: The end of transfer signal from the receiver PDC channel is inactive.

1: The end of transfer signal from the receiver PDC channel is active.

#### **ENDTX: End of Transmitter Transfer**

0: The end of transfer signal from the transmitter PDC channel is inactive.

1: The end of transfer signal from the transmitter PDC channel is active.

#### **OVRE: Overrun Error**

0: No overrun error has occurred since the last RSTSTA.

1: At least one overrun error has occurred since the last RSTSTA.

## **FRAME: Framing Error**

0: No framing error has occurred since the last RSTSTA.

1: At least one framing error has occurred since the last RSTSTA.

## **PARE: Parity Error**

0: No parity error has occurred since the last RSTSTA.

1: At least one parity error has occurred since the last RSTSTA.

## **TXEMPTY: Transmitter Empty**

0: There are characters in UART THR, or characters being processed by the transmitter, or the transmitter is disabled.

1: There are no characters in UART THR and there are no characters being processed by the transmitter.

#### **TXBUFE: Transmission Buffer Empty**

0: The buffer empty signal from the transmitter PDC channel is inactive.

1: The buffer empty signal from the transmitter PDC channel is active.

## **RXBUFF: Receive Buffer Full**

- 0: The buffer full signal from the receiver PDC channel is inactive.
- 1: The buffer full signal from the receiver PDC channel is active.

## 35.6.7 UART Receiver Holding Register

Name:UART\_RHR

Address:0x400E0618 (0), 0x48004018 (1)

Access:Read-only

| 31 | 30       | 29 | 28  | 27  | 26       | 25 | 24 |
|----|----------|----|-----|-----|----------|----|----|
| _  | _        | _  | _   | _   | _        | _  | _  |
| 23 | 22       | 21 | 20  | 19  | 18       | 17 | 16 |
| _  | -        | ı  | ı   | -   | 1        | I  | _  |
| 15 | 14       | 13 | 12  | 11  | 10       | 9  | 8  |
| _  | _        | _  | _   | _   | _        | 1  | _  |
| 7  | 6        | 5  | 4   | 3   | 2        | 1  | 0  |
|    | <u>-</u> |    | RXC | CHR | <u>-</u> |    | `  |

**RXCHR: Received Character** 

Last received character if RXRDY is set.

## 35.6.8 UART Transmit Holding Register

Name:UART\_THR

Address:0x400E061C (0), 0x4800401C (1)

Access:Write-only

| 31 | 30 | 29 | 28  | 27 | 26 | 25 | 24 |
|----|----|----|-----|----|----|----|----|
| _  | _  | _  | _   | _  | _  | -  | _  |
| 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16 |
| _  | -  | 1  | _   | -  | _  | ı  | _  |
| 15 | 14 | 13 | 12  | 11 | 10 | 9  | 8  |
| _  |    |    | _   |    | 1  | I  | _  |
| 7  | 6  | 5  | 4   | 3  | 2  | 1  | 0  |
|    |    |    | TXC | HR |    |    |    |

## **TXCHR: Character to be Transmitted**

Next character to be transmitted after the current character if TXRDY is not set.

## 35.6.9 UART Baud Rate Generator Register

Name:UART\_BRGR

Address:0x400E0620 (0), 0x48004020 (1)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |  |  |
|----|----|----|----|----|----|----|----|--|--|--|--|--|--|
| _  |    | ı  | ı  | ı  |    | _  | _  |  |  |  |  |  |  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |  |  |
| _  |    | ı  | ı  | ı  |    | _  | _  |  |  |  |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |  |  |
|    | CD |    |    |    |    |    |    |  |  |  |  |  |  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |  |  |
|    |    |    | С  | D  | CD |    |    |  |  |  |  |  |  |

**CD: Clock Divisor** 

0: Baud rate clock is disabled

1 to 65,535:

$$\text{CD = } \frac{f_{peripheral \ clock}}{16 \times Baud \ Rate}$$

## 36. Universal Synchronous Asynchronous Receiver Transceiver (USART)

## 36.1 Description

The Universal Synchronous Asynchronous Receiver Transceiver (USART) provides one full duplex universal synchronous asynchronous serial link. Data frame format is widely programmable (data length, parity, number of stop bits) to support a maximum of standards. The receiver implements parity error, framing error and overrun error detection. The receiver time-out enables handling variable-length frames and the transmitter timeguard facilitates communications with slow remote devices. Multidrop communications are also supported through address bit handling in reception and transmission.

The USART features three test modes: Remote loopback, Local loopback and Automatic echo.

The USART supports specific operating modes providing interfaces on RS485, and SPI buses, with ISO7816 T = 0 or T = 1 smart card slots and infrared transceivers. The hardware handshaking feature enables an out-of-band flow control by automatic management of the pins RTS and CTS.

The USART supports the connection to the Peripheral DMA Controller, which enables data transfers to the transmitter and from the receiver. The PDC provides chained buffer management without any intervention of the processor.

#### 36.2 Embedded Characteristics

- · Programmable Baud Rate Generator
- · 5- to 9-bit Full-duplex Synchronous or Asynchronous Serial Communications
  - 1, 1.5 or 2 Stop Bits in Asynchronous Mode or 1 or 2 Stop Bits in Synchronous Mode
  - Parity Generation and Error Detection
  - Framing Error Detection, Overrun Error Detection
  - Digital Filter on Receive Line
  - MSB- or LSB-first
  - Optional Break Generation and Detection
  - By 8 or by 16 Over-sampling Receiver Frequency
  - Optional Hardware Handshaking RTS-CTS
  - Receiver Time-out and Transmitter Timeguard
  - Optional Multidrop Mode with Address Generation and Detection
- · RS485 with Driver Control Signal
- ISO7816, T = 0 or T = 1 Protocols for Interfacing with Smart Cards
  - NACK Handling, Error Counter with Repetition and Iteration Limit
- · IrDA Modulation and Demodulation
  - Communication at up to 115.2 kbit/s
- SPI Mode
  - Master or Slave
  - Serial Clock Programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to fperipheral clock/6
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo
- · Supports Connection of:
  - Two Peripheral DMA Controller Channels (PDC)

# **SAM4C SERIES**

- · Offers Buffer Transfer without Processor Intervention
- · Register Write Protection

## 36.3 Block Diagram

Figure 36-1: USART Block Diagram



## 36.4 I/O Lines Description

Table 36-1: I/O Line Description

| Name | Description                                      | Type   | Active Level |  |
|------|--------------------------------------------------|--------|--------------|--|
| SCK  | Serial Clock                                     | I/O    | _            |  |
|      | Transmit Serial Data                             |        |              |  |
| TXD  | or Master Out Slave In (MOSI) in SPI master mode | I/O    | _            |  |
|      | or Master In Slave Out (MISO) in SPI slave mode  |        |              |  |
|      | Receive Serial Data                              |        |              |  |
| RXD  | or Master In Slave Out (MISO) in SPI master mode | Input  | _            |  |
|      | or Master Out Slave In (MOSI) in SPI slave mode  |        |              |  |
| CTS  | Clear to Send                                    | Input  | Low          |  |
| CIS  | or Slave Select (NSS) in SPI slave mode          | iriput | LOW          |  |
| RTS  | Request to Send                                  | Output | Low          |  |
| KIS  | or Slave Select (NSS) in SPI master mode         | Output | Low          |  |

## 36.5 Product Dependencies

#### 36.5.1 I/O Lines

The pins used for interfacing the USART may be multiplexed with the PIO lines. The programmer must first program the PIO controller to assign the desired USART pins to their peripheral function. If I/O lines of the USART are not used by the application, they can be used for other purposes by the PIO Controller.

Table 36-2: I/O Lines

| Instance | Signal | I/O Line | Peripheral |
|----------|--------|----------|------------|
| USART0   | CTS0   | PA20     | А          |
| USART0   | RTS0   | PA19     | А          |
| USART0   | RXD0   | PB16     | А          |
| USART0   | SCK0   | PB18     | А          |
| USART0   | TXD0   | PB17     | А          |
| USART1   | CTS1   | PA18     | А          |
| USART1   | RTS1   | PA17     | А          |
| USART1   | RXD1   | PA11     | А          |
| USART1   | SCK1   | PA16     | А          |
| USART1   | TXD1   | PA12     | А          |
| USART2   | CTS2   | PA15     | А          |
| USART2   | RTS2   | PA14     | А          |
| USART2   | RXD2   | PA9      | А          |
| USART2   | SCK2   | PA13     | А          |
| USART2   | TXD2   | PA10     | А          |
| USART3   | CTS3   | PA1      | А          |
| USART3   | RTS3   | PA0      | А          |
| USART3   | RXD3   | PA3      | А          |
| USART3   | SCK3   | PA2      | А          |
| USART3   | TXD3   | PA4      | А          |
| USART4   | CTS4   | PA26     | А          |
| USART4   | RTS4   | PB22     | А          |
| USART4   | RXD4   | PB19     | А          |
| USART4   | SCK4   | PB21     | А          |
| USART4   | TXD4   | PB20     | А          |

## 36.5.2 Power Management

The USART is not continuously clocked. The programmer must first enable the USART clock in the Power Management Controller (PMC) before using the USART. However, if the application does not require USART operations, the USART clock can be stopped when not needed and be restarted later. In this case, the USART will resume its operations where it left off.

#### 36.5.3 Interrupt Sources

The USART interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the USART interrupt requires the Interrupt Controller to be programmed first.

Table 36-3: Peripheral IDs

| Instance | ID |
|----------|----|
| USART0   | 14 |
| USART1   | 15 |
| USART2   | 16 |
| USART3   | 17 |
| USART4   | 18 |

## 36.6 Functional Description

#### 36.6.1 Baud Rate Generator

The baud rate generator provides the bit period clock, also named the baud rate clock, to both the receiver and the transmitter.

The baud rate generator clock source is selected by configuring the USCLKS field in the USART Mode Register (US\_MR) to one of the following:

- · The peripheral clock
- · A division of the peripheral clock, where the divider is product-dependent, but generally set to 8
- The external clock, available on the SCK pin

The baud rate generator is based upon a 16-bit divider, which is programmed with the CD field of the Baud Rate Generator register (US\_BRGR). If a 0 is written to CD, the baud rate generator does not generate any clock. If a 1 is written to CD, the divider is bypassed and becomes inactive.

If the external SCK clock is selected, the duration of the low and high levels of the signal provided on the SCK pin must be longer than a peripheral clock period. The frequency of the signal provided on SCK must be at least 3 times lower than the frequency provided on the peripheral clock in USART mode (field USART\_MODE differs from 0xE or 0xF), or 6 times lower in SPI mode (field USART\_MODE equals 0xE or 0xF).

Figure 36-2: Baud Rate Generator



#### 36.6.1.1 Baud Rate in Asynchronous Mode

If the USART is programmed to operate in Asynchronous mode, the selected clock is first divided by CD, which is field programmed in the US\_BRGR. The resulting clock is provided to the receiver as a sampling clock and then divided by 16 or 8, depending on how the OVER bit in the US MR is programmed.

If OVER is set, the receiver sampling is eight times higher than the baud rate clock. If OVER is cleared, the sampling is performed at 16 times the baud rate clock.

The baud rate is calculated as per the following formula:

$$Baudrate = \frac{SelectedClock}{(8(2 - Over)CD)}$$

This gives a maximum baud rate of peripheral clock divided by 8, assuming that the peripheral clock is the highest possible clock and that the OVER bit is set.

· Baud Rate Calculation Example

Table 36-4 shows calculations of CD to obtain a baud rate at 38,400 bit/s for different source clock frequencies. This table also shows the actual resulting baud rate and the error.

Table 36-4: Baud Rate Example (OVER = 0)

| Source Clock<br>(MHz) | Expected Baud Rate (bit/s) | Calculation Result | CD | Actual Baud Rate (bit/s) | Error |
|-----------------------|----------------------------|--------------------|----|--------------------------|-------|
| 3,686,400             | 38,400                     | 6.00               | 6  | 38,400.00                | 0.00% |
| 4,915,200             | 38,400                     | 8.00               | 8  | 38,400.00                | 0.00% |
| 5,000,000             | 38,400                     | 8.14               | 8  | 39,062.50                | 1.70% |
| 7,372,800             | 38,400                     | 12.00              | 12 | 38,400.00                | 0.00% |
| 8,000,000             | 38,400                     | 13.02              | 13 | 38,461.54                | 0.16% |
| 12,000,000            | 38,400                     | 19.53              | 20 | 37,500.00                | 2.40% |
| 12,288,000            | 38,400                     | 20.00              | 20 | 38,400.00                | 0.00% |
| 14,318,180            | 38,400                     | 23.30              | 23 | 38,908.10                | 1.31% |
| 14,745,600            | 38,400                     | 24.00              | 24 | 38,400.00                | 0.00% |
| 18,432,000            | 38,400                     | 30.00              | 30 | 38,400.00                | 0.00% |
| 24,000,000            | 38,400                     | 39.06              | 39 | 38,461.54                | 0.16% |
| 24,576,000            | 38,400                     | 40.00              | 40 | 38,400.00                | 0.00% |
| 25,000,000            | 38,400                     | 40.69              | 40 | 38,109.76                | 0.76% |
| 32,000,000            | 38,400                     | 52.08              | 52 | 38,461.54                | 0.16% |
| 32,768,000            | 38,400                     | 53.33              | 53 | 38,641.51                | 0.63% |
| 33,000,000            | 38,400                     | 53.71              | 54 | 38,194.44                | 0.54% |
| 40,000,000            | 38,400                     | 65.10              | 65 | 38,461.54                | 0.16% |
| 50,000,000            | 38,400                     | 81.38              | 81 | 38,580.25                | 0.47% |

The baud rate is calculated with the following formula:

$$BaudRate = f_{peripheral clock}/CD \times 16$$

The baud rate error is calculated with the following formula. It is not recommended to work with an error higher than 5%.

$$Error = 1 - \left(\frac{ExpectedBaudRate}{ActualBaudRate}\right)$$

#### 36.6.1.2 Fractional Baud Rate in Asynchronous Mode

The baud rate generator is subject to the following limitation: the output frequency changes only by integer multiples of the reference frequency. An approach to this problem is to integrate a fractional N clock generator that has a high resolution. The generator architecture is modified to obtain baud rate changes by a fraction of the reference source clock. This fractional part is programmed with the FP field in the US\_BRGR. If FP is not 0, the fractional part is activated. The resolution is one eighth of the clock divider. This feature is only available when using USART normal mode. The fractional baud rate is calculated using the following formula:

$$Baudrate = \frac{SelectedClock}{\left(8(2-Over)\left(CD + \frac{FP}{8}\right)\right)}$$

The modified architecture is presented in the following Figure 36-3.

Figure 36-3: Fractional Baud Rate Generator



### 36.6.1.3 Baud Rate in Synchronous Mode or SPI Mode

If the USART is programmed to operate in Synchronous mode, the selected clock is simply divided by the field CD in the US\_BRGR.

$$BaudRate = \frac{SelectedClock}{CD}$$

In Synchronous mode, if the external clock is selected (USCLKS = 3), the clock is provided directly by the signal on the USART SCK pin. No division is active. The value written in US\_BRGR has no effect. The external clock frequency must be at least 3 times lower than the system clock. In Synchronous mode master (USCLKS = 0 or 1, CLKO set to 1), the receive part limits the SCK maximum frequency tofperipheral clock/3 in USART mode, or fperipheral clock/6 in SPI mode.

When either the external clock SCK or the internal clock divided (peripheral clock/DIV) is selected, the value programmed in CD must be even if the user has to ensure a 50:50 mark/space ratio on the SCK pin. When the peripheral clock is selected, the baud rate generator ensures a 50:50 duty cycle on the SCK pin, even if the value programmed in CD is odd.

#### 36.6.1.4 Baud Rate in ISO 7816 Mode

The ISO7816 specification defines the bit rate with the following formula:

$$B = \frac{Di}{Fi} \times f$$

where:

- · B is the bit rate
- · Di is the bit-rate adjustment factor

- · Fi is the clock frequency division factor
- f is the ISO7816 clock frequency (Hz)

Di is a binary value encoded on a 4-bit field, named DI, as represented in Table 36-5.

Table 36-5: Binary and Decimal Values for Di

| DI field     | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 1000 | 1001 |
|--------------|------|------|------|------|------|------|------|------|
| Di (decimal) | 1    | 2    | 4    | 8    | 16   | 32   | 12   | 20   |

Fi is a binary value encoded on a 4-bit field, named FI, as represented in Table 36-6.

Table 36-6: Binary and Decimal Values for Fi

| FI field     | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 1001 | 1010 | 1011 | 1100 | 1101 |
|--------------|------|------|------|------|------|------|------|------|------|------|------|------|
| Fi (decimal) | 372  | 372  | 558  | 744  | 1116 | 1488 | 1860 | 512  | 768  | 1024 | 1536 | 2048 |

Table 36-7 shows the resulting Fi/Di ratio, which is the ratio between the ISO7816 clock and the baud rate clock.

Table 36-7: Possible Values for the Fi/Di Ratio

| Fi/Di | 372   | 558   | 744   | 1116  | 1488 | 1806  | 512   | 768  | 1024  | 1536 | 2048  |
|-------|-------|-------|-------|-------|------|-------|-------|------|-------|------|-------|
| 1     | 372   | 558   | 744   | 1116  | 1488 | 1860  | 512   | 768  | 1024  | 1536 | 2048  |
| 2     | 186   | 279   | 372   | 558   | 744  | 930   | 256   | 384  | 512   | 768  | 1024  |
| 4     | 93    | 139.5 | 186   | 279   | 372  | 465   | 128   | 192  | 256   | 384  | 512   |
| 8     | 46.5  | 69.75 | 93    | 139.5 | 186  | 232.5 | 64    | 96   | 128   | 192  | 256   |
| 16    | 23.25 | 34.87 | 46.5  | 69.75 | 93   | 116.2 | 32    | 48   | 64    | 96   | 128   |
| 32    | 11.62 | 17.43 | 23.25 | 34.87 | 46.5 | 58.13 | 16    | 24   | 32    | 48   | 64    |
| 12    | 31    | 46.5  | 62    | 93    | 124  | 155   | 42.66 | 64   | 85.33 | 128  | 170.6 |
| 20    | 18.6  | 27.9  | 37.2  | 55.8  | 74.4 | 93    | 25.6  | 38.4 | 51.2  | 76.8 | 102.4 |

If the USART is configured in ISO7816 mode, the clock selected by the USCLKS field in US\_MR is first divided by the value programmed in the field CD in the US\_BRGR. The resulting clock can be provided to the SCK pin to feed the smart card clock inputs. This means that the CLKO bit can be set in US MR.

This clock is then divided by the value programmed in the FI\_DI\_RATIO field in the FI\_DI\_Ratio register (US\_FIDI). This is performed by the Sampling Divider, which performs a division by up to 2047 in ISO7816 mode. The non-integer values of the Fi/Di Ratio are not supported and the user must program the FI\_DI\_RATIO field to a value as close as possible to the expected value.

The FI\_DI\_RATIO field resets to the value 0x174 (372 in decimal) and is the most common divider between the ISO7816 clock and the bit rate (Fi = 372, Di = 1).

Figure 36-4 shows the relation between the Elementary Time Unit, corresponding to a bit time, and the ISO 7816 clock.

Figure 36-4: Elementary Time Unit (ETU)



© 2022 Microchip Technology Inc.

#### 36.6.2 Receiver and Transmitter Control

After reset, the receiver is disabled. The user must enable the receiver by setting the RXEN bit in the Control register (US\_CR). However, the receiver registers can be programmed before the receiver clock is enabled.

After reset, the transmitter is disabled. The user must enable it by setting the TXEN bit in the US\_CR. However, the transmitter registers can be programmed before being enabled.

The receiver and the transmitter can be enabled together or independently.

At any time, the software can perform a reset on the receiver or the transmitter of the USART by setting the corresponding bit, RSTRX and RSTTX respectively, in the US\_CR. The software resets clear the status flag and reset internal state machines but the user interface configuration registers hold the value configured prior to software reset. Regardless of what the receiver or the transmitter is performing, the communication is immediately stopped.

The user can also independently disable the receiver or the transmitter by setting RXDIS and TXDIS respectively in the US\_CR. If the receiver is disabled during a character reception, the USART waits until the end of reception of the current character, then the reception is stopped. If the transmitter is disabled while it is operating, the USART waits the end of transmission of both the current character and character being stored in the Transmit Holding register (US\_THR). If a timeguard is programmed, it is handled normally.

## 36.6.3 Synchronous and Asynchronous Modes

#### 36.6.3.1 Transmitter Operations

The transmitter performs the same in both Synchronous and Asynchronous operating modes (SYNC = 0 or SYNC = 1). One start bit, up to 9 data bits, one optional parity bit and up to two stop bits are successively shifted out on the TXD pin at each falling edge of the programmed serial clock.

The number of data bits is selected by the CHRL field and the MODE 9 bit in US\_MR. Nine bits are selected by setting the MODE 9 bit regardless of the CHRL field. The parity bit is set according to the PAR field in US\_MR. The even, odd, space, marked or none parity bit can be configured. The MSBF field in the US\_MR configures which data bit is sent first. If written to 1, the most significant bit is sent first. If written to 0, the less significant bit is sent first. The number of stop bits is selected by the NBSTOP field in the US\_MR. The 1.5 stop bit is supported in Asynchronous mode only.

Figure 36-5: Character Transmit



The characters are sent by writing in the Transmit Holding register (US\_THR). The transmitter reports two status bits in the Channel Status register (US\_CSR): TXRDY (Transmitter Ready), which indicates that US\_THR is empty and TXEMPTY, which indicates that all the characters written in US\_THR have been processed. When the current character processing is completed, the last character written in US\_THR is transferred into the Shift register of the transmitter and US\_THR becomes empty, thus TXRDY rises.

Both TXRDY and TXEMPTY bits are low when the transmitter is disabled. Writing a character in US\_THR while TXRDY is low has no effect and the written character is lost.

Figure 36-6: Transmitter Status



#### 36.6.3.2 Manchester Encoder

When the Manchester encoder is in use, characters transmitted through the USART are encoded based on biphase Manchester II format. To enable this mode, set the MAN bit in the US\_MR to 1. Depending on polarity configuration, a logic level (zero or one), is transmitted as a coded signal one-to-zero or zero-to-one. Thus, a transition always occurs at the midpoint of each bit time. It consumes more bandwidth than the original NRZ signal (2x) but the receiver has more error control since the expected input must show a change at the center of a bit cell. An example of Manchester encoded sequence is: the byte 0xB1 or 10110001 encodes to 10 01 10 10 01 01 10, assuming the default polarity of the encoder. Figure 36-7 illustrates this coding scheme.

Figure 36-7: NRZ to Manchester Encoding



The Manchester encoded character can also be encapsulated by adding both a configurable preamble and a start frame delimiter pattern. Depending on the configuration, the preamble is a training sequence, composed of a predefined pattern with a programmable length from 1 to 15 bit times. If the preamble length is set to 0, the preamble waveform is not generated prior to any character. The preamble pattern is chosen among the following sequences: ALL\_ONE, ALL\_ZERO, ONE\_ZERO or ZERO\_ONE, writing the field TX\_PP in the US\_MAN register, the field TX\_PL is used to configure the preamble length. Figure 36-8 illustrates and defines the valid patterns. To improve flexibility, the encoding scheme can be configured using the TX\_MPOL field in the US\_MAN register. If the TX\_MPOL field is set to zero (default), a logic zero is encoded with a zero-to-one transition and a logic one is encoded with a zero-to-one transition.

Figure 36-8: Preamble Patterns, Default Polarity Assumed



A start frame delimiter is to be configured using the ONEBIT bit in the US\_MR. It consists of a user-defined pattern that indicates the beginning of a valid data. Figure 36-9 illustrates these patterns. If the start frame delimiter, also known as the start bit, is one bit, (ONEBIT = 1), a logic zero is Manchester encoded and indicates that a new character is being sent serially on the line. If the start frame delimiter is a synchronization pattern also referred to as sync (ONEBIT to 0), a sequence of three bit times is sent serially on the line to indicate the start of a new character. The sync waveform is in itself an invalid Manchester waveform as the transition occurs at the middle of the second bit time. Two distinct sync patterns are used: the command sync and the data sync. The command sync has a logic one level for one and a half bit times, then a transition to logic zero for the second one and a half bit times. If the MODSYNC bit in the US\_MR is set to 1, the next character is a command. If it is set to 0, the next character is a data. When direct memory access is used, the MODSYNC field can be immediately updated with a modified character located in memory. To enable this mode, VAR\_SYNC bit in US\_MR must be set to 1. In this case, the MODSYNC bit in the US\_MR is bypassed and the sync configuration is held in the TXSYNH in the US\_THR. The USART character format is modified and includes sync information.

Figure 36-9: Start Frame Delimiter



DS60001717B-page 766

#### · Drift Compensation

Drift compensation is available only in 16X oversampling mode. An hardware recovery system allows a larger clock drift. To enable the hardware system, the bit in the USART\_MAN register must be set. If the RXD edge is one 16X clock cycle from the expected edge, this is considered as normal jitter and no corrective actions is taken. If the RXD event is between 4 and 2 clock cycles before the expected edge, then the current period is shortened by one clock cycle. If the RXD event is between 2 and 3 clock cycles after the expected edge, then the current period is lengthened by one clock cycle. These intervals are considered to be drift and so corrective actions are automatically taken.

Figure 36-10: Bit Resynchronization



#### 36.6.3.3 Asynchronous Receiver

If the USART is programmed in Asynchronous operating mode (SYNC = 0), the receiver oversamples the RXD input line. The oversampling is either 16 or 8 times the baud rate clock, depending on the OVER bit in the US MR.

The receiver samples the RXD line. If the line is sampled during one half of a bit time to 0, a start bit is detected and data, parity and stop bits are successively sampled on the bit rate clock.

If the oversampling is 16 (OVER = 0), a start is detected at the eighth sample to 0. Data bits, parity bit and stop bit are assumed to have a duration corresponding to 16 oversampling clock cycles. If the oversampling is 8 (OVER = 1), a start bit is detected at the fourth sample to 0. Data bits, parity bit and stop bit are assumed to have a duration corresponding to 8 oversampling clock cycles.

The number of data bits, first bit sent and Parity mode are selected by the same fields and bits as the transmitter, i.e., respectively CHRL, MODE9, MSBF and PAR. For the synchronization mechanism **only**, the number of stop bits has no effect on the receiver as it considers only one stop bit, regardless of the field NBSTOP, so that resynchronization between the receiver and the transmitter can occur. Moreover, as soon as the stop bit is sampled, the receiver starts looking for a new start bit so that resynchronization can also be accomplished when the transmitter is operating with one stop bit.

Figure 36-11 and Figure 36-12 illustrate start detection and character reception when USART operates in Asynchronous mode.

Figure 36-11: Asynchronous Start Detection



Figure 36-12: Asynchronous Character Reception





### 36.6.3.4 Manchester Decoder

When the MAN bit in the US\_MR is set to 1, the Manchester decoder is enabled. The decoder performs both preamble and start frame delimiter detection. One input line is dedicated to Manchester encoded input data.

An optional preamble sequence can be defined, its length is user-defined and totally independent of the emitter side. Use RX\_PL in US\_MAN register to configure the length of the preamble sequence. If the length is set to 0, no preamble is detected and the function is disabled. In addition, the polarity of the input stream is programmable with RX\_MPOL bit in US\_MAN register. Depending on the desired application the preamble pattern matching is to be defined via the RX\_PP field in US\_MAN. See Figure 36-8 for available preamble patterns.

Unlike preamble, the start frame delimiter is shared between Manchester Encoder and Decoder. So, if ONEBIT field is set to 1, only a zero encoded Manchester can be detected as a valid start frame delimiter. If ONEBIT is set to 0, only a sync pattern is detected as a valid start frame delimiter. Decoder operates by detecting transition on incoming stream. If RXD is sampled during one quarter of a bit time to zero, a start bit is detected. See Figure 36-13. The sample pulse rejection mechanism applies.

Figure 36-13: Asynchronous Start Bit Detection



The receiver is activated and starts preamble and frame delimiter detection, sampling the data at one quarter and then three quarters. If a valid preamble pattern or start frame delimiter is detected, the receiver continues decoding with the same synchronization. If the stream does not match a valid pattern or a valid start frame delimiter, the receiver resynchronizes on the next valid edge. The minimum time threshold to estimate the bit value is three quarters of a bit time.

If a valid preamble (if used) followed with a valid start frame delimiter is detected, the incoming stream is decoded into NRZ data and passed to USART for processing. Figure 36-14 illustrates Manchester pattern mismatch. When incoming data stream is passed to the USART, the receiver is also able to detect Manchester code violation. A code violation is a lack of transition in the middle of a bit cell. In this case, MANE flag in the US\_CSR is raised. It is cleared by writing a 1 to the RSTSTA in the US\_CR. See Figure 36-15 for an example of Manchester error detection during data phase.

Figure 36-14: Preamble Pattern Mismatch



Figure 36-15: Manchester Error Flag



When the start frame delimiter is a sync pattern (ONEBIT field to 0), both command and data delimiter are supported. If a valid sync is detected, the received character is written as RXCHR field in the US\_RHR and the RXSYNH is updated. RXCHR is set to 1 when the received character is a command, and it is set to 0 if the received character is a data. This mechanism alleviates and simplifies the direct memory access as the character contains its own sync field in the same register.

As the decoder is setup to be used in Unipolar mode, the first bit of the frame has to be a zero-to-one transition.

#### 36.6.3.5 Radio Interface: Manchester Encoded USART Application

This section describes low data rate RF transmission systems and their integration with a Manchester encoded USART. These systems are based on transmitter and receiver ICs that support ASK and FSK modulation schemes.

The goal is to perform full duplex radio transmission of characters using two different frequency carriers. See the configuration in Figure 36-16.

Figure 36-16: Manchester Encoded Characters RF Transmission



The USART peripheral is configured as a Manchester encoder/decoder. Looking at the downstream communication channel, Manchester encoded characters are serially sent to the RF emitter. This may also include a user defined preamble and a start frame delimiter. Mostly, preamble is used in the RF receiver to distinguish between a valid data from a transmitter and signals due to noise. The Manchester stream is then modulated. See Figure 36-17 for an example of ASK modulation scheme. When a logic one is sent to the ASK modulator, the power amplifier, referred to as PA, is enabled and transmits an RF signal at downstream frequency. When a logic zero is transmitted, the RF signal is turned off. If the FSK modulator is activated, two different frequencies are used to transmit data. When a logic 1 is sent, the modulator outputs an RF signal at frequency F0 and switches to F1 if the data sent is a 0. See Figure 36-18.

From the receiver side, another carrier frequency is used. The RF receiver performs a bit check operation examining demodulated data stream. If a valid pattern is detected, the receiver switches to Receiving mode. The demodulated stream is sent to the Manchester decoder. Because of bit checking inside RF IC, the data transferred to the microcontroller is reduced by a user-defined number of bits. The Manchester preamble length is to be defined in accordance with the RF IC configuration.

Figure 36-17: ASK Modulator Output



DS60001717B-page 770 © 2022 Microchip Technology Inc.

Figure 36-18: FSK Modulator Output



#### 36.6.3.6 Synchronous Receiver

In Synchronous mode (SYNC = 1), the receiver samples the RXD signal on each rising edge of the baud rate clock. If a low level is detected, it is considered as a start. All data bits, the parity bit and the stop bits are sampled and the receiver waits for the next start bit. Synchronous mode operations provide a high-speed transfer capability.

Configuration fields and bits are the same as in Asynchronous mode.

Figure 36-19 illustrates a character reception in Synchronous mode.

Figure 36-19: Synchronous Mode Character Reception

Example: 8-bit, Parity Enabled 1 Stop



#### 36.6.3.7 Receiver Operations

When a character reception is completed, it is transferred to the Receive Holding register (US\_RHR) and the RXRDY bit in US\_CSR rises. If a character is completed while the RXRDY is set, the OVRE (Overrun Error) bit is set. The last character is transferred into US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing a 1 to the RSTSTA (Reset Status) bit in the US\_CR.

Figure 36-20: Receiver Status



## 36.6.3.8 Parity

The USART supports five Parity modes that are selected by writing to the PAR field in the US\_MR. The PAR field also enables the Multi-drop mode, see Section 36.6.3.9 "Multidrop Mode". Even and odd parity bit generation and error detection are supported.

If even parity is selected, the parity generator of the transmitter drives the parity bit to 0 if a number of 1s in the character data bit is even, and to 1 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If odd parity is selected, the parity generator of the transmitter drives the parity bit to 1 if a number of 1s in the character data bit is even, and to 0 if the number of 1s is odd. Accordingly, the receiver parity checker counts the number of received 1s and reports a parity error if the sampled parity bit does not correspond. If the mark parity is used, the parity generator of the transmitter drives the parity bit to 1 for all characters. The receiver parity checker reports an error if the parity generator of the transmitter drives the parity bit to 0 for all characters. The receiver parity checker reports an error if the parity bit is sampled to 1. If parity is disabled, the transmitter does not generate any parity bit and the receiver does not report any parity error.

Table 36-8 shows an example of the parity bit for the character 0x41 (character ASCII "A") depending on the configuration of the USART. Because there are two bits set to 1 in the character value, the parity bit is set to 1 when the parity is odd, or configured to 0 when the parity is even.

Table 36-8: Parity Bit Examples

| Character | Hexadecimal | Binary    | Parity Bit | Parity Mode |
|-----------|-------------|-----------|------------|-------------|
| Α         | 0x41        | 0100 0001 | 1          | Odd         |
| А         | 0x41        | 0100 0001 | 0          | Even        |
| А         | 0x41        | 0100 0001 | 1          | Mark        |
| А         | 0x41        | 0100 0001 | 0          | Space       |
| Α         | 0x41        | 0100 0001 | None       | None        |

When the receiver detects a parity error, it sets the PARE (Parity Error) bit in the US\_CSR. The PARE bit can be cleared by writing a 1 to the RSTSTA bit the US\_CR. Figure 36-21 illustrates the parity bit status setting and clearing.

Figure 36-21: Parity Error



#### 36.6.3.9 Multidrop Mode

If the value 0x6 or 0x07 is written to the PAR field in the US\_MR, the USART runs in Multidrop mode. This mode differentiates the data characters and the address characters. Data is transmitted with the parity bit at 0 and addresses are transmitted with the parity bit at 1.

If the USART is configured in Multidrop mode, the receiver sets the PARE parity error bit when the parity bit is high and the transmitter is able to send a character with the parity bit high when a 1 is written to the SENTA bit in the US CR.

To handle parity error, the PARE bit is cleared when a 1 is written to the RSTSTA bit in the US\_CR.

The transmitter sends an address byte (parity bit set) when SENDA is written to in the US\_CR. In this case, the next byte written to the US\_THR is transmitted as an address. Any character written in the US\_THR without having written the command SENDA is transmitted normally with the parity at 0.

## 36.6.3.10 Transmitter Timeguard

The timeguard feature enables the USART interface with slow remote devices.

The timeguard function enables the transmitter to insert an idle state on the TXD line between two characters. This idle state actually acts as a long stop bit.

The duration of the idle state is programmed in the TG field of the Transmitter Timeguard register (US\_TTGR). When this field is written to zero no timeguard is generated. Otherwise, the transmitter holds a high level on TXD after each transmitted byte during the number of bit periods programmed in TG in addition to the number of stop bits.

As illustrated in Figure 36-22, the behavior of TXRDY and TXEMPTY status bits is modified by the programming of a timeguard. TXRDY rises only when the start bit of the next character is sent, and thus remains to 0 during the timeguard transmission if a character has been written in US\_THR. TXEMPTY remains low until the timeguard transmission is completed as the timeguard is part of the current character being transmitted.

Figure 36-22: Timeguard Operations



Table 36-9 indicates the maximum length of a timeguard period that the transmitter can handle in relation to the function of the baud rate.

Table 36-9: Maximum Timeguard Length Depending on Baud Rate

| Baud Rate (bit/s) | Bit Time (μs) | Timeguard (ms) |
|-------------------|---------------|----------------|
| 1,200             | 833           | 212.50         |
| 9,600             | 104           | 26.56          |
| 14,400            | 69.4          | 17.71          |
| 19,200            | 52.1          | 13.28          |
| 28,800            | 34.7          | 8.85           |
| 38,400            | 26            | 6.63           |
| 56,000            | 17.9          | 4.55           |
| 57,600            | 17.4          | 4.43           |
| 115,200           | 8.7           | 2.21           |

#### 36.6.3.11 Receiver Time-out

The Receiver Time-out provides support in handling variable-length frames. This feature detects an idle condition on the RXD line. When a time-out is detected, the bit TIMEOUT in the US CSR rises and can generate an interrupt, thus indicating to the driver an end of frame.

The time-out delay period (during which the receiver waits for a new character) is programmed in the TO field of the Receiver Time-out register (US\_RTOR). If the TO field is written to 0, the Receiver Time-out is disabled and no time-out is detected. The TIMEOUT bit in the US\_CSR remains at 0. Otherwise, the receiver loads a 16-bit counter with the value programmed in TO. This counter is decremented at each bit period and reloaded each time a new character is received. If the counter reaches 0, the TIMEOUT bit in US\_CSR rises. Then, the user can either:

- Stop the counter clock until a new character is received. This is performed by writing a 1 to the STTTO (Start Time-out) bit in the
  US\_CR. In this case, the idle state on RXD before a new character is received will not provide a time-out. This prevents having to
  handle an interrupt before a character is received and allows waiting for the next idle state on RXD after a frame is received.
- Obtain an interrupt while no character is received. This is performed by writing a 1 to the RETTO (Reload and Start Time-out) bit in
  the US\_CR. If RETTO is performed, the counter starts counting down immediately from the value TO. This enables generation of a
  periodic interrupt so that a user time-out can be handled, for example when no key is pressed on a keyboard.

If STTTO is performed, the counter clock is stopped until a first character is received. The idle state on RXD before the start of the frame does not provide a time-out. This prevents having to obtain a periodic interrupt and enables a wait of the end of frame when the idle state on RXD is detected.

If RETTO is performed, the counter starts counting down immediately from the value TO. This enables generation of a periodic interrupt so that a user time-out can be handled, for example when no key is pressed on a keyboard.

Figure 36-23 shows the block diagram of the Receiver Time-out feature.

Figure 36-23: Receiver Time-out Block Diagram



Table 36-10 gives the maximum time-out period for some standard baud rates.

Table 36-10: Maximum Time-out Period

| Baud Rate (bit/s) | Bit Time (μs) | Time-out (ms) |
|-------------------|---------------|---------------|
| 600               | 1,667         | 109,225       |
| 1,200             | 833           | 54,613        |
| 2,400             | 417           | 27,306        |
| 4,800             | 208           | 13,653        |
| 9,600             | 104           | 6,827         |
| 14,400            | 69            | 4,551         |
| 19,200            | 52            | 3,413         |
| 28,800            | 35            | 2,276         |
| 38,400            | 26            | 1,704         |
| 56,000            | 18            | 1,170         |
| 57,600            | 17            | 1,138         |
| 200,000           | 5             | 328           |

## 36.6.3.12 Framing Error

The receiver is capable of detecting framing errors. A framing error happens when the stop bit of a received character is detected at level 0. This can occur if the receiver and the transmitter are fully desynchronized.

A framing error is reported on the FRAME bit of US\_CSR. The FRAME bit is asserted in the middle of the stop bit as soon as the framing error is detected. It is cleared by writing a 1 to the RSTSTA bit in the US\_CR.

Figure 36-24: Framing Error Status



#### 36.6.3.13 Transmit Break

The user can request the transmitter to generate a break condition on the TXD line. A break condition drives the TXD line low during at least one complete character. It appears the same as a 0x00 character sent with the parity and the stop bits at 0. However, the transmitter holds the TXD line at least during one character until the user requests the break condition to be removed.

A break is transmitted by writing a 1 to the STTBRK bit in the US\_CR. This can be performed at any time, either while the transmitter is empty (no character in either the Shift register or in US\_THR) or when a character is being transmitted. If a break is requested while a character is being shifted out, the character is first completed before the TXD line is held low.

Once STTBRK command is requested further STTBRK commands are ignored until the end of the break is completed.

The break condition is removed by writing a 1 to the STPBRK bit in the US\_CR. If the STPBRK is requested before the end of the minimum break duration (one character, including start, data, parity and stop bits), the transmitter ensures that the break condition completes.

The transmitter considers the break as though it is a character, i.e., the STTBRK and STPBRK commands are processed only if the TXRDY bit in US CSR is to 1 and the start of the break condition clears the TXRDY and TXEMPTY bits as if a character is processed.

Writing US\_CR with both STTBRK and STPBRK bits to 1 can lead to an unpredictable result. All STPBRK commands requested without a previous STTBRK command are ignored. A byte written into the Transmit Holding register while a break is pending, but not started, is ignored.

After the break condition, the transmitter returns the TXD line to 1 for a minimum of 12 bit times. Thus, the transmitter ensures that the remote receiver detects correctly the end of break and the start of the next character. If the timeguard is programmed with a value higher than 12, the TXD line is held high for the timeguard period.

After holding the TXD line for this period, the transmitter resumes normal operations.

Figure 36-25 illustrates the effect of both the Start Break (STTBRK) and Stop Break (STPBRK) commands on the TXD line.





#### 36.6.3.14 Receive Break

The receiver detects a break condition when all data, parity and stop bits are low. This corresponds to detecting a framing error with data to 0x00, but FRAME remains low.

When the low stop bit is detected, the receiver asserts the RXBRK bit in US\_CSR. This bit may be cleared by writing a 1 to the RSTSTA bit in the US\_CR.

An end of receive break is detected by a high level for at least 2/16 of a bit period in Asynchronous operating mode or one sample at high level in Synchronous operating mode. The end of break detection also asserts the RXBRK bit.

#### 36.6.3.15 Hardware Handshaking

The USART features a hardware handshaking out-of-band flow control. The RTS and CTS pins are used to connect with the remote device, as shown in Figure 36-26.

Figure 36-26: Connection with a Remote Device for Hardware Handshaking



Setting the USART to operate with hardware handshaking is performed by writing the USART MODE field in US MR to the value 0x2.

The USART behavior when hardware handshaking is enabled is the same as the behavior in standard Synchronous or Asynchronous mode, except that the receiver drives the RTS pin as described below and the level on the CTS pin modifies the behavior of the transmitter as described below. Using this mode requires using the PDC channel for reception. The transmitter can handle hardware handshaking in any case.

Figure 36-27 shows how the receiver operates if hardware handshaking is enabled. The RTS pin is driven high if the receiver is disabled or if the status RXBUFF (Receive Buffer Full) coming from the PDC channel is high. Normally, the remote device does not start transmitting while its CTS pin (driven by RTS) is high. As soon as the receiver is enabled, the RTS falls, indicating to the remote device that it can start transmitting. Defining a new buffer in the PDC clears the status bit RXBUFF and, as a result, asserts the pin RTS low.

Figure 36-27: Receiver Behavior when Operating with Hardware Handshaking



Figure 36-28 shows how the transmitter operates if hardware handshaking is enabled. The CTS pin disables the transmitter. If a character is being processed, the transmitter is disabled only after the completion of the current character and transmission of the next character happens as soon as the pin CTS falls.

Figure 36-28: Transmitter Behavior when Operating with Hardware Handshaking



#### 36.6.4 ISO7816 Mode

The USART features an ISO7816-compatible operating mode. This mode permits interfacing with smart cards and Security Access Modules (SAM) communicating through an ISO7816 link. Both T = 0 and T = 1 protocols defined by the ISO7816 specification are supported.

Setting the USART in ISO7816 mode is performed by writing the USART\_MODE field in US\_MR to the value 0x4 for protocol T = 0 and to the value 0x5 for protocol T = 1.

#### 36.6.4.1 ISO7816 Mode Overview

The ISO7816 is a half duplex communication on only one bidirectional line. The baud rate is determined by a division of the clock provided to the remote device (see Section 36-2 "Baud Rate Generator").

The USART connects to a smart card as shown in Figure 36-29. The TXD line becomes bidirectional and the baud rate generator feeds the ISO7816 clock on the SCK pin. As the TXD pin becomes bidirectional, its output remains driven by the output of the transmitter but only when the transmitter is active while its input is directed to the input of the receiver. The USART is considered as the master of the communication as it generates the clock.

Figure 36-29: Connection of a Smart Card to the USART



When operating in ISO7816, either in T = 0 or T = 1 modes, the character format is fixed. The configuration is 8 data bits, even parity and 1 or 2 stop bits, regardless of the values programmed in the CHRL, MODE9, PAR and CHMODE fields. MSBF can be used to transmit LSB or MSB first. Parity Bit (PAR) can be used to transmit in normal or inverse mode. Refer to Section 36.7.3 "USART Mode Register" and "PAR: Parity Type".

The USART cannot operate concurrently in both Receiver and Transmitter modes as the communication is unidirectional at a time. It has to be configured according to the required mode by enabling or disabling either the receiver or the transmitter as desired. Enabling both the receiver and the transmitter at the same time in ISO7816 mode may lead to unpredictable results.

The ISO7816 specification defines an inverse transmission format. Data bits of the character must be transmitted on the I/O line at their negative value.

### 36.6.4.2 Protocol T = 0

In T = 0 protocol, a character is made up of one start bit, eight data bits, one parity bit and one guard time, which lasts two bit times. The transmitter shifts out the bits and does not drive the I/O line during the guard time.

If no parity error is detected, the I/O line remains at 1 during the guard time and the transmitter can continue with the transmission of the next character, as shown in Figure 36-30.

If a parity error is detected by the receiver, it drives the I/O line to 0 during the guard time, as shown in Figure 36-31. This error bit is also named NACK, for Non Acknowledge. In this case, the character lasts 1 bit time more, as the guard time length is the same and is added to the error bit time which lasts 1 bit time.

When the USART is the receiver and it detects an error, it does not load the erroneous character in the Receive Holding register (US\_RHR). It appropriately sets the PARE bit in the Status register (US\_SR) so that the software can handle the error.

Figure 36-30: T = 0 Protocol without Parity Error



DS60001717B-page 778 © 2022 Microchip Technology Inc.





#### · Receive Error Counter

The USART receiver also records the total number of errors. This can be read in the Number of Error (US\_NER) register. The NB\_ERRORS field can record up to 255 errors. Reading US\_NER automatically clears the NB\_ERRORS field.

#### · Receive NACK Inhibit

The USART can also be configured to inhibit an error. This can be achieved by setting the INACK bit in US\_MR. If INACK is to 1, no error signal is driven on the I/O line even if a parity bit is detected.

Moreover, if INACK is set, the erroneous received character is stored in the Receive Holding register, as if no error occurred and the RXRDY bit does rise.

#### · Transmit Character Repetition

When the USART is transmitting a character and gets a NACK, it can automatically repeat the character before moving on to the next one. Repetition is enabled by writing the MAX\_ITERATION field in the US\_MR at a value higher than 0. Each character can be transmitted up to eight times; the first transmission plus seven repetitions.

If MAX\_ITERATION does not equal zero, the USART repeats the character as many times as the value loaded in MAX\_ITERATION.

When the USART repetition number reaches MAX\_ITERATION and the last repeated character is not acknowledged, the ITER bit is set in US\_CSR. If the repetition of the character is acknowledged by the receiver, the repetitions are stopped and the iteration counter is cleared.

The ITER bit in US CSR can be cleared by writing a 1 to the RSTIT bit in the US CR.

#### · Disable Successive Receive NACK

The receiver can limit the number of successive NACKs sent back to the remote transmitter. This is programmed by setting the bit DSNACK in the US\_MR. The maximum number of NACKs transmitted is programmed in the MAX\_ITERATION field. As soon as MAX\_ITERATION is reached, no error signal is driven on the I/O line and the ITER bit in the US\_CSR is set.

## 36.6.4.3 Protocol T = 1

When operating in ISO7816 protocol T = 1, the transmission is similar to an asynchronous format with only one stop bit. The parity is generated when transmitting and checked when receiving. Parity error detection sets the PARE bit in the US CSR.

## 36.6.5 IrDA Mode

The USART features an IrDA mode supplying half-duplex point-to-point wireless communication. It embeds the modulator and demodulator which allows a glueless connection to the infrared transceivers, as shown in Figure 36-32. The modulator and demodulator are compliant with the IrDA specification version 1.1 and support data transfer speeds ranging from 2.4 kbit/s to 115.2 kbit/s.

The IrDA mode is enabled by setting the USART\_MODE field in US\_MR to the value 0x8. The IrDA Filter register (US\_IF) is used to configure the demodulator filter. The USART transmitter and receiver operate in a normal Asynchronous mode and all parameters are accessible. Note that the modulator and the demodulator are activated.

Figure 36-32: Connection to IrDA Transceivers



The receiver and the transmitter must be enabled or disabled depending on the direction of the transmission to be managed.

To receive IrDA signals, the following needs to be done:

- · Disable TX and Enable RX
- Configure the TXD pin as PIO and set it as an output to 0 (to avoid LED emission). Disable the internal pull-up (better for power consumption).
- · Receive data

#### 36.6.5.1 IrDA Modulation

For baud rates up to and including 115.2 kbit/s, the RZI modulation scheme is used. "0" is represented by a light pulse of 3/16th of a bit time. Some examples of signal pulse duration are shown in Table 36-11.

Table 36-11: IrDA Pulse Duration

| Baud Rate    | Pulse Duration (3/16) |
|--------------|-----------------------|
| 2.4 kbit/s   | 78.13 µs              |
| 9.6 kbit/s   | 19.53 µs              |
| 19.2 kbit/s  | 9.77 µs               |
| 38.4 kbit/s  | 4.88 µs               |
| 57.6 kbit/s  | 3.26 µs               |
| 115.2 kbit/s | 1.63 µs               |

Figure 36-33 shows an example of character transmission.

Figure 36-33: IrDA Modulation



DS60001717B-page 780 © 2022 Microchip Technology Inc.

#### 36.6.5.2 IrDA Baud Rate

Table 36-12 gives some examples of CD values, baud rate error and pulse duration. Note that the requirement on the maximum acceptable error of ±1.87% must be met.

Table 36-12: IrDA Baud Rate Error

| Peripheral Clock | Baud Rate (bit/s) | CD  | Baud Rate Error | Pulse Time (µs) |
|------------------|-------------------|-----|-----------------|-----------------|
| 3,686,400        | 115,200           | 2   | 0.00%           | 1.63            |
| 20,000,000       | 115,200           | 11  | 1.38%           | 1.63            |
| 32,768,000       | 115,200           | 18  | 1.25%           | 1.63            |
| 40,000,000       | 115,200           | 22  | 1.38%           | 1.63            |
| 3,686,400        | 57,600            | 4   | 0.00%           | 3.26            |
| 20,000,000       | 57,600            | 22  | 1.38%           | 3.26            |
| 32,768,000       | 57,600            | 36  | 1.25%           | 3.26            |
| 40,000,000       | 57,600            | 43  | 0.93%           | 3.26            |
| 3,686,400        | 38,400            | 6   | 0.00%           | 4.88            |
| 20,000,000       | 38,400            | 33  | 1.38%           | 4.88            |
| 32,768,000       | 38,400            | 53  | 0.63%           | 4.88            |
| 40,000,000       | 38,400            | 65  | 0.16%           | 4.88            |
| 3,686,400        | 19,200            | 12  | 0.00%           | 9.77            |
| 20,000,000       | 19,200            | 65  | 0.16%           | 9.77            |
| 32,768,000       | 19,200            | 107 | 0.31%           | 9.77            |
| 40,000,000       | 19,200            | 130 | 0.16%           | 9.77            |
| 3,686,400        | 9,600             | 24  | 0.00%           | 19.53           |
| 20,000,000       | 9,600             | 130 | 0.16%           | 19.53           |
| 32,768,000       | 9,600             | 213 | 0.16%           | 19.53           |
| 40,000,000       | 9,600             | 260 | 0.16%           | 19.53           |
| 3,686,400        | 2,400             | 96  | 0.00%           | 78.13           |
| 20,000,000       | 2,400             | 521 | 0.03%           | 78.13           |
| 32,768,000       | 2,400             | 853 | 0.04%           | 78.13           |

## 36.6.5.3 IrDA Demodulator

The demodulator is based on the IrDA Receive filter comprised of an 8-bit down counter which is loaded with the value programmed in US\_IF. When a falling edge is detected on the RXD pin, the Filter Counter starts counting down at the peripheral clock speed. If a rising edge is detected on the RXD pin, the counter stops and is reloaded with US\_IF. If no rising edge is detected when the counter reaches 0, the input of the receiver is driven low during one bit time.

Figure 36-34 illustrates the operations of the IrDA demodulator.

Figure 36-34: IrDA Demodulator Operations

MCK

RXD

Counter Value 6 5 4 3 2 6 6 5 4 3 2 1 0

Pulse Receiver Input

Receiver Input

IrDA Demodulator Operations

PULSE Pulse Accepted

The programmed value in the US\_IF register must always meet the following criteria:

```
t_{peripheral\ clock} \times (IRDA\_FILTER + 3) < 1.41\ \mu s
```

As the IrDA mode uses the same logic as the ISO7816, note that the FI\_DI\_RATIO field in US\_FIDI must be set to a value higher than 0 in order to make sure IrDA communications operate correctly.

#### 36.6.6 RS485 Mode

The USART features the RS485 mode to enable line driver control. While operating in RS485 mode, the USART behaves as though in Asynchronous or Synchronous mode and configuration of all the parameters is possible. The difference is that the RTS pin is driven high when the transmitter is operating. The behavior of the RTS pin is controlled by the TXEMPTY bit. A typical connection of the USART to an RS485 bus is shown in Figure 36-35.

Figure 36-35: Typical Connection to a RS485 Bus



The USART is set in RS485 mode by writing the value 0x1 to the USART\_MODE field in US\_MR.

The RTS pin is at a level inverse to the TXEMPTY bit. Significantly, the RTS pin remains high when a timeguard is programmed so that the line can remain driven after the last character completion. Figure 36-36 gives an example of the RTS waveform during a character transmission when the timeguard is enabled.

Figure 36-36: Example of RTS Drive with Timeguard



#### 36.6.7 SPI Mode

The Serial Peripheral Interface (SPI) mode is a synchronous serial data link that provides communication with external devices in Master or Slave mode. It also enables communication between processors if an external processor is connected to the system.

The Serial Peripheral Interface is essentially a shift register that serially transmits data bits to other SPIs. During a data transfer, one SPI system acts as the "master" which controls the data flow, while the other devices act as "slaves" which have data shifted into and out by the master. Different CPUs can take turns being masters and one master may simultaneously shift data into multiple slaves. (Multiple master protocol is the opposite of single master protocol, where one CPU is always the master while all of the others are always slaves.) However, only one slave may drive its output to write data back to the master at any given time.

A slave device is selected when its NSS signal is asserted by the master. The USART in SPI Master mode can address only one SPI slave because it can generate only one NSS signal.

The SPI system consists of two data lines and two control lines:

- Master Out Slave In (MOSI): This data line supplies the output data from the master shifted into the input of the slave.
- · Master In Slave Out (MISO): This data line supplies the output data from a slave to the input of the master.
- Serial Clock (SCK): This control line is driven by the master and regulates the flow of the data bits. The master may transmit data at a variety of baud rates. The SCK line cycles once for each bit that is transmitted.
- Slave Select (NSS): This control line allows the master to select or deselect the slave.

#### 36.6.7.1 Modes of Operation

The USART can operate in SPI Master mode or in SPI Slave mode.

Operation in SPI Master mode is programmed by writing 0xE to the USART\_MODE field in US\_MR. In this case the SPI lines must be connected as described below:

- · The MOSI line is driven by the output pin TXD
- · The MISO line drives the input pin RXD
- · The SCK line is driven by the output pin SCK
- The NSS line is driven by the output pin RTS

Operation in SPI Slave mode is programmed by writing to 0xF the USART\_MODE field in US\_MR. In this case the SPI lines must be connected as described below:

- · The MOSI line drives the input pin RXD
- · The MISO line is driven by the output pin TXD
- · The SCK line drives the input pin SCK
- · The NSS line drives the input pin CTS

In order to avoid unpredictable behavior, any change of the SPI mode must be followed by a software reset of the transmitter and of the receiver (except the initial configuration after a hardware reset). (See Section 36.6.7.4 "Receiver and Transmitter Control").

#### 36.6.7.2 Baud Rate

In SPI mode, the baud rate generator operates in the same way as in USART Synchronous mode. See Section 36.6.1.3 "Baud Rate in Synchronous Mode or SPI Mode". However, there are some restrictions:

In SPI Master mode:

- The external clock SCK must not be selected (USCLKS ≠ 0x3), and the bit CLKO must be set to 1 in the US\_MR, in order to generate correctly the serial clock on the SCK pin.
- To obtain correct behavior of the receiver and the transmitter, the value programmed in CD must be superior or equal to 6.
- If the divided peripheral clock is selected, the value programmed in CD must be even to ensure a 50:50 mark/space ratio on the SCK pin, this value can be odd if the peripheral clock is selected.

In SPI Slave mode:

- The external clock (SCK) selection is forced regardless of the value of the USCLKS field in the US\_MR. Likewise, the value written in US\_BRGR has no effect, because the clock is provided directly by the signal on the USART SCK pin.
- To obtain correct behavior of the receiver and the transmitter, the external clock (SCK) frequency must be at least 6 times lower than the system clock.

#### 36.6.7.3 Data Transfer

Up to nine data bits are successively shifted out on the TXD pin at each rising or falling edge (depending of CPOL and CPHA) of the programmed serial clock. There is no Start bit, no Parity bit and no Stop bit.

The number of data bits is selected by the CHRL field and the MODE 9 bit in the US\_MR. The nine bits are selected by setting the MODE 9 bit regardless of the CHRL field. The MSB data bit is always sent first in SPI mode (Master or Slave).

## **SAM4C SERIES**

Four combinations of polarity and phase are available for data transfers. The clock polarity is programmed with the CPOL bit in the US\_MR. The clock phase is programmed with the CPHA bit. These two parameters determine the edges of the clock signal upon which data is driven and sampled. Each of the two parameters has two possible states, resulting in four possible combinations that are incompatible with one another. Thus, a master/slave pair must use the same parameter pair values to communicate. If multiple slaves are used and fixed in different configurations, the master must reconfigure itself each time it needs to communicate with a different slave.

Table 36-13: SPI Bus Protocol Mode

| SPI Bus Protocol Mode | CPOL | СРНА |
|-----------------------|------|------|
| 0                     | 0    | 1    |
| 1                     | 0    | 0    |
| 2                     | 1    | 1    |
| 3                     | 1    | 0    |

Figure 36-37: SPI Transfer Format (CPHA = 1, 8 bits per transfer)



DS60001717B-page 784



Figure 36-38: SPI Transfer Format (CPHA = 0, 8 bits per transfer)

#### 36.6.7.4 Receiver and Transmitter Control

See Section 36.6.2 "Receiver and Transmitter Control".

#### 36.6.7.5 Character Transmission

The characters are sent by writing in the Transmit Holding register (US\_THR). An additional condition for transmitting a character can be added when the USART is configured in SPI Master mode. In the USART Mode Register (SPI\_MODE) (USART\_MR), the value configured on the bit WRDBT can prevent any character transmission (even if US\_THR has been written) while the receiver side is not ready (character not read). When WRDBT equals 0, the character is transmitted whatever the receiver status. If WRDBT is set to 1, the transmitter waits for the Receive Holding register (US\_RHR) to be read before transmitting the character (RXRDY flag cleared), thus preventing any overflow (character loss) on the receiver side.

The transmitter reports two status bits in US\_CSR: TXRDY (Transmitter Ready), which indicates that US\_THR is empty and TXEMPTY, which indicates that all the characters written in US\_THR have been processed. When the current character processing is completed, the last character written in US\_THR is transferred into the Shift register of the transmitter and US\_THR becomes empty, thus TXRDY rises.

Both TXRDY and TXEMPTY bits are low when the transmitter is disabled. Writing a character in US\_THR while TXRDY is low has no effect and the written character is lost.

If the USART is in SPI Slave mode and if a character must be sent while the US\_THR is empty, the UNRE (Underrun Error) bit is set. The TXD transmission line stays at high level during all this time. The UNRE bit is cleared by writing a 1 to the RSTSTA (Reset Status) bit in US\_CR.

In SPI Master mode, the slave select line (NSS) is asserted at low level one  $t_{bit}$  ( $t_{bit}$  being the nominal time required to transmit a bit) before the transmission of the MSB bit and released at high level one  $t_{bit}$  after the transmission of the LSB bit. So, the slave select line (NSS) is always released between each character transmission and a minimum delay of three  $t_{bit}$  always inserted. However, in order to address slave devices supporting the CSAAT mode (Chip Select Active After Transfer), the slave select line (NSS) can be forced at low level by writing a 1 to the RTSEN bit in the US\_CR. The slave select line (NSS) can be released at high level only by writing a 1 to the RTSDIS bit in the US\_CR (for example, when all data have been transferred to the slave device).

In SPI Slave mode, the transmitter does not require a falling edge of the slave select line (NSS) to initiate a character transmission but only a low level. However, this low level must be present on the slave select line (NSS) at least one t<sub>bit</sub> before the first serial clock cycle corresponding to the MSB bit.

#### 36.6.7.6 Character Reception

When a character reception is completed, it is transferred to the Receive Holding register (US\_RHR) and the RXRDY bit in the Status register (US\_CSR) rises. If a character is completed while RXRDY is set, the OVRE (Overrun Error) bit is set. The last character is transferred into US\_RHR and overwrites the previous one. The OVRE bit is cleared by writing a 1 to the RSTSTA (Reset Status) bit in the US\_CR.

To ensure correct behavior of the receiver in SPI Slave mode, the master device sending the frame must ensure a minimum delay of one  $t_{bit}$  between each character transmission. The receiver does not require a falling edge of the slave select line (NSS) to initiate a character reception but only a low level. However, this low level must be present on the slave select line (NSS) at least one  $t_{bit}$  before the first serial clock cycle corresponding to the MSB bit.

#### 36.6.7.7 Receiver Timeout

Because the receiver baud rate clock is active only during data transfers in SPI mode, a receiver timeout is impossible in this mode, whatever the time-out value is (field TO) in the US RTOR.

#### 36.6.8 Test Modes

The USART can be programmed to operate in three different test modes. The internal loopback capability allows on-board diagnostics. In Loopback mode, the USART interface pins are disconnected or not and reconfigured for loopback internally or externally.

#### 36.6.8.1 Normal Mode

Normal mode connects the RXD pin on the receiver input and the transmitter output on the TXD pin.

Figure 36-39: Normal Mode Configuration



#### 36.6.8.2 Automatic Echo Mode

Automatic echo mode allows bit-by-bit retransmission. When a bit is received on the RXD pin, it is sent to the TXD pin, as shown in Figure 36-40. Programming the transmitter has no effect on the TXD pin. The RXD pin is still connected to the receiver input, thus the receiver remains active.

Figure 36-40: Automatic Echo Mode Configuration



## 36.6.8.3 Local Loopback Mode

Local loopback mode connects the output of the transmitter directly to the input of the receiver, as shown in Figure 36-41. The TXD and RXD pins are not used. The RXD pin has no effect on the receiver and the TXD pin is continuously driven high, as in idle state.

Figure 36-41: Local Loopback Mode Configuration



#### 36.6.8.4 Remote Loopback Mode

Remote loopback mode directly connects the RXD pin to the TXD pin, as shown in Figure 36-42. The transmitter and the receiver are disabled and have no effect. This mode allows bit-by-bit retransmission.

Figure 36-42: Remote Loopback Mode Configuration



## 36.6.9 Register Write Protection

To prevent any single software error from corrupting USART behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the USART Write Protection Mode Register (US\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the USART Write Protection Status Register (US\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the US WPSR.

The following registers can be write-protected:

- USART Mode Register
- USART Baud Rate Generator Register
- · USART Receiver Time-out Register
- · USART Transmitter Timeguard Register
- USART FI DI RATIO Register
- USART IrDA Filter Register
- USART Manchester Configuration Register

# **SAM4C SERIES**

## 36.7 Universal Synchronous Asynchronous Receiver Transmitter (USART) User Interface

Table 36-14: Register Mapping

| Offset        | Register                          | Name                                 | Access            | Reset |
|---------------|-----------------------------------|--------------------------------------|-------------------|-------|
| 0x0000        | Control Register                  | US_CR                                | Write-only        | _     |
| 0x0004        | Mode Register                     | US_MR                                | Read/Write        | 0x0   |
| 0x0008        | Interrupt Enable Register         | US_IER                               | Write-only        | _     |
| 0x000C        | Interrupt Disable Register        | US_IDR                               | Write-only        | _     |
| 0x0010        | Interrupt Mask Register           | US_IMR                               | Read-only         | 0x0   |
| 0x0014        | Channel Status Register           | US_CSR                               | Read-only         | 0x0   |
| 0x0018        | Receive Holding Register          | US_RHR                               | Read-only         | 0x0   |
| 0x001C        | Transmit Holding Register         | US_THR                               | Write-only        | _     |
| 0x0020        | Baud Rate Generator Register      | US_BRGR                              | Read/Write        | 0x0   |
| 0x0024        | Receiver Time-out Register        | US_RTOR                              | Read/Write        | 0x0   |
| 0x0028        | Transmitter Timeguard Register    | US_TTGR                              | Read/Write        | 0x0   |
| 0x002C-0x003C | Reserved                          | _                                    | _                 | _     |
| 0x0040        | FI DI Ratio Register              | US_FIDI                              | Read/Write        | 0x174 |
| 0x0044        | Number of Errors Register         | US_NER                               | Read-only         | 0x0   |
| 0x0048        | Reserved                          | _                                    | _                 | _     |
| 0x004C        | IrDA Filter Register              | rDA Filter Register US_IF Read/Write |                   | 0x0   |
| 0x0050        | Manchester Configuration Register | US_MAN                               | US_MAN Read/Write |       |
| 0x0054-0x005C | Reserved                          | _                                    | _                 | _     |
| 0x0060-0x00E0 | Reserved                          | _                                    | _                 | _     |
| 0x00E4        | Write Protection Mode Register    | US_WPMR                              | Read/Write        | 0x0   |
| 0x00E8        | Write Protection Status Register  | US_WPSR                              | Read-only         | 0x0   |
| 0x00EC-0x00FC | Reserved                          | _                                    | _                 | _     |
| 0x0100-0x0128 | Reserved for PDC Registers        | _                                    | _                 | _     |

## 36.7.1 USART Control Register

Name:US\_CR

Address:0x40024000 (0), 0x40028000 (1), 0x4002C000 (2), 0x40030000 (3), 0x40034000 (4)

Access:Write-only

| 31    | 30      | 29    | 28    | 27     | 26     | 25     | 24     |
|-------|---------|-------|-------|--------|--------|--------|--------|
| _     | -       | _     | _     | _      | _      | -      | -      |
| 23    | 22      | 21    | 20    | 19     | 18     | 17     | 16     |
| _     | _       | _     | -     | RTSDIS | RTSEN  | 1      | _      |
|       |         |       |       |        |        |        |        |
| 15    | 14      | 13    | 12    | 11     | 10     | 9      | 8      |
| RETTO | RSTNACK | RSTIT | SENDA | STTTO  | STPBRK | STTBRK | RSTSTA |
|       |         |       |       |        |        |        |        |
| 7     | 6       | 5     | 4     | 3      | 2      | 1      | 0      |
| TXDIS | TXEN    | RXDIS | RXEN  | RSTTX  | RSTRX  | _      | _      |

For SPI control, see Section 36.7.2 "USART Control Register (SPI\_MODE)".

**RSTRX: Reset Receiver** 

0: No effect.

1: Resets the receiver.

**RSTTX: Reset Transmitter** 

0: No effect.

1: Resets the transmitter.

**RXEN: Receiver Enable** 

0: No effect.

1: Enables the receiver, if RXDIS is 0.

**RXDIS: Receiver Disable** 

0: No effect.

1: Disables the receiver.

**TXEN: Transmitter Enable** 

0: No effect.

1: Enables the transmitter if TXDIS is 0.

**TXDIS: Transmitter Disable** 

0: No effect.

1: Disables the transmitter.

**RSTSTA: Reset Status Bits** 

0: No effect.

1: Resets the status bits PARE, FRAME, OVRE, MANERR and RXBRK in US\_CSR.

STTBRK: Start Break

0: No effect.

1: Starts transmission of a break after the characters present in US\_THR and the Transmit Shift Register have been transmitted. No effect if a break is already being transmitted.

STPBRK: Stop Break

## **SAM4C SERIES**

- 0: No effect.
- 1: Stops transmission of the break after a minimum of one character length and transmits a high level during 12-bit periods. No effect if no break is being transmitted.

#### STTTO: Clear TIMEOUT Flag and Start Time-out After Next Character Received

- 0: No effect.
- 1: Starts waiting for a character before enabling the time-out counter. Immediately disables a time-out period in progress. Resets the status bit TIMEOUT in US\_CSR.

#### **SENDA: Send Address**

- 0: No effect.
- 1: In Multidrop mode only, the next character written to the US\_THR is sent with the address bit set.

#### **RSTIT: Reset Iterations**

- 0: No effect.
- 1: Resets ITER in US\_CSR. No effect if the ISO7816 is not enabled.

### **RSTNACK: Reset Non Acknowledge**

- 0: No effect
- 1: Resets NACK in US\_CSR.

## **RETTO: Start Time-out Immediately**

- 0: No effect
- 1: Immediately restarts time-out period.

#### **RTSEN: Request to Send Pin Control**

- 0: No effect.
- 1: Drives RTS pin to 0 if US\_MR.USART\_MODE field = 0.

#### **RTSDIS: Request to Send Pin Control**

- 0: No effect.
- 1: Drives RTS pin to 1 if US\_MR.USART\_MODE field = 0.

## 36.7.2 USART Control Register (SPI\_MODE)

Name: US\_CR (SPI\_MODE)

Address:0x40024000 (0), 0x40028000 (1), 0x4002C000 (2), 0x40030000 (3), 0x40034000 (4)

Access:Write-only

| 31    | 30   | 29    | 28   | 27    | 26    | 25 | 24     |
|-------|------|-------|------|-------|-------|----|--------|
| _     | _    | _     | _    | _     | _     | _  | _      |
| 23    | 22   | 21    | 20   | 19    | 18    | 17 | 16     |
| _     | _    | -     | _    | RCS   | FCS   | _  | _      |
|       |      |       |      |       |       |    | _      |
| 15    | 14   | 13    | 12   | 11    | 10    | 9  | 8      |
| _     | _    | 1     | _    | _     | _     | 1  | RSTSTA |
| •     |      |       |      |       |       |    | _      |
| 7     | 6    | 5     | 4    | 3     | 2     | 1  | 0      |
| TXDIS | TXEN | RXDIS | RXEN | RSTTX | RSTRX | 1  | _      |

This configuration is relevant only if USART\_MODE = 0xE or 0xF in the USART Mode Register.

#### **RSTRX: Reset Receiver**

0: No effect.

1: Resets the receiver.

#### **RSTTX: Reset Transmitter**

0: No effect.

1: Resets the transmitter.

#### **RXEN: Receiver Enable**

0: No effect.

1: Enables the receiver, if RXDIS is 0.

#### **RXDIS: Receiver Disable**

0: No effect.

1: Disables the receiver.

#### **TXEN: Transmitter Enable**

0: No effect.

1: Enables the transmitter if TXDIS is 0.

#### **TXDIS: Transmitter Disable**

0: No effect.

1: Disables the transmitter.

## **RSTSTA: Reset Status Bits**

0: No effect.

1: Resets the status bits OVRE, UNRE in US\_CSR.

## FCS: Force SPI Chip Select

Applicable if USART operates in SPI master mode (USART\_MODE = 0xE):

0: No effect.

1: Forces the Slave Select Line NSS (RTS pin) to 0, even if USART is not transmitting, in order to address SPI slave devices supporting the CSAAT mode (Chip Select Active After Transfer).

# **SAM4C SERIES**

## **RCS: Release SPI Chip Select**

Applicable if USART operates in SPI master mode (USART\_MODE = 0xE):

0: No effect.

1: Releases the Slave Select Line NSS (RTS pin).

DS60001717B-page 792

## 36.7.3 USART Mode Register

Name:US\_MR

Address:0x40024004 (0), 0x40028004 (1), 0x4002C004 (2), 0x40030004 (3), 0x40034004 (4)

Access:Read/Write

| 31      | 30       | 29     | 28     | 27   | 26                 | 25            | 24   |
|---------|----------|--------|--------|------|--------------------|---------------|------|
| ONEBIT  | MODSYNC  | MAN    | FILTER | -    | ľ                  | MAX_ITERATION | l    |
| 23      | 22       | 21     | 20     | 19   | 18                 | 17            | 16   |
| INVDATA | VAR_SYNC | DSNACK | INACK  | OVER | CLKO               | MODE9         | MSBF |
|         |          |        |        |      |                    |               |      |
| 15      | 14       | 13     | 12     | 11   | 10                 | 9             | 8    |
| CHM     | CHMODE   |        | TOP    |      | PAR                |               | SYNC |
|         |          |        |        |      |                    |               |      |
| 7       | 6        | 5      | 4      | 3    | 2                  | 1             | 0    |
| CHRL    |          | USC    | LKS    |      | USART <sub>.</sub> | _MODE         |      |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

For SPI configuration, see Section 36.7.4 "USART Mode Register (SPI\_MODE)".

## **USART\_MODE: USART Mode of Operation**

| Value | Name           | Description             |
|-------|----------------|-------------------------|
| 0x0   | NORMAL         | Normal mode             |
| 0x1   | RS485          | RS485                   |
| 0x2   | HW_HANDSHAKING | Hardware Handshaking    |
| 0x3   | _              | Reserved                |
| 0x4   | IS07816_T_0    | IS07816 Protocol: T = 0 |
| 0x6   | IS07816_T_1    | IS07816 Protocol: T = 1 |
| 0x8   | IRDA           | IrDA                    |
| 0xE   | SPI_MASTER     | SPI master              |
| 0xF   | SPI_SLAVE      | SPI Slave               |

The PDC transfers are supported in all USART modes of operation.

## **USCLKS: Clock Selection**

| Value | Name | Description                                  |
|-------|------|----------------------------------------------|
| 0     | MCK  | Peripheral clock is selected                 |
| 1     | DIV  | Peripheral clock divided (DIV=8) is selected |
| 2     | _    | Reserved                                     |
| 3     | SCK  | Serial clock (SCK) is selected               |

## **CHRL: Character Length**

| Value | Name  | Description                |
|-------|-------|----------------------------|
| 0     | 5_BIT | Character length is 5 bits |

| 1 | 6_BIT | Character length is 6 bits |
|---|-------|----------------------------|
| 2 | 7_BIT | Character length is 7 bits |
| 3 | 8_BIT | Character length is 8 bits |

## **SYNC: Synchronous Mode Select**

0: USART operates in Asynchronous mode.

1: USART operates in Synchronous mode.

## **PAR: Parity Type**

| Value | Name      | Description                |
|-------|-----------|----------------------------|
| 0     | EVEN      | Even parity                |
| 1     | ODD       | Odd parity                 |
| 2     | SPACE     | Parity forced to 0 (Space) |
| 3     | MARK      | Parity forced to 1 (Mark)  |
| 4     | NO        | No parity                  |
| 6     | MULTIDROP | Multidrop mode             |

## **NBSTOP: Number of Stop Bits**

| Value | Name    | Description                                    |
|-------|---------|------------------------------------------------|
| 0     | 1_BIT   | 1 stop bit                                     |
| 1     | 1_5_BIT | 1.5 stop bit (SYNC = 0) or reserved (SYNC = 1) |
| 2     | 2_BIT   | 2 stop bits                                    |

## **CHMODE: Channel Mode**

| Value | Name            | Description                                                            |
|-------|-----------------|------------------------------------------------------------------------|
| 0     | NORMAL          | Normal mode                                                            |
| 1     | AUTOMATIC       | Automatic Echo. Receiver input is connected to the TXD pin.            |
| 2     | LOCAL_LOOPBACK  | Local Loopback. Transmitter output is connected to the Receiver Input. |
| 3     | REMOTE_LOOPBACK | Remote Loopback. RXD pin is internally connected to the TXD pin.       |

## MSBF: Bit Order

0: Least significant bit is sent/received first.

1: Most significant bit is sent/received first.

## **MODE9: 9-bit Character Length**

0: CHRL defines character length

1: 9-bit character length

## **CLKO: Clock Output Select**

0: The USART does not drive the SCK pin.

1: The USART drives the SCK pin if USCLKS does not select the external clock SCK.

## **OVER: Oversampling Mode**

0: 16 × Oversampling

1: 8 × Oversampling

## **INACK: Inhibit Non Acknowledge**

0: The NACK is generated.

1: The NACK is not generated.

#### **DSNACK: Disable Successive NACK**

0: NACK is sent on the ISO line as soon as a parity error occurs in the received character (unless INACK is set).

1: Successive parity errors are counted up to the value specified in the MAX\_ITERATION field. These parity errors generate a NACK on the ISO line. As soon as this value is reached, no additional NACK is sent on the ISO line. The flag ITER is asserted.

Note: MAX ITERATION field must be set to 0 if DSNACK is cleared.

#### **INVDATA: Inverted Data**

0: The data field transmitted on TXD line is the same as the one written in US\_THR or the content read in US\_RHR is the same as RXD line. Normal mode of operation.

1: The data field transmitted on TXD line is inverted (voltage polarity only) compared to the value written on US\_THR or the content read in US\_RHR is inverted compared to what is received on RXD line (or ISO7816 IO line). Inverted mode of operation, useful for contactless card application. To be used with configuration bit MSBF.

#### VAR SYNC: Variable Synchronization of Command/Data Sync Start Frame Delimiter

0: User defined configuration of command or data sync field depending on MODSYNC value.

1: The sync field is updated when a character is written into US\_THR.

#### MAX\_ITERATION: Maximum Number of Automatic Iteration

0-7: Defines the maximum number of iterations in mode ISO7816, protocol T = 0.

#### **FILTER: Receive Line Filter**

0: The USART does not filter the receive line.

1: The USART filters the receive line using a three-sample filter (1/16-bit clock) (2 over 3 majority).

#### MAN: Manchester Encoder/Decoder Enable

0: Manchester encoder/decoder are disabled.

1: Manchester encoder/decoder are enabled.

#### **MODSYNC: Manchester Synchronization Mode**

0:The Manchester start bit is a 0 to 1 transition

1: The Manchester start bit is a 1 to 0 transition.

## **ONEBIT: Start Frame Delimiter Selector**

0: Start frame delimiter is COMMAND or DATA SYNC.

1: Start frame delimiter is one bit.

## 36.7.4 USART Mode Register (SPI\_MODE)

Name:US\_MR (SPI\_MODE)

Address:0x40024004 (0), 0x40028004 (1), 0x4002C004 (2), 0x40030004 (3), 0x40034004 (4)

Access:Read/Write

| 31   | 30 | 29  | 28    | 27 | 26    | 25    | 24   |
|------|----|-----|-------|----|-------|-------|------|
| _    | _  | _   | _     | -  | _     | _     | _    |
| 23   | 22 | 21  | 20    | 19 | 18    | 17    | 16   |
| _    | _  |     | WRDBT | 1  | CLKO  | _     | CPOL |
| 15   | 14 | 13  | 12    | 11 | 10    | 9     | 8    |
| _    | _  | _   | _     | -  | -     | _     | СРНА |
| 7    | 6  | 5   | 4     | 3  | 2     | 1     | 0    |
| CHRL |    | USC | CLKS  |    | USART | _MODE |      |

This configuration is relevant only if USART\_MODE = 0xE or 0xF in the USART Mode Register.

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## **USART\_MODE: USART Mode of Operation**

| Value | Name       | Description |
|-------|------------|-------------|
| 0xE   | SPI_MASTER | SPI master  |
| 0xF   | SPI_SLAVE  | SPI Slave   |

#### **USCLKS: Clock Selection**

| Value | Name | Description                                  |
|-------|------|----------------------------------------------|
| 0     | MCK  | Peripheral clock is selected                 |
| 1     | DIV  | Peripheral clock divided (DIV=8) is selected |
| 3     | SCK  | Serial Clock SLK is selected                 |

## **CHRL: Character Length**

| Value | Name  | Description                |
|-------|-------|----------------------------|
| 3     | 8_BIT | Character length is 8 bits |

#### **CPHA: SPI Clock Phase**

- Applicable if USART operates in SPI mode (USART\_MODE = 0xE or 0xF):
- 0: Data is changed on the leading edge of SPCK and captured on the following edge of SPCK.
- 1: Data is captured on the leading edge of SPCK and changed on the following edge of SPCK.

CPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce the required clock/data relationship between master and slave devices.

## **CPOL: SPI Clock Polarity**

Applicable if USART operates in SPI mode (slave or master, USART\_MODE = 0xE or 0xF):

- 0: The inactive state value of SPCK is logic level zero.
- 1: The inactive state value of SPCK is logic level one.

CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with CPHA to produce the required clock/data relationship between master and slave devices.

## **CLKO: Clock Output Select**

- 0: The USART does not drive the SCK pin.
- 1: The USART drives the SCK pin if USCLKS does not select the external clock SCK.

#### **WRDBT: Wait Read Data Before Transfer**

- 0: The character transmission starts as soon as a character is written into US\_THR (assuming TXRDY was set).
- 1: The character transmission starts when a character is written and only if RXRDY flag is cleared (Receive Holding Register has been read).

## 36.7.5 USART Interrupt Enable Register

Name:US\_IER

Address:0x40024008 (0), 0x40028008 (1), 0x4002C008 (2), 0x40030008 (3), 0x40034008 (4)

Access:Write-only

| 31   | 30    | 29   | 28     | 27     | 26    | 25      | 24      |
|------|-------|------|--------|--------|-------|---------|---------|
| _    | _     | _    | _      | _      | _     | _       | MANE    |
| 23   | 22    | 21   | 20     | 19     | 18    | 17      | 16      |
| _    | _     | _    | -      | CTSIC  | _     | _       | _       |
|      |       |      |        |        |       |         |         |
| 15   | 14    | 13   | 12     | 11     | 10    | 9       | 8       |
| _    | _     | NACK | RXBUFF | TXBUFE | ITER  | TXEMPTY | TIMEOUT |
|      |       |      |        |        |       |         | _       |
| 7    | 6     | 5    | 4      | 3      | 2     | 1       | 0       |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | RXBRK | TXRDY   | RXRDY   |

For SPI specific configuration, see Section 36.7.6 "USART Interrupt Enable Register (SPI\_MODE)".

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt.

**RXRDY: RXRDY Interrupt Enable** 

**TXRDY: TXRDY Interrupt Enable** 

**RXBRK: Receiver Break Interrupt Enable** 

ENDRX: End of Receive Buffer Interrupt Enable (available in all USART modes of operation)

ENDTX: End of Transmit Buffer Interrupt Enable (available in all USART modes of operation)

**OVRE: Overrun Error Interrupt Enable** 

FRAME: Framing Error Interrupt Enable

**PARE: Parity Error Interrupt Enable** 

**TIMEOUT: Time-out Interrupt Enable** 

**TXEMPTY: TXEMPTY Interrupt Enable** 

ITER: Max number of Repetitions Reached Interrupt Enable

TXBUFE: Transmit Buffer Empty Interrupt Enable (available in all USART modes of operation)

RXBUFF: Receive Buffer Full Interrupt Enable (available in all USART modes of operation)

**NACK: Non Acknowledge Interrupt Enable** 

CTSIC: Clear to Send Input Change Interrupt Enable

**MANE: Manchester Error Interrupt Enable** 

## 36.7.6 USART Interrupt Enable Register (SPI\_MODE)

Name:US\_IER (SPI\_MODE)

Address:0x40024008 (0), 0x40028008 (1), 0x4002C008 (2), 0x40030008 (3), 0x40034008 (4)

Access:Write-only

| 31 | 30 | 29   | 28     | 27     | 26   | 25      | 24    |
|----|----|------|--------|--------|------|---------|-------|
| _  | _  | -    | -      | _      | -    | -       | -     |
| 23 | 22 | 21   | 20     | 19     | 18   | 17      | 16    |
| _  | _  | _    | _      | _      | -    | -       | _     |
|    |    |      |        |        |      |         |       |
| 15 | 14 | 13   | 12     | 11     | 10   | 9       | 8     |
| _  | _  | -    | RXBUFF | TXBUFE | UNRE | TXEMPTY | _     |
|    |    |      |        |        |      |         |       |
| 7  | 6  | 5    | 4      | 3      | 2    | 1       | 0     |
| _  | _  | OVRE | ENDTX  | ENDRX  | _    | TXRDY   | RXRDY |

This configuration is relevant only if USART MODE = 0xE or 0xF in the USART Mode Register.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Enables the corresponding interrupt.

**RXRDY: RXRDY Interrupt Enable** 

**TXRDY: TXRDY Interrupt Enable** 

**ENDRX: End of Receive Buffer Interrupt Enable** 

**ENDTX: End of Transmit Buffer Interrupt Enable** 

OVRE: Overrun Error Interrupt Enable TXEMPTY: TXEMPTY Interrupt Enable

**UNRE: SPI Underrun Error Interrupt Enable** 

**TXBUFE: Transmit Buffer Empty Interrupt Enable** 

**RXBUFF: Receive Buffer Full Interrupt Enable** 

## 36.7.7 USART Interrupt Disable Register

Name:US IDR

Address:0x4002400C (0), 0x4002800C (1), 0x4002C00C (2), 0x4003000C (3), 0x4003400C (4)

Access:Write-only

| 31   | 30    | 29   | 28     | 27     | 26    | 25      | 24      |
|------|-------|------|--------|--------|-------|---------|---------|
| _    | _     | _    | _      | _      | _     | _       | MANE    |
| 23   | 22    | 21   | 20     | 19     | 18    | 17      | 16      |
| _    | _     | _    | -      | CTSIC  | _     | _       | _       |
|      |       |      |        |        |       |         |         |
| 15   | 14    | 13   | 12     | 11     | 10    | 9       | 8       |
| _    | _     | NACK | RXBUFF | TXBUFE | ITER  | TXEMPTY | TIMEOUT |
|      |       |      |        |        |       |         | _       |
| 7    | 6     | 5    | 4      | 3      | 2     | 1       | 0       |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | RXBRK | TXRDY   | RXRDY   |

For SPI specific configuration, see Section 36.7.8 "USART Interrupt Disable Register (SPI\_MODE)".

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Disables the corresponding interrupt.

RXRDY: RXRDY Interrupt Disable TXRDY: TXRDY Interrupt Disable

**RXBRK: Receiver Break Interrupt Disable** 

ENDRX: End of Receive Buffer Transfer Interrupt Disable (available in all USART modes of operation)

ENDTX: End of Transmit Buffer Interrupt Disable (available in all USART modes of operation)

OVRE: Overrun Error Interrupt Enable FRAME: Framing Error Interrupt Disable

PARE: Parity Error Interrupt Disable
TIMEOUT: Time-out Interrupt Disable
TXEMPTY: TXEMPTY Interrupt Disable

ITER: Max Number of Repetitions Reached Interrupt Disable

TXBUFE: Transmit Buffer Empty Interrupt Disable (available in all USART modes of operation)

RXBUFF: Receive Buffer Full Interrupt Disable (available in all USART modes of operation)

**NACK: Non Acknowledge Interrupt Disable** 

CTSIC: Clear to Send Input Change Interrupt Disable

**MANE: Manchester Error Interrupt Disable** 

## 36.7.8 USART Interrupt Disable Register (SPI\_MODE)

Name: US\_IDR (SPI\_MODE)

Address:0x4002400C (0), 0x4002800C (1), 0x4002C00C (2), 0x4003000C (3), 0x4003400C (4)

Access: Write-only

| 31 | 30 | 29   | 28     | 27     | 26   | 25      | 24    |
|----|----|------|--------|--------|------|---------|-------|
| _  | _  | -    | _      | -      | _    | -       | _     |
| 23 | 22 | 21   | 20     | 19     | 18   | 17      | 16    |
| _  | _  | _    | _      | _      | _    | -       | _     |
|    |    |      |        |        |      |         |       |
| 15 | 14 | 13   | 12     | 11     | 10   | 9       | 8     |
| _  | _  | _    | RXBUFF | TXBUFE | UNRE | TXEMPTY | _     |
|    |    |      |        |        |      |         | _     |
| 7  | 6  | 5    | 4      | 3      | 2    | 1       | 0     |
| _  | _  | OVRE | ENDTX  | ENDRX  | _    | TXRDY   | RXRDY |

This configuration is relevant only if USART\_MODE = 0xE or 0xF in the USART Mode Register.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Disables the corresponding interrupt.

RXRDY: RXRDY Interrupt Disable TXRDY: TXRDY Interrupt Disable

**ENDRX: End of Receive Buffer Transfer Interrupt Disable** 

**ENDTX: End of Transmit Buffer Interrupt Disable** 

OVRE: Overrun Error Interrupt Disable TXEMPTY: TXEMPTY Interrupt Disable

**UNRE: SPI Underrun Error Interrupt Disable** 

**TXBUFE: Transmit Buffer Empty Interrupt Disable** 

**RXBUFF: Receive Buffer Full Interrupt Disable** 

## 36.7.9 USART Interrupt Mask Register

Name:US IMR

Address:0x40024010 (0), 0x40028010 (1), 0x4002C010 (2), 0x40030010 (3), 0x40034010 (4)

Access:Read-only

| 31   | 30    | 29   | 28     | 27     | 26    | 25      | 24      |
|------|-------|------|--------|--------|-------|---------|---------|
| _    | _     | _    | _      | _      | _     | _       | MANE    |
| 23   | 22    | 21   | 20     | 19     | 18    | 17      | 16      |
| _    | _     | _    | -      | CTSIC  | _     | _       | _       |
|      |       |      |        |        |       |         |         |
| 15   | 14    | 13   | 12     | 11     | 10    | 9       | 8       |
| _    | _     | NACK | RXBUFF | TXBUFE | ITER  | TXEMPTY | TIMEOUT |
|      |       |      |        |        |       |         |         |
| 7    | 6     | 5    | 4      | 3      | 2     | 1       | 0       |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | RXBRK | TXRDY   | RXRDY   |

For SPI specific configuration, see Section 36.7.10 "USART Interrupt Mask Register (SPI\_MODE)".

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

RXRDY: RXRDY Interrupt Mask

TXRDY: TXRDY Interrupt Mask

**RXBRK: Receiver Break Interrupt Mask** 

ENDRX: End of Receive Buffer Interrupt Mask (available in all USART modes of operation)

ENDTX: End of Transmit Buffer Interrupt Mask (available in all USART modes of operation)

**OVRE: Overrun Error Interrupt Mask** 

**FRAME: Framing Error Interrupt Mask** 

**PARE: Parity Error Interrupt Mask** 

**TIMEOUT: Time-out Interrupt Mask** 

**TXEMPTY: TXEMPTY Interrupt Mask** 

ITER: Max Number of Repetitions Reached Interrupt Mask

TXBUFE: Transmit Buffer Empty Interrupt Mask (available in all USART modes of operation)

RXBUFF: Receive Buffer Full Interrupt Mask (available in all USART modes of operation)

**NACK: Non Acknowledge Interrupt Mask** 

CTSIC: Clear to Send Input Change Interrupt Mask

**MANE: Manchester Error Interrupt Mask** 

## 36.7.10 USART Interrupt Mask Register (SPI\_MODE)

Name:US\_IMR (SPI\_MODE)

Address:0x40024010 (0), 0x40028010 (1), 0x4002C010 (2), 0x40030010 (3), 0x40034010 (4)

Access:Read-only

| 31 | 30 | 29   | 28     | 27     | 26   | 25      | 24    |
|----|----|------|--------|--------|------|---------|-------|
| _  | _  | -    | _      | -      | _    | -       | _     |
| 23 | 22 | 21   | 20     | 19     | 18   | 17      | 16    |
| _  | _  | _    | _      | _      | _    | -       | _     |
|    |    |      |        |        |      |         |       |
| 15 | 14 | 13   | 12     | 11     | 10   | 9       | 8     |
| _  | _  | _    | RXBUFF | TXBUFE | UNRE | TXEMPTY | _     |
|    |    |      |        |        |      |         | _     |
| 7  | 6  | 5    | 4      | 3      | 2    | 1       | 0     |
| _  | _  | OVRE | ENDTX  | ENDRX  | _    | TXRDY   | RXRDY |

This configuration is relevant only if USART\_MODE = 0xE or 0xF in the USART Mode Register.

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

RXRDY: RXRDY Interrupt Mask

**TXRDY: TXRDY Interrupt Mask** 

**ENDRX: End of Receive Buffer Interrupt Mask** 

**ENDTX: End of Transmit Buffer Interrupt Mask** 

OVRE: Overrun Error Interrupt Mask
TXEMPTY: TXEMPTY Interrupt Mask

**UNRE: SPI Underrun Error Interrupt Mask** 

**TXBUFE: Transmit Buffer Empty Interrupt Mask** 

**RXBUFF: Receive Buffer Full Interrupt Mask** 

## 36.7.11 USART Channel Status Register

Name: US CSR

Address:0x40024014 (0), 0x40028014 (1), 0x4002C014 (2), 0x40030014 (3), 0x40034014 (4)

Access:Read-only

| 31   | 30    | 29   | 28     | 27     | 26    | 25      | 24      |
|------|-------|------|--------|--------|-------|---------|---------|
| _    | _     | _    | _      | _      | _     | _       | MANERR  |
| 23   | 22    | 21   | 20     | 19     | 18    | 17      | 16      |
| CTS  | _     | _    | _      | CTSIC  | _     | _       | _       |
| 15   | 14    | 13   | 12     | 11     | 10    | 9       | 8       |
| _    | _     | NACK | RXBUFF | TXBUFE | ITER  | TXEMPTY | TIMEOUT |
| 7    | 6     | 5    | 4      | 3      | 2     | 1       | 0       |
| PARE | FRAME | OVRE | ENDTX  | ENDRX  | RXBRK | TXRDY   | RXRDY   |

For SPI specific configuration, see Section 36.7.12 "USART Channel Status Register (SPI MODE)".

## RXRDY: Receiver Ready (cleared by reading US\_RHR)

0: No complete character has been received since the last read of US\_RHR or the receiver is disabled. If characters were being received when the receiver was disabled, RXRDY changes to 1 when the receiver is enabled.

1: At least one complete character has been received and US RHR has not yet been read.

## TXRDY: Transmitter Ready (cleared by writing US\_THR)

0: A character is in the US\_THR waiting to be transferred to the Transmit Shift Register, or an STTBRK command has been requested, or the transmitter is disabled. As soon as the transmitter is enabled, TXRDY becomes 1.

1: There is no character in the US THR.

## RXBRK: Break Received/End of Break (cleared by writing a one to bit US\_CR.RSTSTA)

0: No break received or end of break detected since the last RSTSTA.

1: Break received or end of break detected since the last RSTSTA.

## ENDRX: End of RX Buffer (cleared by writing US\_RCR or US\_RNCR)

0: The Receive Counter Register has not reached 0 since the last write in US RCR or US RNCR<sup>(1)</sup>.

1: The Receive Counter Register has reached 0 since the last write in US RCR or US RNCR<sup>(1)</sup>.

#### **ENDTX:** End of TX Buffer (cleared by writing US\_TCR or US\_TNCR)

0: The Transmit Counter Register has not reached 0 since the last write in US\_TCR or US\_TNCR<sup>(1)</sup>.

1: The Transmit Counter Register has reached 0 since the last write in US TCR or US TNCR<sup>(1)</sup>.

#### OVRE: Overrun Error (cleared by writing a one to bit US CR.RSTSTA)

0: No overrun error has occurred since the last RSTSTA.

1: At least one overrun error has occurred since the last RSTSTA.

## FRAME: Framing Error (cleared by writing a one to bit US\_CR.RSTSTA)

- 0: No stop bit has been detected low since the last RSTSTA.
- 1: At least one stop bit has been detected low since the last RSTSTA.

## PARE: Parity Error (cleared by writing a one to bit US\_CR.RSTSTA)

- 0: No parity error has been detected since the last RSTSTA.
- 1: At least one parity error has been detected since the last RSTSTA.

### TIMEOUT: Receiver Time-out (cleared by writing a one to bit US\_CR.STTTO)

- 0: There has not been a time-out since the last Start Time-out command (STTTO in US CR) or the Time-out Register is 0.
- 1: There has been a time-out since the last Start Time-out command (STTTO in US CR).

#### TXEMPTY: Transmitter Empty (cleared by writing US THR)

- 0: There are characters in either US\_THR or the Transmit Shift Register, or the transmitter is disabled.
- 1: There are no characters in US\_THR, nor in the Transmit Shift Register.

#### ITER: Max Number of Repetitions Reached (cleared by writing a one to bit US\_CR.RSTIT)

- 0: Maximum number of repetitions has not been reached since the last RSTIT.
- 1: Maximum number of repetitions has been reached since the last RSTIT.

## TXBUFE: TX Buffer Empty (cleared by writing US\_TCR or US\_TNCR)

- 0: US TCR or US TNCR have a value other than 0<sup>(1)</sup>.
- 1: Both US\_TCR and US\_TNCR have a value of 0<sup>(1)</sup>.

## RXBUFF: RX Buffer Full (cleared by writing US\_RCR or US\_RNCR)

- 0: US\_RCR or US\_RNCR have a value other than 0<sup>(1)</sup>.
- 1: Both US\_RCR and US\_RNCR have a value of 0<sup>(1)</sup>.
  - Note 1: US\_RCR, US\_RNCR, US\_TCR and US\_TNCR are PDC registers.

## NACK: Non Acknowledge Interrupt (cleared by writing a one to bit US\_CR.RSTNACK)

- 0: Non acknowledge has not been detected since the last RSTNACK.
- 1: At least one non acknowledge has been detected since the last RSTNACK.

## CTSIC: Clear to Send Input Change Flag (cleared on read)

- 0: No input change has been detected on the CTS pin since the last read of US\_CSR.
- 1: At least one input change has been detected on the CTS pin since the last read of US CSR.

## CTS: Image of CTS Input

- 0: CTS input is driven low.
- 1: CTS input is driven high.

## MANERR: Manchester Error (cleared by writing a one to the bit US\_CR.RSTSTA)

- 0: No Manchester error has been detected since the last RSTSTA.
- 1: At least one Manchester error has been detected since the last RSTSTA.

## 36.7.12 USART Channel Status Register (SPI\_MODE)

Name: US CSR (SPI MODE)

Address:0x40024014 (0), 0x40028014 (1), 0x4002C014 (2), 0x40030014 (3), 0x40034014 (4)

Access:Read-only

| 31 | 30 | 29   | 28     | 27     | 26   | 25      | 24    |
|----|----|------|--------|--------|------|---------|-------|
| _  | _  | -    | -      | -      | _    | -       | -     |
| 23 | 22 | 21   | 20     | 19     | 18   | 17      | 16    |
| _  | _  | _    | _      | _      | -    | 1       | _     |
|    |    |      |        |        |      |         |       |
| 15 | 14 | 13   | 12     | 11     | 10   | 9       | 8     |
| _  | _  | -    | RXBUFF | TXBUFE | UNRE | TXEMPTY | _     |
|    |    |      |        |        |      |         |       |
| 7  | 6  | 5    | 4      | 3      | 2    | 1       | 0     |
| _  | _  | OVRE | ENDTX  | ENDRX  | _    | TXRDY   | RXRDY |

This configuration is relevant only if USART MODE = 0xE or 0xF in the USART Mode Register.

## RXRDY: Receiver Ready (cleared by reading US\_RHR)

0: No complete character has been received since the last read of US\_RHR or the receiver is disabled. If characters were being received when the receiver was disabled, RXRDY changes to 1 when the receiver is enabled.

1: At least one complete character has been received and US RHR has not yet been read.

#### TXRDY: Transmitter Ready (cleared by writing US THR)

0: A character is in the US\_THR waiting to be transferred to the Transmit Shift Register or the transmitter is disabled. As soon as the transmitter is enabled, TXRDY becomes 1.

1: There is no character in the US THR.

## ENDRX: End of RX Buffer (cleared by writing US\_RCR or US\_RNCR)

0: The Receive Counter Register has not reached 0 since the last write in US\_RCR or US\_RNCR<sup>(1)</sup>.

1: The Receive Counter Register has reached 0 since the last write in US\_RCR or US\_RNCR<sup>(1)</sup>.

## ENDTX: End of TX Buffer (cleared by writing US\_TCR or US\_TNCR)

0: The Transmit Counter Register has not reached 0 since the last write in US TCR or US TNCR<sup>(1)</sup>.

1: The Transmit Counter Register has reached 0 since the last write in US\_TCR or US\_TNCR<sup>(1)</sup>.

#### OVRE: Overrun Error (cleared by writing a one to bit US\_CR.RSTSTA)

0: No overrun error has occurred since the last RSTSTA.

1: At least one overrun error has occurred since the last RSTSTA.

#### TXEMPTY: Transmitter Empty (cleared by writing US\_THR)

0: There are characters in either US\_THR or the Transmit Shift Register, or the transmitter is disabled.

1: There are no characters in US\_THR, nor in the Transmit Shift Register.

## UNRE: Underrun Error (cleared by writing a one to bit US\_CR.RSTSTA)

0: No SPI underrun error has occurred since the last RSTSTA.

1: At least one SPI underrun error has occurred since the last RSTSTA.

## TXBUFE: TX Buffer Empty (cleared by writing US\_TCR or US\_TNCR)

0: US TCR or US TNCR have a value other than 0<sup>(1)</sup>.

1: Both US\_TCR and US\_TNCR have a value of 0<sup>(1)</sup>.

## RXBUFF: RX Buffer Full (cleared by writing US\_RCR or US\_RNCR)

0: US\_RCR or US\_RNCR have a value other than 0<sup>(1)</sup>.

1: Both US\_RCR and US\_RNCR have a value of 0<sup>(1)</sup>.

Note 1: US\_RCR, US\_RNCR, US\_TCR and US\_TNCR are PDC registers.

## 36.7.13 USART Receive Holding Register

Name:US\_RHR

Address:0x40024018 (0), 0x40028018 (1), 0x4002C018 (2), 0x40030018 (3), 0x40034018 (4)

Access:Read-only

| 31     | 30 | 29 | 28  | 27  | 26 | 25 | 24    |
|--------|----|----|-----|-----|----|----|-------|
| _      | _  | _  | _   | _   | _  | _  | _     |
| 23     | 22 | 21 | 20  | 19  | 18 | 17 | 16    |
| _      | _  | _  | _   |     |    | 1  | _     |
| 15     | 14 | 13 | 12  | 11  | 10 | 9  | 8     |
| RXSYNH | _  | _  | _   | 1   | 1  | 1  | RXCHR |
| 7      | 6  | 5  | 4   | 3   | 2  | 1  | 0     |
|        | _  |    | RXC | CHR |    |    |       |

**RXCHR: Received Character** 

Last character received if RXRDY is set.

**RXSYNH: Received Sync** 

0: Last character received is a data.

1: Last character received is a command.

## 36.7.14 USART Transmit Holding Register

Name:US\_THR

Address:0x4002401C (0), 0x4002801C (1), 0x4002C01C (2), 0x4003001C (3), 0x4003401C (4)

Access:Write-only

| 31     | 30 | 29 | 28  | 27  | 26 | 25 | 24    |
|--------|----|----|-----|-----|----|----|-------|
| _      | _  | _  | _   | _   | -  | _  | _     |
| 23     | 22 | 21 | 20  | 19  | 18 | 17 | 16    |
| _      | _  | _  | _   | _   | _  | -  | _     |
| 15     | 14 | 13 | 12  | 11  | 10 | 9  | 8     |
| TXSYNH | _  | _  | _   | _   | _  | 1  | TXCHR |
| 7      | 6  | 5  | 4   | 3   | 2  | 1  | 0     |
|        |    |    | TXC | CHR |    |    |       |

#### **TXCHR: Character to be Transmitted**

Next character to be transmitted after the current character if TXRDY is not set.

## **TXSYNH: Sync Field to be Transmitted**

0: The next character sent is encoded as a data. Start frame delimiter is DATA SYNC.

1: The next character sent is encoded as a command. Start frame delimiter is COMMAND SYNC.

## 36.7.15 USART Baud Rate Generator Register

Name:US\_BRGR

Address:0x40024020 (0), 0x40028020 (1), 0x4002C020 (2), 0x40030020 (3), 0x40034020 (4)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | _  | _  | _  | _  | _  | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _  | _  | _  | _  |    | FP |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | С  | D  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    | •  | С  | D  | •  |    |    |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

#### **CD: Clock Divider**

|            |                                        | USART_MODE ≠ ISO7816                  |                                             |                                                       |
|------------|----------------------------------------|---------------------------------------|---------------------------------------------|-------------------------------------------------------|
|            | SYN                                    | C = 0                                 | SYNC = 1                                    |                                                       |
| CD         | OVER = 0                               | OVER = 1                              | or<br>USART_MODE = SPI<br>(Master or Slave) | USART_MODE = ISO7816                                  |
| 0          |                                        | Baud Rate Clo                         | ock Disabled                                |                                                       |
| 1 to 65535 | CD = Selected Clock / (16 × Baud Rate) | CD = Selected Clock / (8 × Baud Rate) | CD = Selected Clock / Baud<br>Rate          | CD = Selected Clock /<br>(FI_DI_RATIO × Baud<br>Rate) |

## **FP: Fractional Part**

0: Fractional divider is disabled.

1–7: Baud rate resolution, defined by FP  $\times$  1/8.

## 36.7.16 USART Receiver Time-out Register

Name:US\_RTOR

Address:0x40024024 (0), 0x40028024 (1), 0x4002C024 (2), 0x40030024 (3), 0x40034024 (4)

Access:Read/Write

| 31       | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----------|----|----|----|----|----|----|----|
| _        | _  | _  | _  | _  | -  | _  | _  |
| <u> </u> |    |    |    |    |    |    |    |
| 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _        | _  | _  | _  | _  | _  | _  | _  |
|          |    |    |    |    |    |    |    |
| 15       | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|          |    |    | Т  | O  |    |    |    |
| <u> </u> |    |    |    |    |    |    |    |
| 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|          |    |    | Т  | 0  |    |    |    |
|          |    |    |    |    |    |    |    |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## TO: Time-out Value

0: The receiver time-out is disabled.

1–65535: The receiver time-out is enabled and TO is Time-out Delay / Bit Period.

## 36.7.17 USART Transmitter Timeguard Register

Name:US\_TTGR

Address:0x40024028 (0), 0x40028028 (1), 0x4002C028 (2), 0x40030028 (3), 0x40034028 (4)

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| _  | _  | -  | _  | _  | _  | _  | -  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _  | _  | _  | _  | _  | _  | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _  | _  | _  | _  | _  | _  | _  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | Т  | G  |    |    |    |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## • TG: Timeguard Value

0: The transmitter timeguard is disabled.

1–255: The transmitter timeguard is enabled and TG is Timeguard Delay / Bit Period.

## 36.7.18 USART FI DI RATIO Register

Name:US\_FIDI

Address:0x40024040 (0), 0x40028040 (1), 0x4002C040 (2), 0x40030040 (3), 0x40034040 (4)

Access:Read/Write

| 31 | 30 | 29 | 28     | 27    | 26 | 25          | 24 |
|----|----|----|--------|-------|----|-------------|----|
| _  | _  | -  | -      | _     | _  | _           | _  |
| 23 | 22 | 21 | 20     | 19    | 18 | 17          | 16 |
| _  | _  | -  | -      | -     | _  | -           | _  |
| 15 | 14 | 13 | 12     | 11    | 10 | 9           | 8  |
| _  | _  | -  | -      | -     |    | FI_DI_RATIO |    |
| 7  | 6  | 5  | 4      | 3     | 2  | 1           | 0  |
|    |    |    | FI_DI_ | RATIO |    |             |    |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## FI\_DI\_RATIO: FI Over DI Ratio Value

0: If ISO7816 mode is selected, the baud rate generator generates no signal.

1-2: Do not use.

3–2047: If ISO7816 mode is selected, the baud rate is the clock provided on SCK divided by FI\_DI\_RATIO.

## 36.7.19 USART Number of Errors Register

Name:US\_NER

Address:0x40024044 (0), 0x40028044 (1), 0x4002C044 (2), 0x40030044 (3), 0x40034044 (4)

Access:Read-only

| 31 | 30        | 29 | 28 | 27 | 26 | 25 | 24 |
|----|-----------|----|----|----|----|----|----|
| _  | _         | _  | _  | _  | _  | _  | _  |
| 23 | 22        | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _         | _  | _  | -  | -  | -  | _  |
| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _         | _  | _  | _  | _  | -  | _  |
| 7  | 6         | 5  | 4  | 3  | 2  | 1  | 0  |
|    | NB_ERRORS |    |    |    |    |    |    |

This register is relevant only if USART\_MODE = 0x4 or 0x6 in the USART Mode Register.

## **NB\_ERRORS: Number of Errors**

Total number of errors that occurred during an ISO7816 transfer. This register automatically clears when read.

## 36.7.20 USART IrDA Filter Register

Name:US\_IF

Address:0x4002404C (0), 0x4002804C (1), 0x4002C04C (2), 0x4003004C (3), 0x4003404C (4)

Access:Read/Write

| 31 | 30          | 29 | 28 | 27 | 26 | 25 | 24 |
|----|-------------|----|----|----|----|----|----|
| _  | _           | _  | _  | _  | _  | _  | _  |
| 23 | 22          | 21 | 20 | 19 | 18 | 17 | 16 |
| _  | _           | -  | -  | -  | -  | -  | _  |
| 15 | 14          | 13 | 12 | 11 | 10 | 9  | 8  |
| _  | _           | 1  | 1  | 1  | _  | -  | _  |
| 7  | 6           | 5  | 4  | 3  | 2  | 1  | 0  |
|    | IRDA_FILTER |    |    |    |    |    |    |

This register is relevant only if USART\_MODE = 0x8 in the USART Mode Register.

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## IRDA\_FILTER: IrDA Filter

The IRDA\_FILTER value must be defined to meet the following criteria:

 $t_{peripheral\ clock} \times (IRDA\_FILTER + 3) < 1.41\ \mu s$ 

## 36.7.21 USART Manchester Configuration Register

Name:US MAN

Address:0x40024050 (0), 0x40028050 (1), 0x4002C050 (2), 0x40030050 (3), 0x40034050 (4)

Access:Read/Write

| 31 | 30    | 29  | 28      | 27 | 26  | 25              | 24  |
|----|-------|-----|---------|----|-----|-----------------|-----|
| _  | DRIFT | ONE | RX_MPOL | _  | _   | RX <sub>.</sub> | _PP |
| 23 | 22    | 21  | 20      | 19 | 18  | 17              | 16  |
| _  | _     | _   | _       |    | RX_ | _PL             |     |
| 15 | 14    | 13  | 12      | 11 | 10  | 9               | 8   |
| _  | _     | _   | TX_MPOL | -  | _   | TX <sub>.</sub> | _PP |
| 7  | 6     | 5   | 4       | 3  | 2   | 1               | 0   |
| _  | _     | _   | _       |    | TX  | _PL             |     |

This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register.

## TX\_PL: Transmitter Preamble Length

0: The transmitter preamble pattern generation is disabled

1–15: The preamble length is TX\_PL × Bit Period

#### TX\_PP: Transmitter Preamble Pattern

The following values assume that TX\_MPOL field is not set:

| Value | Name     | Description                       |  |  |
|-------|----------|-----------------------------------|--|--|
| 0     | ALL_ONE  | The preamble is composed of '1's  |  |  |
| 1     | ALL_ZERO | he preamble is composed of '0's   |  |  |
| 2     | ZERO_ONE | The preamble is composed of '01's |  |  |
| 3     | ONE_ZERO | The preamble is composed of '10's |  |  |

## TX\_MPOL: Transmitter Manchester Polarity

0: Logic zero is coded as a zero-to-one transition, Logic one is coded as a one-to-zero transition.

1: Logic zero is coded as a one-to-zero transition, Logic one is coded as a zero-to-one transition.

#### **RX PL: Receiver Preamble Length**

0: The receiver preamble pattern detection is disabled

1–15: The detected preamble length is RX\_PL  $\times$  Bit Period

## RX\_PP: Receiver Preamble Pattern detected

The following values assume that RX\_MPOL field is not set:

| Value | Name     | Description                       |  |  |
|-------|----------|-----------------------------------|--|--|
| 00    | ALL_ONE  | The preamble is composed of '1's  |  |  |
| 01    | ALL_ZERO | he preamble is composed of '0's   |  |  |
| 10    | ZERO_ONE | The preamble is composed of '01's |  |  |
| 11    | ONE_ZERO | The preamble is composed of '10's |  |  |

## **RX\_MPOL**: Receiver Manchester Polarity

- 0: Logic zero is coded as a zero-to-one transition, Logic one is coded as a one-to-zero transition.
- 1: Logic zero is coded as a one-to-zero transition, Logic one is coded as a zero-to-one transition.

#### ONE: Must Be Set to 1

Bit 29 must always be set to 1 when programming the US\_MAN register.

## **DRIFT: Drift Compensation**

- 0: The USART cannot recover from an important clock drift
- 1: The USART can recover from clock drift. The 16X clock mode must be enabled.

## 36.7.22 USART Write Protection Mode Register

Name:US\_WPMR

Address:0x400240E4 (0), 0x400280E4 (1), 0x4002C0E4 (2), 0x400300E4 (3), 0x400340E4 (4)

Access:Read/Write

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24   |
|----|----|----|-----|-----|----|----|------|
|    |    |    | WPI | KEY |    |    |      |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16   |
|    |    |    | WPI | KEY |    |    |      |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8    |
|    |    |    | WPI | KEY |    |    |      |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0    |
| _  | _  | _  | _   | _   | _  | -  | WPEN |

#### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x555341 ("USA" in ASCII).

See Section 36.6.9 "Register Write Protection" for the list of registers that can be write-protected.

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                                          |
|----------|--------|------------------------------------------------------------------------------------------------------|
| 0x555341 | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. Always reads as 0. |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x555341 ("USA" in ASCII).

## 36.7.23 USART Write Protection Status Register

Name:US\_WPSR

Address:0x400240E8 (0), 0x400280E8 (1), 0x4002C0E8 (2), 0x400300E8 (3), 0x400340E8 (4)

Access:Read-only

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24   |
|----|----|----|-----|-----|----|----|------|
| _  | _  | _  | -   | _   | _  | _  | _    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16   |
|    |    |    | WPV | SRC |    |    |      |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8    |
|    |    |    | WPV | SRC |    |    |      |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0    |
| _  | _  | _  | _   | _   | _  | _  | WPVS |

## **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the US\_WPSR.

#### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

<sup>1:</sup> A write protection violation has occurred since the last read of the US\_WPSR. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

## 37. Timer Counter (TC)

## 37.1 Description

A Timer Counter (TC) module includes three identical TC channels. The number of implemented TC modules is device-specific.

Each TC channel can be independently programmed to perform a wide range of functions including frequency measurement, event counting, interval measurement, pulse generation, delay timing and pulse width modulation.

Each channel has three external clock inputs, five internal clock inputs and two multi-purpose input/output signals which can be configured by the user. Each channel drives an internal interrupt signal which can be programmed to generate processor interrupts.

The TC embeds a quadrature decoder (QDEC) connected in front of the timers and driven by TIOA0, TIOB0 and TIOB1 inputs. When enabled, the QDEC performs the input lines filtering, decoding of quadrature signals and connects to the timers/counters in order to read the position and speed of the motor through the user interface.

The TC block has two global registers which act upon all TC channels:

- · Block Control Register (TC BCR)—allows channels to be started simultaneously with the same instruction
- Block Mode Register (TC\_BMR)—defines the external clock inputs for each channel, allowing them to be chained

#### 37.2 Embedded Characteristics

- · Total number of TC channels: three
- TC channel size: 16-bit
- Wide range of functions including:
  - Frequency measurement
  - Event counting
  - Interval measurement
  - Pulse generation
  - Delay timing
  - Pulse Width Modulation
  - Up/down capabilities
  - Quadrature decoder
  - 2-bit gray up/down count for stepper motor
- · Each channel is user-configurable and contains:
  - Three external clock inputs
  - Five Internal clock inputs
  - Two multi-purpose input/output signals acting as trigger event
- Internal interrupt signal
- · Register Write Protection

## 37.3 Block Diagram

Table 37-1: Timer Counter Clock Assignment

| Name         | Definition |
|--------------|------------|
| TIMER_CLOCK1 | MCK/2      |
| TIMER_CLOCK2 | MCK/8      |
| TIMER_CLOCK3 | MCK/32     |
| TIMER_CLOCK4 | MCK/128    |
| TIMER_CLOCK5 | SLCK       |

Note 1: When SLCK is selected for Peripheral Clock (CSS = 0 in PMC Master Clock Register), SLCK input is equivalent to Peripheral Clock.

Figure 37-1: Timer Counter Block Diagram



## 37.4 Pin List

Table 37-2: Signal Description

| Block/Channel  | Signal Name   | Description                                                                 |
|----------------|---------------|-----------------------------------------------------------------------------|
| Channel Signal | XC0, XC1, XC2 | External Clock Inputs                                                       |
|                | TIOA          | Capture Mode: Timer Counter Input<br>Waveform Mode: Timer Counter Output    |
|                | TIOB          | Capture Mode: Timer Counter Input Waveform Mode: Timer Counter Input/Output |
|                | INT           | Interrupt Signal Output (internal signal)                                   |
|                | SYNC          | Synchronization Input Signal (from configuration register)                  |

Table 37-3: Pin List

| Pin Name    | Description          | Туре  |
|-------------|----------------------|-------|
| TCLK0-TCLK2 | External Clock Input | Input |
| TIOA0-TIOA2 | I/O Line A           | I/O   |
| TIOB0-TIOB2 | I/O Line B           | I/O   |

## 37.5 Product Dependencies

## 37.5.1 I/O Lines

The pins used for interfacing the compliant external devices may be multiplexed with PIO lines. The programmer must first program the PIO controllers to assign the TC pins to their peripheral functions.

Table 37-4: I/O Lines

| Instance | Signal | I/O Line | Peripheral |
|----------|--------|----------|------------|
| TC0      | TCLK0  | PB4      | В          |
| TC0      | TCLK1  | PB9      | Α          |
| TC0      | TCLK2  | PB12     | Α          |
| TC0      | TIOA0  | PA13     | В          |
| TC0      | TIOA1  | PB7      | Α          |
| TC0      | TIOA2  | PB10     | Α          |
| TC0      | TIOB0  | PA14     | В          |
| TC0      | TIOB1  | PB8      | Α          |
| TC0      | TIOB2  | PB11     | Α          |
| TC1      | TCLK3  | PB26     | Α          |
| TC1      | TCLK4  | PA17     | В          |
| TC1      | TCLK5  | PA19     | В          |
| TC1      | TIOA3  | PB24     | Α          |
| TC1      | TIOA4  | PA15     | В          |
| TC1      | TIOA5  | PA18     | В          |

Table 37-4: I/O Lines (Continued)

| TC1 | TIOB3 | PB25 | Α |
|-----|-------|------|---|
| TC1 | TIOB4 | PA16 | В |
| TC1 | TIOB5 | PA20 | В |

## 37.5.2 Power Management

The TC is clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the Timer Counter clock of each channel.

#### 37.5.3 Interrupt Sources

The TC has an interrupt line per channel connected to the interrupt controller. Handling the TC interrupt requires programming the interrupt controller before configuring the TC.

Table 37-5: Peripheral IDs

| Instance | ID |
|----------|----|
| TC0      | 23 |
| TC1      | 24 |

## 37.6 Functional Description

## 37.6.1 Description

All channels of the Timer Counter are independent and identical in operation except when the QDEC is enabled. The registers for channel programming are listed in Table 37-6 "Register Mapping".

#### 37.6.2 16-bit Counter

Each 16-bit channel is organized around a 16-bit counter. The value of the counter is incremented at each positive edge of the selected clock. When the counter has reached the value 2<sup>16</sup>-1 and passes to zero, an overflow occurs and the COVFS bit in the TC Status Register (TC\_SR) is set.

The current value of the counter is accessible in real time by reading the TC Counter Value Register (TC\_CV). The counter can be reset by a trigger. In this case, the counter value passes to zero on the next valid edge of the selected clock.

#### 37.6.3 Clock Selection

At block level, input clock signals of each channel can either be connected to the external inputs TCLK0, TCLK1 or TCLK2, or be connected to the internal I/O signals TIOA0, TIOA1 or TIOA2 for chaining by programming the TC Block Mode Register (TC\_BMR). See Figure 37-2.

Each channel can independently select an internal or external clock source for its counter:

- External clock signals<sup>(1)</sup>: XC0, XC1 or XC2
- Internal clock signals: MCK/2, MCK/8, MCK/32, MCK/128, SLCK

This selection is made by the TCCLKS bits in the TC Channel Mode Register (TC\_CMR).

The selected clock can be inverted with the CLKI bit in the TC\_CMR. This allows counting on the opposite edges of the clock.

The burst function allows the clock to be validated when an external signal is high. The BURST parameter in the TC\_CMR defines this signal (none, XC0, XC1, XC2). See Figure 37-3.

**Note 1:** In all cases, if an external clock is used, the duration of each of its levels must be longer than the peripheral clock period. The external clock frequency must be at least 2.5 times lower than the peripheral clock.

Figure 37-2: Clock Chaining Selection



Figure 37-3: Clock Selection



DS60001717B-page 824

#### 37.6.4 Clock Control

The clock of each counter can be controlled in two different ways: it can be enabled/disabled and started/stopped. See Figure 37-4.

- The clock can be enabled or disabled by the user with the CLKEN and the CLKDIS commands in the TC Channel Control Register (TC\_CCR). In Capture mode it can be disabled by an RB load event if LDBDIS is set to 1 in the TC\_CMR. In Waveform mode, it can be disabled by an RC Compare event if CPCDIS is set to 1 in TC\_CMR. When disabled, the start or the stop actions have no effect: only a CLKEN command in the TC\_CCR can re-enable the clock. When the clock is enabled, the CLKSTA bit is set in the TC\_SR.
- The clock can also be started or stopped: a trigger (software, synchro, external or compare) always starts the clock. The clock can
  be stopped by an RB load event in Capture mode (LDBSTOP = 1 in TC\_CMR) or an RC compare event in Waveform mode (CPCS-TOP = 1 in TC\_CMR). The start and the stop commands are effective only if the clock is enabled.

Figure 37-4: Clock Control



## 37.6.5 Operating Modes

Each channel can operate independently in two different modes:

- · Capture mode provides measurement on signals.
- · Waveform mode provides wave generation.

The TC operating mode is programmed with the WAVE bit in the TC CMR.

In Capture mode, TIOA and TIOB are configured as inputs.

In Waveform mode, TIOA is always configured to be an output and TIOB is an output if it is not selected to be the external trigger.

## 37.6.6 Trigger

A trigger resets the counter and starts the counter clock. Three types of triggers are common to both modes, and a fourth external trigger is available to each mode.

Regardless of the trigger used, it will be taken into account at the following active edge of the selected clock. This means that the counter value can be read differently from zero just after a trigger, especially when a low frequency signal is selected as the clock.

The following triggers are common to both modes:

- Software Trigger: Each channel has a software trigger, available by setting SWTRG in TC\_CCR.
- SYNC: Each channel has a synchronization signal SYNC. When asserted, this signal has the same effect as a software trigger. The SYNC signals of all channels are asserted simultaneously by writing TC\_BCR (Block Control) with SYNC set.
- Compare RC Trigger: RC is implemented in each channel and can provide a trigger when the counter value matches the RC value if CPCTRG is set in the TC\_CMR.

The channel can also be configured to have an external trigger. In Capture mode, the external trigger signal can be selected between TIOA and TIOB. In Waveform mode, an external event can be programmed on one of the following signals: TIOB, XC0, XC1 or XC2. This external event can then be programmed to perform a trigger by setting bit ENETRG in the TC CMR.

If an external trigger is used, the duration of the pulses must be longer than the peripheral clock period in order to be detected.

#### 37.6.7 Capture Mode

Capture mode is entered by clearing the WAVE bit in the TC\_CMR.

Capture mode allows the TC channel to perform measurements such as pulse timing, frequency, period, duty cycle and phase on TIOA and TIOB signals which are considered as inputs.

Figure 37-5 shows the configuration of the TC channel when programmed in Capture mode.

### 37.6.8 Capture Registers A and B

Registers A and B (RA and RB) are used as capture registers. They can be loaded with the counter value when a programmable event occurs on the signal TIOA.

The LDRA field in the TC\_CMR defines the TIOA selected edge for the loading of register A, and the LDRB field defines the TIOA selected edge for the loading of Register B.

RA is loaded only if it has not been loaded since the last trigger or if RB has been loaded since the last loading of RA.

RB is loaded only if RA has been loaded since the last trigger or the last loading of RB.

Loading RA or RB before the read of the last value loaded sets the Overrun Error Flag (LOVRS bit) in the TC\_SR. In this case, the old value is overwritten.

## 37.6.9 Trigger Conditions

In addition to the SYNC signal, the software trigger and the RC compare trigger, an external trigger can be defined.

The ABETRG bit in the TC\_CMR selects TIOA or TIOB input signal as an external trigger. The External Trigger Edge Selection parameter (ETRGEDG field in TC\_CMR) defines the edge (rising, falling, or both) detected to generate an external trigger. If ETRGEDG = 0 (none), the external trigger is disabled.

Figure 37-5: Capture Mode



#### 37.6.10 Waveform Mode

Waveform mode is entered by setting the TC CMRx.WAVE bit.

In Waveform mode, the TC channel generates one or two PWM signals with the same frequency and independently programmable duty cycles, or generates different types of one-shot or repetitive pulses.

In this mode, TIOA is configured as an output and TIOB is defined as an output if it is not used as an external event (EEVT parameter in TC\_CMR).

Figure 37-6 shows the configuration of the TC channel when programmed in Waveform operating mode.

#### 37.6.11 Waveform Selection

Depending on the WAVSEL parameter in TC\_CMR, the behavior of TC\_CV varies.

With any selection, TC\_RA, TC\_RB and TC\_RC can all be used as compare registers.

RA Compare is used to control the TIOA output, RB Compare is used to control the TIOB output (if correctly configured) and RC Compare is used to control TIOA and/or TIOB outputs.

Figure 37-6: Waveform Mode



#### 37.6.11.1 WAVSEL = 00

When WAVSEL = 00, the value of TC\_CV is incremented from 0 to  $2^{16}$ -1. Once  $2^{16}$ -1 has been reached, the value of TC\_CV is reset. Incrementation of TC\_CV starts again and the cycle continues. See Figure 37-7.

An external event trigger or a software trigger can reset the value of TC\_CV. It is important to note that the trigger may occur at any time. See Figure 37-8.

RC Compare cannot be programmed to generate a trigger in this configuration. At the same time, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock (CPCDIS = 1 in TC\_CMR).

Figure 37-7: WAVSEL = 00 without Trigger



Figure 37-8: WAVSEL = 00 with Trigger



DS60001717B-page 830

#### 37.6.11.2 WAVSEL = 10

When WAVSEL = 10, the value of TC\_CV is incremented from 0 to the value of RC, then automatically reset on a RC Compare. Once the value of TC\_CV has been reset, it is then incremented and so on. See Figure 37-9.

It is important to note that TC\_CV can be reset at any time by an external event or a software trigger if both are programmed correctly. See Figure 37-10.

In addition, RC Compare can stop the counter clock (CPCSTOP = 1 in TC\_CMR) and/or disable the counter clock (CPCDIS = 1 in TC\_CMR).

Figure 37-9: WAVSEL = 10 without Trigger



Figure 37-10: WAVSEL = 10 with Trigger



#### 37.6.11.3 WAVSEL = 01

When WAVSEL = 01, the value of TC\_CV is incremented from 0 to  $2^{16}$ -1. Once  $2^{16}$ -1 is reached, the value of TC\_CV is decremented to 0, then re-incremented to  $2^{16}$ -1 and so on. See Figure 37-11.

A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments. See Figure 37-12.

RC Compare cannot be programmed to generate a trigger in this configuration.

At the same time, RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock (CPCDIS = 1).

Figure 37-11: WAVSEL = 01 without Trigger



Figure 37-12: WAVSEL = 01 with Trigger



DS60001717B-page 832

#### 37.6.11.4 WAVSEL = 11

When WAVSEL = 11, the value of TC\_CV is incremented from 0 to RC. Once RC is reached, the value of TC\_CV is decremented to 0, then re-incremented to RC and so on. See Figure 37-13.

A trigger such as an external event or a software trigger can modify TC\_CV at any time. If a trigger occurs while TC\_CV is incrementing, TC\_CV then decrements. If a trigger is received while TC\_CV is decrementing, TC\_CV then increments. See Figure 37-14.

RC Compare can stop the counter clock (CPCSTOP = 1) and/or disable the counter clock (CPCDIS = 1).

Figure 37-13: WAVSEL = 11 without Trigger



Figure 37-14: WAVSEL = 11 with Trigger



# 37.6.12 External Event/Trigger Conditions

An external event can be programmed to be detected on one of the clock sources (XC0, XC1, XC2) or TIOB. The external event selected can then be used as a trigger.

The EEVT parameter in TC\_CMR selects the external trigger. The EEVTEDG parameter defines the trigger edge for each of the possible external triggers (rising, falling or both). If EEVTEDG is cleared (none), no external event is defined.

If TIOB is defined as an external event signal (EEVT = 0), TIOB is no longer used as an output and the compare register B is not used to generate waveforms and subsequently no IRQs. In this case the TC channel can only generate a waveform on TIOA.

When an external event is defined, it can be used as a trigger by setting bit ENETRG in the TC CMR.

As in Capture mode, the SYNC signal and the software trigger are also available as triggers. RC Compare can also be used as a trigger depending on the parameter WAVSEL.

#### 37.6.13 Output Controller

The output controller defines the output level changes on TIOA and TIOB following an event. TIOB control is used only if TIOB is defined as output (not as an external event).

The following events control TIOA and TIOB: software trigger, external event and RC compare. RA compare controls TIOA and RB compare controls TIOB. Each of these events can be programmed to set, clear or toggle the output as defined in the corresponding parameter in TC\_CMR.

#### 37.6.14 Quadrature Decoder

#### **37.6.14.1** Description

The quadrature decoder (QDEC) is driven by TIOA0, TIOB0, TIOB1 input pins and drives the timer/counter of channel 0 and 1. Channel 2 can be used as a time base in case of speed measurement requirements (refer to Figure 37-15).

When writing a 0 to bit QDEN of the TC\_BMR, the QDEC is bypassed and the IO pins are directly routed to the timer counter function.

TIOA0 and TIOB0 are to be driven by the two dedicated quadrature signals from a rotary sensor mounted on the shaft of the off-chip motor.

A third signal from the rotary sensor can be processed through pin TIOB1 and is typically dedicated to be driven by an index signal if it is provided by the sensor. This signal is not required to decode the quadrature signals PHA, PHB.

Field TCCLKS of TC\_CMRx must be configured to select XC0 input (i.e., 0x101). Field TC0XC0S has no effect as soon as the QDEC is enabled.

Either speed or position/revolution can be measured. Position channel 0 accumulates the edges of PHA, PHB input signals giving a high accuracy on motor position whereas channel 1 accumulates the index pulses of the sensor, therefore the number of rotations. Concatenation of both values provides a high level of precision on motion system position.

In Speed mode, position cannot be measured but revolution can be measured.

Inputs from the rotary sensor can be filtered prior to down-stream processing. Accommodation of input polarity, phase definition and other factors are configurable.

Interruptions can be generated on different events.

A compare function (using TC\_RC) is available on channel 0 (speed/position) or channel 1 (rotation) and can generate an interrupt by means of the CPCS flag in the TC\_SRx.



Figure 37-15: Predefined Connection of the Quadrature Decoder with Timer Counters

### 37.6.14.2 Input Pre-processing

Input pre-processing consists of capabilities to take into account rotary sensor factors such as polarities and phase definition followed by configurable digital filtering.

Each input can be negated and swapping PHA, PHB is also configurable.

The MAXFILT field in the TC\_BMR is used to configure a minimum duration for which the pulse is stated as valid. When the filter is active, pulses with a duration lower than MAXFILT +1  $\times$  t<sub>peripheral clock</sub> ns are not passed to down-stream logic.

Figure 37-16: Input Stage



Input filtering can efficiently remove spurious pulses that might be generated by the presence of particulate contamination on the optical or magnetic disk of the rotary sensor.

Spurious pulses can also occur in environments with high levels of electro-magnetic interference. Or, simply if vibration occurs even when rotation is fully stopped and the shaft of the motor is in such a position that the beginning of one of the reflective or magnetic bars on the rotary sensor disk is aligned with the light or magnetic (Hall) receiver cell of the rotary sensor. Any vibration can make the PHA, PHB signals toggle for a short duration.

Figure 37-17: **Filtering Examples** MAXFILT = 2 Peripheral Clock particulate contamination PHA,B Filter Out Optical/Magnetic disk strips PHA PHB motor shaft stopped in such a position that rotary sensor cell is aligned with an edge of the disk rotation stop PHA PHB Edge area due to system vibration PHB stop Resulting PHA, PHB electrical waveforms PHA mechanical shock on system PHB vibration PHA, PHB electrical waveforms after filtering PHA PHB

#### 37.6.14.3 Direction Status and Change Detection

After filtering, the quadrature signals are analyzed to extract the rotation direction and edges of the two quadrature signals detected in order to be counted by timer/counter logic downstream.

The direction status can be directly read at anytime in the TC\_QISR. The polarity of the direction flag status depends on the configuration written in TC\_BMR. INVA, INVB, INVIDX, SWAP modify the polarity of DIR flag.

Any change in rotation direction is reported in the TC QISR and can generate an interrupt.

The direction change condition is reported as soon as two consecutive edges on a phase signal have sampled the same value on the other phase signal and there is an edge on the other signal. The two consecutive edges of one phase signal sampling the same value on other phase signal is not sufficient to declare a direction change, for the reason that particulate contamination may mask one or more reflective bars on the optical or magnetic disk of the sensor. Refer to Figure 37-18 for waveforms.

Figure 37-18: Rotation Change Detection

### **Direction Change under normal conditions**



### No direction change due to particulate contamination masking a reflective bar



The direction change detection is disabled when QDTRANS is set in the TC\_BMR. In this case, the DIR flag report must not be used.

A quadrature error is also reported by the QDEC via the QERR flag in the TC\_QISR. This error is reported if the time difference between two edges on PHA, PHB is lower than a predefined value. This predefined value is configurable and corresponds to (MAXFILT + 1)  $\times$  t<sub>peripheral clock</sub> ns. After being filtered there is no reason to have two edges closer than (MAXFILT + 1)  $\times$  t<sub>peripheral clock</sub> ns under normal mode of operation.

DS60001717B-page 838 © 2022 Microchip Technology Inc.

Figure 37-19: Quadrature Error Detection



MAXFILT must be tuned according to several factors such as the peripheral clock frequency, type of rotary sensor and rotation speed to be achieved.

#### 37.6.14.4 Position and Rotation Measurement

When the POSEN bit is set in the TC\_BMR, the motor axis position is processed on channel 0 (by means of the PHA, PHB edge detections) and the number of motor revolutions are recorded on channel 1 if the IDX signal is provided on the TIOB1 input. The position measurement can be read in the TC\_CV0 register and the rotation measurement can be read in the TC\_CV1 register.

Channel 0 and 1 must be configured in Capture mode (TC\_CMR0.WAVE = 0). 'Rising edge' must be selected as the External Trigger Edge (TC\_CMR.ETRGEDG = 0x01) and 'TIOA' must be selected as the External Trigger (TC\_CMR.ABETRG = 0x1).

In parallel, the number of edges are accumulated on timer/counter channel 0 and can be read on the TC CV0 register.

Therefore, the accurate position can be read on both TC CV registers and concatenated to form a 32-bit word.

The timer/counter channel 0 is cleared for each increment of IDX count value.

Depending on the quadrature signals, the direction is decoded and allows to count up or down in timer/counter channels 0 and 1. The direction status is reported on TC\_QISR.

#### 37.6.14.5 Speed Measurement

When SPEEDEN is set in the TC BMR, the speed measure is enabled on channel 0.

A time base must be defined on channel 2 by writing the TC\_RC2 period register. Channel 2 must be configured in Waveform mode (WAVE bit set) in TC\_CMR2. The WAVSEL field must be defined with 0x10 to clear the counter by comparison and matching with TC\_RC value. Field ACPC must be defined at 0x11 to toggle TIOA output.

This time base is automatically fed back to TIOA of channel 0 when QDEN and SPEEDEN are set.

Channel 0 must be configured in Capture mode (WAVE = 0 in TC\_CMR0). The ABETRG bit of TC\_CMR0 must be configured at 1 to select TIOA as a trigger for this channel.

EDGTRG must be set to 0x01, to clear the counter on a rising edge of the TIOA signal and field LDRA must be set accordingly to 0x01, to load TC\_RA0 at the same time as the counter is cleared (LDRB must be set to 0x01). As a consequence, at the end of each time base period the differentiation required for the speed calculation is performed.

The process must be started by configuring bits CLKEN and SWTRG in the TC\_CCR.

The speed can be read on field RA in TC RA0.

Channel 1 can still be used to count the number of revolutions of the motor.

### 37.6.15 2-bit Gray Up/Down Counter for Stepper Motor

Each channel can be independently configured to generate a 2-bit gray count waveform on corresponding TIOA, TIOB outputs by means of the GCEN bit in TC\_SMMRx.

Up or Down count can be defined by writing bit DOWN in TC SMMRx.

It is mandatory to configure the channel in Waveform mode in the TC CMR.

The period of the counters can be programmed in TC\_RCx.

Figure 37-20: 2-bit Gray Up/Down Counter



## 37.6.16 Register Write Protection

To prevent any single software error from corrupting TC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the TC Write Protection Mode Register (TC\_WPMR).

The Timer Counter clock of the first channel must be enabled to access TC\_WPMR.

The following registers can be write-protected:

- TC Block Mode Register
- TC Channel Mode Register: Capture Mode
- TC Channel Mode Register: Waveform Mode
- TC Stepper Motor Mode Register
- TC Register A
- TC Register B
- TC Register C

# 37.7 Timer Counter (TC) User Interface

Table 37-6: Register Mapping

| Offset <sup>(1)</sup>        | Register                        | Name    | Access                    | Reset |
|------------------------------|---------------------------------|---------|---------------------------|-------|
| 0x00 + channel * 0x40 + 0x00 | Channel Control Register        | TC_CCR  | Write-only                | _     |
| 0x00 + channel * 0x40 + 0x04 | Channel Mode Register           | TC_CMR  | Read/Write                | 0     |
| 0x00 + channel * 0x40 + 0x08 | Stepper Motor Mode Register     | TC_SMMR | Read/Write                | 0     |
| 0x00 + channel * 0x40 + 0x0C | Reserved                        | -       | _                         | _     |
| 0x00 + channel * 0x40 + 0x10 | Counter Value                   | TC_CV   | Read-only                 | 0     |
| 0x00 + channel * 0x40 + 0x14 | Register A                      | TC_RA   | Read/Write <sup>(2)</sup> | 0     |
| 0x00 + channel * 0x40 + 0x18 | Register B                      | TC_RB   | Read/Write <sup>(2)</sup> | 0     |
| 0x00 + channel * 0x40 + 0x1C | Register C                      | TC_RC   | Read/Write                | 0     |
| 0x00 + channel * 0x40 + 0x20 | Status Register                 | TC_SR   | Read-only                 | 0     |
| 0x00 + channel * 0x40 + 0x24 | Interrupt Enable Register       | TC_IER  | Write-only                | _     |
| 0x00 + channel * 0x40 + 0x28 | Interrupt Disable Register      | TC_IDR  | Write-only                | _     |
| 0x00 + channel * 0x40 + 0x2C | Interrupt Mask Register         | TC_IMR  | Read-only                 | 0     |
| 0xC0                         | Block Control Register          | TC_BCR  | Write-only                | _     |
| 0xC4                         | Block Mode Register             | TC_BMR  | Read/Write                | 0     |
| 0xC8                         | QDEC Interrupt Enable Register  | TC_QIER | Write-only                | _     |
| 0xCC                         | QDEC Interrupt Disable Register | TC_QIDR | Write-only                | _     |
| 0xD0                         | QDEC Interrupt Mask Register    | TC_QIMR | Read-only                 | 0     |
| 0xD4                         | QDEC Interrupt Status Register  | TC_QISR | Read-only                 | 0     |
| 0xD8                         | Reserved                        | _       | _                         | _     |
| 0xE4                         | Write Protection Mode Register  | TC_WPMR | Read/Write                | 0     |
| 0xE8-0xFC                    | Reserved                        | _       | _                         | _     |

Note 1: Channel index ranges from 0 to 2.

2: Read-only if TC\_CMRx.WAVE = 0

# 37.7.1 TC Channel Control Register

Name:TC\_CCRx [x=0..2]

 $\textbf{Address:} 0 x 40010000 \ (0) [0], \ 0 x 40010040 \ (0) [1], \ 0 x 40010080 \ (0) [2], \ 0 x 40014000 \ (1) [0], \ 0 x 40014040 \ (1) [1], \ 0 x 40014080 \ (1) [2]$ 

Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26    | 25     | 24    |
|----|----|----|----|----|-------|--------|-------|
| _  | _  | _  | _  | _  | _     | _      | _     |
| 23 | 22 | 21 | 20 | 19 | 18    | 17     | 16    |
| _  | _  | _  | _  |    | _     | 1      | _     |
| 15 | 14 | 13 | 12 | 11 | 10    | 9      | 8     |
| _  | _  | _  | _  | -  | _     | _      | _     |
| 7  | 6  | 5  | 4  | 3  | 2     | 1      | 0     |
| _  | -  | _  | -  | _  | SWTRG | CLKDIS | CLKEN |

#### **CLKEN: Counter Clock Enable Command**

0: No effect.

1: Enables the clock if CLKDIS is not 1.

# **CLKDIS: Counter Clock Disable Command**

0: No effect.

1: Disables the clock.

# **SWTRG: Software Trigger Command**

0: No effect.

1: A software trigger is performed: the counter is reset and the clock is started.

# 37.7.2 TC Channel Mode Register: Capture Mode

Name:TC\_CMRx [x=0..2] (CAPTURE\_MODE)

Address:0x40010004 (0)[0], 0x40010044 (0)[1], 0x40010084 (0)[2], 0x40014004 (1)[0], 0x40014044 (1)[1], 0x40014084 (1)[2]

Access:Read/Write

| 31     | 30      | 29  | 28  | 27   | 26     | 25     | 24   |
|--------|---------|-----|-----|------|--------|--------|------|
| _      | _       | _   | _   | _    | _      | _      | _    |
| 23     | 22      | 21  | 20  | 19   | 18     | 17     | 16   |
| _      | -       | -   | _   | LD   | RB     | LC     | )RA  |
| 15     | 14      | 13  | 12  | 11   | 10     | 9      | 8    |
| WAVE   | CPCTRG  | -   | _   | -    | ABETRG | ETR    | GEDG |
| 7      | 6       | 5   | 4   | 3    | 2      | 1      | 0    |
| LDBDIS | LDBSTOP | BUI | RST | CLKI |        | TCCLKS |      |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

#### **TCCLKS: Clock Selection**

| Value | Name         | Description                                              |
|-------|--------------|----------------------------------------------------------|
| 0     | TIMER_CLOCK1 | Clock selected: internal MCK/2 clock signal (from PMC)   |
| 1     | TIMER_CLOCK2 | Clock selected: internal MCK/8 clock signal (from PMC)   |
| 2     | TIMER_CLOCK3 | Clock selected: internal MCK/32 clock signal (from PMC)  |
| 3     | TIMER_CLOCK4 | Clock selected: internal MCK/128 clock signal (from PMC) |
| 4     | TIMER_CLOCK5 | Clock selected: internal SLCK clock signal (from PMC)    |
| 5     | XC0          | Clock selected: XC0                                      |
| 6     | XC1          | Clock selected: XC1                                      |
| 7     | XC2          | Clock selected: XC2                                      |

## **CLKI: Clock Invert**

0: Counter is incremented on rising edge of the clock.

## **BURST: Burst Signal Selection**

| Value | Name | Description                                   |
|-------|------|-----------------------------------------------|
| 0     | NONE | The clock is not gated by an external signal. |
| 1     | XC0  | XC0 is ANDed with the selected clock.         |
| 2     | XC1  | XC1 is ANDed with the selected clock.         |
| 3     | XC2  | XC2 is ANDed with the selected clock.         |

## LDBSTOP: Counter Clock Stopped with RB Loading

0: Counter clock is not stopped when RB loading occurs.

1: Counter clock is stopped when RB loading occurs.

## LDBDIS: Counter Clock Disable with RB Loading

0: Counter clock is not disabled when RB loading occurs.

<sup>1:</sup> Counter is incremented on falling edge of the clock.

1: Counter clock is disabled when RB loading occurs.

# **ETRGEDG: External Trigger Edge Selection**

| Value | Name    | Description                                   |
|-------|---------|-----------------------------------------------|
| 0     | NONE    | The clock is not gated by an external signal. |
| 1     | RISING  | Rising edge                                   |
| 2     | FALLING | Falling edge                                  |
| 3     | EDGE    | Each edge                                     |

# **ABETRG: TIOA or TIOB External Trigger Selection**

0: TIOB is used as an external trigger.

1: TIOA is used as an external trigger.

## **CPCTRG: RC Compare Trigger Enable**

0: RC Compare has no effect on the counter and its clock.

1: RC Compare resets the counter and starts the counter clock.

# **WAVE: Waveform Mode**

0: Capture mode is enabled.

1: Capture mode is disabled (Waveform mode is enabled).

# LDRA: RA Loading Edge Selection

| Value | Name    | Description          |
|-------|---------|----------------------|
| 0     | NONE    | None                 |
| 1     | RISING  | Rising edge of TIOA  |
| 2     | FALLING | Falling edge of TIOA |
| 3     | EDGE    | Each edge of TIOA    |

# LDRB: RB Loading Edge Selection

| Value | Name    | Description          |
|-------|---------|----------------------|
| 0     | NONE    | None                 |
| 1     | RISING  | Rising edge of TIOA  |
| 2     | FALLING | Falling edge of TIOA |
| 3     | EDGE    | Each edge of TIOA    |

© 2022 Microchip Technology Inc.

## 37.7.3 TC Channel Mode Register: Waveform Mode

Name:TC\_CMRx [x=0..2] (WAVEFORM\_MODE)

Address:0x40010004 (0)[0], 0x40010044 (0)[1], 0x40010084 (0)[2], 0x40014004 (1)[0], 0x40014044 (1)[1], 0x40014084 (1)[2]

Access:Read/Write

| 31     | 30      | 29   | 28     | 27   | 26 | 25               | 24   |
|--------|---------|------|--------|------|----|------------------|------|
| BSW    | /TRG    | BE   | EVT    | ВС   | PC | BC               | PB   |
| 23     | 22      | 21   | 20     | 19   | 18 | 17               | 16   |
| ASW    | /TRG    | AE   | EVT    | AC   | PC | AC               | CPA  |
| 15     | 14      | 13   | 12     | 11   | 10 | 9                | 8    |
| WAVE   | WAV     | /SEL | ENETRG | EE   | VT | EEV <sup>-</sup> | TEDG |
| 7      | 6       | 5    | 4      | 3    | 2  | 1                | 0    |
| CPCDIS | CPCSTOP | BU   | JRST   | CLKI |    | TCCLKS           |      |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

#### **TCCLKS: Clock Selection**

| Value | Name         | Description                                              |
|-------|--------------|----------------------------------------------------------|
| 0     | TIMER_CLOCK1 | Clock selected: internal MCK/2 clock signal (from PMC)   |
| 1     | TIMER_CLOCK2 | Clock selected: internal MCK/8 clock signal (from PMC)   |
| 2     | TIMER_CLOCK3 | Clock selected: internal MCK/32 clock signal (from PMC)  |
| 3     | TIMER_CLOCK4 | Clock selected: internal MCK/128 clock signal (from PMC) |
| 4     | TIMER_CLOCK5 | Clock selected: internal SLCK clock signal (from PMC)    |
| 5     | XC0          | Clock selected: XC0                                      |
| 6     | XC1          | Clock selected: XC1                                      |
| 7     | XC2          | Clock selected: XC2                                      |

## **CLKI: Clock Invert**

0: Counter is incremented on rising edge of the clock.

## **BURST: Burst Signal Selection**

| Value | Name | Description                                   |
|-------|------|-----------------------------------------------|
| 0     | NONE | The clock is not gated by an external signal. |
| 1     | XC0  | XC0 is ANDed with the selected clock.         |
| 2     | XC1  | XC1 is ANDed with the selected clock.         |
| 3     | XC2  | XC2 is ANDed with the selected clock.         |

## **CPCSTOP: Counter Clock Stopped with RC Compare**

0: Counter clock is not stopped when counter reaches RC.

1: Counter clock is stopped when counter reaches RC.

#### **CPCDIS: Counter Clock Disable with RC Compare**

0: Counter clock is not disabled when counter reaches RC.

<sup>1:</sup> Counter is incremented on falling edge of the clock.

1: Counter clock is disabled when counter reaches RC.

## **EEVTEDG: External Event Edge Selection**

| Value | Name    | Description  |
|-------|---------|--------------|
| 0     | NONE    | None         |
| 1     | RISING  | Rising edge  |
| 2     | FALLING | Falling edge |
| 3     | EDGE    | Each edge    |

#### **EEVT: External Event Selection**

Signal selected as external event.

| Value | Name | Description         | TIOB Direction |
|-------|------|---------------------|----------------|
| 0     | TIOB | TIOB <sup>(1)</sup> | Input          |
| 1     | XC0  | XC0                 | Output         |
| 2     | XC1  | XC1                 | Output         |
| 3     | XC2  | XC2                 | Output         |

**Note 1:** If TIOB is chosen as the external event signal, it is configured as an input and no longer generates waveforms and subsequently no IRQs.

## **ENETRG: External Event Trigger Enable**

- 0: The external event has no effect on the counter and its clock.
- 1: The external event resets the counter and starts the counter clock.

**Note:** Whatever the value programmed in ENETRG, the selected external event only controls the TIOA output and TIOB if not used as input (trigger event input or other input used).

### **WAVSEL: Waveform Selection**

| Value | Name      | Description                                         |
|-------|-----------|-----------------------------------------------------|
| 0     | UP        | UP mode without automatic trigger on RC Compare     |
| 1     | UPDOWN    | UPDOWN mode without automatic trigger on RC Compare |
| 2     | UP_RC     | UP mode with automatic trigger on RC Compare        |
| 3     | UPDOWN_RC | UPDOWN mode with automatic trigger on RC Compare    |

## **WAVE: Waveform Mode**

- 0: Waveform mode is disabled (Capture mode is enabled).
- 1: Waveform mode is enabled.

# **ACPA: RA Compare Effect on TIOA**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **ACPC: RC Compare Effect on TIOA**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **AEEVT: External Event Effect on TIOA**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **ASWTRG: Software Trigger Effect on TIOA**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **BCPB: RB Compare Effect on TIOB**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **BCPC: RC Compare Effect on TIOB**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **BEEVT: External Event Effect on TIOB**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# **BSWTRG: Software Trigger Effect on TIOB**

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | NONE   | None        |
| 1     | SET    | Set         |
| 2     | CLEAR  | Clear       |
| 3     | TOGGLE | Toggle      |

# 37.7.4 TC Stepper Motor Mode Register

Name:TC\_SMMRx [x=0..2]

 $\textbf{Address:} 0 x 40010008 \ (0) [0], \ 0 x 40010048 \ (0) [1], \ 0 x 40010088 \ (0) [2], \ 0 x 40014008 \ (1) [0], \ 0 x 40014048 \ (1) [1], \ 0 x 40014088 \ (1) [2]$ 

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24   |
|----|----|----|----|----|----|------|------|
| _  | _  | _  | _  | _  | _  | _    | _    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16   |
| _  | _  | _  | -  | -  | _  | _    | _    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8    |
| _  | _  | _  | -  | _  | _  | _    | _    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1    | 0    |
| _  | -  | _  | _  | _  | -  | DOWN | GCEN |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# **GCEN: Gray Count Enable**

0: TIOAx [x=0..2] and TIOBx [x=0..2] are driven by internal counter of channel x.

1: TIOAx [x=0..2] and TIOBx [x=0..2] are driven by a 2-bit gray counter.

## **DOWN: Down Count**

0: Up counter.

1: Down counter.

# 37.7.5 TC Counter Value Register

Name:TC\_CVx [x=0..2]

 $\textbf{Address:} 0 x 40010010 \ (0)[0], \ 0 x 40010050 \ (0)[1], \ 0 x 40010090 \ (0)[2], \ 0 x 40014010 \ (1)[0], \ 0 x 40014050 \ (1)[1], \ 0 x 40014090 \ (1)[2]$ 

Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |
|----|----|----|----|----|----|----|----|--|
|    | CV |    |    |    |    |    |    |  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
|    |    |    | C  | V  |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |
|    |    |    | C  | V  |    |    |    |  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
|    | CV |    |    |    |    |    |    |  |

#### **CV: Counter Value**

CV contains the counter value in real time.

IMPORTANT: For 16-bit channels, CV field size is limited to register bits 15:0.

# 37.7.6 TC Register A

Name:TC\_RAx [x=0..2]

Address:0x40010014 (0)[0], 0x40010054 (0)[1], 0x40010094 (0)[2], 0x40014014 (1)[0], 0x40014054 (1)[1], 0x40014094 (1)[2]

Access:Read-only if TC\_CMRx.WAVE = 0, Read/Write if TC\_CMRx.WAVE = 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
|    |    |    | R  | A  |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|    | RA |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | R  | A  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | R  | A  |    |    |    |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# RA: Register A

RA contains the Register A value in real time.

IMPORTANT: For 16-bit channels, RA field size is limited to register bits 15:0.

# 37.7.7 TC Register B

Name:TC\_RBx [x=0..2]

Address:0x40010018 (0)[0], 0x40010058 (0)[1], 0x40010098 (0)[2], 0x40014018 (1)[0], 0x40014058 (1)[1], 0x40014098 (1)[2]

Access:Read-only if TC\_CMRx.WAVE = 0, Read/Write if TC\_CMRx.WAVE = 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
|    |    |    | R  | В  |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|    | RB |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | R  | В  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | R  | В  |    |    |    |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# **RB: Register B**

RB contains the Register B value in real time.

IMPORTANT: For 16-bit channels, RB field size is limited to register bits 15:0.

# 37.7.8 TC Register C

Name:TC\_RCx [x=0..2]

 $\textbf{Address:} 0 x 4001001C \ (0)[0], \ 0 x 4001005C \ (0)[1], \ 0 x 4001009C \ (0)[2], \ 0 x 4001401C \ (1)[0], \ 0 x 4001405C \ (1)[1], \ 0 x 4001409C \ (1)[2]$ 

Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
|    |    |    | R  | С  |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|    |    |    | R  | С  |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | R  | С  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | R  | С  |    |    |    |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# RC: Register C

RC contains the Register C value in real time.

IMPORTANT: For 16-bit channels, RC field size is limited to register bits 15:0.

## 37.7.9 TC Status Register

Name:TC SRx [x=0..2]

Address:0x40010020 (0)[0], 0x40010060 (0)[1], 0x400100A0 (0)[2], 0x40014020 (1)[0], 0x40014060 (1)[1], 0x400140A0 (1)[2]

Access:Read-only

| 31    | 30    | 29    | 28   | 27   | 26    | 25    | 24     |
|-------|-------|-------|------|------|-------|-------|--------|
| _     | _     | -     | -    | -    | _     | -     | _      |
| 23    | 22    | 21    | 20   | 19   | 18    | 17    | 16     |
| _     | _     | _     | _    | _    | MTIOB | MTIOA | CLKSTA |
| 15    | 14    | 13    | 12   | 11   | 10    | 9     | 8      |
| _     | _     | _     | _    | _    | _     | -     | _      |
| 7     | 6     | 5     | 4    | 3    | 2     | 1     | 0      |
| ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS  | LOVRS | COVFS  |

#### **COVFS: Counter Overflow Status (cleared on read)**

- 0: No counter overflow has occurred since the last read of the Status Register.
- 1: A counter overflow has occurred since the last read of the Status Register.

#### LOVRS: Load Overrun Status (cleared on read)

- 0: Load overrun has not occurred since the last read of the Status Register or TC\_CMRx.WAVE = 1.
- 1: RA or RB have been loaded at least twice without any read of the corresponding register since the last read of the Status Register, if TC CMRx.WAVE = 0.

#### CPAS: RA Compare Status (cleared on read)

- 0: RA Compare has not occurred since the last read of the Status Register or TC\_CMRx.WAVE = 0.
- 1: RA Compare has occurred since the last read of the Status Register, if TC\_CMRx.WAVE = 1.

## CPBS: RB Compare Status (cleared on read)

- 0: RB Compare has not occurred since the last read of the Status Register or TC\_CMRx.WAVE = 0.
- 1: RB Compare has occurred since the last read of the Status Register, if TC\_CMRx.WAVE = 1.

# CPCS: RC Compare Status (cleared on read)

- 0: RC Compare has not occurred since the last read of the Status Register.
- 1: RC Compare has occurred since the last read of the Status Register.

#### LDRAS: RA Loading Status (cleared on read)

- 0: RA Load has not occurred since the last read of the Status Register or TC CMRx.WAVE = 1.
- 1: RA Load has occurred since the last read of the Status Register, if TC CMRx.WAVE = 0.

#### LDRBS: RB Loading Status (cleared on read)

- 0: RB Load has not occurred since the last read of the Status Register or TC CMRx.WAVE = 1.
- 1: RB Load has occurred since the last read of the Status Register, if TC CMRx.WAVE = 0.

#### ETRGS: External Trigger Status (cleared on read)

- 0: External trigger has not occurred since the last read of the Status Register.
- 1: External trigger has occurred since the last read of the Status Register.

#### **CLKSTA: Clock Enabling Status**

- 0: Clock is disabled.
- 1: Clock is enabled.

#### **MTIOA: TIOA Mirror**

- 0: TIOA is low. If TC\_CMRx.WAVE = 0, this means that TIOA pin is low. If TC\_CMRx.WAVE = 1, this means that TIOA is driven low.
- 1: TIOA is high. If TC\_CMRx.WAVE = 0, this means that TIOA pin is high. If TC\_CMRx.WAVE = 1, this means that TIOA is driven high.

#### **MTIOB: TIOB Mirror**

- 0: TIOB is low. If TC\_CMRx.WAVE = 0, this means that TIOB pin is low. If TC\_CMRx.WAVE = 1, this means that TIOB is driven low.
- 1: TIOB is high. If TC\_CMRx.WAVE = 0, this means that TIOB pin is high. If TC\_CMRx.WAVE = 1, this means that TIOB is driven high.

## 37.7.10 TC Interrupt Enable Register

Name:TC\_IERx [x=0..2]

Address:0x40010024 (0)[0], 0x40010064 (0)[1], 0x400100A4 (0)[2], 0x40014024 (1)[0], 0x40014064 (1)[1], 0x400140A4 (1)[2]

Access:Write-only

| 31    | 30    | 29    | 28   | 27   | 26   | 25    | 24    |
|-------|-------|-------|------|------|------|-------|-------|
| _     | _     | _     | _    | _    | _    | -     | -     |
| 23    | 22    | 21    | 20   | 19   | 18   | 17    | 16    |
| _     | _     | _     | _    | _    | -    | 1     | _     |
| 15    | 14    | 13    | 12   | 11   | 10   | 9     | 8     |
| _     | _     | _     | _    | _    | _    | -     | _     |
| 7     | 6     | 5     | 4    | 3    | 2    | 1     | 0     |
| ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS |

#### **COVFS: Counter Overflow**

0: No effect.

1: Enables the Counter Overflow Interrupt.

## **LOVRS: Load Overrun**

0: No effect.

1: Enables the Load Overrun Interrupt.

### **CPAS: RA Compare**

0: No effect.

1: Enables the RA Compare Interrupt.

## **CPBS: RB Compare**

0: No effect.

1: Enables the RB Compare Interrupt.

## **CPCS: RC Compare**

0: No effect.

1: Enables the RC Compare Interrupt.

### LDRAS: RA Loading

0: No effect.

1: Enables the RA Load Interrupt.

## LDRBS: RB Loading

0: No effect.

1: Enables the RB Load Interrupt.

## **ETRGS: External Trigger**

0: No effect.

1: Enables the External Trigger Interrupt.

## 37.7.11 TC Interrupt Disable Register

Name:TC\_IDRx [x=0..2]

Address:0x40010028 (0)[0], 0x40010068 (0)[1], 0x400100A8 (0)[2], 0x40014028 (1)[0], 0x40014068 (1)[1], 0x400140A8 (1)[2]

Access:Write-only

| 31    | 30    | 29    | 28   | 27   | 26   | 25    | 24    |
|-------|-------|-------|------|------|------|-------|-------|
| _     | _     | -     | _    | _    | -    | -     | _     |
| 23    | 22    | 21    | 20   | 19   | 18   | 17    | 16    |
| _     | _     | _     | _    | _    | -    | -     | _     |
| 15    | 14    | 13    | 12   | 11   | 10   | 9     | 8     |
| _     | _     | _     | _    | _    |      | _     | _     |
| 7     | 6     | 5     | 4    | 3    | 2    | 1     | 0     |
| ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS |

#### **COVFS: Counter Overflow**

0: No effect.

1: Disables the Counter Overflow Interrupt.

#### **LOVRS: Load Overrun**

0: No effect.

1: Disables the Load Overrun Interrupt (if TC\_CMRx.WAVE = 0).

### **CPAS: RA Compare**

0: No effect.

1: Disables the RA Compare Interrupt (if TC\_CMRx.WAVE = 1).

## **CPBS: RB Compare**

0: No effect.

1: Disables the RB Compare Interrupt (if TC\_CMRx.WAVE = 1).

## **CPCS: RC Compare**

0: No effect.

1: Disables the RC Compare Interrupt.

### LDRAS: RA Loading

0: No effect.

1: Disables the RA Load Interrupt (if TC\_CMRx.WAVE = 0).

## LDRBS: RB Loading

0: No effect.

1: Disables the RB Load Interrupt (if TC\_CMRx.WAVE = 0).

# **ETRGS: External Trigger**

0: No effect.

1: Disables the External Trigger Interrupt.

## 37.7.12 TC Interrupt Mask Register

Name:TC\_IMRx [x=0..2]

Address:0x4001002C (0)[0], 0x4001006C (0)[1], 0x400100AC (0)[2], 0x4001402C (1)[0], 0x4001406C (1)[1], 0x400140AC (1)[2]

Access:Read-only

| 31    | 30    | 29    | 28   | 27   | 26   | 25    | 24    |
|-------|-------|-------|------|------|------|-------|-------|
| _     | -     | _     | _    | _    | _    | _     | _     |
| 23    | 22    | 21    | 20   | 19   | 18   | 17    | 16    |
| _     | ı     | _     |      | _    | _    | -     | _     |
| 15    | 14    | 13    | 12   | 11   | 10   | 9     | 8     |
| _     | -     | _     | -    | _    | _    | _     | _     |
| 7     | 6     | 5     | 4    | 3    | 2    | 1     | 0     |
| ETRGS | LDRBS | LDRAS | CPCS | CPBS | CPAS | LOVRS | COVFS |

#### **COVFS: Counter Overflow**

0: The Counter Overflow Interrupt is disabled.

1: The Counter Overflow Interrupt is enabled.

### **LOVRS: Load Overrun**

0: The Load Overrun Interrupt is disabled.

1: The Load Overrun Interrupt is enabled.

### **CPAS: RA Compare**

0: The RA Compare Interrupt is disabled.

1: The RA Compare Interrupt is enabled.

#### **CPBS: RB Compare**

0: The RB Compare Interrupt is disabled.

1: The RB Compare Interrupt is enabled.

## **CPCS: RC Compare**

0: The RC Compare Interrupt is disabled.

1: The RC Compare Interrupt is enabled.

### LDRAS: RA Loading

0: The Load RA Interrupt is disabled.

1: The Load RA Interrupt is enabled.

## LDRBS: RB Loading

0: The Load RB Interrupt is disabled.

1: The Load RB Interrupt is enabled.

### **ETRGS: External Trigger**

0: The External Trigger Interrupt is disabled.

1: The External Trigger Interrupt is enabled.

# 37.7.13 TC Block Control Register

Name:TC\_BCR

Address:0x400100C0 (0), 0x400140C0 (1)

Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   |
|----|----|----|----|----|----|----|------|
| _  | _  | _  | _  | _  | _  | _  | _    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
| -  | _  | _  |    |    | 1  | 1  | _    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    |
| _  | _  | _  | -  | -  | _  | -  | _    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0    |
| _  | _  | -  | _  | _  | _  | _  | SYNC |

# **SYNC: Synchro Command**

0: No effect.

<sup>1:</sup> Asserts the SYNC signal which generates a software trigger simultaneously for each of the channels.

# 37.7.14 TC Block Mode Register

Name:TC\_BMR

Address:0x400100C4 (0), 0x400140C4 (1)

Access:Read/Write

| 31     | 30   | 29   | 28     | 27      | 26      | 25     | 24   |
|--------|------|------|--------|---------|---------|--------|------|
| _      | _    | _    | _      | _       | _       | MAX    | FILT |
| 23     | 22   | 21   | 20     | 19      | 18      | 17     | 16   |
|        | MAX  | FILT |        | _       | _       | IDXPHB | SWAP |
| 4.5    |      | 40   | 40     | 44      | 40      |        |      |
| 15     | 14   | 13   | 12     | 11      | 10      | 9      | 8    |
| INVIDX | INVB | INVA | EDGPHA | QDTRANS | SPEEDEN | POSEN  | QDEN |
| 7      | 6    | 5    | 4      | 3       | 2       | 1      | 0    |
| _      | _    | TC2  | XC2S   | TC1)    | C1S     | TC0>   | COS  |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# TC0XC0S: External Clock Signal 0 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK0 | Signal connected to XC0: TCLK0 |
| 1     | _     | Reserved                       |
| 2     | TIOA1 | Signal connected to XC0: TIOA1 |
| 3     | TIOA2 | Signal connected to XC0: TIOA2 |

# TC1XC1S: External Clock Signal 1 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK1 | Signal connected to XC1: TCLK1 |
| 1     | -     | Reserved                       |
| 2     | TIOA0 | Signal connected to XC1: TIOA0 |
| 3     | TIOA2 | Signal connected to XC1: TIOA2 |

# TC2XC2S: External Clock Signal 2 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK2 | Signal connected to XC2: TCLK2 |
| 1     | _     | Reserved                       |
| 2     | TIOA0 | Signal connected to XC2: TIOA0 |
| 3     | TIOA1 | Signal connected to XC2: TIOA1 |

## **QDEN: Quadrature Decoder Enabled**

- 0: Disabled.
- 1: Enables the QDEC (filter, edge detection and quadrature decoding).

Quadrature decoding (direction change) can be disabled using QDTRANS bit.

One of the POSEN or SPEEDEN bits must be also enabled.

#### **POSEN: Position Enabled**

- 0: Disable position.
- 1: Enables the position measure on channel 0 and 1.

#### **SPEEDEN: Speed Enabled**

- 0: Disabled.
- 1: Enables the speed measure on channel 0, the time base being provided by channel 2.

#### **QDTRANS: Quadrature Decoding Transparent**

- 0: Full quadrature decoding logic is active (direction change detected).
- 1: Quadrature decoding logic is inactive (direction change inactive) but input filtering and edge detection are performed.

#### **EDGPHA: Edge on PHA Count Mode**

- 0: Edges are detected on PHA only.
- 1: Edges are detected on both PHA and PHB.

#### **INVA: Inverted PHA**

- 0: PHA (TIOA0) is directly driving the QDEC.
- 1: PHA is inverted before driving the QDEC.

#### **INVB: Inverted PHB**

- 0: PHB (TIOB0) is directly driving the QDEC.
- 1: PHB is inverted before driving the QDEC.

### **INVIDX: Inverted Index**

- 0: IDX (TIOA1) is directly driving the QDEC.
- 1: IDX is inverted before driving the QDEC.

## SWAP: Swap PHA and PHB

- 0: No swap between PHA and PHB.
- 1: Swap PHA and PHB internally, prior to driving the QDEC.

#### **IDXPHB: Index Pin is PHB Pin**

- 0: IDX pin of the rotary sensor must drive TIOA1.
- 1: IDX pin of the rotary sensor must drive TIOB0.

#### **MAXFILT: Maximum Filter**

1-63: Defines the filtering capabilities.

Pulses with a period shorter than MAXFILT+1 peripheral clock cycles are discarded.

# 37.7.15 TC QDEC Interrupt Enable Register

Name:TC\_QIER

Address:0x400100C8 (0), 0x400140C8 (1)

Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26   | 25     | 24  |
|----|----|----|----|----|------|--------|-----|
| _  | _  | _  | _  | _  | _    | _      | _   |
| 23 | 22 | 21 | 20 | 19 | 18   | 17     | 16  |
| _  | _  | _  | _  | _  | _    | _      | _   |
| 15 | 14 | 13 | 12 | 11 | 10   | 9      | 8   |
| _  | _  | _  | _  | _  | _    | _      | _   |
| 7  | 6  | 5  | 4  | 3  | 2    | 1      | 0   |
| _  | _  | _  | _  | _  | QERR | DIRCHG | IDX |

IDX: Index

0: No effect.

1: Enables the interrupt when a rising edge occurs on IDX input.

# **DIRCHG: Direction Change**

0: No effect.

1: Enables the interrupt when a change on rotation direction is detected.

# **QERR: Quadrature Error**

0: No effect.

1: Enables the interrupt when a quadrature error occurs on PHA, PHB.

# 37.7.16 TC QDEC Interrupt Disable Register

Name:TC\_QIDR

Address:0x400100CC (0), 0x400140CC (1)

Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26   | 25     | 24  |
|----|----|----|----|----|------|--------|-----|
| _  | _  | _  | _  | _  | _    | _      | _   |
| 23 | 22 | 21 | 20 | 19 | 18   | 17     | 16  |
| _  | _  | _  | _  | _  | _    | -      | _   |
| 15 | 14 | 13 | 12 | 11 | 10   | 9      | 8   |
| _  | _  | -  | -  | _  | -    | 1      | _   |
| 7  | 6  | 5  | 4  | 3  | 2    | 1      | 0   |
| _  | _  | 1  | 1  | _  | QERR | DIRCHG | IDX |

#### IDX: Index

0: No effect.

1: Disables the interrupt when a rising edge occurs on IDX input.

# **DIRCHG: Direction Change**

0: No effect.

1: Disables the interrupt when a change on rotation direction is detected.

# **QERR: Quadrature Error**

0: No effect.

1: Disables the interrupt when a quadrature error occurs on PHA, PHB.

## 37.7.17 TC QDEC Interrupt Mask Register

Name:TC\_QIMR

Address:0x400100D0 (0), 0x400140D0 (1)

Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26   | 25     | 24  |
|----|----|----|----|----|------|--------|-----|
| _  | _  | _  | _  | _  | _    | _      | _   |
| 23 | 22 | 21 | 20 | 19 | 18   | 17     | 16  |
| _  | _  | _  | _  | _  | _    | _      | _   |
| 15 | 14 | 13 | 12 | 11 | 10   | 9      | 8   |
| _  | _  | _  | _  | _  | _    | _      | _   |
| 7  | 6  | 5  | 4  | 3  | 2    | 1      | 0   |
| _  | _  | _  | _  | _  | QERR | DIRCHG | IDX |

#### **IDX: Index**

0: The interrupt on IDX input is disabled.

1: The interrupt on IDX input is enabled.

## **DIRCHG: Direction Change**

0: The interrupt on rotation direction change is disabled.

1: The interrupt on rotation direction change is enabled.

## **QERR: Quadrature Error**

0: The interrupt on quadrature error is disabled.

1: The interrupt on quadrature error is enabled.

## 37.7.18 TC QDEC Interrupt Status Register

Name:TC\_QISR

**Address:**0x400100D4 (0), 0x400140D4 (1)

Access:Read-only

| 31 | 30 | 29 | 28 | 27 | 26   | 25     | 24  |
|----|----|----|----|----|------|--------|-----|
| _  | _  | _  | _  | _  | _    | _      | _   |
| 23 | 22 | 21 | 20 | 19 | 18   | 17     | 16  |
| _  | _  | _  | _  | _  | -    | -      | _   |
| 15 | 14 | 13 | 12 | 11 | 10   | 9      | 8   |
| _  | _  | _  | _  | _  | _    | _      | DIR |
| 7  | 6  | 5  | 4  | 3  | 2    | 1      | 0   |
| _  | _  | _  | _  | _  | QERR | DIRCHG | IDX |

#### **IDX: Index**

0: No Index input change since the last read of TC\_QISR.

1: The IDX input has changed since the last read of TC\_QISR.

## **DIRCHG: Direction Change**

0: No change on rotation direction since the last read of TC\_QISR.

1: The rotation direction changed since the last read of TC\_QISR.

## **QERR: Quadrature Error**

0: No quadrature error since the last read of TC\_QISR.

1: A quadrature error occurred since the last read of TC\_QISR.

#### **DIR: Direction**

Returns an image of the actual rotation direction.

## 37.7.19 TC Write Protection Mode Register

Name:TC\_WPMR

Address:0x400100E4 (0), 0x400140E4 (1)

Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24   |  |  |
|----|-------|----|-----|-----|----|----|------|--|--|
|    | WPKEY |    |     |     |    |    |      |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16   |  |  |
|    |       |    | WPI | KEY |    |    |      |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8    |  |  |
|    |       |    | WPI | KEY |    |    |      |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0    |  |  |
| _  | -     | _  | _   | _   | _  | _  | WPEN |  |  |

#### **WPEN: Write Protection Enable**

0: Disables the write protection if WPKEY corresponds to 0x54494D ("TIM" in ASCII).

The Timer Counter clock of the first channel must be enabled to access this register.

See Section 37.6.16 "Register Write Protection" for a list of registers that can be write-protected and Timer Counter clock conditions.

## **WPKEY: Write Protection Key**

| Value    | Name   | Description                                                                       |
|----------|--------|-----------------------------------------------------------------------------------|
| 0×54404D | PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. |
| 0x54494D | PASSWD | Always reads as 0.                                                                |

<sup>1:</sup> Enables the write protection if WPKEY corresponds to 0x54494D ("TIM" in ASCII).

## 38. Pulse Width Modulation Controller (PWM)

## 38.1 Description

The PWM macrocell controls several channels independently. Each channel controls one square output waveform. Characteristics of the output waveform such as period, duty-cycle and polarity are configurable through the user interface. Each channel selects and uses one of the clocks provided by the clock generator. The clock generator provides several clocks resulting from the division of the PWM macrocell master clock.

All PWM macrocell accesses are made through APB mapped registers.

Channels can be synchronized, to generate non overlapped waveforms. All channels integrate a double buffering system in order to prevent an unexpected output waveform while modifying the period or the duty-cycle.

#### 38.2 Embedded characteristics

- · 4 Channels
- One 16-bit Counter Per Channel
- · Common Clock Generator Providing Thirteen Different Clocks
  - A Modulo n Counter Providing Eleven Clocks
  - Two Independent Linear Dividers Working on Modulo n Counter Outputs
- · Independent Channels
  - Independent Enable Disable Command for Each Channel
  - Independent Clock Selection for Each Channel
  - Independent Period and Duty Cycle for Each Channel
  - Double Buffering of Period or Duty Cycle for Each Channel
  - Programmable Selection of The Output Waveform Polarity for Each Channel
  - Programmable Center or Left Aligned Output Waveform for Each Channel Block Diagram

## 38.3 Block Diagram

Figure 38-1: Pulse Width Modulation Controller Block Diagram



## 38.4 I/O Lines Description

Each channel outputs one waveform on one external I/O line.

Table 38-1: I/O Line Description

| Name | Description                       | Туре   |
|------|-----------------------------------|--------|
| PWMx | PWM Waveform Output for channel x | Output |

## 38.5 Product Dependencies

#### 38.5.1 I/O Lines

The pins used for interfacing the PWM may be multiplexed with PIO lines. The programmer must first program the PIO controller to assign the desired PWM pins to their peripheral function. If I/O lines of the PWM are not used by the application, they can be used for other purposes by the PIO controller.

All of the PWM outputs may or may not be enabled. If an application requires only four channels, then only four PIO lines will be assigned to PWM outputs.

Table 38-2: I/O Lines

| Instance | Signal | I/O Line | Peripheral |
|----------|--------|----------|------------|
| PWM      | PWM0   | PC0      | В          |
| PWM      | PWM0   | PC6      | Α          |
| PWM      | PWM1   | PC1      | В          |
| PWM      | PWM1   | PC7      | Α          |
| PWM      | PWM2   | PC2      | В          |
| PWM      | PWM2   | PC8      | Α          |
| PWM      | PWM3   | PC3      | В          |
| PWM      | PWM3   | PC9      | Α          |

## 38.5.2 Power Management

The PWM is not continuously clocked. The programmer must first enable the PWM clock in the Power Management Controller (PMC) before using the PWM. However, if the application does not require PWM operations, the PWM clock can be stopped when not needed and be restarted later. In this case, the PWM will resume its operations where it left off.

All the PWM registers except PWM\_CDTY and PWM\_CPRD can be read without the PWM peripheral clock enabled. All the registers can be written without the peripheral clock enabled.

#### 38.5.3 Interrupt Sources

The PWM interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the PWM interrupt requires the Interrupt Controller to be programmed first. Note that it is not recommended to use the PWM interrupt line in edge sensitive mode.

Table 38-3: Peripheral IDs

| Instance | ID |
|----------|----|
| PWM      | 41 |

## 38.6 Functional Description

The PWM macrocell is primarily composed of a clock generator module and 4 channels.

- Clocked by the system clock, MCK, the clock generator module provides 13 clocks.
- Each channel can independently choose one of the clock generator outputs.
- Each channel generates an output waveform with attributes that can be defined independently for each channel through the user interface registers.

#### 38.6.1 PWM Clock Generator

Figure 38-2: Functional View of the Clock Generator Block Diagram



Caution: Before using the PWM macrocell, the programmer must first enable the PWM clock in the Power Management Controller (PMC).

The PWM macrocell master clock, MCK, is divided in the clock generator module to provide different clocks available for all channels. Each channel can independently select one of the divided clocks.

The clock generator is divided in three blocks:

- a modulo n counter which provides 11 clocks:  $F_{MCK}$ ,  $F_{MCK}$ /2,  $F_{MCK}$ /4,  $F_{MCK}$ /8,  $F_{MCK}$ /16,  $F_{MCK}$ /32,  $F_{MCK}$ /64,  $F_{MCK}$ /128,  $F_{MCK}$ /256,  $F_{MCK}$ /512,  $F_{MCK}$ /1024
- two linear dividers (1, 1/2, 1/3,... 1/255) that provide two separate clocks: clkA and clkB

Each linear divider can independently divide one of the clocks of the modulo n counter. The selection of the clock to be divided is made according to the PREA (PREB) field of the PWM Mode register (PWM\_MR). The resulting clock clkA (clkB) is the clock selected divided by DIVA (DIVB) field value in the PWM Mode register (PWM\_MR).

After a reset of the PWM controller, DIVA (DIVB) and PREA (PREB) in the PWM Mode register are set to 0. This implies that after reset clkA (clkB) are turned off.

At reset, all clocks provided by the modulo n counter are turned off except clock "clk". This situation is also true when the PWM master clock is turned off through the Power Management Controller.

#### 38.6.2 PWM Channel

#### 38.6.2.1 Block Diagram

## Figure 38-3: Functional View of the Channel Block Diagram



Each of the four channels is composed of three blocks:

- A clock selector which selects one of the clocks provided by the clock generator described in Section 38.6.1 "PWM Clock Generator".
- An internal counter clocked by the output of the clock selector. This internal counter is incremented or decremented according to the channel configuration and comparators events. The size of the internal counter is 16 bits.
- A comparator used to generate events according to the internal counter value. It also computes the PWMx output waveform according to the configuration.

#### 38.6.2.2 Waveform Properties

The different properties of output waveforms are:

- the internal clock selection. The internal channel counter is clocked by one of the clocks provided by the clock generator described in the previous section. This channel parameter is defined in the CPRE field of the PWM CMRx register. This field is reset at 0.
- the waveform period. This channel parameter is defined in the CPRD field of the PWM CPRDx register.
  - If the waveform is left aligned, then the output waveform period depends on the counter source clock and can be calculated: By using the Master Clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024), the resulting period formula will be:

$$\frac{(X \times CPRD)}{MCK}$$

By using a Master Clock divided by one of both DIVA or DIVB divider, the formula becomes, respectively:

$$\frac{(X*CPRD*DIVA)}{MCK}$$
 or  $\frac{(X*CPRD*DIVB)}{MCK}$ 

If the waveform is center aligned then the output waveform period depends on the counter source clock and can be calculated:

By using the Master Clock (MCK) divided by an X given prescaler value

(with X being 1, 2, 4, 8, 16, 32, 64, 138, 356, 512, or 1034). The resulting period formula will be:

(with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be:

$$\frac{(2 \times X \times CPRD)}{MCK}$$

By using a Master Clock divided by one of both DIVA or DIVB divider, the formula becomes, respectively:

$$\frac{(2*X*CPRD*DIVA)}{MCK}$$
 or  $\frac{(2*X*CPRD*DIVB)}{MCK}$ 

• the **waveform duty cycle**. This channel parameter is defined in the CDTY field of the PWM\_CDTYx register. If the waveform is left aligned then:

duty cycle = 
$$\frac{(period - 1/fchannel_x\_clock \times CDTY)}{period}$$

If the waveform is center aligned, then:

duty cycle = 
$$\frac{((period/2) - 1/\text{fchannel}_x\_\text{clock} \times CDTY))}{(period/2)}$$

- the waveform polarity. At the beginning of the period, the signal can be at high or low level. This property is defined in the CPOL field of the PWM\_CMRx register. By default the signal starts by a low level.
- the waveform alignment. The output waveform can be left or center aligned. Center aligned waveforms can be used to generate non overlapped waveforms. This property is defined in the CALG field of the PWM\_CMRx register. The default mode is left aligned.

Figure 38-4: Non Overlapped Center Aligned Waveforms



Note 1: See Figure 38-5 for a detailed description of center aligned waveforms.

When center aligned, the internal channel counter increases up to CPRD and decreases down to 0. This ends the period.

When left aligned, the internal channel counter increases up to CPRD and is reset. This ends the period.

Thus, for the same CPRD value, the period for a center aligned channel is twice the period for a left aligned channel.

Waveforms are fixed at 0 when:

- CDTY = CPRD and CPOL = 0
- CDTY = 0 and CPOL = 1

Waveforms are fixed at 1 (once the channel is enabled) when:

- CDTY = 0 and CPOL = 0
- CDTY = CPRD and CPOL = 1

The waveform polarity must be set before enabling the channel. This immediately affects the channel output level. Changes on channel polarity are not taken into account while the channel is enabled.



#### 38.6.3 PWM Controller Operations

#### 38.6.3.1 Initialization

Before enabling the output channel, this channel must have been configured by the software application:

- Configuration of the clock generator if DIVA and DIVB are required
- · Selection of the clock for each channel (CPRE field in the PWM CMRx register)
- Configuration of the waveform alignment for each channel (CALG field in the PWM CMRx register)
- Configuration of the period for each channel (CPRD in the PWM\_CPRDx register). Writing in PWM\_CPRDx Register is possible while the channel is disabled. After validation of the channel, the user must use PWM\_CUPDx Register to update PWM\_CPRDx as explained below.
- Configuration of the duty cycle for each channel (CDTY in the PWM\_CDTYx register). Writing in PWM\_CDTYx Register is possible
  while the channel is disabled. After validation of the channel, the user must use PWM\_CUPDx Register to update PWM\_CDTYx as
  explained below.
- · Configuration of the output waveform polarity for each channel (CPOL in the PWM\_CMRx register)
- Enable Interrupts (Writing CHIDx in the PWM\_IER register)
- Enable the PWM channel (Writing CHIDx in the PWM ENA register)

It is possible to synchronize different channels by enabling them at the same time by means of writing simultaneously several CHIDx bits in the PWM ENA register.

· In such a situation, all channels may have the same clock selector configuration and the same period specified.

#### 38.6.3.2 Source Clock Selection Criteria

The large number of source clocks can make selection difficult. The relationship between the value in the Period Register (PWM\_CPRDx) and the Duty Cycle Register (PWM\_CDTYx) can help the user in choosing. The event number written in the Period Register gives the PWM accuracy. The Duty Cycle quantum cannot be lower than \( \frac{1}{PWM\_CPRDx} \) value. The higher the value of PWM\_CPRDx, the greater the PWM accuracy.

For example, if the user sets 15 (in decimal) in PWM\_CPRDx, the user is able to set a value between 1 up to 14 in PWM\_CDTYx Register. The resulting duty cycle quantum cannot be lower than 1/15 of the PWM period.

#### 38.6.3.3 Changing the Duty Cycle or the Period

It is possible to modulate the output waveform duty cycle or period.

To prevent unexpected output waveform, the user must use the update register (PWM\_CUPDx) to change waveform parameters while the channel is still enabled. The user can write a new period value or duty cycle value in the update register (PWM\_CUPDx). This register holds the new value until the end of the current cycle and updates the value for the next cycle. Depending on the CPD field in the PWM\_CMRx register, PWM\_CUPDx either updates PWM\_CPRDx or PWM\_CDTYx. Note that even if the update register is used, the period must not be smaller than the duty cycle.

Figure 38-6: Synchronized Period or Duty Cycle Update



To prevent overwriting the PWM\_CUPDx by software, the user can use status events in order to synchronize his software. Two methods are possible. In both, the user must enable the dedicated interrupt in PWM\_IER at PWM Controller level.

The first method (polling method) consists of reading the relevant status bit in PWM\_ISR Register according to the enabled channel(s). See Figure 38-7.

The second method uses an Interrupt Service Routine associated with the PWM channel.

Note: Reading the PWM ISR register automatically clears CHIDx flags.

Figure 38-7: Polling Method



Note: Polarity and alignment can be modified only when the channel is disabled.

#### 38.6.3.4 Interrupts

Depending on the interrupt mask in the PWM\_IMR register, an interrupt is generated at the end of the corresponding channel period. The interrupt remains active until a read operation in the PWM\_ISR register occurs.

A channel interrupt is enabled by setting the corresponding bit in the PWM\_IER register. A channel interrupt is disabled by setting the corresponding bit in the PWM\_IDR register.

# 38.7 Pulse Width Modulation Controller (PWM) User Interface

Table 38-4: Register Mapping<sup>(1)</sup>

| Offset                       | Register                        | Name     | Access     | Reset |
|------------------------------|---------------------------------|----------|------------|-------|
| 0x00                         | PWM Mode Register               | PWM_MR   | Read-write | 0     |
| 0x04                         | PWM Enable Register             | PWM_ENA  | Write-only | -     |
| 0x08                         | PWM Disable Register            | PWM_DIS  | Write-only | -     |
| 0x0C                         | PWM Status Register             | PWM_SR   | Read-only  | 0     |
| 0x10                         | PWM Interrupt Enable Register   | PWM_IER  | Write-only | -     |
| 0x14                         | PWM Interrupt Disable Register  | PWM_IDR  | Write-only | -     |
| 0x18                         | PWM Interrupt Mask Register     | PWM_IMR  | Read-only  | 0     |
| 0x1C                         | PWM Interrupt Status Register   | PWM_ISR  | Read-only  | 0     |
| 0x20 - 0xFC                  | Reserved                        | _        | _          | -     |
| 0x100 - 0x1FC                | Reserved                        |          |            |       |
| 0x200 + ch_num * 0x20 + 0x00 | PWM Channel Mode Register       | PWM_CMR  | Read-write | 0x0   |
| 0x200 + ch_num * 0x20 + 0x04 | PWM Channel Duty Cycle Register | PWM_CDTY | Read-write | 0x0   |
| 0x200 + ch_num * 0x20 + 0x08 | PWM Channel Period Register     | PWM_CPRD | Read-write | 0x0   |
| 0x200 + ch_num * 0x20 + 0x0C | PWM Channel Counter Register    | PWM_CCNT | Read-only  | 0x0   |
| 0x200 + ch_num * 0x20 + 0x10 | PWM Channel Update Register     | PWM_CUPD | Write-only | -     |

Note 1: Some registers are indexed with "ch\_num" index ranging from 0 to 3.

© 2022 Microchip Technology Inc. DS60001717B-page 877

## 38.7.1 PWM Mode Register

Name:PWM\_MR
Address:0x48008000
Access:Read/Write

| 31 | 30   | 29 | 28 | 27 | 26  | 25 | 24 |  |
|----|------|----|----|----|-----|----|----|--|
| _  | _    | -  | -  |    | PRI | EΒ |    |  |
| 23 | 22   | 21 | 20 | 19 | 18  | 17 | 16 |  |
|    |      |    | DI | VB |     |    |    |  |
| 15 | 14   | 13 | 12 | 11 | 10  | 9  | 8  |  |
| _  | _    | _  | _  |    | PRI | ΞA |    |  |
| 7  | 6    | 5  | 4  | 3  | 2   | 1  | 0  |  |
|    | DIVA |    |    |    |     |    |    |  |

## DIVA, DIVB: CLKA, CLKB Divide Factor

| Value | Name     | Description                                                                    |
|-------|----------|--------------------------------------------------------------------------------|
| 0     | CLK_OFF  | CLKA, CLKB clock is turned off                                                 |
| 1     | CLK_DIV1 | CLKA, CLKB clock is clock selected by PREA, PREB                               |
| 2-255 | -        | CLKA, CLKB clock is clock selected by PREA, PREB divided by DIVA, DIVB factor. |

## PREA, PREB

| Value | Name       | Description                  |
|-------|------------|------------------------------|
| 0000  | MCK        | Master Clock                 |
| 0001  | MCKDIV2    | Master Clock divided by 2    |
| 0010  | MCKDIV4    | Master Clock divided by 4    |
| 0011  | MCKDIV8    | Master Clock divided by 8    |
| 0100  | MCKDIV16   | Master Clock divided by 16   |
| 0101  | MCKDIV32   | Master Clock divided by 32   |
| 0110  | MCKDIV64   | Master Clock divided by 64   |
| 0111  | MCKDIV128  | Master Clock divided by 128  |
| 1000  | MCKDIV256  | Master Clock divided by 256  |
| 1001  | MCKDIV512  | Master Clock divided by 512  |
| 1010  | MCKDIV1024 | Master Clock divided by 1024 |

Values which are not listed in the table must be considered as "reserved".

## 38.7.2 PWM Enable Register

Name:PWM\_ENA
Address:0x48008004
Access:Write-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | _  | _     | _     | _     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | -  | _  | -  | -     | -     | _     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | -  | _  | -  | -     | -     | _     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

**CHIDx: Channel ID** 

<sup>0 =</sup> No effect.

<sup>1 =</sup> Enable PWM output for channel x.

## 38.7.3 PWM Disable Register

Name:PWM\_DIS
Address:0x48008008
Access:Write-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | _  | _     | _     | _     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  | _  |    |       | _     | 1     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | _  | -  | -     | _     | _     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | -  | -  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

**CHIDx: Channel ID** 

<sup>0 =</sup> No effect.

<sup>1 =</sup> Disable PWM output for channel x.

## 38.7.4 PWM Status Register

Name:PWM\_SR Address:0x4800800C Access:Read-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | 1  | 1     | 1     | -     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  | _  | -  | -     | -     | -     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | _  | -  | -     | -     | -     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

**CHIDx: Channel ID** 

<sup>0 =</sup> PWM output for channel x is disabled.

<sup>1 =</sup> PWM output for channel x is enabled.

## 38.7.5 PWM Interrupt Enable Register

Name:PWM\_IER
Address:0x48008010
Access:Write-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | _  | _     | _     | _     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | -  | _  | -  | -     | -     | _     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | -  | _  | -  | -     | -     | _     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

CHIDx: Channel ID.

<sup>0 =</sup> No effect.

<sup>1 =</sup> Enable interrupt for PWM channel x.

## 38.7.6 PWM Interrupt Disable Register

Name:PWM\_IDR
Address:0x48008014
Access:Write-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | 1  | 1  | -     | _     | 1     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  |    |    | 1     | -     | ı     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | -  | -  | _     | _     | -     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| -  | _  | 1  | 1  | CHID3 | CHID2 | CHID1 | CHID0 |

CHIDx: Channel ID.

<sup>0 =</sup> No effect.

<sup>1 =</sup> Disable interrupt for PWM channel x.

## 38.7.7 PWM Interrupt Mask Register

Name:PWM\_IMR
Address:0x48008018
Access:Read-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | 1  | 1     | 1     | -     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  | _  | -  | -     | -     | -     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | _  | -  | -     | -     | -     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

CHIDx: Channel ID.

0 = Interrupt for PWM channel x is disabled.

1 = Interrupt for PWM channel x is enabled.

## 38.7.8 PWM Interrupt Status Register

Name:PWM\_ISR Address:0x4800801C Access:Read-only

| 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|----|----|----|----|-------|-------|-------|-------|
| _  | _  | _  | _  | _     | _     | _     | _     |
| 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
| _  | _  | _  | _  | _     | _     | _     | _     |
| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
| _  | _  | _  | _  | _     | _     | -     | _     |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| _  | _  | _  | _  | CHID3 | CHID2 | CHID1 | CHID0 |

## **CHIDx: Channel ID**

Note: Reading PWM\_ISR automatically clears CHIDx flags.

<sup>0 =</sup> No new channel period has been achieved since the last read of the PWM\_ISR register.

<sup>1 =</sup> At least one new channel period has been achieved since the last read of the PWM\_ISR register.

## 38.7.9 PWM Channel Mode Register

Name:PWM\_CMR[0..3]

Address:0x48008200 [0], 0x48008220 [1], 0x48008240 [2], 0x48008260 [3]

Access:Read/Write

| 31 | 30 | 29 | 28 | 27   | 26  | 25   | 24   |  |
|----|----|----|----|------|-----|------|------|--|
| _  | _  | _  | _  | _    | _   | _    | _    |  |
| 23 | 22 | 21 | 20 | 19   | 18  | 17   | 16   |  |
| _  | _  | _  | _  | _    | _   | _    | _    |  |
| 15 | 14 | 13 | 12 | 11   | 10  | 9    | 8    |  |
| _  | _  | _  | _  | _    | CPD | CPOL | CALG |  |
| 7  | 6  | 5  | 4  | 3    | 2   | 1    | 0    |  |
| _  | _  | _  | _  | CPRE |     |      |      |  |

#### **CPRE: Channel Pre-scaler**

| Value | Name       | Description                  |
|-------|------------|------------------------------|
| 0000  | MCK        | Master Clock                 |
| 0001  | MCKDIV2    | Master Clock divided by 2    |
| 0010  | MCKDIV4    | Master Clock divided by 4    |
| 0011  | MCKDIV8    | Master Clock divided by 8    |
| 0100  | MCKDIV16   | Master Clock divided by 16   |
| 0101  | MCKDIV32   | Master Clock divided by 32   |
| 0110  | MCKDIV64   | Master Clock divided by 64   |
| 0111  | MCKDIV128  | Master Clock divided by 128  |
| 1000  | MCKDIV256  | Master Clock divided by 256  |
| 1001  | MCKDIV512  | Master Clock divided by 512  |
| 1010  | MCKDIV1024 | Master Clock divided by 1024 |
| 1011  | CLKA       | Clock A                      |
| 1100  | CLKB       | Clock B                      |

Values which are not listed in the table must be considered as "reserved".

## **CALG: Channel Alignment**

0 = The period is left aligned.

1 = The period is center aligned.

#### **CPOL: Channel Polarity**

0 = The output waveform starts at a low level.

1 = The output waveform starts at a high level.

## **CPD: Channel Update Period**

0 = Writing to the PWM\_CUPDx will modify the duty cycle at the next period start event.

1 = Writing to the PWM\_CUPDx will modify the period at the next period start event.

## 38.7.10 PWM Channel Duty Cycle Register

Name:PWM\_CDTY[0..3]

Address:0x48008204 [0], 0x48008224 [1], 0x48008244 [2], 0x48008264 [3]

Access:Read/Write

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|
| CDTY |      |    |    |    |    |    |    |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|      | CDTY |    |    |    |    |    |    |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|      |      |    | CD | TY |    |    |    |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|      |      | _  | CD | TY | _  |    |    |  |  |  |

Only the first 16 bits (internal channel counter size) are significant.

## **CDTY: Channel Duty Cycle**

Defines the waveform duty cycle. This value must be defined between 0 and CPRD (PWM\_CPRx).

## 38.7.11 PWM Channel Period Register

Name:PWM\_CPRD[0..3]

Address:0x48008208 [0], 0x48008228 [1], 0x48008248 [2], 0x48008268 [3]

Access:Read/Write

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|
| CPRD |      |    |    |    |    |    |    |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|      | CPRD |    |    |    |    |    |    |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|      |      |    | СР | RD |    |    |    |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|      |      |    | CP | RD |    |    |    |  |  |  |

Only the first 16 bits (internal channel counter size) are significant.

#### **CPRD: Channel Period**

If the waveform is left-aligned, then the output waveform period depends on the counter source clock and can be calculated:

By using the Master Clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be:

$$\frac{(X \times CPRD)}{MCK}$$

- By using a Master Clock divided by one of both DIVA or DIVB divider, the formula becomes, respectively:

$$\frac{(CRPD \times DIVA)}{MCK}$$
 or  $\frac{(CRPD \times DIVAB)}{MCK}$ 

If the waveform is center-aligned, then the output waveform period depends on the counter source clock and can be calculated:

By using the Master Clock (MCK) divided by an X given prescaler value (with X being 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, or 1024). The resulting period formula will be:

$$\frac{(2 \times X \times CPRD)}{MCK}$$

- By using a Master Clock divided by one of both DIVA or DIVB divider, the formula becomes, respectively:

$$\frac{(2 \times CPRD \times DIVA)}{MCK}$$
 or  $\frac{(2 \times CPRD \times DIVB)}{MCK}$ 

## 38.7.12 PWM Channel Counter Register

Name:PWM\_CCNT[0..3]

Address:0x4800820C [0], 0x4800822C [1], 0x4800824C [2], 0x4800826C [3]

Access:Read-only

| 31 | 30  | 29 | 28 | 27   | 26 | 25 | 24 |  |  |  |  |
|----|-----|----|----|------|----|----|----|--|--|--|--|
|    | CNT |    |    |      |    |    |    |  |  |  |  |
| 23 | 22  | 21 | 20 | 19   | 18 | 17 | 16 |  |  |  |  |
|    | CNT |    |    |      |    |    |    |  |  |  |  |
| 15 | 14  | 13 | 12 | 11   | 10 | 9  | 8  |  |  |  |  |
|    |     |    | CI | NT   |    |    |    |  |  |  |  |
| 7  | 6   | 5  | 4  | 3    | 2  | 1  | 0  |  |  |  |  |
|    | ·   | ·  | CN | NT T |    |    |    |  |  |  |  |

## **CNT: Channel Counter Register**

Internal counter value. This register is reset when:

- the channel is enabled (writing CHIDx in the PWM\_ENA register).
- the counter reaches CPRD value defined in the PWM\_CPRDx register if the waveform is left aligned.

## 38.7.13 PWM Channel Update Register

Name:PWM\_CUPD[0..3]

Address:0x48008210 [0], 0x48008230 [1], 0x48008250 [2], 0x48008270 [3]

Access:Write-only

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|--|
|    | CUPD |    |    |    |    |    |    |  |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | CUPD |    |    |    |    |    |    |  |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |      |    | CU | PD |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    |      |    | CU | PD |    |    |    |  |  |  |  |

## **CUPD: Channel Update Register**

This register acts as a double buffer for the period or the duty cycle. This prevents an unexpected waveform when modifying the waveform period or duty-cycle.

Only the first 16 bits (internal channel counter size) are significant.

When CPD field of PWM\_CMRx register = 0, the duty-cycle (CDTY of PWM\_CDTYx register) is updated with the CUPD value at the beginning of the next period.

When CPD field of PWM\_CMRx register = 1, the period (CPRD of PWM\_CPRDx register) is updated with the CUPD value at the beginning of the next period.

## 39. Segment Liquid Crystal Display Controller (SLCDC)

## 39.1 Description

The Segment Liquid Crystal Display Controller (SLCDC) can drive a monochrome passive liquid crystal display (LCD) with up to 6 common terminals and up to 50 segment terminals.

An LCD consists of several segments (pixels or complete symbols) which can be visible or invisible. A segment has two electrodes with liquid crystal between them. When a voltage above a threshold voltage is applied across the liquid crystal, the segment becomes visible.

The voltage must alternate to avoid an electrophoresis effect in the liquid crystal, which degrades the display. Hence the waveform across a segment must not have a DC component.

The SLCDC is programmable to support many different requirements such as:

- · Adjusting the driving time of the LCD pads in order to save power and increase the controllability of the DC offset
- Driving smaller LCD (down to 1 common by 1 segment)
- Adjusting the SLCDC frequency in order to obtain the best compromise between frequency and consumption and adapt it to the LCD driver
- · Assigning the segments in a user defined pattern to simplify the use of the digital functions multiplexed on these pins

Table 39-1: List of Terms

| Term       | Description                                                          |
|------------|----------------------------------------------------------------------|
| LCD        | A passive display panel with terminals leading directly to a segment |
| Segment    | The least viewing element (pixel) which can be on or off             |
| Common(s)  | Denotes how many segments are connected to a segment terminal        |
| Duty       | 1/(Number of common terminals on a current LCD display)              |
| Bias       | 1/(Number of voltage levels used driving an LCD display -1)          |
| Frame Rate | Number of times the LCD segments are energized per second            |

## 39.2 Embedded Characteristics

The SLCDC provides the following capabilities:

- Display Capacity: Up to 50 Segments and 6 Common Terminals
- · Support from Static to 1/6 Duty
- · Supports: Static and 1/2 and 1/3 Bias
- · Two LCD Supply Sources:
  - Internal: 16 steps, software selectable on-chip VDDLCD for contrast control
  - External: User-defined voltage on VDDLCD pin for contrast control
- · Flexible Selection of Frame Frequency
- · Two Interrupt Sources: End Of Frame and Disable
- · Versatile Display Modes
- Equal Source and Sink Capability to Maximize LCD Life Time
- Segment and Common Pins not Needed for Driving the Display Can be Used as Ordinary I/O Pins
- · Segments Layout can be Fully Defined by User to Optimize Usage of Multiplexed Digital Functions
- · Latching of Display Data Gives Full Freedom in Register Updates
- Power Saving Modes for Extremely Low Power Consumption

## 39.3 Block Diagram

Figure 39-1: SLCDC Block Diagram



## 39.4 I/O Lines Description

Table 39-2: I/O Lines Description

| Name       | Description              | Туре   |
|------------|--------------------------|--------|
| SEG [49:0] | Segments control signals | Output |
| COM [5:0]  | Commons control signals  | Output |

#### 39.5 Product Dependencies

#### 39.5.1 I/O Lines

The pins used for interfacing the SLCD Controller may be multiplexed with PIO lines. Refer to "SAM4C Series Block Diagram".

If I/O lines of the SLCD Controller are not used by the application, they can be used for other purposes by the PIO Controller.

By default (SLCDC\_SMR0/1 registers cleared), the assignment of the segment controls and commons are automatically done depending on COMSEL and SEGSEL in SLCDC\_MR. For example, if 10 segments are programmed in the SEGSEL field, they are automatically assigned to SEG[9:0] whereas the remaining SEG pins are automatically selected to be driven by the multiplexed digital functions.

In any case, the user can define a new layout pattern for the segment assignment by programming the SLCDC\_SMR0/1 registers in order to optimize the usage of multiplexed digital function. If at least 1 bit is set in SLCDC\_SMR0/1 registers, the corresponding I/O line is driven by an LCD segment, whereas any cleared bit of this register selects the corresponding multiplexed digital function.

Table 39-3: I/O Lines

| Instance | Signal   | I/O Line | Peripheral |
|----------|----------|----------|------------|
| SLCDC    | СОМО     | PA0      | X1         |
| SLCDC    | COM1     | PA1      | X1         |
| SLCDC    | COM2     | PA2      | X1         |
| SLCDC    | СОМЗ     | PA3      | X1         |
| SLCDC    | COM4/AD1 | PA4      | X1         |
| SLCDC    | COM5/AD2 | PA5      | X1         |
| SLCDC    | SEG0     | PA6      | X1         |
| SLCDC    | SEG1     | PA7      | X1         |
| SLCDC    | SEG2     | PA8      | X1         |
| SLCDC    | SEG3     | PA9      | X1         |
| SLCDC    | SEG4     | PA10     | X1         |
| SLCDC    | SEG5     | PA11     | X1         |
| SLCDC    | SEG6/AD0 | PA12     | X1         |
| SLCDC    | SEG7     | PA13     | X1         |
| SLCDC    | SEG8     | PA14     | X1         |
| SLCDC    | SEG9     | PA15     | X1         |
| SLCDC    | SEG10    | PA16     | X1         |
| SLCDC    | SEG11    | PA17     | X1         |
| SLCDC    | SEG12    | PA18     | X1         |
| SLCDC    | SEG13    | PA19     | X1         |
| SLCDC    | SEG14    | PA20     | X1         |

Table 39-3: I/O Lines (Continued)

| SLCDC         SEG15         PA21         X1           SLCDC         SEG16         PA22         X1           SLCDC         SEG17         PA23         X1           SLCDC         SEG18         PA24         X1           SLCDC         SEG19         PA25         X1           SLCDC         SEG20         PA26         X1           SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG30         PB10         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG34         PB16         X1  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLCDC         SEG17         PA23         X1           SLCDC         SEG18         PA24         X1           SLCDC         SEG19         PA25         X1           SLCDC         SEG20         PA26         X1           SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG33         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1 |
| SLCDC         SEG18         PA24         X1           SLCDC         SEG19         PA25         X1           SLCDC         SEG20         PA26         X1           SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1 |
| SLCDC         SEG19         PA25         X1           SLCDC         SEG20         PA26         X1           SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG36         PB18         X1 |
| SLCDC         SEG20         PA26         X1           SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                       |
| SLCDC         SEG21         PA27         X1           SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                             |
| SLCDC         SEG22         PA28         X1           SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                   |
| SLCDC         SEG23         PA29         X1           SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG33         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                               |
| SLCDC         SEG24         PB6         X1           SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                               |
| SLCDC         SEG25         PB7         X1           SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                    |
| SLCDC         SEG26         PB8         X1           SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                         |
| SLCDC         SEG27         PB9         X1           SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SLCDC         SEG28         PB10         X1           SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SLCDC         SEG29         PB11         X1           SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLCDC         SEG30         PB12         X1           SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SLCDC         SEG31/AD3         PB13         X1           SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC         SEG32         PB14         X1           SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SLCDC         SEG33         PB15         X1           SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC         SEG34         PB16         X1           SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SLCDC         SEG35         PB17         X1           SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SLCDC         SEG36         PB18         X1           SLCDC         SEG37         PB19         X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SLCDC SEG37 PB19 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLCDC SEG38 PB20 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLCDC SEG39 PB21 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG40 PB22 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG41/AD4 PB23 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SLCDC SEG42 PB24 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG43 PB25 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG44 PB26 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG45 PB27 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG46 PB28 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG47 PB29 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG48 PB30 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SLCDC SEG49/AD5 PB31 X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 39.5.2 Power Management

The SLCD Controller is clocked by the slow clock (SLCK). All the timings are based upon a typical value of 32 kHz for SLCK. The LCD segment/common pad buffers are supplied by the VDDIO domain.

#### 39.5.3 Interrupt Sources

The SLCD Controller interrupt line is connected to one of the internal sources of the Interrupt Controller. Using the SLCD Controller interrupt requires prior programming of the Interrupt Controller.

Table 39-4: Peripheral IDs

| Instance | ID |
|----------|----|
| SLCDC    | 32 |

## 39.6 Functional Description

The use of the SLCDC comprises three phases of functionality: initialization sequence, display phase, and disable sequence.

- · Initialization Sequence:
- 1. Select the LCD supply source in the Supply Controller (SUPC)
  - Internal or External
- 2. Select the clock division (SLCDC FRR) to use a proper frame rate
- 3. Enter the number of common and segments terminals (SLCDC MR)
- 4. Select the bias in compliance with the LCD manufacturer datasheet (SLCDC MR)
- Enter buffer driving time (SLCDC MR)
- 6. Define the segments remapping pattern if required (SLCDC\_SMR0/1)
- · During the Display Phase:
- 1. Data may be written at any time in the SLCDC memory, they are automatically latched and displayed at the next LCD frame
- 2. It is possible to:
  - Adjust the contrast
    - --- in the SUPC, only if internal LCD supply is used
    - --- via external VDDLCD pin, otherwise
  - Adjust the frame frequency
  - Adjust buffer driving time
  - Reduce the SLCDC consumption by entering in low-power waveform at any time
  - Use the large set of display features such as blinking, inverted blink, etc.
- Disable Sequence: See Section 39.6.7 "Disabling the SLCDC"

#### 39.6.1 Clock Generation

#### 39.6.1.1 Block Diagram

Figure 39-2: Clock Generation Block Diagram





## 39.6.2 Waveform Generation

#### 39.6.2.1 Static Duty and Bias

This kind of display is driven with the waveform shown in Figure 39-3. SEG0 - COM0 is the voltage across a segment that is on, and SEG1 - COM0 is the voltage across a segment that is off.

Figure 39-3: Driving an LCD with One Common Terminal



#### 39.6.2.2 1/2 Duty and 1/2 Bias

For an LCD with two common terminals (1/2 duty) a more complex waveform must be used to control segments individually. Although 1/3 bias can be selected, 1/2 bias is most common for these displays. In the waveform shown in Figure 39-4, SEG0 - COM0 is the voltage across a segment that is on, and SEG0 - COM1 is the voltage across a segment that is off.

Figure 39-4: Driving an LCD with Two Common Terminals



## 39.6.2.3 1/3 Duty and 1/3 Bias

1/3 bias is usually recommended for an LCD with three common terminals (1/3 duty). In the waveform shown in Figure 39-5, SEG0 - COM0 is the voltage across a segment that is on and SEG0 - COM1 is the voltage across a segment that is off.

Figure 39-5: Driving an LCD with Three Common Terminals



## 39.6.2.4 1/4 Duty and 1/3 Bias

1/3 bias is optimal for LCD displays with four common terminals (1/4 duty). In the waveform shown in Figure 39-6, SEG0 - COM0 is the voltage across a segment that is on and SEG0 - COM1 is the voltage across a segment that is off.

Figure 39-6: Driving an LCD with Four Common Terminals



DS60001717B-page 898 © 2022 Microchip Technology Inc.

#### 39.6.2.5 Low Power Waveform

To reduce toggle activity and hence power consumption, a low power waveform can be selected by writing LPMODE to one. The default and low power waveform is shown in Figure 39-7 for 1/3 duty and 1/3 bias. For other selections of duty and bias, the effect is similar.

Figure 39-7: Default and Low Power Waveform



Note: Refer to the LCD specification to verify that low power waveforms are supported.

#### 39.6.2.6 Frame Rate

The Frame Rate register (SLCDC\_FRR) enables the generation of the frequency used by the SLCDC. It is done by a prescaler (division by 8, 16, 32, 64, 128, 256, 512 and 1024) followed by a finer divider (division by 1, 2, 3, 4, 5, 6, 7 or 8).

To calculate the needed frame frequency, the equation below must be used:

$$f_{frame} = \frac{fSCLK}{(PRESC \cdot DIV \cdot NCOM)}$$

where

f<sub>SLCK</sub> = slow clock frequency

f<sub>frame</sub> = frame frequency

PRESC = prescaler value (8, 16, 32, 64, 128, 256, 512 or 1024)

DIV = divider value (1, 2, 3, 4, 5, 6, 7, or 8)

NCOM = depends of number of commons and is defined in Table 39-5.

NCOM is automatically provided by the SLCDC.

For example, if COMSEL is programmed to 0 (1 common terminal on display device), the SLCDC introduces a divider by 16 so that NCOM = 16. If COMSEL is programmed to 3 (3 common terminals on display device), the SLCDC introduces a divider by 5 so that the NCOM remains close to 16 (the frame rate is uniformized whatever the number of driven commons).

#### 39.6.2.7 Buffer Driving Time

Intermediate voltage levels are generated from buffer drivers. The buffers are active for the amount of time specified by BUFTIME[3:0] in SLCDC\_MR, then they are bypassed.

Table 39-5: NCOM

| Number of Commons | NCOM | Uniformizer Divider |
|-------------------|------|---------------------|
| 1                 | 16   | 16                  |
| 2                 | 16   | 8                   |
| 3                 | 15   | 5                   |
| 4                 | 16   | 4                   |
| 5                 | 15   | 3                   |
| 6                 | 18   | 3                   |

Shortening the drive time reduces power consumption, but displays with high internal resistance or capacitance may need a longer drive time to achieve sufficient contrast.

Example for bias = 1/3.

Figure 39-8: Buffer Driving



## 39.6.3 Number of Commons, Segments and Bias

It is important to note that the selection of the number of commons, segments and the bias can be programmed when the SLCDC is disabled

## 39.6.4 SLCDC memory

Figure 39-9: Memory Management



When a bit in the display memory (SLCDC\_LMEMRx and SLCDC\_MMEMRx registers) is written to one, the corresponding segment is energized (on), and non-energized when a bit in the display memory is written to zero.

At the beginning of each common, the display buffer is updated. The value of the previous common is latched in the display memory (its value is transferred from the user buffer to the frame buffer).

The advantages of this solution are:

- · Ability to access the user buffer at any time in the frame, in any display mode and even in low power waveform
- · Ability to change only one pixel without reloading the picture

#### 39.6.5 Display Features

In order to improve the flexibility of SLCDC the following set of display modes are embedded:

- · Force mode off: all pixels are turned off and the memory content is kept.
- · Force mode on: all pixels are turned on and the memory content is kept.
- · Inverted Mode: all pixels are set in the inverted state as defined in SLCDC memory and the memory content is kept.
- Two blinking modes:
  - Standard Blinking mode: all pixels are alternately turned off to the predefined state in SLCDC memory at LCDBLKFREQ frequency.
  - Inverted Blinking mode: all pixels are alternately turned off to the predefined opposite state in SLCDC memory at LCDBLKFREQ frequency.
- Buffer Swap mode: all pixels are alternatively assigned to the state defined in the user buffer then to the state defined in the display buffer.

#### 39.6.6 Buffer Swap Mode

This mode is used to assign all pixels to two states alternatively without reloading the user buffer at each change.

The means to alternatively display two states is as follows:

- Initially, the SLCDC must be in Normal mode or in Standard Blinking mode.
- 2. Data corresponding to the first pixel state is written in the user buffer (through the SLCDC MEM registers).
- 3. Wait two ENDFRAME events (to be sure that the user buffer is entirely transferred in the display buffer).
- 4. SLCDC\_DR must be programmed with DISPMODE = 6 (User Buffer Only Load mode). This mode blocks the automatic transfer from the user buffer to the display buffer.
- 5. Wait ENDFRAME event. (The display mode is internally updated at the beginning of each frame.)
- 6. Data corresponding to the second pixel state is written in the user buffer (through the SLCDC\_MEM registers). So, now the first pixel state is in the display buffer and the second pixel state is in the user buffer.
- 7. SLCDC\_DR must be programmed with DISPMODE = 7 (Buffer Swap mode) and LCDBLKFREQ must be programmed with the required blinking frequency (if not previously done).

Now, each state is alternatively displayed at LCDBLKFREQ frequency.

Except for the phase dealing with the storage of the two display states, the management of the Buffer Swap mode is the same as the Standard Blinking mode.

#### 39.6.7 Disabling the SLCDC

There are two ways to disable the SLCDC:

- By using the SLCDC\_CR[LCDDIS] bit (recommended method). In this case, SLCDC configuration and memory content are maintained.
- · By using the SWRST (Software Reset) bit that acts like a hardware reset for SLCDC only.

Both methods are described in the following sections.

#### 39.6.7.1 Disable Bit

The LCDDIS bit in the SLCDC\_CR can be set at any time. When the LCD Disable Command is activated during a frame, the SLCDC is not immediately stopped (see Figure 39-10).

The next frame is generated in "All Ground" mode (whereby all commons and segments are tied to ground). At the end of this "All Ground" frame, the disable interrupt is asserted if the bit DIS is set in the SLCDC\_IMR. The SLCDC is then disabled.

Figure 39-10: Disabling Sequence



## 39.6.7.2 Software Reset

When the SLCDC software reset command is activated during a frame, it is immediately processed and all commons and segments are tied to ground.

Note that in the case of a software reset, the disable interrupt is not asserted.

Figure 39-11: Software Reset



#### 39.6.8 Flowchart

Figure 39-12: SLCDC Flow Chart



DS60001717B-page 904 © 2022 Microchip Technology Inc.

### 39.6.9 User Buffer Organization

The pixels to be displayed are written into SLCDC\_LMEMRx and SLCDC\_MMEMRx registers. There are up to two 32-bit registers for each common terminal. Table 39-6 provides the address mapping of all commons/segments to be displayed.

If the segment map registers (SLCDC\_SMR0/1) are cleared and the number of segments to handle (SEGSEL field in SLCDC\_MR) is lower or equal to 32, the registers SLCDC\_MMEMRx are not required to be programmed and can be left cleared (default value).

In case segments are remapped, the SLCDC\_MMEMRx registers are not required to be programmed if SLCDC\_SMR1 register is cleared (i.e., no segment remapped on SEG32 to SEG49 I/O pins). In this case SLCDC\_MMEMRx registers must be cleared.

In the same way if all segments are remapped on the upper part of the SEG terminals (SEG32 to SEG49) there is no need to program SLCDC\_LMEMRx registers (they must be cleared).

When segment remap is used (SLCDC\_SMR0/1 registers differ from 0), the unmapped segments must be kept cleared to limit internal signal switching.

Table 39-6: Commons/Segments Address Mapping

| Register     | Common Terminal | SEG0 | <br>SEG31 | SEG32 | - | SEG49 | Memory address |
|--------------|-----------------|------|-----------|-------|---|-------|----------------|
| SLCDC_MMEMR5 | COM5            |      |           | Х     |   | Х     | 0x22C          |
| SLCDC_LMEMR5 | COM5            | X    | <br>X     |       |   |       | 0x228          |
| SLCDC_MMEMR4 | COM4            |      |           | Х     |   | Х     | 0x224          |
| SLCDC_LMEMR4 | COM4            | X    | <br>X     |       |   |       | 0x220          |
| SLCDC_MMEMR3 | COM3            |      |           | Х     |   | Х     | 0x21C          |
| SLCDC_LMEMR3 | COM3            | X    | <br>X     |       |   |       | 0x218          |
| SLCDC_MMEMR2 | COM2            |      |           | Х     |   | Х     | 0x214          |
| SLCDC_LMEMR2 | COM2            | X    | <br>X     |       |   |       | 0x210          |
| SLCDC_MMEMR1 | COM1            |      |           | Х     |   | Х     | 0x20C          |
| SLCDC_LMEMR1 | COM1            | X    | <br>Х     |       |   |       | 0x208          |
| SLCDC_MMEMR0 | COM0            |      |           | Х     |   | Х     | 0x204          |
| SLCDC_LMEMR0 | СОМ0            | Х    | <br>Х     |       |   |       | 0x200          |

# 39.6.10 Segments Mapping Function

By default the segments pins (SEG0:49) are automatically assigned according to the SEGSEL configuration in the SLCDC\_MR. The unused SEG I/O pins are forced to be driven by a digital peripheral or can be used as I/O through the PIO controller.

The automatic assignment is performed if the segment mapping function is not used (SLCDC\_SMR0/1 registers are cleared). The following table provides such assignments.

Table 39-7: Segment Pin Assignments

| SEGSEL | I/O Port in Use as Segment Driver | I/O Port Pin if SLCDC_SMR0/1 = 0 |  |  |
|--------|-----------------------------------|----------------------------------|--|--|
| 0      | SEG0                              | SEG1:49                          |  |  |
| 1      | SEG0:1                            | SEG2:49                          |  |  |
|        |                                   |                                  |  |  |
| 48     | SEG0:48                           | SEG49                            |  |  |
| 49     | SEG0:49                           | None                             |  |  |

Programming is straightforward in this mode but it prevents flexibility of use of the digital peripheral multiplexed on SEG0:49 especially when the number of segments to drive is close to the maximum (50).

For example, if SEGSEL is set to 48, only the digital peripheral associated to SEG49 can be used and none of the other digital peripherals multiplexed on SEG0:48 I/O can be used.

To offer a flexible selection of digital peripherals multiplexed on SEG0:49 the user can manually configure the SEG I/O pins to be driven by the SLCDC.

This is done by programming the SLCDC SMR0/1 registers. As soon as their values differ from 0 the Segment Remapping mode is used.

When configuring a logic 1 at index n (n = 0..49) in SLCDC\_SMR0 or SLCDC\_SMR1, the SLCDC forces the SEGn I/O pin to be driven by a segment waveform. In this mode, the SEGSEL field configuration value in SLCDC\_MR is ignored.

In Remapping mode, the software dispatches the pixels into SLCDC\_LMEMRx or SLCDC\_MMEMRx according to what is programmed in SLCDC\_SMR0 or SLCDC\_SMR1.

Figure 39-13: Segments Remapping Example





# 39.7 Waveform Specifications

## 39.7.1 DC Characteristics

Refer to "DC Characteristics" in Section 46. "Electrical Characteristics".

## 39.7.2 LCD Contrast

The peak value (V<sub>DDLCD</sub>) on the output waveform determines the LCD contrast. VDDLCD is controlled by software if the internal LCD power supply is used, or via the voltage applied on the VDDLCD pin if an external LCD power supply is used.

The contrast is configured by the LCD voltage regulator (refer to the section Section 20. "Supply Controller (SUPC)").

# 39.8 Segment LCD Controller (SLCDC) User Interface

Table 39-8: Register Mapping

| Offset                | Register                         | Name        | Access     | Reset |
|-----------------------|----------------------------------|-------------|------------|-------|
| 0x0                   | SLCDC Control Register           | SLCDC_CR    | Write-only | -     |
| 0x4                   | SLCDC Mode Register              | SLCDC_MR    | Read/Write | 0x0   |
| 0x8                   | SLCDC Frame Rate Register        | SLCDC_FRR   | Read/Write | 0x0   |
| 0xC                   | SLCDC Display Register           | SLCDC_DR    | Read/Write | 0x0   |
| 0x10                  | SLCDC Status Register            | SLCDC_SR    | Read-only  | 0x0   |
| 0x20                  | SLCDC Interrupt Enable Register  | SLCDC_IER   | Write-only | -     |
| 0x24                  | SLCDC Interrupt Disable Register | SLCDC_IDR   | Write-only | _     |
| 0x28                  | SLCDC Interrupt Mask Register    | SLCDC_IMR   | Read-only  | _     |
| 0x2C                  | SLCDC Interrupt Status Register  | SLCDC_ISR   | Read-only  | 0x0   |
| 0x30                  | SLCDC Segment Map Register 0     | SLCDC_SMR0  | Read/Write | 0x0   |
| 0x34                  | SLCDC Segment Map Register 1     | SLCDC_SMR1  | Read/Write | 0x0   |
| 0x38-0xE4             | Reserved                         | _           | _          | _     |
| 0xE4-0xE8             | Reserved                         | _           | _          | _     |
| 0xEC-0xF8             | Reserved                         | _           | _          | _     |
| 0xFC                  | Reserved                         | _           | _          | _     |
| 0x200 + com*0x8 + 0x0 | SLCDC LSB Memory Register        | SLCDC_LMEMR | Read/Write | 0x0   |
| 0x200 + com*0x8 + 0x4 | SLCDC MSB Memory Register        | SLCDC_MMEMR | Read/Write | 0x0   |

© 2022 Microchip Technology Inc.

# 39.8.1 SLCDC Control Register

Name: SLCDC\_CR Address:0x4003C000 Access: Write-only

| 31 | 30 | 29 | 28 | 27    | 26 | 25     | 24    |
|----|----|----|----|-------|----|--------|-------|
| _  | _  | _  | -  | _     | -  | _      | _     |
| 23 | 22 | 21 | 20 | 19    | 18 | 17     | 16    |
| _  | -  | _  | -  | -     | _  | _      | _     |
| 15 | 14 | 13 | 12 | 11    | 10 | 9      | 8     |
| _  | -  | -  | -  | -     | -  | -      | _     |
| 7  | 6  | 5  | 4  | 3     | 2  | 1      | 0     |
| _  | _  | _  | _  | SWRST | _  | LCDDIS | LCDEN |

**LCDEN: Enable the LCDC** 

0: No effect.

1: The SLCDC is enabled.

**LCDDIS: Disable LCDC** 

0: No effect.

1: The SLCDC is disabled.

Note: LCDDIS is processed at the beginning of the next frame.

#### **SWRST: Software Reset**

0: No effect.

1: Equivalent to a power-up reset. When this command is performed, the SLCDC immediately ties all segments end commons lines to values corresponding to a "ground voltage".

## 39.8.2 SLCDC Mode Register

Name: SLCDC\_MR
Address:0x4003C004
Access: Read/Write

| 31 | 30 | 29   | 28     | 27      | 26     | 25 | 24     |
|----|----|------|--------|---------|--------|----|--------|
| _  | _  | _    | _      | _       | _      | _  | LPMODE |
| 23 | 22 | 21   | 20     | 19      | 18     | 17 | 16     |
| _  | _  | BIAS |        | BUFTIME |        |    |        |
| 15 | 14 | 13   | 12     | 11      | 10     | 9  | 8      |
| _  | -  |      | SEGSEL |         |        |    |        |
| 7  | 6  | 5    | 4      | 3       | 2      | 1  | 0      |
| _  | _  | -    | _      | _       | COMSEL |    |        |

### **COMSEL: Selection of the Number of Commons**

(For safety reasons, can be configured when SLCDC is disabled)

| Value | Name     | Description                                                       |
|-------|----------|-------------------------------------------------------------------|
| 0x0   | COM_0    | COM0 is driven by SLCDC, COM1:5 are driven by digital function    |
| 0x1   | COM_0TO1 | COM0:1 are driven by SLCDC, COM2:5 are driven by digital function |
| 0x2   | COM_0TO2 | COM0:2 are driven by SLCDC, COM3:5 are driven by digital function |
| 0x3   | COM_0TO3 | COM0:3 are driven by SLCDC, COM4:5 are driven by digital function |
| 0x4   | COM_0TO4 | COM0:4 are driven by SLCDC, COM5 is driven by digital function    |
| 0x5   | COM_0TO5 | COM0:5 are driven by SLCDC, No COM pin driven by digital function |

#### **SEGSEL: Selection of the Number of Segments**

(For safety reasons, can be configured when SLCDC is disabled)

SEGSEL must be programmed with the number of segments of the display panel minus 1.

If segment remapping function is not used (i.e., SLCDC\_SMRx equal 0) the SEGn [n = 0..49] I/O pins where n is greater than SEGSEL are forced to be driven by digital function. When segments remapping function is used, SEGn pins are driven by SLCDC only if corresponding PIXELn configuration bit is set in SLCDC\_SMR1/0 registers.

# **BUFTIME: Buffer On-Time**

(Processed at beginning of next frame)

| Value | Name             | Description                                     |
|-------|------------------|-------------------------------------------------|
| 0x0   | OFF              | Nominal drive time is 0% of SLCK period         |
| 0x1   | X2_SLCK_PERIOD   | Nominal drive time is 2 periods of SLCK clock   |
| 0x2   | X4_SLCK_PERIOD   | Nominal drive time is 4 periods of SLCK clock   |
| 0x3   | X8_SLCK_PERIOD   | Nominal drive time is 8 periods of SLCK clock   |
| 0x4   | X16_SLCK_PERIOD  | Nominal drive time is 16 periods of SLCK clock  |
| 0x5   | X32_SLCK_PERIOD  | Nominal drive time is 32 periods of SLCK clock  |
| 0x6   | X64_SLCK_PERIOD  | Nominal drive time is 64 periods of SLCK clock  |
| 0x7   | X128_SLCK_PERIOD | Nominal drive time is 128 periods of SLCK clock |
| 0x8   | PERCENT_50       | Nominal drive time is 50% of SLCK period        |
| 0x9   | PERCENT_100      | Nominal drive time is 100% of SLCK period       |

## **BIAS: LCD Display Configuration**

(For safety reasons, can be configured when SLCDC is disabled)

| Value | Name     | Description |
|-------|----------|-------------|
| 0x0   | STATIC   | Static      |
| 0x1   | BIAS_1_2 | Bias 1/2    |
| 0x2   | BIAS_1_3 | Bias 1/3    |

# **LPMODE: Low Power Mode**

(Processed at beginning of next frame)

0: Normal mode.

1: Low Power Waveform is enabled.

# 39.8.3 SLCDC Frame Rate Register

Name: SLCDC\_FRR
Address:0x4003C008
Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24 |
|----|----|----|----|----|----|-------|----|
| _  | _  | _  | _  | _  | _  | _     | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16 |
| _  | _  | _  | _  | _  | _  | _     | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8  |
| _  | _  | _  | _  | _  |    | DIV   |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1     | 0  |
| _  | _  | _  | _  | _  |    | PRESC |    |

## **PRESC: Clock Prescaler**

(Processed at beginning of next frame)

| Value | Name         | Description                   |
|-------|--------------|-------------------------------|
| 0x0   | SLCK_DIV8    | Slow clock is divided by 8    |
| 0x1   | SLCK_DIV16   | Slow clock is divided by 16   |
| 0x2   | SLCK_DIV32   | Slow clock is divided by 32   |
| 0x3   | SLCK_DIV64   | Slow clock is divided by 64   |
| 0x4   | SLCK_DIV128  | Slow clock is divided by 128  |
| 0x5   | SLCK_DIV256  | Slow clock is divided by 256  |
| 0x6   | SLCK_DIV512  | Slow clock is divided by 512  |
| 0x7   | SLCK_DIV1024 | Slow clock is divided by 1024 |

# **DIV: Clock Division**

(Processed at beginning of next frame)

| Value | Name           | Description                                 |
|-------|----------------|---------------------------------------------|
| 0x0   | PRESC_CLK_DIV1 | Clock output from prescaler is divided by 1 |
| 0x1   | PRESC_CLK_DIV2 | Clock output from prescaler is divided by 2 |
| 0x2   | PRESC_CLK_DIV3 | Clock output from prescaler is divided by 3 |
| 0x3   | PRESC_CLK_DIV4 | Clock output from prescaler is divided by 4 |
| 0x4   | PRESC_CLK_DIV5 | Clock output from prescaler is divided by 5 |
| 0x5   | PRESC_CLK_DIV6 | Clock output from prescaler is divided by 6 |
| 0x6   | PRESC_CLK_DIV7 | Clock output from prescaler is divided by 7 |
| 0x7   | PRESC_CLK_DIV8 | Clock output from prescaler is divided by 8 |

# 39.8.4 SLCDC Display Register

Name: SLCDC\_DR Address:0x4003C00C Access: Read/Write

| 31 | 30         | 29 | 28 | 27 | 26       | 25 | 24 |  |  |
|----|------------|----|----|----|----------|----|----|--|--|
| _  | _          | -  | _  | -  | -        | _  | _  |  |  |
| 23 | 22         | 21 | 20 | 19 | 18       | 17 | 16 |  |  |
| _  | _          | -  | _  | -  | _        | _  | _  |  |  |
| 15 | 14         | 13 | 12 | 11 | 10       | 9  | 8  |  |  |
|    | LCDBLKFREQ |    |    |    |          |    |    |  |  |
| 7  | 6          | 5  | 4  | 3  | 2        | 1  | 0  |  |  |
| _  | _          | _  | _  | _  | DISPMODE |    |    |  |  |

# **DISPMODE: Display Mode Register**

(Processed at beginning of next frame)

| Value | Name             | Description                                                                                                                                                              |
|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0   | NORMAL           | Normal Mode—Latched data are displayed.                                                                                                                                  |
| 0x1   | FORCE_OFF        | Force Off Mode—All pixels are invisible. (The SLCDC memory is unchanged.)                                                                                                |
| 0x2   | FORCE_ON         | Force On Mode—All pixels are visible. (The SLCDC memory is unchanged.)                                                                                                   |
| 0x3   | BLINKING         | Blinking Mode—All pixels are alternately turned off to the predefined state in SLCDC memory at LCDBLKFREQ frequency. (The SLCDC memory is unchanged.)                    |
| 0x4   | INVERTED         | Inverted Mode—All pixels are set in the inverted state as defined in SLCDC memory. (The SLCDC memory is unchanged.)                                                      |
| 0x5   | INVERTED_BLINK   | Inverted Blinking Mode—All pixels are alternately turned off to the predefined opposite state in SLCDC memory at LCDBLKFREQ frequency. (The SLCDC memory is unchanged.)  |
| 0x6   | USER_BUFFER_LOAD | User Buffer Only Load Mode—Blocks the automatic transfer from User Buffer to Display Buffer.                                                                             |
| 0x7   | BUFFERS_SWAP     | Buffer Swap Mode—All pixels are alternatively assigned to the state defined in the User Buffer, then to the state defined in the Display Buffer at LCDBLKFREQ frequency. |

# LCDBLKFREQ: LCD Blinking Frequency Selection

(Processed at beginning of next frame)

Blinking frequency = Frame Frequency/LCDBLKFREQ[7:0].

Note: 0 written in LCDBLKFREQ stops blinking.

# 39.8.5 SLCDC Status Register

Name: SLCDC\_SR Address:0x4003C010 Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  |
|----|----|----|----|----|----|----|-----|
| _  | _  | 1  | _  | 1  | 1  | 1  | _   |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
| _  |    | ı  | _  | -  | ı  | ı  | _   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   |
| _  | _  | -  | _  | -  | -  | -  | _   |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| _  | _  | -  | _  | _  | -  | -  | ENA |

# **ENA: Enable Status (Automatically Set/Reset)**

0: The SLCDC is disabled.

1: The SLCDC is enabled.

# 39.8.6 SLCDC Interrupt Enable Register

Name: SLCDC\_IER
Address:0x4003C020
Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24       |
|----|----|----|----|----|-----|----|----------|
| _  | _  | _  | _  | _  | _   | _  | _        |
| 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16       |
| _  | _  | -  | _  | _  | _   | _  | _        |
| 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8        |
| _  | _  | 1  | _  | _  | _   | _  | _        |
| 7  | 6  | 5  | 4  | 3  | 2   | 1  | 0        |
| _  |    |    | _  |    | DIS | _  | ENDFRAME |

## **ENDFRAME: End of Frame Interrupt Enable**

0: No effect.

# **DIS: SLCDC Disable Completion Interrupt Enable**

0: No effect.

<sup>1:</sup> Enables the corresponding interrupt.

<sup>1:</sup> Enables the corresponding interrupt.

# 39.8.7 SLCDC Interrupt Disable Register

Name: SLCDC\_IDR
Address:0x4003C024
Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24       |
|----|----|----|----|----|-----|----|----------|
| _  | 1  | 1  | 1  | 1  | 1   | 1  | _        |
| 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16       |
| _  | _  | _  | _  | _  | _   | -  | _        |
| 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8        |
| _  | _  | _  | _  | _  | _   | 1  | _        |
| 7  | 6  | 5  | 4  | 3  | 2   | 1  | 0        |
| _  |    | _  | _  |    | DIS |    | ENDFRAME |

# **ENDFRAME: End of Frame Interrupt Disable**

0: No effect.

# **DIS: SLCDC Disable Completion Interrupt Disable**

0: No effect.

<sup>1:</sup> Disables the corresponding interrupt.

<sup>1:</sup> Disables the corresponding interrupt.

# 39.8.8 SLCDC Interrupt Mask Register

Name: SLCDC\_IMR
Address:0x4003C028
Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24       |
|----|----|----|----|----|-----|----|----------|
| _  | _  | _  | _  | _  | _   | _  | _        |
| 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16       |
| _  | _  | -  | _  | _  | _   | _  | _        |
| 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8        |
| _  | _  | 1  | _  | _  | _   | _  | _        |
| 7  | 6  | 5  | 4  | 3  | 2   | 1  | 0        |
| _  |    |    | _  |    | DIS | _  | ENDFRAME |

# **ENDFRAME: End of Frame Interrupt Mask**

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

## **DIS: SLCDC Disable Completion Interrupt Mask**

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

# 39.8.9 SLCDC Interrupt Status Register

Name: SLCDC\_ISR Address:0x4003C02C Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24       |
|----|----|----|----|----|-----|----|----------|
| _  | _  | 1  | _  | 1  | 1   | 1  | _        |
| 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16       |
| _  | _  | _  | _  | -  | _   | 1  | _        |
| 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8        |
| _  | _  | ı  | _  |    | ı   | ı  | _        |
| 7  | 6  | 5  | 4  | 3  | 2   | 1  | 0        |
| _  | _  | _  | _  | _  | DIS | _  | ENDFRAME |

## **ENDFRAME: End of Frame Interrupt Status**

0: No End of Frame occurred since the last read.

1: End of Frame occurred since the last read.

# **DIS: SLCDC Disable Completion Interrupt Status**

0: The SLCDC is enabled.

1: The SLCDC is disabled.

# 39.8.10 SLCDC Segment Map Register 0

Name: SLCDC\_SMR0 Address:0x4003C030 Access: Read/Write

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| LCD31 | LCD30 | LCD29 | LCD28 | LCD27 | LCD26 | LCD25 | LCD24 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| LCD23 | LCD22 | LCD21 | LCD20 | LCD19 | LCD18 | LCD17 | LCD16 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| LCD15 | LCD14 | LCD13 | LCD12 | LCD11 | LCD10 | LCD9  | LCD8  |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| LCD7  | LCD6  | LCD5  | LCD4  | LCD3  | LCD2  | LCD1  | LCD0  |

## LCDx: LCD Segment Mapped on SEGx I/O Pin

(For safety reasons, can be configured when SLCDC is disabled)

<sup>0:</sup> The corresponding I/O pin is driven either by SLCDC or digital function, depending on the SEGSEL field configuration in the SLCDC\_MR.

<sup>1:</sup> An LCD segment is driven on the corresponding I/O pin.

# 39.8.11 SLCDC Segment Map Register 1

Name: SLCDC\_SMR1 Address:0x4003C034 Access: Read/Write

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | _     | _     | _     | _     | _     | _     | _     |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| _     | -     | _     | _     | -     | ı     | LCD49 | LCD48 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| LCD47 | LCD46 | LCD45 | LCD44 | LCD43 | LCD42 | LCD41 | LCD40 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| LCD39 | LCD38 | LCD37 | LCD36 | LCD35 | LCD34 | LCD33 | LCD32 |

## LCDx: LCD Segment Mapped on SEGx I/O Pin

(For safety reasons, can be configured when SLCDC is disabled)

<sup>0:</sup> The corresponding I/O pin is driven either by SLCDC or digital function, depending on the SEGSEL field configuration in the  $SLCDC\_MR$ .

<sup>1:</sup> An LCD segment is driven on the corresponding I/O pin.

# 39.8.12 SLCDC LSB Memory Register

Name: SLCDC\_LMEMRx [x = 0..5]

Address:0x4003C200 [0], 0x4003C208 [1], 0x4003C210 [2], 0x4003C218 [3], 0x4003C220 [4], 0x4003C228 [5]

Access: Read/Write

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24 |
|----|--------|----|-----|-----|----|----|----|
|    |        |    | LPI | XEL |    |    |    |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16 |
|    | LPIXEL |    |     |     |    |    |    |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8  |
|    |        |    | LPI | XEL |    |    |    |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0  |
|    |        |    | LPI | XEL |    |    |    |

## LPIXEL: LSB Pixels Pattern Associated to COMx Terminal

0: The pixel associated to COMx terminal is not visible (if Non-inverted Display mode is used).

1: The pixel associated to COMx terminal is visible (if Non-inverted Display mode is used).

**Note:** LPIXEL[n] (n = 0..31) drives SEGn terminal.

# 39.8.13 SLCDC MSB Memory Register

Name: SLCDC\_MMEMRx [x = 0..5]

Address:0x4003C204 [0], 0x4003C20C [1], 0x4003C214 [2], 0x4003C21C [3], 0x4003C224 [4], 0x4003C22C [5]

Access: Read/Write

| 31 | 30     | 29 | 28 | 27   | 26 | 25 | 24 |
|----|--------|----|----|------|----|----|----|
|    |        |    | MP | IXEL |    |    |    |
| 23 | 22     | 21 | 20 | 19   | 18 | 17 | 16 |
|    | MPIXEL |    |    |      |    |    |    |
| 15 | 14     | 13 | 12 | 11   | 10 | 9  | 8  |
|    |        |    | MP | IXEL |    |    |    |
| 7  | 6      | 5  | 4  | 3    | 2  | 1  | 0  |
|    | MPIXEL |    |    |      |    |    |    |

## MPIXEL: MSB Pixels Pattern Associated to COMx Terminal

0: The pixel associated to COMx terminal is not visible (if Non-inverted Display mode is used).

1: The pixel associated to COMx terminal is visible (if Non-inverted Display mode is used).

**Note:** MPIXEL[n] (n = 32..49) drives SEGn terminal.

# 40. Analog-to-Digital Converter (ADC)

# 40.1 Description

The ADC is based on a 10-bit Analog-to-Digital Converter (ADC) managed by an ADC Controller. It also integrates a 8-to-1 analog multiplexer, making possible the analog-to-digital conversions of 8 analog lines. The conversions extend from 0V to the voltage carried on pin ADVREF or the voltage provided by the internal reference voltage which can be programmed in the Analog Control register (ADC\_ACR). Selection of the reference voltage source is defined by the ONREF and FORCEREF bits in the Analog Control register (ADC\_ACR).

The ADC supports the 8-bit or 10-bit resolution mode. The 8-bit resolution mode prevents using the 16-bit peripheral DMA transfer into memory when only 8-bit resolution is required by the application. Note that using this low resolution mode does not increase the conversion rate

Conversion results are reported in a common register for all channels, as well as in a channel-dedicated register.

The 11-bit and 12-bit resolution modes are obtained by averaging multiple samples to decrease quantization noise. For 11-bit mode, four samples are used, giving an effective sample rate of 1/4 of the actual sample frequency. For 12-bit mode, 16 samples are used, giving an effective sample rate of 1/16th of the actual sample frequency. This allows conversion speed to be traded for better accuracy.

The last channel is internally connected to a temperature sensor. The processing of this channel can be fully configured for efficient down-stream processing due to the slow frequency variation of the value carried on such a sensor. The seventh channel is reserved for measurement of VDDBU voltage.

The software trigger, the external trigger on rising edge of the ADTRG pin or internal triggers from Timer Counter output(s) are configurable.

The main comparison circuitry allows automatic detection of values below a threshold, higher than a threshold, in a given range or outside the range. Thresholds and ranges are fully configurable.

The ADC also integrates a Sleep mode and a conversion sequencer, and connects with a PDC channel. These features reduce both power consumption and processor intervention.

Finally, the user can configure ADC timings, such as startup time and tracking time.

#### 40.2 Embedded Characteristics

- · 10-bit Resolution with Enhanced Mode up to 12 Bits
- 500 K Hz Conversion Rate
- Digital Averaging Function Provides Enhanced Resolution Mode up to 12 Bits
- · On-chip Temperature Sensor Management
- · Wide Range of Power Supply Operation
- · Selectable External Voltage Reference or Programmable Internal Reference
- · Integrated Multiplexer Offering Up to 8 Independent Analog Inputs
- · Individual Enable and Disable of Each Channel
- · Hardware or Software Trigger
  - External Trigger Pin
  - Timer Counter Outputs (Corresponding TIOA Trigger)
- · PDC Support
- · Possibility of ADC Timings Configuration
- Two Sleep Modes and Conversion Sequencer
  - Automatic Wakeup on Trigger and Back to Sleep Mode after Conversions of all Enabled Channels
  - Possibility of Customized Channel Sequence
- · Standby Mode for Fast Wakeup Time Response
  - Power Down Capability
- · Automatic Window Comparison of Converted Values
- · Register Write Protection

# 40.3 Block Diagram

Figure 40-1: Analog-to-Digital Converter Block Diagram



# 40.4 Signal Description

Table 40-1: ADC Pin Description

| Pin Name                    | Description                |
|-----------------------------|----------------------------|
| ADVREF                      | External reference voltage |
| AD0 - AD7 <sup>(1)(2)</sup> | Analog input channels      |
| ADTRG                       | External trigger           |

Note 1: AD7 is not an actual pin; it is internally connected to a temperature sensor.

2: AD6 is not an actual pin; it is internally connected to VDDBU.

# 40.5 Product Dependencies

# 40.5.1 Power Management

The ADC Controller is not continuously clocked. The programmer must first enable the ADC Controller peripheral clock in the Power Management Controller (PMC) before using the ADC Controller. However, if the application does not require ADC operations, the ADC Controller clock can be stopped when not needed and restarted when necessary. Configuring the ADC Controller does not require the ADC Controller clock to be enabled.

### 40.5.2 Interrupt Sources

The ADC interrupt line is connected on one of the internal sources of the Interrupt Controller. Using the ADC interrupt requires the interrupt controller to be programmed first.

Table 40-2: Peripheral IDs

| Instance | ID |
|----------|----|
| ADC      | 29 |

## 40.5.3 Analog Inputs

The analog input pins can be multiplexed with PIO lines. In this case, the assignment of the ADC input is automatically done as soon as the corresponding channel is enabled by writing the Channel Enable register (ADC\_CHER). By default, after reset, the PIO line is configured as a digital input with its pull-up enabled, and the ADC input is connected to the GND.

## 40.5.4 Temperature Sensor

The temperature sensor is internally connected to channel index 7 of the ADC.

The temperature sensor provides an output voltage  $V_T$  that is proportional to the absolute temperature (PTAT). To activate the temperature sensor, the TEMPON bit in the Temperature Sensor Mode register (ADC\_TEMPMR) must be set. After setting the bit, the startup time of the temperature sensor must be achieved prior to initiating any measurement.

### 40.5.5 I/O Lines

The digital input ADTRG is multiplexed with digital functions on the I/O line and the selection of ADTRG is made using the PIO controller by configuring the I/O Input mode.

The analog inputs ADx are multiplexed with digital functions on the I/O lines. ADx inputs are selected as inputs of the ADCC when writing a one in the corresponding CHx bit of ADC CHER and the digital functions are not selected.

Table 40-3: I/O Lines

| Instance | Signal    | I/O Line | Peripheral |
|----------|-----------|----------|------------|
| ADC      | ADTRG     | PB23     | Α          |
| ADC      | COM4/AD1  | PA4      | X1         |
| ADC      | COM5/AD2  | PA5      | X1         |
| ADC      | SEG6/AD0  | PA12     | X1         |
| ADC      | SEG31/AD3 | PB13     | X1         |
| ADC      | SEG41/AD4 | PB23     | X1         |
| ADC      | SEG49/AD5 | PB31     | X1         |

#### 40.5.6 Timer Triggers

Timer Counters may or may not be used as hardware triggers depending on user requirements. Thus, some or all of the timer counters may be unconnected.

#### 40.5.7 Conversion Performances

For performance and electrical characteristics of the ADC, see Section 46. "Electrical Characteristics".

#### 40.6 Functional Description

#### 40.6.1 Analog-to-digital Conversion

The ADC uses the ADC Clock to perform conversions. Converting a single analog value to a 10-bit digital data requires tracking clock cycles as defined in the field TRACKTIM of the "ADC Mode Register" (ADC\_MR). The ADC clock frequency is selected in the PRESCAL field of ADC MR.

The ADC clock frequency is between f<sub>peripheral clock</sub>/2 if PRESCAL is 0, and f<sub>peripheral clock</sub>/512 if PRESCAL is set to 255 (0xFF).

PRESCAL must be programmed in order to provide an ADC clock frequency according to the parameters given in the section "Electrical Characteristics".



Figure 40-2: Sequence of ADC Conversions

#### 40.6.2 Conversion Reference

The conversion is performed on a full range between 0V and the reference voltage. The reference voltage is defined by the external pin ADVREF, or programmed using the internal reference voltage configured in ADC\_ACR. Analog inputs between these voltages convert to values based on a linear conversion.

## 40.6.3 Conversion Resolution

The ADC supports 8-bit or 10-bit resolutions. The 8-bit selection is performed by setting the LOWRES bit in ADC\_MR. By default, after a reset, the resolution is the highest and the DATA field in the data registers is fully used. By setting the LOWRES bit, the ADC switches to the lowest resolution and the conversion results can be read in the lowest significant bits of the data registers. The two highest bits of the DATA field in the corresponding Channel Data register (ADC\_CDR) and of the LDATA field in the Last Converted Data register (ADC\_LCDR) read 0.

## 40.6.4 Conversion Results

When a conversion is completed, the resulting 10-bit digital value is stored in ADC\_CDRx of the current channel and in ADC\_LCDR. By setting the TAG bit in the Extended Mode register (ADC\_EMR), ADC\_LCDR presents the channel number associated with the last converted data in the CHNB field.

The EOCx and DRDY bits in the Interrupt Status register (ADC\_ISR) are set. In the case of a connected PDC channel, DRDY rising triggers a data request. In any case, both EOC and DRDY can trigger an interrupt.

Reading one ADC CDRx clears the corresponding EOCx bit. Reading ADC LCDR clears the DRDY bit.

Figure 40-3: EOCx and DRDY Flag Behavior



If ADC\_CDR is not read before further incoming data is converted, the corresponding Overrun Error (OVREx) flag is set in the Overrun Status register (ADC\_OVER).

New data converted when DRDY is high sets the GOVRE bit in ADC ISR.

The OVREx flag is automatically cleared when ADC\_OVER is read, and GOVRE flag is automatically cleared when ADC\_ISR is read.



Figure 40-4: EOCx, GOVRE and OVREx Flag Behavior

**Warning:** If the corresponding channel is disabled during a conversion or if it is disabled and then reenabled during a conversion, the associated data and the corresponding EOCx and GOVRE flags in ADC ISR and OVREx flags in ADC OVER are unpredictable.

## 40.6.5 Conversion Triggers

Conversions of the active analog channels are started with a software or hardware trigger. The software trigger is provided by writing the Control register (ADC\_CR) with the START bit at 1.

The hardware trigger can be one of the TIOA outputs of the Timer Counter channels or the external trigger input of the ADC (ADTRG). The hardware trigger is selected with the TRGSEL field in ADC\_MR. The selected hardware trigger is enabled with the TRGEN bit in ADC\_MR.

The minimum time between two consecutive trigger events must be strictly greater than the duration time of the longest conversion sequence as configured in ADC\_MR, ADC\_CHSR and ADC\_SEQR1.

If a hardware trigger is selected, the start of a conversion is triggered after a delay which starts at each rising edge of the selected signal. Due to asynchronous handling, the delay may vary in a range of two peripheral clock periods to one ADC clock period.

Figure 40-5: Hardware Trigger Delay

If one of the TIOA outputs is selected, the corresponding Timer Counter channel must be programmed in Waveform mode.

Only one start command is necessary to initiate a conversion sequence on all the channels. The ADC hardware logic automatically performs the conversions on the active channels, then waits for a new request. The Channel Enable (ADC\_CHER) and Channel Disable (ADC\_CHDR) registers permit the analog channels to be enabled or disabled independently.

If the ADC is used with a PDC, only the transfers of converted data from enabled channels are performed and the resulting data buffers should be interpreted accordingly.

### 40.6.6 Sleep Mode and Conversion Sequencer

The ADC Sleep mode maximizes power saving by automatically deactivating the ADC when it is not being used for conversions. Sleep mode is selected by setting the SLEEP bit in ADC MR.

Sleep mode is managed by a conversion sequencer, which automatically processes the conversions of all channels at lowest power consumption.

This mode can be used when the minimum period of time between two successive trigger events is greater than the startup period of the ADC. See Section 46.5.17 "10-bit ADC Characteristics".

When a start conversion request occurs, the ADC is automatically activated. As the analog cell requires a start-up time, the logic waits during this time and starts the conversion on the enabled channels. When all conversions are complete, the ADC is deactivated until the next trigger. Triggers occurring during the sequence are ignored.

The conversion sequencer allows automatic processing with minimum processor intervention and optimized power consumption. Conversion sequences can be performed periodically using a Timer/Counter output. By using the PDC, the periodic acquisition of several samples can be processed automatically without processor intervention.

The sequence can be customized by programming ADC\_SEQR1 and setting the USEQ bit of ADC\_MR. The user can choose a specific order of channels and can program up to 8 conversions by sequence. The user is free to create a personal sequence by writing channel numbers in ADC\_SEQR1. Not only can channel numbers be written in any sequence, channel numbers can be repeated several times. When the bit USEQ in ADC\_MR is set, the fields USCHx in ADC\_SEQR1 are used to define the sequence. Only enabled USCHx fields are part of the sequence. Each USCHx field has a corresponding enable, CHx, in ADC\_CHER (USCHx field with the lowest x index is associated with bit CHx of the lowest index).

### 40.6.7 Comparison Window

The ADC Controller features automatic comparison functions. It compares converted values to a low threshold, a high threshold or both, depending on the value of the CMPMODE field in the Extended Mode register (ADC\_EMR). The comparison can be done on all channels or only on the channel specified in the CMPSEL field of ADC EMR. To compare all channels, the CMPALL bit of ADC EMR should be set.

Moreover, a filtering option can be set by writing the number of consecutive comparison events needed to raise the flag. This number can be written and read in the CMPFILTER field of ADC\_EMR.

The flag can be read on the COMPE bit of ADC ISR and can trigger an interrupt.

The high threshold and the low threshold can be read/write in the Compare Window register (ADC CWR).

If the comparison window is to be used with the LOWRES bit set in ADC\_MR, the thresholds do not need to be adjusted, as the adjustment is done internally. Whether or not the LOWRES bit is set, thresholds must always be configured in accordance with the maximum ADC resolution.

### 40.6.8 ADC Timings

Each ADC has its own minimal startup time that is programmed through the field STARTUP in ADC MR

A minimal tracking time is necessary for the ADC to guarantee the best converted final value between two channel selections. This time must be programmed in the TRACKTIM field in ADC\_MR.

**Warning:** No input buffer amplifier to isolate the source is included in the ADC. This must be taken into consideration to program a precise value in the TRACKTIM field. See Section 46.5.17 "10-bit ADC Characteristics".

## 40.6.9 Temperature Sensor

The temperature sensor is internally connected to channel index 7. To enable temperature measurement, the TEMPON bit must be set in ADC\_TEMPMR.

The ADC Controller manages temperature measurement in several ways. The different methods of measurement depend on the configuration bits TRGEN in ADC MR and CH7 in ADC CHSR.

Temperature measurement can be triggered like the other channels by enabling its associated conversion channel index 7, writing 1 in CH7 of ADC CHER.

A manual start can only be performed if the TRGEN bit in ADC\_MR is cleared. When the START bit in ADC\_CR is set, the temperature sensor channel conversion is scheduled together with the other enabled channels (if any). The result of the conversion is placed in the ADC CDR7 register and the associated flag EOC7 is set in ADC ISR.

If the TRGEN bit is set in ADC\_MR, the channel of the temperature sensor is periodically converted together with other enabled channels. The result is placed in the registers ADC\_LCDR and ADC\_CDR7. Thus the temperature conversion result is part of the Peripheral DMA Controller buffer. The temperature channel can be enabled/disabled at any time, however this may not be optimal for downstream processing.

Figure 40-6: Non-optimized Temperature Conversion



Notes: ADC\_SEL: Command to the ADC cell C: Classic ADC Conversion Sequence T: Temperature Sensor Channel

Assuming ADC\_CHSR[0] = 1 and ADC\_CHSR[TEMP] = 1 where TEMP is the index of the temperature sensor channel

| trig.event1→                                            |   |               | DMA Transfer      |  |
|---------------------------------------------------------|---|---------------|-------------------|--|
| DMA Buffer<br>Structure<br>trig.event2→<br>trig.event3→ | 0 | ADC_CDR[0]    | Base Address (BA) |  |
|                                                         | 0 | ADC_CDR[TEMP] | BA + 0x02         |  |
|                                                         | 0 | ADC_CDR[0]    | BA + 0x04         |  |
|                                                         | 0 | ADC_CDR[TEMP] | BA + 0x06         |  |
|                                                         | 0 | ADC_CDR[0]    | BA + 0x08         |  |
|                                                         | 0 | ADC_CDR[TEMP] | BA + 0x0A         |  |
|                                                         |   |               |                   |  |

The temperature factor has a slow variation rate and is potentially different from other conversion channels. As a result, the ADC Controller triggers the measurement differently when TEMPON is set in ADC TEMPMR but CH7 is not set in the ADC CHSR.

Under these conditions, the measurement is triggered every second by means of an internal trigger generated by the RTC, always enabled and totally independent of the internal/external triggers. The RTC event will be processed on the next internal/external trigger event as described in Figure 40-7. The internal/external trigger is selected through the TRGSEL field of ADC MR.

In this mode of operation, the temperature sensor is only powered for a period of time covering the startup time and conversion time (refer to Figure 40-8).

Every second, a conversion is scheduled for channel 7 but the result of the conversion is only uploaded in ADC\_CDR7 and not in ADC\_LCDR. Therefore there is no change in the structure of the Peripheral DMA Controller buffer due to the conversion of the temperature channel; only the enabled channels are kept in the buffer. The end of conversion of the temperature channel is reported by means of EOC7 flag in ADC\_ISR.

Figure 40-7: Optimized Temperature Conversion Combined With Classical Conversions



Notes: ADC\_SEL: Command to the ADC cell C: Classic ADC Conversion Sequence T: Temperature Sensor Channel

## Assuming ADC CHSR[0] = 1



If TEMPON=1, TRGEN is disabled and none of the channels are enabled in ADC\_CHSR (ADC\_CHSR=0), then only channel 7 is converted at a rate of one conversion per second (see Figure 40-8).

This mode of operation, when combined with the Sleep mode operation of the ADC Controller, provides a low-power mode for temperature measurement. This assumes there is no other ADC conversion to schedule at a high sampling rate, or no other channel to convert.

Figure 40-8: Temperature Conversion Only

ADC\_CHSR= 0 and ADC\_MR.TRGEN=0 TEMPON=1



Notes: ADC\_SEL: Command to the ADC cell C: Classic ADC Conversion Sequence T: Temperature Sensor Channel

It is possible to raise a flag only if there is a predefined change in the temperature. The user can define a range of temperature or a threshold in the Temperature Compare Window register (ADC\_TEMPCWR), and the mode of comparison that can be programmed into the TEMPCMPMOD field into ADC\_TEMPMR. These values define how the TEMPCHG flag is raised in ADC\_ISR.

The TEMPCHG flag can be used to generate a temperature-dependent interrupt instead of the end-of-conversion interrupt. More specifically, the interrupt is generated only if the temperature sensor as measured by the ADC reports a temperature value below, above, inside or outside programmable thresholds (see "ADC Temperature Sensor Mode Register").

In any case, if TEMPON is set, the temperature can be read at anytime in ADC CDR7 without any specific software intervention.

#### 40.6.10 VDDBU Measurement

The seventh ADC channel (CH6) of the ADC Controller is reserved for measurement of the VDDBU power supply pin. For this channel, setting up, starting conversion, and other tasks must be performed the same way as for all other channels. VDDBU is measured without any attenuation. This means that for VDDBU greater than the voltage reference applied to the ADC, the digital output clamps to the maximum value.

#### 40.6.11 Enhanced Resolution Mode and Digital Averaging Function

The Enhanced Resolution mode is enabled if LOWRES is cleared in ADC\_MR, and the OSR field is set to 1 or 2 in ADC\_EMR. The enhancement is based on a digital averaging function.

FREERUN in ADC\_MR must be cleared when digital averaging is used (OSR not equal to 0 in ADC\_EMR).

There is no averaging on the last index channel if the measure is triggered by an RTC event (see Section 40.6.9 "Temperature Sensor").

In Enhanced Resolution mode, the ADC Controller trades conversion speed for quantization noise by averaging multiple samples, thus providing a digital low-pass filter function.

If 1-bit enhancement resolution is selected (OSR = 1 in ADC\_EMR), the ADC real sample rate is the maximum ADC sample rate divided by 4. Thus, the oversampling ratio is 4.

When the 2-bit enhancement resolution is selected (OSR = 2 in ADC\_EMR), the ADC real sample rate is the maximum ADC sample rate divided by 16 (oversampling ratio is 16).

The selected oversampling ratio applies to all enabled channels except for the temperature sensor channel when triggered by an RTC event.

The average result is valid into the ADC\_CDRx register (x corresponding to the index of the channel) only if EOCn flag is set in ADC\_ISR and OVREn flag is cleared in ADC\_OVER. The average result for all channels is valid in ADC\_LCDR only if DRDY is set and GOVRE is cleared in ADC\_ISR.

Note that registers ADC\_CDRx are not buffered. Therefore, when an averaging sequence is ongoing, the value in these registers changes after each averaging sample. However, overrun flags in ADC\_OVER rise as soon as the first sample of an averaging sequence is received. Thus the previous averaged value is not read even if the new averaged value is not ready.

As a result, when an overrun flag rises in ADC\_OVER, the previous unread data is lost. However, the data has not been overwritten by the new averaged value, as the averaging sequence for this channel may still be on-going.

#### 40.6.11.1 Averaging Function versus Trigger Events

The samples can be defined in different ways for the averaging function depending on the configuration of the ASTE bit in ADC\_EMR and the USEQ bit in ADC MR.

When USEQ is cleared, there are two ways to generate the averaging through the trigger event. If ASTE is cleared in ADC\_EMR, every trigger event generates one sample for each enabled channel as described in Figure 40-9. Therefore, four trigger events are requested to get the result of averaging if OSR = 1.

ADC EMR.OSR=1 ASTE=0, ADC CHSR[1:0]= 0x3 and ADC MR.USEQ=0 Internal/External Trigger event ADC SEL ADC\_CDR[0] CH0 0 0i1 0i2 0i3 CH<sub>0</sub> 10i1 Read ADC CDR[0] EOC[0] OVR[0] CH1\_0 1i2 1i3 CH1 1 ADC\_CDR[1] Read ADC\_CDR[1] Read ADC\_CDR[1] EOC[1] CH1\_0 CH0 1 CH1 1 ADC LCDR DRDY Read ADC LCDR

Figure 40-9: Digital Averaging Function Waveforms over Multiple Trigger Events

Notes: ADC\_SEL: Command to the ADC cell 0i1,0i2,0i3, 1i1, 1i2, 1i3 are intermediate results and CH0/1\_0/1 are final results of average function.

If ASTE = 1 in ADC\_EMR and USEQ = 0 in ADC\_MR, then the sequence to be converted, defined in ADC\_CHSR, is automatically repeated n times, where n corresponds to the oversampling ratio defined in the OSR field in ADC\_EMR. As a result, only one trigger is required to obtain the result of the averaging function as described in Figure 40-9.

Read ADC LCDR

Figure 40-10: Digital Averaging Function Waveforms on a Single Trigger Event





Notes: ADC\_SEL: Command to the ADC cell 0i1,0i2,0i3, 1i1, 1i2, 1i3 are intermediate results and CH0/1\_0/1 are final results of average function.

When USEQ is set, the user can define the channel sequence to be converted by configuring ADC\_SEQRx and ADC\_CHER so that channels are not interleaved during the averaging period. Under these conditions, a sample is defined for each end of conversion as shown in Figure 40-11.

Therefore, if the same channel is configured to be converted four times consecutively, and OSR = 1 in ADC\_EMR, the averaging result is placed in the corresponding channel data register ADC\_CDRx and ADC\_LCDR for each trigger event.

In this case, the ADC real sample rate remains the maximum ADC sample rate divided by 4 or 16, depending on OSR.

When USEQ = 1, ASTE = 1 and OSR is different from 0, it is important to note that the user sequence must follow a specific pattern. The user sequence must be programmed so that it generates a stream of conversion, where a given channel is successively converted with an integer multiple depending on the value of OSR. Up to four channels can be converted in this specific mode.

When OSR = 1, each channel to convert must be repeated four times consecutively in the sequence, so the first four single bits enabled in ADC\_CHSR must have the associated channel index programmed to the same value in ADC\_SEQ1/2. Therefore, for OSR =1, a maximum of four channels can be converted. The user sequence allows a maximum of 16 conversions for each trigger event.

When OSR = 2, a channel to convert must be repeated 16 times consecutively in the sequence, so all fields must be enabled in the ADC\_CHSR register, and their associated channel index programmed to the same value in ADC\_SEQ1/2. Therefore, for OSR = 2, only one channel can be converted. The user sequence allows a maximum of 16 conversions for each trigger event.

OSR = 3 and OSR = 4 are prohibited when USEQ = 1 and ASTE = 1.

Figure 40-11: Digital Averaging Function Waveforms on Single Trigger Event, Non-interleaved

ADC\_EMR.OSR=1, ASTE=1, ADC\_CHSR[7:0]=0xFF and ADC\_MR.USEQ=1 ADC\_SEQ1R = 0x1111\_0000



Notes: ADC\_SEL: Command to the ADC cell

0i1,0i2,0i3, 1i1, 1i2, 1i3 are intermediate results and CH0/1\_0/1 are final results of average function.

#### 40.6.11.2 Oversampling Digital Output Range

When an oversampling is performed, the maximum value that can be read on ADC\_CDRx or ADC\_LCDR is not the full scale value, even if the maximum voltage is supplied on the analog input. This is due to the digital averaging algorithm. For example, when OSR = 1, four samples are accumulated and the result is then right-shifted by 1 (divided by 2).

The maximum output value carried on ADC CDRx or ADC LCDR depends on the configuration of th field OSR in ADC EMR.

Table 40-4: Oversampling Digital Output Range Values

| Resolution | Samples | Shift | Full Scale Value | Maximum Value |
|------------|---------|-------|------------------|---------------|
| 8-bit      | 1       | 0     | 255              | 255           |
| 10-bit     | 1       | 0     | 1023             | 1023          |
| 11-bit     | 4       | 1     | 2047             | 2046          |
| 12-bit     | 16      | 2     | 4095             | 4092          |

## 40.6.12 Buffer Structure

The PDC read channel is triggered each time a new data is stored in ADC\_LCDR. The same data structure is repeatedly stored in ADC\_LCDR each time a trigger event occurs. Depending on the user mode of operation (ADC\_MR, ADC\_CHSR, ADC\_SEQR1), the structure differs. Each data read to the PDC buffer, carried on a half-word (16-bit), consists of the last converted data right-aligned. When TAG is set in ADC\_EMR, the four most significant bits carry the channel number, thus simplifying post-processing in the PDC buffer or improved checking of the PDC buffer integrity.

Figure 40-12: Buffer Structure



## 40.6.13 Register Write Protection

To prevent any single software error from corrupting ADC behavior, certain registers in the address space can be write-protected by setting the WPEN bit in the "ADC Write Protection Mode Register" (ADC\_WPMR).

If a write access to a write-protected register is detected, the WPVS flag in the "ADC Write Protection Status Register" (ADC\_WPSR) is set and the field WPVSRC indicates the register in which the write access has been attempted.

The WPVS bit is automatically cleared after reading the ADC WPSR.

The following registers can be write-protected:

- "ADC Mode Register"
- "ADC Channel Sequence 1 Register"
- "ADC Channel Enable Register"
- · "ADC Channel Disable Register"
- · "ADC Temperature Sensor Mode Register"
- "ADC Temperature Compare Window Register"
- "ADC Extended Mode Register"
- "ADC Compare Window Register"
- · "ADC Analog Control Register"

# 40.7 Analog-to-Digital Converter (ADC) User Interface

Table 40-5: Register Mapping

| Offset        | Register                            | Name        | Access     | Reset      |
|---------------|-------------------------------------|-------------|------------|------------|
| 0x00          | Control Register                    | ADC_CR      | Write-only | -          |
| 0x04          | Mode Register                       | ADC_MR      | Read/Write | 0x00000000 |
| 0x08          | Channel Sequence 1 Register         | ADC_SEQR1   | Read/Write | 0x00000000 |
| 0x0C          | Reserved                            | _           | _          | _          |
| 0x10          | Channel Enable Register             | ADC_CHER    | Write-only | _          |
| 0x14          | Channel Disable Register            | ADC_CHDR    | Write-only | -          |
| 0x18          | Channel Status Register             | ADC_CHSR    | Read-only  | 0x00000000 |
| 0x1C          | Reserved                            | _           | _          | _          |
| 0x20          | Last Converted Data Register        | ADC_LCDR    | Read-only  | 0x00000000 |
| 0x24          | Interrupt Enable Register           | ADC_IER     | Write-only | _          |
| 0x28          | Interrupt Disable Register          | ADC_IDR     | Write-only | _          |
| 0x2C          | Interrupt Mask Register             | ADC_IMR     | Read-only  | 0x00000000 |
| 0x30          | Interrupt Status Register           | ADC_ISR     | Read-only  | 0x00000000 |
| 0x34          | Temperature Sensor Mode Register    | ADC_TEMPMR  | Read/Write | 0x00000000 |
| 0x38          | Temperature Compare Window Register | ADC_TEMPCWR | Read/Write | 0x00000000 |
| 0x3C          | Overrun Status Register             | ADC_OVER    | Read-only  | 0x00000000 |
| 0x40          | Extended Mode Register              | ADC_EMR     | Read/Write | 0x00000000 |
| 0x44          | Compare Window Register             | ADC_CWR     | Read/Write | 0x00000000 |
| 0x50          | Channel Data Register 0             | ADC_CDR0    | Read-only  | 0x00000000 |
| 0x54          | Channel Data Register 1             | ADC_CDR1    | Read-only  | 0x00000000 |
|               |                                     |             |            |            |
| 0x6C          | Channel Data Register 7             | ADC_CDR7    | Read-only  | 0x00000000 |
| 0x70 - 0x90   | Reserved                            | _           | _          | _          |
| 0x94          | Analog Control Register             | ADC_ACR     | Read/Write | 0x00000000 |
| 0x98 - 0xE0   | Reserved                            | _           | _          | _          |
| 0xE4          | Write Protection Mode Register      | ADC_WPMR    | Read/Write | 0x00000000 |
| 0xE8          | Write Protection Status Register    | ADC_WPSR    | Read-only  | 0x00000000 |
| 0xEC - 0xF8   | Reserved                            | _           | _          | _          |
| 0xFC          | Reserved                            | _           | _          | _          |
| 0x100 - 0x124 | Reserved for PDC registers          | _           | _          | -          |

**Note:** If an offset is not listed in the table it must be considered as "reserved".

# 40.7.1 ADC Control Register

Name:ADC\_CR

Address:0x40038000 Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24    |
|----|----|----|----|----|----|-------|-------|
| _  | _  | _  | _  | _  | _  | _     | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16    |
| _  | _  | _  | _  | _  | _  | _     | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     |
| _  | _  | _  | -  | _  | -  | _     | _     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1     | 0     |
| _  | _  | _  | _  | _  | _  | START | SWRST |

#### **SWRST: Software Reset**

0: No effect.

1: Resets the ADC simulating a hardware reset.

# **START: Start Conversion**

0: No effect.

1: Begins analog-to-digital conversion.

# 40.7.2 ADC Mode Register

Name:ADC\_MR
Address:0x40038004
Access:Read/Write

| 31      | 30 | 29    | 28     | 27   | 26     | 25   | 24    |
|---------|----|-------|--------|------|--------|------|-------|
| USEQ    | _  | _     | _      |      | TRAC   | KTIM |       |
| 23      | 22 | 21    | 20     | 19   | 18     | 17   | 16    |
| _       | _  | _     | _      |      | STAR   | RTUP |       |
| 15      | 14 | 13    | 12     | 11   | 10     | 9    | 8     |
|         |    |       | PRE    | SCAL |        |      |       |
| 7       | 6  | 5     | 4      | 3    | 2      | 1    | 0     |
| FREERUN | -  | SLEEP | LOWRES |      | TRGSEL |      | TRGEN |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

# **TRGEN: Trigger Enable**

| Value | Name | Description                                                                         |
|-------|------|-------------------------------------------------------------------------------------|
| 0     | DIS  | Hardware triggers are disabled. Starting a conversion is only possible by software. |
| 1     | EN   | Hardware trigger selected by TRGSEL field is enabled.                               |

# **TRGSEL: Trigger Selection**

| Value | Name Description |                                |  |
|-------|------------------|--------------------------------|--|
| 0     | ADC_TRIG0        | External trigger ADTRG         |  |
| 1     | ADC_TRIG1        | Timer Counter Channel 0 Output |  |
| 2     | ADC_TRIG2        | Timer Counter Channel 1 Output |  |
| 3     | ADC_TRIG3        | Timer Counter Channel 2 Output |  |
| 4     | ADC_TRIG4        | Timer Counter Channel 3 Output |  |
| 5     | ADC_TRIG5        | Timer Counter Channel 4 Output |  |
| 6     | ADC_TRIG6        | Timer Counter Channel 5 Output |  |
| 7     | _                | Reserved                       |  |

## **LOWRES: Resolution**

| Value | Name    | Description                                                                                                   |
|-------|---------|---------------------------------------------------------------------------------------------------------------|
| 0     | BITS_10 | 10-bit resolution. For higher resolution by averaging, refer to Section 40.7.15 "ADC Extended Mode Register". |
| 1     | BITS_8  | 8-bit resolution                                                                                              |

© 2022 Microchip Technology Inc.

# **SLEEP: Sleep Mode**

| Value | Name   | Description                                                                               |
|-------|--------|-------------------------------------------------------------------------------------------|
| 0     | NORMAL | Normal mode: The ADC core and reference voltage circuitry are kept ON between conversions |
| 1     | SLEEP  | Sleep mode: The ADC core and reference voltage circuitry are OFF between conversions      |

#### FREERUN: Free Run Mode

| Value | Name | Description                                |
|-------|------|--------------------------------------------|
| 0     | OFF  | Normal mode                                |
| 1     | ON   | Free Run mode: Never wait for any trigger. |

Note: FREERUN must be set to 0 when digital averaging is used (OSR differs from 0 in ADC\_EMR register).

**PRESCAL: Prescaler Rate Selection** 

 $f_{ADC\ Clock} = f_{peripheral\ clock} / ((PRESCAL+1) \times 2)$ 

STARTUP: Start Up Time

| Value | Name   | Description              |
|-------|--------|--------------------------|
| 0     | SUT0   | 0 periods of ADC Clock   |
| 1     | SUT8   | 8 periods of ADC Clock   |
| 2     | SUT16  | 16 periods of ADC Clock  |
| 3     | SUT24  | 24 periods of ADC Clock  |
| 4     | SUT64  | 64 periods of ADC Clock  |
| 5     | SUT80  | 80 periods of ADC Clock  |
| 6     | SUT96  | 96 periods of ADC Clock  |
| 7     | SUT112 | 112 periods of ADC Clock |
| 8     | SUT512 | 512 periods of ADC Clock |
| 9     | SUT576 | 576 periods of ADC Clock |
| 10    | SUT640 | 640 periods of ADC Clock |
| 11    | SUT704 | 704 periods of ADC Clock |
| 12    | SUT768 | 768 periods of ADC Clock |
| 13    | SUT832 | 832 periods of ADC Clock |
| 14    | SUT896 | 896 periods of ADC Clock |
| 15    | SUT960 | 960 periods of ADC Clock |

**TRACKTIM: Tracking Time** 

Tracking Time =  $(TRACKTIM + 1) \times ADC$  Clock periods

# **USEQ: User Sequence Enable**

| Value | Name      | Description                                                                                                                       |
|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0     | NUM_ORDER | Normal mode: The controller converts channels in a simple numeric order depending only on the channel index.                      |
| 1     | REG_ORDER | User Sequence mode: The sequence respects what is defined in ADC_SEQR1 and can be used to convert the same channel several times. |

© 2022 Microchip Technology Inc.

## 40.7.3 ADC Channel Sequence 1 Register

Name:ADC\_SEQR1 Address:0x40038008 Access:Read/Write

| 31 | 30    | 29  | 28 | 27 | 26  | 25  | 24 |
|----|-------|-----|----|----|-----|-----|----|
|    | USCH8 |     |    |    | USC | CH7 |    |
| 23 | 22    | 21  | 20 | 19 | 18  | 17  | 16 |
|    | USC   | CH6 |    |    | USC | CH5 |    |
| 15 | 14    | 13  | 12 | 11 | 10  | 9   | 8  |
|    | USCH4 |     |    |    | USC | CH3 |    |
| 7  | 6     | 5   | 4  | 3  | 2   | 1   | 0  |
|    | USCH2 |     |    |    | USC | CH1 |    |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

## **USCHx: User Sequence Number x**

The sequence number x (USCHx) can be programmed by the channel number CHy where y is the value written in this field. The allowed range is 0 up to 7. So it is only possible to use the sequencer from CH0 to CH7.

This register activates only if ADC\_MR(USEQ) field is set to 1.

Any USCHx field is taken into account only if ADC\_CHSR(CHx) register field reads logical 1; else any value written in USCHx does not add the corresponding channel in the conversion sequence.

Configuring the same value in different fields leads to multiple samples of the same channel during the conversion sequence. This can be done consecutively, or not, depending on user needs.

# 40.7.4 ADC Channel Enable Register

Name:ADC\_CHER
Address:0x40038010
Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| _   | _   | _   | _   | _   | _   | _   | _   |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| _   | _   | _   | _   | _   | _   | _   | -   |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| -   | -   | -   | -   | -   | -   | -   | -   |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

#### CHx: Channel x Enable

0: No effect.

**Note:** If USEQ = 1 in ADC\_MR, CHx corresponds to the xth channel of the sequence described in ADC\_SEQR1.

<sup>1:</sup> Enables the corresponding channel.

# 40.7.5 ADC Channel Disable Register

Name:ADC\_CHDR Address:0x40038014 Access:Write-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| _   | _   | _   | _   | _   | _   | _   | _   |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| _   | _   | _   | _   | _   | _   | _   | -   |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| -   | -   | -   | -   | -   | -   | -   | -   |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

#### **CHx: Channel x Disable**

0: No effect.

**Warning:** If the corresponding channel is disabled during a conversion or if it is disabled and then reenabled during a conversion, the associated data and corresponding EOCx and GOVRE flags in ADC\_ISR and OVREx flags in ADC\_OVER are unpredictable.

<sup>1:</sup> Disables the corresponding channel.

# 40.7.6 ADC Channel Status Register

Name:ADC\_CHSR Address:0x40038018 Access:Read-only

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| _   | _   | _   | _   | _   | _   | _   | _   |
| 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| _   | _   | _   | _   | _   | _   | _   | -   |
| 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| -   | -   | -   | -   | -   | -   | -   | -   |
| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 |

CHx: Channel x Status

0: The corresponding channel is disabled.

1: The corresponding channel is enabled.

# 40.7.7 ADC Last Converted Data Register

Name:ADC\_LCDR Address:0x40038020 Access:Read-only

| 31 | 30   | 29 | 28  | 27    | 26 | 25 | 24 |
|----|------|----|-----|-------|----|----|----|
| _  | _    | _  | _   | _     | _  | _  | _  |
| 23 | 22   | 21 | 20  | 19    | 18 | 17 | 16 |
| _  | _    | _  | _   | _     | _  | _  | _  |
| 15 | 14   | 13 | 12  | 11    | 10 | 9  | 8  |
|    | CHNB |    |     | LDATA |    |    |    |
| 7  | 6    | 5  | 4   | 3     | 2  | 1  | 0  |
|    |      |    | LD/ | ATA   |    |    |    |

#### **LDATA: Last Data Converted**

The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed.

#### **CHNB: Channel Number**

Indicates the last converted channel when the TAG option is set to 1 in ADC\_EMR. If the TAG option is not set, CHNB = 0.

# 40.7.8 ADC Interrupt Enable Register

Name:ADC\_IER
Address:0x40038024
Access:Write-only

| 31   | 30   | 29   | 28     | 27      | 26    | 25    | 24   |
|------|------|------|--------|---------|-------|-------|------|
| _    | _    | _    | RXBUFF | ENDRX   | COMPE | GOVRE | DRDY |
| 23   | 22   | 21   | 20     | 19      | 18    | 17    | 16   |
| _    | _    | _    | -      | TEMPCHG | _     | _     | -    |
| 15   | 14   | 13   | 12     | 11      | 10    | 9     | 8    |
| -    | -    | -    | -      | -       | -     | -     | -    |
| 7    | 6    | 5    | 4      | 3       | 2     | 1     | 0    |
| EOC7 | EOC6 | EOC5 | EOC4   | EOC3    | EOC2  | EOC1  | EOC0 |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

**EOCx: End of Conversion Interrupt Enable x** 

**TEMPCHG: Temperature Change Interrupt Enable** 

**DRDY: Data Ready Interrupt Enable** 

**GOVRE: General Overrun Error Interrupt Enable** 

**COMPE: Comparison Event Interrupt Enable** 

**ENDRX: End of Receive Buffer Interrupt Enable** 

**RXBUFF: Receive Buffer Full Interrupt Enable** 

# 40.7.9 ADC Interrupt Disable Register

Name:ADC\_IDR
Address:0x40038028
Access:Write-only

| 31   | 30   | 29   | 28     | 27      | 26    | 25    | 24   |
|------|------|------|--------|---------|-------|-------|------|
| _    | _    | _    | RXBUFF | ENDRX   | COMPE | GOVRE | DRDY |
| 23   | 22   | 21   | 20     | 19      | 18    | 17    | 16   |
| _    | _    | _    | _      | TEMPCHG | _     | _     | -    |
| 15   | 14   | 13   | 12     | 11      | 10    | 9     | 8    |
| -    | -    | -    | -      | -       | -     | -     | -    |
| 7    | 6    | 5    | 4      | 3       | 2     | 1     | 0    |
| EOC7 | EOC6 | EOC5 | EOC4   | EOC3    | EOC2  | EOC1  | EOC0 |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

**EOCx: End of Conversion Interrupt Disable x** 

**TEMPCHG: Temperature Change Interrupt Disable** 

**DRDY: Data Ready Interrupt Disable** 

**GOVRE: General Overrun Error Interrupt Disable** 

**COMPE: Comparison Event Interrupt Disable** 

**ENDRX: End of Receive Buffer Interrupt Disable** 

**RXBUFF: Receive Buffer Full Interrupt Disable** 

# 40.7.10 ADC Interrupt Mask Register

Name:ADC\_IMR
Address:0x4003802C
Access:Read-only

| 31   | 30   | 29   | 28     | 27      | 26    | 25    | 24   |
|------|------|------|--------|---------|-------|-------|------|
| _    | _    | _    | RXBUFF | ENDRX   | COMPE | GOVRE | DRDY |
| 23   | 22   | 21   | 20     | 19      | 18    | 17    | 16   |
| _    | _    | _    | _      | TEMPCHG | -     | -     | -    |
| 15   | 14   | 13   | 12     | 11      | 10    | 9     | 8    |
| -    | -    | -    | -      | -       | -     | -     | -    |
| 7    | 6    | 5    | 4      | 3       | 2     | 1     | 0    |
| EOC7 | EOC6 | EOC5 | EOC4   | EOC3    | EOC2  | EOC1  | EOC0 |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

**EOCx: End of Conversion Interrupt Mask x** 

**TEMPCHG: Temperature Change Interrupt Mask** 

**DRDY: Data Ready Interrupt Mask** 

**GOVRE: General Overrun Error Interrupt Mask** 

**COMPE: Comparison Event Interrupt Mask** 

**ENDRX: End of Receive Buffer Interrupt Mask** 

**RXBUFF: Receive Buffer Full Interrupt Mask** 

#### 40.7.11 ADC Interrupt Status Register

Name:ADC\_ISR

Address:0x40038030

Access:Read-only

| 31   | 30   | 29   | 28     | 27      | 26    | 25    | 24   |
|------|------|------|--------|---------|-------|-------|------|
| _    | _    | _    | RXBUFF | ENDRX   | COMPE | GOVRE | DRDY |
| 23   | 22   | 21   | 20     | 19      | 18    | 17    | 16   |
| _    | _    | _    | _      | TEMPCHG | _     | _     | -    |
| 15   | 14   | 13   | 12     | 11      | 10    | 9     | 8    |
| -    | -    | -    | -      | -       | -     | -     | -    |
| 7    | 6    | 5    | 4      | 3       | 2     | 1     | 0    |
| EOC7 | EOC6 | EOC5 | EOC4   | EOC3    | EOC2  | EOC1  | EOC0 |

#### **EOCx:** End of Conversion x (automatically set/cleared)

0: The corresponding analog channel is disabled, or the conversion is not finished. This flag is cleared when reading the corresponding ADC\_CDRx registers.

1: The corresponding analog channel is enabled and conversion is complete.

#### **TEMPCHG: Temperature Change (cleared on read)**

0: There is no comparison match (defined in ADC\_TEMPCWR) since the last read of ADC\_ISR.

1: The temperature value reported on ADC\_CDR7 has changed since the last read of ADC\_ISR, according to what is defined in ADC TEMPMR and ADC TEMPCWR.

#### DRDY: Data Ready (automatically set/cleared)

0: No data has been converted since the last read of ADC LCDR.

1: At least one data has been converted and is available in ADC LCDR.

## GOVRE: General Overrun Error (cleared on read)

0: No general overrun error occurred since the last read of ADC\_ISR.

1: At least one general overrun error has occurred since the last read of ADC ISR.

#### **COMPE: Comparison Event (cleared on read)**

0: No comparison event since the last read of ADC ISR.

1: At least one comparison event (defined in ADC EMR and ADC CWR) has occurred since the last read of ADC ISR.

#### **ENDRX:** End of Receive Transfer (automatically set/cleared)

0: The Receive Counter Register has not reached 0 since the last write in ADC RCR<sup>(1)</sup> or ADC RNCR<sup>(1)</sup>.

1: The Receive Counter Register has reached 0 since the last write in ADC\_RCR<sup>(1)</sup> or ADC\_RNCR<sup>(1)</sup>.

## RXBUFF: Receive Buffer Full (automatically set/cleared)

0: ADC\_RCR<sup>(1)</sup> or ADC\_RNCR<sup>(1)</sup> has a value other than 0.

1: Both ADC\_RCR<sup>(1)</sup> and ADC\_RNCR<sup>(1)</sup> have a value of 0.

Note 1: ADC\_RCR and ADC\_RNCR are PDC registers.

# 40.7.12 ADC Temperature Sensor Mode Register

Name:ADC\_TEMPMR Address:0x40038034 Access:Read/Write

| 31 | 30 | 29     | 28    | 27 | 26 | 25 | 24     |
|----|----|--------|-------|----|----|----|--------|
| _  | _  | _      | _     | _  | _  | _  | _      |
| 23 | 22 | 21     | 20    | 19 | 18 | 17 | 16     |
| _  | _  | _      | _     | _  | _  | _  | _      |
| 15 | 14 | 13     | 12    | 11 | 10 | 9  | 8      |
| _  | _  | _      | _     | _  | _  | _  | _      |
| 7  | 6  | 5      | 4     | 3  | 2  | 1  | 0      |
| _  | _  | TEMPCI | MPMOD | _  | _  | _  | TEMPON |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

# **TEMPON: Temperature Sensor ON**

0: The temperature sensor is not enabled.

1: The temperature sensor is enabled and the measurements are triggered.

## **TEMPCMPMOD: Temperature Comparison Mode**

| Value | Name | Description                                                                                 |
|-------|------|---------------------------------------------------------------------------------------------|
| 0     | LOW  | Generates an event when the converted data is lower than the low threshold of the window.   |
| 1     | HIGH | Generates an event when the converted data is higher than the high threshold of the window. |
| 2     | IN   | Generates an event when the converted data is in the comparison window.                     |
| 3     | OUT  | Generates an event when the converted data is out of the comparison window.                 |

# 40.7.13 ADC Temperature Compare Window Register

Name:ADC\_TEMPCWR
Address:0x40038038
Access:Read/Write

| 31         | 30        | 29 | 28 | 27         | 26    | 25   | 24 |  |  |  |
|------------|-----------|----|----|------------|-------|------|----|--|--|--|
| _          | _         | _  | _  | THIGHTHRES |       |      |    |  |  |  |
| 23         | 22        | 21 | 20 | 19         | 18    | 17   | 16 |  |  |  |
| THIGHTHRES |           |    |    |            |       |      |    |  |  |  |
| 15         | 14        | 13 | 12 | 11         | 10    | 9    | 8  |  |  |  |
| _          | _         | _  | _  |            | TLOWT | HRES |    |  |  |  |
| 7          | 6         | 5  | 4  | 3          | 2     | 1    | 0  |  |  |  |
|            | TLOWTHRES |    |    |            |       |      |    |  |  |  |

This register can only be written if the WPEN bit is cleared in the "ADC Write Protection Mode Register" .

# **TLOWTHRES: Temperature Low Threshold**

Low threshold associated to compare settings of ADC\_TEMPMR.

# **THIGHTHRES: Temperature High Threshold**

High threshold associated to compare settings of ADC\_TEMPMR.

# 40.7.14 ADC Overrun Status Register

Name:ADC\_OVER Address:0x4003803C Access:Read-only

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | _     | _     | _     | _     | _     | _     | _     |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| _     | _     | _     | _     | _     | _     | -     | -     |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| -     | -     | -     | -     | -     | -     | -     | -     |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| OVRE7 | OVRE6 | OVRE5 | OVRE4 | OVRE3 | OVRE2 | OVRE1 | OVRE0 |

#### **OVREx: Overrun Error x**

Note: An overrun error does not always mean that the unread data has been replaced by a new valid data. Refer to Section 40.6.11 "Enhanced Resolution Mode and Digital Averaging Function" for details.

<sup>0:</sup> No overrun error on the corresponding channel since the last read of ADC OVER.

<sup>1:</sup> There has been an overrun error on the corresponding channel since the last read of ADC\_OVER.

## 40.7.15 ADC Extended Mode Register

Name:ADC\_EMR
Address:0x40038040
Access:Read/Write

| 31 | 30     | 29   | 28    | 27 | 26 | 25      | 24  |
|----|--------|------|-------|----|----|---------|-----|
| _  | _      | _    | _     | _  | _  | _       | TAG |
| 23 | 22     | 21   | 20    | 19 | 18 | 17      | 16  |
| _  | _      | _    | ASTE  | _  | _  | OSR     |     |
| 15 | 14     | 13   | 12    | 11 | 10 | 9       | 8   |
| _  | _      | CMPF | ILTER | _  | _  | CMPALL  | _   |
| 7  | 6      | 5    | 4     | 3  | 2  | 1       | 0   |
|    | CMPSEL |      |       |    | -  | CMPMODE |     |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

## **CMPMODE: Comparison Mode**

| Value | Name | Description                                                                                 |
|-------|------|---------------------------------------------------------------------------------------------|
| 0     | LOW  | Generates an event when the converted data is lower than the low threshold of the window.   |
| 1     | HIGH | Generates an event when the converted data is higher than the high threshold of the window. |
| 2     | IN   | Generates an event when the converted data is in the comparison window.                     |
| 3     | OUT  | Generates an event when the converted data is out of the comparison window.                 |

### **CMPSEL: Comparison Selected Channel**

If CMPALL = 0: CMPSEL indicates which channel has to be compared.

If CMPALL = 1: No effect.

## **CMPALL: Compare All Channels**

0: Only the channel indicated in CMPSEL field is compared.

1: All channels are compared.

### **CMPFILTER: Compare Event Filtering**

Number of consecutive compare events necessary to raise the flag = CMPFILTER+1.

When programmed to 0, the flag rises as soon as an event occurs.

## **OSR: Over Sampling Rate**

| Value | Name       | Description                                                            |
|-------|------------|------------------------------------------------------------------------|
| 0     | NO_AVERAGE | No averaging. ADC sample rate is maximum.                              |
| 1     | OSR4       | 1-bit enhanced resolution by averaging. ADC sample rate divided by 4.  |
| 2     | OSR16      | 2-bit enhanced resolution by averaging. ADC sample rate divided by 16. |

This field is active if LOWRES is cleared in ADC MR.

Note: FREERUN (see "ADC Mode Register" ) must be set to 0 when digital averaging is used.

# **ASTE: Averaging on Single Trigger Event**

| Value | Name                | Description                                  |
|-------|---------------------|----------------------------------------------|
| 0     | MULTI_TRIG_AVERAGE  | The average requests several trigger events. |
| 1     | SINGLE_TRIG_AVERAGE | The average requests only one trigger event. |

# TAG: TAG of the ADC\_LDCR register

0: Sets CHNB to zero in ADC\_LDCR.

<sup>1:</sup> Appends the channel number to the conversion result in ADC\_LDCR.

## 40.7.16 ADC Compare Window Register

Name:ADC\_CWR Address:0x40038044 Access:Read/Write

| 31 | 30       | 29 | 28    | 27    | 26    | 25   | 24 |
|----|----------|----|-------|-------|-------|------|----|
| _  | _        | _  | _     |       | HIGHT | HRES |    |
| 23 | 22       | 21 | 20    | 19    | 18    | 17   | 16 |
|    |          |    | HIGH1 | THRES |       |      |    |
| 15 | 14       | 13 | 12    | 11    | 10    | 9    | 8  |
| _  | _        | _  | _     |       | LOWT  | HRES |    |
| 7  | 6        | 5  | 4     | 3     | 2     | 1    | 0  |
|    | LOWTHRES |    |       |       |       |      |    |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register".

## **LOWTHRES: Low Threshold**

Low threshold associated to compare settings of ADC\_EMR.

If LOWRES is set in ADC\_MR, only the 10 LSB of LOWTHRES must be programmed. The 2 LSBs are automatically discarded to match the value carried on ADC\_CDR (8-bit).

### **HIGHTHRES: High Threshold**

High threshold associated to compare settings of ADC\_EMR.

If LOWRES is set in ADC\_MR, only the 10 LSB of HIGHTHRES must be programmed. The 2 LSBs are automatically discarded to match the value carried on ADC\_CDR (8-bit).

# 40.7.17 ADC Channel Data Register

Name:ADC\_CDRx [x=0..7]
Address:0x40038050
Access:Read/Write

| 31 | 30   | 29 | 28 | 27 | 26 | 25   | 24 |
|----|------|----|----|----|----|------|----|
| _  | _    | _  | _  | _  | _  | _    | _  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17   | 16 |
| _  | _    | _  | _  | _  | _  | _    | _  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9    | 8  |
| _  | _    | -  | _  |    | DA | TA . |    |
| 7  | 6    | 5  | 4  | 3  | 2  | 1    | 0  |
|    | DATA |    |    |    |    |      |    |

#### **DATA: Converted Data**

The analog-to-digital conversion data is placed into this register at the end of a conversion and remains until a new conversion is completed. ADC\_CDRx is only loaded if the corresponding analog channel is enabled.

## 40.7.18 ADC Analog Control Register

Name:ADC\_ACR
Address:0x40038094
Access:Read/Write

| 31 | 30   | 29 | 28    | 27       | 26 | 25 | 24 |
|----|------|----|-------|----------|----|----|----|
| _  | _    | _  | _     | _        | -  | -  | _  |
| 23 | 22   | 21 | 20    | 19       | 18 | 17 | 16 |
| _  | _    | _  | ONREF | FORCEREF | _  | -  | _  |
| 15 | 14   | 13 | 12    | 11       | 10 | 9  | 8  |
| _  | _    | _  | _     | _        | _  | -  | _  |
| 7  | 6    | 5  | 4     | 3        | 2  | 1  | 0  |
| _  | IRVS |    |       | IRVCE    | -  | _  |    |

This register can only be written if the WPEN bit is cleared in "ADC Write Protection Mode Register" .

## **IRVCE: Internal Reference Voltage Change Enable**

0 (STUCK\_AT\_DEFAULT): The internal reference voltage is stuck at the default value (see Section 46. "Electrical Characteristics" for further details).

1 (SELECTION): The internal reference voltage is defined by field IRVS.

### **IRVS: Internal Reference Voltage Selection**

See Table 46-44 "Programmable Voltage Reference Selection Values" for further details.

#### **FORCEREF: Force Internal Reference Voltage**

- 0: The internal ADC voltage reference input is connected to the ADVREF line
- 1: The internal ADC voltage reference input is forced to VDDIO (ONREF must be cleared).

## **ONREF: Internal Voltage Reference ON**

- 0: The programmable voltage reference is OFF. The user can either force the internal ADC voltage reference input on the ADVREF pin or set the FORCEREF bit to connect VDDIO to the internal ADC voltage reference input.
- 1: The programmable voltage reference is ON and its output is connected both to the ADC voltage reference input and to the external ADVREF pin for decoupling (FORCEREF must be cleared).

# 40.7.19 ADC Write Protection Mode Register

Name:ADC\_WPMR
Address:0x400380E4
Access:Read/Write

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24   |
|----|----|----|----|-----|----|----|------|
|    |    |    | WP | KEY |    |    |      |
| 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16   |
|    |    |    | WP | KEY |    |    |      |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8    |
|    |    |    | WP | KEY |    |    |      |
| 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0    |
| _  | _  | _  | 1  | _   | _  | 1  | WPEN |

## **WPEN: Write Protect Enable**

0: Disables the write protection if WPKEY corresponds to 0x414443 ("ADC" in ASCII).

1: Enables the write protection if WPKEY corresponds to 0x414443 ("ADC" in ASCII).

See Section 40.6.13 "Register Write Protection" for the list of registers that can be protected.

# **WPKEY: Write Protect Key**

| Value           | Name                                                                              | Description       |
|-----------------|-----------------------------------------------------------------------------------|-------------------|
| 0x414443 PASSWD | Writing any other value in this field aborts the write operation of the WPEN bit. |                   |
| 0.414443        | FASSWD                                                                            | Always reads as 0 |

# 40.7.20 ADC Write Protection Status Register

Name:ADC\_WPSR Address:0x400380E8 Access:Read-only

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24   |
|----|----|----|-----|-----|----|----|------|
| _  | _  | _  | -   | _   | _  | -  | _    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16   |
|    |    |    | WPV | SRC |    |    |      |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8    |
|    |    |    | WPV | SRC |    |    |      |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0    |
| _  | -  | _  | _   | _   | _  | _  | WPVS |

#### **WPVS: Write Protection Violation Status**

0: No write protection violation has occurred since the last read of the ADC\_WPSR register.

1: A write protection violation has occurred since the last read of the ADC\_WPSR register. If this violation is an unauthorized attempt to write a protected register, the associated violation is reported into field WPVSRC.

#### **WPVSRC: Write Protection Violation Source**

When WPVS = 1, WPVSRC indicates the register address offset at which a write access has been attempted.

# 41. Advanced Encryption Standard (AES)

## 41.1 Description

The Advanced Encryption Standard (AES) is compliant with the American FIPS (Federal Information Processing Standard) Publication 197 specification.

The AES supports all five confidentiality modes of operation for symmetrical key block cipher algorithms (ECB, CBC, OFB, CFB and CTR), as specified in the *NIST Special Publication 800-38A Recommendation*, as well as Galois/Counter Mode (GCM) as specified in the *NIST Special Publication 800-38D Recommendation*. It is compatible with all these modes via Peripheral DMA Controller channels, minimizing processor intervention for large buffer transfers.

The 128-bit/192-bit/256-bit key is stored in four/six/eight 32-bit write-only AES Key Word Registers (AES\_KEYWR0-3).

The 128-bit input data and initialization vector (for some modes) are each stored in four 32-bit write-only AES Input Data Registers (AES IDATAR0-3) and AES Initialization Vector Registers (AES IVR0-3).

As soon as the initialization vector, the input data and the key are configured, the encryption/decryption process may be started. Then the encrypted/decrypted data are ready to be read out on the four 32-bit AES Output Data Registers (AES\_ODATAR0-3) or through the PDC channels.

#### 41.2 Embedded Characteristics

- · Compliant with FIPS Publication 197, Advanced Encryption Standard (AES)
- 128-bit/192-bit/256-bit Cryptographic Key
- 12/14/16 Clock Cycles Encryption/Decryption Processing Time with a 128-bit/192-bit/256-bit Cryptographic Key
- · Double Input Buffer Optimizes Runtime
- Support of the Modes of Operation Specified in the NIST Special Publication 800-38A and NIST Special Publication 800-38D:
  - Electronic Code Book (ECB)
  - Cipher Block Chaining (CBC) including CBC-MAC
  - Cipher Feedback (CFB)
  - Output Feedback (OFB)
  - Counter (CTR)
  - Galois/Counter Mode (GCM)
- 8, 16, 32, 64 and 128-bit Data Sizes Possible in CFB Mode
- Last Output Data Mode Allows Optimized Message Authentication Code (MAC) Generation
- Connection to PDC Channel Capabilities Optimizes Data Transfers for all Operating Modes
  - One Channel for the Receiver, One Channel for the Transmitter
  - Next Buffer Support

## 41.3 Product Dependencies

## 41.3.1 Power Management

The AES may be clocked through the Power Management Controller (PMC), so the programmer must first to configure the PMC to enable the AES clock.

#### 41.3.2 Interrupt

The AES interface has an interrupt line connected to the Interrupt Controller.

Handling the AES interrupt requires programming the Interrupt Controller before configuring the AES.

Table 41-1: Peripheral IDs

| Instance | ID |
|----------|----|
| AES      | 36 |

### 41.4 Functional Description

The Advanced Encryption Standard (AES) specifies a FIPS-approved cryptographic algorithm that can be used to protect electronic data. The AES algorithm is a symmetric block cipher that can encrypt (encipher) and decrypt (decipher) information.

Encryption converts data to an unintelligible form called ciphertext. Decrypting the ciphertext converts the data back into its original form, called plaintext. The CIPHER bit in the AES Mode Register (AES\_MR) allows selection between the encryption and the decryption processes.

The AES is capable of using cryptographic keys of 128/192/256 bits to encrypt and decrypt data in blocks of 128 bits. This 128-bit/192-bit/256-bit key is defined in the AES KEYWRx.

The input to the encryption processes of the CBC, CFB, and OFB modes includes, in addition to the plaintext, a 128-bit data block called the initialization vector (IV), which must be set in the AES\_IVRx. The initialization vector is used in an initial step in the encryption of a message and in the corresponding decryption of the message. The AES\_IVRx are also used by the CTR mode to set the counter value.

## 41.4.1 AES Register Endianism

In ARM processor-based products, the system bus and processors manipulate data in little-endian form. The AES interface requires little-endian format words. However, in accordance with the protocol of the FIPS 197 specification, data is collected, processed and stored by the AES algorithm in big-endian form.

The following example illustrates how to configure the AES:

If the first 64 bits of a message (according to FIPS 197, i.e., big-endian format) to be processed is 0xcafedeca\_01234567, then the AES IDATAR0 and AES IDATAR1 registers must be written with the following pattern:

- AES IDATAR0 = 0xcadefeca
- AES IDATAR1 = 0x67452301

### 41.4.2 Operation Modes

The AES supports the following modes of operation:

- · ECB: Electronic Code Book
- CBC: Cipher Block Chaining
- · OFB: Output Feedback
- · CFB: Cipher Feedback
  - CFB8 (CFB where the length of the data segment is 8 bits)
  - CFB16 (CFB where the length of the data segment is 16 bits)
  - CFB32 (CFB where the length of the data segment is 32 bits)
  - CFB64 (CFB where the length of the data segment is 64 bits)
  - CFB128 (CFB where the length of the data segment is 128 bits)

- · CTR: Counter
- · GCM: Galois/Counter Mode

The data pre-processing, post-processing and data chaining for the concerned modes are automatically performed. Refer to the NIST Special Publication 800-38A and NIST Special Publication 800-38D for more complete information.

These modes are selected by setting the OPMOD field in the AES\_MR.

In CFB mode, five data sizes are possible (8, 16, 32, 64 or 128 bits), configurable by means of the CFBS field in the AES\_MR (Section 41.5.2 "AES Mode Register").

In CTR mode, the size of the block counter embedded in the module is 16 bits. Therefore, there is a rollover after processing 1 megabyte of data. If the file to be processed is greater than 1 megabyte, this file must be split into fragments of 1 megabyte or less for the first fragment if the initial value of the counter is greater than 0. Prior to loading the first fragment into AES\_IDATARx, AES\_IVRx must be fully programmed with the initial counter value. For any fragment, after the transfer is completed and prior to transferring the next fragment, AES\_IVRx must be programmed with the appropriate counter value.

If the initial value of the counter is greater than 0 and the data buffer size to be processed is greater than 1 megabyte, the size of the first fragment to be processed must be 1 megabyte minus 16x(initial value) to prevent a rollover of the internal 1-bit counter.

To have a sequential increment, the counter value must be programmed with the value programmed for the previous fragment + 2<sup>16</sup> (or less for the first fragment).

All AES\_IVRx fields must be programmed to take into account the possible carry propagation.

### 41.4.3 Double Input Buffer

The AES IDATARx can be double-buffered to reduce the runtime of large files.

This mode allows writing a new message block when the previous message block is being processed. This is only possible when DMA accesses are performed (SMOD = 0x2).

The DUALBUFF bit in the AES\_MR must be set to '1' to access the double buffer.

#### 41.4.4 Start Modes

The SMOD field in the AES MR allows selection of the encryption (or decryption) Start mode.

## 41.4.4.1 Manual Mode

The sequence order is as follows:

- 1. Write the AES MR with all required fields, including but not limited to SMOD and OPMOD.
- 2. Write the 128-bit/192-bit/256-bit key in the AES\_KEYWRx.
- Write the initialization vector (or counter) in the AES\_IVRx.

**Note:** The AES\_IVRx concerns all modes except ECB.

- 4. Set the bit DATRDY (Data Ready) in the AES Interrupt Enable Register (AES\_IER), depending on whether an interrupt is required or not at the end of processing.
- 5. Write the data to be encrypted/decrypted in the authorized AES IDATARx (see Table 41-2).
- Set the START bit in the AES Control Register (AES\_CR) to begin the encryption or the decryption process.
- 7. When processing completes, the DATRDY flag in the AES Interrupt Status Register (AES\_ISR) is raised. If an interrupt has been enabled by setting the DATRDY bit in the AES\_IER, the interrupt line of the AES is activated.
- 8. When software reads one of the AES\_ODATARx, the DATRDY bit is automatically cleared.

Table 41-2: Authorized Input Data Registers

| Operation Mode | Input Data Registers to Write |
|----------------|-------------------------------|
| ECB            | All                           |
| CBC            | All                           |
| OFB            | All                           |
| 128-bit CFB    | All                           |
| 64-bit CFB     | AES_IDATAR0 and AES_IDATAR1   |
| 32-bit CFB     | AES_IDATAR0                   |

Table 41-2: Authorized Input Data Registers

| Operation Mode | Input Data Registers to Write |
|----------------|-------------------------------|
| 16-bit CFB     | AES_IDATAR0                   |
| 8-bit CFB      | AES_IDATAR0                   |
| CTR            | All                           |
| GCM            | All                           |

Note 1: In 64-bit CFB mode, writing to AES IDATAR2 and AES IDATAR3 is not allowed and may lead to errors in processing.

2: In 32, 16, and 8-bit CFB modes, writing to AES\_IDATAR1, AES\_IDATAR2 and AES\_IDATAR3 is not allowed and may lead to errors in processing.

#### 41.4.4.2 Auto Mode

The Auto Mode is similar to the manual one, except that in this mode, as soon as the correct number of AES\_IDATARx is written, processing is automatically started without any action in the AES\_CR.

#### 41.4.4.3 PDC Mode

The Peripheral DMA Controller (PDC) can be used in association with the AES to perform an encryption/decryption of a buffer without any action by software during processing.

The field SMOD in the AES\_MR must be configured to 0x2.

The sequence order is as follows:

- Write the AES\_MR with all required fields, including but not limited to SMOD and OPMOD.
- Write the key in the AES\_KEYWRx.
- Write the initialization vector (or counter) in the AES\_IVRx.

Note: The AES IVRx concern all modes except ECB.

 Set the Transmit Pointer Register (AES\_TPR) to the address where the data buffer to encrypt/decrypt is stored and the Receive Pointer Register (AES\_RPR) where it must be encrypted/decrypted.

Note: Transmit and receive buffers can be identical.

Set the Transmit and the Receive Counter Registers (AES\_TCR and AES\_RCR) to the same value. This value must be a multiple of the data transfer type size (see Table 41-3).

**Note:** The same requirements are necessary for the Next Pointer(s) and Counter(s) of the PDC (AES\_TNPR, AES\_RNPR, AES\_TNCR, AES\_RNCR).

- If not already done, set the bit ENDRX (or RXBUFF if the next pointers and counters are used) in the AES\_IER, depending on whether an interrupt is required or not at the end of processing.
- 7. Enable the PDC in transmission and reception to start the processing (AES PTCR).

When the processing completes, the ENDRX (or RXBUFF) flag in the AES\_ISR is raised. If an interrupt has been enabled by setting the corresponding bit in the AES\_IER, the interrupt line of the AES is activated.

When PDC is used, the data size to transfer (byte, half-word or word) depends on the AES mode of operations. This size is automatically configured by the AES.

Table 41-3: Data Transfer Type for the Different Operation Modes

| Operation Mode | Data Transfer Type |  |  |
|----------------|--------------------|--|--|
| ECB            | Word               |  |  |
| CBC            | Word               |  |  |
| OFB            | Word               |  |  |
| CFB 128-bit    | Word               |  |  |
| CFB 64-bit     | Word               |  |  |
| CFB 32-bit     | Word               |  |  |

Table 41-3: Data Transfer Type for the Different Operation Modes (Continued)

| Operation Mode | Data Transfer Type |  |  |
|----------------|--------------------|--|--|
| CFB 16-bit     | Half-word          |  |  |
| CFB 8-bit      | Byte               |  |  |
| CTR            | Word               |  |  |
| GCM            | Word               |  |  |

#### 41.4.5 Last Output Data Mode

This mode is used to generate cryptographic checksums on data (MAC) by means of cipher block chaining encryption algorithm (CBC-MAC algorithm for example).

After each end of encryption/decryption, the output data are available either on the AES\_ODATARx for Manual and Auto mode or at the address specified in the receive buffer pointer for PDC mode (see Table 41-4).

The Last Output Data (LOD) bit in the AES\_MR allows retrieval of only the last data of several encryption/decryption processes.

Therefore, there is no need to define a read buffer in PDC mode.

This data are only available on the AES ODATARx.

#### 41.4.5.1 Manual and Auto Modes

• If AES MR.LOD = 0

The DATRDY flag is cleared when at least one of the AES\_ODATARx is read (see Figure 41-1).

Figure 41-1: Manual and Auto Modes with AES\_MR.LOD = 0



If the user does not want to read the AES\_ODATARx between each encryption/decryption, the DATRDY flag will not be cleared. If the DATRDY flag is not cleared, the user cannot know the end of the following encryptions/decryptions.

• If AES MR.LOD = 1

This mode is optimized to process AES CPC-MAC operating mode.

The DATRDY flag is cleared when at least one AES\_IDATAR is written (see Figure 41-2). No more AES\_ODATAR reads are necessary between consecutive encryptions/decryptions.

Figure 41-2: Manual and Auto Modes with AES\_MR.LOD = 1



#### 41.4.5.2 PDC Mode

If AES MR.LOD = 0

This mode may be used for all AES operating modes except CBC-MAC where AES\_MR.LOD = 1 mode is recommended.

The end of the encryption/decryption is indicated when the ENDRX (or RXBUFF) flag is raised (see Figure 41-3).

Figure 41-3: PDC Transfer with AES\_MR.LOD = 0



#### • If AES MR.LOD = 1

This mode is optimized to process AES CBC-MAC operating mode.

The user must first wait for the ENDTX (or TXBUFE) flag to be raised, then for DATRDY to ensure that the encryption/decryption is completed (see Figure 41-4).

In this case, no receive buffers are required.

The output data are only available on the AES\_ODATARx.

Figure 41-4: PDC Transfer with AES MR.LOD = 1



Table 41-4 summarizes the different cases.

Table 41-4: Last Output Data Mode Behavior versus Start Modes

|                                               | Manual and Auto Modes                      |                                               | PDC Mode                                |                               |
|-----------------------------------------------|--------------------------------------------|-----------------------------------------------|-----------------------------------------|-------------------------------|
| Sequence                                      | AES_MR.LOD = 0                             | AES_MR.LOD = 1                                | AES_MR.LOD = 0                          | AES_MR.LOD = 1                |
| DATRDY Flag Clearing Condition <sup>(1)</sup> | At least one<br>AES_ODATAR must be<br>read | At least one<br>AES_IDATAR must be<br>written | Not used                                | Managed by the PDC            |
| End of Encryption/<br>Decryption Notification | DATRDY                                     | DATRDY                                        | ENDRX (or RXBUFF)                       | ENDTX (or TXBUFE) then DATRDY |
| Encrypted/Decrypted Data Result Location      | In the AES_ODATARx                         | In the AES_ODATARx                            | At the address specified in the AES_RPR | In the AES_ODATARx            |

**Note 1:** Depending on the mode, there are other ways of clearing the DATRDY flag. See Section 41.5.6 "AES Interrupt Status Register".

Warning: In PDC mode, reading the AES\_ODATARx before the last data transfer may lead to unpredictable results.

#### 41.4.6 Galois/Counter Mode (GCM)

#### 41.4.6.1 Description

GCM comprises the AES engine in CTR mode along with a universal hash function (GHASH engine) that is defined over a binary Galois field to produce a message authentication tag (the AES CTR engine and the GHASH engine are depicted in Figure 41-5).

The GHASH engine processes data packets after the AES operation. GCM provides assurance of the confidentiality of data through the AES Counter mode of operation for encryption. Authenticity of the confidential data is assured through the GHASH engine. GCM can also provide assurance of data that is not encrypted. Refer to the *NIST Special Publication 800-38D* for more complete information.

GCM can be used with or without the PDC master. Messages may be processed as a single complete packet of data or they may be broken into multiple packets of data over time.

GCM processing is computed on 128-bit input data fields. There is no support for unaligned data. The AES key length can be whatever length is supported by the AES module.

The recommended programming procedure when using PDC is described in Section 41.4.6.3 "GCM Processing".

© 2022 Microchip Technology Inc.

Figure 41-5: GCM Block Diagram



Notes: 1. Optional

## 41.4.6.2 Key Writing and Automatic Hash Subkey Calculation

Whenever a new key (AES KEYWRx) is written to the hardware, two automatic actions are processed:

- GCM Hash Subkey H generation—The GCM hash subkey (H) is automatically generated. The GCM hash subkey generation must
  be complete before doing any other action. The DATRDY bit of the AES\_ISR indicates when the subkey generation is complete
  (with interrupt if configured). The GCM hash subkey calculation is processed with the formula H = CIPHER(Key, <128 bits to zero>.
  The generated GCM H value is then available in the AES\_GCMHRx. If the application software requires a specific hash subkey, the
  automatically generated H value can be overwritten in the AES\_GCMHRx.
- The AES\_GCMHRx can be written after the end of the hash subkey generation (see AES\_ISR.DATRDY) and prior to starting the input data feed.
- AES\_GHASHRx Clear—The AES\_GHASHRx are automatically cleared. If a hash initial value is needed for the GHASH, it must be
  written to the AES\_GHASHRx
  - after a write to AES\_KEYWRx, if any
  - before starting the input data feed

#### 41.4.6.3 GCM Processing

GCM processing comprises three phases:

- Processing the Additional Authenticated Data (AAD), hash computation only.
- Processing the Ciphertext (C), hash computation + ciphering/deciphering.

Generating the Tag using length of AAD, length of C and J<sub>0</sub> (see NIST documentation for details).

The Tag generation can be done either automatically, after the end of AAD/C processing if TAG\_EN bit is set in the AES\_MR or done manually, using the GHASH field in AES\_GHASHRx (see below "Processing a Complete Message with Tag Generation" and "Manual GCM Tag Generation" for details).

• Processing a Complete Message with Tag Generation

Use this procedure only if  $J_0$  four LSB bytes  $\neq 0$ xFFFFFFF.

NOTE: In the case where  $J_0$  four LSB bytes = 0xFFFFFFF or if the value is unknown, use the procedure described in "Processing a Complete Message without Tag Generation" followed by the procedure in "Manual GCM Tag Generation".

Figure 41-6: Full Message Alignment



To process a complete message with Tag generation, the sequence is as follows:

- 1. In AES MR set OPMOD to GCM and GTAGEN to '1' (configuration as usual for the rest).
- 2. Set KEYW in AES\_KEYWRx and wait until DATRDY bit of AES\_ISR is set (GCM hash subkey generation complete); use interrupt if needed. See Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details.
- 3. Calculate the  $J_0$  value as described in NIST documentation  $J_0 = IV \parallel 0^{31} \parallel 1$  when len(IV) = 96 and  $J_0 = GHASH_1(IV \parallel 0^{s+64} \parallel [len(IV)]_{64})$  if len(IV)  $\neq$  96. See "Processing a Message with only AAD (GHASHH)" for  $J_0$  generation.
- 4. Set IV in AES\_IVRx with  $inc32(J_0)$  ( $J_0 + 1$  on 32 bits).
- Set AADLEN field in AES AADLENR and CLEN field in AES CLENR.
- Fill the IDATA field of AES\_IDATARx with the message to process according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing AAD).
- Wait for TAGRDY to be set (use interrupt if needed), then read the TAG field of AES\_TAGRx to obtain the authentication tag of the message.
- Processing a Complete Message without Tag Generation

Processing a message without generating the Tag can be used to customize the Tag generation, or to process a fragmented message. To manually generate the GCM Tag, refer to "Manual GCM Tag Generation".

To process a complete message without Tag generation, the sequence is as follows:

- In AES MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- Set KEYW in AES\_KEYWRx and wait until DATRDY bit of AES\_ISR is set (GCM hash subkey generation complete); use interrupt
  if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value
  in the AES\_GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).
- 3. Calculate the  $J_0$  value as described in NIST documentation  $J_0 = IV \parallel 0^{31} \parallel 1$  when len(IV) = 96 and  $J_0 = GHASH_{II}(IV \parallel 0^{s+64} \parallel [len(IV)]_{64})$  if len(IV)  $\neq$  96. See "Processing a Message with only AAD (GHASHH)" for  $J_0$  generation example when len(IV)  $\neq$  96.
- 4. Set IV in AES\_IVRx with inc32( $J_0$ ) ( $J_0$  + 1 on 32 bits).
- 5. Set AADLEN field in AES\_AADLENR and CLEN field in AES\_CLENR.
- 6. Fill the IDATA field of AES\_IDATARx with the message to process according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing AAD).
- Make sure the last output data have been read if CLEN ≠ 0 (or wait for DATRDY), then read the GHASH field of AES\_GHASHRx
  to obtain the hash value after the last processed data.
- Processing a Fragmented Message without Tag Generation

If needed, a message can be processed by fragments, in such case automatic GCM Tag generation is not supported.

To process a message by fragments, the sequence is as follows:

· First fragment:

- 1. In AES\_MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- 2. Set KEYW in AES\_KEYWRx and wait for DATRDY bit of AES\_ISR to be set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in the AES\_GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).
- 3. Calculate the  $J_0$  value as described in NIST documentation  $J_0 = IV \parallel 0^{31} \parallel 1$  when len(IV) = 96 and  $J_0 = GHASH_{II}(IV \parallel 0^{s+64} \parallel [len(IV)]_{64})$  if len(IV)  $\neq$  96. See "Processing a Message with only AAD (GHASHH)" for  $J_0$  generation example when len(IV)  $\neq$  96.
- 4. Set IV in AES\_IVRx with inc32( $J_0$ ) ( $J_0$  + 1 on 32 bits).
- 5. Set AADLEN field in AES\_AADLENR and CLEN field in AES\_CLENR according to the length of the first fragment, or set the fields with the full message length, both configurations work.
- 6. Fill the IDATA field of AES\_IDATARx with the first fragment of the message to process (aligned on 16-byte boundary) according to the SMOD configuration used. If Manual Mode or Auto Mode is used the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing AAD).
- 7. Make sure the last output data have been read if the fragment ends in C phase (or wait for DATRDY if the fragment ends in AAD phase), then read the GHASH field of AES\_GHASHRx to obtain the value of the hash after the last processed data and finally read the CTR field of the AES\_CTR to obtain the value of the CTR encryption counter (not needed when the fragment ends in AAD phase).
- · Next fragment (or last fragment):
- In AES MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- Set KEYW in AES\_KEYWRx and wait until DATRDY bit of AES\_ISR is set (GCM hash subkey generation complete); use interrupt
  if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value
  in the AES\_GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).
- 3. Set IV in AES IVRx with:
  - If the first block of the fragment is a block of Additional Authenticated data, set IV in AES IVRx with the J0 initial value
  - If the first block of the fragment is a block of Plaintext data, set IV in AES\_IVRx with a value constructed as follows: 'LSB96(J0) || CTR' value, (96 bit LSB of J0 concatenated with saved CTR value from previous fragment).
- 4. Set AADLEN field in AES\_AADLENR and CLEN field in AES\_CLENR according to the length of the current fragment, or set the fields with the remaining message length, both configurations work.
- 5. Fill the GHASH field of AES GHASHRx with the value stored after the previous fragment.
- 6. Fill the IDATA field of AES\_IDATARx with the current fragment of the message to process (aligned on 16 byte boundary) according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when the data have been processed (however, no output data are generated when processing AAD).
- 7. Make sure the last output data have been read if the fragment ends in C phase (or wait for DATRDY if the fragment ends in AAD phase), then read the GHASH field of AES\_GHASHRx to obtain the value of the hash after the last processed data and finally read the CTR field of the AES\_CTR to obtain the value of the CTR encryption counter (not needed when the fragment ends in AAD phase).

**Note:** Step 1 and 2 are required only if the value of the concerned registers has been modified.

Once the last fragment has been processed, the GHASH value will allow manual generation of the GCM tag (see "Manual GCM Tag Generation" for details).

· Manual GCM Tag Generation

This section describes the last steps of the GCM Tag generation.

The Manual GCM Tag Generation is used to complete the GCM Tag Generation when the message has been processed without Tag Generation.

Note: The Message Processing without Tag Generation must be finished before processing the Manual GCM Tag Generation.

To generate a GCM Tag manually, the sequence is as follows:

Processing  $S = GHASH_H (AAD \parallel 0_V \parallel C \parallel 0_U \parallel [len(AAD)]_{64} \parallel [len(C)]_{64})$ :

- 1. In AES\_MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- 2. Set KEYW in AES\_KEYWRx and wait for DATRDY bit of AES\_ISR to be set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in the AES\_GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).
- 3. Set AADLEN field to 0x10 (16 bytes) in AES\_AADLENR and CLEN field to '0' in AES\_CLENR. This will allow running a single GHASHH on a 16-byte input data (see Figure 41-7).
- 4. Fill the GHASH field of AES\_GHASHRx with the state of the GHASH field stored at the end of the message processing.
- Fill the IDATA field of AES IDATARx according to the SMOD configuration used with 'len(AAD)64 || len(C)64' value as described in

the NIST documentation and wait for DATRDY to be set; use interrupt if needed.

6. Read the GHASH field of AES GHASHRx to obtain the current value of the hash.

Processing  $T = GCTRK(J_0, S)$ :

- 7. In AES MR set OPMOD to CTR (configuration as usual for the rest).
- 8. Set the IV field in AES\_IVRx with  $J_0$  value.
- Fill the IDATA field of AES\_IDATARX with the GHASH value read at step 6 and wait for DATRDY to be set (use interrupt if needed).
- 10. Read the ODATA field of AES\_ODATARx to obtain the GCM Tag value.

**Note:** Step 4 is optional if the GHASH field is to be filled with value '0' (0 length packet for instance).

Processing a Message with only AAD (GHASHH)

Figure 41-7: Single GHASH<sub>H</sub> Block Diagram (AADLEN ≤ 0x10 and CLEN = 0)



It is possible to process a message with only AAD setting the CLEN field to '0' in the AES\_CLENR, this can be used for  $J_0$  generation when len(IV)  $\neq$  96 for instance.

Example: Processing  $J_0$  when  $len(IV) \neq 96$ 

To process  $J_0 = GHASH_H(IV || 0^{s+64} || [len(IV)]_{64})$ , the sequence is as follows:

- 1. In AES MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- 2. Set KEYW in AES\_KEYWRx and wait until DATRDY bit of AES\_ISR is set (GCM hash subkey generation complete); use interrupt if needed. After the GCM hash subkey generation is complete the GCM hash subkey can be read or overwritten with specific value in the AES GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).
- 3. Set AADLEN field with 'len(IV || 0<sup>s+64</sup> || [len(IV)]64)' in AES\_AADLENR and CLEN field to '0' in AES\_CLENR. This will allow running a GHASHH only.
- 4. Fill the IDATA field of AES\_IDATARx with the message to process (IV || 0<sup>s+64</sup> || [len(IV)]64) according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when a GHASHH step is over (use interrupt if needed).
- 5. Read the GHASH field of AES GHASHRx to obtain the  $J_0$  value.

Note: The GHASH value can be overwritten at any time by writing the GHASH field value of AES\_GHASHRx, used to perform a GHASHH with an initial value for GHASH (write GHASH field between step 3 and step 4 in this case).

· Processing a Single GF128 Multiplication

The AES can also be used to process a single multiplication in the Galois field on 128 bits ( $GF_{128}$ ) using a single GHASHH with custom H value (see Figure 41-7).

To run a GF<sub>128</sub> multiplication (A x B), the sequence is as follows:

- In AES\_MR set OPMOD to GCM and GTAGEN to '0' (configuration as usual for the rest).
- 2. Set AADLEN field with 0x10 (16 bytes) in AES\_AADLENR and CLEN field to '0' in AES\_CLENR. This will allow running a single GHASHH.
- 3. Fill the H field of the AES\_GCMHRx with B value.
- 4. Fill the IDATA field of AES\_IDATARx with the A value according to the SMOD configuration used. If Manual Mode or Auto Mode is used, the DATRDY bit indicates when a GHASHH computation is over (use interrupt if needed).
- 5. Read the GHASH field of AES\_GHASHRx to obtain the result.

Note: The GHASH field of AES\_GHASHRx can be initialized with a value C between step 3 and step 4 to run a ((A xor C) x B) GF128 multiplication.

## 41.4.7 Security Features

#### 41.4.7.1 Unspecified Register Access Detection

When an unspecified register access occurs, the URAD flag in the AES\_ISR is raised. Its source is then reported in the Unspecified Register Access Type (URAT) field. Only the last unspecified register access is available through the URAT field.

Several kinds of unspecified register accesses can occur:

- Input Data Register written during the data processing when SMOD = IDATAR0 START
- · Output Data Register read during data processing
- · Mode Register written during data processing
- · Output Data Register read during sub-keys generation
- Mode Register written during sub-keys generation
- · Write-only register read access

The URAD bit and the URAT field can only be reset by the SWRST bit in the AES\_CR.

# 41.5 Advanced Encryption Standard (AES) User Interface

Table 41-5: Register Mapping

| Offset    | Register                                      | Name                   | Access           | Reset      |
|-----------|-----------------------------------------------|------------------------|------------------|------------|
| 0x00      | Control Register                              | AES_CR                 | Write-only       | _          |
| 0x04      | Mode Register                                 | AES_MR                 | Read/Write       | 0x0        |
| 0x08-0x0C | Reserved                                      | _                      | _                | _          |
| 0x10      | Interrupt Enable Register                     | AES_IER                | Write-only       | _          |
| 0x14      | Interrupt Disable Register                    | AES_IDR                | Write-only       | _          |
| 0x18      | Interrupt Mask Register                       | AES_IMR                | Read-only        | 0x0        |
| 0x1C      | Interrupt Status Register                     | AES_ISR                | Read-only        | 0x0000001E |
| 0x20      | Key Word Register 0                           | AES_KEYWR0             | Write-only       | _          |
| 0x24      | Key Word Register 1                           | AES_KEYWR1             | Write-only       | _          |
| 0x28      | Key Word Register 2                           | AES_KEYWR2             | Write-only       | _          |
| 0x2C      | Key Word Register 3                           | AES_KEYWR3             | Write-only       | _          |
| 0x30      | Key Word Register 4                           | AES_KEYWR4             | Write-only       | _          |
| 0x34      | Key Word Register 5                           | AES_KEYWR5             | Write-only       | _          |
| 0x38      | Key Word Register 6                           | AES_KEYWR6             | Write-only       | _          |
| 0x3C      | Key Word Register 7                           | AES_KEYWR7             | Write-only       | _          |
| 0x40      | Input Data Register 0                         | AES_IDATAR0            | Write-only       | _          |
| 0x44      | Input Data Register 1                         | AES_IDATAR1            | ATAR1 Write-only |            |
| 0x48      | Input Data Register 2                         | AES_IDATAR2            | Write-only       | _          |
| 0x4C      | Input Data Register 3                         | AES_IDATAR3            | Write-only       | _          |
| 0x50      | Output Data Register 0                        | AES_ODATAR0            | Read-only        | 0x0        |
| 0x54      | Output Data Register 1                        | AES_ODATAR1            | Read-only        | 0x0        |
| 0x58      | Output Data Register 2                        | AES_ODATAR2            | Read-only        | 0x0        |
| 0x5C      | Output Data Register 3                        | AES_ODATAR3            | Read-only        | 0x0        |
| 0x60      | Initialization Vector Register 0              | AES_IVR0               | Write-only       | _          |
| 0x64      | Initialization Vector Register 1              | AES_IVR1               | Write-only       | _          |
| 0x68      | Initialization Vector Register 2              | AES_IVR2               | Write-only       | _          |
| 0x6C      | Initialization Vector Register 3              | AES_IVR3               | Write-only       | _          |
| 0x70      | Additional Authenticated Data Length Register | AES_AADLENR            | Read/Write       | _          |
| 0x74      | Plaintext/Ciphertext Length Register          | AES_CLENR              | Read/Write       | _          |
| 0x78      | GCM Intermediate Hash Word Register 0         | AES_GHASHR0 Read/Write |                  | _          |
| 0x7C      | GCM Intermediate Hash Word Register 1         | AES_GHASHR1            | Read/Write       | _          |
| 0x80      | GCM Intermediate Hash Word Register 2         | AES_GHASHR2            | Read/Write       | _          |
| 0x84      | GCM Intermediate Hash Word Register 3         | AES_GHASHR3            | Read/Write       | _          |
| 0x88      | GCM Authentication Tag Word Register 0        | AES_TAGR0              | Read-only        | _          |
| 0x8C      | GCM Authentication Tag Word Register 1        | AES_TAGR1              | Read-only        | _          |

Table 41-5: Register Mapping (Continued)

| Offset      | Register                               | Name       | Access     | Reset |
|-------------|----------------------------------------|------------|------------|-------|
| 0x90        | GCM Authentication Tag Word Register 2 | AES_TAGR2  | Read-only  | _     |
| 0x94        | GCM Authentication Tag Word Register 3 | AES_TAGR3  | Read-only  | _     |
| 0x98        | GCM Encryption Counter Value Register  | AES_CTRR   | Read-only  | _     |
| 0x9C        | GCM H Word Register 0                  | AES_GCMHR0 | Read/Write | _     |
| 0xA0        | GCM H Word Register 1                  | AES_GCMHR1 | Read/Write | _     |
| 0xA4        | GCM H Word Register 2                  | AES_GCMHR2 | Read/Write | _     |
| 0xA8        | GCM H Word Register 3                  | AES_GCMHR3 | Read/Write | _     |
| 0xAC        | Reserved                               | -          | _          | _     |
| 0xB0-0xFC   | Reserved                               | -          | _          | _     |
| 0x100-0x124 | Reserved for the PDC                   | _          | _          | _     |

## 41.5.1 AES Control Register

Name: AES\_CR Address:0x40000000 Access:Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    |
|----|----|----|----|----|----|----|-------|
| _  | _  | _  | _  | _  | _  | _  | _     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    |
| _  | _  | -  | _  | _  |    | -  | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     |
| _  | _  | ı  | _  | _  | ı  | ı  | SWRST |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0     |
| _  | _  | _  | _  | _  | _  | _  | START |

## **START: Start Processing**

0: No effect.

## **SWRST: Software Reset**

0: No effect.

<sup>1:</sup> Starts manual encryption/decryption process.

<sup>1:</sup> Resets the AES. A software-triggered hardware reset of the AES interface is performed.

## 41.5.2 AES Mode Register

Name: AES\_MR
Address:0x40000004
Access: Read/Write

| 31  | 30        | 29 | 28 | 27  | 26   | 25     | 24     |
|-----|-----------|----|----|-----|------|--------|--------|
| _   | _         | _  | _  | _   | _    | _      | _      |
| 23  | 22        | 21 | 20 | 19  | 18   | 17     | 16     |
|     | CKEY      |    |    |     | CFBS |        |        |
| 15  | 14        | 13 | 12 | 11  | 10   | 9      | 8      |
| LOD | LOD OPMOD |    |    | KEY | SIZE | SM     | OD     |
| 7   | 6         | 5  | 4  | 3   | 2    | 1      | 0      |
|     | PROCDLY   |    |    |     | _    | GTAGEN | CIPHER |

#### **CIPHER: Processing Mode**

0: Decrypts data.

1: Encrypts data.

## **GTAGEN: GCM Automatic Tag Generation Enable**

0: Automatic GCM Tag generation disabled.

1: Automatic GCM Tag generation enabled.

## **DUALBUFF: Dual Input Buffer**

| Value | Name     | Description                                                                                                                    |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------|
| 0     | INACTIVE | AES_IDATARx cannot be written during processing of previous block.                                                             |
| 1     | ACTIVE   | AES_IDATARx can be written during processing of previous block when SMOD = 2. It speeds up the overall runtime of large files. |

## **PROCDLY: Processing Delay**

Processing Time =  $N \times (PROCDLY + 1)$ 

where

N = 10 when KEYSIZE = 0

N = 12 when KEYSIZE = 1

N = 14 when KEYSIZE = 2

The processing time represents the number of clock cycles that the AES needs in order to perform one encryption/decryption.

Note: The best performance is achieved with PROCDLY equal to 0.

## **SMOD: Start Mode**

| Value | Name             | Description                             |
|-------|------------------|-----------------------------------------|
| 0     | MANUAL_STAR<br>T | Manual Mode                             |
| 1     | AUTO_START       | Auto Mode                               |
| 2     | IDATAR0_START    | AES_IDATAR0 access only Auto Mode (PDC) |

Values which are not listed in the table must be considered as "reserved".

If a PDC transfer is used, configure SMOD to 0x2. Refer to Section 41.4.4.3 "PDC Mode" for more details.

## **KEYSIZE: Key Size**

| Value | Name   | Description              |
|-------|--------|--------------------------|
| 0     | AES128 | AES Key Size is 128 bits |
| 1     | AES192 | AES Key Size is 192 bits |
| 2     | AES256 | AES Key Size is 256 bits |

Values which are not listed in the table must be considered as "reserved".

#### **OPMOD: Operation Mode**

| Value | Name | Description                                 |  |  |  |
|-------|------|---------------------------------------------|--|--|--|
| 0     | ECB  | CB: Electronic Code Book mode               |  |  |  |
| 1     | CBC  | BC: Cipher Block Chaining mode              |  |  |  |
| 2     | OFB  | OFB: Output Feedback mode                   |  |  |  |
| 3     | CFB  | CFB: Cipher Feedback mode                   |  |  |  |
| 4     | CTR  | CTR: Counter mode (16-bit internal counter) |  |  |  |
| 5     | GCM  | GCM: Galois/Counter mode                    |  |  |  |

Values which are not listed in the table must be considered as "reserved".

For CBC-MAC operating mode, set OPMOD to CBC and LOD to 1.

#### **LOD: Last Output Data Mode**

0: No effect.

After each end of encryption/decryption, the output data are available either on the output data registers (Manual and Auto modes) or at the address specified in the Receive Pointer Register (AES\_RPR) for PDC mode.

In Manual and Auto modes, the DATRDY flag is cleared when at least one of the Output Data registers is read.

1: The DATRDY flag is cleared when at least one of the Input Data Registers is written.

No more Output Data Register reads is necessary between consecutive encryptions/decryptions (see Section 41.4.5 "Last Output Data Mode").

<u>Warning</u>: In PDC mode, reading to the Output Data registers before the last data encryption/decryption process may lead to unpredictable results.

## **CFBS: Cipher Feedback Data Size**

| Value | Name        | Description |
|-------|-------------|-------------|
| 0     | SIZE_128BIT | 128-bit     |
| 1     | SIZE_64BIT  | 64-bit      |
| 2     | SIZE_32BIT  | 32-bit      |
| 3     | SIZE_16BIT  | 16-bit      |
| 4     | SIZE_8BIT   | 8-bit       |

Values which are not listed in table must be considered as "reserved".

#### **CKEY: Key**

| Value | Name   | Description                                                                                                                                                                                 |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0xE   | PASSWD | This field must be written with 0xE the first time the AES_MR is programmed. For subsequent programming of the AES_MR, any value can be written, including that of 0xE.  Always reads as 0. |

## 41.5.3 AES Interrupt Enable Register

Name: AES\_IER
Address:0x40000010
Access: Write-only

| 31 | 30 | 29 | 28     | 27     | 26    | 25    | 24     |
|----|----|----|--------|--------|-------|-------|--------|
| _  | _  | _  | _      | _      | _     | _     | _      |
| 23 | 22 | 21 | 20     | 19     | 18    | 17    | 16     |
| _  | _  |    | _      | _      | ı     | ı     | TAGRDY |
| 15 | 14 | 13 | 12     | 11     | 10    | 9     | 8      |
| _  | _  | ı  | _      | _      | ı     | ı     | URAD   |
| 7  | 6  | 5  | 4      | 3      | 2     | 1     | 0      |
| _  | _  |    | TXBUFE | RXBUFF | ENDTX | ENDRX | DATRDY |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Enables the corresponding interrupt.

**DATRDY: Data Ready Interrupt Enable** 

**ENDRX: End of Receive Buffer Interrupt Enable** 

**ENDTX: End of Transmit Buffer Interrupt Enable** 

**RXBUFF: Receive Buffer Full Interrupt Enable** 

**TXBUFE: Transmit Buffer Empty Interrupt Enable** 

**URAD: Unspecified Register Access Detection Interrupt Enable** 

TAGRDY: GCM Tag Ready Interrupt Enable

## 41.5.4 AES Interrupt Disable Register

Name: AES\_IDR
Address:0x40000014
Access: Write-only

| 31                                    | 30 | 29 | 28             | 27     | 26    | 25       | 24            |
|---------------------------------------|----|----|----------------|--------|-------|----------|---------------|
| _                                     | _  | -  | _              | _      | -     | _        | _             |
| 23                                    | 22 | 21 | 20             | 19     | 18    | 17       | 16            |
| _                                     | _  | ı  | _              | _      | ı     | _        | TAGRDY        |
|                                       |    |    |                |        |       | _        |               |
| 15                                    | 14 | 13 | 12             | 11     | 10    | 9        | 8             |
| _                                     | _  | -  | _              | _      | -     | _        | URAD          |
| 7                                     | 6  | 5  | 4              | 3      | 2     | 1        | 0             |
| · · · · · · · · · · · · · · · · · · · | ·  |    | - <del>T</del> | ·      |       | <u>'</u> | <del></del> - |
| _                                     | _  | _  | TXBUFE         | RXBUFF | ENDTX | ENDRX    | DATRDY        |

The following configuration values are valid for all listed bit names of this register:

0: No effect.

1: Disables the corresponding interrupt.

**DATRDY: Data Ready Interrupt Disable** 

**ENDRX: End of Receive Buffer Interrupt Disable** 

**ENDTX: End of Transmit Buffer Interrupt Disable** 

**RXBUFF: Receive Buffer Full Interrupt Disable** 

**TXBUFE: Transmit Buffer Empty Interrupt Disable** 

**URAD: Unspecified Register Access Detection Interrupt Disable** 

TAGRDY: GCM Tag Ready Interrupt Disable

## 41.5.5 AES Interrupt Mask Register

Name: AES\_IMR
Address:0x40000018
Access: Read-only

| 31 | 30 | 29 | 28     | 27     | 26    | 25    | 24     |
|----|----|----|--------|--------|-------|-------|--------|
| _  | _  | ı  | _      | _      | ı     | ı     | _      |
| 23 | 22 | 21 | 20     | 19     | 18    | 17    | 16     |
| _  | _  | ı  | _      | _      | ı     | ı     | TAGRDY |
| 15 | 14 | 13 | 12     | 11     | 10    | 9     | 8      |
| _  | _  | ı  | _      | _      | ı     | ı     | URAD   |
| 7  | 6  | 5  | 4      | 3      | 2     | 1     | 0      |
| _  | _  | _  | TXBUFE | RXBUFF | ENDTX | ENDRX | DATRDY |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

**DATRDY: Data Ready Interrupt Mask** 

**ENDRX: End of Receive Buffer Interrupt Mask** 

**ENDTX: End of Transmit Buffer Interrupt Mask** 

**RXBUFF: Receive Buffer Full Interrupt Mask** 

**TXBUFE: Transmit Buffer Empty Interrupt Mask** 

**URAD: Unspecified Register Access Detection Interrupt Mask** 

**TAGRDY: GCM Tag Ready Interrupt Mask** 

## 41.5.6 AES Interrupt Status Register

Name: AES\_ISR Address:0x4000001C Access: Read-only

| 31 | 30   | 29 | 28     | 27     | 26    | 25    | 24     |
|----|------|----|--------|--------|-------|-------|--------|
| _  | _    | _  | _      | _      | -     | _     | _      |
| 23 | 22   | 21 | 20     | 19     | 18    | 17    | 16     |
| _  | _    | _  | _      | _      | _     | _     | TAGRDY |
| 15 | 14   | 13 | 12     | 11     | 10    | 9     | 8      |
|    | URAT |    |        |        | _     | _     | URAD   |
| 7  | 6    | 5  | 4      | 3      | 2     | 1     | 0      |
| _  | _    | _  | TXBUFE | RXBUFF | ENDTX | ENDRX | DATRDY |

#### DATRDY: Data Ready (cleared by setting bit START or bit SWRST in AES\_CR or by reading AES\_ODATARx)

0: Output data not valid.

Note: If AES\_MR.LOD = 1: In Manual and Auto mode, the DATRDY flag can also be cleared by writing at least one AES\_IDATARX.

## ENDRX: End of RX Buffer (cleared by writing AES\_RCR or AES\_RNCR)

0: The Receive Counter Register has not reached 0 since the last write in AES\_RCR or AES\_RNCR.

1: The Receive Counter Register has reached 0 since the last write in AES\_RCR or AES\_RNCR.

**Note:** This flag must be used only in PDC mode with AES\_MR.LOD bit cleared.

#### ENDTX: End of TX Buffer (cleared by writing AES\_TCR or AES\_TNCR)

0: The Transmit Counter Register has not reached 0 since the last write in AES\_TCR or AES\_TNCR.

1: The Transmit Counter Register has reached 0 since the last write in AES\_TCR or AES\_TNCR.

Note: This flag must be used only in PDC mode with AES\_MR.LOD bit set.

#### RXBUFF: RX Buffer Full (cleared by writing AES\_RCR or AES\_RNCR)

0: AES RCR or AES RNCR has a value other than 0.

1: Both AES RCR and AES RNCR have a value of 0.

Note: This flag must be used only in PDC mode with AES MR.LOD bit cleared.

#### TXBUFE: TX Buffer Empty (cleared by writing AES\_TCR or AES\_TNCR)

0: AES\_TCR or AES\_TNCR has a value other than 0.

1: Both AES TCR and AES TNCR have a value of 0.

**Note:** This flag must be used only in PDC mode with AES\_MR.LOD bit set.

#### URAD: Unspecified Register Access Detection Status (cleared by writing SWRST in AES\_CR)

0: No unspecified register access has been detected since the last SWRST.

1: At least one unspecified register access has been detected since the last SWRST.

## URAT: Unspecified Register Access (cleared by writing SWRST in AES\_CR)

| Value | Name              | Description                                                                  |
|-------|-------------------|------------------------------------------------------------------------------|
| 0     | IDR_WR_PROCESSING | Input Data Register written during the data processing when SMOD = 0x2 mode. |
| 1     | ODR_RD_PROCESSING | Output Data Register read during the data processing.                        |
| 2     | MR_WR_PROCESSING  | Mode Register written during the data processing.                            |

<sup>1:</sup> Encryption or decryption process is completed.

| Value | Name           | Description                                               |
|-------|----------------|-----------------------------------------------------------|
| 3     | ODR_RD_SUBKGEN | Output Data Register read during the sub-keys generation. |
| 4     | MR_WR_SUBKGEN  | Mode Register written during the sub-keys generation.     |
| 5     | WOR_RD_ACCESS  | Write-only register read access.                          |

Only the last Unspecified Register Access Type is available through the URAT field.

## TAGRDY: GCM Tag Ready

- 0: GCM Tag is not valid.
- 1: GCM Tag generation is complete (cleared by reading GCM Tag, starting another processing or when writing a new key).

## 41.5.7 AES Key Word Register x

Name: AES\_KEYWRx [x=0..7]

Address:0x40000020 Access: Write-only

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|--|
|    | KEYW |    |    |    |    |    |    |  |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | KEYW |    |    |    |    |    |    |  |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |      |    | KE | YW |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    |      |    | KE | YW |    |    |    |  |  |  |  |

## **KEYW: Key Word**

The four/six/eight 32-bit Key Word Registers set the 128-bit/192-bit/256-bit cryptographic key used for AES encryption/decryption.

AES\_KEYWR0 corresponds to the first word of the key and respectively AES\_KEYWR3/AES\_KEYWR5/AES\_KEYWR7 to the last one. Whenever a new key (AES\_KEYWRx) is written to the hardware, two automatic actions are processed:

- GCM hash subkey generation
- AES\_GHASHRx Clear

See Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details.

These registers are write-only to prevent the key from being read by another application.

## 41.5.8 AES Input Data Register x

Name: AES\_IDATARx [x=0..3]

Address:0x40000040
Access: Write-only

| 31 | 30    | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|----|----|----|----|----|--|--|--|--|
|    | IDATA |    |    |    |    |    |    |  |  |  |  |
| 23 | 22    | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | IDATA |    |    |    |    |    |    |  |  |  |  |
| 15 | 14    | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    | IDATA |    |    |    |    |    |    |  |  |  |  |
| 7  | 6     | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | IDATA |    |    |    |    |    |    |  |  |  |  |

## **IDATA: Input Data Word**

The four 32-bit Input Data registers set the 128-bit data block used for encryption/decryption.

AES\_IDATAR0 corresponds to the first word of the data to be encrypted/decrypted, and AES\_IDATAR3 to the last one.

These registers are write-only to prevent the input data from being read by another application.

## 41.5.9 AES Output Data Register x

Name: AES\_ODATARx [x=0..3]

Address:0x40000050 Access: Read-only

| 31 | 30    | 29 | 28 | 27  | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|----|-----|----|----|----|--|--|--|--|
|    | ODATA |    |    |     |    |    |    |  |  |  |  |
| 23 | 22    | 21 | 20 | 19  | 18 | 17 | 16 |  |  |  |  |
|    | ODATA |    |    |     |    |    |    |  |  |  |  |
| 15 | 14    | 13 | 12 | 11  | 10 | 9  | 8  |  |  |  |  |
|    |       |    | OD | ATA |    |    |    |  |  |  |  |
| 7  | 6     | 5  | 4  | 3   | 2  | 1  | 0  |  |  |  |  |
|    | ODATA |    |    |     |    |    |    |  |  |  |  |

## **ODATA: Output Data**

The four 32-bit Output Data registers contain the 128-bit data block that has been encrypted/decrypted.

AES\_ODATAR0 corresponds to the first word, AES\_ODATAR3 to the last one.

## 41.5.10 AES Initialization Vector Register x

Name: AES\_IVRx [x=0..3]
Address:0x4000060
Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|----|----|----|----|----|----|----|--|--|--|--|
|    | IV |    |    |    |    |    |    |  |  |  |  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| IV |    |    |    |    |    |    |    |  |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |    |    | Γ  | V  |    |    |    |  |  |  |  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | IV |    |    |    |    |    |    |  |  |  |  |

#### IV: Initialization Vector

The four 32-bit Initialization Vector Registers set the 128-bit Initialization Vector data block that is used by some modes of operation as an additional initial input.

AES\_IVR0 corresponds to the first word of the Initialization Vector, AES\_IVR3 to the last one.

These registers are write-only to prevent the Initialization Vector from being read by another application.

For CBC, OFB and CFB modes, the IV input value corresponds to the initialization vector.

For CTR mode, the IV input value corresponds to the initial counter value.

Note: These registers are not used in ECB mode and must not be written.

## 41.5.11 AES Additional Authenticated Data Length Register

Name: AES\_AADLENR Address:0x40000070 Access: Read/Write

| 31 | 30     | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |  |
|----|--------|----|-----|-----|----|----|----|--|--|--|--|
|    | AADLEN |    |     |     |    |    |    |  |  |  |  |
| 23 | 22     | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |  |
|    | AADLEN |    |     |     |    |    |    |  |  |  |  |
| 15 | 14     | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |  |
|    |        |    | AAD | LEN |    |    |    |  |  |  |  |
| 7  | 6      | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |  |
|    |        |    | AAD | LEN |    |    |    |  |  |  |  |

## **AADLEN: Additional Authenticated Data Length**

Length in bytes of the Additional Authenticated Data (AAD) that is to be processed.

**Note:** The maximum byte length of the *AAD* portion of a message is limited to the 32-bit counter length.

## 41.5.12 AES Plaintext/Ciphertext Length Register

Name: AES\_CLENR Address:0x40000074 Access: Read/Write

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|--|
|    | CLEN |    |    |    |    |    |    |  |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | CLEN |    |    |    |    |    |    |  |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |      |    | CL | EN |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | CLEN |    |    |    |    |    |    |  |  |  |  |

## **CLEN: Plaintext/Ciphertext Length**

Length in bytes of the plaintext/ciphertext (C) data that is to be processed.

Note: The maximum byte length of the C portion of a message is limited to the 32-bit counter length.

## 41.5.13 AES GCM Intermediate Hash Word Register x

Name: AES\_GHASHRx [x=0..3]

Address:0x40000078
Access: Read/Write

| 31 | 30    | 29 | 28 | 27  | 26 | 25 | 24 |  |  |  |  |
|----|-------|----|----|-----|----|----|----|--|--|--|--|
|    | GHASH |    |    |     |    |    |    |  |  |  |  |
| 23 | 22    | 21 | 20 | 19  | 18 | 17 | 16 |  |  |  |  |
|    | GHASH |    |    |     |    |    |    |  |  |  |  |
| 15 | 14    | 13 | 12 | 11  | 10 | 9  | 8  |  |  |  |  |
|    |       |    | GH | ASH |    |    |    |  |  |  |  |
| 7  | 6     | 5  | 4  | 3   | 2  | 1  | 0  |  |  |  |  |
|    | GHASH |    |    |     |    |    |    |  |  |  |  |

#### GHASH: Intermediate GCM Hash Word x

The four 32-bit Intermediate Hash Word registers expose the intermediate GHASH value. May be read to save the current GHASH value so processing can later be resumed, presumably on a later message fragment. Whenever a new key (AES\_KEYWRx) is written to the hardware two automatic actions are processed:

- · GCM hash subkey generation
- AES\_GHASHRx Clear

See Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details.

If an application software specific hash initial value is needed for the GHASH it must be written to the AES\_GHASHRx:

- after a write to AES\_KEYWRx, if any
- before starting the input data feed

## 41.5.14 AES GCM Authentication Tag Word Register x

Name: AES\_TAGRx [x=0..3]

Address:0x40000088
Access: Read-only

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|-----|----|----|----|----|----|----|--|--|--|--|
|    | TAG |    |    |    |    |    |    |  |  |  |  |
| 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | TAG |    |    |    |    |    |    |  |  |  |  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |     |    | TA | AG |    |    |    |  |  |  |  |
| 7  | 6   | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    | TAG |    |    |    |    |    |    |  |  |  |  |

## TAG: GCM Authentication Tag x

The four 32-bit Tag registers contain the final 128-bit GCM Authentication tag (*T*) when GCM processing is complete. TAG0 corresponds to the first word, TAG3 to the last word.

## 41.5.15 AES GCM Encryption Counter Value Register

Name: AES\_CTRR Address:0x40000098 Access: Read-only

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 |  |
|----|-----|----|----|----|----|----|----|--|
|    |     |    | C  | ΓR |    |    |    |  |
| 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16 |  |
|    |     |    | C  | ΓR |    |    |    |  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  |  |
|    |     |    | C  | ΓR |    |    |    |  |
| 7  | 6   | 5  | 4  | 3  | 2  | 1  | 0  |  |
|    | CTR |    |    |    |    |    |    |  |

## **CTR: GCM Encryption Counter**

Reports the current value of the 32-bit GCM counter.

## 41.5.16 AES GCM H Word Register x

Name: AES\_GCMHRx [x=0..3]

Address:0x4000009C Access: Read/Write

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
|    |    |    | ŀ  | +  |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|    |    |    | ŀ  | 4  |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
|    |    |    | ŀ  | 1  |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    | ŀ  | 1  |    |    |    |

#### H: GCM H Word x

The four 32-bit H Word registers contain the 128-bit GCM hash subkey H value.

Whenever a new key (AES KEYWRx) is written to the hardware two automatic actions are processed:

- GCM hash subkey H generation
- AES\_GHASHRx Clear

If the application software requires a specific hash subkey, the automatically generated H value can be overwritten in the AES\_GCMHRx (see Section 41.4.6.2 "Key Writing and Automatic Hash Subkey Calculation" for details).

The choice of a GCM hash subkey H by a write in the AES\_GCMHRx permits

- selection of the GCM hash subkey H for GHASH operations
- selection of one operand to process a single GF128 multiply

## 42. Integrity Check Monitor (ICM)

## 42.1 Description

The Integrity Check Monitor (ICM) is a DMA controller that performs hash calculation over multiple memory regions through the use of transfer descriptors located in memory (ICM Descriptor Area). The Hash function is based on the Secure Hash Algorithm (SHA). The ICM controller integrates two modes of operation. The first one is used to hash a list of memory regions and save the digests to memory (ICM Hash Area). The second operation mode is an active monitoring of the memory. In that mode, the hash function is evaluated and compared to the digest located at a predefined memory address (ICM Hash Area). If a mismatch occurs, an interrupt is raised. See Figure 42-1 for an example of four-region monitoring. Hash and Descriptor areas are located in Memory instance i2, and the four regions are split in memory instances i0 and i1.

Figure 42-1: Four-region Monitoring Example



The ICM SHA engine is compliant with the American FIPS (Federal Information Processing Standard) Publication 180-2 specification.

The following terms are concise definitions of the ICM concepts used throughout this document:

- · Region—a partition of instruction or data memory space
- · Region Descriptor—a data structure stored in memory, defining region attributes
- · Region Attributes—region start address, region size, region SHA engine processing mode, Write Back or Compare function mode
- Context Registers—a set of ICM non-memory-mapped, internal registers which are automatically loaded, containing the attributes of the region being processed
- Main List—a list of region descriptors. Each element associates the start address of a region with a set of attributes.
- Secondary List—a linked list defined on a per region basis that describes the memory layout of the region (when the region is non-contiguous)
- · Hash Area—predefined memory space where the region hash results (digest) are stored

## 42.2 Embedded Characteristics

- DMA AHB master interface
- · Supports monitoring of up to 4 Non-Contiguous Memory Regions
- · Supports block gathering through the use of linked list
- Supports Secure Hash Algorithm (SHA1, SHA224, SHA256)
- Compliant with FIPS Publication 180-2
- · Configurable Processing Period:
  - When SHA1 algorithm is processed, the runtime period is either 85 or 209 clock cycles.
  - When SHA256 or SHA224 algorithm is processed, the runtime period is either 72 or 194 clock cycles.
- · Programmable Bus burden

## 42.3 Block Diagram

Figure 42-2: Integrity Check Monitor Block Diagram



## 42.4 Product Dependencies

## 42.4.1 Power Management

The peripheral clock is not continuously provided to the ICM. The programmer must first enable the ICM clock in the Power Management Controller (PMC) before using the ICM.

## 42.4.2 Interrupt Sources

The ICM interface has an interrupt line connected to the Interrupt Controller.

Handling the ICM interrupt requires programming the interrupt controller before configuring the ICM.

Table 42-1: Peripheral IDs

| Instance | ID |  |  |
|----------|----|--|--|
| ICM      | 34 |  |  |

#### 42.5 Functional Description

#### 42.5.1 Overview

The Integrity Check Monitor (ICM) is a DMA controller that performs SHA-based memory hashing over memory regions. As shown in Figure 42-2, it integrates a DMA interface, a Monitoring Finite State Machine (FSM), an integrity scheduler, a set of context registers, a SHA engine, an interface for configuration and status registers.

The ICM integrates a Secure Hash Algorithm Engine (SHA). This engine requires a message padded according to FIPS180-2 specification when used as a SHA calculation unit only. Otherwise, if the ICM is used as integrated check for memory content, the padding is not mandatory. The SHA module produces an N-bit message digest each time a block is read and a processing period ends. N is 160 for SHA1, 224 for SHA224, 256 for SHA256.

When the ICM module is enabled, it sequentially retrieves a circular list of region descriptors from the memory (Main List described in Figure 42-3). Up to four regions may be monitored. Each region descriptor is composed of four words indicating the layout of the memory region (see Figure 42-4). It also contains the hashing engine configuration on a per region basis. As soon as the descriptor is loaded from the memory and context registers are updated with the data structure, the hashing operation starts. A programmable number of blocks (see TRSIZE field of the ICM\_RCTRL structure member) is transferred from the memory to the SHA engine. When the desired number of blocks have been transferred, the digest is whether moved to memory (Write Back function) or compared with a digest reference located in the system memory (Compare function). If a digest mismatch occurs, an interrupt is triggered if unmasked. The ICM module passes through the region descriptor list until the end of the list marked by an End of List bit set to one. To continuously monitor the list of regions, the WRAP bit must be set to one in the last data structure.

Figure 42-3: ICM Region Descriptor and Hash Areas



Each region descriptor supports gathering of data through the use of the Secondary List. Unlike the Main List, the Secondary List cannot modify the configuration attributes of the region. When the end of the Secondary List has been encountered, the ICM returns to the Main List. Memory integrity monitoring can be considered as a background service and the mandatory bandwidth shall be very limited. In order to limit the ICM memory bandwidth, use the BBC field of the ICM\_CFG register to control ICM memory load.

Figure 42-4: Region Descriptor



Figure 42-5 shows an example of the mandatory ICM settings to monitor three memory data blocks of the system memory (defined as two regions) with one region being not contiguous (two separate areas) and one contiguous memory area. For each said region, the SHA algorithm may be independently selected (different for each region). The wrap allows continuous monitoring.

Figure 42-5: Example: Monitoring of 3 Memory Data Blocks (Defined as 2 Regions)

System Memory, data areas System Memory, region descriptor structure



## 42.5.2 ICM Region Descriptor Structure

The ICM Region Descriptor Area is a contiguous area of system memory that the controller and the processor can access. When the ICM controller is activated, the controller performs a descriptor fetch operation at \*(ICM\_DSCR) address. If the Main List contains more than one descriptor (i.e., more than one region is to be monitored), the fetch address is \*(ICM\_DSCR) + (RID<<4) where RID is the region identifier.

Table 42-2: Region Descriptor Structure (Main List)

| Offset                    | Structure Member         | Name      |
|---------------------------|--------------------------|-----------|
| ICM_DSCR+0x000+RID*(0x10) | ICM Region Start Address | ICM_RADDR |
| ICM_DSCR+0x004+RID*(0x10) | ICM Region Configuration | ICM_RCFG  |
| ICM_DSCR+0x008+RID*(0x10) | ICM Region Control       | ICM_RCTRL |
| ICM_DSCR+0x00C+RID*(0x10) | ICM Region Next Address  | ICM_RNEXT |

## 42.5.2.1 ICM Region Start Address Structure Member

Name: ICM\_RADDR

Address:ICM\_DSCR+0x000+RID\*(0x10)

Access: Read/Write

| 31 | 30    | 29 | 28  | 27  | 26 | 25 | 24 |  |  |  |
|----|-------|----|-----|-----|----|----|----|--|--|--|
|    | RADDR |    |     |     |    |    |    |  |  |  |
| 23 | 22    | 21 | 20  | 19  | 18 | 17 | 16 |  |  |  |
|    |       |    | RAI | DDR |    |    |    |  |  |  |
| 15 | 14    | 13 | 12  | 11  | 10 | 9  | 8  |  |  |  |
|    |       |    | RAI | DDR |    |    |    |  |  |  |
| 7  | 6     | 5  | 4   | 3   | 2  | 1  | 0  |  |  |  |
|    | RADDR |    |     |     |    |    |    |  |  |  |

## **RADDR: Region Start Address**

This field indicates the first byte address of the region.

#### 42.5.2.2 ICM Region Configuration Structure Member

Name: ICM RCFG

Address:ICM\_DSCR+0x004+RID\*(0x10)

Access: Read/Write

| 31    | 30    | 29    | 28    | 27 | 26      | 25    | 24    |
|-------|-------|-------|-------|----|---------|-------|-------|
| _     | _     |       |       | ı  |         |       | _     |
| 23    | 22    | 21    | 20    | 19 | 18      | 17    | 16    |
| _     | _     | _     | _     | -  | _       | _     | _     |
| 15    | 14    | 13    | 12    | 11 | 10      | 9     | 8     |
| _     | ALGO  |       |       | ı  | PROCDLY | SUIEN | ECIEN |
| 7     | 6     | 5     | 4     | 3  | 2       | 1     | 0     |
| WCIEN | BEIEN | DMIEN | RHIEN | _  | EOM     | WRAP  | CDWBN |

## **CDWBN: Compare Digest or Write Back Digest**

0: The digest is written to the Hash area.

1: The digest value is compared to the digest stored in the Hash area.

#### **WRAP: Wrap Command**

- 0: The next region descriptor address loaded is the current region identifier descriptor address incremented by 0x10.
- 1: The next region descriptor address loaded is ICM DSCR.

## **EOM: End Of Monitoring**

- 0: The current descriptor does not terminate the monitoring.
- 1: The current descriptor terminates the Main List. WRAP bit value has no effect.

## RHIEN: Region Hash Completed Interrupt Disable (Default Enabled)

- 0: The ICM\_ISR RHC[i] flag is set when the field NEXT = 0 in a descriptor of the main or second list.
- 1: The ICM\_ISR RHC[i] flag remains cleared even if the setting condition is met.

## **DMIEN: Digest Mismatch Interrupt Disable (Default Enabled)**

- 0: The ICM ISR RBE[i] flag is set when the hash value just calculated from the processed region differs from expected hash value.
- 1: The ICM ISR RBE[/] flag remains cleared even if the setting condition is met.

#### **BEIEN: Bus Error Interrupt Disable (Default Enabled)**

- 0: The flag is set when an error is reported on the system bus by the bus MATRIX.
- 1: The flag remains cleared even if the setting condition is met.

## WCIEN: Wrap Condition Interrupt Disable (Default Enabled)

- 0: The ICM ISR RWC[i] flag is set when the WRAP bit is set in a descriptor of the main list.
- 1: The ICM ISR RWC[/] flag remains cleared even if the setting condition is met.

#### **ECIEN: End Bit Condition Interrupt (Default Enabled)**

- 0: The ICM ISR REC[i] flag is set when the descriptor having the EOM bit set is processed.
- 1: The ICM\_ISR REC[i] flag remains cleared even if the setting condition is met.

#### **SUIEN: Monitoring Status Updated Condition Interrupt (Default Enabled)**

- 0: The ICM\_ISR RSU[i] flag is set when the corresponding descriptor is loaded from memory to ICM.
- 1: The ICM\_ISR RSU[i] flag remains cleared even if the setting condition is met.

## **PROCDLY: Processing Delay**

| Value | Name     | Description                                |  |  |  |
|-------|----------|--------------------------------------------|--|--|--|
| 0     | SHORTEST | SHA processing runtime is the shortest one |  |  |  |
| 1     | LONGEST  | SHA processing runtime is the longest one  |  |  |  |

When SHA1 algorithm is processed, the runtime period is either 85 or 209 clock cycles.

When SHA256 or SHA224 algorithm is processed, the runtime period is either 72 or 194 clock cycles.

## ALGO: SHA Algorithm

| Value | Name   | Description                |
|-------|--------|----------------------------|
| 0     | SHA1   | SHA1 algorithm processed   |
| 1     | SHA256 | SHA256 algorithm processed |
| 4     | SHA224 | SHA224 algorithm processed |

Values which are not listed in the table must be considered as "reserved".

## 42.5.2.3 ICM Region Control Structure Member

Name: ICM\_RCTRL

Address:ICM\_DSCR+0x008+RID\*(0x10)

Access: Read/Write

| 31 | 30     | 29 | 28 | 27 | 26 | 25 | 24 |  |  |
|----|--------|----|----|----|----|----|----|--|--|
| _  | _      |    |    |    | 1  | ı  | _  |  |  |
| 23 | 22     | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
| _  | _      | ı  | ı  | -  | 1  | ı  | _  |  |  |
| 15 | 14     | 13 | 12 | 11 | 10 | 9  | 8  |  |  |
|    | TRSIZE |    |    |    |    |    |    |  |  |
| 7  | 6      | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|    | TRSIZE |    |    |    |    |    |    |  |  |

#### TRSIZE: Transfer Size for the Current Chunk of Data

ICM performs a transfer of (TRSIZE + 1) blocks of 512 bits.

## 42.5.2.4 ICM Region Next Address Structure Member

Name: ICM\_RNEXT

Address:ICM\_DSCR+0x00C+RID\*(0x10)

Access: Read/Write

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|
|    | NEXT |    |    |    |    |    |    |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|    |      |    | NE | XT |    |    |    |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |
|    |      |    | NE | XT |    |    |    |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
|    | NEXT |    |    |    |    |    | _  |  |  |  |

## **NEXT: Region Transfer Descriptor Next Address**

When configured to 0, this field indicates that the current descriptor is the last descriptor of the Secondary List, otherwise it points at a new descriptor of the Secondary List.

#### 42.5.3 ICM Hash Area

The ICM Hash Area is a contiguous area of system memory that the controller and the processor can access. The physical location is configured in the ICM hash area start address register. This address is a multiple of 128 bytes. If the CDWBN bit of the context register is cleared (i.e., Write Back activated), the ICM controller performs a digest write operation at the following starting location: \*(ICM\_HASH) + (RID<<5), where RID is the current region context identifier. If the CDWBN bit of the context register is set (i.e., Digest Comparison activated), the ICM controller performs a digest read operation at the same address.

## 42.5.3.1 Message Digest Example

Considering the following 512 bits message (example given in FIPS 180-2):

The message is written to memory in a Little Endian (LE) system architecture.

Table 42-3: 512 bits Message Memory Mapping

|                | Address Offset / Byte Lane |             |            |           |  |  |  |
|----------------|----------------------------|-------------|------------|-----------|--|--|--|
| Memory Address | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |  |  |  |
| 0x000          | 80                         | 63          | 62         | 61        |  |  |  |
| 0x004-0x038    | 00                         | 00          | 00         | 00        |  |  |  |
| 0x03C          | 18                         | 00          | 00         | 00        |  |  |  |

The digest is stored at the memory location pointed at by the ICM HASH pointer with a Region Offset.

Table 42-4: LE Resulting SHA-160 Message Digest Memory Mapping

|                | Address Offset / Byte Lane |             |            |           |  |  |  |
|----------------|----------------------------|-------------|------------|-----------|--|--|--|
| Memory Address | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |  |  |  |
| 0x000          | 36                         | 3e          | 99         | a9        |  |  |  |
| 0x004          | 6a                         | 81          | 06         | 47        |  |  |  |
| 0x008          | 71                         | 25          | 3e         | ba        |  |  |  |
| 0x00C          | 6c                         | c2          | 50         | 78        |  |  |  |
| 0x010          | 9d                         | d8          | d0         | 9c        |  |  |  |

Table 42-5: Resulting SHA-224 Message Digest Memory Mapping

|                | Address Offset / Byte Lane |             |            |           |  |  |
|----------------|----------------------------|-------------|------------|-----------|--|--|
| Memory Address | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |  |  |
| 0x000          | 22                         | 7d          | 09         | 23        |  |  |
| 0x004          | 22                         | d8          | 05         | 34        |  |  |
| 0x008          | 77                         | a4          | 42         | 86        |  |  |
| 0x00C          | b3                         | 55          | a2         | bd        |  |  |
| 0x010          | e4                         | bc          | ad         | 2a        |  |  |
| 0x014          | f7                         | b3          | a0         | bd        |  |  |
| 0x018          | a7                         | 9d          | 6c         | e3        |  |  |

Table 42-6: Resulting SHA-256 Message Digest Memory Mapping

|                | Address Offset / Byte Lane |             |            |           |  |  |
|----------------|----------------------------|-------------|------------|-----------|--|--|
| Memory Address | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |  |  |
| 0x000          | bf                         | 16          | 78         | ba        |  |  |
| 0x004          | ea                         | cf          | 01         | 8f        |  |  |
| 0x008          | de                         | 40          | 41         | 41        |  |  |
| 0x00C          | 23                         | 22          | ae         | 5d        |  |  |
| 0x010          | а3                         | 61          | 03         | b0        |  |  |
| 0x014          | 9c                         | 7a          | 17         | 96        |  |  |
| 0x018          | 61                         | ff          | 10         | b4        |  |  |
| 0x01C          | ad                         | 15          | 00         | f2        |  |  |

Considering the following 1024 bits message (example given in FIPS 180-2):

The message is written to memory in a Little Endian (LE) system architecture.

Table 42-7: 1024 bits Message Memory Mapping

|                | Address Offset / Byte Lane |             |            |           |  |  |
|----------------|----------------------------|-------------|------------|-----------|--|--|
| Memory Address | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |  |  |
| 0x000          | 80                         | 63          | 62         | 61        |  |  |
| 0x004-0x078    | 00                         | 00          | 00         | 00        |  |  |
| 0x07C          | 18                         | 00          | 00         | 00        |  |  |

#### 42.5.4 Using ICM as SHA Engine

The ICM can be configured to only calculate a SHA1, SHA224, SHA256 digest value.

## 42.5.4.1 Settings for Simple SHA Calculation

The start address of the system memory containing the data to hash must be configured in the transfer descriptor of the DMA embedded in the ICM.

The transfer descriptor is a system memory area integer multiple of 4 x 32-bit word and the start address of the descriptor must be configured in ICM\_DSCR (the start address must be aligned on 64-bytes; six LSB must be cleared). If the data to hash is already padded according to SHA standards, only a single descriptor is required, and the EOM bit of ICM\_RCFG must be written to 1. If the data to hash does not contain a padding area, it is possible to define the padding area in another system memory location, the ICM can be configured to automatically jump from a memory area to another one by configuring the descriptor register ICM\_RNEXT with a value that differs from 0. Configuring the field NEXT of the ICM\_RNEXT with the start address of the padding area forces the ICM to concatenate both areas, thus providing the SHA result from the start address of the hash area configured in ICM\_HASH.

Whether the system memory is configured as a single or multiple data block area, the bits CDWBN and WRAP must be cleared in the region descriptor structure member ICM\_RCFG. The bits WBDIS, EOMDIS, SLBDIS must be cleared in ICM\_CFG.

The bits RHIEN or ECIEN must be written to 1 in the region descriptor structure member ICM\_RCTRL. The flag RHC[i], i being the region index, is set (if RHIEN is set) when the hash result is available at address defined in ICM\_HASH. The flag REC[i], i being the region index, is set (if ECIEN is set) when the hash result is available at the address defined in ICM\_HASH.

© 2022 Microchip Technology Inc.

An interrupt is generated if the bit RHC[i] is written to 1 in the ICM\_IER (if RHC[i] is set in ICM\_RCTRL of region i) or if the bit REC[i] is written to 1 in the ICM\_IER (if REC[i] is set in ICM\_RCTRL of region i).

#### 42.5.4.2 Processing Period

The SHA engine processing period can be configured.

The short processing period allows to allocate bandwidth to the SHA module whereas the long processing period allocates more bandwidth on the system bus to other applications.

In SHA mode, the shortest processing period is 85 clock cycles + 2 clock cycles for start command synchronization. The longest period is 209 clock cycles + 2 clock cycles.

In SHA256 and SHA224 modes, the shortest processing period is 72 clock cycles + 2 clock cycles for start command synchronization. The longest period is 194 clock cycles + 2 clock cycles.

#### 42.5.5 ICM Automatic Monitoring Mode

The ASCD bit of the ICM\_CFG register is used to activate the ICM Automatic Mode. When ICM\_CFG.ASCD is set, the ICM performs the following actions:

- The ICM controller passes through the Main List once with CDWBN bit in the context register at 0 (i.e., Write Back activated) and EOM bit in context register at 0.
- When WRAP = 1 in ICM\_RCFG, the ICM controller enters active monitoring with CDWBN bit in context register now set and EOM bit in context register cleared. Bits CDWBN and EOM in ICM\_RCFG have no effect.

#### 42.5.6 Programming the ICM for Multiple Regions

Table 42-8: Region Attributes

|               |                                                                                  | ICM_RCFG  |       | ICM_RNEXT |     |                                                                        |                                                                                                                                          |
|---------------|----------------------------------------------------------------------------------|-----------|-------|-----------|-----|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|               | Transfer Type                                                                    | Main List | CDWBN | WRAP      | EOM | NEXT                                                                   | Comments                                                                                                                                 |
| Single Region | Contiguous list of blocks<br>Digest written to memory<br>Monitoring disabled     | 1 item    | 0     | 0         | 1   | 0                                                                      | The Main List contains only one descriptor. The Secondary List is empty for that descriptor. The digest is computed and saved to memory. |
|               | Non-contiguous list of blocks<br>Digest written to memory<br>Monitoring disabled | 1 item    | 0     | 0         | 1   | Secondary<br>List address<br>of the<br>current<br>region<br>identifier | The Main List contains only one descriptor. The Secondary List describes the layout of the non-contiguous region.                        |
|               | Contiguous list of blocks<br>Digest comparison enabled<br>Monitoring enabled     | 1 item    | 1     | 1         | 0   | 0                                                                      | When the hash computation is terminated, the digest is compared with the one saved in memory.                                            |

Table 42-8: Region Attributes

|                  |                                                                                        |                          | ICM_RCFG |                             | ICM_RNEXT                   |                           |                                                                                              |
|------------------|----------------------------------------------------------------------------------------|--------------------------|----------|-----------------------------|-----------------------------|---------------------------|----------------------------------------------------------------------------------------------|
| Transfer Type    |                                                                                        | Main List                | CDWBN    | WRAP                        | EOM                         | NEXT                      | Comments                                                                                     |
| Multiple Regions | Contiguous list of blocks<br>Digest written to memory<br>Monitoring disabled           | More<br>than one<br>item | 0        | 0                           | 1 for the last, 0 otherwise | 0                         | ICM passes through the list once.                                                            |
|                  | Contiguous list of blocks<br>Digest comparison is enabled<br>Monitoring is enabled     | More<br>than one<br>item | 1        | 1 for the last, 0 otherwise | 0                           | 0                         | ICM performs active monitoring of the regions. If a mismatch occurs, an interrupt is raised. |
|                  | Non-contiguous list of blocks<br>Digest is written to memory<br>Monitoring is disabled | More<br>than one<br>item | 0        | 0                           | 1                           | Secondary<br>List address | ICM performs hashing and saves digests to the Hash area.                                     |
|                  | Non-contiguous list of blocks<br>Digest comparison is enabled<br>Monitoring is enabled | More<br>than one<br>item | 1        | 1                           | 0                           | Secondary<br>List address | ICM performs data gathering on a per region basis.                                           |

## 42.5.7 Security Features

When an undefined register access occurs, the URAD bit in the Interrupt Status Register (ICM\_ISR) is set if unmasked. Its source is then reported in the Undefined Access Status Register (ICM\_UASR). Only the first undefined register access is available through the ICM\_UASR.URAT field.

Several kinds of unspecified register accesses can occur:

- Unspecified structure member set to one detected when the descriptor is loaded
- Configuration register (ICM\_CFG) modified during active monitoring
- · Descriptor register (ICM DSCR) modified during active monitoring
- · Hash register (ICM HASH) modified during active monitoring
- · Write-only register read access

The URAD bit and the URAT field can only be reset by writing a 1 to the ICM CTRL.SWRST bit.

© 2022 Microchip Technology Inc.

# 42.6 Integrity Check Monitor (ICM) User Interface

Table 42-9: Register Mapping

| Offset    | Register                                      | Name        | Access     | Reset |
|-----------|-----------------------------------------------|-------------|------------|-------|
| 0x00      | Configuration Register                        | ICM_CFG     | Read/Write | 0x0   |
| 0x04      | Control Register                              | ICM_CTRL    | Write-only | _     |
| 0x08      | Status Register                               | ICM_SR      | Write-only | _     |
| 0x0C      | Reserved                                      | _           | _          | _     |
| 0x10      | Interrupt Enable Register                     | ICM_IER     | Write-only | _     |
| 0x14      | Interrupt Disable Register                    | ICM_IDR     | Write-only | _     |
| 0x18      | Interrupt Mask Register                       | ICM_IMR     | Read-only  | 0x0   |
| 0x1C      | Interrupt Status Register                     | ICM_ISR     | Read-only  | 0x0   |
| 0x20      | Undefined Access Status Register              | ICM_UASR    | Read-only  | 0x0   |
| 0x24-0x2C | Reserved                                      | _           | _          | _     |
| 0x30      | Region Descriptor Area Start Address Register | ICM_DSCR    | Read/Write | 0x0   |
| 0x34      | Region Hash Area Start Address Register       | ICM_HASH    | Read/Write | 0x0   |
| 0x38      | User Initial Hash Value 0 Register            | ICM_UIHVAL0 | Write-only | _     |
|           |                                               |             |            |       |
| 0x54      | User Initial Hash Value 7                     | ICM_UIHVAL7 | Write-only | _     |
| 0x58-0xFC | Reserved                                      |             | _          |       |

#### 42.6.1 ICM Configuration Register

Name: ICM\_CFG Address:0x40044000 Access: Read/Write

| 31 | 30    | 29 | 28     | 27 | 26     | 25       | 24    |
|----|-------|----|--------|----|--------|----------|-------|
| _  | _     | _  | _      | -  | I      | -        | _     |
| 23 | 22    | 21 | 20     | 19 | 18     | 17       | 16    |
| _  | _     | _  | _      | _  | 1      | -        | _     |
| 15 | 14    | 13 | 12     | 11 | 10     | 9        | 8     |
|    | UALGO |    | UIHASH | -  | -      | DUALBUFF | ASCD  |
| 7  | 6     | 5  | 4      | 3  | 2      | 1        | 0     |
|    | BE    | 3C |        | _  | SLBDIS | EOMDIS   | WBDIS |

#### **WBDIS: Write Back Disable**

0: Write Back Operations are permitted.

1: Write Back Operations are forbidden. Context register CDWBN bit is internally set to one and cannot be modified by a linked list element. The CDWBN bit of the ICM\_RCFG structure member has no effect.

When ASCD bit of the ICM\_CFG register is set, WBDIS bit value has no effect.

#### **EOMDIS: End of Monitoring Disable**

0: End of Monitoring is permitted

1: End of Monitoring is forbidden. The EOM bit of the ICM\_RCFG structure member has no effect.

#### **SLBDIS: Secondary List Branching Disable**

0: Branching to the Secondary List is permitted.

1: Branching to the Secondary List is forbidden. The NEXT field of the ICM\_RNEXT structure member has no effect and is always considered as zero.

#### **BBC: Bus Burden Control**

This field is used to control the burden of the ICM system bus. The number of system clock cycles between the end of the current processing and the next block transfer is set to 2<sup>BBC</sup>. Up to 32,768 cycles can be inserted.

#### **ASCD: Automatic Switch To Compare Digest**

0: Automatic mode is disabled.

1: When this mode is enabled, the ICM controller automatically switches to active monitoring after the first Main List pass. Both CDWBN and WBDIS bits have no effect. A one must be written to the EOM bit in ICM RCFG to terminate the monitoring.

#### **DUALBUFF: Dual Input Buffer**

0: Dual Input buffer mode is disabled.

1: Dual Input buffer mode is enabled.

#### **UIHASH: User Initial Hash Value**

- 0: The secure hash standard provides the initial hash value.
- 1: The initial hash value is programmable. Field UALGO provides the SHA algorithm. The ALGO field of the ICM\_RCFG structure member has no effect.

## **UALGO: User SHA Algorithm**

| Value | Name   | Description                |
|-------|--------|----------------------------|
| 0     | SHA1   | SHA1 algorithm processed   |
| 1     | SHA256 | SHA256 algorithm processed |
| 4     | SHA224 | SHA224 algorithm processed |

#### 42.6.2 ICM Control Register

Name: ICM\_CTRL
Address:0x40044004
Access: Write-only

| 31 | 30   | 29  | 28 | 27 | 26    | 25      | 24     |  |
|----|------|-----|----|----|-------|---------|--------|--|
| _  | _    | -   | _  | -  | 1     | 1       | _      |  |
| 23 | 22   | 21  | 20 | 19 | 18    | 17      | 16     |  |
| _  | _    | _   | _  | _  | _     | 1       | _      |  |
| 15 | 14   | 13  | 12 | 11 | 10    | 9       | 8      |  |
|    | RMEN |     |    |    | RMDIS |         |        |  |
| 7  | 6    | 5   | 4  | 3  | 2     | 1       | 0      |  |
|    | REH  | ASH |    | _  | SWRST | DISABLE | ENABLE |  |

#### • ENABLE: ICM Enable

0: No effect

1: When set to one, the ICM controller is activated.

#### • DISABLE: ICM Disable Register

0: No effect

1: The ICM controller is disabled. If a region is active, this region is terminated.

#### **SWRST: Software Reset**

0: No effect

1: Resets the ICM controller.

## **REHASH: Recompute Internal Hash**

0: No effect

1: When REHASH[i] is set to one, Region i digest is re-computed. This bit is only available when region monitoring is disabled.

#### **RMDIS: Region Monitoring Disable**

0: No effect

1: When bit RMDIS[i] is set to one, the monitoring of region with identifier i is disabled.

#### **RMEN: Region Monitoring Enable**

0: No effect

1: When bit RMEN[i] is set to one, the monitoring of region with identifier i is activated.

Monitoring is activated by default.

## 42.6.3 ICM Status Register

Name: ICM\_SR

Address:0x40044008
Access: Read-only

| 31 | 30    | 29 | 28 | 27 | 26       | 25 | 24     |  |
|----|-------|----|----|----|----------|----|--------|--|
| _  | _     | _  | _  | _  | _        | _  | _      |  |
| 23 | 22    | 21 | 20 | 19 | 18       | 17 | 16     |  |
| _  | -     | _  | _  | _  | _        | _  | _      |  |
| 15 | 14    | 13 | 12 | 11 | 10       | 9  | 8      |  |
|    | RMDIS |    |    |    | RAWRMDIS |    |        |  |
| 7  | 6     | 5  | 4  | 3  | 2        | 1  | 0      |  |
| _  | _     | _  | _  | _  | _        | _  | ENABLE |  |

#### **ENABLE: ICM Controller Enable Register**

0: ICM controller is disabled

1: ICM controller is activated

#### **RAWRMDIS: Region Monitoring Disabled Raw Status**

0: Region i monitoring has been activated by writing a 1 in RMEN[i] of ICM\_CTRL

1: Region i monitoring has been deactivated by writing a 1 in RMDIS[i] of ICM\_CTRL

## **RMDIS: Region Monitoring Disabled Status**

0: Region i is being monitored (occurs after integrity check value has been calculated and written to Hash area)

1: Region i monitoring is not being monitored

#### 42.6.4 ICM Interrupt Enable Register

Name: ICM\_IER
Address:0x40044010
Access: Write-only

| 31  | 30  | 29 | 28 | 27 | 26  | 25 | 24   |  |  |
|-----|-----|----|----|----|-----|----|------|--|--|
| _   | _   | _  | _  | _  |     | _  | URAD |  |  |
| 23  | 22  | 21 | 20 | 19 | 18  | 17 | 16   |  |  |
|     | RSU |    |    |    | REC |    |      |  |  |
| 15  | 14  | 13 | 12 | 11 | 10  | 9  | 8    |  |  |
|     | RWC |    |    |    | RBE |    |      |  |  |
| 7   | 6   | 5  | 4  | 3  | 2   | 1  | 0    |  |  |
| RDM |     |    | RI | HC |     |    |      |  |  |

#### RHC: Region Hash Completed Interrupt Enable

0: No effect

1: When RHC[/] is set to one, the Region i Hash Completed interrupt is enabled.

#### **RDM: Region Digest Mismatch Interrupt Enable**

0: No effect

1: When RDM[i] is set to one, the Region i Digest Mismatch interrupt is enabled.

#### **RBE: Region Bus Error Interrupt Enable**

0: No effect

1: When RBE[*i*] is set to one, the Region *i* Bus Error interrupt is enabled.

#### **RWC: Region Wrap Condition detected Interrupt Enable**

0: No effect

1: When RWC[i] is set to one, the Region i Wrap Condition interrupt is enabled.

#### **REC: Region End bit Condition Detected Interrupt Enable**

0: No effect

1: When REC[i] is set to one, the region i End bit Condition interrupt is enabled.

## **RSU: Region Status Updated Interrupt Disable**

0: No effect

1: When RSU[i] is set to one, the region i Status Updated interrupt is enabled.

#### **URAD: Undefined Register Access Detection Interrupt Enable**

0: No effect

1: The Undefined Register Access interrupt is enabled.

#### 42.6.5 ICM Interrupt Disable Register

Name: ICM\_IDR Address:0x40044014 Access: Write-only

| 31 | 30  | 29 | 28 | 27 | 26  | 25 | 24   |  |  |
|----|-----|----|----|----|-----|----|------|--|--|
| _  | _   | _  | _  | 1  | ı   | _  | URAD |  |  |
| 23 | 22  | 21 | 20 | 19 | 18  | 17 | 16   |  |  |
|    | RSU |    |    |    | REC |    |      |  |  |
| 15 | 14  | 13 | 12 | 11 | 10  | 9  | 8    |  |  |
|    | RWC |    |    |    | RBE |    |      |  |  |
| 7  | 6   | 5  | 4  | 3  | 2   | 1  | 0    |  |  |
|    | RDM |    |    |    | RI  | HC |      |  |  |

#### RHC: Region Hash Completed Interrupt Disable

0: No effect

1: When RHC[i] is set to one, the Region i Hash Completed interrupt is disabled.

#### **RDM: Region Digest Mismatch Interrupt Disable**

0: No effect

1: When RDM[i] is set to one, the Region i Digest Mismatch interrupt is disabled.

#### **RBE: Region Bus Error Interrupt Disable**

0: No effect

1: When RBE[i] is set to one, the Region i Bus Error interrupt is disabled.

#### **RWC: Region Wrap Condition Detected Interrupt Disable**

0: No effect

1: When RWC[i] is set to one, the Region i Wrap Condition interrupt is disabled.

#### **REC: Region End bit Condition detected Interrupt Disable**

0: No effect

1: When REC[i] is set to one, the region i End bit Condition interrupt is disabled.

## **RSU: Region Status Updated Interrupt Disable**

0: No effect

1: When RSU[i] is set to one, the region i Status Updated interrupt is disabled.

#### **URAD: Undefined Register Access Detection Interrupt Disable**

0: No effect

1: Undefined Register Access Detection interrupt is disabled.

## 42.6.6 ICM Interrupt Mask Register

Name: ICM\_IMR
Address:0x40044018
Access: Read-only

| 31  | 30  | 29 | 28 | 27  | 26  | 25 | 24   |  |
|-----|-----|----|----|-----|-----|----|------|--|
| _   | _   | _  | _  | ı   |     | _  | URAD |  |
| 23  | 22  | 21 | 20 | 19  | 18  | 17 | 16   |  |
| RSU |     |    |    | REC |     |    |      |  |
| 15  | 14  | 13 | 12 | 11  | 10  | 9  | 8    |  |
|     | RWC |    |    |     | RBE |    |      |  |
| 7   | 6   | 5  | 4  | 3   | 2   | 1  | 0    |  |
|     | RDM |    |    | RHC |     |    |      |  |

#### **RHC: Region Hash Completed Interrupt Mask**

0: When RHC[i] is set to zero, the interrupt is disabled for region i.

1: When RHC[i] is set to one, the interrupt is enabled for region i.

#### **RDM: Region Digest Mismatch Interrupt Mask**

0: When RDM[/] is set to zero, the interrupt is disabled for region i.

1: When RDM[i] is set to one, the interrupt is enabled for region i.

#### **RBE: Region Bus Error Interrupt Mask**

0: When RBE[i] is set to zero, the interrupt is disabled for region i.

1: When RBE[i] is set to one, the interrupt is enabled for region i.

#### **RWC: Region Wrap Condition Detected Interrupt Mask**

0: When RWC[i] is set to zero, the interrupt is disabled for region i.

1: When RWC[i] is set to one, the interrupt is enabled for region i.

#### **REC: Region End bit Condition Detected Interrupt Mask**

0: When REC[i] is set to zero, the interrupt is disabled for region i.

1: When REC[/] is set to one, the interrupt is enabled for region i.

## **RSU: Region Status Updated Interrupt Mask**

0: When RSU[i] is set to zero, the interrupt is disabled for region i.

1: When RSU[i] is set to one, the interrupt is enabled for region i.

#### **URAD: Undefined Register Access Detection Interrupt Mask**

0: Interrupt is disabled

1: Interrupt is enabled.

#### 42.6.7 ICM Interrupt Status Register

Name: ICM\_ISR

Address:0x4004401C Access: Read-only

| 31 | 30  | 29 | 28 | 27 | 26  | 25   | 24   |  |
|----|-----|----|----|----|-----|------|------|--|
| _  | _   | -  | _  | _  | -   |      | URAD |  |
| 23 | 22  | 21 | 20 | 19 | 18  | 17   | 16   |  |
|    | RSU |    |    |    | REC |      |      |  |
| 15 | 14  | 13 | 12 | 11 | 10  | 9    | 8    |  |
|    | RWC |    |    |    | RBE |      |      |  |
| 7  | 6   | 5  | 4  | 3  | 2   | 1    | 0    |  |
|    | RDM |    |    |    | RH  | HC . |      |  |

#### **RHC: Region Hash Completed**

When RHC[i] is set, it indicates that the ICM has completed the region with identifier i.

#### **RDM: Region Digest Mismatch**

When RDM[*i*] is set, it indicates that there is a digest comparison mismatch between the hash value of the region with identifier *i* and the reference value located in the Hash Area.

#### **RBE: Region Bus Error**

When RBE[i] is set, it indicates that a bus error has been detected while hashing memory region i.

#### **RWC: Region Wrap Condition Detected**

When RWC[i] is set, it indicates that a wrap condition has been detected.

#### **REC: Region End bit Condition Detected**

When REC[i] is set, it indicates that an end bit condition has been detected.

#### **RSU: Region Status Updated Detected**

When RSU[/] is set, it indicates that a region status updated condition has been detected.

#### **URAD: Undefined Register Access Detection Status**

0: No undefined register access has been detected since the last SWRST.

1: At least one undefined register access has been detected since the last SWRST.

The URAD bit is only reset by the SWRST bit in the ICM\_CTRL register.

The URAT field in the ICM\_UASR indicates the unspecified access type.

## 42.6.8 ICM Undefined Access Status Register

Name: ICM\_UASR Address:0x40044020 Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24 |
|----|----|----|----|----|----|------|----|
| _  | _  | _  | _  |    | -  | ı    | _  |
| 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 |
| _  | _  | _  | _  | _  | -  | -    | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8  |
| _  | _  | _  | _  | _  | -  | ı    | _  |
| 7  | 6  | 5  | 4  | 3  | 2  | 1    | 0  |
| _  | _  | _  | _  | _  |    | URAT |    |

## **URAT: Undefined Register Access Trace**

| Value | Name                 | Description                                                                     |
|-------|----------------------|---------------------------------------------------------------------------------|
| 0     | UNSPEC_STRUCT_MEMBER | Unspecified structure member set to one detected when the descriptor is loaded. |
| 1     | ICM_CFG_MODIFIED     | ICM_CFG modified during active monitoring.                                      |
| 2     | ICM_DSCR_MODIFIED    | ICM_DSCR modified during active monitoring.                                     |
| 3     | ICM_HASH_MODIFIED    | ICM_HASH modified during active monitoring                                      |
| 4     | READ_ACCESS          | Write-only register read access                                                 |

Only the first Undefined Register Access Trace is available through the URAT field.

The URAT field is only reset by the SWRST bit in the ICM\_CTRL register.

## 42.6.9 ICM Descriptor Area Start Address Register

Name: ICM\_DSCR Address:0x40044030 Access: Read/Write

| 31 | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|----|------|----|----|----|----|----|----|--|--|--|--|
|    | DASA |    |    |    |    |    |    |  |  |  |  |
| 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|    | DASA |    |    |    |    |    |    |  |  |  |  |
| 15 | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|    |      |    | DA | SA |    |    |    |  |  |  |  |
| 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
| DA | SA   | -  | -  | -  | _  | _  | _  |  |  |  |  |

## **DASA: Descriptor Area Start Address**

The start address is a multiple of the total size of the data structure (64 bytes).

## 42.6.10 ICM Hash Area Start Address Register

Name: ICM\_HASH Address:0x40044034 Access: Read/Write

| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
|------|------|----|----|----|----|----|----|--|--|--|--|
|      | HASA |    |    |    |    |    |    |  |  |  |  |
| 23   | 22   | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|      | HASA |    |    |    |    |    |    |  |  |  |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
|      | HASA |    |    |    |    |    |    |  |  |  |  |
| 7    | 6    | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
| HASA | _    | -  | _  | _  | _  | _  | _  |  |  |  |  |

## **HASA: Hash Area Start Address**

This field points at the Hash memory location. The address must be a multiple of 128 bytes.

## 42.6.11 ICM User Initial Hash Value Register

Name: ICM\_UIHVALx [x=0..7]

Address:0x40044038
Access: Write-only

| 31 | 30  | 29 | 28 | 27        | 26 | 25 | 24 |
|----|-----|----|----|-----------|----|----|----|
|    | VAL |    |    |           |    |    |    |
| 23 | 22  | 21 | 20 | 19        | 18 | 17 | 16 |
|    |     |    | V  | <b>AL</b> |    |    |    |
| 15 | 14  | 13 | 12 | 11        | 10 | 9  | 8  |
|    | VAL |    |    |           |    |    |    |
| 7  | 6   | 5  | 4  | 3         | 2  | 1  | 0  |
|    | VAL |    |    |           |    |    |    |

#### **VAL: Initial Hash Value**

When UIHASH bit of IMC\_CFG register is set, the Initial Hash Value is user-programmable.

To meet the desired standard, use the following example values.

For ICM\_UIHVAL0 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0x67452301 | SHA1 algorithm   |  |
| 0xC1059ED8 | SHA224 algorithm |  |
| 0x6A09E667 | SHA256 algorithm |  |

## For ICM\_UIHVAL1 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0xEFCDAB89 | SHA1 algorithm   |  |
| 0x367CD507 | SHA224 algorithm |  |
| 0xBB67AE85 | SHA256 algorithm |  |

## For ICM\_UIHVAL2 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0x98BADCFE | SHA1 algorithm   |  |
| 0x3070DD17 | SHA224 algorithm |  |
| 0x3C6EF372 | SHA256 algorithm |  |

## For ICM\_UIHVAL3 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0x10325476 | SHA1 algorithm   |  |
| 0xF70E5939 | SHA224 algorithm |  |
| 0xA54FF53A | SHA256 algorithm |  |

## For ICM\_UIHVAL4 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0xC3D2E1F0 | SHA1 algorithm   |  |
| 0xFFC00B31 | SHA224 algorithm |  |
| 0x510E527F | SHA256 algorithm |  |

## For ICM\_UIHVAL5 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0x68581511 | SHA224 algorithm |  |
| 0x9B05688C | SHA256 algorithm |  |

## For ICM\_UIHVAL6 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0x64F98FA7 | SHA224 algorithm |  |
| 0x1F83D9AB | SHA256 algorithm |  |

## For ICM\_UIHVAL7 field:

| Example    | Comment          |  |
|------------|------------------|--|
| 0xBEFA4FA4 | SHA224 algorithm |  |
| 0x5BE0CD19 | SHA256 algorithm |  |

## Example of Initial Value for SHA-1 Algorithm

|                   | Address Offset / Byte Lane |             |            |           |
|-------------------|----------------------------|-------------|------------|-----------|
| Register Address  | 0x3 / 31:24                | 0x2 / 23:16 | 0x1 / 15:8 | 0x0 / 7:0 |
| 0x000 ICM_UIHVAL0 | 01                         | 23          | 45         | 67        |
| 0x004 ICM_UIHVAL1 | 89                         | ab          | cd         | ef        |
| 0x008 ICM_UIHVAL2 | fe                         | dc          | ba         | 98        |
| 0x00C ICM_UIHVAL3 | 76                         | 54          | 32         | 10        |
| 0x010 ICM_UIHVAL4 | f0                         | e1          | d2         | с3        |

© 2022 Microchip Technology Inc. DS60001717B-page 1021

## 43. Classical Public Key Cryptography Controller (CPKCC)

## 43.1 Description

The Classical Public Key Cryptography Controller (CPKCC) is a Microchip macrocell that processes public key cryptography algorithm calculus in both GF(p) and GF(2^n) fields. The ROMed CPKCL, the Classical Public Key Cryptography Library, is the library built on the top of the CPKCC.

The Classical Public Key Cryptography Library includes complete implementation of the following public key cryptography algorithms:

- · RSA, DSA:
  - Modular Exponentiation with CRT up to 6144 bits
  - Modular Exponentiation without CRT up to 5408 bits
  - Prime generation
  - Utilities: GCD/modular Inverse, Divide, Modular reduction, Multiply, ...
- · Elliptic Curves:
  - ECDSA up to 1504 bits
  - Point Multiply,
  - Point Add/Doubling
  - Elliptic Curves in GF(p) or GF(2^n)
  - Choice of the curves parameters so compatibility with NIST Curves or others.
- · Deterministic Random Number Generation (DRNG ANSI X9.31) for DSA

## 43.2 Product Dependencies

#### 43.2.1 Power Management

The CPKCC is not continuously clocked. The CPCKCC interface is clocked through the Power Management Controller (PMC).

## 43.2.2 Interrupt Sources

The CPKCC has an interrupt line connected to the Nested Vector Interrupt Controller (NVIC). Handling interrupts requires programming the NVIC before configuring the CPKCC.

## 43.3 Functional Description

The CPKCC macrocell is managed by the CPKCL Library available in the ROM memory of the microcontroller. The user interface of the CPKCC is not described in this chapter.

The usage description of the CPKCC and its associated Library is provided in a separate document. Contact a Microchip Sales Representative for further details.

© 2022 Microchip Technology Inc. DS60001717B-page 1023

## 44. True Random Number Generator (TRNG)

## 44.1 Description

The True Random Number Generator (TRNG) passes the American NIST Special Publication 800-22 (A Statistical Test Suite for Random and Pseudorandom Number Generators for Cryptographic Applications) and the Diehard Suite of Tests.

The TRNG may be used as an entropy source for seeding an NIST approved DRNG (Deterministic RNG) as required by FIPS PUB 140-2 and 140-3.

#### 44.2 Embedded Characteristics

- · Passes NIST Special Publication 800-22 Test Suite
- · Passes Diehard Suite of Tests
- May be used as Entropy Source for seeding an NIST approved DRNG (Deterministic RNG) as required by FIPS PUB 140-2 and 140-3
- Provides a 32-bit Random Number Every 84 Clock Cycles

#### 44.3 Block Diagram

Figure 44-1: TRNG Block Diagram



## 44.4 Product Dependencies

#### 44.4.1 Power Management

The TRNG interface may be clocked through the Power Management Controller (PMC), thus the programmer must first configure the PMC to enable the TRNG user interface clock. The user interface clock is independent from any clock that may be used in the entropy source logic circuitry. The source of entropy can be enabled before enabling the user interface clock.

#### 44.4.2 Interrupt Sources

The TRNG interface has an interrupt line connected to the Interrupt Controller. In order to handle interrupts, the Interrupt Controller must be programmed before configuring the TRNG.

Table 44-1: Peripheral IDs

| Instance | ID |
|----------|----|
| TRNG     | 33 |

## 44.5 Functional Description

As soon as the TRNG is enabled in the control register (TRNG\_CR), the generator provides one 32-bit value every 84 clock cycles. The TRNG interrupt line can be enabled in the TRNG\_IER (respectively disabled in the TRNG\_IDR). This interrupt is set when a new random value is available and is cleared when the status register (TRNG\_ISR) is read. The flag DATRDY of the (TRNG\_ISR) is set when the random data is ready to be read out on the 32-bit output data register (TRNG\_ODATA).

The normal mode of operation checks that the status register flag equals 1 before reading the output data register when a 32-bit random value is required by the software application.

Figure 44-2: TRNG Data Generation Sequence



# 44.6 True Random Number Generator (TRNG) User Interface

Table 44-2: Register Mapping

| Offset    | Register                   | Name       | Access     | Reset       |
|-----------|----------------------------|------------|------------|-------------|
| 0x00      | Control Register           | TRNG_CR    | Write-only | _           |
| 0x00-0x0C | Reserved                   | _          | _          | -           |
| 0x10      | Interrupt Enable Register  | TRNG_IER   | Write-only | _           |
| 0x14      | Interrupt Disable Register | TRNG_IDR   | Write-only | _           |
| 0x18      | Interrupt Mask Register    | TRNG_IMR   | Read-only  | 0x0000_0000 |
| 0x1C      | Interrupt Status Register  | TRNG_ISR   | Read-only  | 0x0000_0000 |
| 0x20-0x4C | Reserved                   | _          | _          | -           |
| 0x50      | Output Data Register       | TRNG_ODATA | Read-only  | 0x0000_0000 |
| 0x54-0xFC | Reserved                   | _          | _          | _           |

## 44.6.1 TRNG Control Register

Name:TRNG\_CR Address:0x40048000 Access: Write-only

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24     |
|----|-----|----|----|----|----|----|--------|
|    |     |    | K  | ΞY |    |    |        |
| 23 | 22  | 21 | 20 | 19 | 18 | 17 | 16     |
|    | KEY |    |    |    |    |    |        |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8      |
|    |     |    | K  | ΞY |    |    |        |
| 7  | 6   | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _   | _  | _  | _  | _  | _  | ENABLE |

## **ENABLE: Enables the TRNG to Provide Random Values**

0: Disables the TRNG.

1: Enables the TRNG if 0x524E47 ("RNG" in ASCII) is written in KEY field at the same time.

## **KEY: Security Key**

| Value    | Name   | Description                                                       |
|----------|--------|-------------------------------------------------------------------|
| 0x524E47 | PASSWD | Writing any other value in this field aborts the write operation. |

## 44.6.2 TRNG Interrupt Enable Register

Name: TRNG\_IER
Address:0x40048010
Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     |
|----|----|----|----|----|----|----|--------|
| _  | _  | _  | _  | _  | _  | _  | _      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
| _  | ı  | ı  | ı  | -  | ı  | ı  | _      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
| _  | ı  | -  | -  | -  | -  | ı  | _      |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _  | _  | _  | _  | _  | _  | DATRDY |

## **DATRDY: Data Ready Interrupt Enable**

0: No effect.

<sup>1:</sup> Enables the corresponding interrupt.

## 44.6.3 TRNG Interrupt Disable Register

Name: TRNG\_IDR
Address:0x40048014
Access: Write-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     |
|----|----|----|----|----|----|----|--------|
| _  | _  | 1  | _  | 1  | 1  | 1  | _      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
| _  | _  | _  | _  | -  | -  | _  | _      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
| _  | _  | -  | _  | -  | -  | -  | _      |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _  | _  | _  | _  | _  | _  | DATRDY |

## **DATRDY: Data Ready Interrupt Disable**

0: No effect.

<sup>1:</sup> Disables the corresponding interrupt.

## 44.6.4 TRNG Interrupt Mask Register

Name: TRNG\_IMR Address:0x40048018 Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     |
|----|----|----|----|----|----|----|--------|
| _  | _  | -  | _  | _  | _  | _  | _      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
| _  | ı  | I  | _  | -  | ı  | ı  | _      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
| _  | ı  | ı  | _  | -  | -  | -  | _      |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _  | _  | _  | _  | _  | _  | DATRDY |

## **DATRDY: Data Ready Interrupt Mask**

0: The corresponding interrupt is not enabled.

<sup>1:</sup> The corresponding interrupt is enabled.

## 44.6.5 TRNG Interrupt Status Register

Name: TRNG\_ISR Address:0x4004801C Access: Read-only

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     |
|----|----|----|----|----|----|----|--------|
| _  | _  | -  | _  | _  | _  | _  | _      |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16     |
| _  | -  | I  | _  | _  | ı  | ı  | _      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      |
|    |    | 1  | _  | _  | _  | _  | _      |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
| _  | _  | _  | _  | _  | _  | _  | DATRDY |

## **DATRDY: Data Ready**

0: Output data is not valid or TRNG is disabled.

1: New random value is completed.

DATRDY is cleared when this register is read.

## 44.6.6 TRNG Output Data Register

Name: TRNG\_ODATA
Address:0x40048050
Access: Read-only

| <br>31 | 30 | 29       | 28  | 27  | 26       | 25 | 24 |
|--------|----|----------|-----|-----|----------|----|----|
|        |    |          | OD. | ATA |          |    |    |
| <br>23 | 22 | 21       | 20  | 19  | 18       | 17 | 16 |
|        |    |          | OD. | ATA |          |    |    |
| <br>15 | 14 | 13       | 12  | 11  | 10       | 9  | 8  |
|        |    |          | OD. | ATA |          |    |    |
| <br>7  | 6  | 5        | 4   | 3   | 2        | 1  | 0  |
|        |    | <u>-</u> | OD. | ATA | <u>-</u> | ·  |    |
|        |    |          |     |     |          |    |    |

**ODATA: Output Data** 

The 32-bit Output Data register contains the 32-bit random data.

## 45. USB Full-Speed Interface (USBFS)

## 45.1 Description

The USB Full-Speed Interface (USBFS) complies with the Universal Serial Bus (USB) 2.0 specification.

Each pipe/endpoint can be configured in one of several USB transfer types. It can be associated with one, two or three banks of a DPRAM used to store the current data payload. If two or three banks are used, then one DPRAM bank is read or written by the CPU or the DMA, while the other is read or written by the USBFS core. This feature is mandatory for isochronous pipes/endpoints.

Table 45-1 describes the hardware configuration of the USB MCU device.

Table 45-1: Description of USB Pipes/Endpoints

| Pipe/<br>Endpoint | Mnemonic | Max. No.<br>Banks | DMA | High Band<br>Width | Max. Pipe/<br>Endpoint Size | Туре                               |
|-------------------|----------|-------------------|-----|--------------------|-----------------------------|------------------------------------|
| 0                 | PEP_0    | 1                 | _   | _                  | 64                          | Control                            |
| 1                 | PEP_1    | 3                 | Υ   | N                  | 64                          | Isochronous/Bulk/Interrupt/Control |
| 2                 | PEP_2    | 3                 | Υ   | N                  | 64                          | Isochronous/Bulk/Interrupt/Control |
| 3                 | PEP_3    | 2                 | Υ   | Y                  | 64                          | Isochronous/Bulk/Interrupt/Control |
| 4                 | PEP_4    | 2                 | Υ   | Y                  | 64                          | Isochronous/Bulk/Interrupt/Control |
| 5                 | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 6                 | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 7                 | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 8                 | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 9                 | _        | -                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 10                | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |
| 11                | _        | _                 | _   | _                  | _                           | Isochronous/Bulk/Interrupt/Control |

#### 45.2 Embedded Characteristics

- · Compatible with the USB 2.0 Specification
- Supports Full-Speed (12 Mbps) Communication
- 5 Pipes/Endpoints
- · 512 bytes of Embedded Dual-Port RAM (DPRAM) for Pipes/Endpoints
- · Up to 3 Memory Banks per Pipe/Endpoint (not for Control Pipe/Endpoint)
- Flexible Pipe/Endpoint Configuration and Management with Dedicated DMA Channels
- · On-Chip Transceivers including Pull-ups/Pull-downs

## 45.3 Block Diagram

The USBFS provides a hardware device to interface a USB link to a data flow stored in a dual-port RAM (DPRAM).

The USBFS requires a 48 MHz ± 0.25% reference clock, which is the USB generic clock generated from one of the power management controller oscillators, optionally through one of the power management controller PLLs.

The 48 MHz clock is used to generate a 12 MHz full-speed bit clock from the received USB differential data and to transmit data according to full-speed USB device tolerance. Clock recovery is achieved by a digital phase-locked loop (a DPLL, not represented), which complies with the USB jitter specifications.

© 2022 Microchip Technology Inc.

Figure 45-1: USBFS Block Diagram



## 45.3.1 Application Block Diagram

#### 45.3.1.1 Device Mode

**Bus-Powered Device** 

Figure 45-2: Bus-Powered Device Application Block Diagram



Self-Powered Device

Figure 45-3: Self-Powered Device Application Block Diagram



#### 45.3.1.2 Host Mode

Figure 45-4: Host Application Block Diagram



#### 45.3.2 I/O Lines Description

Table 45-2: I/O Lines Description

| Pln Name | Pin Description                          | Туре         |
|----------|------------------------------------------|--------------|
| USB_DM   | Full-Speed Differential Data Line - Port | Input/Output |
| USB_DP   | Full-Speed Differential Data Line + Port | Input/Output |

#### 45.4 Product Dependencies

In order to use this module, other parts of the system must be configured correctly, as described below.

#### 45.4.1 I/O Lines

The VBOF pin is multiplexed with I/O controller lines and may also be multiplexed with lines of other peripherals. In order to use it with the USBFS, the user must first configure the I/O controller to assign it to the USBFS peripheral functions. If VBOF is not used by the application, the corresponding pin can be used for other purposes by the I/O controller or by other peripherals.

#### 45.4.2 Clocks

The clock for the USBFS bus interface is generated by the Power Management Controller. This clock can be enabled or disabled in the Power Management Controller. It is recommended to disable the USBFS before disabling the clock, to avoid freezing the USBFS in an undefined state.

The 48 MHz USB clock is generated by a dedicated generic clock from the Power Management Controller. Before using the USB, the user must ensure that the USB generic clock (UHDPCK) is enabled at 48 MHz in the Power Management Controller.

Before enabling the USBFS clock in the Power Management Controller, the USBFS must be enabled (USBFS\_CTRL.USBE = 1 and USBFS\_CTRL.FRZCLK = 0).

#### 45.4.3 Interrupts

The USBFS interrupt requires the interrupt controller. Using the USBFS interrupt requires the interrupt controller to be programmed first.

Table 45-3: Peripheral IDs

| Instance | ID |  |  |
|----------|----|--|--|
| USBFS    | 22 |  |  |

#### 45.4.4 USB Pipe/Endpoint x FIFO Data Register (USBFIFOxDATA)

The application has access to each pipe/endpoint FIFO through its reserved 32 KB address space. The application can access a 64-KB buffer linearly or fixedly as the DPRAM address increment is fully handled by hardware. Byte, half-word and word accesses are supported. Data should be accessed in a big-endian way.

Disabling the USBFS (by writing a zero to the USBFS\_CTRL.USBE bit) does not reset the DPRAM.

#### 45.5 Functional Description

#### 45.5.1 USB General Operation

#### 45.5.1.1 Power-On and Reset

Figure 45-5 describes the USBFS general states.

Figure 45-5: General States



After a hardware reset, the USBFS is in the Reset state. In this state:

- The USBFS is disabled. The USBFS Enable bit in the General Control register (USBFS CTRL.USBE) is zero.
- The USBFS clock is stopped in order to minimize the power consumption. The Freeze USB Clock bit (USBFS\_CTRL.FRZCLK) is set.
- The transceiver is in Suspend mode.
- The internal states and registers of the Device and Host modes are reset.
- · The DPRAM is not cleared and is accessible.

After writing a one to USBFS\_CTRL.USBE, the USBFS enters the Device or the Host mode in idle state.

The USBFS can be disabled at any time by writing a zero to USBFS\_CTRL.USBE. In fact, writing a zero to USBFS\_CTRL.USBE acts as a hardware reset, except that the USBFS\_CTRL.FRZCLK and USBFS\_CTRL.UIMOD bits are not reset.

#### 45.5.1.2 Interrupts

One interrupt vector is assigned to the USB interface. Figure 45-6 shows the structure of the USB interrupt system.

Figure 45-6: Interrupt System



See Section 45.5.2.17 "Interrupts" and Section 45.5.3.13 "Interrupts" for further details about device and host interrupts.

There are two kinds of general interrupts: processing, i.e., their generation is part of the normal processing, and exception, i.e., errors (not related to CPU exceptions).

#### 45.5.1.3 Power Modes

USB Suspend Mode

The Suspend Interrupt bit in the Device Global Interrupt register (USBFS\_DEVISR.SUSP) indicates that the USB line is in Suspend mode.

Clock Frozen

The USBFS can be frozen when the USB line is in Suspend mode, by writing a one to the USBFS\_CTRL.FRZCLK bit, which reduces power consumption.

In this case, it is still possible to access the following:

· USBFS CTRL.FRZCLK and USBFS CTRL.USBE bits

Moreover, when USBFS\_CTRL.FRZCLK = 1, only the asynchronous interrupt sources can trigger the USB interrupt:

- Wake-up Interrupt (USBFS DEVISR.WAKEUP)
- · Host Wake-up Interrupt (USBFS HSTISR.HWUPI)

#### 45.5.1.4 DPRAM Management

Pipes and endpoints can only be allocated in ascending order, from pipe/endpoint 0 to the last pipe/endpoint to be allocated. The user should therefore configure them in the same order.

The allocation of a pipe/endpoint x starts when the Endpoint Memory Allocate bit in the Endpoint x Configuration register (USBFS\_DEVEPTCFGx.ALLOC) is written to one. Then, the hardware allocates a memory area in the DPRAM and inserts it between the x-1 and x+1 pipes/endpoints. The x+1 pipe/endpoint memory window slides up and its data is lost. Note that the following pipe/endpoint memory windows (from x+2) do not slide.

Disabling a pipe, by writing a zero to the Pipe x Enable bit in the Pipe Enable/Reset register (USBFS\_HSTPIP.PENx), or disabling an endpoint, by writing a zero to the Endpoint x Enable bit in the Device Endpoint register (USBFS\_DEVEPT.EPENx), resets neither the USBFS DEVEPTCFGx.ALLOC bit nor the Pipe/Endpoint configuration:

- · Pipe Configuration
  - Pipe Banks (USBFS HSTPIPCFGx.PBK)
  - Pipe Size (USBFS HSTPIPCFGx.PSIZE)
  - Pipe Token (USBFS HSTPIPCFGx.PTOKEN)
  - Pipe Type (USBFS HSTPIPCFGx.PTYPE)
  - Pipe Endpoint Number (USBFS HSTPIPCFGx.PEPNUM)
  - Pipe Interrupt Request Frequency (USBFS\_HSTPIPCFGx.INTFRQ)
- · Endpoint Configuration
  - Endpoint Banks (USBFS DEVEPTCFGx.EPBK)
  - Endpoint Size (USBFS DEVEPTCFGx. EPSIZE)
  - Endpoint Direction (USBFS DEVEPTCFGx.EPDIR)
  - Endpoint Type (USBFS\_DEVEPTCFGx.EPTYPE)

To free the memory area allocated to a given endpoint, the user should write a zero to the USBFS\_DEVEPTCFGx.ALLOC bit. The x+1 pipe/endpoint memory window then slides down and its data is lost. Note that the following pipe/endpoint memory windows (from x+2) do not slide.

Figure 45-7 illustrates the allocation and reorganization of the DPRAM in a typical example.

Figure 45-7: Allocation and Reorganization of the DPRAM



1. Pipes/endpoints 0 to 5 are enabled, configured and allocated in ascending order. Each pipe/endpoint then owns a memory area in the DPRAM.

- 2. Pipe/endpoint 3 is disabled, but its memory is kept allocated by the controller.
- 3. In order to free its memory, its USBFS\_DEVEPTCFGx.ALLOC bit is written to zero. The pipe/endpoint 4 memory window slides down, but pipe/endpoint 5 does not move.
- 4. If the user chooses to reconfigure pipe/endpoint 3 with a larger size, the controller allocates a memory area after the pipe/endpoint 2 memory area and automatically slides up the pipe/endpoint 4 memory window. Pipe/endpoint 5 does not move and a memory conflict appears as the memory windows of pipes/endpoints 4 and 5 overlap. The data of these pipes/endpoints is potentially lost.
  - **Note 1:** The data of pipe/endpoint 0 cannot be lost (except if it is de-allocated) as the memory allocation and de-allocation may affect only higher pipes/endpoints.
    - 2: Deactivating then reactivating the same pipe/endpoint with the same configuration only modifies temporarily the controller DPRAM pointer and size for this pipe/endpoint. Nothing changes in the DPRAM. Higher endpoints seem not to have been moved and their data is preserved as long as nothing has been written or received into them while changing the allocation state of the first pipe/endpoint.
    - 3: When the user writes a one to the USBFS\_DEVEPTCFGx.ALLOC bit, the Configuration OK Status bit (USBFS\_DEVEPTISRx.CFGOK) is set only if the configured size and number of banks are correct as compared to the end-point maximum allowed values and to the maximum FIFO size (i.e. the DPRAM size). The USBFS\_DEVEPTISRx.CFGOK value does not consider memory allocation conflicts.

#### 45.5.1.5 Pad Suspend

Figure 45-8 shows the pad behavior.

Figure 45-8: Pad Behavior



- In Idle state, the pad is put in Low-power consumption mode, i.e., the differential receiver of the USB pad is off, and internal pull-downs with a strong value (15 K) are set in both DP/DM to avoid floating lines.
- · In Active state, the pad is working.

Figure 45-9 illustrates the pad events leading to a PAD state change.

Figure 45-9: Pad Events



The USBFS\_DEVISR.SUSP bit is set and the Wake-Up Interrupt (USBFS\_DEVISR.WAKEUP) bit is cleared when a USB "Suspend" state has been detected on the USB bus. This event automatically puts the USB pad in Idle state. The detection of a non-idle event sets USBFS\_DEVISR.WAKEUP, clears USBFS\_DEVISR.SUSP and wakes up the USB pad.

The pad goes to the Idle state if the USBFS is disabled or if the USBFS\_DEVCTRL.DETACH bit is written to one. It returns to the Active state when USBFS\_CTRL.USBE = 1 and USBFS\_DEVCTRL.DETACH = 0.

#### 45.5.2 USB Device Operation

#### 45.5.2.1 Introduction

In addition to the default control endpoint, 5 endpoints are provided, which can be configured with an isochronous, bulk or interrupt type, as described in Table 45-1.

As the Device mode starts in Idle state, the pad consumption is reduced to the minimum.

#### 45.5.2.2 Power-On and Reset

Figure 45-10 describes the USBFS Device mode main states.

Figure 45-10: Device Mode States



After a hardware reset, the USBFS Device mode is in Reset state. In this state:

- The USBFS clock is stopped to minimize power consumption (USBFS CTRL.FRZCLK is written to one).
- · The internal registers of the Device mode are reset.
- The endpoint banks are de-allocated.
- USB\_DP is not pulled up (USBFS\_DEVCTRL.DETACH = 1).

USB\_DP is pulled up as soon as the USBFS\_DEVCTRL.DETACH bit is written to zero.

When the USBFS is enabled (USBFS\_CTRL.USBE = 1) in Device mode (USBFS\_CTRL.UIMOD = 1), its Device mode state enters Idle state with minimal power consumption. This does not require the USBFS clock to be activated.

The USBFS Device mode can be disabled and reset at any time by disabling the USBFS (by writing a zero to USBFS\_CTRL.USBE) or when the Host mode is enabled (USBFS\_CTRL.UIMOD = 0).

#### 45.5.2.3 USB Reset

The USB bus reset is managed by hardware. It is initiated by a connected host.

When a USB reset is detected on the USB line, the following operations are performed by the controller:

- · All endpoints are disabled, except the default control endpoint.
- The default control endpoint is reset (see Section 45.5.2.4 "Endpoint Reset" for more details).
- The data toggle sequence of the default control endpoint is cleared.
- · At the end of the reset process, the End of Reset (USBFS\_DEVISR.EORST) bit is set.

#### 45.5.2.4 Endpoint Reset

An endpoint can be reset at any time by writing a one to the Endpoint x Reset bit USBFS\_DEVEPT.EPRSTx. This is recommended before using an endpoint upon hardware reset or when a USB bus reset has been received. This resets:

- · the internal state machine of the endpoint
- · the receive and transmit bank FIFO counters
- all registers of the endpoint (USBFS\_DEVEPTCFGx, USBFS\_DEVEPTISRx, USBFS\_DEVEPTIMRx), except its configuration (USBFS\_DEVEPTCFGx.ALLOC, USBFS\_DEVEPTCFGx.EPBK, USBFS\_DEVEPTCFGx.EPSIZE, USBFS\_DEVEPTCFGx.EPDIR, USBFS\_DEVEPTCFGx.EPTYPE) and the Data Toggle Sequence (USBFS\_DEVEPTISRx.DTSEQ) field

Note: The interrupt sources located in the USBFS\_DEVEPTISRx register are not cleared when a USB bus reset has been received.

The endpoint configuration remains active and the endpoint is still enabled.

The endpoint reset may be associated with a clear of the data toggle sequence as an answer to the CLEAR\_FEATURE USB request. This can be achieved by writing a one to the Reset Data Toggle Set bit in the Device Endpoint Enable Register (USBFS\_DEVEPTIERx.RST-DTS) (this sets the Reset Data Toggle (USBFS\_DEVEPTIMRx.RSTDT) bit).

In the end, the user has to write a zero to the USBFS DEVEPT.EPRSTx bit to complete the reset operation and to start using the FIFO.

#### 45.5.2.5 Endpoint Activation

The endpoint is maintained inactive and reset (see Section 45.5.2.4 "Endpoint Reset" for more details) as long as it is disabled (USBFS DEVEPT.EPENx = 0). USBFS DEVEPTISRx.DTSEQ is also reset.

The algorithm represented on Figure 45-11 must be followed in order to activate an endpoint.

Figure 45-11: Endpoint Activation Algorithm



As long as the endpoint is not correctly configured (USBFS\_HSTPIPISRx.CFGOK = 0), the controller does not acknowledge the packets sent by the host to this endpoint.

The USBFS\_HSTPIPISRx.CFGOK bit is set provided that the configured size and number of banks are correct as compared to the end-point maximal allowed values (see Table 45-1) and to the maximal FIFO size (i.e., the DPRAM size).

See Section 45.5.1.4 "DPRAM Management" for more details about DPRAM management.

#### 45.5.2.6 Address Setup

The USB device address is set up according to the USB protocol.

- · After all kinds of resets, the USB device address is 0.
- The host starts a SETUP transaction with a SET\_ADDRESS (addr) request.
- The user writes this address to the USB Address (USBFS\_DEVCTRL.UADD) field, and writes a zero to the Address Enable (USBFS\_DEVCTRL.ADDEN) bit, so the actual address is still 0.
- The user sends a zero-length IN packet from the control endpoint.
- The user enables the recorded USB device address by writing a one to USBFS DEVCTRL.ADDEN.

Once the USB device address is configured, the controller filters the packets to accept only those targeting the address stored in USBFS\_DEVCTRL.UADD.

USBFS DEVCTRL.UADD and USBFS DEVCTRL.ADDEN must not be written all at once.

USBFS DEVCTRL.UADD and USBFS DEVCTRL.ADDEN are cleared:

- · on a hardware reset,
- when the USBFS is disabled (USBFS\_CTRL.USBE = 0),
- · when a USB reset is detected.

When USBFS\_DEVCTRL.UADD or USBFS\_DEVCTRL.ADDEN is cleared, the default device address 0 is used.

#### 45.5.2.7 Suspend and Wake-up

When an idle USB bus state has been detected for 3 ms, the controller sets the Suspend (USBFS\_DEVISR.SUSP) interrupt bit. The user may then write a one to the USBFS\_CTRL.FRZCLK bit to reduce power consumption.

To recover from the Suspend mode, the user should wait for the Wake-Up (USBFS\_DEVISR.WAKEUP) interrupt bit, which is set when a non-idle event is detected, then write a zero to USBFS\_CTRL.FRZCLK.

As the USBFS\_DEVISR.WAKEUP interrupt bit is set when a non-idle event is detected, it can occur whether the controller is in the Suspend mode or not. The USBFS\_DEVISR.SUSP and USBFS\_DEVISR.WAKEUP interrupts are thus independent, except that one bit is cleared when the other is set.

#### 45.5.2.8 Detach

The reset value of the USBFS DEVCTRL.DETACH bit is one.

It is possible to initiate a device re-enumeration by simply writing a one, and then a zero, to USBFS DEVCTRL.DETACH.

USBFS DEVCTRL.DETACH acts on the pull-up connection of the USB DP pad.

#### 45.5.2.9 Remote Wake-up

The Remote Wake-Up request (also known as Upstream Resume) is the only one the device may send without a host invitation, assuming a host command allowing the device to send such a request was previously issued. The sequence is the following:

- 1. The USBFS must have detected a "Suspend" state on the bus, i.e., the Remote Wake-Up request can only be sent after a USBFS\_DEVISR.SUSP interrupt has been set.
- The user writes a one to the Remote Wake-Up (USBFS\_DEVCTRL.RMWKUP) bit to send an upstream resume to the host for a remote wake-up. This will automatically be done by the controller after 5ms of inactivity on the USB bus.
- When the controller sends the upstream resume, the Upstream Resume (USBFS\_DEVISR.UPRSM) interrupt is set and USBFS\_DEVISR.SUSP is cleared.
- 4. USBFS DEVCTRL.RMWKUP is cleared at the end of the upstream resume.
- 5. When the controller detects a valid "End of Resume" signal from the host, the End of Resume (USBFS\_DEVISR.EORSM) interrupt is set.

#### 45.5.2.10 STALL Request

For each endpoint, the STALL management is performed using:

- the STALL Request (USBFS DEVEPTIMRx.STALLRQ) bit to initiate a STALL request,
- the STALLed Interrupt (USBFS DEVEPTISRx.STALLEDI) bit, which is set when a STALL handshake has been sent.

To answer the next request with a STALL handshake, USBFS\_DEVEPTIMRx.STALLRQ has to be set by writing a one to the STALL Request Set (USBFS\_DEVEPTIERx.STALLRQS) bit. All following requests are discarded (USBFS\_DEVEPTISRx.RXOUTI, etc. is not be set) and handshaked with a STALL until the USBFS\_DEVEPTIMRx.STALLRQ bit is cleared, which is done when a new SETUP packet is received (for control endpoints) or when the STALL Request Clear (USBFS\_DEVEPTIMRx.STALLRQC) bit is written to one.

Each time a STALL handshake is sent, the USBFS DEVEPTISRx.STALLEDI bit is set by the USBFS and the PEP x interrupt is set.

Special Considerations for Control Endpoints

If a SETUP packet is received into a control endpoint for which a STALL is requested, the Received SETUP Interrupt (USBFS\_DEVEPTISRx.RXSTPI) bit is set and USBFS\_DEVEPTIMRx.STALLRQ and USBFS\_DEVEPTISRx.STALLEDI are cleared. The SETUP has to be ACKed.

This simplifies the enumeration process management. If a command is not supported or contains an error, the user requests a STALL and can return to the main task, waiting for the next SETUP request.

STALL Handshake and Retry Mechanism

The retry mechanism has priority over the STALL handshake. A STALL handshake is sent if the USBFS\_DEVEPTIMRx.STALLRQ bit is set and if no retry is required.

#### 45.5.2.11 Management of Control Endpoints

Overview

A SETUP request is always ACKed. When a new SETUP packet is received, the USBFS\_DEVEPTISRx.RXSTPI is set; the Received OUT Data Interrupt (USBFS\_DEVEPTISRx.RXOUTI) bit is not.

The FIFO Control (USBFS\_DEVEPTIMRx.FIFOCON) bit and the Read/Write Allowed (USBFS\_DEVEPTISRx.RWALL) bit are irrelevant for control endpoints. The user never uses them on these endpoints. When read, their values are always zero.

Control endpoints are managed using:

- the USBFS\_DEVEPTISRx.RXSTPI bit, which is set when a new SETUP packet is received and which is cleared by firmware to acknowledge the packet and to free the bank;
- the USBFS\_DEVEPTISRx.RXOUTI bit, which is set when a new OUT packet is received and which is cleared by firmware to
  acknowledge the packet and to free the bank;

• the Transmitted IN Data Interrupt (USBFS\_DEVEPTISRx.TXINI) bit, which is set when the current bank is ready to accept a new IN packet and which is cleared by firmware to send the packet.

Control Write

Figure 45-12 shows a control write transaction. During the status stage, the controller does not necessarily send a NAK on the first IN token. There are two ways to proceed:

- If the exact number of descriptor bytes to be read is known, software can anticipate the status stage by sending a zero-length packet after the next IN token.
- Software can read the bytes and wait for the NAKed IN Interrupt (USBFS\_DEVEPTISRx.NAKINI), which acknowledges that all the bytes have been sent by the host and that the transaction is now in the status stage.

Figure 45-12: Control Write



Control Read

Figure 45-13 shows a control read transaction. The USBFS manages the simultaneous write requests from the CPU and the USB host.

Figure 45-13: Control Read



A NAK handshake is always generated on the first status stage command.

 $When the controller detects the status stage, all data written by the CPU is lost and clearing USBFS\_DEVEPTISRx.TXINI has no effect.$ 

The software must check if the transmission or the reception is complete.

The OUT retry is always ACKed. This reception sets USBFS\_DEVEPTISRx.RXOUTI and USBFS\_DEVEPTISRx.TXINI. Proceed using the following software algorithm:

```
set TXINI
wait for RXOUTI OR TXINI
if RXOUTI, then clear bit and return
if TXINI, then continue
```

Once the OUT status stage has been received, the USBFS waits for a SETUP request. The SETUP request has priority over any other request and has to be ACKed. This means that any other bit should be cleared and the FIFO reset when a SETUP is received.

The user has to consider that the byte counter is reset when a zero-length OUT packet is received.

#### 45.5.2.12 Management of IN Endpoints

#### Overview

IN packets are sent by the USB device controller upon IN requests from the host. All data which acknowledges or not the bank can be written when it is full.

The endpoint must be configured first.

The USBFS\_DEVEPTISRx.TXINI bit is set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is free. This triggers a PEP\_x interrupt if the Transmitted IN Data Interrupt Enable (USBFS\_DEVEPTIMRx.TXINE) bit is one.

USBFS\_DEVEPTISRx.TXINI is cleared by software (by writing a one to the Transmitted IN Data Interrupt Clear bit (USBFS\_DEVEPTIDRx.TXINIC) to acknowledge the interrupt, which has no effect on the endpoint FIFO.

The user then writes into the FIFO and writes a one to the FIFO Control Clear (USBFS\_DEVEPTIDRx.FIFOCONC) bit to clear the USBFS\_DEVEPTIMRx.FIFOCON bit. This allows the USBFS to send the data. If the IN endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.TXINI and USBFS\_DEVEPTIMRx.FIFOCON bits are updated in accordance with the status of the next bank.

USBFS\_DEVEPTISRx.TXINI is always cleared before clearing USBFS\_DEVEPTIMRx.FIFOCON.

The USBFS DEVEPTISRx.RWALL bit is set when the current bank is not full, i.e. when the software can write further data into the FIFO.

Figure 45-14: Example of an IN Endpoint with one Data Bank



Figure 45-15: Example of an IN Endpoint with two Data Banks



### Detailed Description

The data is written as follows:

- When the bank is empty, USBFS\_DEVEPTISRx.TXINI and USBFS\_DEVEPTIMRx.FIFOCON are set, which triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.TXINE = 1.
- The user acknowledges the interrupt by clearing USBFS\_DEVEPTISRx.TXINI.
- The user writes the data into the current bank by using the USB Pipe/Endpoint nFIFO Data (USBFIFOnDATA) register, until all the
  data frame is written or the bank is full (in which case USBFS\_DEVEPTISRx.RWALL is cleared and the Byte Count
  (USBFS\_DEVEPTISRx.BYCT) field reaches the endpoint size).
- The user allows the controller to send the bank and switches to the next bank (if any) by clearing USBFS\_DEVEPTIMRx.FIFOCON.

If the endpoint uses several banks, the current one can be written while the previous one is being read by the host. Then, when the user clears USBFS\_DEVEPTIMRx.FIFOCON, the following bank may already be free and USBFS\_DEVEPTISRx.TXINI is set immediately.

An "Abort" stage can be produced when a zero-length OUT packet is received during an IN stage of a control or isochronous IN transaction. The Kill IN Bank (USBFS\_DEVEPTIMRx.KILLBK) bit is used to kill the last written bank. The best way to manage this abort is to apply the algorithm represented in Figure 45-16.

Figure 45-16: Abort Algorithm



#### 45.5.2.13 Management of OUT Endpoints

#### Overview

OUT packets are sent by the host. All data which acknowledges or not the bank can be read when it is empty.

The endpoint must be configured first.

The USBFS\_DEVEPTISRx.RXOUTI bit is set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is full. This triggers a PEP\_x interrupt if the Received OUT Data Interrupt Enable (USBFS\_DEVEPTIMRx.RXOUTE) bit is one.

USBFS\_DEVEPTISRx.RXOUTI is cleared by software (by writing a one to the Received OUT Data Interrupt Clear (USBFS\_DEVEPTICRx.RXOUTIC) bit to acknowledge the interrupt, which has no effect on the endpoint FIFO.

The user then reads from the FIFO and clears the USBFS\_DEVEPTIMRx.FIFOCON bit to free the bank. If the OUT endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.RXOUTI and USBFS\_DEVEPTIMRx.FIFOCON bits are updated in accordance with the status of the next bank.

USBFS DEVEPTISRx.RXOUTI is always cleared before clearing USBFS DEVEPTIMRx.FIFOCON.

The USBFS\_DEVEPTISRx.RWALL bit is set when the current bank is not empty, i.e., when the software can read further data from the FIFO.

Figure 45-17: Example of an OUT Endpoint with one Data Bank



Figure 45-18: Example of an OUT Endpoint with two Data Banks



#### Detailed Description

The data is read as follows:

- When the bank is full, USBFS\_DEVEPTISRx.RXOUTI and USBFS\_DEVEPTIMRx.FIFOCON are set, which triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.RXOUTE = 1.
- The user acknowledges the interrupt by writing a one to USBFS\_DEVEPTICRx.RXOUTIC in order to clear USBFS\_DEVEPTISRx.RXOUTI.
- The user can read the byte count of the current bank from USBFS\_DEVEPTISRx.BYCT to know how many bytes to read, rather than polling USBFS\_DEVEPTISRx.RWALL.
- The user reads the data from the current bank by using the USBFIFOnDATA register, until all the expected data frame is read or the bank is empty (in which case USBFS\_DEVEPTISRx.RWALL is cleared and USBFS\_DEVEPTISRx.BYCT reaches zero).
- The user frees the bank and switches to the next bank (if any) by clearing USBFS DEVEPTIMRx.FIFOCON.

If the endpoint uses several banks, the current one can be read while the following one is being written by the host. Then, when the user clears USBFS\_DEVEPTIMRx.FIFOCON, the following bank can already be read and USBFS\_DEVEPTISRx.RXOUTI is set immediately.

#### 45.5.2.14 Underflow

Underflow errors exist only for isochronous IN/OUT endpoints. An underflow sets the Underflow Interrupt error (USBFS DEVEPTISRx.UNDERFI) bit, which triggers PEP x interrupt if the Underflow Interrupt Enable (USBFS DEVEPTIMRx.UNDERFE) bit is one.

- An underflow can occur during the IN stage if the host attempts to read from an empty bank. A zero-length packet is then automatically sent by the USBFS.
- An underflow cannot occur during the OUT stage on a CPU action, since the user may only read if the bank is not empty (USBFS DEVEPTISRx.RXOUTI = 1 or USBFS DEVEPTISRx.RWALL = 1).
- An underflow can also occur during the OUT stage if the host sends a packet while the bank is already full. Typically, the CPU is not fast enough. The packet is lost.
- An underflow cannot occur during the IN stage on a CPU action, since the user may only write if the bank is not full (USBFS\_DEVEPTISRx.TXINI = 1 or USBFS\_DEVEPTISRx.RWALL = 1).

#### 45.5.2.15 Overflow

Overflow errors exist for all endpoint types. An overflow error sets the Overflow interrupt (USBFS\_DEVEPTISRx.OVERFI) bit, which triggers a PEP x interrupt if the Overflow Interrupt Enable (USBFS\_DEVEPTIMRx.OVERFE) bit is one.

- An overflow can occur during the OUT stage if the host attempts to write into a bank which is too small for the packet. The packet is acknowledged and the USBFS\_DEVEPTISRx.RXOUTI bit is set as if no overflow had occurred. The bank is filled with all the first bytes of the packet that fit in.
- An overflow cannot occur during the IN stage on a CPU action, since the user may only write if the bank is not full (USBFS\_DEVEPTISRx.TXINI = 1 or USBFS\_DEVEPTISRx.RWALL = 1).

### 45.5.2.16 CRC Error

CRC errors exist only for isochronous OUT endpoints. A CRC error sets the CRC Error Interrupt (USBFS\_DEVEPTISRx.CRCERRI) bit, which triggers a PEP\_x interrupt if the CRC Error Interrupt Enable (USBFS\_DEVEPTIMRx.CRCERRE) bit is one.

A CRC error can occur during the OUT stage if the USBFS detects a corrupted received packet. The OUT packet is stored in the bank as if no CRC error had occurred (USBFS\_DEVEPTISRx.RXOUTI is set).

## 45.5.2.17 Interrupts

See the structure of the USB device interrupt system on Figure 45-6.

There are two kinds of device interrupts: processing, i.e., their generation is part of the normal processing, and exception, i.e., errors (not related to CPU exceptions).

Global Interrupts

The processing device global interrupts are:

- · Suspend (USBFS DEVISR.SUSP)
- Start of Frame (USBFS\_DEVISR.SOF) with no frame number CRC error the Frame Number CRC Error (USBFS\_DEVFNUM.FNCERR) bit is zero.
- End of Reset (USBFS\_DEVISR.EORST)
- Wake-Up (USBFS DEVISR.WAKEUP)
- · End of Resume (USBFS DEVISR.EORSM)
- Upstream Resume (USBFS DEVISR.UPRSM)
- Endpoint x (USBFS DEVISR.PEP x)
- DMA Channel x (USBFS DEVISR.DMA x)

Exception device global interrupt:

Start of Frame (USBFS\_DEVISR.SOF) with a frame number CRC error (USBFS\_DEVFNUM.FNCERR = 1)
 Endpoint Interrupts

The processing device endpoint interrupts are:

- Transmitted IN Data (USBFS\_DEVEPTISRx.TXINI)
- Received OUT Data (USBFS DEVEPTISRx.RXOUTI)
- Received SETUP (USBFS DEVEPTISRx.RXSTPI)
- Short Packet (USBFS DEVEPTISRx.SHORTPACKET)
- Number of Busy Banks (USBFS DEVEPTISRx.NBUSYBK)

The exception device endpoint interrupts are:

- · Underflow (USBFS DEVEPTISRx.UNDERFI)
- NAKed OUT (USBFS DEVEPTISRx.NAKOUTI)
- NAKed IN (USBFS DEVEPTISRx.NAKINI)
- Overflow (USBFS DEVEPTISRx.OVERFI)
- STALLed (USBFS DEVEPTISRx.STALLEDI)
- CRC Error (USBFS\_DEVEPTISRx.CRCERRI)

DMA Interrupts

The processing device DMA interrupts are:

- · End of USB Transfer Status (USBFS DEVDMASTATUSx.END TR ST)
- · End of Channel Buffer Status (USBFS DEVDMASTATUSx.END BF ST)
- Descriptor Loaded Status (USBFS DEVDMASTATUSx.DESC LDST)

There is no exception device DMA interrupt.

# 45.5.3 USB Host Operation

# 45.5.3.1 Description of Pipes

For the USBFS in Host mode, the term "pipe" is used instead of "endpoint" (used in Device mode). A host pipe corresponds to a device endpoint, as described in Figure 45-19 (from the USB Specification).

Figure 45-19: USB Communication Flow



In Host mode, the USBFS associates a pipe to a device endpoint, considering the device configuration descriptors.

#### 45.5.3.2 Power-On and Reset

Figure 45-20 describes the USBFS Host mode main states.

Figure 45-20: Host Mode Main States



After a hardware reset, the USBFS Host mode is in the Reset state.

When the USBFS is enabled (USBFS\_CTRL.USBE = 1) in Host mode (USBFS\_CTRL.UIMOD = 0), it goes to the Idle state. In this state, the controller waits for a device connection with a minimal power consumption. The USB pad should be in the Idle state. Once a device is connected, the USBFS enters the Ready state, which does not require the USBFS clock to be activated.

The controller enters the Suspend state when the USB bus is in a "Suspend" state, i.e., when the Host mode does not generate the "Start of Frame (SOF)". In this state, the USB consumption is minimal. The Host mode exits the Suspend state when starting to generate the SOF over the USB line.

#### 45.5.3.3 Device Detection

A device is detected by the USBFS Host mode when USB\_DP is no longer tied low, i.e., when the device USB\_DP pull-up resistor is connected. To enable this detection, the host controller has to provide the VBus power supply to the device by writing a one to the USBFS\_SFR.VBUSRQS bit.

The device disconnection is detected by the host controller when USB DP is pulled down.

#### 45.5.3.4 USB Reset

The USBFS sends a USB bus reset when the user writes a one to the Send USB Reset bit in the Host General Control register (USBFS\_HSTCTRL.RESET). The USB Reset Sent Interrupt bit in the Host Global Interrupt Status register (USBFS\_HSTISR.RSTI) is set when the USB reset has been sent. In this case, all pipes are disabled and de-allocated.

If the bus was previously in a "Suspend" state (the Start of Frame Generation Enable (USBFS\_HSTCTRL.SOFE) bit is zero), the USBFS automatically switches to the "Resume" state, the Host Wake-Up Interrupt (USBFS\_HSTISR.HWUPI) bit is set and the USBFS\_HSTCTRL.SOFE bit is set in order to generate SOFs immediately after the USB reset.

# 45.5.3.5 Pipe Reset

A pipe can be reset at any time by writing a one to the Pipe x Reset (USBFS\_HSTPIP.PRSTx) bit. This is recommended before using a pipe upon hardware reset or when a USB bus reset has been sent. This resets:

- · the internal state machine of the pipe,
- · the receive and transmit bank FIFO counters,
- all the registers of the pipe (USBFS\_HSTPIPCFGx, USBFS\_HSTPIPISRx, USBFS\_HSTPIPIMRx), except its configuration (USBFS\_HSTPIPCFGx.ALLOC, USBFS\_HSTPIPCFGx.PBK, USBFS\_HSTPIPCFGx.PSIZE, USBFS\_HSTPIPCFGx.PTOKEN, USBFS\_HSTPIPCFGx.PTYPE, USBFS\_HSTPIPCFGx.PEPNUM, USBFS\_HSTPIPCFGx.INTFRQ) and its Data Toggle Sequence field (USBFS\_HSTPIPISRx.DTSEQ).

The pipe configuration remains active and the pipe is still enabled.

The pipe reset may be associated with a clear of the data toggle sequence. This can be achieved by setting the Reset Data Toggle bit in the Pipe x Control register (USBFS\_HSTPIPIMRx.RSTDT) (by writing a one to the Reset Data Toggle Set bit in the Pipe x Control Set register (USBFS\_HSTPIPIERx.RSTDTS)).

In the end, the user has to write a zero to the USBFS HSTPIP.PRSTx bit to complete the reset operation and to start using the FIFO.

### 45.5.3.6 Pipe Activation

The pipe is maintained inactive and reset (see Section 45.5.3.5 "Pipe Reset" for more details) as long as it is disabled (USBFS\_HSTPIP.PENx = 0). The Data Toggle Sequence field (USBFS\_HSTPIPISRx.DTSEQ) is also reset.

The algorithm represented on Figure 45-21 must be followed in order to activate a pipe.

Figure 45-21: Pipe Activation Algorithm



As long as the pipe is not correctly configured (USBFS\_HSTPIPISRx.CFGOK = 0), the controller cannot send packets to the device through this pipe.

The USBFS\_HSTPIPISRx.CFGOK bit is only set if the configured size and number of banks are correct as compared to their maximal allowed values for the pipe (see Table 45-1) and to the maximal FIFO size (i.e., the DPRAM size).

See Section 45.5.1.4 "DPRAM Management" for more details about DPRAM management.

Once the pipe is correctly configured (USBFS\_HSTPIPISRx.CFGOK = 1), only the USBFS\_HSTPIPCFGx.PTOKEN and USBFS\_HSTPIPCFGx.INTFRQ fields can be written by software. USBFS\_HSTPIPCFGx.INTFRQ is meaningless for non-interrupt pipes.

When starting an enumeration, the user gets the device descriptor by sending a GET\_DESCRIPTOR USB request. This descriptor contains the maximal packet size of the device default control endpoint (bMaxPacketSize0) and the user re-configures the size of the default control pipe with this size parameter.

#### 45.5.3.7 Address Setup

Once the device has answered the first host requests with the default device address 0, the host assigns a new address to the device. The host controller has to send a USB reset to the device and to send a SET\_ADDRESS (addr) SETUP request with the new address to be used by the device. Once this SETUP transaction is over, the user writes the new address into the USB Host Address for Pipe x field in the USB Host Device Address register (HSTADDR.HSTADDRPx). All the following requests on all pipes are then performed using this new address.

When the host controller sends a USB reset, the HSTADDRPx field is reset by hardware and the following host requests are performed using the default device address 0.

#### 45.5.3.8 Remote Wake-up

The controller Host mode enters the Suspend state when the USBFS\_HSTCTRL.SOFE bit is written to zero. No more "Start of Frame" is sent on the USB bus and the USB device enters the Suspend state 3 ms later.

The device awakes the host by sending an Upstream Resume (Remote Wake-Up feature). When the host controller detects a non-idle state on the USB bus, it sets the Host Wake-Up interrupt (USBFS\_HSTISR.HWUPI) bit. If the non-idle bus state corresponds to an Upstream Resume (K state), the Upstream Resume Received Interrupt (USBFS\_HSTISR.RXRSMI) bit is set. The user has to generate

a Downstream Resume within 1 ms and for at least 20 ms by writing a one to the Send USB Resume (USBFS\_HSTCTRL.RESUME) bit. It is mandatory to write a one to USBFS\_HSTCTRL.SOFE before writing a one to USBFS\_HSTCTRL.RESUME to enter the Ready state, otherwise USBFS\_HSTCTRL.RESUME has no effect.

#### 45.5.3.9 Management of Control Pipes

A control transaction is composed of three stages:

- SETUP
- · Data (IN or OUT)
- · Status (OUT or IN)

The user has to change the pipe token according to each stage.

For the control pipe only, each token is assigned a specific initial data toggle sequence:

SETUP: Data0IN: Data1

• OUT: Data1

#### 45.5.3.10 Management of IN Pipes

IN packets are sent by the USB device controller upon IN requests from the host. All data which acknowledges or not the bank can be read when it is empty.

The pipe must be configured first.

When the host requires data from the device, the user has to first select the IN Request mode with the IN Request Mode bit in the Pipe x IN Request register (USBFS HSTPIPINRQx.INMODE):

- When USBFS HSTPIPINRQx.INMODE = 0, the USBFS performs (INRQ + 1) IN requests before freezing the pipe.
- When USBFS HSTPIPINRQx.INMODE = 1, the USBFS performs IN requests endlessly when the pipe is not frozen by the user.

The generation of IN requests starts when the pipe is unfrozen (the Pipe Freeze (USBFS\_HSTPIPIMRx.PFREEZE) field in USBFS\_HSTPIPIMRx is zero).

The Received IN Data Interrupt (USBFS\_HSTPIPISRx.RXINI) bit is set at the same time as the FIFO Control (USBFS\_HSTPIPIMRx.FIFOCON) bit when the current bank is full. This triggers a PEP\_x interrupt if the Received IN Data Interrupt Enable (USBFS\_HSTPIPIMRx.RXINE) bit is one.

USBFS\_HSTPIPISRx.RXINI is cleared by software (by writing a one to the Received IN Data Interrupt Clear bit in the Host Pipe x Clear register (USBFS\_HSTPIPIDRx.RXINIC)) to acknowledge the interrupt, which has no effect on the pipe FIFO.

The user then reads from the FIFO and clears the USBFS\_HSTPIPIMRx.FIFOCON bit (by writing a one to the FIFO Control Clear (USBFS\_HSTPIPIDRx.FIFOCONC) bit) to free the bank. If the IN pipe is composed of multiple banks, this also switches to the next bank. The USBFS\_HSTPIPISRx.RXINI and USBFS\_HSTPIPIMRx.FIFOCON bits are updated in accordance with the status of the next bank.

USBFS\_HSTPIPISRx.RXINI is always cleared before clearing USBFS\_HSTPIPIMRx.FIFOCON.

The Read/Write Allowed (USBFS\_HSTPIPISRx.RWALL) bit is set when the current bank is not empty, i.e., when the software can read further data from the FIFO.

Figure 45-22: Example of an IN Pipe with one Data Bank



Figure 45-23: Example of an IN Pipe with two Data Banks



# 45.5.3.11 Management of OUT Pipes

OUT packets are sent by the host. All data which acknowledges or not the bank can be written when it is full.

The pipe must be configured and unfrozen first.

The Transmitted OUT Data Interrupt (USBFS\_HSTPIPISRx.TXOUTI) bit is set at the same time as USBFS\_HSTPIPIMRx.FIFOCON when the current bank is free. This triggers a PEP\_x interrupt if the Transmitted OUT Data Interrupt Enable (USBFS\_HSTPIPIMRx.TXOUTE) bit is one.

USBFS\_HSTPIPISRx.TXOUTI is cleared by software (by writing a one to the Transmitted OUT Data Interrupt Clear (USBFS\_HSTPIPIDRx.TXOUTIC) bit to acknowledge the interrupt, which has no effect on the pipe FIFO.

The user then writes into the FIFO and clears the USBFS\_HSTPIPIDRx.FIFOCON bit to allow the USBFS to send the data. If the OUT pipe is composed of multiple banks, this also switches to the next bank. The USBFS\_HSTPIPISRx.TXOUTI and USBFS HSTPIPIMRx.FIFOCON bits are updated in accordance with the status of the next bank.

USBFS\_HSTPIPISRx.TXOUTI is always cleared before clearing USBFS\_HSTPIPIMRx.FIFOCON.

The USBFS\_HSTPIPISRx.RWALL bit is set when the current bank is not full, i.e., when the software can write further data into the FIFO.

**Note:** If the user decides to switch to the Suspend state (by writing a zero to the USBFS\_HSTCTRL.SOFE bit) while a bank is ready to be sent, the USBFS automatically exits this state and the bank is sent.

Figure 45-24: Example of an OUT Pipe with one Data Bank



Figure 45-25: Example of an OUT Pipe with two Data Banks and no Bank Switching Delay



Figure 45-26: Example of an OUT Pipe with two Data Banks and a Bank Switching Delay



#### 45.5.3.12 CRC Error

This error exists only for isochronous IN pipes. It sets the CRC Error Interrupt (USBFS\_HSTPIPISRx.CRCERRI) bit, which triggers a PEP\_x interrupt if then the CRC Error Interrupt Enable (USBFS\_HSTPIPIMRx.CRCERRE) bit is one.

A CRC error can occur during IN stage if the USBFS detects a corrupted received packet. The IN packet is stored in the bank as if no CRC error had occurred (USBFS HSTPIPISRx.RXINI is set).

#### 45.5.3.13 Interrupts

See the structure of the USB host interrupt system on Figure 45-6.

There are two kinds of host interrupts: processing, i.e., their generation is part of the normal processing, and exception, i.e., errors (not related to CPU exceptions).

# Global Interrupts

The processing host global interrupts are:

- Device Connection (USBFS HSTISR.DCONNI)
- Device Disconnection (USBFS HSTISR.DDISCI)
- USB Reset Sent (USBFS HSTISR.RSTI)
- Downstream Resume Sent (USBFS HSTISR.RSMEDI)
- · Upstream Resume Received (USBFS HSTISR.RXRSMI)
- Host Start of Frame (USBFS\_HSTISR.HSOFI)
- Host Wake-Up (USBFS\_HSTISR.HWUPI)
- Pipe x (USBFS\_HSTISR.PEP\_x)
- DMA Channel x (USBFS HSTISR.DMAxINT)

There is no exception host global interrupt.

Pipe Interrupts

© 2022 Microchip Technology Inc.

The processing host pipe interrupts are:

- Received IN Data (USBFS HSTPIPISRx.RXINI)
- Transmitted OUT Data (USBFS HSTPIPISRx.TXOUTI)
- Transmitted SETUP (USBFS HSTPIPISRx.TXSTPI)
- · Short Packet (USBFS HSTPIPISRx.SHORTPACKETI)
- · Number of Busy Banks (USBFS\_HSTPIPISRx.NBUSYBK)

The exception host pipe interrupts are:

- Underflow (USBFS HSTPIPISRx.UNDERFI)
- · Pipe Error (USBFS HSTPIPISRx.PERRI)
- NAKed (USBFS HSTPIPISRx.NAKEDI)
- Overflow (USBFS HSTPIPISRx.OVERFI)
- Received STALLed (USBFS HSTPIPISRx.RXSTALLDI)
- CRC Error (USBFS\_HSTPIPISRx.CRCERRI)
   DMA Interrupts

The processing host DMA interrupts are:

- End of USB Transfer Status (USBFS HSTDMASTATUSx.END TR ST)
- End of Channel Buffer Status (USBFS HSTDMASTATUSx.END BF ST)
- Descriptor Loaded Status (USBFS\_HSTDMASTATUSx.DESC\_LDST)

There is no exception host DMA interrupt.

## 45.5.4 USB DMA Operation

USB packets of any length may be transferred when required by the USBFS. These transfers always feature sequential addressing. Such characteristics mean that in case of high USBFS throughput, both AHB ports benefit from "incrementing burst of unspecified length" since the average access latency of AHB slaves can then be reduced.

The DMA uses word "incrementing burst of unspecified length" of up to 256 beats for both data transfers and channel descriptor loading. A burst may last on the AHB busses for the duration of a whole USB packet transfer, unless otherwise broken by the AHB arbitration or the AHB 1-Kbyte boundary crossing.

Packet data AHB bursts may be locked on a DMA buffer basis for drastic overall AHB bus bandwidth performance boost with paged memories. This prevents large AHB bursts from being broken in case of conflict with other AHB bus masters, thus avoiding the access latencies due to memory row changes. This means up to 16 words single cycle unbroken AHB bursts for bulk pipes/endpoints and 256 words single cycle unbroken bursts for isochronous pipes/endpoints. This maximal burst length is then controlled by the lowest programmed USB Pipe/ Endpoint Size (USBFS\_HSTPIPCFGx.PSIZE / USBFS\_DEVEPTCFGx.EPSIZE) and the Buffer Byte Length (USBFS\_HSTDMACONTROLx.BUFF\_LENGTH / USBFS\_DEVDMACONTROLx.BUFF\_LENGTH) fields.

The USBFS average throughput can reach nearly 12 Mbps. Its average access latency decreases as burst length increases due to the zero wait-state side effect of unchanged pipe/endpoint. Word access allows reducing the AHB bandwidth required for the USB by four, as compared to native byte access. If at least 0 wait-state word burst capability is also provided by the other DMA AHB bus slaves, each DMA AHB bus needs less than 1.1% bandwidth allocation for full USB bandwidth usage at 33 MHz, and less than 0.6% at 66 MHz.

Figure 45-27: Example of a DMA Chained List



# 45.5.5 USB DMA Channel Transfer Descriptor

The DMA channel transfer descriptor is loaded from the memory. The following structures apply:

#### Offset 0:

- · The address must be aligned: 0xXXXX0
- Next Descriptor Address Register: USBFS xxxDMANXTDSCx

#### Offeat 1

- The address must be aligned: 0xXXXX4
- DMA Channelx Address Register: USBFS\_xxxDMAADDRESSx

#### Offset 8:

- The address must be aligned: 0xXXXX8
- DMA Channelx Control Register: USBFS\_xxxDMACONTROLx

To use the DMA channel transfer descriptor, fill in the structures as required (as described in the following pages), then write directly in USBFS\_xxxDMANXTDSCx the address of the descriptor to be used first.

Lastly, write a one in the USBFS\_xxxDMACONTROLx.LDNXT\_DSC bit (load next channel transfer descriptor). The descriptor is automatically loaded upon pipe x / endpoint x request for packet transfer.

# 45.6 USB Full-speed (USBFS) User Interface

Table 45-4: Register Mapping

| Offset                       | Register                                               | Name                | Access     | Reset      |
|------------------------------|--------------------------------------------------------|---------------------|------------|------------|
| 0x0000                       | Device General Control Register                        | USBFS_DEVCTRL       | Read/Write | 0x00000100 |
| 0x0004                       | Device Global Interrupt Status<br>Register             | USBFS_DEVISR        | Read-only  | 0x00000000 |
| 0x0008                       | Device Global Interrupt Clear<br>Register              | USBFS_DEVICR        | Write-only | -          |
| 0x000C                       | Device Global Interrupt Set Register                   | USBFS_DEVIFR        | Write-only | _          |
| 0x0010                       | Device Global Interrupt Mask<br>Register               | USBFS_DEVIMR        | Read-only  | 0x00000000 |
| 0x0014                       | Device Global Interrupt Disable<br>Register            | USBFS_DEVIDR        | Write-only | -          |
| 0x0018                       | Device Global Interrupt Enable<br>Register             |                     |            | -          |
| 0x001C                       | Device Endpoint Register                               | USBFS_DEVEPT        | Read/Write | 0x00000000 |
| 0x0020                       | Device Frame Number Register                           | USBFS_DEVFNUM       | Read-only  | 0x00000000 |
| 0x0100 + (n * 0x04) + 0x00   | Device Endpoint Configuration<br>Register              | USBFS_DEVEPTCFG     | Read/Write | 0x00002000 |
| 0x0100 + (n * 0x04) + 0x30   | Device Endpoint Status Register                        | USBFS_DEVEPTISR     | Read-only  | 0x00000100 |
| 0x0100 + (n * 0x04) + 0x60   | Device Endpoint Clear Register                         | USBFS_DEVEPTICR     | Write-only | _          |
| 0x0100 + (n * 0x04) + 0x90   | Device Endpoint Set Register                           | USBFS_DEVEPTIFR     | Write-only | _          |
| 0x0100 + (n * 0x04) + 0x0C0  | Device Endpoint Mask Register                          | USBFS_DEVEPTIMR     | Read-only  | 0x00000000 |
| 0x0100 + (n * 0x04) + 0x0F0  | Device Endpoint Enable Register                        | USBFS_DEVEPTIER     | Write-only | _          |
| 0x0100 + (n * 0x04) + 0x0120 | Device Endpoint Disable Register                       | USBFS_DEVEPTIDR     | Write-only | _          |
| 0x0300 + (n * 0x10) + 0x00   | Device DMA Channel Next<br>Descriptor Address Register | USBFS_DEVDMANXTDSC  | Read/Write | 0x00000000 |
| 0x0300 + (n * 0x10) + 0x04   | Device DMA Channel Address<br>Register                 | USBFS_DEVDMAADDRESS | Read/Write | 0x00000000 |
| 0x0300 + (n * 0x10) + 0x08   | Device DMA Channel Control<br>Register                 | USBFS_DEVDMACONTRO  | Read/Write | 0x00000000 |
| 0x0300 + (n * 0x10) + 0x0C   | Device DMA Channel Status<br>Register                  | USBFS_DEVDMASTATUS  | Read/Write | 0x00000000 |
| 0x0400                       | Host General Control Register                          | USBFS_HSTCTRL       | Read/Write | 0x00000000 |
| 0x0404                       | Host Global Interrupt Status Register                  | USBFS_HSTISR        | Read-only  | 0x00000000 |
| 0x0408                       | Host Global Interrupt Clear Register                   | USBFS_HSTICR        | Write-only | _          |
| 0x040C                       | Host Global Interrupt Set Register                     | USBFS_HSTIFR        | Write-only | _          |
| 0x0410                       | Host Global Interrupt Mask Register                    | USBFS_HSTIMR        | Read-only  | 0x00000000 |
| 0x0414                       | Host Global Interrupt Disable<br>Register              | USBFS_HSTIDR        | Write-only | -          |

Table 45-4: Register Mapping (Continued)

| Offset                      | Register                                             | Name                | Access     | Reset      |
|-----------------------------|------------------------------------------------------|---------------------|------------|------------|
| 0x0418                      | Host Global Interrupt Enable<br>Register             | USBFS_HSTIER        | Write-only | _          |
| 0x0041C                     | Host Pipe Register                                   | USBFS_HSTPIP        | Read/Write | 0x00000000 |
| 0x0420                      | Host Frame Number Register                           | USBFS_HSTFNUM       | Read/Write | 0x00000000 |
| 0x0424                      | Host Address 1 Register                              | USBFS_HSTADDR1      | Read/Write | 0x00000000 |
| 0x0428                      | Host Address 2 Register                              | USBFS_HSTADDR2      | Read/Write | 0x00000000 |
| 0x042C                      | Host Address 3 Register                              | USBFS_HSTADDR3      | Read/Write | 0x00000000 |
| 0x0500 + (n * 0x04) + 0x00  | Host Pipe Configuration Register                     | USBFS_HSTPIPCFG     | Read/Write | 0x00000000 |
| 0x0500 + (n * 0x04) + 0x30  | Host Pipe Status Register                            | USBFS_HSTPIPISR     | Read-only  | 0x00000000 |
| 0x0500 + (n * 0x04) + 0x60  | Host Pipe Clear Register                             | USBFS_HSTPIPICR     | Write-only | _          |
| 0x0500 + (n * 0x04) + 0x90  | Host Pipe Set Register                               | USBFS_HSTPIPIFR     | Write-only | _          |
| 0x0500 + (n * 0x04) + 0xC0  | Host Pipe Mask Register                              | USBFS_HSTPIPIMR     | Read-only  | 0x00000000 |
| 0x0500 + (n * 0x04) + 0xF0  | Host Pipe Enable Register                            | USBFS_HSTPIPIER     | Write-only | _          |
| 0x0500 + (n * 0x04) + 0x120 | Host Pipe Disable Register                           | USBFS_HSTPIPIDR     | Write-only | _          |
| 0x0500 + (n * 0x04) + 0x150 | Host Pipe IN Request Register                        | USBFS_HSTPIPINRQ    | Read/Write | 0x00000000 |
| 0x0500 + (n * 0x04) + 0x180 | Host Pipe Error Register                             | USBFS_HSTPIPERR     | Read/Write | 0x00000000 |
| 0x0700 + (n * 0x10) + 0x00  | Host DMA Channel Next Descriptor<br>Address Register | USBFS_HSTDMANXTDSC  | Read/Write | 0x00000000 |
| 0x0700 + (n * 0x10) + 0x04  | Host DMA Channel Address Register                    | USBFS_HSTDMAADDRESS | Read/Write | 0x00000000 |
| 0x0700 + (n * 0x10) + 0x08  | Host DMA Channel Control Register                    | USBFS_HSTDMACONTROL | Read/Write | 0x00000000 |
| 0x0700 + (n * 0x10) + 0x0C  | Host DMA Channel Status Register                     | USBFS_HSTDMASTATUS  | Read/Write | 0x00000000 |
| 0x0800                      | General Control Register                             | USBFS_CTRL          | Read/Write | 0x03004000 |
| 0x0804                      | General Status Register                              | USBFS_SR            | Read-only  | 0x00000400 |
| 0x0808                      | General Status Clear Register                        | USBFS_SCR           | Write-only | _          |
| 0x080C                      | General Status Set Register                          | USBFS_SFR           | Write-only | _          |
| 0x0810-0x082C               | Reserved                                             | _                   | _          | _          |

# 45.6.1 General Control Register

Name:USBFS\_CTRL Address:0x40020800 Access:Read/Write

| 31   | 30     | 29 | 28     | 27 | 26 | 25    | 24 |
|------|--------|----|--------|----|----|-------|----|
| _    | _      | _  | _      | _  | _  | UIMOD | _  |
|      |        |    |        |    |    |       |    |
| 23   | 22     | 21 | 20     | 19 | 18 | 17    | 16 |
| _    | _      | _  | _      | _  | _  | _     | _  |
|      |        |    |        |    |    |       |    |
| 15   | 14     | 13 | 12     | 11 | 10 | 9     | 8  |
| USBE | FRZCLK | _  | _      | _  | _  | _     | _  |
|      |        |    |        |    |    |       |    |
| 7    | 6      | 5  | 4      | 3  | 2  | 1     | 0  |
| _    | _      | _  | RDERRE | _  | _  | _     | _  |

#### **RDERRE: Remote Device Connection Error Interrupt Enable**

- 0: The Remote Device Connection Error Interrupt (USBE\_SR.RDERRI) is disabled.
- 1: The Remote Device Connection Error Interrupt (USBE\_SR.RDERRI) is enabled.

#### FRZCLK: Freeze USB Clock

- 0: The clock inputs are enabled.
- 1: The clock inputs are disabled (the resume detection is still active). This reduces the power consumption. Unless explicitly stated, all registers then become read-only.

This bit can be written even if USBE = 0. Disabling the USBE (by writing a zero to the USBE bit) does not reset this bit, but it freezes the clock inputs whatever its value.

#### **USBE: USBFS Enable**

Writing a zero to this bit resets the USBE, disables the USB transceiver, and disables the USBE clock inputs. Unless explicitly stated, all registers then become read-only and are reset.

- 0: The USBE is disabled.
- 1: The USBE is enabled.

This bit can be written even if FRZCLK = 1.

#### **UIMOD: USBFS Mode**

- 0 (HOST): The module is in USB Host mode.
- 1 (DEVICE): The module is in USB Device mode.

This bit can be written even if USBE = 0 or FRZCLK = 1. Disabling the USBE (by writing a zero to the USBE bit) does not reset this bit.

# 45.6.2 General Status Register

Name:USBFS\_SR Address:0x40020804 Access:Read-only

| 31 | 30 | 29 | 28     | 27 | 26 | 25     | 24 |
|----|----|----|--------|----|----|--------|----|
| _  | _  | _  | _      | _  | _  | _      | _  |
| 23 | 22 | 21 | 20     | 19 | 18 | 17     | 16 |
| _  | _  | _  | _      | _  | _  | _      | _  |
|    |    |    |        |    |    |        |    |
| 15 | 14 | 13 | 12     | 11 | 10 | 9      | 8  |
| _  | _  | _  | _      | _  | _  | VBUSRQ | _  |
|    | •  |    |        |    |    |        |    |
| 7  | 6  | 5  | 4      | 3  | 2  | 1      | 0  |
| -  | _  | _  | RDERRI | _  | _  | _      | _  |

### RDERRI: Remote Device Connection Error Interrupt (Host mode only)

# VBUSRQ: VBus Request (Host mode only)

0: The VBOF output pin is driven low to disable the VBUS power supply generation. VBUSRQ is cleared when USBFS\_SCR.VBUSRQC = 1 or when a VBus error occurs and USBFS\_CTRL.VBUSHWC = 0.

<sup>0:</sup> Cleared when USBFS\_SCR.RDERRIC = 1.

<sup>1:</sup> Set when an error occurs during the Remote Device Connection. This triggers a USB interrupt if USBFS\_CTRL.RDERRE = 1.

<sup>1:</sup> The VBOF output pin is driven high to enable the VBUS power supply generation. VBUSRQ is set when USBFS SFR.VBUSRQS = 1.

# 45.6.3 General Status Clear Register

Name:USBFS\_SCR Address:0x40020808 Access:Write-only

| 31 | 30 | 29 | 28      | 27 | 26 | 25      | 24 |
|----|----|----|---------|----|----|---------|----|
| _  | _  | _  | _       | _  | _  | _       | _  |
| 23 | 22 | 21 | 20      | 19 | 18 | 17      | 16 |
| _  | _  | _  | _       | _  | _  | _       | _  |
|    |    |    |         |    |    |         |    |
| 15 | 14 | 13 | 12      | 11 | 10 | 9       | 8  |
| _  | _  | _  | _       | _  | _  | VBUSRQC | _  |
|    |    |    |         |    |    |         |    |
| 7  | 6  | 5  | 4       | 3  | 2  | 1       | 0  |
| _  | _  | _  | RDERRIC | _  | _  | _       | _  |

This register always reads as zero.

**RDERRIC: Remote Device Connection Error Interrupt Clear** 

0: No effect

1: Clears the RDERRI bit in USBFS\_SR

**VBUSRQC: VBus Request Clear** 

0: No effect

1: Clears the VBUSRQ bit in USBFS\_SR

# 45.6.4 General Status Set Register

Name:USBFS\_SFR
Address:0x4002080C
Access:Write-only

| 31 | 30 | 29 | 28      | 27 | 26 | 25      | 24 |
|----|----|----|---------|----|----|---------|----|
| _  | _  | _  | _       | _  | _  | _       | _  |
| 23 | 22 | 21 | 20      | 19 | 18 | 17      | 16 |
| _  | _  | _  | _       | _  | _  | _       | _  |
|    |    |    |         |    |    |         |    |
| 15 | 14 | 13 | 12      | 11 | 10 | 9       | 8  |
| _  | _  | _  | _       | _  | _  | VBUSRQS | _  |
|    |    |    |         |    |    |         |    |
| 7  | 6  | 5  | 4       | 3  | 2  | 1       | 0  |
| _  | _  | _  | RDERRIS | _  | _  | _       | _  |

This register always reads as zero.

# **RDERRIS: Remote Device Connection Error Interrupt Set**

0: No effect.

1: Sets the RDERRI bit in USBFS\_SR, which may be useful for test or debug purposes.

# **VBUSRQS: VBus Request Set**

0: No effect.

1: Sets the VBUSRQ bit in USBFS\_SR.

# 45.6.5 Device General Control Register

Name:USBFS\_DEVCTRL
Address:0x40020000
Access:Read/Write

| 31    | 30 | 29 | 28 | 27   | 26 | 25        | 24     |
|-------|----|----|----|------|----|-----------|--------|
| _     | _  | _  | _  | _    | _  | _         | _      |
| 23    | 22 | 21 | 20 | 19   | 18 | 17        | 16     |
| _     | _  | _  | _  | _    | _  |           | _      |
| 15    | 14 | 13 | 12 | 11   | 10 | 9         | 8      |
| 13    | 14 |    | 12 | 11   |    | RMWKUP    | DETACH |
| _     | _  | _  | _  | _    | _  | KIVIVVKUP | DETACH |
| 7     | 6  | 5  | 4  | 3    | 2  | 1         | 0      |
| ADDEN |    |    |    | UADD |    |           |        |

### **UADD: USB Address**

This field contains the device address.

This field is cleared when a USB reset is received.

# **ADDEN: Address Enable**

0: No effect.

1: Activates the UADD field (USB address).

This bit is cleared when a USB reset is received.

### **DETACH: Detach**

0: Reconnects the device.

1: Physically detaches the device (disconnects internal pull-up resistor from USB\_DP).

# RMWKUP: Remote Wake-Up

0: No effect.

1: Sends an upstream resume to the host for a remote wake-up.

This bit is cleared when the USBFS receives a USB reset or once the upstream resume has been sent.

## 45.6.6 Device Global Interrupt Status Register

Name:USBFS\_DEVISR Address:0x40020004 Access:Read-only

| 31    | 30    | 29    | 28     | 27    | 26    | 25    | 24    |
|-------|-------|-------|--------|-------|-------|-------|-------|
| _     | _     | _     | DMA_4  | DMA_3 | DMA_2 | DMA_1 | _     |
|       |       |       |        | 4.0   |       |       |       |
| 23    | 22    | 21    | 20     | 19    | 18    | 17    | 16    |
| _     | _     | _     | _      | _     | _     | _     | PEP_4 |
|       |       |       |        |       |       |       |       |
| 15    | 14    | 13    | 12     | 11    | 10    | 9     | 8     |
| PEP_3 | PEP_2 | PEP_1 | PEP_0  | _     | _     | _     | _     |
|       |       |       |        |       |       |       |       |
| 7     | 6     | 5     | 4      | 3     | 2     | 1     | 0     |
| _     | UPRSM | EORSM | WAKEUP | EORST | SOF   | _     | SUSP  |

#### **SUSP: Suspend Interrupt**

- 0: Cleared when the USBFS\_DEVICR.SUSPC bit is written to one to acknowledge the interrupt, or when the Wake-Up (WAKEUP) interrupt bit is set.
- 1: Set when a USB "Suspend" idle bus state has been detected for 3 frame periods (J state for 3 ms). This triggers a USB interrupt if USBFS\_DEVIMR.SUSPE = 1.

#### **SOF: Start of Frame Interrupt**

- 0: Cleared when the USBFS\_DEVICR.SOFC bit is written to one to acknowledge the interrupt.
- 1: Set when a USB "Start of Frame" PID (SOF) has been detected (every 1 ms). This triggers a USB interrupt if SOFE = 1. The FNUM field is updated.

#### **EORST: End of Reset Interrupt**

- 0: Cleared when the USBFS\_DEVICR.EORSTC bit is written to one to acknowledge the interrupt.
- 1: Set when a USB "End of Reset" has been detected. This triggers a USB interrupt if USBFS\_DEVIMR.EORSTE = 1.

## WAKEUP: Wake-Up Interrupt

- 0: Cleared when the USBFS\_DEVICR.WAKEUPC bit is written to one to acknowledge the interrupt (USBFS clock inputs must be enabled before), or when the Suspend (SUSP) interrupt bit is set.
- 1: Set when the USBFS is reactivated by a filtered non-idle signal from the lines (not by an upstream resume). This triggers an interrupt if USBFS DEVIMR.WAKEUPE = 1.

This interrupt is generated even if the clock is frozen by the USBFS\_CTRL.FRZCLK bit.

# **EORSM: End of Resume Interrupt**

- 0: Cleared when the USBFS\_DEVICR.EORSMC bit is written to one to acknowledge the interrupt.
- 1: Set when the USBFS detects a valid "End of Resume" signal initiated by the host. This triggers a USB interrupt if USBFS\_DEVIMR.EORSME = 1.

#### **UPRSM: Upstream Resume Interrupt**

- 0: Cleared when the USBFS\_DEVICR.UPRSMC bit is written to one to acknowledge the interrupt (USBFS clock inputs must be enabled before).
- 1: Set when the USBFS sends a resume signal called "Upstream Resume". This triggers a USB interrupt if USBFS\_DEVIMR.UPRSME = 1.

# PEP\_x: Endpoint x Interrupt

- 0: Cleared when the interrupt source is serviced.
- 1: Set when an interrupt is triggered by the endpoint x (USBFS\_DEVEPTISRx, USBFS\_DEVEPTIMRx). This triggers a USB interrupt if USBFS\_DEVIMR.PEP\_x = 1.

# DMA\_x: DMA Channel x Interrupt

- 0: Cleared when the USBFS\_DEVDMASTATUSx interrupt source is cleared.
- 1: Set when an interrupt is triggered by the DMA channel x. This triggers a USB interrupt if  $DMA_x = 1$ .

# 45.6.7 Device Global Interrupt Clear Register

Name:USBFS\_DEVICR Address:0x40020008 Access:Write-only

| 31 | 30     | 29     | 28      | 27     | 26   | 25 | 24    |
|----|--------|--------|---------|--------|------|----|-------|
| _  | _      | _      | _       | _      | _    | _  | _     |
| 23 | 22     | 21     | 20      | 19     | 18   | 17 | 16    |
| _  | _      | _      | _       | _      | _    | _  | _     |
| 15 | 14     | 13     | 12      | 11     | 10   | 9  | 8     |
| _  | _      | _      | _       | _      | _    | _  | _     |
| 7  | 6      | 5      | 4       | 3      | 2    | 1  | 0     |
| _  | UPRSMC | EORSMC | WAKEUPC | EORSTC | SOFC | _  | SUSPC |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVISR

**SUSPC: Suspend Interrupt Clear** 

**SOFC: Start of Frame Interrupt Clear** 

**EORSTC: End of Reset Interrupt Clear** 

WAKEUPC: Wake-Up Interrupt Clear

**EORSMC: End of Resume Interrupt Clear** 

**UPRSMC: Upstream Resume Interrupt Clear** 

# 45.6.8 Device Global Interrupt Set Register

Name:USBFS\_DEVIFR Address:0x4002000C Access:Write-only

| 31 | 30     | 29     | 28      | 27     | 26    | 25    | 24    |
|----|--------|--------|---------|--------|-------|-------|-------|
| _  | _      | _      | DMA_4   | DMA_3  | DMA_2 | DMA_1 | _     |
| 00 | 00     | 04     | 00      | 40     | 40    | 47    | 40    |
| 23 | 22     | 21     | 20      | 19     | 18    | 17    | 16    |
| _  | _      | _      | _       | _      | _     | 1     | _     |
|    |        |        |         |        |       |       |       |
| 15 | 14     | 13     | 12      | 11     | 10    | 9     | 8     |
| _  | _      | _      | _       | _      | _     | _     | _     |
|    |        |        |         |        |       |       |       |
| 7  | 6      | 5      | 4       | 3      | 2     | 1     | 0     |
| _  | UPRSMS | EORSMS | WAKEUPS | EORSTS | SOFS  | -     | SUSPS |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_DEVISR

**SUSPS: Suspend Interrupt Set** 

**SOFS: Start of Frame Interrupt Set** 

**EORSTS: End of Reset Interrupt Set** 

WAKEUPS: Wake-Up Interrupt Set

**EORSMS: End of Resume Interrupt Set** 

**UPRSMS: Upstream Resume Interrupt Set** 

DMA\_x: DMA Channel x Interrupt Set

# 45.6.9 Device Global Interrupt Mask Register

Name:USBFS\_DEVIMR Address:0x40020010 Access:Read-only

| 31    | 30     | 29     | 28      | 27     | 26    | 25    | 24    |
|-------|--------|--------|---------|--------|-------|-------|-------|
| _     | _      | _      | DMA_4   | DMA_3  | DMA_2 | DMA_1 | _     |
|       |        |        |         | 4.0    |       |       |       |
| 23    | 22     | 21     | 20      | 19     | 18    | 17    | 16    |
| _     | _      | _      | _       | _      | _     | _     | PEP_4 |
|       |        |        |         |        |       |       |       |
| 15    | 14     | 13     | 12      | 11     | 10    | 9     | 8     |
| PEP_3 | PEP_2  | PEP_1  | PEP_0   | _      | _     | -     | _     |
|       |        |        |         |        |       |       |       |
| 7     | 6      | 5      | 4       | 3      | 2     | 1     | 0     |
| _     | UPRSME | EORSME | WAKEUPE | EORSTE | SOFE  | _     | SUSPE |

The following configuration values are valid for all listed bit names of this register:

0: The corresponding interrupt is not enabled.

1: The corresponding interrupt is enabled.

**SUSPE: Suspend Interrupt Mask** 

**SOFE: Start of Frame Interrupt Mask** 

**EORSTE: End of Reset Interrupt Mask** 

**WAKEUPE: Wake-Up Interrupt Mask** 

**EORSME: End of Resume Interrupt Mask** 

**UPRSME: Upstream Resume Interrupt Mask** 

PEP\_x: Endpoint x Interrupt Mask

DMA\_x: DMA Channel x Interrupt Mask

# 45.6.10 Device Global Interrupt Disable Register

Name:USBFS\_DEVIDR Address:0x40020014 Access:Write-only

| 31    | 30      | 29      | 28       | 27      | 26    | 25    | 24     |
|-------|---------|---------|----------|---------|-------|-------|--------|
| _     | _       | _       | DMA_4    | DMA_3   | DMA_2 | DMA_1 | _      |
|       |         |         |          |         |       |       |        |
| 23    | 22      | 21      | 20       | 19      | 18    | 17    | 16     |
| _     | _       | _       | _        | _       | _     | _     | PEP_4  |
|       |         |         |          |         |       |       |        |
| 15    | 14      | 13      | 12       | 11      | 10    | 9     | 8      |
| PEP_3 | PEP_2   | PEP_1   | PEP_0    | -       | _     | _     | _      |
|       |         |         |          |         |       |       |        |
| 7     | 6       | 5       | 4        | 3       | 2     | 1     | 0      |
| _     | UPRSMEC | EORSMEC | WAKEUPEC | EORSTEC | SOFEC | _     | SUSPEC |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVIMR

**SUSPEC: Suspend Interrupt Disable** 

**SOFEC: Start of Frame Interrupt Disable** 

**EORSTEC: End of Reset Interrupt Disable** 

**WAKEUPEC: Wake-Up Interrupt Disable** 

**EORSMEC: End of Resume Interrupt Disable** 

**UPRSMEC: Upstream Resume Interrupt Disable** 

PEP\_x: Endpoint x Interrupt Disable

DMA\_x: DMA Channel x Interrupt Disable

# 45.6.11 Device Global Interrupt Enable Register

Name:USBFS\_DEVIER
Address:0x40020018
Access:Write-only

| 31    | 30      | 29      | 28       | 27      | 26    | 25    | 24     |
|-------|---------|---------|----------|---------|-------|-------|--------|
| _     | _       | _       | DMA_4    | DMA_3   | DMA_2 | DMA_1 | _      |
|       |         |         |          |         |       |       |        |
| 23    | 22      | 21      | 20       | 19      | 18    | 17    | 16     |
| _     | _       | _       | _        | -       | _     | _     | PEP_4  |
|       |         |         |          |         |       |       |        |
| 15    | 14      | 13      | 12       | 11      | 10    | 9     | 8      |
| PEP_3 | PEP_2   | PEP_1   | PEP_0    | -       | _     | _     | _      |
|       |         |         |          |         |       |       |        |
| 7     | 6       | 5       | 4        | 3       | 2     | 1     | 0      |
| _     | UPRSMES | EORSMES | WAKEUPES | EORSTES | SOFES | _     | SUSPES |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_DEVIMR

**SUSPES: Suspend Interrupt Enable** 

**SOFES: Start of Frame Interrupt Enable** 

**EORSTES: End of Reset Interrupt Enable** 

**WAKEUPES: Wake-Up Interrupt Enable** 

**EORSMES: End of Resume Interrupt Enable** 

**UPRSMES: Upstream Resume Interrupt Enable** 

PEP\_x: Endpoint x Interrupt Enable

DMA\_x: DMA Channel x Interrupt Enable

# 45.6.12 Device Endpoint Register

Name:USBFS\_DEVEPT Address:0x4002001C Access:Read/Write

| 31     | 30     | 29     | 28     | 27     | 26     | 25     | 24     |
|--------|--------|--------|--------|--------|--------|--------|--------|
| _      | _      | _      | _      | _      | _      | _      | EPRST8 |
|        |        |        |        |        |        |        |        |
| 23     | 22     | 21     | 20     | 19     | 18     | 17     | 16     |
| EPRST7 | EPRST6 | EPRST5 | EPRST4 | EPRST3 | EPRST2 | EPRST1 | EPRST0 |
|        | ·      |        |        |        |        |        |        |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
| _      | _      | _      | _      | _      | _      | _      | EPEN8  |
|        |        |        |        |        |        |        |        |
| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| EPEN7  | EPEN6  | EPEN5  | EPEN4  | EPEN3  | EPEN2  | EPEN1  | EPEN0  |

#### **EPENx: Endpoint x Enable**

0: Endpoint x is disabled, which forces the endpoint x state to inactive (no answer to USB requests) and resets the endpoint x registers (USBFS\_DEVEPTCFGx, USBFS\_DEVEPTISRx, USBFS\_DEVEPTIMRx) but not the endpoint configuration (USBFS\_DEVEPTCFGx.ALLOC, USBFS\_DEVEPTCFGx.EPBK, USBFS\_DEVEPTCFGx.EPSIZE, USBFS\_DEVEPTCFGx.EPDIR, USBFS\_DEVEPTCFGx.EPTYPE).

#### **EPRSTx:** Endpoint x Reset

0: Completes the reset operation and starts using the FIFO.

1: Resets the endpoint x FIFO prior to any other operation, upon hardware reset or when a USB bus reset has been received. This resets the endpoint x registers (USBFS\_DEVEPTCFGx, USBFS\_DEVEPTISRx, USBFS\_DEVEPTIMRx) but not the endpoint configuration (USBFS\_DEVEPTCFGx.ALLOC, USBFS\_DEVEPTCFGx.EPBK, USBFS\_DEVEPTCFGx.EPDIR, USBFS\_DEVEPTCFGx.EPTYPE).

The whole endpoint mechanism (FIFO counter, reception, transmission, etc.) is reset apart from the Data Toggle Sequence field (USBFS\_DEVEPTISRx.DTSEQ), which can be cleared by setting the USBFS\_DEVEPTIMRx.RSTDT bit (by writing a one to the USBFS\_DEVEPTIERx.RSTDTS bit).

The endpoint configuration remains active and the endpoint is still enabled.

This bit is cleared upon receiving a USB reset.

<sup>1:</sup> Endpoint x is enabled.

# 45.6.13 Device Frame Number Register

Name:USBFS\_DEVFNUM Address:0x40020020

Access:Read-only

| 31     | 30 | 29   | 28 | 27 | 26 | 25 | 24 |
|--------|----|------|----|----|----|----|----|
| _      | _  | _    | _  | _  | _  | _  | _  |
| 23     | 22 | 21   | 20 | 19 | 18 | 17 | 16 |
| _      | _  | _    | _  | _  | _  | _  | _  |
| 15     | 14 | 13   | 12 | 11 | 10 | 9  | 8  |
| FNCERR | _  |      |    | FN | UM |    |    |
| 7      | 6  | 5    | 4  | 3  | 2  | 1  | 0  |
|        |    | FNUM |    |    | _  | _  | _  |

### **FNUM: Frame Number**

This field contains the 11-bit frame number information. It is provided in the last received SOF packet.

This field is cleared upon receiving a USB reset.

FNUM is updated even if a corrupted SOF is received.

### **FNCERR: Frame Number CRC Error**

0: Cleared upon receiving a USB reset.

1: Set when a corrupted frame number is received. This bit and the SOF interrupt bit are updated at the same time.

# 45.6.14 Device Endpoint x Configuration Register

Name: USBFS\_DEVEPTCFGx [x=0..4]

Address:0x40020100 Access:Read/Write

| 31 | 30     | 29 | 28  | 27  | 26 | 25     | 24    |
|----|--------|----|-----|-----|----|--------|-------|
| _  | _      | _  | _   | _   | _  | _      | _     |
| 23 | 22     | 21 | 20  | 19  | 18 | 17     | 16    |
| _  | _      | _  | _   | _   | _  | _      | _     |
| 15 | 14     | 13 | 12  | 11  | 10 | 9      | 8     |
| _  | _      | _  | EPT | YPE | _  | AUTOSW | EPDIR |
| 7  | 6      | 5  | 4   | 3   | 2  | 1      | 0     |
| _  | EPSIZE |    |     | EP  | BK | ALLOC  | _     |

### **ALLOC: Endpoint Memory Allocate**

0: Frees the endpoint memory.

1: Allocates the endpoint memory. The user should check the USBFS\_DEVEPTISRx.CFGOK bit to know whether the allocation of this endpoint is correct.

This bit is cleared upon receiving a USB reset (except for endpoint 0).

# **EPBK: Endpoint Banks**

This field should be written to select the number of banks for the endpoint:

| Value | Name   | Description          |  |
|-------|--------|----------------------|--|
| 0     | 1_BANK | Single-bank endpoint |  |
| 1     | 2_BANK | Double-bank endpoint |  |
| 2     | 3_BANK | Triple-bank endpoint |  |
| 3     | _      | Reserved             |  |

For control endpoints, a single-bank endpoint (0b00) should be selected.

This field is cleared upon receiving a USB reset (except for endpoint 0).

### **EPSIZE: Endpoint Size**

This field should be written to select the size of each endpoint bank:

| Value | Name      | Description |
|-------|-----------|-------------|
| 0     | 8_BYTE    | 8 bytes     |
| 1     | 16_BYTE   | 16 bytes    |
| 2     | 32_BYTE   | 32 bytes    |
| 3     | 64_BYTE   | 64 bytes    |
| 4     | 128_BYTE  | 128 bytes   |
| 5     | 256_BYTE  | 256 bytes   |
| 6     | 512_BYTE  | 512 bytes   |
| 7     | 1024_BYTE | 1024 bytes  |

This field is cleared upon receiving a USB reset (except for endpoint 0).

# **EPDIR: Endpoint Direction**

This bit is cleared upon receiving a USB reset.

0 (OUT): The endpoint direction is OUT.

1 (IN): The endpoint direction is IN (nor for control endpoints).

# **AUTOSW: Automatic Switch**

This bit is cleared upon receiving a USB reset.

0: The automatic bank switching is disabled.

1: The automatic bank switching is enabled.

# **EPTYPE: Endpoint Type**

This field should be written to select the endpoint type:

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | CTRL   | Control     |
| 1     | ISO    | Isochronous |
| 2     | BLK    | Bulk        |
| 3     | INTRPT | Interrupt   |

This field is cleared upon receiving a USB reset.

## 45.6.15 Device Endpoint x Status Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS DEVEPTISRx [x=0..4]

Address:0x40020130 Access:Read-only

| 31          | 30       | 29     | 28     | 27      | 26     | 25      | 24    |
|-------------|----------|--------|--------|---------|--------|---------|-------|
| _           |          |        |        | BYCT    |        |         |       |
| 23          | 22       | 21     | 20     | 19      | 18     | 17      | 16    |
|             | BY       | СТ     |        | _       | CFGOK  | CTRLDIR | RWALL |
|             |          |        |        |         |        |         |       |
| 15          | 14       | 13     | 12     | 11      | 10     | 9       | 8     |
| CUR         | RBK      | NBU:   | SYBK   | _       | _      | DTS     | SEQ   |
|             |          |        |        |         |        |         |       |
| 7           | 6        | 5      | 4      | 3       | 2      | 1       | 0     |
| SHORTPACKET | STALLEDI | OVERFI | NAKINI | NAKOUTI | RXSTPI | RXOUTI  | TXINI |

This register view is relevant only if EPTYPE = 0x0, 0x2or 0x3 in Device Endpoint x Configuration Register.

### **TXINI: Transmitted IN Data Interrupt**

For control endpoints:

- 0: Cleared when TXINIC = 1. This acknowledges the interrupt and sends the packet.
- 1: Set when the current bank is ready to accept a new IN packet. This triggers a PEP\_x interrupt if TXINE = 1.

For bulk and interrupt IN endpoints:

- 0: Cleared when TXINIC = 1. This acknowledges the interrupt, which has no effect on the endpoint FIFO. USBFS\_DEVEPTISRx.TXINI shall always be cleared before clearing USBFS\_DEVEPTIMRx.FIFOCON.
- 1: Set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is free. This triggers a PEP\_x interrupt if TXINE = 1.

The user writes into the FIFO and clears the USBFS\_DEVEPTIMRx.FIFOCON bit to allow the USBFS to send the data. If the IN endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.TXINI and USBFS\_DEVEPTIMRx.FIFOCON bits are set/cleared in accordance with the status of the next bank.

This bit is inactive (cleared) for bulk and interrupt OUT endpoints.

#### **RXOUTI: Received OUT Data Interrupt**

For control endpoints:

- 0: Cleared by writing a one to the RXOUTIC bit. This acknowledges the interrupt and frees the bank.
- 1: Set when the current bank contains a bulk OUT packet (data or status stage). This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.RXOUTE = 1.

For bulk and interrupt OUT endpoints:

- 0: Cleared by writing a one to the RXOUTIC bit. This acknowledges the interrupt, which has no effect on the endpoint FIFO. USBFS\_DEVEPTISRx.RXOUTI shall always be cleared before clearing USBFS\_DEVEPTIMRx.FIFOCON.
- 1: Set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is full. This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.RXOUTE = 1.

The user reads from the FIFO and clears the USBFS\_DEVEPTIMRx.FIFOCON bit to free the bank. If the OUT endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.RXOUTI and USBFS\_DEVEPTIMRx.FIFOCON bits are set/cleared in accordance with the status of the next bank.

This bit is inactive (cleared) for bulk and interrupt IN endpoints.

## **RXSTPI: Received SETUP Interrupt**

This bit is set, for control endpoints, to signal that the current bank contains a new valid SETUP packet. This triggers a PEP\_x interrupt if RXSTPE = 1.

It is cleared by writing a one to the RXSTPIC bit. This acknowledges the interrupt and frees the bank.

This bit is inactive (cleared) for bulk and interrupt IN/OUT endpoints.

#### **NAKOUTI: NAKed OUT Interrupt**

- 0: Cleared when NAKOUTIC = 1. This acknowledges the interrupt.
- 1: Set when a NAK handshake has been sent in response to an OUT request from the host. This triggers a PEP\_x interrupt if NAKOUTE is one.

#### **NAKINI: NAKed IN Interrupt**

- 0: Cleared when NAKINIC = 1. This acknowledges the interrupt.
- 1: Set when a NAK handshake has been sent in response to an IN request from the host. This triggers a PEP x interrupt if NAKINE = 1.

#### **OVERFI: Overflow Interrupt**

- 0: Cleared when OVERFIC = 1. This acknowledges the interrupt.
- 1: Set when an overflow error occurs. This triggers a PEP\_x interrupt if OVERFE is one.

For all endpoint types, an overflow can occur during OUT stage if the host attempts to write into a bank that is too small for the packet. The packet is acknowledged and the USBFS\_DEVEPTISRx.RXOUTI bit is set as if no overflow had occurred. The bank is filled with all the first bytes of the packet that fit in.

#### STALLEDI: STALLed Interrupt

- 0: Cleared when STALLEDIC = 1. This acknowledges the interrupt.
- 1: Set to signal that a STALL handshake has been sent. To do that, the software has to set the STALLRQ bit (by writing a one to the STALL-RQS bit). This triggers a PEP\_x interrupt if STALLEDE = 1.

#### **SHORTPACKET: Short Packet Interrupt**

- 0: Cleared when SHORTPACKETC = 1. This acknowledges the interrupt.
- 1: Set for non-control OUT endpoints, when a short packet has been received. This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.SHORTPACKETE = 1.

# **DTSEQ: Data Toggle Sequence**

This field is set to indicate the PID of the current bank:

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | DATA0 | Data0 toggle sequence |
| 1     | DATA1 | Data1 toggle sequence |
| 2     | -     | Reserved              |
| 3     | _     | Reserved              |

For IN transfers, it indicates the data toggle sequence that should be used for the next packet to be sent. This is not relative to the current bank.

For OUT transfers, this value indicates the last data toggle sequence received on the current bank.

By default, DTSEQ is 0b01, as if the last data toggle sequence was Data1, so the next sent or expected data toggle sequence should be Data0.

### **NBUSYBK: Number of Busy Banks**

This field is set to indicate the number of busy banks:

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | 0_BUSY | 0 busy bank (all banks free) |
| 1     | 1_BUSY | 1 busy bank                  |
| 2     | 2_BUSY | 2 busy banks                 |
| 3     | 3_BUSY | 3 busy banks                 |

For IN endpoints, it indicates the number of banks filled by the user and ready for IN transfer. When all banks are free, this triggers a PEP\_x interrupt if NBUSYBKE = 1.

For OUT endpoints, it indicates the number of banks filled by OUT transactions from the host. When all banks are busy, this triggers a PEP x interrupt if NBUSYBKE = 1.

When the USBFS\_DEVEPTIMRx.FIFOCON bit is cleared (by writing a one to the USBFS\_DEVEPTIMRx.FIFOCONC bit) to validate a new bank, this field is updated two or three clock cycles later to calculate the address of the next bank.

A PEP\_x interrupt is triggered if:

- for IN endpoint, USBFS\_DEVEPTIMRx.NBUSYBKE = 1 and all the banks are free;
- for OUT endpoint, USBFS DEVEPTIMRx.NBUSYBKE = 1 and all the banks are busy.

## **CURRBK: Current Bank**

This bit is set for non-control endpoints, to indicate the current bank:

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | BANK0 | Current bank is bank0 |
| 1     | BANK1 | Current bank is bank1 |
| 2     | BANK2 | Current bank is bank2 |
| 3     | _     | Reserved              |

This field may be updated one clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

#### **RWALL: Read/Write Allowed**

This bit is set for IN endpoints when the current bank is not full, i.e., the user can write further data into the FIFO.

This bit is set for OUT endpoints when the current bank is not empty, i.e., the user can read further data from the FIFO.

This bit is never set if USBFS DEVEPTIMRx.STALLRQ is one or in case of error.

This bit is cleared otherwise.

This bit should not be used for control endpoints.

#### **CTRLDIR: Control Direction**

- 0: Cleared after a SETUP packet to indicate that the following packet is an OUT packet.
- 1: Set after a SETUP packet to indicate that the following packet is an IN packet.

## **CFGOK: Configuration OK Status**

This bit is updated when USBFS DEVEPTCFGx.ALLOC = 1.

This bit is set if the endpoint x number of banks (USBFS\_DEVEPTCFGx.EPBK) and size (USBFS\_DEVEPTCFGx.EPSIZE) are correct compared to the maximal allowed number of banks and size for this endpoint and to the maximal FIFO size (i.e., the DPRAM size).

If this bit is cleared, the user should rewrite correct values to the USBFS\_DEVEPTCFGx.EPBK and USBFS\_DEVEPTCFGx.EPSIZE fields.

# **BYCT: Byte Count**

This field is set with the byte count of the FIFO.

For IN endpoints, the field is incremented after each byte written by the software into the endpoint and decremented after each byte sent to the host.

For OUT endpoints, the field is incremented after each byte received from the host and decremented after each byte read by the software from the endpoint.

This field may be updated one clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

## 45.6.16 Device Endpoint x Status Register (Isochronous Endpoints)

Name: USBFS DEVEPTISRx [x=0..4] (ISOENPT)

Address:0x40020130
Access:Read-only

| 31          | 30      | 29     | 28   | 27   | 26      | 25     | 24    |
|-------------|---------|--------|------|------|---------|--------|-------|
| _           |         |        |      | BYCT |         |        |       |
| 23          | 22      | 21     | 20   | 19   | 18      | 17     | 16    |
|             | BY      | СТ     |      | _    | CFGOK   | _      | RWALL |
|             |         |        |      |      |         |        |       |
| 15          | 14      | 13     | 12   | 11   | 10      | 9      | 8     |
| CUR         | RBK     | NBUS   | SYBK | _    | _       | DTS    | SEQ   |
|             |         | •      |      | •    | •       |        |       |
| 7           | 6       | 5      | 4    | 3    | 2       | 1      | 0     |
| SHORTPACKET | CRCERRI | OVERFI | _    | _    | UNDERFI | RXOUTI | TXINI |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

## **TXINI: Transmitted IN Data Interrupt**

For control endpoints:

- 0: Cleared when TXINIC = 1. This acknowledges the interrupt and sends the packet.
- 1: Set when the current bank is ready to accept a new IN packet. This triggers a PEP x interrupt if TXINE = 1.

#### For IN endpoints:

- 0: Cleared when TXINIC = 1. This acknowledges the interrupt, which has no effect on the endpoint FIFO. USBFS\_DEVEPTISRx.TXINI shall always be cleared before clearing USBFS\_DEVEPTIMRx.FIFOCON.
- 1: Set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is free. This triggers a PEP\_x interrupt if TXINE = 1.

The user writes into the FIFO and clears the USBFS\_DEVEPTIMRx.FIFOCON bit to allow the USBFS to send the data. If the IN endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.TXINI and USBFS\_DEVEPTIMRx.FIFOCON bits are set/cleared in accordance with the status of the next bank.

This bit is inactive (cleared) for OUT endpoints.

#### **RXOUTI: Received OUT Data Interrupt**

For control endpoints:

- 0: Cleared by writing a one to the RXOUTIC bit. This acknowledges the interrupt and frees the bank.
- 1: Set when the current bank contains a bulk OUT packet (data or status stage). This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.RXOUTE = 1.

#### For OUT endpoints:

- 0: Cleared by writing a one to the RXOUTIC bit. This acknowledges the interrupt, which has no effect on the endpoint FIFO. USBFS\_DEVEPTISRx.RXOUTI shall always be cleared before clearing USBFS\_DEVEPTIMRx.FIFOCON.
- 1: Set at the same time as USBFS\_DEVEPTIMRx.FIFOCON when the current bank is full. This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.RXOUTE = 1.

The user reads from the FIFO and clears the USBFS\_DEVEPTIMRx.FIFOCON bit to free the bank. If the OUT endpoint is composed of multiple banks, this also switches to the next bank. The USBFS\_DEVEPTISRx.RXOUTI and USBFS\_DEVEPTIMRx.FIFOCON bits are set/cleared in accordance with the status of the next bank.

This bit is inactive (cleared) for IN endpoints.

### **UNDERFI: Underflow Interrupt**

This bit is set, for isochronous IN/OUT endpoints, when an underflow error occurs. This triggers a PEP x interrupt if UNDERFE = 1.

An underflow can occur during IN stage if the host attempts to read from an empty bank. A zero-length packet is then automatically sent by the USBFS.

An underflow can also occur during OUT stage if the host sends a packet while the bank is already full. Typically, the CPU is not fast enough. The packet is lost.

It is cleared by writing a one to the UNDERFIC bit. This acknowledges the interrupt.

#### **OVERFI: Overflow Interrupt**

- 0: Cleared when OVERFIC = 1. This acknowledges the interrupt.
- 1: Set when an overflow error occurs. This triggers a PEP\_x interrupt if OVERFE = 1. For all endpoint types, an overflow can occur during OUT stage if the host attempts to write into a bank that is too small for the packet. The packet is acknowledged and the USBFS\_DEVEPTISRx.RXOUTI bit is set as if no overflow had occurred. The bank is filled with all the first bytes of the packet that fit in.

#### **CRCERRI: CRC Error Interrupt**

- 0: Cleared when CRCERRIC = 1. This acknowledges the interrupt.
- 1: Set to signal that a CRC error has been detected in an isochronous OUT endpoint. The OUT packet is stored in the bank as if no CRC error had occurred. This triggers a PEP\_x interrupt if CRCERRE is one.

#### **SHORTPACKET: Short Packet Interrupt**

- 0: Cleared when SHORTPACKETC = 1. This acknowledges the interrupt.
- 1: Set for non-control OUT endpoints, when a short packet has been received.

This triggers a PEP\_x interrupt if USBFS\_DEVEPTIMRx.SHORTPACKETE is one.

### **DTSEQ: Data Toggle Sequence**

This field is set to indicate the PID of the current bank:

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | DATA0 | Data0 toggle sequence |
| 1     | DATA1 | Data1 toggle sequence |
| 2     | _     | Reserved              |
| 3     | _     | Reserved              |

For IN transfers, it indicates the data toggle sequence that should be used for the next packet to be sent. This is not relative to the current bank.

For OUT transfers, this value indicates the last data toggle sequence received on the current bank.

By default, DTSEQ is 0b01, as if the last data toggle sequence was Data1, so the next sent or expected data toggle sequence should be Data0.

## **NBUSYBK: Number of Busy Banks**

This field is set to indicate the number of busy banks:

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | 0_BUSY | 0 busy bank (all banks free) |
| 1     | 1_BUSY | 1 busy bank                  |
| 2     | 2_BUSY | 2 busy banks                 |
| 3     | 3_BUSY | 3 busy banks                 |

For IN endpoints, it indicates the number of banks filled by the user and ready for IN transfer. When all banks are free, this triggers a PEP\_x interrupt if NBUSYBKE = 1.

For OUT endpoints, it indicates the number of banks filled by OUT transactions from the host. When all banks are busy, this triggers a PEP x interrupt if NBUSYBKE = 1.

When the USBFS\_DEVEPTIMRx.FIFOCON bit is cleared (by writing a one to the USBFS\_DEVEPTIMRx.FIFOCONC bit) to validate a new bank, this field is updated two or three clock cycles later to calculate the address of the next bank.

A PEP\_x interrupt is triggered if:

- For IN endpoint, USBFS DEVEPTIMRx.NBUSYBKE = 1 and all the banks are free.
- For OUT endpoint, USBFS\_DEVEPTIMRx.NBUSYBKE = 1 and all the banks are busy.

#### **CURRBK: Current Bank**

This bit is set to indicate the current bank:

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | BANK0 | Current bank is bank0 |
| 1     | BANK1 | Current bank is bank1 |
| 2     | BANK2 | Current bank is bank2 |
| 3     | _     | Reserved              |

This field may be updated one clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

#### **RWALL: Read/Write Allowed**

This bit is set for IN endpoints when the current bank is not full, i.e., the user can write further data into the FIFO.

This bit is set for OUT endpoints when the current bank is not empty, i.e., the user can read further data from the FIFO.

This bit is never set in case of error.

This bit is cleared otherwise.

#### **CFGOK: Configuration OK Status**

This bit is updated when USBFS DEVEPTCFGx.ALLOC = 1.

This bit is set if the endpoint x number of banks (USBFS\_DEVEPTCFGx.EPBK) and size (USBFS\_DEVEPTCFGx.EPSIZE) are correct compared to the maximal allowed number of banks and size for this endpoint and to the maximal FIFO size (i.e. the DPRAM size).

If this bit is cleared, the user should rewrite correct values to the USBFS\_DEVEPTCFGx.EPBK and USBFS\_DEVEPTCFGx.EPSIZE fields.

#### **BYCT: Byte Count**

This field is set with the byte count of the FIFO.

For IN endpoints, the field is incremented after each byte written by the software into the endpoint and decremented after each byte sent to the host.

For OUT endpoints, the field is incremented after each byte received from the host and decremented after each byte read by the software from the endpoint.

This field may be updated one clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

## 45.6.17 Device Endpoint x Clear Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS\_DEVEPTICRx [x=0..4]

Address:0x40020160
Access:Write-only

| 31               | 30        | 29      | 28      | 27       | 26      | 25      | 24     |
|------------------|-----------|---------|---------|----------|---------|---------|--------|
| _                | _         | _       | _       | _        | _       | _       | _      |
| 23               | 22        | 21      | 20      | 19       | 18      | 17      | 16     |
| _                | _         | _       | _       | _        | _       | _       | _      |
| 15               | 14        | 13      | 12      | 11       | 10      | 9       | 8      |
| _                | _         | _       | _       | _        | _       | _       | _      |
| 7                | 6         | 5       | 4       | 3        | 2       | 1       | 0      |
| SHORTPACKET<br>C | STALLEDIC | OVERFIC | NAKINIC | NAKOUTIC | RXSTPIC | RXOUTIC | TXINIC |

This register view is relevant only if EPTYPE = 0x0, 0x2 or 0x3 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.15 "Device Endpoint x Status Register (Control, Bulk, Interrupt Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVEPTISRx

**TXINIC: Transmitted IN Data Interrupt Clear** 

**RXOUTIC: Received OUT Data Interrupt Clear** 

**RXSTPIC: Received SETUP Interrupt Clear** 

**NAKOUTIC: NAKed OUT Interrupt Clear** 

**NAKINIC: NAKed IN Interrupt Clear** 

**OVERFIC: Overflow Interrupt Clear** 

STALLEDIC: STALLed Interrupt Clear

**SHORTPACKETC: Short Packet Interrupt Clear** 

## 45.6.18 Device Endpoint x Clear Register (Isochronous Endpoints)

Name: USBFS\_DEVEPTICRx [x=0..4] (ISOENPT)

Address:0x40020160
Access:Write-only

| 31               | 30       | 29      | 28 | 27 | 26       | 25      | 24     |
|------------------|----------|---------|----|----|----------|---------|--------|
| _                | _        | _       | _  | _  | _        | _       | _      |
| 23               | 22       | 21      | 20 | 19 | 18       | 17      | 16     |
| _                | -        | _       | -  | _  | -        | _       | _      |
| 15               | 14       | 13      | 12 | 11 | 10       | 9       | 8      |
| _                | _        | _       | _  | _  | _        | _       | _      |
| 7                | 6        | 5       | 4  | 3  | 2        | 1       | 0      |
| SHORTPACKET<br>C | CRCERRIC | OVERFIC | _  | _  | UNDERFIC | RXOUTIC | TXINIC |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.16 "Device Endpoint x Status Register (Isochronous Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVEPTISRx

**TXINIC: Transmitted IN Data Interrupt Clear** 

**RXOUTIC: Received OUT Data Interrupt Clear** 

UNDERFIC: Underflow Interrupt Clear OVERFIC: Overflow Interrupt Clear

**CRCERRIC: CRC Error Interrupt Clear** 

**SHORTPACKETC: Short Packet Interrupt Clear** 

## 45.6.19 Device Endpoint x Set Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS\_DEVEPTIFRx [x=0..4]

Address:0x40020190
Access:Write-only

| 31               | 30        | 29      | 28       | 27       | 26      | 25      | 24     |
|------------------|-----------|---------|----------|----------|---------|---------|--------|
| _                | _         | _       | _        | _        | _       | _       | _      |
| 23               | 22        | 21      | 20       | 19       | 18      | 17      | 16     |
| _                | -         | -       | _        | -        | -       | -       | _      |
| 15               | 14        | 13      | 12       | 11       | 10      | 9       | 8      |
| _                | -         | -       | NBUSYBKS | -        | -       | -       | _      |
| 7                | 6         | 5       | 4        | 3        | 2       | 1       | 0      |
| SHORTPACKET<br>S | STALLEDIS | OVERFIS | NAKINIS  | NAKOUTIS | RXSTPIS | RXOUTIS | TXINIS |

This register view is relevant only if EPTYPE = 0x0, 0x2 or 0x3 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.15 "Device Endpoint x Status Register (Control, Bulk, Interrupt Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_DEVEPTISRx, which may be useful for test or debug purposes

**TXINIS: Transmitted IN Data Interrupt Set** 

**RXOUTIS: Received OUT Data Interrupt Set** 

**RXSTPIS: Received SETUP Interrupt Set** 

**NAKOUTIS: NAKed OUT Interrupt Set** 

**NAKINIS: NAKed IN Interrupt Set** 

**OVERFIS: Overflow Interrupt Set** 

STALLEDIS: STALLed Interrupt Set

**SHORTPACKETS: Short Packet Interrupt Set** 

**NBUSYBKS: Number of Busy Banks Interrupt Set** 

## 45.6.20 Device Endpoint x Set Register (Isochronous Endpoints)

Name: USBFS\_DEVEPTIFRx [x=0..4] (ISOENPT)

Address:0x40020190 Access:Write-only

| 31               | 30       | 29      | 28       | 27 | 26       | 25      | 24     |
|------------------|----------|---------|----------|----|----------|---------|--------|
| _                | _        | _       | _        | _  | _        | _       | _      |
| 23               | 22       | 21      | 20       | 19 | 18       | 17      | 16     |
| _                | ı        | 1       | ı        | ı  | _        | -       | _      |
| 15               | 14       | 13      | 12       | 11 | 10       | 9       | 8      |
| _                | _        | -       | NBUSYBKS | _  | _        | _       | _      |
| 7                | 6        | 5       | 4        | 3  | 2        | 1       | 0      |
| SHORTPACKET<br>S | CRCERRIS | OVERFIS | _        | -  | UNDERFIS | RXOUTIS | TXINIS |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.16 "Device Endpoint x Status Register (Isochronous Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_DEVEPTISRx, which may be useful for test or debug purposes

**TXINIS: Transmitted IN Data Interrupt Set** 

**RXOUTIS: Received OUT Data Interrupt Set** 

UNDERFIS: Underflow Interrupt Set OVERFIS: Overflow Interrupt Set

**CRCERRIS: CRC Error Interrupt Set** 

**SHORTPACKETS: Short Packet Interrupt Set** 

**NBUSYBKS: Number of Busy Banks Interrupt Set** 

## 45.6.21 Device Endpoint x Mask Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS DEVEPTIMRx [x=0..4]

Address:0x400201C0 Access:Read-only

| 31               | 30       | 29     | 28       | 27      | 26     | 25     | 24        |
|------------------|----------|--------|----------|---------|--------|--------|-----------|
| _                | _        | _      | _        | _       | _      | _      | _         |
| 23               | 22       | 21     | 20       | 19      | 18     | 17     | 16        |
| _                | _        | _      | _        | STALLRQ | RSTDT  | _      | EPDISHDMA |
| 15               | 14       | 13     | 12       | 11      | 10     | 9      | 8         |
| _                | FIFOCON  | KILLBK | NBUSYBKE | _       | _      | _      | _         |
| 7                | 6        | 5      | 4        | 3       | 2      | 1      | 0         |
| SHORTPACKET<br>E | STALLEDE | OVERFE | NAKINE   | NAKOUTE | RXSTPE | RXOUTE | TXINE     |

This register view is relevant only if EPTYPE = 0x0, 0x2 or 0x3 in Device Endpoint x Configuration Register.

#### **TXINE: Transmitted IN Data Interrupt**

- 0: Cleared when USBFS DEVEPTIDRx.TXINEC = 1. This disables the Transmitted IN Data interrupt (USBFS DEVEPTISRx.TXINI).
- 1: Set when USBFS\_DEVEPTIERx.TXINES = 1. This enables the Transmitted IN Data interrupt (USBFS\_DEVEPTISRx.TXINI).

#### **RXOUTE: Received OUT Data Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.RXOUTEC = 1. This disables the Received OUT Data interrupt (USBFS\_DEVEPTISRx.RXOUTI).
- 1: Set when USBFS\_DEVEPTIERx.RXOUTES = 1. This enables the Received OUT Data interrupt (USBFS\_DEVEPTISRx.RXOUTI).

## **RXSTPE: Received SETUP Interrupt**

- 0: Cleared when USBFS DEVEPTIERx.RXSTPEC = 1. This disables the Received SETUP interrupt (USBFS DEVEPTISRx.RXSTPI).
- 1: Set when USBFS\_DEVEPTIERx.RXSTPES = 1. This enables the Received SETUP interrupt (USBFS\_DEVEPTISRx.RXSTPI).

#### **NAKOUTE: NAKed OUT Interrupt**

- 0: Cleared when USBFS DEVEPTIDRx.NAKOUTEC = 1. This disables the NAKed OUT interrupt (USBFS DEVEPTISRx.NAKOUTI).
- 1: Set when USBFS DEVEPTIERx.NAKOUTES = 1. This enables the NAKed OUT interrupt (USBFS DEVEPTISRx.NAKOUTI).

#### **NAKINE: NAKed IN Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.NAKINEC = 1. This disables the NAKed IN interrupt (USBFS\_DEVEPTISRx.NAKINI).
- 1: Set when USBFS DEVEPTIERx.NAKINES = 1. This enables the NAKed IN interrupt (USBFS DEVEPTISRx.NAKINI).

#### **OVERFE: Overflow Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.OVERFEC = 1. This disables the Overflow interrupt (USBFS\_DEVEPTISRx.OVERFI).
- 1: Set when USBFS\_DEVEPTIERx.OVERFES = 1. This enables the Overflow interrupt (USBFS\_DEVEPTISRx.OVERFI).

#### STALLEDE: STALLed Interrupt

- 0: Cleared when USBFS DEVEPTIDRx.STALLEDEC = 1. This disables the STALLed interrupt (USBFS DEVEPTISRx.STALLEDI).
- 1: Set when USBFS DEVEPTIERx.STALLEDES = 1. This enables the STALLed interrupt (USBFS DEVEPTISRx.STALLEDI).

#### **SHORTPACKETE: Short Packet Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.SHORTPACKETEC = 1. This disables the Short Packet interrupt (USBFS\_DEVEPTISRx.SHORTPACKET).
- 1: Set when USBFS\_DEVEPTIERx.SHORTPACKETES = 1. This enables the Short Packet interrupt (USBFS\_DEVEPTISRx.SHORT-PACKET).

If this bit is set for non-control IN endpoints, a short packet transmission is guaranteed upon ending a DMA transfer, thus signaling an end of isochronous frame or a bulk or interrupt end of transfer, provided that the End of DMA Buffer Output Enable (END\_B\_EN) bit and the Automatic Switch (AUTOSW) bit = 1.

#### **NBUSYBKE: Number of Busy Banks Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.NBUSYBKEC = 0. This disables the Number of Busy Banks interrupt (USBFS\_DEVEPTISRx.NBUSYBK).
- 1: Set when USBFS\_DEVEPTIERx.NBUSYBKES = 1. This enables the Number of Busy Banks interrupt (USBFS\_DEVEPTISRx.NBUSYBK).

#### KILLBK: Kill IN Bank

This bit is set when USBFS\_DEVEPTIERx.KILLBKS = 1. This kills the last written bank.

This bit is cleared when the bank is killed.

Caution: The bank is really cleared when the "kill packet" procedure is accepted by the USBFS core. This bit is automatically cleared after the end of the procedure:

The bank is really killed: USBFS DEVEPTISRx.NBUSYBK is decremented.

The bank is not cleared but sent (IN transfer): USBFS DEVEPTISRx.NBUSYBK is decremented.

The bank is not cleared because it was empty.

The user should wait for this bit to be cleared before trying to kill another packet.

This kill request is refused if at the same time an IN token is coming and the last bank is the current one being sent on the USB line. If at least two banks are ready to be sent, there is no problem to kill a packet even if an IN token is coming. Indeed, in this case, the current bank is sent (IN transfer) while the last bank is killed.

#### **FIFOCON: FIFO Control**

For control endpoints:

The FIFOCON and RWALL bits are irrelevant. Therefore, the software never uses them on these endpoints. When read, their value is always 0.

#### For IN endpoints:

- 0: Cleared (by writing a one to the USBFS\_DEVEPTIDRx.FIFOCONC bit) to send the FIFO data and to switch to the next bank.
- 1: Set when the current bank is free, at the same time as USBFS\_DEVEPTISRx.TXINI.

#### For OUT endpoints:

- 0: Cleared (by writing a one to the USBFS\_DEVEPTIDRx.FIFOCONC bit) to free the current bank and to switch to the next bank.
- 1: Set when the current bank is full, at the same time as USBFS DEVEPTISRx.RXOUTI.

#### **EPDISHDMA: Endpoint Interrupts Disable HDMA Request**

This bit is set when USBFS\_DEVEPTIERx.EPDISHDMAS = 1. This pauses the on-going DMA channel x transfer on any Endpoint x interrupt (PEP\_x), whatever the state of the Endpoint x Interrupt Enable bit (PEP\_x).

The user then has to acknowledge or to disable the interrupt source (e.g. USBFS\_DEVEPTISRx.RXOUTI) or to clear the EPDISHDMA bit (by writing a one to the USBFS\_DEVEPTIDRx.EPDISHDMAC bit) in order to complete the DMA transfer.

In Ping-pong mode, if the interrupt is associated to a new system-bank packet (e.g. Bank1) and the current DMA transfer is running on the previous packet (Bank0), then the previous-packet DMA transfer completes normally, but the new-packet DMA transfer does not start (not requested).

If the interrupt is not associated to a new system-bank packet (USBFS\_DEVEPTISRx.NAKINI, NAKOUTI, etc.), then the request cancellation may occur at any time and may immediately pause the current DMA transfer.

This may be used for example to identify erroneous packets, to prevent them from being transferred into a buffer, to complete a DMA transfer by software after reception of a short packet, etc.

#### **RSTDT: Reset Data Toggle**

This bit is set when USBFS\_DEVEPTIERx.RSTDTS = 1. This clears the data toggle sequence, i.e., sets to Data0 the data toggle sequence of the next sent (IN endpoints) or received (OUT endpoints) packet.

This bit is cleared instantaneously.

The user does not have to wait for this bit to be cleared.

#### STALLRQ: STALL Request

- 0: Cleared when a new SETUP packet is received or when USBFS DEVEPTIDRx.STALLRQC = 0.
- 1: Set when USBFS\_DEVEPTIERx.STALLRQS = 1. This requests to send a STALL handshake to the host.

## 45.6.22 Device Endpoint x Mask Register (Isochronous Endpoints)

Name: USBFS DEVEPTIMRx [x=0..4] (ISOENPT)

Address:0x400201C0

Access:Read-only

| 31               | 30      | 29     | 28       | 27 | 26      | 25     | 24        |
|------------------|---------|--------|----------|----|---------|--------|-----------|
| _                | _       | _      | _        | 1  | _       | _      | _         |
| 23               | 22      | 21     | 20       | 19 | 18      | 17     | 16        |
| _                | _       | _      | _        | _  | RSTDT   | _      | EPDISHDMA |
|                  |         |        |          |    |         |        |           |
| 15               | 14      | 13     | 12       | 11 | 10      | 9      | 8         |
| _                | FIFOCON | KILLBK | NBUSYBKE | _  | _       | _      | _         |
|                  |         |        |          |    |         |        |           |
| 7                | 6       | 5      | 4        | 3  | 2       | 1      | 0         |
| SHORTPACKET<br>E | CRCERRE | OVERFE | _        | -  | UNDERFE | RXOUTE | TXINE     |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

#### **TXINE: Transmitted IN Data Interrupt**

- 0: Cleared when USBFS DEVEPTIDRx.TXINEC = 1. This disables the Transmitted IN Data interrupt (USBFS DEVEPTISRx.TXINI).
- 1: Set when USBFS DEVEPTIERx.TXINES = 1. This enables the Transmitted IN Data interrupt (USBFS DEVEPTISRx.TXINI).

#### **RXOUTE: Received OUT Data Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.RXOUTEC = 1. This disables the Received OUT Data interrupt (USBFS\_DEVEPTISRx.RXOUTI).
- 1: Set when USBFS\_DEVEPTIERx.RXOUTES = 1. This enables the Received OUT Data interrupt (USBFS\_DEVEPTISRx.RXOUTI).

## **UNDERFE: Underflow Interrupt**

- 0: Cleared when USBFS DEVEPTIDRx.UNDERFEC = 1. This disables the Underflow interrupt (USBFS DEVEPTISRx.UNDERFI).
- 1: Set when USBFS\_DEVEPTIERx.UNDERFES = 1. This enables the Underflow interrupt (USBFS\_DEVEPTISRx.UNDERFI).

#### **OVERFE: Overflow Interrupt**

- 0: Cleared when USBFS DEVEPTIDRx.OVERFEC = 1. This disables the Overflow interrupt (USBFS DEVEPTISRx.OVERFI).
- 1: Set when USBFS DEVEPTIERx.OVERFES = 1. This enables the Overflow interrupt (USBFS DEVEPTISRx.OVERFI).

#### **CRCERRE: CRC Error Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.CRCERREC = 1. This disables the CRC Error interrupt (USBFS\_DEVEPTISRx.CRCERRI).
- 1: Set when USBFS DEVEPTIERx.CRCERRES = 1. This enables the CRC Error interrupt (USBFS DEVEPTISRx.CRCERRI).

## **SHORTPACKETE: Short Packet Interrupt**

- 0: Cleared when USBFS\_DEVEPTIDRx.SHORTPACKETEC = 1. This disables the Short Packet interrupt (USBFS\_DEVEPTISRx.SHORTPACKET).
- 1: Set when USBFS\_DEVEPTIERx.SHORTPACKETES = 1. This enables the Short Packet interrupt (USBFS\_DEVEPTISRx.SHORT-PACKET).

If this bit is set for non-control IN endpoints, a short packet transmission is guaranteed upon ending a DMA transfer, thus signaling an end of isochronous frame or a bulk or interrupt end of transfer, provided that the End of DMA Buffer Output Enable (END\_B\_EN) bit and the Automatic Switch (AUTOSW) bit are written to one.

#### **NBUSYBKE: Number of Busy Banks Interrupt**

0: Cleared when USBFS\_DEVEPTIDRx.NBUSYBKEC = 0. This disables the Number of Busy Banks interrup (USBFS\_DEVEPTISRx.NBUSYBK).

1: Set when USBFS\_DEVEPTIERx.NBUSYBKES = 0. This enables the Number of Busy Banks interrupt (USBFS\_DEVEPTISRx.NBUSYBK).

#### KILLBK: Kill IN Bank

- 0: Cleared when the bank is killed.
- 1: Set when USBFS DEVEPTIERx.KILLBKS = 1. This kills the last written bank.

Caution: The bank is really cleared when the "kill packet" procedure is accepted by the USBFS core. This bit is automatically cleared after the end of the procedure.

The bank is really killed: USBFS DEVEPTISRx.NBUSYBK is decremented.

The bank is not cleared but sent (IN transfer): USBFS DEVEPTISRx.NBUSYBK is decremented.

The bank is not cleared because it was empty.

The user should wait for this bit to be cleared before trying to kill another packet.

This kill request is refused if at the same time an IN token is coming and the last bank is the current one being sent on the USB line. If at least two banks are ready to be sent, there is no problem to kill a packet even if an IN token is coming. Indeed, in this case, the current bank is sent (IN transfer) while the last bank is killed.

#### **FIFOCON: FIFO Control**

For control endpoints:

The FIFOCON and RWALL bits are irrelevant. Therefore, the software never uses them on these endpoints. When read, their value is always 0.

#### For IN endpoints:

- 0: Cleared (by writing a one to the USBFS\_DEVEPTIDRx.FIFOCONC bit) to send the FIFO data and to switch to the next bank.
- 1: Set when the current bank is free, at the same time as USBFS\_DEVEPTISRx.TXINI.

#### For OUT endpoints:

- 1: Set when the current bank is full, at the same time as USBFS\_DEVEPTISRx.RXOUTI.
- 0: Cleared (by writing a one to the USBFS\_DEVEPTIDRx.FIFOCONC bit) to free the current bank and to switch to the next bank.

## **EPDISHDMA: Endpoint Interrupts Disable HDMA Request**

This bit is set when USBFS\_DEVEPTIERx.EPDISHDMAS = 1. This pauses the on-going DMA channel x transfer on any Endpoint x interrupt (PEP x), whatever the state of the Endpoint x Interrupt Enable bit (PEP x).

The user then has to acknowledge or to disable the interrupt source (e.g. USBFS\_DEVEPTISRx.RXOUTI) or to clear the EPDISHDMA bit (by writing a one to the USBFS\_DEVEPTIDRx.EPDISHDMAC bit) in order to complete the DMA transfer.

In Ping-pong mode, if the interrupt is associated to a new system-bank packet (e.g. Bank1) and the current DMA transfer is running on the previous packet (Bank0), then the previous-packet DMA transfer completes normally, but the new-packet DMA transfer does not start (not requested).

If the interrupt is not associated to a new system-bank packet (USBFS\_DEVEPTISRx.NAKINI, NAKOUTI, etc.), then the request cancellation may occur at any time and may immediately pause the current DMA transfer.

This may be used for example to identify erroneous packets, to prevent them from being transferred into a buffer, to complete a DMA transfer by software after reception of a short packet, etc.

### **RSTDT: Reset Data Toggle**

This bit is set when USBFS\_DEVEPTIERx.RSTDTS = 1. This clears the data toggle sequence, i.e., sets to Data0 the data toggle sequence of the next sent (IN endpoints) or received (OUT endpoints) packet.

This bit is cleared instantaneously.

The user does not have to wait for this bit to be cleared.

## 45.6.23 Device Endpoint x Disable Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS\_DEVEPTIDRx [x=0..4]

Address:0x40020220
Access:Write-only

| 31                | 30        | 29      | 28        | 27       | 26      | 25      | 24         |
|-------------------|-----------|---------|-----------|----------|---------|---------|------------|
| _                 | _         | _       | _         | _        | _       | _       | _          |
| 23                | 22        | 21      | 20        | 19       | 18      | 17      | 16         |
| _                 | _         | _       | _         | STALLRQC | _       | _       | EPDISHDMAC |
|                   |           |         |           |          |         |         |            |
| 15                | 14        | 13      | 12        | 11       | 10      | 9       | 8          |
| _                 | FIFOCONC  | _       | NBUSYBKEC | _        | _       | _       | _          |
|                   |           |         |           |          |         |         |            |
| 7                 | 6         | 5       | 4         | 3        | 2       | 1       | 0          |
| SHORTPACKET<br>EC | STALLEDEC | OVERFEC | NAKINEC   | NAKOUTEC | RXSTPEC | RXOUTEC | TXINEC     |

This register view is relevant only if EPTYPE = 0x0, 0x2 or 0x3 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.21 "Device Endpoint x Mask Register (Control, Bulk, Interrupt Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVEPTIMRx

**TXINEC: Transmitted IN Interrupt Clear** 

**RXOUTEC: Received OUT Data Interrupt Clear** 

**RXSTPEC: Received SETUP Interrupt Clear** 

**NAKOUTEC: NAKed OUT Interrupt Clear** 

**NAKINEC: NAKed IN Interrupt Clear** 

**OVERFEC: Overflow Interrupt Clear** 

STALLEDEC: STALLed Interrupt Clear

SHORTPACKETEC: Shortpacket Interrupt Clear

**NBUSYBKEC: Number of Busy Banks Interrupt Clear** 

**FIFOCONC: FIFO Control Clear** 

**EPDISHDMAC: Endpoint Interrupts Disable HDMA Request Clear** 

STALLRQC: STALL Request Clear

## 45.6.24 Device Endpoint x Disable Register (Isochronous Endpoints)

Name: USBFS DEVEPTIDRx [x=0..4] (ISOENPT)

Address:0x40020220
Access:Write-only

| 31                | 30       | 29      | 28        | 27 | 26       | 25      | 24         |
|-------------------|----------|---------|-----------|----|----------|---------|------------|
| _                 | _        | _       | _         | _  | _        | _       | _          |
| 23                | 22       | 21      | 20        | 19 | 18       | 17      | 16         |
| _                 | _        | _       | _         | _  | _        | _       | EPDISHDMAC |
|                   |          |         |           |    |          |         |            |
| 15                | 14       | 13      | 12        | 11 | 10       | 9       | 8          |
| _                 | FIFOCONC | _       | NBUSYBKEC | _  | _        | _       | _          |
|                   |          |         |           |    |          |         |            |
| 7                 | 6        | 5       | 4         | 3  | 2        | 1       | 0          |
| SHORTPACKET<br>EC | CRCERREC | OVERFEC | _         | -  | UNDERFEC | RXOUTEC | TXINEC     |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.22 "Device Endpoint x Mask Register (Isochronous Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVEPTIMRx

**TXINEC: Transmitted IN Interrupt Clear** 

**RXOUTEC: Received OUT Data Interrupt Clear** 

UNDERFEC: Underflow Interrupt Clear OVERFEC: Overflow Interrupt Clear

**CRCERREC: CRC Error Interrupt Clear** 

**SHORTPACKETEC: Shortpacket Interrupt Clear** 

**NBUSYBKEC: Number of Busy Banks Interrupt Clear** 

**FIFOCONC: FIFO Control Clear** 

**EPDISHDMAC: Endpoint Interrupts Disable HDMA Request Clear** 

## 45.6.25 Device Endpoint x Enable Register (Control, Bulk, Interrupt Endpoints)

Name: USBFS\_DEVEPTIERx [x=0..4]

Address:0x400201F0
Access:Write-only

| 31                | 30        | 29      | 28        | 27       | 26      | 25      | 24         |
|-------------------|-----------|---------|-----------|----------|---------|---------|------------|
| _                 | _         | _       | _         | _        | _       | _       | _          |
| 23                | 22        | 21      | 20        | 19       | 18      | 17      | 16         |
| _                 | _         | _       | _         | STALLRQS | RSTDTS  | _       | EPDISHDMAS |
|                   |           |         |           |          |         |         |            |
| 15                | 14        | 13      | 12        | 11       | 10      | 9       | 8          |
| _                 | FIFOCONS  | KILLBKS | NBUSYBKES | _        | _       | _       | _          |
|                   |           |         |           |          |         |         |            |
| 7                 | 6         | 5       | 4         | 3        | 2       | 1       | 0          |
| SHORTPACKET<br>ES | STALLEDES | OVERFES | NAKINES   | NAKOUTES | RXSTPES | RXOUTES | TXINES     |

This register view is relevant only if EPTYPE = 0x0, 0x2or 0x3 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.21 "Device Endpoint x Mask Register (Control, Bulk, Interrupt Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_DEVEPTIMRx

**TXINES: Transmitted IN Data Interrupt Enable** 

**RXOUTES: Received OUT Data Interrupt Enable** 

**RXSTPES: Received SETUP Interrupt Enable** 

**NAKOUTES: NAKed OUT Interrupt Enable** 

**NAKINES: NAKed IN Interrupt Enable** 

**OVERFES: Overflow Interrupt Enable** 

**STALLEDES: STALLed Interrupt Enable** 

**SHORTPACKETES: Short Packet Interrupt Enable** 

**NBUSYBKES: Number of Busy Banks Interrupt Enable** 

KILLBKS: Kill IN Bank

**FIFOCONS: FIFO Control** 

**EPDISHDMAS: Endpoint Interrupts Disable HDMA Request Enable** 

RSTDTS: Reset Data Toggle Enable STALLRQS: STALL Request Enable

## 45.6.26 Device Endpoint x Enable Register (Isochronous Endpoints)

Name: USBFS DEVEPTIERx [x=0..4] (ISOENPT)

Address:0x400201F0
Access:Write-only

| 31                | 30       | 29      | 28        | 27       | 26       | 25      | 24         |
|-------------------|----------|---------|-----------|----------|----------|---------|------------|
| _                 | _        | _       | _         | _        | _        | _       | _          |
| 23                | 22       | 21      | 20        | 19       | 18       | 17      | 16         |
| _                 | _        | _       | _         | STALLRQS | RSTDTS   | _       | EPDISHDMAS |
|                   |          |         |           |          |          |         |            |
| 15                | 14       | 13      | 12        | 11       | 10       | 9       | 8          |
| _                 | FIFOCONS | KILLBKS | NBUSYBKES | _        | _        | _       | _          |
|                   |          |         |           |          |          |         |            |
| 7                 | 6        | 5       | 4         | 3        | 2        | 1       | 0          |
| SHORTPACKET<br>ES | CRCERRES | OVERFES | _         | -        | UNDERFES | RXOUTES | TXINES     |

This register view is relevant only if EPTYPE = 0x1 in Device Endpoint x Configuration Register.

For additional information, see Section 45.6.22 "Device Endpoint x Mask Register (Isochronous Endpoints)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_DEVEPTIMRx

**TXINES: Transmitted IN Data Interrupt Enable** 

**RXOUTES: Received OUT Data Interrupt Enable** 

**UNDERFES: Underflow Interrupt Enable** 

**OVERFES: Overflow Interrupt Enable** 

**CRCERRES: CRC Error Interrupt Enable** 

**SHORTPACKETES: Short Packet Interrupt Enable** 

**NBUSYBKES: Number of Busy Banks Interrupt Enable** 

KILLBKS: Kill IN Bank

**FIFOCONS: FIFO Control** 

**EPDISHDMAS: Endpoint Interrupts Disable HDMA Request Enable** 

**RSTDTS: Reset Data Toggle Enable** 

STALLRQS: STALL Request Enable

## 45.6.27 Device DMA Channel x Next Descriptor Address Register

Name:USBFS\_DEVDMANXTDSCx [x=1..4]

Address:0x40020310 [1], 0x40020320 [2], 0x40020330 [3], 0x40020340 [4]

Access:Read/Write

| 31          | 30          | 29 | 28     | 27     | 26 | 25 | 24 |  |  |  |  |
|-------------|-------------|----|--------|--------|----|----|----|--|--|--|--|
| NXT_DSC_ADD |             |    |        |        |    |    |    |  |  |  |  |
| 23          | 22          | 21 | 20     | 19     | 18 | 17 | 16 |  |  |  |  |
|             | NXT_DSC_ADD |    |        |        |    |    |    |  |  |  |  |
|             |             |    |        |        |    |    |    |  |  |  |  |
| 15          | 14          | 13 | 12     | 11     | 10 | 9  | 8  |  |  |  |  |
|             |             |    | NXT_DS | SC_ADD |    |    |    |  |  |  |  |
|             |             |    |        |        |    |    |    |  |  |  |  |
| 7           | 6           | 5  | 4      | 3      | 2  | 1  | 0  |  |  |  |  |
|             | NXT_DSC_ADD |    |        |        |    |    |    |  |  |  |  |

## NXT\_DSC\_ADD: Next Descriptor Address

This field points to the next channel descriptor to be processed. This channel descriptor must be aligned, so bits 0 to 3 of the address must be equal to zero.

## 45.6.28 Device DMA Channel x Address Register

Name: USBFS DEVDMAADDRESSx [x=1..4]

Address:0x40020314 [1], 0x40020324 [2], 0x40020334 [3], 0x40020344 [4]

Access:Read/Write

| 31       | 30       | 29 | 28   | 27   | 26 | 25 | 24 |  |  |  |  |
|----------|----------|----|------|------|----|----|----|--|--|--|--|
| BUFF_ADD |          |    |      |      |    |    |    |  |  |  |  |
| 23       | 22       | 21 | 20   | 19   | 18 | 17 | 16 |  |  |  |  |
|          | BUFF_ADD |    |      |      |    |    |    |  |  |  |  |
|          |          |    |      |      |    |    |    |  |  |  |  |
| 15       | 14       | 13 | 12   | 11   | 10 | 9  | 8  |  |  |  |  |
|          |          |    | BUFF | _ADD |    |    |    |  |  |  |  |
|          |          |    |      |      |    |    |    |  |  |  |  |
| 7        | 6        | 5  | 4    | 3    | 2  | 1  | 0  |  |  |  |  |
|          |          |    | BUFF | _ADD |    |    |    |  |  |  |  |

#### BUFF\_ADD: Buffer Address

This field determines the AHB bus starting address of a DMA channel transfer.

Channel start and end addresses may be aligned on any byte boundary.

The firmware can write this field only when the USBFS DEVDMASTATUS.CHANN ENB bit is clear.

This field is updated at the end of the address phase of the current access to the AHB bus. It is incremented by the access byte width. The access width is 4 bytes (or less) at packet start or end, if the start or end address is not aligned on a word boundary.

The packet start address is either the channel start address or the next channel address to be accessed in the channel buffer. The packet end address is either the channel end address or the latest channel address accessed in the channel buffer.

The channel start address is written by software or loaded from the descriptor. The channel end address is either determined by the end of buffer or the USB device, or by the USB end of transfer if the USBFS\_DEVDMACONTROLx.END\_TR\_EN bit is set.

## 45.6.29 Device DMA Channel x Control Register

Name: USBFS DEVDMACONTROLx [x=1..4]

Address:0x40020318 [1], 0x40020328 [2], 0x40020338 [3], 0x40020348 [4]

Access:Read/Write

| 31        | 30          | 29         | 28        | 27       | 26        | 25        | 24        |  |  |  |  |
|-----------|-------------|------------|-----------|----------|-----------|-----------|-----------|--|--|--|--|
|           | BUFF_LENGTH |            |           |          |           |           |           |  |  |  |  |
| 23        | 22          | 21         | 20        | 19       | 18        | 17        | 16        |  |  |  |  |
|           | BUFF_LENGTH |            |           |          |           |           |           |  |  |  |  |
| 15        | 14          | 13         | 12        | 11       | 10        | 9         | 8         |  |  |  |  |
| _         | _           | _          | -         | _        | _         | -         | _         |  |  |  |  |
| 7         | 6           | 5          | 4         | 3        | 2         | 1         | 0         |  |  |  |  |
| BURST_LCK | DESC_LD_IT  | END_BUFFIT | END_TR_IT | END_B_EN | END_TR_EN | LDNXT_DSC | CHANN_ENB |  |  |  |  |

#### CHANN\_ENB: Channel Enable Command

0: The DMA channel is disabled at end of transfer and no transfer occurs upon request. This bit is also cleared by hardware when the channel source bus is disabled at end of buffer.

If the LDNXT\_DSC bit has been cleared by descriptor loading, the firmware must set the corresponding CHANN\_ENB bit to start the described transfer, if needed.

If the LDNXT\_DSC bit is cleared, the channel is frozen and the channel registers may then be read and/or written reliably as soon as both USBFS\_DEVDMASTATUS.CHANN\_ENB and CHANN\_ACT flags read as 0.

If a channel request is currently serviced when this bit is cleared, the DMA FIFO buffer is drained until it is empty, then the USBFS\_DEVDMASTATUS.CHANN\_ENB bit is cleared.

If the LDNXT\_DSC bit is set at or after this bit clearing, then the currently loaded descriptor is skipped (no data transfer occurs) and the next descriptor is immediately loaded.

1: The USBFS\_DEVDMASTATUS.CHANN\_ENB bit is set, thus enabling the DMA channel data transfer. Then, any pending request starts the transfer. This may be used to start or resume any requested transfer.

#### LDNXT\_DSC: Load Next Channel Transfer Descriptor Enable Command

0: No channel register is loaded after the end of the channel transfer.

1: The channel controller loads the next descriptor after the end of the current transfer, i.e., when the USBFS DEVDMASTATUS.CHANN ENB bit is reset.

If the CHANN ENB bit is cleared, the next descriptor is immediately loaded upon transfer request.

**DMA Channel Control Command Summary:** 

| Value LDNXT_DSC | Value CHANN_ENB | Name           | Description                   |
|-----------------|-----------------|----------------|-------------------------------|
| 0               | 0               | STOP_NOW       | Stop now                      |
| 0               | 1               | RUN_AND_STOP   | Run and stop at end of buffer |
| 1               | 0               | LOAD_NEXT_DESC | Load next descriptor now      |
| 1               | 1               | RUN_AND_LINK   | Run and link at end of buffer |

#### **END TR EN: End of Transfer Enable Control (OUT transfers only)**

- 0: The USB end of transfer is ignored.
- 1: The USBFS device can put an end to the current buffer transfer.

When set, a BULK or INTERRUPT short packet or the last packet of an ISOCHRONOUS (micro) frame (DATAX) closes the current buffer and the USBFS DEVDMASTATUSx.END TR ST flag is raised.

This is intended for a USBFS non-prenegotiated end of transfer (BULK or INTERRUPT) or ISOCHRONOUS microframe data buffer closure.

#### END\_B\_EN: End of Buffer Enable Control

- 0: DMA Buffer End has no impact on USB packet transfer.
- 1: The endpoint can validate the packet (according to the values programmed in the USBFS\_DEVEPTCFGx.AUTOSW and USBFS\_DEVEPTIERx.SHORTPACKETES fields) at DMA Buffer End, i.e., when USBFS\_DEVDMASTATUS.BUFF\_COUNT reaches 0.

This is mainly for short packet IN validations initiated by the DMA reaching end of buffer, but can be used for OUT packet truncation (discarding of unwanted packet data) at the end of DMA buffer.

#### END\_TR\_IT: End of Transfer Interrupt Enable

- 0: Completion of a USBFS device-initiated buffer transfer does not trigger any interrupt at USBFS\_DEVDMASTATUSx.END\_TR\_ST rising.
- 1: An interrupt is sent after the buffer transfer is complete, if the USBFS device has ended the buffer transfer.

Use when the receive size is unknown.

#### **END\_BUFFIT: End of Buffer Interrupt Enable**

- 0: USBFS DEVDMA\_STATUSx.END\_BF\_ST rising does not trigger any interrupt.
- 1: An interrupt is generated when USBFS HSTDMASTATUSx.BUFF COUNT reaches zero.

#### DESC\_LD\_IT: Descriptor Loaded Interrupt Enable

- 0: USBFS DEVDMASTATUSx.DESC LDST rising does not trigger any interrupt.
- 1: An interrupt is generated when a descriptor has been loaded from the bus.

### **BURST LCK: Burst Lock Enable**

- 0: The DMA never locks bus access.
- 1: USB packets AHB data bursts are locked for maximum optimization of the bus bandwidth usage and maximization of fly-by AHB burst duration.

#### **BUFF\_LENGTH: Buffer Byte Length (Write-only)**

This field determines the number of bytes to be transferred until end of buffer. The maximum channel transfer size (32 KBytes) is reached when this field is 0 (default value). If the transfer size is unknown, this field should be set to 0, but the transfer end may occur earlier under USB device control.

When this field is written, the USBFS DEVDMASTATUSx.BUFF COUNT field is updated with the write value.

- Note 1: Bits [31:2] are only writable when issuing a channel Control Command other than "Stop Now".
  - 2: For reliability, it is highly recommended to wait for both the USBFS\_DEVDMASTATUSx.CHAN\_ACT and the USBFS\_DEVDMASTATUSx.CHAN\_ENB flags to be at 0, thus ensuring the channel has been stopped before issuing a command other than "Stop Now".

### 45.6.30 Device DMA Channel x Status Register

Name: USBFS DEVDMASTATUSx [x=1..4]

Address:0x4002031C [1], 0x4002032C [2], 0x4002033C [3], 0x4002034C [4]

Access:Read/Write

| 31 | 30         | 29        | 28        | 27 | 26 | 25        | 24        |  |  |  |  |
|----|------------|-----------|-----------|----|----|-----------|-----------|--|--|--|--|
|    | BUFF_COUNT |           |           |    |    |           |           |  |  |  |  |
| 23 | 22         | 21        | 20        | 19 | 18 | 17        | 16        |  |  |  |  |
|    | BUFF_COUNT |           |           |    |    |           |           |  |  |  |  |
| 15 | 14         | 13        | 12        | 11 | 10 | 9         | 8         |  |  |  |  |
| _  | _          | _         | _         | 1  | -  | _         | _         |  |  |  |  |
| 7  | 6          | 5         | 4         | 3  | 2  | 1         | 0         |  |  |  |  |
| _  | DESC_LDST  | END_BF_ST | END_TR_ST | _  | _  | CHANN_ACT | CHANN_ENB |  |  |  |  |

#### CHANN\_ENB: Channel Enable Status

0: If cleared, the DMA channel no longer transfers data, and may load the next descriptor if the USBFS\_DEVDMACONTROLx.LDNXT\_DSC bit is set.

When any transfer is ended either due to an elapsed byte count or to completion of a USBFS device-initiated transfer, this bit is automatically reset.

1: If set, the DMA channel is currently enabled and transfers data upon request.

This bit is normally set or cleared by writing into the USBFS\_DEVDMACONTROLx.CHANN\_ENB bit field either by software or descriptor loading.

If a channel request is currently serviced when the USBFS\_DEVDMACONTROLx.CHANN\_ENB bit is cleared, the DMA FIFO buffer is drained until it is empty, then this status bit is cleared.

#### **CHANN ACT: Channel Active Status**

0: The DMA channel is no longer trying to source the packet data.

When a packet transfer is ended, this bit is automatically reset.

1: The DMA channel is currently trying to source packet data, i.e., selected as the highest-priority requesting channel.

When a packet transfer cannot be completed due to an END\_BF\_ST, this flag stays set during the next channel descriptor load (if any) and potentially until completion of a USBFS packet transfer, if allowed by the new descriptor.

#### END\_TR\_ST: End of Channel Transfer Status

- 0: Cleared automatically when read by software.
- 1: Set by hardware when the last packet transfer is complete, if the USBFS device has ended the transfer.

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.

#### **END BF ST: End of Channel Buffer Status**

- 0: Cleared automatically when read by software.
- 1: Set by hardware when the BUFF\_COUNT count-down reaches zero.

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.

## **DESC\_LDST: Descriptor Loaded Status**

- 0: Cleared automatically when read by software.
- 1: Set by hardware when a descriptor has been loaded from the system bus.

Valid until the CHANN ENB flag is cleared at the end of the next buffer transfer.

## **BUFF\_COUNT: Buffer Byte Count**

This field determines the current number of bytes still to be transferred for this buffer.

This field is decremented from the AHB source bus access byte width at the end of this bus address phase.

The access byte width is 4 by default, or less, at DMA start or end, if the start or end address is not aligned on a word boundary.

At the end of buffer, the DMA accesses the USBFS device only for the number of bytes needed to complete it.

**Note:** For OUT endpoints, if the receive buffer byte length (BUFF\_LENGTH) has been defaulted to zero because the USB transfer length is unknown, the actual buffer byte length received is 0x10000-BUFF\_COUNT.

## 45.6.31 Host General Control Register

Name:USBFS\_HSTCTRL
Address:0x40020400
Access:Read/Write

| 31 | 30 | 29 | 28 | 27 | 26     | 25    | 24   |
|----|----|----|----|----|--------|-------|------|
| _  | _  | _  | _  | _  | _      | _     | _    |
| 23 | 22 | 21 | 20 | 19 | 18     | 17    | 16   |
| _  | _  | _  |    | _  | _      | _     | _    |
|    |    |    |    |    |        |       |      |
| 15 | 14 | 13 | 12 | 11 | 10     | 9     | 8    |
| _  | _  | _  | _  | _  | RESUME | RESET | SOFE |
|    |    |    |    |    |        |       |      |
| 7  | 6  | 5  | 4  | 3  | 2      | 1     | 0    |
| _  | _  | _  | _  | _  | _      | _     | _    |

### **SOFE: Start of Frame Generation Enable**

- 0: Disables the SOF generation and leaves the USB bus in idle state.
- 1: Generates SOF on the USB bus.

This bit is set when a USB reset is requested or an upstream resume interrupt is detected (USBFS HSTISR.TXRSMI).

#### **RESET: Send USB Reset**

0: No effect

1: Generates a USB Reset on the USB bus

This bit is cleared when the USB Reset has been sent.

It may be useful to write a zero to this bit when a device disconnection is detected (USBFS\_HSTISR.DDISCI = 1) whereas a USB Reset is being sent.

#### **RESUME: Send USB Resume**

- 0: No effect
- 1: Generates a USB Resume on the USB bus

This bit is cleared when the USB Resume has been sent or when a USB reset is requested.

This bit should be written to one only when the start of frame generation is enabled (SOFE = 1).

## 45.6.32 Host Global Interrupt Status Register

Name:USBFS\_HSTISR Address:0x40020404

Access:Read-only

| 31 | 30    | 29    | 28     | 27     | 26    | 25     | 24     |
|----|-------|-------|--------|--------|-------|--------|--------|
| _  | _     | _     | DMA_4  | DMA_3  | DMA_2 | DMA_1  | _      |
| 22 | 22    | 24    | 20     | 40     | 40    | 47     | 40     |
| 23 | 22    | 21    | 20     | 19     | 18    | 17     | 16     |
| _  | _     | _     | _      | _      | _     | _      | _      |
|    |       |       |        |        |       |        |        |
| 15 | 14    | 13    | 12     | 11     | 10    | 9      | 8      |
| _  | _     | _     | PEP_4  | PEP_3  | PEP_2 | PEP_1  | PEP_0  |
|    | •     | •     | •      |        | •     |        |        |
| 7  | 6     | 5     | 4      | 3      | 2     | 1      | 0      |
| _  | HWUPI | HSOFI | RXRSMI | RSMEDI | RSTI  | DDISCI | DCONNI |

#### **DCONNI: Device Connection Interrupt**

- 0: Cleared when USBFS HSTICR.DCONNIC = 1.
- 1: Set when a new device has been connected to the USB bus.

#### **DDISCI: Device Disconnection Interrupt**

- 0: Cleared when USBFS\_HSTICR.DDISCIC = 1.
- 1: Set when the device has been removed from the USB bus.

### **RSTI: USB Reset Sent Interrupt**

- 0: Cleared when USBFS HSTICR.RSTIC = 1.
- 1: Set when a USB Reset has been sent to the device.

#### **RSMEDI: Downstream Resume Sent Interrupt**

- 0: Cleared when USBFS HSTICR.RSMEDIC = 1.
- 1: Set when a Downstream Resume has been sent to the device.

#### **RXRSMI: Upstream Resume Received Interrupt**

- 0: Cleared when USBFS\_HSTICR.RXRSMIC = 1.
- 1: Set when an Upstream Resume has been received from the device.

## **HSOFI: Host Start of Frame Interrupt**

- 0: Cleared when USBFS\_HSTICR.HSOFIC = 1.
- 1: Set when a SOF is issued by the host controller. This triggers a USB interrupt when HSOFE = 1.

## **HWUPI: Host Wake-Up Interrupt**

This bit is set when the host controller is in Suspend mode (SOFE = 0) and an upstream resume from the peripheral is detected.

This bit is set when the host controller is in Suspend mode (SOFE = 0) and a peripheral disconnection is detected.

This interrupt is generated even if the clock is frozen by the USBFS\_CTRL.FRZCLK bit.

### PEP\_x: Pipe x Interrupt

- 0: Cleared when the interrupt source is served.
- 1: Set when an interrupt is triggered by pipe x (USBFS\_HSTPIPISRx). This triggers a USB interrupt if the corresponding bit in USBFS\_HSTIMR = 1.

### DMA\_x: DMA Channel x Interrupt

- 0: Cleared when the USBFS\_HSTDMASTATUSx interrupt source is cleared.
- 1: Set when an interrupt is triggered by the DMA channel x. This triggers a USB interrupt if the corresponding bit in USBFS\_HSTIMR = 1.

## 45.6.33 Host Global Interrupt Clear Register

Name:USBFS\_HSTICR Address:0x40020408 Access:Write-only

| 31 | 30     | 29     | 28      | 27      | 26    | 25      | 24      |
|----|--------|--------|---------|---------|-------|---------|---------|
| _  | _      | _      | _       | _       | _     | -       | _       |
| 23 | 22     | 21     | 20      | 19      | 18    | 17      | 16      |
| _  | _      | _      | _       | _       | _     |         | _       |
| 15 | 14     | 13     | 12      | 11      | 10    | 9       | 8       |
| _  | _      | _      | _       | _       | _     | -       | _       |
| 7  | 6      | 5      | 4       | 3       | 2     | 1       | 0       |
| _  | HWUPIC | HSOFIC | RXRSMIC | RSMEDIC | RSTIC | DDISCIC | DCONNIC |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTISR

**DCONNIC: Device Connection Interrupt Clear** 

**DDISCIC: Device Disconnection Interrupt Clear** 

**RSTIC: USB Reset Sent Interrupt Clear** 

RSMEDIC: Downstream Resume Sent Interrupt Clear

**RXRSMIC: Upstream Resume Received Interrupt Clear** 

**HSOFIC: Host Start of Frame Interrupt Clear** 

**HWUPIC: Host Wake-Up Interrupt Clear** 

## 45.6.34 Host Global Interrupt Set Register

Name:USBFS\_HSTIFR Address:0x4002040C Access:Write-only

| 31 | 30     | 29     | 28      | 27      | 26    | 25      | 24      |
|----|--------|--------|---------|---------|-------|---------|---------|
| _  | _      | _      | DMA_4   | DMA_3   | DMA_2 | DMA_1   | _       |
| 22 | 22     | 21     | 20      | 10      | 40    | 17      | 16      |
| 23 | 22     | Z I    | 20      | 19      | 18    | 17      | 16      |
| _  | _      | _      | _       | _       | _     | _       | _       |
|    |        |        |         |         |       |         |         |
| 15 | 14     | 13     | 12      | 11      | 10    | 9       | 8       |
| _  | _      | _      | _       | _       | _     | _       | _       |
|    |        |        |         |         |       |         |         |
| 7  | 6      | 5      | 4       | 3       | 2     | 1       | 0       |
| _  | HWUPIS | HSOFIS | RXRSMIS | RSMEDIS | RSTIS | DDISCIS | DCONNIS |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTISR, which may be useful for test or debug purposes

**DCONNIS: Device Connection Interrupt Set** 

**DDISCIS: Device Disconnection Interrupt Set** 

**RSTIS: USB Reset Sent Interrupt Set** 

**RSMEDIS: Downstream Resume Sent Interrupt Set** 

**RXRSMIS: Upstream Resume Received Interrupt Set** 

**HSOFIS: Host Start of Frame Interrupt Set** 

**HWUPIS: Host Wake-Up Interrupt Set** 

DMA\_x: DMA Channel x Interrupt Set

### 45.6.35 Host Global Interrupt Mask Register

Name: USBFS HSTIMR

Address:0x40020410

Access:Read-only

| 31 | 30     | 29     | 28      | 27      | 26    | 25      | 24      |
|----|--------|--------|---------|---------|-------|---------|---------|
| _  | _      | _      | DMA_4   | DMA_3   | DMA_2 | DMA_1   | _       |
| 00 | 00     | 0.4    | 00      | 40      | 40    | 4-7     | 40      |
| 23 | 22     | 21     | 20      | 19      | 18    | 17      | 16      |
| _  | _      | _      | _       | _       | _     | _       | _       |
|    |        |        |         |         |       |         |         |
| 15 | 14     | 13     | 12      | 11      | 10    | 9       | 8       |
| _  | _      | _      | PEP_4   | PEP_3   | PEP_2 | PEP_1   | PEP_0   |
|    |        |        |         |         |       |         |         |
| 7  | 6      | 5      | 4       | 3       | 2     | 1       | 0       |
| _  | HWUPIE | HSOFIE | RXRSMIE | RSMEDIE | RSTIE | DDISCIE | DCONNIE |

#### **DCONNIE: Device Connection Interrupt Enable**

- 0: Cleared when USBFS\_HSTIDR.DCONNIEC = 1. This disables the Device Connection interrupt (USBFS\_HSTISR.DCONNI).
- 1: Set when USBFS\_HSTIER.DCONNIES = 1. This enables the Device Connection interrupt (USBFS\_HSTISR.DCONNI).

#### **DDISCIE: Device Disconnection Interrupt Enable**

- 0: Cleared when USBFS HSTIDR.DDISCIEC = 1. This disables the Device Disconnection interrupt (USBFS HSTISR.DDISCI).
- 1: Set when USBFS HSTIER.DDISCIES = 1. This enables the Device Disconnection interrupt (USBFS HSTISR.DDISCI).

#### **RSTIE: USB Reset Sent Interrupt Enable**

- 0: Cleared when USBFS HSTIDR.RSTIEC = 1. This disables the USB Reset Sent interrupt (USBFS HSTISR.RSTI).
- 1: Set when USBFS HSTIER.RSTIES = 1. This enables the USB Reset Sent interrupt (USBFS HSTISR.RSTI).

#### **RSMEDIE: Downstream Resume Sent Interrupt Enable**

- 0: Cleared when USBFS HSTIDR.RSMEDIEC = 1. This disables the Downstream Resume interrupt (USBFS HSTISR.RSMEDI).
- 1: Set when USBFS\_HSTIER.RSMEDIES = 1. This enables the Downstream Resume interrupt (USBFS\_HSTISR.RSMEDI).

#### **RXRSMIE: Upstream Resume Received Interrupt Enable**

- 0: Cleared when USBFS\_HSTIDR.RXRSMIEC = 1. This disables the Downstream Resume interrupt (USBFS\_HSTISR.RXRSMI).
- 1: Set when USBFS\_HSTIER.RXRSMIES = 1. This enables the Upstream Resume Received interrupt (USBFS\_HSTISR.RXRSMI).

### **HSOFIE: Host Start of Frame Interrupt Enable**

- 0: Cleared when USBFS\_HSTIDR.HSOFIEC = 1. This disables the Host Start of Frame interrupt (USBFS\_HSTISR.HSOFI).
- 1: Set when USBFS\_HSTIER.HSOFIES = 1. This enables the Host Start of Frame interrupt (USBFS\_HSTISR.HSOFI).

### **HWUPIE: Host Wake-Up Interrupt Enable**

- 0: Cleared when USBFS HSTIDR.HWUPIEC = 1. This disables the Host Wake-up Interrupt (USBFS HSTISR.HWUPI).
- 1: Set when USBFS\_HSTIER.HWUPIES = 1. This enables the Host Wake-up Interrupt (USBFS\_HSTISR.HWUPI).

### PEP\_x: Pipe x Interrupt Enable

- 0: Cleared when PEP x = 1. This disables the Pipe x Interrupt (PEP x).
- 1: Set when the corresponding bit in USBFS\_HSTIER = 1. This enables the Pipe x Interrupt (USBFS\_HSTISR.PEP\_x).

#### DMA\_x: DMA Channel x Interrupt Enable

- 0: Cleared when the corresponding bit in USBFS HSTIDR = 1. This disables the DMA Channel x Interrupt (USBFS HSTISR.DMA x).
- 1: Set when the corresponding bit in USBFS HSTIER = 1. This enables the DMA Channel x Interrupt (USBFS HSTISR.DMA x).

## 45.6.36 Host Global Interrupt Disable Register

Name:USBFS\_HSTIDR Address:0x40020414 Access:Write-only

| 31 | 30      | 29      | 28       | 27       | 26     | 25       | 24       |
|----|---------|---------|----------|----------|--------|----------|----------|
| _  | _       | _       | DMA_4    | DMA_3    | DMA_2  | DMA_1    | _        |
|    |         |         |          |          |        |          |          |
| 23 | 22      | 21      | 20       | 19       | 18     | 17       | 16       |
| _  | _       | _       | _        | _        | _      | _        | _        |
|    | •       | •       | •        | •        | •      | •        | •        |
| 15 | 14      | 13      | 12       | 11       | 10     | 9        | 8        |
| _  | _       | _       | PEP_4    | PEP_3    | PEP_2  | PEP_1    | PEP_0    |
|    |         |         |          |          |        |          |          |
| 7  | 6       | 5       | 4        | 3        | 2      | 1        | 0        |
| _  | HWUPIEC | HSOFIEC | RXRSMIEC | RSMEDIEC | RSTIEC | DDISCIEC | DCONNIEC |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTIMR

**DCONNIEC: Device Connection Interrupt Disable** 

**DDISCIEC: Device Disconnection Interrupt Disable** 

**RSTIEC: USB Reset Sent Interrupt Disable** 

**RSMEDIEC: Downstream Resume Sent Interrupt Disable** 

**RXRSMIEC: Upstream Resume Received Interrupt Disable** 

**HSOFIEC: Host Start of Frame Interrupt Disable** 

**HWUPIEC: Host Wake-Up Interrupt Disable** 

PEP\_x: Pipe x Interrupt Disable

DMA\_x: DMA Channel x Interrupt Disable

## 45.6.37 Host Global Interrupt Enable Register

Name:USBFS\_HSTIER
Address:0x40020418
Access:Write-only

| 31 | 30      | 29      | 28       | 27       | 26     | 25       | 24       |
|----|---------|---------|----------|----------|--------|----------|----------|
| _  | _       | _       | DMA_4    | DMA_3    | DMA_2  | DMA_1    | _        |
|    |         |         |          |          |        |          |          |
| 23 | 22      | 21      | 20       | 19       | 18     | 17       | 16       |
| _  | _       | _       | _        | _        | _      | _        | _        |
|    | •       | •       | •        | •        | •      | •        | •        |
| 15 | 14      | 13      | 12       | 11       | 10     | 9        | 8        |
| _  | _       | _       | PEP_4    | PEP_3    | PEP_2  | PEP_1    | PEP_0    |
|    |         |         |          |          |        |          |          |
| 7  | 6       | 5       | 4        | 3        | 2      | 1        | 0        |
| _  | HWUPIES | HSOFIES | RXRSMIES | RSMEDIES | RSTIES | DDISCIES | DCONNIES |

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTISR

**DCONNIES: Device Connection Interrupt Enable** 

**DDISCIES: Device Disconnection Interrupt Enable** 

**RSTIES: USB Reset Sent Interrupt Enable** 

**RSMEDIES: Downstream Resume Sent Interrupt Enable** 

**RXRSMIES: Upstream Resume Received Interrupt Enable** 

**HSOFIES: Host Start of Frame Interrupt Enable** 

**HWUPIES: Host Wake-Up Interrupt Enable** 

PEP\_x: Pipe x Interrupt Enable

DMA\_x: DMA Channel x Interrupt Enable

## 45.6.38 Host Frame Number Register

Name:USBFS\_HSTFNUM Address:0x40020420 Access:Read/Write

| 31 | 30 | 29   | 28   | 27   | 26 | 25 | 24 |
|----|----|------|------|------|----|----|----|
| _  | _  | _    | _    | _    | _  | _  | _  |
| 23 | 22 | 21   | 20   | 19   | 18 | 17 | 16 |
|    |    |      | FLEN | HIGH |    |    |    |
|    |    |      |      |      |    |    |    |
| 15 | 14 | 13   | 12   | 11   | 10 | 9  | 8  |
| _  | _  |      |      | FN   | JM |    |    |
|    |    |      |      |      |    |    |    |
| 7  | 6  | 5    | 4    | 3    | 2  | 1  | 0  |
|    |    | FNUM |      |      | _  | -  | _  |

#### **FNUM: Frame Number**

This field contains the current SOF number.

This field can be written.

## FLENHIGH: Frame Length

This field contains the 8 high-order bits of the 14-bit internal frame counter (frame counter at 12 MHz, the counter length is 12000 to ensure a SOF generation every 1 ms).

This field contains the 8 high-order bits of the 16-bit internal frame counter (at 30 MHz, the counter length is 30000 to ensure a SOF generation every 1 ms).

## 45.6.39 Host Address 1 Register

Name:USBFS\_HSTADDR1 Address:0x40020424

Access:Read/Write

| 31 | 30 | 29 | 28 | 27        | 26 | 25 | 24 |
|----|----|----|----|-----------|----|----|----|
| _  |    |    |    | HSTADDRP3 |    |    |    |
| 23 | 22 | 21 | 20 | 19        | 18 | 17 | 16 |
| _  |    |    |    | HSTADDRP2 |    |    |    |
|    |    |    |    |           |    |    |    |
| 15 | 14 | 13 | 12 | 11        | 10 | 9  | 8  |
| _  |    |    |    | HSTADDRP1 |    |    |    |
|    | •  |    |    |           |    |    |    |
| 7  | 6  | 5  | 4  | 3         | 2  | 1  | 0  |
| _  |    |    |    | HSTADDRP0 |    |    |    |

#### **HSTADDRP0: USB Host Address**

This field contains the address of the Pipe0 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP1: USB Host Address**

This field contains the address of the Pipe1 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP2: USB Host Address**

This field contains the address of the Pipe2 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP3: USB Host Address**

This field contains the address of the Pipe3 of the USB device.

This field is cleared when a USB reset is requested.

## 45.6.40 Host Address 2 Register

Name: USBFS\_HSTADDR2

Address:0x40020428
Access:Read/Write

| 31 | 30 | 29        | 28 | 27        | 26 | 25 | 24 |
|----|----|-----------|----|-----------|----|----|----|
| _  |    |           |    | HSTADDRP7 |    |    |    |
| 23 | 22 | 21        | 20 | 19        | 18 | 17 | 16 |
| -  |    |           |    | HSTADDRP6 |    |    |    |
|    | •  |           |    |           |    |    |    |
| 15 | 14 | 13        | 12 | 11        | 10 | 9  | 8  |
| _  |    | HSTADDRP5 |    |           |    |    |    |
|    |    |           |    |           |    |    |    |
| 7  | 6  | 5         | 4  | 3         | 2  | 1  | 0  |
| _  |    |           |    | HSTADDRP4 |    |    |    |

#### **HSTADDRP4: USB Host Address**

This field contains the address of the Pipe4 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP5: USB Host Address**

This field contains the address of the Pipe5 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP6: USB Host Address**

This field contains the address of the Pipe6 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP7: USB Host Address**

This field contains the address of the Pipe7 of the USB device.

This field is cleared when a USB reset is requested.

## 45.6.41 Host Address 3 Register

Name:USBFS\_HSTADDR3

Address:0x4002042C
Access:Read/Write

| 31 | 30 | 29 | 28 | 27        | 26 | 25 | 24 |
|----|----|----|----|-----------|----|----|----|
| _  | _  | _  | _  | _         | _  | _  | _  |
| 22 | 22 | 24 | 20 | 40        | 40 | 47 | 10 |
| 23 | 22 | 21 | 20 | 19        | 18 | 17 | 16 |
| _  | _  | _  | _  | _         | _  | 1  | _  |
|    |    |    |    |           |    |    |    |
| 15 | 14 | 13 | 12 | 11        | 10 | 9  | 8  |
| _  |    |    |    | HSTADDRP9 |    |    |    |
|    |    |    |    |           |    |    |    |
| 7  | 6  | 5  | 4  | 3         | 2  | 1  | 0  |
| _  |    |    |    | HSTADDRP8 |    |    |    |

#### **HSTADDRP8: USB Host Address**

This field contains the address of the Pipe8 of the USB device.

This field is cleared when a USB reset is requested.

## **HSTADDRP9: USB Host Address**

This field contains the address of the Pipe9 of the USB device.

This field is cleared when a USB reset is requested.

## 45.6.42 Host Pipe Register

Name:USBFS\_HSTPIP Address:0x4002041C Access:Read/Write

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| _     | _     | _     | _     | _     | _     | _     | PRST8 |
|       |       |       |       | 4.5   |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| PRST7 | PRST6 | PRST5 | PRST4 | PRST3 | PRST2 | PRST1 | PRST0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| _     | _     | _     | _     | _     | _     | _     | PEN8  |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PEN7  | PEN6  | PEN5  | PEN4  | PEN3  | PEN2  | PEN1  | PEN0  |

#### PENx: Pipe x Enable

0: Disables Pipe x, which forces the Pipe x state to inactive and resets the pipe x registers (USBFS\_HSTPIPCFGx, USBFS\_HSTPIPCFGx, USBFS\_HSTPIPCFGx, USBFS\_HSTPIPCFGx.PBK, USBFS\_HSTPIPCFGx.PSIZE).

#### PRSTx: Pipe x Reset

- 0: Completes the reset operation and enables to start using the FIFO.
- 1: Resets the Pipe x FIFO. This resets the pipe x registers (USBFS\_HSTPIPCFGx, USBFS\_HSTPIPISRx, USBFS\_HSTPIPIMRx), but not the pipe configuration (ALLOC, PBK, PSIZE, PTOKEN, PTYPE, PEPNUM, INTFRQ). The whole pipe mechanism (FIFO counter, reception, transmission, etc.) is reset, apart from the Data Toggle management. The pipe configuration remains active and the pipe is still enabled.

<sup>1:</sup> Enables Pipe x.

## 45.6.43 Host Pipe x Configuration Register

Name:USBFS\_HSTPIPCFGx [x=0..4]

Address:0x40020500 Access:Read/Write

| 31 | 30    | 29 | 28  | 27  | 26     | 25    | 24  |
|----|-------|----|-----|-----|--------|-------|-----|
|    |       |    | INT | FRQ |        |       |     |
|    |       |    |     |     |        |       |     |
| 23 | 22    | 21 | 20  | 19  | 18     | 17    | 16  |
| _  | _     | _  | _   |     | PEPI   | NUM   |     |
|    |       |    | •   |     |        |       |     |
| 15 | 14    | 13 | 12  | 11  | 10     | 9     | 8   |
| _  | _     | PT | YPE | _   | AUTOSW | PTO   | KEN |
|    |       |    |     |     |        |       |     |
| 7  | 6     | 5  | 4   | 3   | 2      | 1     | 0   |
| _  | PSIZE |    |     | F   | PBK    | ALLOC | _   |

## **ALLOC: Pipe Memory Allocate**

0: Frees the pipe memory.

1: Allocates the pipe memory.

This bit is cleared when a USB Reset is requested.

Refer to Section 45.5.1.4 "DPRAM Management" for more details.

#### **PBK: Pipe Banks**

This field contains the number of banks for the pipe.

| Value | Name   | Description      |
|-------|--------|------------------|
| 0     | 1_BANK | Single-bank pipe |
| 1     | 2_BANK | Double-bank pipe |
| 2     | 3_BANK | Triple-bank pipe |
| 3     | _      | Reserved         |

For control pipes, a single-bank pipe (0b00) should be selected.

This field is cleared upon sending a USB reset.

## **PSIZE: Pipe Size**

This field contains the size of each pipe bank.

| Value | Name      | Description |
|-------|-----------|-------------|
| 0     | 8_BYTE    | 8 bytes     |
| 1     | 16_BYTE   | 16 bytes    |
| 2     | 32_BYTE   | 32 bytes    |
| 3     | 64_BYTE   | 64 bytes    |
| 4     | 128_BYTE  | 128 bytes   |
| 5     | 256_BYTE  | 256 bytes   |
| 6     | 512_BYTE  | 512 bytes   |
| 7     | 1024_BYTE | 1024 bytes  |

This field is cleared upon sending a USB reset.

## **PTOKEN: Pipe Token**

This field contains the pipe token.

| Value | Name  | Description |
|-------|-------|-------------|
| 0     | SETUP | SETUP       |
| 1     | IN    | IN          |
| 2     | OUT   | OUT         |
| 3     | _     | Reserved    |

### **AUTOSW: Automatic Switch**

This bit is cleared upon sending a USB reset.

0: The automatic bank switching is disabled.

1: The automatic bank switching is enabled.

## **PTYPE: Pipe Type**

This field contains the pipe type.

| Value | Name   | Description |
|-------|--------|-------------|
| 0     | CTRL   | Control     |
| 1     | ISO    | Isochronous |
| 2     | BLK    | Bulk        |
| 3     | INTRPT | Interrupt   |

This field is cleared upon sending a USB reset.

## **PEPNUM: Pipe Endpoint Number**

This field contains the number of the endpoint targeted by the pipe. This value is from 0 to 5.

This field is cleared upon sending a USB reset.

## **INTFRQ: Pipe Interrupt Request Frequency**

This field contains the maximum value in milliseconds of the polling period for an Interrupt Pipe.

This value has no effect for a non-Interrupt Pipe.

This field is cleared upon sending a USB reset.

## 45.6.44 Host Pipe x Status Register (Control, Bulk Pipes)

Name: USBFS HSTPIPISRx [x=0..4]

Address:0x40020530
Access:Read-only

| 31               | 30        | 29     | 28      | 27    | 26     | 25     | 24    |
|------------------|-----------|--------|---------|-------|--------|--------|-------|
| _                |           |        |         | PBYCT |        |        |       |
| 23               | 22        | 21     | 20      | 19    | 18     | 17     | 16    |
|                  | PBY       | /CT    |         | _     | CFGOK  | _      | RWALL |
|                  |           |        |         |       |        |        |       |
| 15               | 14        | 13     | 12      | 11    | 10     | 9      | 8     |
| CUR              | CURRBK    |        | NBUSYBK |       | _      | DTS    | SEQ   |
|                  |           |        |         |       |        |        |       |
| 7                | 6         | 5      | 4       | 3     | 2      | 1      | 0     |
| SHORTPACKET<br>I | RXSTALLDI | OVERFI | NAKEDI  | PERRI | TXSTPI | TXOUTI | RXINI |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

## **RXINI: Received IN Data Interrupt**

- 0: Cleared when USBFS HSTPIPICR.RXINIC = 1.
- 1: Set when a new USB message is stored in the current bank of the pipe. This triggers an interrupt if USBFS HSTPIPIMR.RXINE = 1.

## TXOUTI: Transmitted OUT Data Interrupt

- 0: Cleared when USBFS HSTPIPICR.TXOUTIC = 1.
- 1: Set when the current OUT bank is free and can be filled. This triggers an interrupt if USBFS\_HSTPIPIMR.TXOUTE = 1.

#### **TXSTPI: Transmitted SETUP Interrupt**

- 0: Cleared when USBFS HSTPIPICR.TXSTPIC = 1.
- 1: Set, for control pipes, when the current SETUP bank is free and can be filled. This triggers an interrupt if USBFS\_HSTPIPIMR.TXSTPE = 1.

## **PERRI: Pipe Error Interrupt**

- 0: Cleared when the error source bit is cleared.
- 1: Set when an error occurs on the current bank of the pipe. This triggers an interrupt if the USBFS\_HSTPIPIMR.PERRE bit is set. Refer to Host Pipe x Error Register to determine the source of the error.

#### **NAKEDI: NAKed Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.NAKEDIC = 1.
- 1: Set when a NAK has been received on the current bank of the pipe. This triggers an interrupt if USBFS\_HSTPIPIMR.NAKEDE = 1.

## **OVERFI: Overflow Interrupt**

- 0: Cleared when USBFS HSTPIPICR.OVERFIC = 1.
- 1: Set when the current pipe has received more data than the maximum length of the current pipe. An interrupt is triggered if USBFS HSTPIPIMR.OVERFIE = 1.

#### **RXSTALLDI: Received STALLed Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.RXSTALLDIC = 1.
- 1: Set when a STALL handshake has been received on the current bank of the pipe. The pipe is automatically frozen. This triggers an interrupt if USBFS HSTPIPIMR.RXSTALLE = 1.

## **SHORTPACKETI: Short Packet Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.SHORTPACKETIC = 1.
- 1: Set when a short packet is received by the host controller (packet length inferior to the PSIZE programmed field).

## **DTSEQ: Data Toggle Sequence**

This field indicates the data PID of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | DATA0 | Data0 toggle sequence |
| 1     | DATA1 | Data1 toggle sequence |
| 2     | _     | Reserved              |
| 3     | _     | Reserved              |

For an OUT pipe, this field indicates the data toggle of the next packet that is to be sent.

For an IN pipe, this field indicates the data toggle of the received packet stored in the current bank.

### **NBUSYBK: Number of Busy Banks**

This field indicates the number of busy banks.

For an OUT pipe, this field indicates the number of busy banks, filled by the user, ready for OUT transfer. When all banks are busy, this triggers a PEP\_x interrupt if USBFS\_HSTPIPIMRx.NBUSYBKE = 1.

For an IN pipe, this field indicates the number of busy banks filled by IN transaction from the Device. When all banks are free, this triggers a PEP\_x interrupt if USBFS\_HSTPIPIMRx.NBUSYBKE = 1.

| Value | Name   | Description               |  |  |  |
|-------|--------|---------------------------|--|--|--|
| 0     | 0_BUSY | usy bank (all banks free) |  |  |  |
| 1     | 1_BUSY | 1 busy bank               |  |  |  |
| 2     | 2_BUSY | 2 busy banks              |  |  |  |
| 3     | 3_BUSY | 3 busy banks              |  |  |  |

#### **CURRBK: Current Bank**

For non-control pipe, this field indicates the number of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | BANK0 | Current bank is bank0 |
| 1     | BANK1 | Current bank is bank1 |
| 2     | BANK2 | Current bank is bank2 |
| 3     | -     | Reserved              |

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll it as an interrupt bit.

#### **RWALL: Read/Write Allowed**

For an OUT pipe, this bit is set when the current bank is not full, i.e., the software can write further data into the FIFO.

For an IN pipe, this bit is set when the current bank is not empty, i.e., the software can read further data from the FIFO.

This bit is cleared otherwise.

This bit is also cleared when the RXSTALLDI or the PERRI bit is one.

## **CFGOK: Configuration OK Status**

This bit is set/cleared when the USBFS HSTPIPCFGx.ALLOC bit is set.

This bit is set if the pipe x number of banks (USBFS\_HSTPIPCFGx.PBK) and size (USBFS\_HSTPIPCFGx.PSIZE) are correct compared to the maximal allowed number of banks and size for this pipe and to the maximal FIFO size (i.e., the DPRAM size).

If this bit is cleared, the user should rewrite correct values for the PBK and PSIZE fields in the USBFS\_HSTPIPCFGx register.

#### **PBYCT: Pipe Byte Count**

This field contains the byte count of the FIFO.

For an OUT pipe, the field is incremented after each byte written by the user into the pipe and decremented after each byte sent to the peripheral.

For an IN pipe, the field is incremented after each byte received from the peripheral and decremented after each byte read by the user from the pipe.

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

## 45.6.45 Host Pipe x Status Register (Interrupt Pipes)

Name: USBFS HSTPIPISRx [x=0..4] (INTPIPES)

Address:0x40020530
Access:Read-only

| 31               | 30        | 29     | 28      | 27    | 26      | 25     | 24    |
|------------------|-----------|--------|---------|-------|---------|--------|-------|
| _                |           |        |         | PBYCT |         |        |       |
| 23               | 22        | 21     | 20      | 19    | 18      | 17     | 16    |
|                  | PB\       | /CT    |         | _     | CFGOK   | _      | RWALL |
|                  |           |        |         |       |         |        |       |
| 15               | 14        | 13     | 12      | 11    | 10      | 9      | 8     |
| CUR              | CURRBK    |        | NBUSYBK |       | _       | DTS    | SEQ   |
|                  |           |        |         |       |         |        |       |
| 7                | 6         | 5      | 4       | 3     | 2       | 1      | 0     |
| SHORTPACKET<br>I | RXSTALLDI | OVERFI | NAKEDI  | PERRI | UNDERFI | TXOUTI | RXINI |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

## **RXINI: Received IN Data Interrupt**

- 0: Cleared when USBFS HSTPIPICR.RXINIC = 1.
- 1: Set when a new USB message is stored in the current bank of the pipe. This triggers an interrupt if USBFS HSTPIPIMR.RXINE = 1.

#### **TXOUTI: Transmitted OUT Data Interrupt**

This bit is set when the current OUT bank is free and can be filled. This triggers an interrupt if the USBFS\_HSTPIPIMR.TXOUTE bit is one. This bit is cleared when USBFS\_HSTPIPICR.TXOUTIC = 1.

#### **UNDERFI: Underflow Interrupt**

This bit is set, for an isochronous and interrupt IN/OUT pipe, when an error flow occurs. This triggers an interrupt if UNDERFIE = 1.

This bit is set, for an isochronous or interrupt OUT pipe, when a transaction underflow occurs in the current pipe (the pipe cannot send the OUT data packet in time because the current bank is not ready). A zero-length-packet (ZLP) is sent instead.

This bit is set, for an isochronous or interrupt IN pipe, when a transaction flow error occurs in the current pipe, i.e, the current bank of the pipe is not free while a new IN USB packet is received. This packet is not stored in the bank. For an interrupt pipe, the overflowed packet is ACKed to comply with the USB standard.

This bit is cleared when USBFS HSTPIPICR.UNDERFIEC = 1.

#### **PERRI: Pipe Error Interrupt**

- 0: Cleared when the error source bit is cleared.
- 1: Set when an error occurs on the current bank of the pipe. This triggers an interrupt if the USBFS\_HSTPIPIMR.PERRE bit is set. Refer to Host Pipe x Error Register to determine the source of the error.

#### **NAKEDI: NAKed Interrupt**

- 0: Cleared when USBFS HSTPIPICR.NAKEDIC = 1.
- 1: Set when a NAK has been received on the current bank of the pipe. This triggers an interrupt if USBFS\_HSTPIPIMR.NAKEDE = 1.

#### **OVERFI: Overflow Interrupt**

- 0: Cleared when USBFS HSTPIPICR.OVERFIC = 1.
- 1: Set when the current pipe has received more data than the maximum length of the current pipe. An interrupt is triggered if USBFS\_HSTPIPIMR.OVERFIE = 1.

#### **RXSTALLDI: Received STALLed Interrupt**

- 0: Cleared when USBFS HSTPIPICR.RXSTALLDIC = 1.
- 1: Set when a STALL handshake has been received on the current bank of the pipe. The pipe is automatically frozen. This triggers an interrupt if USBFS\_HSTPIPIMR.RXSTALLE = 1.

### **SHORTPACKETI: Short Packet Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.SHORTPACKETIC = 1.
- 1: Set when a short packet is received by the host controller (packet length inferior to the PSIZE programmed field).

#### **DTSEQ: Data Toggle Sequence**

This field indicates the data PID of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | DATA0 | Data0 toggle sequence |
| 1     | DATA1 | Data1 toggle sequence |
| 2     | -     | Reserved              |
| 3     | _     | Reserved              |

For an OUT pipe, this field indicates the data toggle of the next packet that is to be sent.

For an IN pipe, this field indicates the data toggle of the received packet stored in the current bank.

#### **NBUSYBK: Number of Busy Banks**

This field indicates the number of busy banks.

For an OUT pipe, this field indicates the number of busy banks, filled by the user, ready for an OUT transfer. When all banks are busy, this triggers a PEP x interrupt if USBFS HSTPIPIMRx.NBUSYBKE = 1.

For an IN pipe, this field indicates the number of busy banks filled by IN transaction from the device. When all banks are free, this triggers a PEP\_x interrupt if USBFS\_HSTPIPIMRx.NBUSYBKE = 1.

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | 0_BUSY | 0 busy bank (all banks free) |
| 1     | 1_BUSY | 1 busy bank                  |
| 2     | 2_BUSY | 2 busy banks                 |
| 3     | 3_BUSY | 3 busy banks                 |

#### **CURRBK: Current Bank**

For a non-control pipe, this field indicates the number of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | BANK0 | Current bank is bank0 |
| 1     | BANK1 | Current bank is bank1 |
| 2     | BANK2 | Current bank is bank2 |
| 3     | _     | Reserved              |

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll it as an interrupt bit.

#### **RWALL: Read/Write Allowed**

For an OUT pipe, this bit is set when the current bank is not full, i.e., the software can write further data into the FIFO.

For an IN pipe, this bit is set when the current bank is not empty, i.e., the software can read further data from the FIFO.

This bit is cleared otherwise.

This bit is also cleared when RXSTALLDI or PERRI = 1.

#### **CFGOK: Configuration OK Status**

This bit is set/cleared when the USBFS\_HSTPIPCFGx.ALLOC bit is set.

This bit is set if the pipe x number of banks (USBFS\_HSTPIPCFGx.PBK) and size (USBFS\_HSTPIPCFGx.PSIZE) are correct compared to the maximal allowed number of banks and size for this pipe, and to the maximal FIFO size (i.e., the DPRAM size).

If this bit is cleared, the user should rewrite correct values for the PBK and PSIZE fields in the USBFS HSTPIPCFGx register.

#### **PBYCT: Pipe Byte Count**

This field contains the byte count of the FIFO.

For an OUT pipe, the field is incremented after each byte written by the user into the pipe and decremented after each byte sent to the peripheral.

For an IN pipe, the field is incremented after each byte received from the peripheral and decremented after each byte read by the user from the pipe.

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

## 45.6.46 Host Pipe x Status Register (Isochronous Pipes)

Name: USBFS HSTPIPISRx [x=0..4] (ISOPIPES)

Address:0x40020530
Access:Read-only

| 31               | 30      | 29     | 28      | 27    | 26      | 25     | 24    |
|------------------|---------|--------|---------|-------|---------|--------|-------|
| _                |         |        |         | PBYCT |         |        |       |
| 23               | 22      | 21     | 20      | 19    | 18      | 17     | 16    |
|                  | PB\     | /CT    |         | _     | CFGOK   | _      | RWALL |
|                  |         |        |         |       |         |        |       |
| 15               | 14      | 13     | 12      | 11    | 10      | 9      | 8     |
| CUR              | CURRBK  |        | NBUSYBK |       | _       | DTS    | SEQ   |
|                  |         |        |         |       |         |        |       |
| 7                | 6       | 5      | 4       | 3     | 2       | 1      | 0     |
| SHORTPACKET<br>I | CRCERRI | OVERFI | NAKEDI  | PERRI | UNDERFI | TXOUTI | RXINI |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

## **RXINI: Received IN Data Interrupt**

- 0: Cleared when USBFS HSTPIPICR.RXINIC = 1.
- 1: Set when a new USB message is stored in the current bank of the pipe. This triggers an interrupt if the USBFS\_HSTPIPIMR.RXINE bit is one.

#### **TXOUTI: Transmitted OUT Data Interrupt**

- 0: Cleared when USBFS HSTPIPICR.TXOUTIC = 1.
- 0: Set when the current OUT bank is free and can be filled. This triggers an interrupt if the USBFS\_HSTPIPIMR.TXOUTE bit is one.

## **UNDERFI: Underflow Interrupt**

This bit is set, for an isochronous and interrupt IN/OUT pipe, when an error flow occurs. This triggers an interrupt if UNDERFIE = 1.

This bit is set, for an isochronous or interrupt OUT pipe, when a transaction underflow occurs in the current pipe (the pipe cannot send the OUT data packet in time because the current bank is not ready). A zero-length-packet (ZLP) is sent instead.

This bit is set, for an isochronous or interrupt IN pipe, when a transaction flow error occurs in the current pipe, i.e, the current bank of the pipe is not free while a new IN USB packet is received. This packet is not stored in the bank. For an interrupt pipe, the overflowed packet is ACKed to comply with the USB standard.

This bit is cleared when USBFS\_HSTPIPICR.UNDERFIEC = 1.

## **PERRI: Pipe Error Interrupt**

- 0: Cleared when the error source bit is cleared.
- 1: Set when an error occurs on the current bank of the pipe. This triggers an interrupt if the USBFS\_HSTPIPIMR.PERRE bit is set. Refer to Host Pipe x Error Register to determine the source of the error.

#### **NAKEDI: NAKed Interrupt**

- 0: Cleared when USBFS HSTPIPICR.NAKEDIC = 1.
- 1: Set when a NAK has been received on the current bank of the pipe. This triggers an interrupt if the USBFS\_HSTPIPIMR.NAKEDE bit is one.

#### **OVERFI: Overflow Interrupt**

- 0: Cleared when USBFS HSTPIPICR.OVERFIC = 1.
- 1: Set when the current pipe has received more data than the maximum length of the current pipe. An interrupt is triggered if USBFS HSTPIPIMR.OVERFIE = 1.

#### **CRCERRI: CRC Error Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.CRCERRIC = 1.
- 1: Set when a CRC error occurs on the current bank of the pipe. This triggers an interrupt if USBFS\_HSTPIPIMR.TXSTPE = 1.

### **SHORTPACKETI: Short Packet Interrupt**

- 0: Cleared when USBFS\_HSTPIPICR.SHORTPACKETIC = 1.
- 1: Set when a short packet is received by the host controller (packet length inferior to the PSIZE programmed field).

#### **DTSEQ: Data Toggle Sequence**

This field indicates the data PID of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | DATA0 | Data0 toggle sequence |
| 1     | DATA1 | Data1 toggle sequence |
| 2     | _     | Reserved              |
| 3     | _     | Reserved              |

For an OUT pipe, this field indicates the data toggle of the next packet that is to be sent.

For an IN pipe, this field indicates the data toggle of the received packet stored in the current bank.

#### **NBUSYBK: Number of Busy Banks**

This field indicates the number of busy banks.

For an OUT pipe, this field indicates the number of busy banks, filled by the user, ready for an OUT transfer. When all banks are busy, this triggers a PEP x interrupt if USBFS HSTPIPIMRx.NBUSYBKE = 1.

For an IN pipe, this field indicates the number of busy banks filled by IN transaction from the device. When all banks are free, this triggers a PEP\_x interrupt if USBFS\_HSTPIPIMRx.NBUSYBKE = 1.

| Value | Name   | Description                  |
|-------|--------|------------------------------|
| 0     | 0_BUSY | 0 busy bank (all banks free) |
| 1     | 1_BUSY | 1 busy bank                  |
| 2     | 2_BUSY | 2 busy banks                 |
| 3     | 3_BUSY | 3 busy banks                 |

#### **CURRBK: Current Bank**

For a non-control pipe, this field indicates the number of the current bank.

| Value | Name  | Description           |
|-------|-------|-----------------------|
| 0     | BANK0 | Current bank is bank0 |
| 1     | BANK1 | Current bank is bank1 |
| 2     | BANK2 | Current bank is bank2 |
| 3     | _     | Reserved              |

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll it as an interrupt bit.

#### **RWALL: Read/Write Allowed**

For an OUT pipe, this bit is set when the current bank is not full, i.e., the software can write further data into the FIFO.

For an IN pipe, this bit is set when the current bank is not empty, i.e., the software can read further data from the FIFO.

This bit is cleared otherwise.

This bit is also cleared when RXSTALLDI or PERRI = 1.

#### **CFGOK: Configuration OK Status**

This bit is set/cleared when the USBFS\_HSTPIPCFGx.ALLOC bit is set.

This bit is set if the pipe x number of banks (USBFS\_HSTPIPCFGx.PBK) and size (USBFS\_HSTPIPCFGx.PSIZE) are correct compared to the maximal allowed number of banks and size for this pipe and to the maximal FIFO size (i.e., the DPRAM size).

If this bit is cleared, the user should rewrite correct values for the PBK and PSIZE fields in the USBFS HSTPIPCFGx register.

### **PBYCT: Pipe Byte Count**

This field contains the byte count of the FIFO.

For an OUT pipe, the field is incremented after each byte written by the user into the pipe and decremented after each byte sent to the peripheral.

For an IN pipe, the field is incremented after each byte received from the peripheral and decremented after each byte read by the user from the pipe.

This field may be updated 1 clock cycle after the RWALL bit changes, so the user should not poll this field as an interrupt bit.

## 45.6.47 Host Pipe x Clear Register (Control, Bulk Pipes)

Name:USBFS\_HSTPIPICRx [x=0..4]

Address:0x40020560 Access:Write-only

| 31                | 30         | 29      | 28      | 27 | 26      | 25      | 24     |
|-------------------|------------|---------|---------|----|---------|---------|--------|
| _                 | _          | _       | _       | _  | _       | _       | _      |
| 23                | 22         | 21      | 20      | 19 | 18      | 17      | 16     |
| _                 | -          | -       | _       | _  | -       | _       | _      |
| 15                | 14         | 13      | 12      | 11 | 10      | 9       | 8      |
| _                 | -          | _       | _       | _  | _       | _       | _      |
| 7                 | 6          | 5       | 4       | 3  | 2       | 1       | 0      |
| SHORTPACKET<br>IC | RXSTALLDIC | OVERFIC | NAKEDIC | _  | TXSTPIC | TXOUTIC | RXINIC |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.44 "Host Pipe x Status Register (Control, Bulk Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPISRx

**RXINIC: Received IN Data Interrupt Clear** 

**TXOUTIC: Transmitted OUT Data Interrupt Clear** 

**TXSTPIC: Transmitted SETUP Interrupt Clear** 

NAKEDIC: NAKed Interrupt Clear

**OVERFIC: Overflow Interrupt Clear** 

**RXSTALLDIC: Received STALLed Interrupt Clear** 

**SHORTPACKETIC: Short Packet Interrupt Clear** 

## 45.6.48 Host Pipe x Clear Register (Interrupt Pipes)

Name: USBFS\_HSTPIPICRx [x=0..4] (INTPIPES)

Address:0x40020560 Access:Write-only

| 31                | 30         | 29      | 28      | 27 | 26       | 25      | 24     |
|-------------------|------------|---------|---------|----|----------|---------|--------|
| _                 | _          | _       | _       | _  | _        | _       | _      |
| 23                | 22         | 21      | 20      | 19 | 18       | 17      | 16     |
| _                 | -          | -       | _       | -  | -        | -       | _      |
| 15                | 14         | 13      | 12      | 11 | 10       | 9       | 8      |
| _                 | -          | _       | _       | -  | _        | _       | _      |
| 7                 | 6          | 5       | 4       | 3  | 2        | 1       | 0      |
| SHORTPACKET<br>IC | RXSTALLDIC | OVERFIC | NAKEDIC | -  | UNDERFIC | TXOUTIC | RXINIC |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.45 "Host Pipe x Status Register (Interrupt Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPISRx

**RXINIC: Received IN Data Interrupt Clear** 

**TXOUTIC: Transmitted OUT Data Interrupt Clear** 

**UNDERFIC: Underflow Interrupt Clear** 

**NAKEDIC: NAKed Interrupt Clear** 

**RXSTALLDIC: Received STALLed Interrupt Clear** 

**SHORTPACKETIC: Short Packet Interrupt Clear** 

## 45.6.49 Host Pipe x Clear Register (Isochronous Pipes)

Name: USBFS\_HSTPIPICRx [x=0..4] (ISOPIPES)

Address:0x40020560 Access:Write-only

| 31                | 30       | 29      | 28      | 27 | 26       | 25      | 24     |
|-------------------|----------|---------|---------|----|----------|---------|--------|
| _                 | -        | _       | _       | _  | _        | _       | _      |
| 23                | 22       | 21      | 20      | 19 | 18       | 17      | 16     |
| _                 | _        | _       | _       | _  | _        | _       | _      |
| 15                | 14       | 13      | 12      | 11 | 10       | 9       | 8      |
| _                 | _        | _       | _       | _  | _        | _       | _      |
| 7                 | 6        | 5       | 4       | 3  | 2        | 1       | 0      |
| SHORTPACKET<br>IC | CRCERRIC | OVERFIC | NAKEDIC | _  | UNDERFIC | TXOUTIC | RXINIC |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.46 "Host Pipe x Status Register (Isochronous Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPISRx

**RXINIC: Received IN Data Interrupt Clear** 

**TXOUTIC: Transmitted OUT Data Interrupt Clear** 

**UNDERFIC: Underflow Interrupt Clear** 

**NAKEDIC: NAKed Interrupt Clear** 

**OVERFIC: Overflow Interrupt Clear** 

**CRCERRIC: CRC Error Interrupt Clear** 

**SHORTPACKETIC: Short Packet Interrupt Clear** 

## 45.6.50 Host Pipe x Set Register (Control, Bulk Pipes)

Name:USBFS\_HSTPIPIFRx [x=0..4]

Address:0x40020590 Access:Write-only

| 31                | 30         | 29      | 28       | 27     | 26      | 25      | 24     |
|-------------------|------------|---------|----------|--------|---------|---------|--------|
| _                 | _          | _       | _        | _      | _       | _       | _      |
| 23                | 22         | 21      | 20       | 19     | 18      | 17      | 16     |
| _                 | _          | _       | _        | _      | _       | _       | _      |
| 15                | 14         | 13      | 12       | 11     | 10      | 9       | 8      |
| _                 | _          | _       | NBUSYBKS | -      | -       | -       | _      |
| 7                 | 6          | 5       | 4        | 3      | 2       | 1       | 0      |
| SHORTPACKET<br>IS | RXSTALLDIS | OVERFIS | NAKEDIS  | PERRIS | TXSTPIS | TXOUTIS | RXINIS |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.44 "Host Pipe x Status Register (Control, Bulk Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPISRx, which may be useful for test or debug purposes

**RXINIS: Received IN Data Interrupt Set** 

**TXOUTIS: Transmitted OUT Data Interrupt Set** 

**TXSTPIS: Transmitted SETUP Interrupt Set** 

PERRIS: Pipe Error Interrupt Set NAKEDIS: NAKed Interrupt Set OVERFIS: Overflow Interrupt Set

**RXSTALLDIS: Received STALLed Interrupt Set** 

**SHORTPACKETIS: Short Packet Interrupt Set** 

**NBUSYBKS: Number of Busy Banks Set** 

## 45.6.51 Host Pipe x Set Register (Interrupt Pipes)

Name: USBFS\_HSTPIPIFRx [x=0..4] (INTPIPES)

Address:0x40020590 Access:Write-only

| 31                | 30         | 29      | 28       | 27     | 26       | 25      | 24     |
|-------------------|------------|---------|----------|--------|----------|---------|--------|
| _                 | _          | _       | _        | _      | _        | _       | _      |
| 23                | 22         | 21      | 20       | 19     | 18       | 17      | 16     |
| _                 | _          | _       | _        | _      | _        | _       | _      |
| 15                | 14         | 13      | 12       | 11     | 10       | 9       | 8      |
| _                 | _          | _       | NBUSYBKS | _      | _        | _       | _      |
| 7                 | 6          | 5       | 4        | 3      | 2        | 1       | 0      |
| SHORTPACKET<br>IS | RXSTALLDIS | OVERFIS | NAKEDIS  | PERRIS | UNDERFIS | TXOUTIS | RXINIS |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.45 "Host Pipe x Status Register (Interrupt Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPISRx, which may be useful for test or debug purposes

**RXINIS: Received IN Data Interrupt Set** 

**TXOUTIS: Transmitted OUT Data Interrupt Set** 

UNDERFIS: Underflow Interrupt Set
PERRIS: Pipe Error Interrupt Set
NAKEDIS: NAKed Interrupt Set

**OVERFIS: Overflow Interrupt Set** 

RXSTALLDIS: Received STALLed Interrupt Set SHORTPACKETIS: Short Packet Interrupt Set

**NBUSYBKS: Number of Busy Banks Set** 

## 45.6.52 Host Pipe x Set Register (Isochronous Pipes)

Name: USBFS\_HSTPIPIFRx [x=0..4] (ISOPIPES)

Address:0x40020590 Access:Write-only

| 31                | 30       | 29      | 28       | 27     | 26       | 25      | 24     |
|-------------------|----------|---------|----------|--------|----------|---------|--------|
| _                 | _        | _       | _        | _      | _        | _       | _      |
| 23                | 22       | 21      | 20       | 19     | 18       | 17      | 16     |
| _                 | -        | _       | _        | -      | _        | -       | _      |
| 15                | 14       | 13      | 12       | 11     | 10       | 9       | 8      |
| _                 | _        | _       | NBUSYBKS | -      | _        | -       | _      |
| 7                 | 6        | 5       | 4        | 3      | 2        | 1       | 0      |
| SHORTPACKET<br>IS | CRCERRIS | OVERFIS | NAKEDIS  | PERRIS | UNDERFIS | TXOUTIS | RXINIS |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.46 "Host Pipe x Status Register (Isochronous Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPISRx, which may be useful for test or debug purposes

**RXINIS: Received IN Data Interrupt Set** 

**TXOUTIS: Transmitted OUT Data Interrupt Set** 

UNDERFIS: Underflow Interrupt Set
PERRIS: Pipe Error Interrupt Set
NAKEDIS: NAKed Interrupt Set
OVERFIS: Overflow Interrupt Set

**CRCERRIS: CRC Error Interrupt Set** 

**SHORTPACKETIS: Short Packet Interrupt Set** 

**NBUSYBKS: Number of Busy Banks Set** 

## 45.6.53 Host Pipe x Mask Register (Control, Bulk Pipes)

Name: USBFS HSTPIPIMRx [x=0..4]

Address:0x400205C0 Access:Read-only

| 31                | 30        | 29      | 28       | 27    | 26     | 25      | 24       |
|-------------------|-----------|---------|----------|-------|--------|---------|----------|
| _                 | _         | _       | _        | _     | _      | _       | _        |
| 23                | 22        | 21      | 20       | 19    | 18     | 17      | 16       |
| _                 | _         | _       | _        | _     | RSTDT  | PFREEZE | PDISHDMA |
| 15                | 14        | 13      | 12       | 11    | 10     | 9       | 8        |
| _                 | FIFOCON   | _       | NBUSYBKE | _     | _      | _       | _        |
| 7                 | 6         | 5       | 4        | 3     | 2      | 1       | 0        |
| SHORTPACKET<br>IE | RXSTALLDE | OVERFIE | NAKEDE   | PERRE | TXSTPE | TXOUTE  | RXINE    |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

## **RXINE: Received IN Data Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.RXINEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXINE).
- 1: Set when USBFS HSTPIPIER.RXINES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXINE).

#### **TXOUTE: Transmitted OUT Data Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.TXOUTEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXOUTE).
- 1: Set when USBFS\_HSTPIPIER.TXOUTES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXOUTE).

### **TXSTPE: Transmitted SETUP Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.TXSTPEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.TXSTPE).
- 1: Set when USBFS\_HSTPIPIER.TXSTPES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXSTPE).

## **PERRE: Pipe Error Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.PERREC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.PERRE).
- 1: Set when USBFS\_HSTPIPIER.PERRES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.PERRE).

#### **NAKEDE: NAKed Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.NAKEDEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.NAKEDE).
- 1: Set when USBFS\_HSTPIPIER.NAKEDES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NAKEDE).

#### **OVERFIE: Overflow Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.OVERFIEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.OVERFIE).
- 1: Set when USBFS HSTPIPIER.OVERFIES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.OVERFIE).

#### **RXSTALLDE: Received STALLed Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.RXSTALLDEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.RXSTALLDE).
- 1: Set when USBFS HSTPIPIER.RXSTALLDES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXSTALLDE).

## SHORTPACKETIE: Short Packet Interrupt Enable

- 0: Cleared when USBFS\_HSTPIPIDR.SHORTPACKETEC = 1. This disables the Transmitted IN Data IT (USBFS\_HSTPIPIMR.SHORT-PACKETE).
- 1: Set when USBFS\_HSTPIPIER.SHORTPACKETIES = 1. This enables the Transmitted IN Data IT (USBFS\_HSTPIPIMR.SHORTPACKETIE).

If this bit is set for non-control OUT pipes, a short packet transmission is guaranteed upon ending a DMA transfer, thus signaling an end of transfer, provided that the End of DMA Buffer Output Enable (USBFS\_HSTDMACONTROL.END\_B\_EN) and Automatic Switch (USBFS\_HSTPIPCFG.AUTOSW) bits = 1.

#### **NBUSYBKE: Number of Busy Banks Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.NBUSYBKEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NBUSYBKE).
- 1: Set when USBFS\_HSTPIPIER.NBUSYBKES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NBUSYBKE).

#### **FIFOCON: FIFO Control**

For OUT and SETUP pipes:

- 0: Cleared when USBFS HSTPIPIDR.FIFOCONC = 1. This sends the FIFO data and switches the bank.
- 1: Set when the current bank is free, at the same time as USBFS\_HSTPIPISR.TXOUTI or TXSTPI.

### For an IN pipe:

- 0: Cleared when USBFS\_HSTPIPIDR.FIFOCONC = 1. This frees the current bank and switches to the next bank.
- 1: Set when a new IN message is stored in the current bank, at the same time as USBFS\_HSTPIPISR.RXINI.

#### PDISHDMA: Pipe Interrupts Disable HDMA Request Enable

See the USBFS DEVEPTIMR.EPDISHDMA bit description.

## PFREEZE: Pipe Freeze

- 0: Cleared when USBFS\_HSTPIPIDR.PFREEZEC = 1. This enables the pipe request generation.
- 1: Set when one of the following conditions is met:
- USBFS\_HSTPIPIER.PFREEZES = 1
- The pipe is not configured.
- A STALL handshake has been received on the pipe.
- An error has occurred on the pipe (USBFS\_HSTPIPISR.PERRI = 1).
- (INRQ+1) In requests have been processed.
- A Pipe Reset (USBFS\_HSTPIP.PRSTx rising) has occurred.
- A Pipe Enable (USBFS\_HSTPIP.PEN rising) has occurred.

This freezes the pipe request generation.

## **RSTDT: Reset Data Toggle**

- 0: No reset of the Data Toggle is ongoing.
- 1: Set when USBFS\_HSTPIPIER.RSTDTS = 1. This resets the Data Toggle to its initial value for the current pipe.

## 45.6.54 Host Pipe x Mask Register (Interrupt Pipes)

Name: USBFS HSTPIPIMRx [x=0..4] (INTPIPES)

Address:0x400205C0 Access:Read-only

| 31                | 30        | 29      | 28       | 27    | 26       | 25      | 24       |
|-------------------|-----------|---------|----------|-------|----------|---------|----------|
| _                 | _         | _       | _        | _     | _        | _       | _        |
| 23                | 22        | 21      | 20       | 19    | 18       | 17      | 16       |
| _                 | _         | -       | _        | _     | RSTDT    | PFREEZE | PDISHDMA |
|                   |           |         |          |       |          |         |          |
| 15                | 14        | 13      | 12       | 11    | 10       | 9       | 8        |
| _                 | FIFOCON   | _       | NBUSYBKE | _     | _        | _       | _        |
|                   |           |         | •        |       |          |         |          |
| 7                 | 6         | 5       | 4        | 3     | 2        | 1       | 0        |
| SHORTPACKET<br>IE | RXSTALLDE | OVERFIE | NAKEDE   | PERRE | UNDERFIE | TXOUTE  | RXINE    |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

## **RXINE: Received IN Data Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.RXINEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXINE).
- 1: Set when USBFS HSTPIPIER.RXINES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXINE).

## **TXOUTE: Transmitted OUT Data Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.TXOUTEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.TXOUTE).
- 1: Set when USBFS\_HSTPIPIER.TXOUTES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXOUTE).

#### **UNDERFIE: Underflow Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.UNDERFIEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.UNDERFIE).
- 1: Set when USBFS\_HSTPIPIER.UNDERFIES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.UNDERFIE).

## **PERRE: Pipe Error Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.PERREC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.PERRE).
- 1: Set when USBFS\_HSTPIPIER.PERRES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.PERRE).

#### **NAKEDE: NAKed Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.NAKEDEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.NAKEDE).
- 1: Set when USBFS\_HSTPIPIER.NAKEDES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NAKEDE).

#### **OVERFIE: Overflow Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.OVERFIEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.OVERFIE).
- 1: Set when USBFS HSTPIPIER.OVERFIES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.OVERFIE).

#### **RXSTALLDE: Received STALLed Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.RXSTALLDEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.RXSTALLDE).
- 1: Set when USBFS HSTPIPIER.RXSTALLDES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXSTALLDE).

#### **SHORTPACKETIE: Short Packet Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.SHORTPACKETEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.SHORTPACKETE).
- 1: Set when USBFS\_HSTPIPIER.SHORTPACKETIES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.SHORT-PACKETIE).

If this bit is set for non-control OUT pipes, a short packet transmission is guaranteed upon ending a DMA transfer, thus signaling an end of transfer, provided that the End of DMA Buffer Output Enable (USBFS\_HSTDMACONTROL.END\_B\_EN) bit and the Automatic Switch (USBFS\_HSTPIPCFG.AUTOSW) bit = 1.

### **NBUSYBKE: Number of Busy Banks Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.NBUSYBKEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NBUSYBKE).
- 1: Set when USBFS\_HSTPIPIER.NBUSYBKES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NBUSYBKE).

#### **FIFOCON: FIFO Control**

For OUT and SETUP pipes:

- 0: Cleared when USBFS\_HSTPIPIDR.FIFOCONC = 1. This sends the FIFO data and switches the bank.
- 1: Set when the current bank is free, at the same time as USBFS\_HSTPIPISR.TXOUTI or TXSTPI.

### For IN pipes:

- 0: Cleared when USBFS\_HSTPIPIDR.FIFOCONC= 1. This frees the current bank and switches to the next bank.
- 1: Set when a new IN message is stored in the current bank, at the same time as USBFS\_HSTPIPISR.RXINI.

#### PDISHDMA: Pipe Interrupts Disable HDMA Request Enable

See the USBFS DEVEPTIMR.EPDISHDMA bit description.

### PFREEZE: Pipe Freeze

- 0: Cleared when USBFS\_HSTPIPIDR.PFREEZEC = 1. This enables the pipe request generation.
- 1: Set when one of the following conditions is met:
- USBFS\_HSTPIPIER.PFREEZES = 1
- The pipe is not configured.
- A STALL handshake has been received on the pipe.
- An error has occurred on the pipe (USBFS\_HSTPIPISR.PERRI = 1).
- (INRQ+1) in requests have been processed.
- A Pipe Reset (USBFS\_HSTPIP.PRSTx rising) has occurred.
- A Pipe Enable (USBFS\_HSTPIP.PEN rising) has occurred.

This freezes the pipe request generation.

## **RSTDT: Reset Data Toggle**

- 0: No reset of the Data Toggle is ongoing.
- 1: Set when USBFS\_HSTPIPIER.RSTDTS = 1. This resets the Data Toggle to its initial value for the current pipe.

## 45.6.55 Host Pipe x Mask Register (Isochronous Pipes)

Name: USBFS HSTPIPIMRx [x=0..4] (ISOPIPES)

Address:0x400205C0

Access:Read-only

| 31                | 30      | 29      | 28       | 27    | 26       | 25      | 24       |
|-------------------|---------|---------|----------|-------|----------|---------|----------|
| _                 | -       | _       | _        | _     | _        | _       | _        |
| 23                | 22      | 21      | 20       | 19    | 18       | 17      | 16       |
| _                 | 1       | _       | _        | _     | RSTDT    | PFREEZE | PDISHDMA |
| 15                | 14      | 13      | 12       | 11    | 10       | 9       | 8        |
| _                 | FIFOCON | _       | NBUSYBKE | _     | _        | _       | _        |
| 7                 | 6       | 5       | 4        | 3     | 2        | 1       | 0        |
| SHORTPACKET<br>IE | CRCERRE | OVERFIE | NAKEDE   | PERRE | UNDERFIE | TXOUTE  | RXINE    |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

## **RXINE: Received IN Data Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.RXINEC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.RXINE).
- 1: Set when USBFS\_HSTPIPIER.RXINES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.RXINE).

## **TXOUTE: Transmitted OUT Data Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.TXOUTEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXOUTE).
- 1: Set when USBFS\_HSTPIPIER.TXOUTES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.TXOUTE).

#### **UNDERFIE: Underflow Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.UNDERFIEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.UNDERFIE).
- 1: Set when USBFS\_HSTPIPIER.UNDERFIES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.UNDERFIE).

#### **PERRE: Pipe Error Interrupt Enable**

- 0: Cleared when USBFS HSTPIPIDR.PERREC = 1. This disables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.PERRE).
- 1: Set when USBFS HSTPIPIER.PERRES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.PERRE).

#### **NAKEDE: NAKed Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.NAKEDEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NAKEDE).
- 1: Set when USBFS HSTPIPIER.NAKEDES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.NAKEDE).

#### **OVERFIE: Overflow Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.OVERFIEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.OVERFIE).
- 1: Set when USBFS\_HSTPIPIER.OVERFIES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.OVERFIE).

#### **CRCERRE: CRC Error Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.CRCERREC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.CRCERRE).
- 1: Set when USBFS\_HSTPIPIER.CRCERRES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.CRCERRE).

#### **SHORTPACKETIE: Short Packet Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.SHORTPACKETEC = 1. This disables the Transmitted interrupt Data IT (USBFS\_HSTPIPIMR.SHORTPACKETE).
- 1: Set when USBFS\_HSTPIPIER.SHORTPACKETIES = 1. This enables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.SHORT-PACKETIE).

If this bit is set for non-control OUT pipes, a short packet transmission is guaranteed upon ending a DMA transfer, thus signaling an end of transfer, provided that the End of DMA Buffer Output Enable (USBFS\_HSTDMACONTROL.END\_B\_EN) bit and the Automatic Switch (USBFS\_HSTPIPCFG.AUTOSW) bit = 1.

#### **NBUSYBKE: Number of Busy Banks Interrupt Enable**

- 0: Cleared when USBFS\_HSTPIPIDR.NBUSYBKEC = 1. This disables the Transmitted IN Data interrupt (USBFS\_HSTPIPIMR.NBUSYBKE).
- 1: Set when USBFS HSTPIPIER.NBUSYBKES = 1. This enables the Transmitted IN Data interrupt (USBFS HSTPIPIMR.NBUSYBKE).

#### **FIFOCON: FIFO Control**

For OUT and SETUP pipes:

- 0: Cleared when USBFS HSTPIPIDR.FIFOCONC = 1. This sends the FIFO data and switches the bank.
- 1: Set when the current bank is free, at the same time as USBFS\_HSTPIPISR.TXOUTI or TXSTPI.

#### For IN pipes:

- 0: Cleared when USBFS\_HSTPIPIDR.FIFOCONC = 1. This frees the current bank and switches to the next bank.
- 1: Set when a new IN message is stored in the current bank, at the same time as USBFS HSTPIPISR.RXINI.

#### PDISHDMA: Pipe Interrupts Disable HDMA Request Enable

See the USBFS DEVEPTIMR.EPDISHDMA bit description.

#### PFREEZE: Pipe Freeze

- 0: Cleared when USBFS HSTPIPIDR.PFREEZEC = 1. This enables the pipe request generation.
- 1: Set when one of the following conditions is met:
- USBFS\_HSTPIPIER.PFREEZES = 1
- The pipe is not configured.
- A STALL handshake has been received on the pipe.
- An error has occurred on the pipe (USBFS HSTPIPISR.PERRI = 1).
- (INRQ+1) In requests have been processed.
- A Pipe Reset (USBFS\_HSTPIP.PRSTx rising) has occurred.
- A Pipe Enable (USBFS\_HSTPIP.PEN rising) has occurred.

This freezes the pipe request generation.

## **RSTDT: Reset Data Toggle**

- 0: No reset of the Data Toggle is ongoing.
- 1: Set when USBFS HSTPIPIER.RSTDTS = 1. This resets the Data Toggle to its initial value for the current pipe.

## 45.6.56 Host Pipe x Disable Register (Control, Bulk Pipes)

Name: USBFS\_HSTPIPIDRx [x=0..4]

Address:0x40020620 Access:Write-only

| 31                 | 30         | 29       | 28        | 27     | 26      | 25       | 24        |
|--------------------|------------|----------|-----------|--------|---------|----------|-----------|
| _                  | _          | _        | _         | _      | _       | _        | _         |
| 23                 | 22         | 21       | 20        | 19     | 18      | 17       | 16        |
| _                  | _          | _        | _         | 1      | _       | PFREEZEC | PDISHDMAC |
| 15                 | 14         | 13       | 12        | 11     | 10      | 9        | 8         |
| _                  | FIFOCONC   | _        | NBUSYBKEC | _      | _       | _        | _         |
| 7                  | 6          | 5        | 4         | 3      | 2       | 1        | 0         |
| SHORTPACKET<br>IEC | RXSTALLDEC | OVERFIEC | NAKEDEC   | PERREC | TXSTPEC | TXOUTEC  | RXINEC    |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.53 "Host Pipe x Mask Register (Control, Bulk Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPIMRx

**RXINEC: Received IN Data Interrupt Disable** 

**TXOUTEC: Transmitted OUT Data Interrupt Disable** 

**TXSTPEC: Transmitted SETUP Interrupt Disable** 

PERREC: Pipe Error Interrupt Disable
NAKEDEC: NAKed Interrupt Disable

**OVERFIEC: Overflow Interrupt Disable** 

**RXSTALLDEC: Received STALLed Interrupt Disable** 

**SHORTPACKETIEC: Short Packet Interrupt Disable** 

**NBUSYBKEC: Number of Busy Banks Disable** 

**FIFOCONC: FIFO Control Disable** 

PDISHDMAC: Pipe Interrupts Disable HDMA Request Disable

**PFREEZEC: Pipe Freeze Disable** 

## 45.6.57 Host Pipe x Disable Register (Interrupt Pipes)

Name: USBFS\_HSTPIPIDRx [x=0..4] (INTPIPES)

Address:0x40020620 Access:Write-only

| 31                 | 30         | 29       | 28        | 27     | 26        | 25       | 24        |
|--------------------|------------|----------|-----------|--------|-----------|----------|-----------|
| _                  | _          | _        | _         | _      | _         | _        | _         |
| 23                 | 22         | 21       | 20        | 19     | 18        | 17       | 16        |
| _                  | _          | _        | _         | -      | _         | PFREEZEC | PDISHDMAC |
| 15                 | 14         | 13       | 12        | 11     | 10        | 9        | 8         |
| _                  | FIFOCONC   | 1        | NBUSYBKEC | _      | _         | 1        | _         |
| 7                  | 6          | 5        | 4         | 3      | 2         | 1        | 0         |
| SHORTPACKET<br>IEC | RXSTALLDEC | OVERFIEC | NAKEDEC   | PERREC | UNDERFIEC | TXOUTEC  | RXINEC    |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.54 "Host Pipe x Mask Register (Interrupt Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPIMRx

**RXINEC: Received IN Data Interrupt Disable** 

**TXOUTEC: Transmitted OUT Data Interrupt Disable** 

**UNDERFIEC: Underflow Interrupt Disable** 

**PERREC: Pipe Error Interrupt Disable** 

**NAKEDEC: NAKed Interrupt Disable** 

**OVERFIEC: Overflow Interrupt Disable** 

**RXSTALLDEC: Received STALLed Interrupt Disable** 

**SHORTPACKETIEC: Short Packet Interrupt Disable** 

**NBUSYBKEC: Number of Busy Banks Disable** 

**FIFOCONC: FIFO Control Disable** 

PDISHDMAC: Pipe Interrupts Disable HDMA Request Disable

**PFREEZEC: Pipe Freeze Disable** 

## 45.6.58 Host Pipe x Disable Register (Isochronous Pipes)

Name: USBFS\_HSTPIPIDRx [x=0..4] (ISOPIPES)

Address:0x40020620 Access:Write-only

| 31                 | 30       | 29       | 28        | 27     | 26        | 25       | 24        |
|--------------------|----------|----------|-----------|--------|-----------|----------|-----------|
| _                  | _        | _        | _         | _      | _         | _        | _         |
| 23                 | 22       | 21       | 20        | 19     | 18        | 17       | 16        |
| _                  | -        | _        | _         | -      | _         | PFREEZEC | PDISHDMAC |
| 15                 | 14       | 13       | 12        | 11     | 10        | 9        | 8         |
| _                  | FIFOCONC | _        | NBUSYBKEC | _      | _         | 1        | _         |
| 7                  | 6        | 5        | 4         | 3      | 2         | 1        | 0         |
| SHORTPACKET<br>IEC | CRCERREC | OVERFIEC | NAKEDEC   | PERREC | UNDERFIEC | TXOUTEC  | RXINEC    |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.55 "Host Pipe x Mask Register (Isochronous Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Clears the corresponding bit in USBFS\_HSTPIPIMRx

**RXINEC: Received IN Data Interrupt Disable** 

**TXOUTEC: Transmitted OUT Data Interrupt Disable** 

**UNDERFIEC: Underflow Interrupt Disable** 

**PERREC: Pipe Error Interrupt Disable** 

**NAKEDEC: NAKed Interrupt Disable** 

**OVERFIEC: Overflow Interrupt Disable** 

**CRCERREC: CRC Error Interrupt Disable** 

**SHORTPACKETIEC: Short Packet Interrupt Disable** 

**NBUSYBKEC: Number of Busy Banks Disable** 

**FIFOCONC: FIFO Control Disable** 

PDISHDMAC: Pipe Interrupts Disable HDMA Request Disable

**PFREEZEC: Pipe Freeze Disable** 

## 45.6.59 Host Pipe x Enable Register (Control, Bulk Pipes)

Name: USBFS\_HSTPIPIERx [x=0..4]

Address:0x400205F0
Access:Write-only

| 31                 | 30         | 29       | 28        | 27     | 26      | 25       | 24        |
|--------------------|------------|----------|-----------|--------|---------|----------|-----------|
| _                  | _          | -        | _         | -      | _       | _        | _         |
| 23                 | 22         | 21       | 20        | 19     | 18      | 17       | 16        |
| _                  | _          | _        | _         | _      | RSTDTS  | PFREEZES | PDISHDMAS |
|                    |            |          |           |        |         |          |           |
| 15                 | 14         | 13       | 12        | 11     | 10      | 9        | 8         |
| _                  | _          | _        | NBUSYBKES | _      | _       | _        | _         |
|                    |            |          |           |        |         |          |           |
| 7                  | 6          | 5        | 4         | 3      | 2       | 1        | 0         |
| SHORTPACKET<br>IES | RXSTALLDES | OVERFIES | NAKEDES   | PERRES | TXSTPES | TXOUTES  | RXINES    |

This register view is relevant only if PTYPE = 0x0 or 0x2 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.53 "Host Pipe x Mask Register (Control, Bulk Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPIMRx

**RXINES: Received IN Data Interrupt Enable** 

**TXOUTES: Transmitted OUT Data Interrupt Enable** 

**TXSTPES: Transmitted SETUP Interrupt Enable** 

**PERRES: Pipe Error Interrupt Enable** 

**NAKEDES: NAKed Interrupt Enable** 

**OVERFIES: Overflow Interrupt Enable** 

**RXSTALLDES: Received STALLed Interrupt Enable** 

**SHORTPACKETIES: Short Packet Interrupt Enable** 

**NBUSYBKES: Number of Busy Banks Enable** 

PDISHDMAS: Pipe Interrupts Disable HDMA Request Enable

PFREEZES: Pipe Freeze Enable

**RSTDTS: Reset Data Toggle Enable** 

## 45.6.60 Host Pipe x Enable Register (Interrupt Pipes)

Name: USBFS\_HSTPIPIERx [x=0..4] (INTPIPES)

Address:0x400205F0
Access:Write-only

| 31                 | 30         | 29       | 28        | 27     | 26        | 25       | 24        |
|--------------------|------------|----------|-----------|--------|-----------|----------|-----------|
| _                  | _          | _        | _         | _      | _         | _        | _         |
| 23                 | 22         | 21       | 20        | 19     | 18        | 17       | 16        |
| _                  | _          | -        | _         | ı      | RSTDTS    | PFREEZES | PDISHDMAS |
| 15                 | 14         | 13       | 12        | 11     | 10        | 9        | 8         |
| _                  | _          | _        | NBUSYBKES | _      | _         | _        | _         |
| 7                  | 6          | 5        | 4         | 3      | 2         | 1        | 0         |
| SHORTPACKET<br>IES | RXSTALLDES | OVERFIES | NAKEDES   | PERRES | UNDERFIES | TXOUTES  | RXINES    |

This register view is relevant only if PTYPE = 0x3 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.54 "Host Pipe x Mask Register (Interrupt Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPIMRx

**RXINES: Received IN Data Interrupt Enable** 

**TXOUTES: Transmitted OUT Data Interrupt Enable** 

**UNDERFIES: Underflow Interrupt Enable** 

**PERRES: Pipe Error Interrupt Enable** 

**NAKEDES: NAKed Interrupt Enable** 

**OVERFIES: Overflow Interrupt Enable** 

**RXSTALLDES: Received STALLed Interrupt Enable** 

**SHORTPACKETIES: Short Packet Interrupt Enable** 

**NBUSYBKES: Number of Busy Banks Enable** 

PDISHDMAS: Pipe Interrupts Disable HDMA Request Enable

PFREEZES: Pipe Freeze Enable

**RSTDTS: Reset Data Toggle Enable** 

## 45.6.61 Host Pipe x Enable Register (Isochronous Pipes)

Name: USBFS HSTPIPIERx [x=0..4] (ISOPIPES)

Address:0x400205F0
Access:Write-only

| 31                 | 30       | 29       | 28        | 27     | 26        | 25       | 24        |
|--------------------|----------|----------|-----------|--------|-----------|----------|-----------|
| _                  | _        | _        | _         | _      | _         | _        | _         |
| 23                 | 22       | 21       | 20        | 19     | 18        | 17       | 16        |
| _                  | -        | _        | _         | _      | RSTDTS    | PFREEZES | PDISHDMAS |
| 15                 | 14       | 13       | 12        | 11     | 10        | 9        | 8         |
| _                  | 1        | _        | NBUSYBKES | _      | _         | _        | _         |
| 7                  | 6        | 5        | 4         | 3      | 2         | 1        | 0         |
| SHORTPACKET<br>IES | CRCERRES | OVERFIES | NAKEDES   | PERRES | UNDERFIES | TXOUTES  | RXINES    |

This register view is relevant only if PTYPE = 0x1 in Host Pipe x Configuration Register.

For additional information, see Section 45.6.55 "Host Pipe x Mask Register (Isochronous Pipes)".

This register always reads as zero.

The following configuration values are valid for all listed bit names of this register:

0: No effect

1: Sets the corresponding bit in USBFS\_HSTPIPIMRx

**RXINES: Received IN Data Interrupt Enable** 

**TXOUTES: Transmitted OUT Data Interrupt Enable** 

**UNDERFIES: Underflow Interrupt Enable** 

**PERRES: Pipe Error Interrupt Enable** 

**NAKEDES: NAKed Interrupt Enable** 

**OVERFIES: Overflow Interrupt Enable** 

**CRCERRES: CRC Error Interrupt Enable** 

**SHORTPACKETIES: Short Packet Interrupt Enable** 

**NBUSYBKES: Number of Busy Banks Enable** 

PDISHDMAS: Pipe Interrupts Disable HDMA Request Enable

PFREEZES: Pipe Freeze Enable

**RSTDTS: Reset Data Toggle Enable** 

## 45.6.62 Host Pipe x IN Request Register

Name: USBFS\_HSTPIPINRQx [x=0..4]

Address:0x40020650 Access:Read/Write

| 31 | 30 | 29 | 28  | 27 | 26 | 25 | 24     |
|----|----|----|-----|----|----|----|--------|
| _  | _  | _  | _   | _  | ı  | _  | _      |
| 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16     |
| _  | _  | _  | _   | _  | 1  | -  | _      |
| 15 | 14 | 13 | 12  | 11 | 10 | 9  | 8      |
| _  | _  | _  | _   | _  | 1  | _  | INMODE |
| 7  | 6  | 5  | 4   | 3  | 2  | 1  | 0      |
|    | ·  | ·  | INI | RQ | ·  | ·  | -      |

### **INRQ: IN Request Number before Freeze**

This field contains the number of IN transactions before the USBFS freezes the pipe. The USBFS performs (INRQ+1) IN requests before freezing the pipe. This counter is automatically decreased by 1 each time an IN request has been successfully performed.

This register has no effect when INMODE = 1.

## **INMODE: IN Request Mode**

0: Performs a pre-defined number of IN requests. This number is the INRQ field.

1: Enables the USBFS to perform infinite IN requests when the pipe is not frozen.

## 45.6.63 Host Pipe x Error Register

Name: USBFS\_HSTPIPERRx [x=0..4]

Address:0x40020680
Access:Read/Write

| 31 | 30  | 29   | 28    | 27      | 26  | 25      | 24      |
|----|-----|------|-------|---------|-----|---------|---------|
| _  | _   | _    | _     | _       | _   | _       | _       |
| 23 | 22  | 21   | 20    | 19      | 18  | 17      | 16      |
| _  | _   | -    | _     | _       | 1   | -       | _       |
| 15 | 14  | 13   | 12    | 11      | 10  | 9       | 8       |
| _  | _   | -    | _     | _       | 1   | -       | _       |
| 7  | 6   | 5    | 4     | 3       | 2   | 1       | 0       |
| _  | COU | NTER | CRC16 | TIMEOUT | PID | DATAPID | DATATGL |

Writing a zero in a bit/field in this register clears the bit/field. Writing a one has no effect.

## **DATATGL: Data Toggle Error**

0: No Data Toggle error occurred since last clear of this bit.

1: This bit is automatically set when a Data Toggle error has been detected.

#### **DATAPID: Data PID Error**

0: No Data PID error occurred since last clear of this bit.

1: This bit is automatically set when a Data PID error has been detected.

#### PID: PID Error

0: No PID error occurred since last clear of this bit.

1: This bit is automatically set when a PID error has been detected.

#### **TIMEOUT: Time-Out Error**

0: No Time-Out error occurred since last clear of this bit.

1: This bit is automatically set when a Time-Out error has been detected.

#### CRC16: CRC16 Error

0: No CRC16 error occurred since last clear of this bit.

1: This bit is automatically set when a CRC16 error has been detected.

## **COUNTER: Error Counter**

This field is incremented each time an error occurs (CRC16, TIMEOUT, PID, DATAPID or DATATGL).

This field is cleared when receiving a USB packet free of error.

When this field reaches 3 (i.e., 3 consecutive errors), this pipe is automatically frozen (USBFS\_HSTPIPIMRx.PFREEZE is set).

Writing 0b00 to this field clears the counter.

## 45.6.64 Host DMA Channel x Next Descriptor Address Register

Name:USBFS\_HSTDMANXTDSCx [x=1..4]

Address:0x40020710 [1], 0x40020720 [2], 0x40020730 [3], 0x40020740 [4]

Access:Read/Write

| 31 | 30          | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
|----|-------------|----|--------|--------|----|----|----|--|--|
|    |             |    | NXT_DS | SC_ADD |    |    |    |  |  |
| 23 | 22          | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
|    | NXT_DSC_ADD |    |        |        |    |    |    |  |  |
|    |             |    |        |        |    |    |    |  |  |
| 15 | 14          | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
|    |             |    | NXT_DS | SC_ADD |    |    |    |  |  |
|    |             |    |        |        |    |    |    |  |  |
| 7  | 6           | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|    | NXT_DSC_ADD |    |        |        |    |    |    |  |  |

## NXT\_DSC\_ADD: Next Descriptor Address

This field points to the next channel descriptor to be processed. This channel descriptor must be aligned, so bits 0 to 3 of the address must be equal to zero.

## 45.6.65 Host DMA Channel x Address Register

Name: USBFS HSTDMAADDRESSx [x=1..4]

Address:0x40020714 [1], 0x40020724 [2], 0x40020734 [3], 0x40020744 [4]

Access:Read/Write

| 31       | 30 | 29 | 28   | 27   | 26 | 25 | 24 |  |
|----------|----|----|------|------|----|----|----|--|
|          |    |    | BUFF | _ADD |    |    |    |  |
| 23       | 22 | 21 | 20   | 19   | 18 | 17 | 16 |  |
| BUFF_ADD |    |    |      |      |    |    |    |  |
|          |    |    |      |      |    |    |    |  |
| 15       | 14 | 13 | 12   | 11   | 10 | 9  | 8  |  |
|          |    |    | BUFF | _ADD |    |    |    |  |
|          |    |    |      |      |    |    |    |  |
| 7        | 6  | 5  | 4    | 3    | 2  | 1  | 0  |  |
|          |    |    | BUFF | _ADD |    |    |    |  |

#### **BUFF\_ADD: Buffer Address**

This field determines the AHB bus starting address of a DMA channel transfer.

Channel start and end addresses may be aligned on any byte boundary.

The firmware can write this field only when the USBFS HSTDMASTATUS.CHANN ENB bit is cleared.

This field is updated at the end of the address phase of the current access to the AHB bus. It is incremented by the access byte width. The access width is 4 bytes (or less) at packet start or end, if the start or end address is not aligned on a word boundary.

The packet start address is either the channel start address or the next channel address to be accessed in the channel buffer.

The packet end address is either the channel end address or the latest channel address accessed in the channel buffer.

The channel start address is written by software or loaded from the descriptor. The channel end address is either determined by the end of buffer or the USB device, or by the USB end of transfer if the USBFS\_HSTDMACONTROLx.END\_TR\_EN bit is set.

## 45.6.66 Host DMA Channel x Control Register

Name: USBFS HSTDMACONTROLx [x=1..4]

Address:0x40020718 [1], 0x40020728 [2], 0x40020738 [3], 0x40020748 [4]

Access:Read/Write

| 31        | 30          | 29         | 28        | 27       | 26        | 25        | 24        |  |  |
|-----------|-------------|------------|-----------|----------|-----------|-----------|-----------|--|--|
|           |             |            | BUFF_L    | ENGTH.   |           |           |           |  |  |
| 23        | 22          | 21         | 20        | 19       | 18        | 17        | 16        |  |  |
|           | BUFF_LENGTH |            |           |          |           |           |           |  |  |
| 15        | 14          | 13         | 12        | 11       | 10        | 9         | 8         |  |  |
| _         | _           | _          | -         | _        | _         | _         | _         |  |  |
| 7         | 6           | 5          | 4         | 3        | 2         | 1         | 0         |  |  |
| BURST_LCK | DESC_LD_IT  | END_BUFFIT | END_TR_IT | END_B_EN | END_TR_EN | LDNXT_DSC | CHANN_ENB |  |  |

#### CHANN\_ENB: Channel Enable Command

0: the DMA channel is disabled and no transfer occurs upon request. This bit is also cleared by hardware when the channel source bus is disabled at the end of the buffer.

If the LDNXT\_DSC bit has been cleared by descriptor loading, the firmware has to set the corresponding CHANN\_ENB bit to start the described transfer, if needed.

If the LDNXT\_DSC bit is cleared, the channel is frozen and the channel registers may then be read and/or written reliably as soon as both the USBFS\_HSTDMASTATUS.CHANN\_ENB and the CHANN\_ACT flags read as 0.

If a channel request is currently serviced when this bit is cleared, the DMA FIFO buffer is drained until it is empty, then the USBFS\_HSTDMASTATUS.CHANN\_ENB bit is cleared.

If the LDNXT\_DSC bit is set or after it has been cleared, the currently loaded descriptor is skipped (no data transfer occurs) and the next descriptor is immediately loaded.

1: the USBFS\_HSTDMASTATUS.CHANN\_ENB bit is set, enabling DMA channel data transfer. Then, any pending request starts the transfer. This may be used to start or resume any requested transfer.

### LDNXT\_DSC: Load Next Channel Transfer Descriptor Enable Command

0: No channel register is loaded after the end of the channel transfer.

1: The channel controller loads the next descriptor after the end of the current transfer, i.e., when the USBFS HSTDMASTATUS.CHANN ENB bit is reset.

If the CHANN ENB bit is cleared, the next descriptor is loaded immediately upon transfer request.

**DMA Channel Control Command Summary:** 

| Value LDNXT_DSC | Value CHANN_ENB | Name           | Description                   |
|-----------------|-----------------|----------------|-------------------------------|
| 0               | 0               | STOP_NOW       | Stop now                      |
| 0               | 1               | RUN_AND_STOP   | Run and stop at end of buffer |
| 1               | 0               | LOAD_NEXT_DESC | Load next descriptor now      |
| 1               | 1               | RUN_AND_LINK   | Run and link at end of buffer |

## END\_TR\_EN: End of Transfer Enable Control (OUT transfers only)

- 0: USB end of transfer is ignored.
- 1: The USBFS device can put an end to the current buffer transfer.

When set, a BULK or INTERRUPT short packet closes the current buffer and the USBFS\_HSTDMASTATUSx.END\_TR\_ST flag is raised.

This is intended for a USBFS non-prenegotiated USB transfer size.

### END\_B\_EN: End of Buffer Enable Control

- 0: DMA Buffer End has no impact on USB packet transfer.
- 1: The pipe can validate the packet (according to the values programmed in the USBFS\_HSTPIPCFGx.AUTOSW and USBFS\_HSTPIPIMRx.SHORTPACKETIE fields) at DMA Buffer End, i.e., when USBFS\_HSTDMASTATUS.BUFF\_COUNT reaches 0.

This is mainly for short packet OUT validations initiated by the DMA reaching the end of buffer, but could be used for IN packet truncation (discarding of unwanted packet data) at the end of DMA buffer.

#### **END\_TR\_IT: End of Transfer Interrupt Enable**

- 0: Completion of a USBFS device-initiated buffer transfer does not trigger any interrupt at USBFS\_HSTDMASTATUSx.END\_TR\_ST rising.
- 1: An interrupt is sent after the buffer transfer is complete, if the USBFS device has ended the buffer transfer.

Use when the receive size is unknown.

## **END\_BUFFIT: End of Buffer Interrupt Enable**

- 0: USBFS\_HSTDMASTATUSx.END\_BF\_ST rising does not trigger any interrupt.
- 1: An interrupt is generated when USBFS\_HSTDMASTATUSx.BUFF\_COUNT reaches zero.

#### **DESC\_LD\_IT: Descriptor Loaded Interrupt Enable**

- 0: USBFS\_HSTDMASTATUSx.DESC\_LDST rising does not trigger any interrupt.
- 1: An interrupt is generated when a descriptor has been loaded from the bus.

### BURST\_LCK: Burst Lock Enable

- 0: The DMA never locks the bus access.
- 1: USB packets AHB data bursts are locked for maximum optimization of the bus bandwidth usage and maximization of fly-by AHB burst duration.

#### **BUFF LENGTH: Buffer Byte Length (Write-only)**

This field determines the number of bytes to be transferred until end of buffer. The maximum channel transfer size (32 KBytes) is reached when this field is 0 (default value). If the transfer size is unknown, this field should be set to 0, but the transfer end may occur earlier under USB device control.

When this field is written, the USBFS HSTDMASTATUSx.BUFF COUNT field is updated with the write value.

- Note 1: Bits [31:2] are only writable when issuing a channel Control Command other than "Stop Now".
  - 2: For reliability, it is highly recommended to wait for both the USBFS\_HSTDMASTATUSx.CHAN\_ACT and the CHAN\_ENB flags to be at 0, thus ensuring the channel has been stopped before issuing a command other than "Stop Now".

#### 45.6.67 Host DMA Channel x Status Register

Name: USBFS HSTDMASTATUSx [x=1..4]

Address:0x4002071C [1], 0x4002072C [2], 0x4002073C [3], 0x4002074C [4]

Access:Read/Write

| 31 | 30         | 29        | 28        | 27    | 26 | 25        | 24        |  |
|----|------------|-----------|-----------|-------|----|-----------|-----------|--|
|    | BUFF_COUNT |           |           |       |    |           |           |  |
| 23 | 22         | 21        | 20        | 19    | 18 | 17        | 16        |  |
|    |            |           | BUFF_     | COUNT |    |           |           |  |
| 15 | 14         | 13        | 12        | 11    | 10 | 9         | 8         |  |
| _  | _          | _         | _         | _     | -  | _         | _         |  |
| 7  | 6          | 5         | 4         | 3     | 2  | 1         | 0         |  |
| _  | DESC_LDST  | END_BF_ST | END_TR_ST | _     | _  | CHANN_ACT | CHANN_ENB |  |

#### CHANN\_ENB: Channel Enable Status

0: If cleared, the DMA channel no longer transfers data, and may load the next descriptor if the USBFS HSTDMACONTROLx.LDNXT DSC bit is set.

When any transfer is ended either due to an elapsed byte count or to completion of a USBFS device-initiated transfer, this bit is automatically reset.

1: If set, the DMA channel is currently enabled and transfers data upon request.

This bit is normally set or cleared by writing into the USBFS\_HSTDMACONTROLx.CHANN\_ENB bit field either by software or descriptor loading.

If a channel request is currently serviced when the USBFS\_HSTDMACONTROLx.CHANN\_ENB bit is cleared, the DMA FIFO buffer is drained until it is empty, then this status bit is cleared.

#### **CHANN ACT: Channel Active Status**

0: The DMA channel is no longer trying to source the packet data.

When a packet transfer is ended, this bit is automatically reset.

1: The DMA channel is currently trying to source packet data, i.e., selected as the highest-priority requesting channel.

When a packet transfer cannot be completed due to an END\_BF\_ST, this flag stays set during the next channel descriptor load (if any) and potentially until completion of a USBFS packet transfer, if allowed by the new descriptor.

#### END\_TR\_ST: End of Channel Transfer Status

- 0: Cleared automatically when read by software.
- 1: Set by hardware when the last packet transfer is complete, if the USBFS device has ended the transfer.

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.

#### **END BF ST: End of Channel Buffer Status**

- 0: Cleared automatically when read by software.
- 1: Set by hardware when the BUFF\_COUNT count-down reaches zero.

Valid until the CHANN\_ENB flag is cleared at the end of the next buffer transfer.

#### **DESC\_LDST: Descriptor Loaded Status**

- 0: Cleared automatically when read by software.
- 1: Set by hardware when a descriptor has been loaded from the system bus.

Valid until the CHANN ENB flag is cleared at the end of the next buffer transfer.

# **SAM4C SERIES**

#### **BUFF\_COUNT: Buffer Byte Count**

This field determines the current number of bytes still to be transferred for this buffer.

This field is decremented from the AHB source bus access byte width at the end of this bus address phase.

The access byte width is 4 by default, or less, at DMA start or end, if the start or end address is not aligned on a word boundary.

At the end of buffer, the DMA accesses the USBFS device only for the number of bytes needed to complete it.

**Note:** For IN pipes, if the receive buffer byte length (USBFS\_HSTDMACONTROL.BUFF\_LENGTH) has been defaulted to zero because the USB transfer length is unknown, the actual buffer byte length received is 0x10000-BUFF\_COUNT.

# 46. Electrical Characteristics

# 46.1 Absolute Maximum Ratings

# Table 46-1: Absolute Maximum Ratings\*

| Storage Temperature60°C to + 150°C                                            | *NOTICE: |
|-------------------------------------------------------------------------------|----------|
| Power Supply inputs with respect to ground pins:                              |          |
| VDDCORE, VDDPLL1.4V                                                           |          |
| VDDBU, VDDIO, VDDIN, VDDLCD4.0V                                               |          |
| Voltage on VDDIO Digital Input Pins with Respect to Ground0.3V to VDDIO +0.3V |          |
| Voltage on VDDBU Digital Input Pins with Respect to Ground0.3V to VDDBU +0.3V |          |
| Total DC Output Current on all I/O lines 100-lead LQFP/TQFP                   |          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

© 2022 Microchip Technology Inc.

# 46.2 Recommended Operating Conditions

#### 46.2.1 Recommended Operating Conditions on Power Supply Inputs

Table 46-2: Recommended DC Operating Conditions on Power Supply Inputs

| Symbol             | Parameter                                                                            | Conditions                                                                                               | Min  | Тур  | Max        | Unit |
|--------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------------|------|
| $V_{DDCORE}$       | Core logic power supply                                                              | _                                                                                                        | 1.08 | 1.20 | 1.32       | V    |
| V <sub>DDBU</sub>  | Backup region power supply                                                           | -                                                                                                        | 1.62 | 3.3  | 3.6        | V    |
| $V_{DDIO}$         | I/Os power supply                                                                    | _                                                                                                        | 1.62 | 3.3  | 3.6        | V    |
| V <sub>DDIN</sub>  | Analog cells (voltage regulators,<br>10-bit ADC, temperature sensor)<br>power supply | _                                                                                                        | 1.62 | 3.3  | 3.6        | V    |
| V <sub>DDLCD</sub> | LCD output buffers power supply                                                      | _                                                                                                        | 2.4  | _    | 3.6        | V    |
| V <sub>DDPLL</sub> | PLLs and main crystal oscillator power supply                                        | _                                                                                                        | 1.08 | -    | 1.32       | V    |
| f <sub>MCK</sub>   | Master clock frequency                                                               | V <sub>DDCORE</sub> @ 1.20V, T <sub>A</sub> = 85°C<br>V <sub>DDCORE</sub> @ 1.08V, T <sub>A</sub> = 85°C | -    | -    | 120<br>100 | MHz  |

Note 1: In all power modes except Backup mode, all power supply inputs must be powered.

- 2:  $V(V_{DDIN}, V_{DDIO}) \le \pm 100 \text{mV}$
- 3:  $V(V_{DDPLL}, V_{DDCORE}) \le \pm 100 \text{mV}$
- 4: Specific requirements apply at powerup. See Section 46.2.2 "Recommended Power Supply Conditions at Powerup".
- · Power Supply Variations

Although VDDBU, VDDIO and VDDIN are specified with a wide operating range (1.62 to 3.6V), large and fast supply variations may lead to unpredictable device behavior including, but not limited to, out-of-specification operation. It is therefore recommended to keep the power supply variations within the following limits during device operation.

Table 46-3: Recommended Operating Conditions on Power Supply Variations

| Symbol | Parameter                                     | Conditions | Min | Max | Unit                             |
|--------|-----------------------------------------------|------------|-----|-----|----------------------------------|
| ΔV     | Peak amplitude of the power supply variations | -          | -10 | 10  | % V <sub>DC</sub> <sup>(1)</sup> |
| SR     | Slew rate of the power supply variations      | -          | -50 | 50  | mV/μs                            |

**Note 1:** VDC represents the DC voltage of the power supply (e.g., if the DC voltage of VDDIO is 3.3V, a 330mVpk variation amplitude must be respected).

Figure 46-1: Supply Variations Definition



DS60001717B-page 1156 © 2022 Microchip Technology Inc.

#### 46.2.2 Recommended Power Supply Conditions at Powerup

Minimum voltage values and minimum rise rate conditions apply on VDDBU, VDDIO and VDDIN power inputs to ensure a safe startup of the device. These conditions illustrated in Figure 46-2, and specified in Table 46-4, are summarized as a check-list:

- 1. Whenever VDDBU starts from a voltage below 1.35V (backup POR VTH-):
  - a) VDDBU must rise faster than 660V/s.
  - b) VDDBU must reach at least 3.0V and,
  - c) VDDBU must be greater than or equal to VDDIO while VDDBU is below 1.6V. In particular, it is possible to short VDDIO and VDDBU together.
- 2. Each time VDDIO or VDDIN is started:
  - a) a minimum rise rate of 330V/s applies on these voltages, and
  - b) they must reach a minimum of 3.0V.
  - **Note 1:** If VDDBU holds a voltage greater than 1.35V (e.g., VDDBU is maintained by a supercapacitor device having a 2.0V voltage at restart time), then no condition applies on VDDBU.
    - 2: VDDIO and VDDIN are assumed such that V(VDDIO,VDDIN) ≤ ±100mV. Refer to Table 46-2 "Recommended DC Operating Conditions on Power Supply Inputs".

Figure 46-2: Recommended Conditions on VDDBU, VDDIO and VDDIN at Powerup



Table 46-4: Recommended Operating Conditions on Power Supply Inputs at Powerup

| Symbol                       | Parameter                                     | Conditions | Min | Тур | Max                | Unit |
|------------------------------|-----------------------------------------------|------------|-----|-----|--------------------|------|
| RR <sub>VDDBU</sub>          | Rise Rate on VDDBU                            | (1)        | 660 | -   | 300k               | V/s  |
| V <sub>ST_VDDBU</sub>        | VDDBU voltage at powerup                      | (1)        | 3.0 | _   | _                  | ٧    |
| V <sub>ST_VDDIO</sub>        | VDDIO and VDDIN voltage at powerup            | _          | 3.0 | _   | _                  | V    |
| V <sub>VDDIO_VDD</sub><br>BU | Voltage on VDDIO and VDDIN while VDDBU < 1.6V | (1)        | _   | _   | V <sub>VDDBU</sub> | >    |
| RR <sub>VDDIO</sub>          | Rise Rate on VDDIO and VDDIN                  | _          | 330 | _   | 300k               | V/s  |

Note 1: Applies whenever VDDBU is restarted from below 1.35V.

#### 46.2.3 Recommended Operating Conditions on Input Pins

Table 46-5: Recommended Operating Conditions on Input Pins

| Symbol                | Parameter                                         | Conditions                               | Min | Тур | Max                      | Unit     |
|-----------------------|---------------------------------------------------|------------------------------------------|-----|-----|--------------------------|----------|
| AD[x] <sub>IN</sub>   | Input voltage range on 10-bit ADC analog inputs   | On AD[0x]                                | 0   | _   | Min<br>(VDDIN,<br>VDDIO) | <b>V</b> |
| V <sub>GPIO_IN</sub>  | Input voltage range on GPIOs referenced to VDDIO  | On any pin configured as a digital input | 0   | _   | VDDIO                    | V        |
| V <sub>VDDBU_IN</sub> | Input voltage range on inputs referenced to VDDBU | On FWUP, TMP0 and XIN32 inputs           | 0   | _   | VDDBU                    | ٧        |

# 46.2.4 Recommended Thermal Operating Conditions

Table 46-6: Recommended Thermal Operating Conditions

| Symbol         | Parameter                              | Conditions            |                       | Min | Тур | Max | Unit |
|----------------|----------------------------------------|-----------------------|-----------------------|-----|-----|-----|------|
| T <sub>A</sub> | Ambient temperature range              | _                     |                       | -40 | _   | +85 | °C   |
| T <sub>J</sub> | Junction temperature range             | _                     |                       | -40 | _   | 100 |      |
|                |                                        | LQFP100 (SAM4C16/8/4) |                       | _   | 43  | _   |      |
|                |                                        | LQFP100 (SAM4C32)     |                       | _   | 41  | _   |      |
| $R_{JA}$       | Junction-to-ambient thermal resistance | TQFP100 (SAM4C16/8)   |                       | _   | 46  | _   | °C/W |
|                |                                        | TQFP100 (SAM4C32)     |                       | _   | 50  | _   |      |
|                |                                        | LQFP144 (SAM4C32)     | _                     | 46  | _   |     |      |
|                |                                        | LOED (CANAGACIOIA)    | T <sub>A</sub> = 70°C | _   | _   | 700 |      |
|                |                                        | LQFP (SAM4C16/8/4)    | T <sub>A</sub> = 85°C | _   | _   | 350 |      |
|                |                                        | TOFD400 (04144040(0)  | T <sub>A</sub> = 70°C | _   | _   | 700 |      |
| $P_{D}$        | Power dissipation                      | TQFP100 (SAM4C16/8)   | T <sub>A</sub> = 85°C | -   | _   | 350 | mW   |
|                |                                        | LQFP/TQFP100          | T <sub>A</sub> = 70°C | _   | _   | 730 |      |
|                |                                        | (SAM4C32)             | T <sub>A</sub> = 85°C | _   | _   | 365 |      |
|                |                                        | LOED444 (CAN4000)     | T <sub>A</sub> = 70°C | _   | _   | 650 |      |
|                |                                        | LQFP144 (SAM4C32)     | T <sub>A</sub> = 85°C | _   | _   | 325 |      |

# 46.3 Electrical Parameters Usage

The tables that follow further on in Section 46.4 "I/O Characteristics", Section 46.5 "Embedded Analog Peripherals Characteristics", Section 46.6 "Embedded Flash Characteristics", and Section 46.7 "Power Supply Current Consumption" define the limiting values for several electrical parameters. Unless otherwise noted, these values are valid over the ambient temperature range  $T_A$ = [-40°C + 85°C]. Note that these limits may be affected by the board on which the MCU is mounted. Particularly, noisy supply and ground conditions must be avoided and care must be taken to provide:

- a PCB with a low impedance ground plane (unbroken ground planes are strongly recommended)
- low impedance decoupling of the MCU power supply inputs. A 100 nF Ceramic X7R (or X5R) capacitor placed very close to each
  power supply input is a minimum requirement. Refer to special recommendations regarding integrated analog functions like voltage
  reference or voltage regulators in corresponding sections.
- low impedance power supply decoupling of external components. This recommendation aims at avoiding current spikes travelling into the PCB ground plane.

# 46.4 I/O Characteristics

# 46.4.1 I/O DC Characteristics

Table 46-7: I/O DC Characteristics

| Symbol                         | Parameter                                   | Conditions                                                           | Min                     | Тур | Max                     | Unit |
|--------------------------------|---------------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-------------------------|------|
| V <sub>IL</sub> (3)            | Low-level input voltage                     | 1.62V < V <sub>DDIO</sub> < 3.6V                                     | _                       | _   | 0.3 x V <sub>DDIO</sub> |      |
| V <sub>IH</sub> <sup>(3)</sup> | High-level input voltage                    | 1.62V < V <sub>DDIO</sub> < 3.6V                                     | 0.7 x V <sub>DDIO</sub> | _   | _                       |      |
|                                |                                             | 1.62V < V <sub>DDIO</sub> < 3.6V                                     |                         |     |                         |      |
| $V_{OH}^{(4)}$                 | High-level output voltage                   | I <sub>OH</sub> = 0                                                  | $V_{DDIO}$              | _   | _                       | V    |
|                                |                                             | I <sub>OH</sub> > 0 (see I <sub>OH</sub> details below)              | V <sub>DDIO</sub> - 0.4 |     |                         | V    |
|                                |                                             | 1.62V < V <sub>DDIO</sub> < 3.6V                                     |                         |     |                         |      |
| $V_{OL}^{(4)}$                 | Low-level output voltage                    | I <sub>OL</sub> = 0                                                  | _                       | _   | 0                       |      |
|                                | I <sub>OL</sub> > 0 (see IOL details below) |                                                                      |                         | 0.4 |                         |      |
|                                |                                             | PA0, PA8, PA29, PB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup>         | _                       | -   | _                       |      |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.4 |                         |     | -7                      |      |
|                                |                                             | $V_{DDIO} = 3.3V; V_{OH} = V_{DDIO} - 0.4$                           | _                       | _   | -7                      |      |
|                                |                                             | $V_{DDIO} = 3.6V; V_{OH} = V_{DDIO} - 0.4$                           |                         |     | -11                     |      |
|                                |                                             | Other GPIO pins, Low Drive <sup>(2)(4)</sup>                         | -                       | -   |                         |      |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.4 |                         |     | -3                      |      |
|                                |                                             | $V_{DDIO} = 3.3V; V_{OH} = V_{DDIO} - 0.4$                           | _                       | _   | -5                      |      |
|                                |                                             | $V_{DDIO} = 3.6V; V_{OH} = V_{DDIO} - 0.4$                           |                         |     | -6                      |      |
|                                |                                             | Other GPIO pins, High Drive <sup>(2)</sup>                           | -                       | -   | -                       |      |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.4 |                         |     | -6                      |      |
|                                |                                             | $V_{DDIO} = 3.3V; V_{OH} = V_{DDIO} - 0.4$                           | _                       | _   | -8                      |      |
|                                | I limb laval autout aumant                  | $V_{DDIO} = 3.6V; V_{OH} = V_{DDIO} - 0.4$                           |                         |     | -8                      | ^    |
| I <sub>OH</sub>                | High-level output current                   | PA0, PA8, PA29, PB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup>         | _                       | -   | _                       | - mA |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.6 |                         |     | -12                     |      |
|                                |                                             | $V_{DDIO} = 3.3V; V_{OH} = 2.2V$                                     | _                       | _   | -22                     |      |
|                                |                                             | $V_{DDIO} = 3.6V; V_{OH} = 2.4V$                                     |                         |     | -26                     |      |
|                                |                                             | Other GPIO pins, Low Drive <sup>(2)(4)</sup>                         | _                       | _   | -                       |      |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.6 |                         |     | -5                      |      |
|                                |                                             | V <sub>DDIO</sub> = 3.3V; V <sub>OH</sub> = 2.2V                     | _                       | _   | -12                     |      |
|                                |                                             | $V_{DDIO} = 3.6V; V_{OH} = 2.4V$                                     |                         |     | -13                     |      |
|                                |                                             | Other GPIO pins, High Drive <sup>(2)</sup>                           | _                       | _   | _                       |      |
|                                |                                             | V <sub>DDIO</sub> = 1.62V; V <sub>OH</sub> = V <sub>DDIO</sub> - 0.6 |                         |     | -10                     | 1    |
|                                |                                             | V <sub>DDIO</sub> = 3.3V; V <sub>OH</sub> = 2.2V                     | _                       | _   | -20                     |      |
|                                |                                             | V <sub>DDIO</sub> = 3.6V; V <sub>OH</sub> = 2.4V                     |                         |     | -24                     |      |

# **SAM4C SERIES**

Table 46-7: I/O DC Characteristics (Continued)

| Symbol               | Parameter                          | Conditions                                                                                                                                                                                                                                            | Min | Тур            | Max            | Unit |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|----------------|------|
|                      |                                    | 1.62V < V <sub>VDDIO</sub> < 3.6V; V <sub>OL</sub> = 0.4V                                                                                                                                                                                             | -   | -              | _              |      |
|                      |                                    | PA0, PA8, PA29, PPB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup>                                                                                                                                                                                         |     |                | 9              |      |
|                      |                                    | Other GPIO pins, Low Drive <sup>(2)(4)</sup>                                                                                                                                                                                                          | -   | _              | 8              |      |
|                      | 1 1 1 4                            | Other GPIO pins, High Drive <sup>(2)</sup>                                                                                                                                                                                                            |     |                | 10             | 4    |
| l <sub>OL</sub>      | Low-level output current           | 1.62V < V <sub>VDDIO</sub> < 3.6V; V <sub>OL</sub> = 0.6V                                                                                                                                                                                             | _   | _              | _              | — mA |
|                      |                                    | PA0, PA8, PA29, PPB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup>                                                                                                                                                                                         |     |                | 13             |      |
|                      |                                    | Other GPIO pins, Low Drive <sup>(2)(4)</sup>                                                                                                                                                                                                          | -   | _              | 10             |      |
|                      |                                    | Other GPIO pins, High Drive <sup>(2)</sup>                                                                                                                                                                                                            |     |                | 13             |      |
| V <sub>HYST</sub>    | Hysteresis voltage                 | Hysteresis mode enabled                                                                                                                                                                                                                               | 150 | _              | -              | mV   |
| I <sub>IL</sub>      | Input low                          | No pull-up or pull-down; V <sub>IN</sub> =GND;  V <sub>DDIO</sub> Max.  (Typ: T <sub>A</sub> = 25°C, Max: T <sub>A</sub> = 85°C)                                                                                                                      | _   |                |                | nA   |
|                      | leakage current                    | - PA0, PA8, PA29, PPB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup> - PB16, PB17, PB18, PB19, PB20, PB21 pins - Other pins                                                                                                                                |     | 12<br>5<br>4   | 57<br>41<br>7  |      |
| I <sub>IH</sub>      | Input high<br>leakage current      | No pull-up or pull-down; V <sub>IN</sub> =VDD; V <sub>DDIO</sub> Max. (Typ: T <sub>A</sub> = 25°C, Max: T <sub>A</sub> = 85°C)  - PA0, PA8, PA29, PB13, PC0, PC5, PD0, PD1 pins <sup>(1)</sup> - PB16, PB17, PB18, PB19, PB20, PB21 pins - Other pins | -   | 15<br>1.7<br>5 | 150<br>9<br>14 | nA   |
| R <sub>PULLUP</sub>  | Pull-up resistor                   | Digital Input mode                                                                                                                                                                                                                                    | 70  | 100            | 130            |      |
| R <sub>PULLDOW</sub> | Pull-down resistor                 | Digital Input mode                                                                                                                                                                                                                                    | 70  | 100            | 130            | kΩ   |
| N                    | I dil-down rodision                | PD0, PD1 pins                                                                                                                                                                                                                                         | 14  | 20             | 26             |      |
| R <sub>ODT</sub>     | On-die series termination resistor | _                                                                                                                                                                                                                                                     | _   | 36             | _              | Ω    |
| C <sub>PAD</sub>     | Input capacitance                  | I/O configured as digital input                                                                                                                                                                                                                       | -   | -              | 5              | pF   |

Note 1: These I/O lines have permanent non-programmable maximum drive (MaxDRV).

<sup>2:</sup> Refer to tables in Section 11.4 "Peripheral Signal Multiplexing on I/O Lines".

<sup>3:</sup> Read VDDBU instead of VDDIO for VDDBU-referenced inputs (XIN32, FWUP, TMP0/WKUP0).

<sup>4:</sup> Read VDDBU instead of VDDIO for SHDN output referenced to VDDBU.

#### 46.4.2 I/O AC Characteristics

Criteria used to define the maximum frequency of the I/Os:

- Output duty cycle (40%-60%)
- Minimum output swing: 100 mV to VDDIO 100 mV
- · Minimum output swing: 100 mV to VDDIO 100 mV
- · Addition of rising and falling time inferior to 75% of the period

Table 46-8: Output AC Characteristics

| Symbol     | Parameter                                           |       | Conditions               | Min | Max | Unit  |
|------------|-----------------------------------------------------|-------|--------------------------|-----|-----|-------|
| FregMax1   | Pin Group 1 <sup>(1)</sup> Maximum output frequency | 10 pF | \/ - 2.2\/               | _   | 70  | MHz   |
| rieqiviaxi | Fin Group 1 Maximum output frequency                | 30 pF | V <sub>DDIO</sub> = 3.3V | _   | 45  | IVITZ |
| FregMax2   | Pin Group 2 <sup>(2)</sup> Maximum output frequency | 10 pF | V <sub>DDIO</sub> = 3.3V | _   | 35  | MHz   |
| rieqiviaxz |                                                     | 25 pF |                          | _   | 15  | IVITZ |
| FragMay2   | D: 0 0(3) M : 1 1 1                                 | 10 pF | .// - 2.2)/              | -   | 70  | MHz   |
| FreqMax3   | Pin Group 3 <sup>(3)</sup> Maximum output frequency | 25 pF | V <sub>DDIO</sub> = 3.3V | _   | 35  | IVITZ |

Note 1: Pin Group 1 = PA0, PA8, PA29, PPB13, PC0, PC5 pins

2: Other pins, low drive settings

3: Other pins, medium drive settings

Table 46-9 provides the input characteristics of the I/O lines with voltage references to  $V_{DDIO}$ . In particular, these values apply when the XIN input is used as a clock input of the device (oscillator set in bypass mode). They do not apply for the XIN32 input which is made for slow signals with frequencies up to 50 kHz. VIL and VIH parameters defined in Table 46-7 apply.

Table 46-9: Input Characteristics

| Symbol            | Parameter          | Conditions | Min | Тур | Max | Unit |
|-------------------|--------------------|------------|-----|-----|-----|------|
| f <sub>IN</sub>   | Input frequency    | -          | -   | _   | 50  | MHz  |
| t <sub>IN</sub>   | Input period       | _          | 20  | _   | _   | ns   |
| t <sub>HIGH</sub> | Time at high level | _          | 8   | _   | _   | ns   |
| t <sub>LOW</sub>  | Time at low level  | _          | 8   | _   | _   | ns   |
| t <sub>R</sub>    | Rise time          | _          | _   | _   | 2.2 | ns   |
| t <sub>F</sub>    | Fall time          | _          | _   | _   | 2.2 | ns   |



#### 46.4.3 SPI Characteristics

In Figure 46-4 "SPI Master Mode with (CPOL= NCPHA = 0) or (CPOL= NCPHA= 1)" and Figure 46-5 "SPI Master Mode with (CPOL = 0 and NCPHA=1) or (CPOL=1 and NCPHA=0)" below, the MOSI line shifting edge is represented with a hold time equal to 0. However, it is important to note that for this device, the MISO line is sampled prior to the MOSI line shifting edge. As shown in Figure 46-3 "MISO Capture in Master Mode", the device sampling point extends the propagation delay (t<sub>p</sub>) for slave and routing delays to more than half the SPI clock period, whereas the common sampling point allows only less than half the SPI clock period.

As an example, an SPI Slave working in Mode 0 can be safely driven if the SPI Master is configured in Mode 0.

Figure 46-3: MISO Capture in Master Mode



Figure 46-4: SPI Master Mode with (CPOL= NCPHA = 0) or (CPOL= NCPHA= 1)



Figure 46-5: SPI Master Mode with (CPOL = 0 and NCPHA=1) or (CPOL=1 and NCPHA= 0)



DS60001717B-page 1162

Figure 46-6: SPI Slave Mode with (CPOL=0 and NCPHA=1) or (CPOL=1 and NCPHA=0)



Figure 46-7: SPI Slave Mode with (CPOL = NCPHA = 0) or (CPOL= NCPHA= 1)



#### 46.4.3.1 Maximum SPI Frequency

The formulas that follow give the maximum SPI frequency in Master Write and Read modes, and in Slave Read and Write modes.

#### Master Write Mode

The SPI is only sending data to a slave device such as an LCD, for example. The limit is given by SPI<sub>2</sub> (or SPI<sub>5</sub>) timing. Since it gives a maximum frequency above the maximum pad speed (refer to Section 46.4.2 "I/O AC Characteristics"), the max SPI frequency is the one from the pad.

# **SAM4C SERIES**

Master Read Mode

$$f_{SPCK}Max = \frac{1}{SPI_0(orSPI_3) + t_{valid}}$$

 $t_{\text{valid}} \, \text{is the slave time response to output data after detecting an SPCK edge.}$ 

For a non-volatile memory with  $t_{valid}$  (or  $t_{v}$ ) = 5 ns,  $f_{SPCK}$ max = 40 MHz at  $V_{DDIO}$  = 3.3 V.

Slave Read Mode

In Slave mode, SPCK is the input clock for the SPI. The max SPCK frequency is given by setup and hold timings  $SPI_7/SPI_8$  (or  $SPI_{10}/SPI_{11}$ ). Since this gives a frequency well above the pad limit, the limit in Slave Read mode is given by the SPCK pad.

Slave Write Mode

$$f_{SPCK}Max = \frac{1}{2x(SPI_{6max}(orSPI_{9max}) + t_{setup})}$$

 $\ensuremath{t_{\text{setup}}}$  is the setup time from the master before sampling data.

# 46.4.3.2 SPI Timings

Table 46-10: SPI Timings

| Symbol                                      | Parameter                                  | Conditions <sup>(1)(2)</sup> | Min   | Max  | Unit |
|---------------------------------------------|--------------------------------------------|------------------------------|-------|------|------|
| SPI <sub>0</sub>                            | MISO setup time before SPCK rises (master) | 3.3V domain                  | 15.3  | _    |      |
| 3510                                        | MISO setup time before SFCK fises (master) | 1.8V domain                  | 17.3  | _    |      |
| SPI <sub>1</sub>                            | MISO hold time after SPCK rises (master)   | 3.3V domain                  | -3.9  | _    |      |
| 3F1 <sub>1</sub>                            | MISO Hold time after SPCK fises (master)   | 1.8V domain                  | -4.6  | _    |      |
| SPI <sub>2</sub>                            | SPCK rising to MOSI delay (master)         | 3.3V domain                  | -5.5  | 1.5  |      |
| 3F12                                        | SPORTISING to MOSI delay (master)          | 1.8V domain                  | -5.5  | 1.5  |      |
| SPI <sub>3</sub>                            | MISO setup time before SPCK falls (master) | 3.3V domain                  | 21.7  | _    |      |
| 3F13                                        | MISO setup time before SFCK falls (master) | 1.8V domain                  | 22.4  | _    |      |
| SPI <sub>4</sub>                            | MISO hold time after SPCK falls (master)   | 3.3V domain                  | -8.1  | _    |      |
| 3114                                        | MISO Hold time after SPCK falls (master)   | 1.8V domain                  | -8.9  | _    |      |
| SPI <sub>5</sub>                            | SPCK falling to MOSI delay (master)        | 3.3V domain                  | -9.9  | -4.2 |      |
| 3F15                                        | SPOR failing to MOSI delay (Master)        | 1.8V domain                  | -9.9  | -4.2 |      |
| SPI <sub>6</sub>                            | SPCK falling to MISO delay (slave)         | 3.3V domain                  | 3.9   | 13.8 |      |
| 3F16                                        | SPOR failing to wildo delay (slave)        | 1.8V domain                  | 4.5   | 15.1 |      |
| SPI <sub>7</sub> MOSI setup time before SPO | MOSI sotup timo hoforo SPCK risos (slavo)  | 3.3V domain                  | 0.4   | _    |      |
| 3F 17                                       | MOSI setup time before SPCK rises (slave)  | 1.8V domain                  | 1.2   | _    | ns   |
| SPI <sub>8</sub>                            | MOSI hold time after SPCK rises (slave)    | 3.3V domain                  | 3.9   | _    | 115  |
| 01 18                                       | WOOT Hold time after of CR fises (slave)   | 1.8V domain                  | 3.9   | _    |      |
| SPIg                                        | SPCK rising to MISO delay (slave)          | 3.3V domain                  | 4.0   | 14.4 |      |
| OI Ig                                       | of Civinsing to Miso delay (slave)         | 1.8V domain                  | 4.4   | 15.2 |      |
| SPI <sub>10</sub>                           | MOSI setup time before SPCK falls (slave)  | 3.3V domain                  | 1.1   | _    |      |
| OI 1 <sub>10</sub>                          | WOOI setup time before of OK falls (slave) | 1.8V domain                  | 1.2   | _    |      |
| SPI <sub>11</sub>                           | MOSI hold time after SPCK falls (slave)    | 3.3V domain                  | 2.8   | _    |      |
| 01 111                                      | WOOT HOLD LITTLE AILER OF CR TAILS (Slave) | 1.8V domain                  | 2.8   | _    |      |
| SPI <sub>12</sub>                           | NPCS setup to SPCK rising (slave)          | 3.3V domain                  | 3.8   | _    |      |
| 01 112                                      | TW CO setup to St Cit fishing (slave)      | 1.8V domain                  | 3.8   | _    |      |
| SPI <sub>13</sub>                           | NPCS hold after SPCK falling (slave)       | 3.3V domain                  | -29.9 | _    |      |
| OI- 113                                     | 141 CO Hold alter OF Cit failing (Stave)   | 1.8V domain                  | -29.9 | _    |      |
| SPI <sub>14</sub>                           | NPCS setup to SPCK falling (slave)         | 3.3V domain                  | 4.5   | _    |      |
| 01 114                                      | 141 00 setup to of orchaming (stave)       | 1.8V domain                  | 4.2   | _    |      |
| SPI <sub>15</sub>                           | NPCS hold after SPCK falling (slave)       | 3.3V domain                  | -28.7 | _    |      |
| 01 115                                      | 141 00 Hold alter of Ort failing (stave)   | 1.8V domain                  | -28.7 | _    |      |

**Note 1:** 3.3V domain: V<sub>VDDIO</sub> from 2.85 V to 3.6V, maximum external capacitor = 10 pF.

2: 1.8V domain: V<sub>VDDIO</sub> from 1.65V to 1.95V, maximum external capacitor = 10 pF.

Note that in SPI Master mode, the device does not sample the data (MISO) on the opposite edge where data clocks out (MOSI) but the same edge is used as shown in Figure 46-4 and Figure 46-5.

#### 46.4.4 SMC Timings

Timings are given in the following domains:

- 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF
- 3.3V domain: VDDIO from 2.85V to 3.6V, maximum external capacitor = 10 pF

Timings are given assuming a capacitance load on data, control and address pads.

In the tables that follow, t<sub>CPMCK</sub> is the MCK period.

#### 46.4.4.1 Read Timings

Table 46-11: SMC Read Signals - NRD Controlled (READ\_MODE = 1)

|                  | Parameter                  | М                                                                    | in                                                                   | М | ах | Unit |
|------------------|----------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|---|----|------|
| Symbol           | VDDIO Supply               | 1.8V <sup>(1)</sup>                                                  | 3.3V <sup>(2)</sup>                                                  | - | _  |      |
|                  |                            | NO HOLD SETTINGS (nro                                                | i hold = 0)                                                          |   | 1  |      |
| SMC <sub>1</sub> | Data setup before NRD high | 18                                                                   | 18                                                                   | _ | _  | ns   |
| SMC <sub>2</sub> | Data hold after NRD high   | -6.7                                                                 | -6.7                                                                 | _ | _  | ns   |
|                  |                            | HOLD SETTINGS (nrd I                                                 | hold ≠ 0)                                                            |   |    | •    |
| SMC <sub>3</sub> | Data setup before NRD high | 11.7                                                                 | 11.7                                                                 | _ | _  | ns   |
| SMC <sub>4</sub> | Data hold after NRD high   | -6.5                                                                 | -6.5                                                                 | _ | _  | ns   |
|                  | HOLE                       | or NO HOLD SETTINGS (nrd I                                           | nold ≠ 0, nrd hold = 0)                                              |   | ,  | 1    |
| CMC              | NBS0/A0, NBS1, A1 - A23    | (nrd setup + nrd pulse)                                              | (nrd setup + nrd pulse)                                              |   |    | no   |
| SMC <sub>5</sub> | Valid before NRD high      | * t <sub>CPMCK</sub> - 5.2                                           | * t <sub>CPMCK</sub> - 5.2                                           | _ | _  | ns   |
| SMC <sub>6</sub> | NCS low before NRD high    | (nrd setup + nrd pulse -<br>ncs rd setup) * t <sub>CPMCK</sub> - 1.1 | (nrd setup + nrd pulse -<br>ncs rd setup) * t <sub>CPMCK</sub> - 1.1 | _ | _  | ns   |
| SMC <sub>7</sub> | NRD pulse width            | nrd pulse * t <sub>CPMCK</sub> - 3.2                                 | nrd pulse * t <sub>CPMCK</sub> - 3.2                                 | _ | _  | ns   |

Note 1: 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF.

2: 3.3V domain: VDDIO from 3.0V to 3.6V, maximum external capacitor = 10 pF.

Table 46-12: SMC Read Signals - NCS Controlled (READ\_MODE= 0)

|                                 |                                                |                                                                           |                                                                           |          |     | _    |  |  |
|---------------------------------|------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|-----|------|--|--|
|                                 | Parameter                                      | M                                                                         | in                                                                        | N        | lax | Unit |  |  |
| Symbol                          | VDDIO supply                                   | 1.8V <sup>(1)</sup>                                                       | 3.3V <sup>(2)</sup>                                                       | _        | -   |      |  |  |
|                                 |                                                | NO HOLD SETTINGS (no                                                      | cs rd hold = 0)                                                           | <u> </u> |     |      |  |  |
| SMC <sub>8</sub>                | Data setup before NCS high                     | 31.3                                                                      | 31.3                                                                      | _        | _   | ns   |  |  |
| SMC <sub>9</sub>                | Data hold after NCS high                       | -6.9                                                                      | -6.9                                                                      | _        | _   | ns   |  |  |
| HOLD SETTINGS (ncs rd hold ≠ 0) |                                                |                                                                           |                                                                           |          |     |      |  |  |
| SMC <sub>10</sub>               | Data setup before NCS high                     | 23                                                                        | 23                                                                        | _        | _   | ns   |  |  |
| SMC <sub>11</sub>               | Data hold after NCS high                       | -6.6                                                                      | -6.6                                                                      | _        | _   | ns   |  |  |
|                                 | HOLD or I                                      | NO HOLD SETTINGS (ncs r                                                   | d hold ≠ 0, ncs rd hold = 0                                               | )        |     |      |  |  |
| SMC <sub>12</sub>               | NBS0/A0, NBS1, A1–A23<br>valid before NCS high | (ncs rd setup + ncs rd<br>pulse)* t <sub>CPMCK</sub> - 4.9                | (ncs rd setup + ncs rd<br>pulse)* t <sub>CPMCK</sub> - 4.9                | _        | _   | ns   |  |  |
| SMC <sub>13</sub>               | NRD low before NCS high                        | (ncs rd setup + ncs rd<br>pulse - nrd setup)*<br>t <sub>CPMCK</sub> - 1.5 | (ncs rd setup + ncs rd<br>pulse - nrd setup)*<br>t <sub>CPMCK</sub> - 1.5 | _        | _   | ns   |  |  |
| SMC <sub>14</sub>               | NCS pulse width                                | ncs rd pulse length * t <sub>CPMCK</sub> - 5.4                            | ncs rd pulse length * t <sub>CPMCK</sub> - 5.4                            | _        | _   | ns   |  |  |

Note 1: 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF.

2: 3.3V domain: VDDIO from 3.0V to 3.6V, maximum external capacitor = 10 pF.

#### 46.4.4.2 Write Timings

Table 46-13: SMC Write Signals - NWE Controlled (WRITE\_MODE = 1)

|                   |                                                                         | M                                                                          | in                                                                         | M         | ax |      |
|-------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------|----|------|
| Symbol            | Parameter                                                               | 1.8V <sup>(1)</sup>                                                        | 3.3V <sup>(2)</sup>                                                        | _         | -  | Unit |
|                   | HOLD or NO H                                                            | OLD SETTINGS (                                                             | nwe hold ≠ 0, nwe                                                          | hold = 0) |    |      |
| SMC <sub>15</sub> | Data out valid before NWE high                                          | nwe pulse * t <sub>CPMCK</sub> - 2.6                                       | nwe pulse * t <sub>CPMCK</sub> - 2.6                                       | _         | _  | ns   |
| SMC <sub>16</sub> | NWE pulse width                                                         | nwe pulse * t <sub>CPMCK</sub> + 10.8                                      | nwe pulse * t <sub>CPMCK</sub> + 10.8                                      | -         | _  | ns   |
| SMC <sub>17</sub> | NBS0/A0 NBS1, A1 - A23 valid<br>before NWE low                          | nwe setup *<br>t <sub>CPMCK</sub> - 5.6                                    | nwe setup * t <sub>CPMCK</sub> - 5.6                                       | -         | _  | ns   |
| SMC <sub>18</sub> | NCS low before NWE high                                                 | (nwe setup -<br>ncs rd setup +<br>nwe pulse) *<br>t <sub>CPMCK</sub> - 0.5 | (nwe setup -<br>ncs rd setup +<br>nwe pulse) *<br>t <sub>CPMCK</sub> - 0.5 | _         | _  | ns   |
|                   |                                                                         | HOLD SETTINGS (                                                            | nwe hold ≠ 0)                                                              |           |    |      |
| SMC <sub>19</sub> | NWE high to data OUT, NBS0/A0<br>NBS1, A1 - A23 change                  | nwe hold * t <sub>CPMCK</sub> - 4.2                                        | nwe hold * t <sub>CPMCK</sub> - 4.2                                        | -         | _  | ns   |
| SMC <sub>20</sub> | NWE high to NCS Inactive <sup>(1)</sup>                                 | (nwe hold - ncs<br>wr hold)*<br>t <sub>CPMCK</sub> - 2.5                   | (nwe hold - ncs<br>wr hold)*<br>t <sub>CPMCK</sub> - 2.5                   | -         | -  | ns   |
|                   | NC                                                                      | HOLD SETTINGS                                                              | 6 (nwe hold = 0)                                                           |           |    |      |
| SMC <sub>21</sub> | NWE high to data OUT, NBS0/A0 NBS1, A1 - A23, NCS change <sup>(3)</sup> | 5.4                                                                        | 5.4                                                                        | _         | -  | ns   |

Note 1: 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF.

2: 3.3V domain: VDDIO from 3.0V to 3.6V, maximum external capacitor = 10 pF.

3: hold length = total cycle duration - setup duration - pulse duration. "hold length" is for "ncs wr hold length" or "NWE hold length".

Table 46-14: SMC Write NCS Controlled (WRITE\_MODE = 0)

|                   |                                                          | M                                                                          | lin                                                                        | Ma | ax |      |
|-------------------|----------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|----|----|------|
| Symbol            | Parameter                                                | 1.8V <sup>(1)</sup>                                                        | 3.3V <sup>(2)</sup>                                                        | -  | -  | Unit |
| SMC <sub>22</sub> | Data out valid before NCS High                           | ncs wr pulse * t <sub>CPMCK</sub> - 3.9                                    | ncs wr pulse * t <sub>CPMCK</sub> - 3.9                                    | -  | -  | ns   |
| SMC <sub>23</sub> | NCS pulse width                                          | ncs wr pulse * t <sub>CPMCK</sub> - 3.1                                    | ncs wr pulse * t <sub>CPMCK</sub> - 3.1                                    | -  | -  | ns   |
| SMC <sub>24</sub> | NBS0/A0 NBS1, A1 - A23 valid<br>before NCS low           | ncs wr setup * t <sub>CPMCK</sub> - 5.1                                    | ncs wr setup * t <sub>CPMCK</sub> - 5.1                                    | -  | -  | ns   |
| SMC <sub>25</sub> | NWE low before NCS high                                  | (ncs wr setup -<br>nwe setup +<br>ncs pulse)*<br>t <sub>CPMCK</sub> - 27.4 | (ncs wr setup -<br>nwe setup +<br>ncs pulse)*<br>t <sub>CPMCK</sub> - 17.8 | -  | -  | ns   |
| SMC <sub>26</sub> | NCS high to data out, NBS0/A0,<br>NBS1, A1 - A23, change | ncs wr hold * t <sub>CPMCK</sub> - 7.6                                     | ncs wr hold * t <sub>CPMCK</sub> - 7.6                                     | -  | _  | ns   |
| SMC <sub>27</sub> | NCS high to NWE inactive                                 | (ncs wr hold -<br>nwe hold)*<br>t <sub>CPMCK</sub> - 7.8                   | (ncs wr hold -<br>nwe hold)*<br>t <sub>CPMCK</sub> - 7.8                   | _  | -  | ns   |

Note 1: 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF.

2: 3.3V domain: VDDIO from 3.0V to 3.6V, maximum external capacitor = 10 pF.

Figure 46-8: SMC Timings - NCS Controlled Read and Write



Figure 46-9: SMC Timings - NRD Controlled Read and NWE Controlled Write



# 46.4.5 USART in SPI Mode Timings

Timings are given in the following domains:

- 1.8V domain: VDDIO from 1.65V to 1.95V, maximum external capacitor = 10 pF
- 3.3V domain: VDDIO from 2.85V to 3.6V, maximum external capacitor = 10 pF

#### Figure 46-10: USART SPI Master Mode



Figure 46-11: USART SPI Slave Mode: (Mode 1 or 2)



Figure 46-12: USART SPI Slave Mode: (Mode 0 or 3)



# 46.4.5.1 USART SPI TImings

Table 46-15: USART SPI Timings

| Symbol            | Parameter                            | Conditions                 | Min                                  | Max          | Unit |
|-------------------|--------------------------------------|----------------------------|--------------------------------------|--------------|------|
|                   |                                      | Master Mode                |                                      |              |      |
| SPI <sub>0</sub>  | SCK period                           | 1.8V domain<br>3.3V domain | 6 / MCK                              | _            | _    |
| SPI <sub>1</sub>  | Input data setup time                | 1.8V domain<br>3.3V domain | 0.5 * MCK + 1.1<br>0.5 * MCK + 1.1   | _            | _    |
| SPI <sub>2</sub>  | Input data hold time                 | 1.8V domain<br>3.3V domain | 1.5 * MCK + 4.8<br>1.5 * MCK + 4.8   | _            | _    |
| SPI <sub>3</sub>  | Chip select active to serial clock   | 1.8V domain<br>3.3V domain | 1.5 * SPCK + 0.9<br>1.5 * SPCK + 0.9 | _            | _    |
| SPI <sub>4</sub>  | Output data setup time               | 1.8V domain<br>3.3V domain | - 6.7<br>- 6.7                       | 7.1<br>7.1   | ns   |
| SPI <sub>5</sub>  | Serial clock to chip select inactive | 1.8V domain<br>3.3V domain | 1 * SPCK - 6.0<br>1 * SPCK - 6.0     | _            | ns   |
|                   |                                      | Slave Mode                 | 1                                    |              |      |
| SPI <sub>6</sub>  | SCK falling to MISO                  | 1.8V domain<br>3.3V domain | 6.8<br>6.8                           | 20.7<br>20.7 | ns   |
| SPI <sub>7</sub>  | MOSI setup time before SCK rises     | 1.8V domain<br>3.3V domain | 2 * MCK + 0.2<br>2 * MCK + 0.2       | _            | ns   |
| SPI <sub>8</sub>  | MOSI hold time after SCK rises       | 1.8V domain<br>3.3V domain | 4.2<br>4.2                           | _            | ns   |
| SPI <sub>9</sub>  | SCK rising to MISO                   | 1.8V domain<br>3.3V domain | 8.1<br>8.1                           | 19.8<br>19.8 | ns   |
| SPI <sub>10</sub> | MOSI setup time before SCK falls     | 1.8V domain<br>3.3V domain | 2 * MCK + 1<br>2 * MCK + 1           | _            | ns   |
| SPI <sub>11</sub> | MOSI hold time after SCK falls       | 1.8V domain<br>3.3V domain | 5.2<br>5.2                           | _            | ns   |
| SPI <sub>12</sub> | NPCS0 setup to SCK rising            | 1.8V domain<br>3.3V domain | 2.5 * MCK - 0.4<br>2.5 * MCK - 0.4   | _            | ns   |
| SPI <sub>13</sub> | NPCS0 hold after SCK falling         | 1.8V domain<br>3.3V domain | 1.5 * MCK + 5.5<br>1.5 * MCK + 5.5   | _            | ns   |
| SPI <sub>14</sub> | NPCS0 setup to SCK falling           | 1.8V domain<br>3.3V domain | 2.5 * MCK + 0.2<br>2.5 * MCK + 0.2   | _            | ns   |
| SPI <sub>15</sub> | NPCS0 hold after SCK rising          | 1.8V domain<br>3.3V domain | 1.5 * MCK + 4.5<br>1.5 * MCK + 4.5   | _            | ns   |

# 46.5 Embedded Analog Peripherals Characteristics

#### 46.5.1 Core Voltage Regulator

Table 46-16: Core Voltage Regulator Characteristics

| Symbol              | Parameter                                 | Conditions                                                       | Min  | Тур  | Max | Unit |
|---------------------|-------------------------------------------|------------------------------------------------------------------|------|------|-----|------|
| V <sub>DDIN</sub>   | Supply voltage range (VDDIN)              | _                                                                | 1.62 | 3.3  | 3.6 | V    |
| V                   | DC cutout valtage                         | Normal Mode                                                      | _    | 1.2  | _   | V    |
| $V_{DDOUT}$         | DC output voltage                         | Standby Mode                                                     | _    | 0    | _   | V    |
| 1                   | Maximum DC autaut aurrant                 | V <sub>DDIN</sub> > 2.0V, T <sub>J</sub> = 100°C                 | _    | _    | 120 | m A  |
| I <sub>LOAD</sub>   | Maximum DC output current                 | $V_{DDIN} \le 2.0V$ , $T_J = 100$ °C                             | _    | _    | 40  | mA   |
|                     |                                           | I <sub>LOAD</sub> = 0.8 mA to 120 mA                             |      |      |     |      |
| ACC                 | Output voltage total accuracy             | V <sub>DDIN</sub> = 2.0V to 3.6V                                 | -5   | _    | 5   | %    |
|                     |                                           | $T_{J} = [-40^{\circ}C \text{ to } 100^{\circ}C]$                |      |      |     |      |
| I <sub>INRUSH</sub> | Inrush current                            | I <sub>LOAD</sub> = 0. Refer to Note <sup>(3)</sup>              | _    | _    | 400 | mA   |
|                     |                                           | Normal mode; I <sub>Load</sub> = 0 mA                            | _    | 5    | _   |      |
| I <sub>DDIN</sub>   | Current consumption (VDDIN)               | Normal mode; I <sub>Load</sub> = 120 mA                          | _    | 500  | _   | μA   |
|                     |                                           | Standby mode                                                     | _    | 0.02 | 1   |      |
| C <sub>IN</sub>     | Input decoupling capacitor <sup>(1)</sup> | _                                                                | 1    | _    | _   | μF   |
|                     |                                           | Capacitance                                                      | 0.7  | 2.2  | 10  | μF   |
| C <sub>OUT</sub>    | Output capacitor <sup>(2)</sup>           |                                                                  |      |      |     |      |
|                     |                                           | ESR                                                              | 0.01 | _    | 10  | Ω    |
| t <sub>ON</sub>     | Turn-on time                              | C <sub>OUT</sub> = 2.2μF, V <sub>DDOUT</sub> reaches 1.2V (± 3%) | _    | 500  | _   | μs   |
| t <sub>OFF</sub>    | Turn-off Time                             | C <sub>OUT</sub> = 2.2μF                                         | _    | _    | 40  | ms   |

- **Note 1:** A ceramic capacitor must be connected between VDDIN and the closest GND pin of the device.

  This decoupling capacitor is mandatory to reduce inrush current and to improve transient response and noise rejection.
  - 2: To ensure stability, an external output capacitor, C<sub>OUT</sub> must be connected between the VDDOUT and the closest GND pin of the device. The ESR (Equivalent Series Resistance) of the capacitor must be in the range of 0.01 to 10Ω. Solid tantalum, and multilayer ceramic capacitors are all suitable as output capacitors. An additional 100-nF bypass capacitor between VDDOUT and the closest GND pin of the device helps decrease output noise and improves the load transient response.
  - 3: Current needed to charge the external bypass/decoupling capacitor network.

#### 46.5.2 Automatic Power Switch

**Table 46-17: Automatic Power Switch Characteristics** 

| Symbol              | Parameter                                      | Conditions | Min | Тур | Max | Unit     |
|---------------------|------------------------------------------------|------------|-----|-----|-----|----------|
| $V_{IT+}$           | Positive-going input threshold voltage (VDDIO) | _          | 1.9 | _   | 2.2 | <b>V</b> |
| V <sub>IT-</sub>    | Negative-going input threshold voltage (VDDIO) | _          | 1.8 | _   | 2.1 | ٧        |
| V <sub>IT_HYS</sub> | Threshold hysteresis                           | _          | _   | 100 | _   | mV       |

#### 46.5.3 LCD Voltage Regulator and LCD Output Buffers

The LCD Voltage Regulator is a complete solution to drive an LCD display. It integrates a low-power LDO regulator with programmable output voltage and buffers to drive the LCD lines. A 1 µF capacitor is required at the LDO regulator output (VDDLCD). This regulator can be set in Active (Normal) mode, in Bypass mode (HiZ mode), or in OFF mode.

- In Normal mode, the VDDLCD LDO regulator output can be selected from 2.4V to 3.5V using LCDVROUT bits in the Supply Controller Mode Register (SUPC\_MR), with the conditions:
  - VDDLCD ≤ VDDIO, and
  - VDDLCD ≤ VDDIN 150 mV.
- In Bypass mode (HiZ mode), the VDDLCD is set in high impedance (through the LCDMODE bits in SUPC\_MR register), and can be forced externally. This mode can be used to save the LDO operating current (4 µA).
- In OFF mode, the VDDLCD output is pulled down.

IMPORTANT: When using an external or the internal voltage regulator, VDDIO and VDDIN must be still supplied with the conditions:  $2.4V \le VDDICD \le VDDIO/VDDIN$  and  $VDDIO/VDDIN \ge 2.5V$ .

Table 46-18: LCD Voltage Regulator Characteristics

| Symbol                                    | Parameter                    | Conditions                                                         | Min | Тур | Max | Unit |
|-------------------------------------------|------------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>DDIN</sub>                         | Supply voltage range (VDDIN) | _                                                                  | 2.5 | _   | 3.6 | ٧    |
|                                           | Programmable output range    | Refer to Table 46-19.                                              | 2.4 | _   | 3.5 | ٧    |
| V <sub>DDLCD</sub>                        | Output voltage accuracy      | Refer to Table 46-19.                                              | -10 | _   | +10 | %    |
| I <sub>DDIN</sub>                         | Current consumption (VDDIN)  | LDO enabled                                                        | _   | _   | 4   | μA   |
| d <sub>VOUT</sub> /<br>d <sub>VDDIN</sub> | VDDLCD variation with VDDIN  | _                                                                  | _   | -50 | -70 | mV/V |
| I <sub>LOAD</sub>                         | Output current               | DC or transient load averaged by the external decoupling capacitor | _   | _   | 2   | mA   |
| C <sub>OUT</sub>                          | Output capacitor on VDDLCD   | -                                                                  | 1   | _   | 10  | μF   |
| t <sub>ON</sub>                           | Start-up time                | C <sub>OUT</sub> = 1µF                                             | _   | _   | 1   | ms   |

Table 46-19: VDDLCD Voltage Selection at VDDIN = 3.6V

| LCD<br>VROUT | VDDLCD<br>(V) | LCD<br>VROUT | VDDLCD<br>(V) | LCD<br>VROUT | VDDLCD<br>(V) | LCD<br>VROUT | VDDLCD<br>(V) |
|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|
| 0            | 2.86          | 4            | 2.57          | 8            | 3.45          | 12           | 3.16          |
| 1            | 2.79          | 5            | 2.50          | 9            | 3.38          | 13           | 3.09          |
| 2            | 2.72          | 6            | 2.43          | 10           | 3.31          | 14           | 3.02          |
| 3            | 2.64          | 7            | 2.36          | 11           | 3.23          | 15           | 2.95          |

© 2022 Microchip Technology Inc. DS60001717B-page 1173

Table 46-20: LCD Buffers Characteristics

| Symbol                          | Parameter                   | Conditions                    | Min | Тур | Max  | Unit |
|---------------------------------|-----------------------------|-------------------------------|-----|-----|------|------|
| I <sub>DDIN</sub>               | Current consumption (VDDIN) | LDO enabled                   | ı   | 25  | 35   | μΑ   |
| Z <sub>OUT</sub>                | Buffer output impedance     | GPIO in LCD mode (SEG or COM) | 200 | 500 | 1500 | Ω    |
| C <sub>LOAD</sub>               | Capacitive output load      | -                             | 10p | _   | 50n  | F    |
| + /+                            | Rising or falling time      | C <sub>LOAD</sub> = 10 pF     |     |     | 3    |      |
| t <sub>r</sub> / t <sub>f</sub> | 95% convergence             | C <sub>LOAD</sub> = 50 nF     | ı   | _   | 225  | μs   |

#### 46.5.4 VDDCORE Brownout Detector

Table 46-21: Core Power Supply Brownout Detector Characteristics

| Symbol              | Parameter                                            | Conditions                                  | Min  | Тур | Max  | Unit |
|---------------------|------------------------------------------------------|---------------------------------------------|------|-----|------|------|
| V <sub>IT-</sub>    | Negative-going input threshold voltage (VDDCORE) (1) | -                                           | 0.98 | 1.0 | 1.04 | V    |
| V <sub>IT+</sub>    | Positive-going input threshold voltage (VDDCORE)     | -                                           | 0.80 | 1.0 | 1.08 | V    |
| V <sub>HYST</sub>   | Hysteresis voltage                                   | V <sub>IT+</sub> - V <sub>IT-</sub>         | _    | 25  | 50   | mV   |
| t <sub>d-</sub>     | V <sub>IT-</sub> detection propagation time          | VDDCORE = $V_{IT+}$ to ( $V_{IT-}$ - 100mV) | _    | 200 | 300  | ns   |
| t <sub>START</sub>  | Start-up time                                        | From disabled state to enabled state        | _    | _   | 300  | μs   |
| I <sub>DDCORE</sub> | Current consumption (VDDCORE)                        | Brownout detector enabled                   | _    | _   | 15   | μΑ   |
| I <sub>DDIO</sub>   | Current consumption (VDDIO)                          | Brownout detector enabled                   | _    | _   | 18   | μA   |

**Note 1:** The product is guaranteed to be functional at  $V_{\text{IT}}$ .

Figure 46-13: Core Brownout Output Waveform



Figure 46-14: Core Brownout Transfer Characteristics



DS60001717B-page 1174 © 2022 Microchip Technology Inc.

# 46.5.5 VDDCORE Power-On-Reset

Table 46-22: Core Power Supply Power-On-Reset Characteristics

| Symbol              | Parameter                                        | Conditions                                                             | Min  | Тур | Max  | Unit |
|---------------------|--------------------------------------------------|------------------------------------------------------------------------|------|-----|------|------|
| V <sub>IT-</sub>    | Negative-going input threshold voltage (VDDCORE) | -                                                                      | 0.71 | 0.9 | 1.02 | ٧    |
| V <sub>IT+</sub>    | Positive-going input threshold voltage (VDDCORE) | -                                                                      | 0.80 | 1.0 | 1.08 | V    |
| V <sub>HYS</sub>    | Hysteresis voltage                               | V <sub>IT+</sub> - V <sub>IT-</sub>                                    | _    | 60  | 110  | mV   |
| t <sub>d-</sub>     | V <sub>IT-</sub> detection propagation time      | VDDCORE = V <sub>IT+</sub> to (V <sub>IT-</sub> - 100mV)               | _    | _   | 15   | μs   |
| t <sub>START</sub>  | Start-up time                                    | VDDCORE rising from 0 to final value.<br>Time to release reset signal. | _    | _   | 300  | μs   |
| I <sub>DDCORE</sub> | Current consumption (VDDCORE)                    | -                                                                      | _    | _   | 6    | μA   |
| I <sub>DDIO</sub>   | Current consumption (VDDIO)                      | -                                                                      | _    | _   | 9    | μA   |

# 46.5.6 VDDIO Supply Monitor

Table 46-23: VDDIO Supply Monitor

| Symbol            | Parameter                                                                | Conditions                       | Min  | Тур | Max  | Unit |
|-------------------|--------------------------------------------------------------------------|----------------------------------|------|-----|------|------|
| V <sub>TH-</sub>  | Programmable range of negative-<br>going input threshold voltage (VDDIO) | 16 selectable steps              | 1.6  | _   | 3.4  | ٧    |
| ACC               | V <sub>TH-</sub> accuracy                                                | With respect to programmed value | -2.5 | _   | +2.5 | %    |
| V <sub>HYST</sub> | Hysteresis <sup>(2)</sup>                                                | -                                | _    | 30  | 40   | mV   |
| I <sub>DDON</sub> | Current consumption (VDDIO) <sup>(1)</sup>                               | On with a 100% duty cycle.       | _    | 20  | 40   | μA   |
| t <sub>ON</sub>   | Start-up time                                                            | From OFF to ON                   | _    | _   | 300  | μs   |

**Note 1:** The average current consumption can be reduced by using the supply monitor in Sampling mode. Refer to Section 20. "Supply Controller (SUPC)".

Table 46-24: VDDIO Supply Monitor V<sub>TH</sub>. Threshold Selection

| Digital Code | Threshold<br>Typ (V) |
|--------------|----------------------|--------------|----------------------|--------------|----------------------|--------------|----------------------|
| 0000         | 1.60                 | 0100         | 2.08                 | 1000         | 2.56                 | 1100         | 3.04                 |
| 0001         | 1.72                 | 0101         | 2.20                 | 1001         | 2.68                 | 1101         | 3.16                 |
| 0010         | 1.84                 | 0110         | 2.32                 | 1010         | 2.80                 | 1110         | 3.28                 |
| 0011         | 1.96                 | 0111         | 2.44                 | 1011         | 2.92                 | 1111         | 3.40                 |

© 2022 Microchip Technology Inc. DS60001717B-page 1175

<sup>2:</sup>  $V_{HYST} = V_{TH+} - V_{TH-}$ .  $V_{TH+}$  is the positive-going input threshold voltage (VDDIO).

# 46.5.7 VDDBU Power-On-Reset

Table 46-25: Zero-Power-On POR (Backup POR) Characteristics

| Symbol            | Parameter                                      | Conditions | Min  | Тур  | Max  | Unit |
|-------------------|------------------------------------------------|------------|------|------|------|------|
| V <sub>TH+</sub>  | Positive-going input threshold voltage (VDDBU) | At startup | 1.45 | 1.53 | 1.59 | V    |
| $V_{TH-}$         | Negative-going input threshold voltage (VDDBU) | -          | 1.35 | 1.45 | 1.55 | V    |
| I <sub>DDBU</sub> | Current consumption                            | Enabled    | _    | 300  | 700  | nA   |
| t <sub>res</sub>  | Reset time-out period                          | -          | 100  | 240  | 500  | μs   |

Figure 46-15: Zero-Power-On Reset Characteristics



#### 46.5.8 VDDIO Power-On-Reset

Table 46-26: Zero-Power-On POR (VDDIO POR) Characteristics

| Symbol            | Parameter                                      | Conditions | Min  | Тур  | Max  | Unit |
|-------------------|------------------------------------------------|------------|------|------|------|------|
| V <sub>TH+</sub>  | Positive-going input threshold voltage (VDDIO) | At startup | 1.45 | 1.53 | 1.59 | V    |
| V <sub>TH-</sub>  | Negative-going input threshold voltage (VDDIO) | _          | 1.35 | 1.45 | 1.55 | V    |
| I <sub>DDIO</sub> | Current consumption                            | _          | _    | 300  | 700  | nA   |
| t <sub>res</sub>  | Reset time-out period                          | _          | 100  | 240  | 500  | μs   |

DS60001717B-page 1176 © 2022 Microchip Technology Inc.

# 46.5.9 32-kHz RC Oscillator

Table 46-27: 32-kHz RC Oscillator Characteristics

| Symbol                         | Parameter                        | Conditions                        | Min  | Тур | Max | Unit  |
|--------------------------------|----------------------------------|-----------------------------------|------|-----|-----|-------|
| V <sub>DDBU</sub>              | Supply voltage range (VDDBU)     | _                                 | 1.62 | 3.3 | 3.6 | V     |
| f                              | Frequency initial accuracy       | VDDBU = 3.3V,                     | 26   | 32  | 39  | kHz   |
| f <sub>0</sub>                 | Frequency illitial accuracy      | T <sub>A</sub> = 27°C             | 20   | 32  |     | NI IZ |
| d <sub>f</sub> /d <sub>V</sub> | Frequency drift with VDDBU       | VDDBU from 1.6V to 3.6V           | 0.5  | 1.5 | 2.5 | %/V   |
| dF/dT                          |                                  | T <sub>A</sub> = [-40°C to +27°C] | _    | +8  | +17 | %     |
| ur/u i                         | Frequency drift with temperature | T <sub>A</sub> = [27°C to 85°C]   | _    | +6  | +13 | 70    |
| Duty                           | Duty cycle                       | -                                 | 48   | 50  | 52  | %     |
| t <sub>ON</sub>                | Start-up time                    | -                                 | _    | _   | 100 | μs    |
| I <sub>DDON</sub>              | Current consumption (VDDBU)      | _                                 | -    | 150 | 300 | nA    |

# 46.5.10 4/8/12 MHz RC Oscillator

Table 46-28: 4/8/12-MHz RC Oscillators Characteristics

| Symbol              | Parameter                                           | Conditions                                                                                                            | Min  | Тур            | Max                | Unit |
|---------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|----------------|--------------------|------|
| V <sub>DDCORE</sub> | Supply voltage range (VDDCORE)                      | _                                                                                                                     | 1.08 | 1.2            | 1.32               | V    |
| f <sub>RANGE</sub>  | Output frequency range <sup>(1)</sup>               | _                                                                                                                     | 4    | _              | 12                 | MHz  |
| ACC <sub>4</sub>    | 4 MHz range;<br>total accuracy                      | -40°C < T <sub>A</sub> < +85°C                                                                                        | -    | _              | ±30                | %    |
| ACC <sub>8</sub>    | 8 MHz range;<br>total accuracy                      | VDDCORE from 1.08V to 1.32V $T_A = 25^{\circ}C$ $0^{\circ}C < T_A < +70^{\circ}C$ $-40^{\circ}C < T_A < +85^{\circ}C$ | -    | -              | ±1.0<br>±3.0<br>±5 | %    |
| ACC <sub>12</sub>   | 12 MHz range;<br>total accuracy                     | VDDCORE from 1.08V to 1.32V $T_A = 25^{\circ}C$ $0^{\circ}C < T_A < +70^{\circ}C$ $-40^{\circ}C < T_A < +85^{\circ}C$ | _    | -              | ±1.0<br>±3.0<br>±5 | %    |
| f <sub>STEP</sub>   | Frequency trimming step size                        | 8 MHz<br>12 MHz                                                                                                       | _    | 47<br>64       | _                  | kHz  |
| Duty                | Duty cycle                                          | -                                                                                                                     | 45   | 50             | 55                 | %    |
| t <sub>ON</sub>     | Startup time, MOSCRCEN from 0 to 1                  | -                                                                                                                     | _    | _              | 10                 | μs   |
| t <sub>STAB</sub>   | Stabilization time on RC frequency change (MOSCRCF) | -                                                                                                                     | _    | _              | 5                  | μs   |
| I <sub>DDON</sub>   | Active current consumption (VDDCORE)                | 4 MHz<br>8 MHz<br>12 MHz                                                                                              | _    | 50<br>65<br>82 | 68<br>86<br>102    | μА   |

**Note 1:** The frequency range can be configured in the PMC Clock Generator.

# 46.5.11 32.768-kHz Crystal Oscillator

Table 46-29: 32.768-kHz Crystal Oscillator Characteristics

| Symbol                   | Parameter                              | Conditions                                                         |                                                                                             | Min  | Тур        | Max                | Unit      |
|--------------------------|----------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------------|--------------------|-----------|
| V <sub>DDBU</sub>        | Supply voltage range (VDDBU)           | _                                                                  |                                                                                             | 1.62 | 3.3        | 3.6                | V         |
| f <sub>REQ</sub>         | Operating frequency                    | Normal mode with crystal                                           |                                                                                             | _    | _          | 32.768             | kHz       |
| Duty                     | Duty Cycle                             | _                                                                  |                                                                                             | 40   | 50         | 60                 | %         |
| t <sub>ON</sub>          | Start-up time                          | $R_S^{(1)} < 50 \text{ k}\Omega$ $R_S^{(1)} < 100 \text{ k}\Omega$ | C <sub>CRYSTAL</sub> = 12.5 pF  C <sub>CRYSTAL</sub> = 6 pF  C <sub>CRYSTAL</sub> = 12.5 pF | _    | _          | 900<br>300<br>1200 | ms        |
|                          |                                        |                                                                    | C <sub>CRYSTAL</sub> = 6 pF                                                                 |      |            | 500                |           |
|                          |                                        | $R_S^{(1)}$ < 65 k $\Omega$                                        | C <sub>CRYSTAL</sub> = 12.5 pF  C <sub>CRYSTAL</sub> = 6 pF                                 |      | 450<br>280 | 950<br>850         |           |
| I <sub>DDON</sub>        | Current consumption (VDDBU)            | $R_S^{(1)} < 100 \text{ k}\Omega$                                  | C <sub>CRYSTAL</sub> = 6 pF                                                                 | _    | 350        | 1050               | nA        |
|                          |                                        | $R_S^{(1)}$ < 20 k $\Omega$                                        | C <sub>CRYSTAL</sub> = 6 pF                                                                 |      | 220        |                    |           |
| P <sub>ON</sub>          | Drive level                            | _                                                                  |                                                                                             | _    | _          | 0.1                | μW        |
| R <sub>F</sub>           | Internal resistor                      | Between XIN32 a                                                    | nd XOUT32                                                                                   | _    | 10         | _                  | $M\Omega$ |
| C <sub>CRYSTA</sub>      | Allowed crystal capacitive load        | From crystal specification.                                        |                                                                                             | 6    | _          | 12.5               | pF        |
| С <sub>LEXT32</sub><br>к | External capacitor on XIN32 and XOUT32 | _                                                                  |                                                                                             | -    | _          | 24                 | pF        |
| C <sub>PARA32</sub><br>K | Internal parasitic capacitance         | Between XIN32 a                                                    | nd XOUT32                                                                                   | 0.6  | 0.7        | 0.8                | pF        |

**Note 1:**  $R_S$  is the series resistor.

Figure 46-16: 32.768-kHz Crystal Oscillator Schematic



 $C_{LEXT32K} = 2 \times (C_{CRYSTAL} - C_{PARA32K} - C_{PCB} / 2)$ 

where  $C_{PCB}$  is the ground referenced parasitic capacitance of the printed circuit board (PCB) on XIN32 and XOUT32 tracks. As an example, if the crystal is specified for a 12.5 pF load, with  $C_{PCB}$  = 1 pF (on XIN32 and on XOUT32),  $C_{LEXT32K}$  = 2 x (12.5 - 0.7 - 0.5) = 22.6 pF.

Table 46-30 summarizes recommendations for 32.768 kHz crystal selection.

Table 46-30: Recommended Crystal Characteristics

| Symbol             | Parameter                                   | Conditions           | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------|----------------------|-----|-----|-----|------|
| ESR                | Equivalent Series Resistor (R <sub>S)</sub> | Crystal @ 32.768 kHz | _   | 50  | 100 | kΩ   |
| C <sub>M</sub>     | Motional capacitance                        | Crystal @ 32.768 kHz | 0.6 | _   | 3   | fF   |
| C <sub>SHUNT</sub> | Shunt capacitance                           | Crystal @ 32.768 kHz | 0.6 | _   | 2   | pF   |

# 46.5.12 3- to 20-MHz Crystal Oscillator

Table 46-31: 3- to 20-MHz Crystal Oscillator Characteristics

| Symbol              | Parameter                          | Conditions                                                                                                                    | Min  | Тур                      | Max                      | Unit |
|---------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|--------------------------|------|
| V <sub>DDIO</sub>   | Supply voltage range (VDDIO)       | -                                                                                                                             | 1.62 | 3.3                      | 3.6                      | V    |
| $V_{DDPLL}$         | Supply voltage range (VDDPLL)      | -                                                                                                                             | 1.08 | 1.2                      | 1.32                     | V    |
| f <sub>OSC</sub>    | Operating frequency range          | Normal mode with crystal                                                                                                      | 3    | 16                       | 20                       | MHz  |
| Duty                | Duty cycle                         | -                                                                                                                             | 40   | 50                       | 60                       | %    |
|                     |                                    | 3 MHz, C <sub>SHUNT</sub> = 3pF<br>8 MHz, C <sub>SHUNT</sub> = 7pF                                                            |      |                          | 14.5<br>4                |      |
| t <sub>ON</sub>     | Start-up time                      | 16 MHz, $C_{SHUNT}$ = 7pF with $C_{M}$ = 8 fF<br>16 MHz, $C_{SHUNT}$ = 7pF with $C_{M}$ = 1.6 fF<br>20 MHz, $C_{SHUNT}$ = 7pF | _    | _                        | 1.4<br>2.5<br>1          | ms   |
|                     | Current consumption On VDDIO       | 3 MHz <sup>(1)</sup> 8 MHz <sup>(2)</sup> 16 MHz <sup>(3)</sup> 20 MHz <sup>(4)</sup>                                         |      | 230<br>300<br>390<br>450 | 350<br>400<br>470<br>560 |      |
| I <sub>DD_ON</sub>  | On VDDPLL                          | 3 MHz <sup>(1)</sup> 8 MHz <sup>(2)</sup> 16 MHz <sup>(3)</sup> 20 MHz <sup>(4)</sup>                                         | -    | 6<br>12<br>20<br>24      | 7<br>14<br>23<br>30      | μА   |
| P <sub>ON</sub>     | Drive level                        | 3 MHz<br>8 MHz<br>16 MHz, 20 MHz                                                                                              | _    | _                        | 15<br>30<br>50           | μW   |
| $R_f$               | Internal resistor                  | Between XIN and XOUT                                                                                                          | _    | 0.5                      | _                        | ΜΩ   |
| C <sub>CRYSTA</sub> | Allowed crystal capacitive load    | From crystal specification                                                                                                    | 12   | _                        | 18                       | pF   |
| C <sub>LEXT</sub>   | External capacitor on XIN and XOUT | -                                                                                                                             | _    |                          | 18                       | pF   |
| C <sub>LINT</sub>   | Integrated load capacitance        | Between XIN and XOUT                                                                                                          | 7.5  | 9.5                      | 10.5                     | pF   |

Note 1:  $R_S$  = 100-200 Ohms;  $C_S$  = 2.0 - 2.5 pF;  $C_M$  = 2 - 1.5 fF(typ, worst case) using 1 k $\Omega$  serial resistor on XOUT.

**<sup>2:</sup>**  $R_S = 50-100 \text{ Ohms}$ ;  $C_S = 2.0 - 2.5 \text{ pF}$ ;  $C_M = 4 - 3 \text{ fF(typ, worst case)}$ .

**<sup>3:</sup>**  $R_S = 25-50 \text{ Ohms}$ ;  $C_S = 2.5 - 3.0 \text{ pF}$ ;  $C_M = 7 - 5 \text{ fF (typ, worst case)}$ .

**4:**  $R_S = 20-50$  Ohms;  $C_S = 3.2 - 4.0$  pF;  $C_M = 10 - 8$  fF(typ, worst case).

Figure 46-17: 3- to 20-MHz Crystal Oscillator Schematic



 $C_{LEXT} = 2 \times (C_{CRYSTAL} - C_{LINT} - C_{PCB} / 2).$ 

where  $C_{PCB}$  is the ground referenced parasitic capacitance of the printed circuit board (PCB) on XIN and XOUT tracks. As an example, if the crystal is specified for an 18-pF load, with  $C_{PCB} = 1$  pF (on XIN and on XOUT),  $C_{I EXT} = 2$  x (18 - 9.5 - 0.5) = 16 pF.

Table 46-32 summarizes recommendations to be followed when choosing a crystal.

Table 46-32: Recommended Crystal Characteristics

| Symbol             | Parameter                                    | Conditions           | Min | Тур | Max | Unit |
|--------------------|----------------------------------------------|----------------------|-----|-----|-----|------|
|                    |                                              | Fundamental @ 3 MHz  |     |     | 200 |      |
|                    |                                              | Fundamental @ 8 MHz  |     |     | 100 |      |
| ESR                | Equivalent Series Resistor (R <sub>S</sub> ) | Fundamental @ 12 MHz | _   | _   | 80  | Ω    |
|                    |                                              | Fundamental @ 16 MHz |     |     | 80  |      |
|                    |                                              | Fundamental @ 20 MHz |     |     | 50  |      |
| C <sub>M</sub>     | Motional capacitance                         | -                    | -   | -   | 8   | fF   |
| C <sub>SHUNT</sub> | Shunt capacitance                            | _                    | _   | _   | 7   | pF   |

#### 46.5.13 Crystal Oscillator Design Considerations

When choosing a crystal for the 32768-Hz slow clock oscillator or for the 3- to 20-MHz oscillator, several parameters must be taken into account. Important parameters are as follows:

- · Crystal Load Capacitance.
  - The total capacitance loading the crystal, including the oscillator's internal parasitics and the PCB parasitics, must match the load capacitance for which the crystal's frequency is specified. Any mismatch in the load capacitance with respect to the crystal's specification will lead to inaccurate oscillation frequency.
- · Crystal Drive Level.
  - Use only crystals with the specified drive levels greater than the specified MCU oscillator drive level. Applications that do not respect this criterion may damage the crystal.
- · Crystal Equivalent Series Resistor (ESR).
  - Use only crystals with the specified ESR lower than the specified MCU oscillator ESR. In applications where this criterion is not respected, the crystal oscillator may not start.
- · Crystal Shunt Capacitance.
  - Use only crystal with the specified shunt capacitance lower than the specified MCU oscillator shunt capacitance. In applications where this criterion is not respected, the crystal oscillator may not start.
- · PCB Layout Considerations.
  - To minimize inductive and capacitive parasitics associated with XIN, XOUT, XIN32, XOUT32 nets, it is recommended to route them as short as possible. It is also of prime importance to keep those nets away from noisy switching signals (clock, data, PWM, etc.). A good practice is to shield them with a guiet ground net to avoid coupling to neighboring signals.

# 46.5.14 PLLA, PLLB Characteristics

Table 46-33: PLLA Characteristics

| Symbol              | Parameter                                | Conditions                                                                              | Min  | Тур          | Max       | Unit |
|---------------------|------------------------------------------|-----------------------------------------------------------------------------------------|------|--------------|-----------|------|
| V <sub>DDPLL</sub>  | Supply voltage range (VDDPLL)            | -                                                                                       | 1.08 | 1.2          | 1.32      | V    |
| f <sub>IN</sub>     | Input frequency range                    | _                                                                                       | 30   | 32.768       | 34        | kHz  |
| f <sub>OUT</sub>    | Output frequency range                   | -                                                                                       | 7.5  | 8.192        | 8.5       | MHz  |
| N <sub>RATIO</sub>  | Frequency multiplying ratio (MULA +1)    | -                                                                                       | _    | 250          | _         | _    |
| J <sub>P</sub>      | Period jitter                            | Peak value                                                                              | _    | 4            | _         | ns   |
| t <sub>ON</sub>     | Start-up time                            | From OFF to output oscillations<br>(Output frequency within 10% of target<br>frequency) | _    | _            | 250       | μs   |
| t <sub>LOCK</sub>   | Lock time                                | From OFF to PLL locked                                                                  | _    | _            | 2.5       | ms   |
| I <sub>PLLON</sub>  | Active mode current consumption (VDDPLL) | f <sub>OUT</sub> = 8.192 MHz                                                            | _    | 50           | _         | μA   |
| I <sub>PLLOFF</sub> | OFF mode current consumption (VDDPLL)    | @25°C Over the temperature range                                                        | _    | 0.05<br>0.05 | 0.30<br>5 | μΑ   |

# Table 46-34: PLLB Characteristics

| Symbol                  | Parameter                             | Conditions                  | Min  | Тур  | Max  | Unit |
|-------------------------|---------------------------------------|-----------------------------|------|------|------|------|
| V <sub>VDDPL</sub><br>L | Supply voltage range (VDDPLL)         | -                           | 1.08 | 1.2  | 1.32 | V    |
| f <sub>IN</sub>         | Input frequency range                 | _                           | 3    | _    | 32   | MHz  |
| f <sub>OUT</sub>        | Output frequency range                | _                           | 80   | _    | 240  | MHz  |
| N <sub>RATIO</sub>      | Frequency multiplying ratio (MULB +1) | _                           | 3    | _    | 62   | _    |
| Q <sub>RATIO</sub>      | Frequency dividing ratio (DIVB)       | -                           | 2    | _    | 24   | _    |
| t <sub>ON</sub>         | Start-up time                         | _                           | _    | 60   | 150  | μs   |
|                         |                                       | Active mode @ 80 MHz @1.2V  |      | 0.94 | 1.2  |      |
| IDD                     | Current consumption on VDDDI          | Active mode @ 96 MHz @1.2V  | _    | 1.2  | 1.5  | mA   |
| IDD <sub>PLL</sub>      | Current consumption on VDDPLL         | Active mode @ 160 MHz @1.2V |      | 2.1  | 2.5  |      |
|                         |                                       | Active mode @ 240 MHz @1.2V |      | 3.34 | 4    |      |

#### 46.5.15 Temperature Sensor Characteristics

The temperature sensor provides an output voltage  $(V_T)$  that is proportional to absolute temperature (PTAT). This voltage can be measured through the channel number 7 of the 10-bit ADC. Improvement of the raw performance of the temperature sensor acquisition can be achieved by performing a single temperature point calibration to remove the initial inaccuracies ( $V_T$  and ADC offsets).

**Table 46-35: Temperature Sensor Characteristics** 

| Symbol              | Parameter                                 | Conditions                                                                                                | Min  | Тур  | Max  | Unit  |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-------|
| $V_{DDIN}$          | Supply voltage range (VDDIN)              | _                                                                                                         | 2.4  | _    | 3.6  | V     |
| V <sub>T</sub>      | Output voltage                            | T <sub>J</sub> = 27° C                                                                                    | 1.34 | 1.44 | 1.54 | V     |
| dV <sub>T</sub> /dT | Output voltage sensitivity to temperature | -                                                                                                         | 4.2  | 4.7  | 5.2  | mV/°C |
| dV <sub>T</sub> /dV | V <sub>T</sub> variation with VDDIN       | VDDIN from 2.4V to 3.6V                                                                                   | _    | _    | 1    | mV/V  |
| t <sub>S</sub>      | V <sub>T</sub> settling time              | When V <sub>T</sub> is sampled by the 10-bit ADC, the required track time to ensure 1°C accurate settling | _    | _    | 1    | μs    |
| т                   | Temperature accuracy <sup>(1)</sup>       | After offset calibration<br>Over T <sub>J</sub> range [-40°C to +85°C]                                    | _    | ±5   | ±7   | °C    |
| T <sub>ACC</sub>    | remperature accuracy.                     | After offset calibration Over T <sub>J</sub> range [0°C to +80°C]                                         | _    | ±4   | ±6   | °C    |
| t <sub>ON</sub>     | Start-up time                             | _                                                                                                         | _    | 5    | 10   | μs    |
| I <sub>VDDIN</sub>  | Current consumption                       | _                                                                                                         | 50   | 70   | 80   | μA    |

Note 1: Does not include errors due to A/D conversion process.

#### 46.5.16 Optical UART RX Transceiver Characteristics

Table 46-36 gives the description of the optical link transceiver for electrically isolated serial communication with hand-held equipment, such as calibrators compliant with standards ANSI-C12.18 or IEC62056-21 (only available on UART1).

Table 46-36: Transceiver Characteristics

| Symbol            | Parameter                    | Conditions                                                                                                    | Min | Тур | Max | Unit |
|-------------------|------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{DDIO}$        | Supply voltage range (VDDIO) | _                                                                                                             | 3   | 3.3 | 3.6 | V    |
|                   | Current consumption          | ON                                                                                                            |     | 25  | 35  |      |
| I <sub>DD</sub>   | Current consumption          | OFF                                                                                                           | _   |     | 0.1 | μA   |
| V <sub>TH</sub>   | Comparator threshold         | According to the programmed threshold. See the OPT_CMPTH field in Section 35.6.2 "UART Mode Register" (UART1) | -20 | _   | +20 | mV   |
| V <sub>HYST</sub> | Hysteresis                   | _                                                                                                             | 10  | 20  | 40  | mV   |
| t <sub>PROP</sub> | Propagation time             | With 100 mVpp square wave input around threshold                                                              | _   | _   | 5   | μs   |
| t <sub>ON</sub>   | Start-up time                | _                                                                                                             | ı   | _   | 100 | μs   |

#### 46.5.17 10-bit ADC Characteristics

Table 46-37: ADC Power Supply Characteristics

| Symbol            | Parameter                            | Conditions                                                                         | Min | Тур | Max | Unit |
|-------------------|--------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>DDIN</sub> | Supply voltage range (VDDIN)         | -                                                                                  | 2.4 | 3.3 | 3.6 | V    |
|                   | . Owner to a reconstitution on VDDIN | ADC ON <sup>(1)</sup> , Internal Voltage Reference<br>ON generating ADVREF = 3.0V  | _   | 450 | 700 |      |
| IVDDIN            | Current consumption on VDDIN         | ADC ON <sup>(1)</sup> , Internal Voltage Reference OFF, ADVREF externally supplied | _   | 220 | 350 | μΑ   |

**Note 1:** Average current consumption performing conversion in Free Run mode @ 16 MHz ADC Clock.  $F_S = 510$  kS/s.

Table 46-38: ADC Voltage Reference Input Characteristics (ADVREF pin)

| Symbol                  | Parameter                                 | Conditions                             | Min  | Тур | Max               | Unit |
|-------------------------|-------------------------------------------|----------------------------------------|------|-----|-------------------|------|
| V <sub>ADVRE</sub>      | ADVREF input voltage range <sup>(1)</sup> | Internal Voltage Reference OFF         | 2.4  | ı   | V <sub>DDIN</sub> | V    |
| R <sub>ADVRE</sub><br>F | ADVREF input resistance                   | ADC ON, Internal Voltage Reference OFF | 9    | 14  | 19                | kΩ   |
|                         |                                           | ADVREF = 2.4V                          |      | 170 |                   |      |
| I <sub>ADVREF</sub>     | Current consumption on ADVREF             | ADVREF = 3.3V                          | -35% | 235 | +35%              | μΑ   |
|                         |                                           | ADVREF = 3.6V                          |      | 260 |                   |      |
| C <sub>ADVRE</sub>      | Decoupling capacitor on ADVREF            | _                                      | 100  | -   | _                 | nF   |

**Note 1:** ADVREF input range limited to VDDIO if VDDIO < VDDIN.

Table 46-39: ADC Timing Characteristics

| Symbol              | Parameter                          | Conditions                                                                                             | Min         | Тур | Max        | Unit |
|---------------------|------------------------------------|--------------------------------------------------------------------------------------------------------|-------------|-----|------------|------|
|                     |                                    | $3.0V \le V_{DDIN} \le 3.6$                                                                            |             |     | 16         |      |
| f <sub>CK_ADC</sub> | ADC clock frequency                |                                                                                                        | _           | _   |            | MHz  |
|                     |                                    | $2.4V \le V_{DDIN} \le 3.0$                                                                            |             |     | 14         |      |
| t <sub>CONV</sub>   | ADC conversion time <sup>(1)</sup> | f <sub>CK_ADC</sub> = 16 MHz, t <sub>TRACK</sub> = 500 ns                                              | 1.95        | _   | _          | μs   |
| F <sub>S</sub>      | Sampling rate <sup>(2)</sup>       | $V_{DDIN} > 3V$ , $f_{CK\_ADC} = 16 \text{ MHz}$<br>$V_{DDIN} > 2.4V$ , $f_{CK\_ADC} = 14 \text{ MHz}$ | -           | _   | 510<br>380 | kS/s |
| t <sub>ON</sub>     | Start-up time                      | ADC only                                                                                               | _           | _   | 40         | μs   |
| t <sub>TRACK</sub>  | Track and hold time <sup>(3)</sup> | $2.4V \le V_{DDIN} \le 3.0$<br>$3.0V < V_{DDIN} < 3.6V$                                                | 1000<br>500 | _   | _          | ns   |

Note 1:  $t_{CONV} = (TRACKTIM + 24) / f_{CK\_ADC}$ .

**<sup>2:</sup>**  $F_S = 1 / t_{CONV}$ 

<sup>3:</sup> Refer to Section 46.5.17.1 "Track and Hold Time versus Source Output Impedance, Effective Sampling Rate".

Table 46-40: ADC Analog Input Characteristics

| Symbol          | Parameter                                    | Conditions                                                  | Min | Тур | Max                 | Unit |
|-----------------|----------------------------------------------|-------------------------------------------------------------|-----|-----|---------------------|------|
| FSR             | Analog input full scale range <sup>(1)</sup> | -                                                           | 0   | ı   | V <sub>ADVREF</sub> | V    |
| C <sub>IN</sub> | Input capacitance <sup>(2)</sup>             | Accounts for I/O input capacitance + ADC sampling capacitor | -   | _   | 10                  | pF   |

**Note 1:** If  $V_{VDDIO} < V_{ADVREF}$ , full scale range is limited to VDDIO.

2: Refer to Figure 46-18 "Simplified Acquisition Path".

Table 46-41: Static Performance Characteristics<sup>(1)</sup>

| Symbol             | Parameter                         | Conditions                                               | Min | Тур | Max | Unit |
|--------------------|-----------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| R <sub>ADC</sub>   | Native ADC resolution             | _                                                        | _   | 10  | _   | Bits |
| R <sub>ADC_A</sub> | Resolution with digital averaging | Refer to Section 40. "Analog-to-Digital Converter (ADC)" | 10  | _   | 12  | Bits |
| INL                | Integral non linearity            | f <sub>CK ADC</sub> = 16 MHz                             | -2  | _   | +2  | LSB  |
| DNL                | Differential non linearity        | CK_ADC 11                                                | -1  | _   | +1  | LSB  |
| OE                 | Offset error                      | Errors with respect to the best fit line                 | -5  | _   | 5   | LSB  |
| GE                 | Gain error                        | method                                                   | -3  | _   | +3  | LSB  |

Note 1: In this table, values expressed in LSB refer to the Native ADC resolution (i.e., a 10-bit LSB).

**Table 46-42: Dynamic Performance Characteristics** 

| Symbol | Parameter                      | Conditions                                     | Min | Тур | Max | Unit |
|--------|--------------------------------|------------------------------------------------|-----|-----|-----|------|
| SNR    | Signal to noise ratio          | f <sub>CK ADC</sub> = 16 MHz,                  | 57  | 60  | _   | dB   |
| THD    | Total harmonic distortion      | V <sub>ADVREF</sub> = V <sub>DDIN</sub> ,      | _   | -68 | -55 | dB   |
| SINAD  | Signal to noise and distortion | f <sub>IN</sub> = 50 kHz,                      | 52  | 59  | _   | dB   |
| ENOB   | Effective number of bits       | V <sub>INPP</sub> = 0.95 x V <sub>ADVREF</sub> | 8.3 | 9.6 | _   | Bits |

#### 46.5.17.1 Track and Hold Time versus Source Output Impedance, Effective Sampling Rate

The following figure gives a simplified view of the acquisition path.

Figure 46-18: Simplified Acquisition Path



During its tracking phase, the 10-bit ADC charges its sampling capacitor through various serial resistors: source output resistor, multiplexer series resistor and the sampling switch series resistor. In case of high output source resistance (low power resistive divider, for example), the track time must be increased to ensure full settling of the sampling capacitor voltage. The following formulas give the minimum track time that guarantees a 10-bit accurate settling:

- $V_{DDIN} > 3.0V: t_{TRACK} (ns) = 0.12 x R_{SOURCE}(\Omega) + 500$
- $V_{DDIN} \le 3.0V$ :  $t_{TRACK}$  (ns) = 0.12 x  $R_{SOURCE}(\Omega)$  + 1000

According to the calculated track time ( $t_{TRACK}$ ), the actual track time of the ADC must be adjusted through the TRACKTIM field in the ADC\_MR register. TRACKTIM is obtained by the following formula:

$$TRACKTIM = floor \left( \frac{T_{TRACK}}{T_{CK\_ADC}} \right)$$

with  $t_{CK}$  ADC = 1 /  $f_{CK}$  ADC and floor(x) the mathematical function that rounds x to the greatest previous integer.

The actual conversion time of the converter is obtained by the following formula:

When converting in Free Run mode, the actual sampling rate of the converter is (1 / T<sub>CONV</sub>) or as defined by the following formula:

$$F_S = \frac{F_{CK\_ADC}}{(TRACKTIM + 24)}$$

The maximum source resistance with the actual TRACKTIM setting is:

- $R_{SOURCE\ MAX}(\Omega)$  = ((TRACKTIM + 1) x  $t_{CK\_ADC}(ns)$  500) / 0.12 for  $V_{DDIN}$  > 3.0V; or
- $R_{SOURCE\_MAX}(\Omega) = ((TRACKTIM + 1) \times t_{CK\_ADC}(ns) 1000) / 0.12 \text{ for } V_{DDIN} \le 3.0V$

#### Example 46-1: Calculated track time is lower than actual ADC clock period

- Assuming:  $f_{CK\ ADC}$  = 1 MHz ( $t_{CK\ ADC}$  = 1  $\mu$ s),  $R_{SOURCE}$  = 100 $\Omega$  and  $V_{DDIN}$  = 3.3V
- The minimum required track time is:  $t_{TRACK} = 0.12 \times 100 + 500 = 512 \text{ ns}$
- $t_{TRACK}$  being less than  $t_{CK}$  ADC, TRACKTIM is set to 0. Actual track time is  $t_{CK}$  ADC = 1  $\mu$ s
- The calculated sampling rate is:  $f_S = 1 \text{ MHz} / 24 = 41.7 \text{ kHz}$
- The maximum allowable source resistance is:  $R_{SOURCE\ MAX}$  = (1000 500) / 0.12 = 4.1 k $\Omega$

# Example 46-2: Calculated track time is greater than actual ADC clock period

- Assuming:  $f_{CK\ ADC}$  = 16 MHz ( $t_{CK\ ADC}$  = 62.5 ns),  $R_{SOURCE}$  = 600 $\Omega$  and  $V_{DDIN}$  = 2.8V
- The minimum required track time is:  $t_{TRACK} = 0.12 \times 600 + 1000 = 1072 \text{ ns}$
- TRACKTIM = floor (1072 / 62.5) = 17. Actual track time is: (17 + 1) x  $t_{CK\ ADC}$  = 1.125  $\mu s$
- The calculated sampling rate is:  $f_S = 16 \text{ MHz} / (24 + 17) = 390.2 \text{ kHz}$
- The maximum allowable source resistance is: R<sub>SOURCE MAX</sub> = (1125 1000) / 0.12 = 1.04 k $\Omega$

# 46.5.18 Programmable Voltage Reference Characteristics

SAM4C embeds a programmable voltage reference designed to drive the 10-bit ADC ADVREF input. Table 46-43 shows the electrical characteristics of this internal voltage reference. If necessary, this voltage reference can be bypassed with some level of configurability: the user can either choose to feed the ADVREF input with an external voltage source or with the VDDIO internal power rail. Refer to programming details in Section 40.7.18 "ADC Analog Control Register".

Table 46-43: Programmable Voltage Reference Characteristics

| Symbol             | Parameter                                   | Conditions                                                                             | Min | Тур | Max       | Unit     |
|--------------------|---------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----------|----------|
| V <sub>DDIN</sub>  | Voltage reference supply range              | -                                                                                      | 2   | _   | 3.6       | V        |
| V <sub>ADVRE</sub> | Programmable output range                   | Refer to Table 46-44.  V <sub>DDIN</sub> > V <sub>ADVREF</sub> + 100mV                 | 1.6 | _   | 3.4       | V        |
| ACC                | Reference voltage accuracy                  | With respect to the programmed value.  V <sub>DDIN</sub> = 3.3V; T <sub>J</sub> = 25°C | -3  | _   | 3         | %        |
| T <sub>C</sub>     | Temperature coefficient                     | Box method <sup>(1)</sup>                                                              | _   | _   | 250       | ppm/°C   |
| t <sub>ON</sub>    | Start-up time                               | $V_{DDIN} = 2.4V$ $V_{DDIN} = 3V$                                                      | _   | _   | 100<br>70 | μs       |
| ON                 |                                             | $V_{DDIN} = 3.6V$                                                                      |     |     | 40        | <b>,</b> |
| 7                  | Load impedance                              | Resistive                                                                              | 4   | _   | _         | kΩ       |
| Z <sub>LOAD</sub>  | Load impedance                              | Capacitive                                                                             | 0.1 | _   | 1         | μF       |
| I <sub>VDDIN</sub> | Current consumption on VDDIN <sup>(2)</sup> | ADC is OFF                                                                             | _   | 20  | 30        | μΑ       |

Note 1:  $TC = (max(V_{ADVREF}) - min(V_{ADVREF})) / ((T_{MAX} - T_{MIN}) * V_{ADVREF}(25°C)).$ 

2: Does not include the current consumed by the ADC ADVREF input if ADC is ON

Table 46-44: Programmable Voltage Reference Selection Values

| Selection<br>Value <sup>(1)</sup> | ADVREF | Notes         |
|-----------------------------------|--------|---------------|
| 0                                 | 2.40   | Default value |
| 1                                 | 2.28   | _             |
| 2                                 | 2.16   | _             |
| 3                                 | 2.04   | _             |
| 4                                 | 1.92   | _             |
| 5                                 | 1.80   | _             |
| 6                                 | 1.68   | _             |
| 7                                 | 1.55   | Min value     |
| 8                                 | 3.38   | Max value     |
| 9                                 | 3.25   | _             |
| А                                 | 3.13   | _             |
| В                                 | 3.01   | _             |
| С                                 | 2.89   | _             |
| D                                 | 2.77   | _             |
| E                                 | 2.65   | _             |
| F                                 | 2.53   | _             |

Note 1: Voltage reference values are configurable in ADC\_ACR.IRVS.

# **SAM4C SERIES**

# 46.6 Embedded Flash Characteristics

#### 46.6.1 Embedded Flash DC Characteristics

Table 46-45: DC Flash Characteristics

| Symbol | Parameter      | Conditions                                                    | Тур | Max | Unit |
|--------|----------------|---------------------------------------------------------------|-----|-----|------|
|        |                | Random 128-bit Read:                                          |     |     |      |
|        |                | Maximum Read Frequency onto V <sub>DDCORE</sub> = 1.2V @ 25°C | 16  | 25  | mA   |
|        |                | Maximum Read Frequency onto V <sub>DDIO</sub> = 3.3V @ 25°C   | 3   | 5   |      |
|        |                | Random 64-bit Read:                                           |     |     |      |
|        |                | Maximum Read Frequency onto V <sub>DDCORE</sub> = 1.2V @ 25°C | 10  | 18  | mA   |
| ١.     |                | Maximum Read Frequency onto V <sub>DDIO</sub> = 3.3V @ 25°C   | 3   | 5   |      |
| Icc    | Active current | Program:                                                      |     |     |      |
|        |                | - Onto V <sub>DDCORE</sub> = 1.2V @ 25°C                      | 3   | 5   | mA   |
|        |                | - Onto V <sub>DDIO</sub> = 3.3V @ 25°C                        | 10  | 15  |      |
|        |                | Erase:                                                        |     |     |      |
|        |                | - Onto V <sub>DDCORE</sub> = 1.2V @ 25°C                      | 3   | 5   | mA   |
|        |                | - Onto V <sub>DDIO</sub> = 3.3V @ 25°C                        | 10  | 15  |      |

# 46.6.2 Embedded Flash AC Characteristics

Table 46-46: AC Flash Characteristics

| Parameter                | Conditions                                          | Min | Тур      | Max      | Unit   |
|--------------------------|-----------------------------------------------------|-----|----------|----------|--------|
|                          | Write page (512 bytes)                              | _   | 1.5      | 3        | ms     |
|                          | Erase page                                          | _   | 10       | 50       | ms     |
|                          | Erase block (4 Kbytes)                              | _   | 50       | 200      | ms     |
| Program/ Erase Operation | Erase sector                                        | _   | 400      | 950      | ms     |
| Cycle Time               | Full chip erase                                     |     |          |          |        |
|                          | - 1 Mbyte<br>- 512 Kbytes                           | _   | 9<br>5.5 | 18<br>11 | s      |
|                          | Lock/Unlock time per region                         | _   | 1.5      | 3        | ms     |
| Data Retention           | Not powered or powered                              | _   | 20       | _        | Years  |
| Endurance                | Write/Erase cycles per page, block or sector @ 85°C | 10K | _        | _        | Cycles |

#### 46.6.2.1 SAM4C4/8/16 Flash Wait States and Operating Frequency

The maximum operating frequency given in Table 46-47 below is limited by the Embedded Flash access time when the processor is fetching code out of it. The table gives the device maximum operating frequency depending on the FWS field of the EFC\_FMR register. This field defines the number of wait states required to access the Embedded Flash Memory.

Table 46-47: SAM4C4/8/16 Flash Wait State Versus Operating Frequency

| FWS                | Maximum Operating Frequency (MHz) @ T <sub>A</sub> = 85°C |                                         |                                         |                                        |  |  |  |  |  |
|--------------------|-----------------------------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------|--|--|--|--|--|
| (Flash Wait State) | VDDCORE = 1.08V<br>VDDIO = 1.62V to 3.6V                  | VDDCORE = 1.2V<br>VDDIO = 1.62V to 3.6V | VDDCORE = 1.08V<br>VDDIO = 2.7V to 3.6V | VDDCORE = 1.2V<br>VDDIO = 2.7V to 3.6V |  |  |  |  |  |
| 0                  | 16                                                        | 17                                      | 20                                      | 21                                     |  |  |  |  |  |
| 1                  | 33                                                        | 35                                      | 40                                      | 42                                     |  |  |  |  |  |
| 2                  | 51                                                        | 52                                      | 61                                      | 63                                     |  |  |  |  |  |
| 3                  | 67                                                        | 70                                      | 81                                      | 85                                     |  |  |  |  |  |
| 4                  | 85                                                        | 87                                      | 98                                      | 106                                    |  |  |  |  |  |
| 5                  | 100                                                       | 105                                     | _                                       | 120                                    |  |  |  |  |  |
| 6                  | -                                                         | 121                                     | _                                       | _                                      |  |  |  |  |  |

#### 46.6.2.2 SAM4C32 Flash Wait States and Operating Frequency

The maximum operating frequency given in Table 46-48 below is limited by the Embedded Flash access time when the processor is fetching code out of it. The table gives the device maximum operating frequency depending on the FWS field of the EFC\_FMR register. This field defines the number of wait states required to access the Embedded Flash Memory.

Table 46-48: SAM4C32 Flash Wait State Versus Operating Frequency

| FWS                | Maximum Operating Frequency (MHz) @ T <sub>A</sub> = 85°C |                                         |                                         |                                        |  |  |  |  |  |
|--------------------|-----------------------------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------|--|--|--|--|--|
| (Flash Wait State) | VDDCORE = 1.08V<br>VDDIO = 1.62V to 3.6V                  | VDDCORE = 1.2V<br>VDDIO = 1.62V to 3.6V | VDDCORE = 1.08V<br>VDDIO = 2.7V to 3.6V | VDDCORE = 1.2V<br>VDDIO = 2.7V to 3.6V |  |  |  |  |  |
| 0                  | 16                                                        | 17                                      | 20                                      | 21                                     |  |  |  |  |  |
| 1                  | 33                                                        | 34                                      | 40                                      | 42                                     |  |  |  |  |  |
| 2                  | 50                                                        | 52                                      | 60                                      | 63                                     |  |  |  |  |  |
| 3                  | 67                                                        | 69                                      | 80                                      | 83                                     |  |  |  |  |  |
| 4                  | 84                                                        | 86                                      | 91                                      | 104                                    |  |  |  |  |  |
| 5                  | 91                                                        | 104                                     | _                                       | 118                                    |  |  |  |  |  |
| 6                  | -                                                         | 114                                     | -                                       | _                                      |  |  |  |  |  |

© 2022 Microchip Technology Inc. DS60001717B-page 1189

#### 46.7 Power Supply Current Consumption

This section provides information about the current consumption on different power supply rails of the device. It gives current consumption in low-power modes (Backup mode, Wait mode, Sleep mode) and in Active mode (the application running from memory, by peripheral).

#### 46.7.1 Backup Mode Current Consumption

Backup mode configurations and measurements are defined as follows:

- Configuration A is used to achieve the lowest possible current consumption,
- · Configurations B, C and D are typical use cases with crystal oscillator, LCD and anti-tamper pins enabled.

Reminder: In Backup mode, the core voltage regulator is off and thus all the digital functions powered by VDDCORE are off.

#### 46.7.1.1 Backup Mode Configuration A: Embedded Slow Clock RC Oscillator Enabled

- · POR backup on VDDBU is disabled
- RTC running
- · RTT enabled on 1 Hz mode
- · Force wake-up (FWUP) enabled
- Current measurement as per Figure 46-19

#### 46.7.1.2 Backup Mode Configuration B: 32.768 kHz Crystal Oscillator Enabled

- · POR backup on VDDBU is disabled
- · RTC running
- · RTT enabled on 1 Hz mode
- · Force wake-up (FWUP) enabled
- · Anti-tamper input TMP0 enabled
- Current measurement as per Figure 46-19

Figure 46-19: Measurement Setup for Configurations A and B



Table 46-49: SAM4C4/8/16 Typical Current Consumption Values for Backup Mode Configurations A and B

| Conditions         | Configuration A | Configuration B | Unit |
|--------------------|-----------------|-----------------|------|
| VDDBU = 3.6V @25°C | 580             | 760             |      |
| VDDBU = 3.3V @25°C | 520             | 700             |      |
| VDDBU = 3.0V @25°C | 480             | 680             | nA   |
| VDDBU = 2.5V @25°C | 440             | 640             |      |
| VDDBU = 1.6V @25°C | 400             | 600             |      |
| VDDBU = 3.6V @85°C | 1.57            | 1.80            |      |
| VDDBU = 3.3V @85°C | 1.50            | 1.70            |      |
| VDDBU = 3.0V @85°C | 1.44            | 1.65            | μΑ   |
| VDDBU = 2.5V @85°C | 1.30            | 1.56            |      |
| VDDBU = 1.6V @85°C | 1.16            | 1.43            |      |

Table 46-50: SAM4C32 Typical Current Consumption Values for Backup Mode Configurations A and B

| Conditions         | Configuration A | Configuration B | Unit |
|--------------------|-----------------|-----------------|------|
| VDDBU = 3.6V @25°C | 980             | 1100            |      |
| VDDBU = 3.3V @25°C | 900             | 1000            |      |
| VDDBU = 3.0V @25°C | 870             | 960             | nA   |
| VDDBU = 2.5V @25°C | 740             | 870             |      |
| VDDBU = 1.6V @25°C | 610             | 720             |      |
| VDDBU = 3.6V @85°C | 1.87            | 2.20            |      |
| VDDBU = 3.3V @85°C | 1.76            | 2.10            |      |
| VDDBU = 3.0V @85°C | 1.67            | 2.00            | μA   |
| VDDBU = 2.5V @85°C | 1.54            | 1.90            |      |
| VDDBU = 1.6V @85°C | 1.36            | 1.74            |      |

Figure 46-20: Typical Current Consumption in Backup Mode for Configurations A and B

SAM4Cx4/8/16 SAM4Cx32





#### 46.7.1.3 Backup Mode Configuration C: 32.768 kHz Crystal Oscillator Enabled

· POR backup on VDDBU is disabled

## **SAM4C SERIES**

- · RTC running
- · RTT enabled on 1 Hz mode
- · Force wake-up (FWUP) enabled
- · Anti-tamper input TMP0, TMP1, TMP2, TMP3 and RTCOUT0 enabled
- · Main crystal oscillator disabled
- System IO lines PA30, PA31, PB[0...3] in GPIO Input Pull-up mode
- · All other GPIO lines in default state (refer to Section 11.4 "Peripheral Signal Multiplexing on I/O Lines")
- Current measurement as per Figure 46-21

#### 46.7.1.4 Backup Mode Configuration D: 32.768 kHz Crystal Oscillator and LCD Enabled

- · POR backup on VDDBU is disabled
- · RTC running
- · RTT enabled on 1 Hz mode
- LCD controller in Low-power mode, static bias and x64 slow clock buffer on-time drive time
- · LCD voltage regulator used
- · Force wake-up (FWUP) enabled
- Anti-tamper input TMP0, TMP1, TMP2, TMP3 and RTCOUT0 enabled
- · Main crystal oscillator disabled
- System IO lines PA30, PA31, PB[0..3] in GPIO Input Pull-up mode
- All other GPIO lines in default state (refer to Section 11.4 "Peripheral Signal Multiplexing on I/O Lines")
- Current measurement as per Figure 46-21

Figure 46-21: Measurement Setup for Configuration C and D



**Note:** No current is drawn on VDDIN power input in Backup mode. The pin VDDIN can be left unpowered in Backup mode. For Configuration C, if LCD is not used, VDDIN is not required.

Table 46-51: SAM4C4/8/16 Typical Current Consumption Values for Backup Mode Configurations C and D

| Conditions         | Configu       | ıration C        | Configuration D |                  |    |
|--------------------|---------------|------------------|-----------------|------------------|----|
|                    | IDD_BU - AMP1 | IDD_IN/IO - AMP2 | IDD_BU - AMP1   | IDD_IN/IO - AMP2 |    |
| VDDIO = 3.6V @25°C | 0.05          | 2.6              |                 | 9.5              |    |
| VDDIO = 3.3V @25°C |               | 2.4              | 0.05            | 9.0              |    |
| VDDIO = 3.0V @25°C |               | 2.1              |                 | 8.5              |    |
| VDDIO = 2.5V @25°C |               | 1.8              |                 | 7.7              |    |
| VDDIO = 3.6V @85°C |               | 6.7              |                 | 14.8             | μA |
| VDDIO = 3.3V @85°C | 0.00          | 6.2              | 0.10            | 14.0             |    |
| VDDIO = 3.0V @85°C | 0.09          | 5.8              | 0.10            | 13.5             |    |
| VDDIO = 2.5V @85°C |               | 5.0              |                 | 12.5             |    |

Table 46-52: SAM4C32 Typical Current Consumption Values for Backup Mode Configurations C and D

| Conditions         | Configu       | ıration C        | Configu       | Unit             |    |
|--------------------|---------------|------------------|---------------|------------------|----|
|                    | IDD_BU - AMP1 | IDD_IN/IO - AMP2 | IDD_BU - AMP1 | IDD_IN/IO - AMP2 |    |
| VDDIO = 3.6V @25°C |               | 3.5              |               | 9.7              |    |
| VDDIO = 3.3V @25°C | 0.05          | 3.1              | 0.05          | 9.0              |    |
| VDDIO = 3.0V @25°C |               | 2.8              |               | 8.3              |    |
| VDDIO = 2.5V @25°C |               | 2.5              |               | 7.7              |    |
| VDDIO = 3.6V @85°C |               | 9.6              |               | 17.1             | μA |
| VDDIO = 3.3V @85°C | 0.00          | 8.8              | 0.10          | 15.9             |    |
| VDDIO = 3.0V @85°C | 0.09          | 8.1              | 0.10          | 15.0             |    |
| VDDIO = 2.5V @85°C |               | 7.2              |               | 13.6             |    |

Figure 46-22: Typical Current Consumption in Backup Mode for Configurations C and D





#### 46.7.2 Wait Mode Current Consumption

Wait mode configuration and measurements are defined in Section 46.7.2.1 "Wait Mode Configuration".

Reminder: In Wait mode, the core voltage regulator is on, but the device is not clocked. Flash Power mode can be either in Standby mode or Deep Power-down mode. Wait mode provides a much faster wake-up compared to Backup mode.

© 2022 Microchip Technology Inc.

#### 46.7.2.1 Wait Mode Configuration

- · 32.768 kHz crystal oscillator running
- · 4-MHz RC oscillator running
- · Main crystal and PLLs stopped
- · RTT enabled on 1 Hz mode.
- · One wake-up pin (WKUPx) used in Fast Wake-up mode
- · Anti-tamper inputs TMP0, TMP1, TMP2, TMP3 and RTCOUT0 enabled
- System IO lines PA30, PA31, PB[0...3] in GPIO Input Pull-up mode
- · All other GPIO lines in default state
- Current measurement as per Figure 46-23

Figure 46-23: Measurement Setup for Wait Mode Configuration



Table 46-53: SAM4C4/8/16 Typical Current Consumption in Wait Mode

|                               | IDD_BU | - AMP1 | IDD_IN/I | O - AMP2 | IDD_COR |       |      |
|-------------------------------|--------|--------|----------|----------|---------|-------|------|
| Conditions                    | @25°C  | @85°C  | @25°C    | @85°C    | @25°C   | @85°C | Unit |
| Flash in Read-Idle mode       | 0.003  | 0.09   | 68       | 500      | 45      | 470   |      |
| Flash in Standby mode         | 0.003  | 0.09   | 66       | 500      | 45      | 470   | μΑ   |
| Flash in Deep Power-down mode | 0.003  | 0.09   | 62       | 500      | 45      | 470   |      |

Table 46-54: SAM4C32 Typical Current Consumption in Wait Mode

|                               | IDD_BU | - AMP1 | IDD_IN/I | O - AMP2 | IDD_COR |       |      |
|-------------------------------|--------|--------|----------|----------|---------|-------|------|
| Conditions                    | @25°C  | @85°C  | @25°C    | @85°C    | @25°C   | @85°C | Unit |
| Flash in Read-Idle mode       | 0.003  | 0.09   | 100      | 760      | 62      | 700   |      |
| Flash in Standby mode         | 0.003  | 0.09   | 100      | 760      | 62      | 700   | μΑ   |
| Flash in Deep Power-down mode | 0.003  | 0.09   | 90       | 740      | 62      | 700   |      |

#### 46.7.3 Sleep Mode Current Consumption

Sleep mode configuration and measurements are defined in this section.

Reminder: The purpose of Sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clocks of CM4P0 and/or CM4P1 are stopped.

Figure 46-24: Measurement Setup for Sleep Mode



- VDDIO = VDDIN = 3.3V
- VDDCORE = 1.2V (Internal Voltage regulator used)
- T<sub>A</sub> = 25°C
- Core 0 clock (HCLK) and Core 1 (CPHCLK) clock stopped
- Sub-system 0 Master Clock (MCK), Sub-system 1 Master Clock (CPBMCK) running at various frequencies (PLLB used for frequencies above 12 MHz, fast RC oscillator at 12 MHz for the 12 MHz point, and fast RC oscillator at 8 MHz divided by 1/2/4/8/16/32 for lower frequencies)
- · All peripheral clocks deactivated
- · No activity on I/O lines
- VDDPLL not taken into account. Refer to Section 46.5.14 "PLLA, PLLB Characteristics" for further details
- Current measurement as per Figure 46-24

Table 46-55: SAM4C4/8/16 Typical Sleep Mode Current Consumption Versus Frequency

| Master Clock (MHz) | IDD_IN - AMP1 | IDD_IO - AMP2 | IDD_CORE - AMP3 | Unit |
|--------------------|---------------|---------------|-----------------|------|
| 120                | 14.26         | 0.22          | 10.83           |      |
| 100                | 11.96         | 0.22          | 9.09            |      |
| 84                 | 10.1          | 0.22          | 7.68            |      |
| 64                 | 7.78          | 0.22          | 5.92            |      |
| 48                 | 5.93          | 0.22          | 4.48            |      |
| 32                 | 5.02          | 0.22          | 3.16            |      |
| 24                 | 3.85          | 0.22          | 2.4             | 4    |
| 12                 | 1.26          | 0.03          | 1.21            | mA   |
| 8                  | 0.88          | 0.03          | 0.83            |      |
| 4                  | 0.50          | 0.03          | 0.45            |      |
| 2                  | 0.32          | 0.03          | 0.27            |      |
| 1                  | 0.26          | 0.03          | 0.22            |      |
| 0.5                | 0.22          | 0.03          | 0.20            |      |
| 0.25               | 0.19          | 0.03          | 0.18            |      |

Table 46-56: SAM4C32 Typical Sleep Mode Current Consumption Versus Frequency

| Master Clock (MHz) | IDD_IN - AMP1 | IDD_IO - AMP2 | IDD_CORE - AMP3 | Unit |
|--------------------|---------------|---------------|-----------------|------|
| 120                | 16.6          | 0.22          | 13.0            |      |
| 100                | 14.0          | 0.22          | 11.0            |      |
| 84                 | 11.9          | 0.22          | 9.4             |      |
| 64                 | 9.2           | 0.22          | 7.2             |      |
| 48                 | 7.0           | 0.22          | 5.5             |      |
| 32                 | 5.8           | 0.22          | 3.9             |      |
| 24                 | 4.5           | 0.22          | 3.0             | mA   |
| 12                 | 1.6           | 0.03          | 1.5             |      |
| 8                  | 1.1           | 0.03          | 1.0             |      |
| 4                  | 0.69          | 0.03          | 0.58            |      |
| 2                  | 0.47          | 0.03          | 0.36            |      |
| 1                  | 0.36          | 0.03          | 0.25            |      |
| 0.5                | 0.31          | 0.03          | 0.19            |      |
| 0.25               | 0.23          | 0.03          | 0.12            |      |

Figure 46-25: Typical Current Consumption in Sleep Mode



#### IDDIO (AMP2) —IDDIN (AMP1) -IDDCORE (AMP3) 18 16 14 12 IDD (mA) 6 0 20 30 40 50 60 70 80 110 Master Clock Frequency (MHz)

#### SAM4Cx32



#### 46.7.4 Active Mode Power Consumption

The current consumption configuration for Active mode, i.e., Core executing codes, is as follows:

- VDDIO = VDDIN = 3.3V
- VDDCORE = 1.2V (internal voltage regulator used)
- TA = 25°C
- Sub-system 0 Master Clock (MCK) and Core Clock (HCLK), Sub-system 1 Master Clock (CPBMCK) and Core Clock (CPHCLK) running at various frequencies (PLLB used for frequencies above 8 MHz and fast RC oscillator at 8 MHz divided by 1/2/4/8/16/32 for lower frequencies)
- · All peripheral clocks deactivated
- No activity on IO lines
- Flash Wait State (FWS) in EEFC\_FMR adjusted versus core frequency
- Current measurement as per Figure 46-26

Figure 46-26: Measurement Setup for Active Mode



## **SAM4C SERIES**

#### 46.7.4.1 Test Setup 1: CoreMark™

- CoreMark on Core 0 (CM4P0) running out of flash in 128-bit or 64-bit Access mode with and without Cache Enabled. Cache is enabled above 0 WS.
- · Sub-system 1 Master Clock (CPBMCK) and Core Clock (CPHCLK) stopped and in reset state

Table 46-57: SAM4C4/8/16 Test Setup 1 Current Consumption

|                |                  |                  | 128-bit Fla        | sh Acces         | ss               |                    | 64-bit Flash Access |                  |                    |                  |                  |                    |      |
|----------------|------------------|------------------|--------------------|------------------|------------------|--------------------|---------------------|------------------|--------------------|------------------|------------------|--------------------|------|
|                | С                | ache Ena         | bled               | С                | ache Disa        | abled              | C                   | ache Ena         | abled              | С                | ache Disa        | abled              |      |
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1)    | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 21.8             | 0.27             | 18.5               | 24.4             | 2.0              | 21.1               | 21.5                | 0.27             | 18.3               | 21.2             | 1.9              | 17.9               |      |
| 100            | 18.1             | 0.27             | 15.4               | 21.6             | 1.8              | 18.9               | 18.1                | 0.27             | 15.4               | 19.0             | 1.8              | 16.3               |      |
| 84             | 15.3             | 0.27             | 13.0               | 18.8             | 1.7              | 16.6               | 15.3                | 0.27             | 13.0               | 16.8             | 1.7              | 14.5               |      |
| 64             | 11.8             | 0.27             | 10.1               | 15.2             | 1.5              | 13.5               | 11.8                | 0.27             | 10.1               | 14.1             | 1.4              | 12.5               |      |
| 48             | 9.2              | 0.27             | 7.9                | 11.7             | 1.4              | 10.5               | 9.2                 | 0.27             | 7.9                | 11.3             | 1.3              | 10.0               |      |
| 32             | 7.2              | 0.27             | 5.6                | 9.5              | 1.2              | 7.9                | 7.2                 | 0.27             | 5.6                | 9.3              | 1.2              | 7.7                |      |
| 24             | 5.6              | 0.27             | 4.3                | 7.5              | 1.1              | 6.2                | 5.6                 | 0.27             | 4.3                | 7.2              | 1.2              | 5.9                | mA   |
| 12             | 2.4              | 0.09             | 2.4                | 3.1              | 0.9              | 3.1                | 2.4                 | 0.09             | 2.4                | 3.1              | 1.0              | 3.1                | IIIA |
| 8              | 1.6              | 0.09             | 1.6                | 2.1              | 0.7              | 2.1                | 1.6                 | 0.09             | 1.6                | 2.1              | 0.9              | 2.1                |      |
| 4              | 1.0              | 0.09             | 1.0                | 1.4              | 0.5              | 1.4                | 1.0                 | 0.09             | 1.0                | 1.4              | 8.0              | 1.4                |      |
| 2              | 0.70             | 0.09             | 0.69               | 0.90             | 0.40             | 0.90               | 0.70                | 0.09             | 0.69               | 0.70             | 0.70             | 0.70               |      |
| 1              | 0.54             | 0.09             | 0.53               | 0.65             | 0.30             | 0.65               | 0.55                | 0.09             | 0.54               | 0.65             | 0.40             | 0.65               |      |
| 0.5            | 0.47             | 0.09             | 0.46               | 0.50             | 0.20             | 0.50               | 0.47                | 0.09             | 0.46               | 0.60             | 0.20             | 0.60               |      |
| 0.25           | 0.25             | 0.09             | 0.24               | 0.26             | 0.10             | 0.25               | 0.25                | 0.09             | 0.24               | 0.36             | 0.10             | 0.25               |      |

Table 46-58: SAM4C32 Test Setup 1 Current Consumption

|                |                  |                  | 128-bit Fla        | sh Acces         | ss               |                    | 64-bit Flash Access |                  |                    |                  |                  |                    |      |
|----------------|------------------|------------------|--------------------|------------------|------------------|--------------------|---------------------|------------------|--------------------|------------------|------------------|--------------------|------|
|                | C                | ache Ena         | bled               | С                | ache Disa        | abled              | C                   | ache Ena         | bled               | С                | ache Disa        | abled              |      |
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1)    | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 25.2             | 0.23             | 22.3               | 29.5             | 1.9              | 26.2               | 25.6                | 0.23             | 22.3               | 25.0             | 1.7              | 21.7               |      |
| 100            | 21.5             | 0.23             | 18.8               | 26.5             | 1.8              | 23.8               | 21.5                | 0.23             | 18.8               | 22.4             | 1.7              | 19.7               |      |
| 84             | 18.1             | 0.23             | 15.9               | 23.3             | 1.6              | 20.9               | 18.2                | 0.23             | 16.0               | 19.9             | 1.6              | 17.7               |      |
| 64             | 13.9             | 0.23             | 12.3               | 18.5             | 1.5              | 16.8               | 14.5                | 0.23             | 12.8               | 16.6             | 1.5              | 15.0               |      |
| 48             | 10.6             | 0.23             | 9.3                | 14.6             | 1.4              | 13.4               | 10.6                | 0.23             | 9.4                | 13.8             | 1.5              | 12.5               |      |
| 32             | 8.1              | 0.22             | 6.4                | 11.3             | 1.1              | 9.7                | 8.6                 | 0.23             | 6.9                | 11.3             | 1.3              | 9.6                |      |
| 24             | 6.1              | 0.22             | 4.9                | 8.2              | 1.0              | 7.0                | 6.6                 | 0.23             | 5.4                | 8.7              | 1.2              | 7.5                | m Λ  |
| 12             | 2.5              | 0.02             | 2.5                | 4.1              | 8.0              | 4.1                | 2.4                 | 0.02             | 2.5                | 3.7              | 1.1              | 3.6                | mA   |
| 8              | 2.0              | 0.02             | 2.0                | 2.5              | 0.7              | 2.4                | 2.0                 | 0.02             | 2.0                | 2.5              | 1.0              | 2.5                |      |
| 4              | 1.3              | 0.02             | 1.3                | 1.7              | 0.5              | 1.6                | 1.3                 | 0.02             | 1.3                | 1.7              | 0.9              | 1.7                |      |
| 2              | 0.89             | 0.02             | 0.88               | 1.12             | 0.33             | 1.11               | 0.89                | 0.02             | 0.88               | 1.09             | 0.64             | 1.09               |      |
| 1              | 0.69             | 0.02             | 0.68               | 0.83             | 0.23             | 0.81               | 0.69                | 0.02             | 0.68               | 0.67             | 0.34             | 0.66               |      |
| 0.5            | 0.61             | 0.02             | 0.59               | 0.66             | 0.13             | 0.65               | 0.61                | 0.02             | 0.59               | 0.66             | 0.17             | 0.65               |      |
| 0.25           | 0.31             | 0.02             | 0.30               | 0.32             | 0.04             | 0.31               | 0.31                | 0.02             | 0.30               | 0.32             | 0.06             | 0.31               |      |

Figure 46-27: Typical Current Consumption in Active Mode (Test Setup 1)



SAM4Cx4/8/16



Master Clock Frequency (MHz)

SAM4Cx32

© 2022 Microchip Technology Inc. DS60001717B-page 1199

# **SAM4C SERIES**

#### 46.7.4.2 Test Setup 2: CoreMark

- CoreMark on Core 1 (CM4P1) running out of SRAM1 (Code) / SRAM2 (Data)
- Core 0 (CM4P0) in Sleep mode.

Table 46-59: SAM4C4/8/16 Test Setup 2 Current Consumption

|                |                  | M2               |                    |      |
|----------------|------------------|------------------|--------------------|------|
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 22.3             | 0.22             | 19.0               |      |
| 100            | 18.7             | 0.22             | 16.0               |      |
| 84             | 15.8             | 0.22             | 13.6               |      |
| 64             | 12.1             | 0.22             | 10.5               |      |
| 48             | 9.2              | 0.22             | 7.9                |      |
| 32             | 7.1              | 0.22             | 5.5                |      |
| 24             | 5.4              | 0.22             | 4.2                | A    |
| 12             | 2.1              | 0.01             | 2.1                | mA   |
| 8              | 1.4              | 0.01             | 1.4                |      |
| 4              | 0.78             | 0.01             | 0.77               |      |
| 2              | 0.46             | 0.01             | 0.45               |      |
| 1              | 0.29             | 0.01             | 0.28               |      |
| 0.5            | 0.21             | 0.01             | 0.2                |      |
| 0.25           | 0.13             | 0.01             | 0.12               |      |

Table 46-60: SAM4C32 Test Setup 2 Current Consumption

|                |                  | M2               |                    |      |
|----------------|------------------|------------------|--------------------|------|
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 23.8             | 0.3              | 20.6               |      |
| 100            | 20.0             | 0.3              | 17.3               |      |
| 84             | 16.9             | 0.3              | 14.7               |      |
| 64             | 13.0             | 0.3              | 11.3               |      |
| 48             | 9.8              | 0.3              | 8.6                |      |
| 32             | 7.6              | 0.3              | 5.9                |      |
| 24             | 5.7              | 0.3              | 4.5                | A    |
| 12             | 2.3              | 0.09             | 2.3                | mA   |
| 8              | 1.6              | 0.09             | 1.5                |      |
| 4              | 0.86             | 0.09             | 0.84               |      |
| 2              | 0.5              | 0.09             | 0.49               |      |
| 1              | 0.32             | 0.09             | 0.31               |      |
| 0.5            | 0.24             | 0.09             | 0.23               |      |
| 0.25           | 0.15             | 0.09             | 0.14               |      |

Figure 46-28: Typical Current Consumption in Active Mode (Test Setup 2)



# 25 | IDDIN (AMP1) | IDDIO (AMP2) | IDDCORE (AMP3) | IDDCO

#### SAM4Cx32



#### 46.7.4.3 Test Setup 3: CoreMark

- CoreMark on Core 0 (CM4P0) running out of Flash in 128-bit or 64-bit Access mode with and without Cache Enabled. Cache is enabled above 0 WS.
- CoreMark on Core 1 (CM4P1) running out of SRAM1 (Code) / SRAM2 (Data)

Table 46-61: SAM4C4/8/16 Test Setup 3 Current Consumption

|                |                  |                  | 128-bit Fla        | sh Acces         | ss               |                    |                              |                  | 64-bit Flas        | sh Acces         | ss               |                    |      |
|----------------|------------------|------------------|--------------------|------------------|------------------|--------------------|------------------------------|------------------|--------------------|------------------|------------------|--------------------|------|
|                | C                | ache Ena         | ıbled              | С                | ache Disa        | ıbled              | Cache Enabled Cache Disabled |                  |                    | abled            |                  |                    |      |
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1)             | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 31.3             | 0.28             | 28.0               | 34.2             | 1.9              | 30.9               | 31.3                         | 0.28             | 28.0               | 30.7             | 1.8              | 27.4               |      |
| 100            | 26.4             | 0.28             | 23.6               | 29.8             | 1.8              | 27.1               | 26.4                         | 0.28             | 23.6               | 27.0             | 1.8              | 24.3               |      |
| 84             | 22.4             | 0.28             | 20.1               | 26.3             | 1.7              | 24.0               | 22.4                         | 0.28             | 20.1               | 24.1             | 1.7              | 21.8               |      |
| 64             | 17.2             | 0.28             | 15.6               | 21.0             | 1.5              | 19.3               | 17.2                         | 0.28             | 15.6               | 19.6             | 1.6              | 18.0               |      |
| 48             | 13.1             | 0.28             | 11.8               | 16.6             | 1.4              | 15.3               | 13.1                         | 0.28             | 11.8               | 16.0             | 1.6              | 14.7               |      |
| 32             | 9.8              | 0.28             | 8.1                | 12.6             | 1.2              | 10.9               | 9.8                          | 0.28             | 8.1                | 12.3             | 1.4              | 10.6               |      |
| 24             | 7.4              | 0.28             | 6.2                | 9.5              | 1.1              | 8.3                | 7.4                          | 0.28             | 6.2                | 9.4              | 1.3              | 8.1                | A    |
| 12             | 3.1              | 0.11             | 3.1                | 4.2              | 0.88             | 4.2                | 3.1                          | 0.11             | 3.1                | 4.2              | 1.2              | 4.2                | mA   |
| 8              | 2.1              | 0.11             | 2.1                | 2.8              | 0.78             | 2.8                | 2.1                          | 0.11             | 2.1                | 2.8              | 1.0              | 2.8                |      |
| 4              | 1.1              | 0.11             | 1.1                | 1.5              | 0.58             | 1.5                | 1.1                          | 0.11             | 1.1                | 1.5              | 0.9              | 1.5                |      |
| 2              | 0.63             | 0.11             | 0.61               | 0.82             | 0.40             | 0.81               | 0.63                         | 0.11             | 0.61               | 0.82             | 0.66             | 0.81               |      |
| 1              | 0.38             | 0.11             | 0.37               | 0.47             | 0.26             | 0.46               | 0.38                         | 0.11             | 0.37               | 0.47             | 0.38             | 0.46               |      |
| 0.5            | 0.25             | 0.11             | 0.24               | 0.30             | 0.18             | 0.29               | 0.25                         | 0.11             | 0.24               | 0.30             | 0.23             | 0.29               |      |
| 0.25           | 0.14             | 0.11             | 0.13               | 0.16             | 0.12             | 0.15               | 0.14                         | 0.11             | 0.13               | 0.16             | 0.14             | 0.15               |      |

Table 46-62: SAM4C32 Test Setup 3 Current Consumption

|       |        |          | 128-bit Fla | sh Acce | ss        |          | 64-bit Flash Access |           |          |        |           |          |      |
|-------|--------|----------|-------------|---------|-----------|----------|---------------------|-----------|----------|--------|-----------|----------|------|
|       | C      | ache Ena | bled        | С       | ache Disa | abled    | C                   | Cache Ena | abled    | С      | ache Disa | abled    |      |
| Clock | IDD_IN | IDD_I0   | IDD_CORE    | _       | IDD_I0    | IDD_CORE | IDD_IN              | IDD_I0    | IDD_CORE | IDD_IN | IDD_I0    | IDD_CORE |      |
| (MHz) | (AMP1) | (AMP2)   | (AMP3)      | (AMP1)  | (AMP2)    | (AMP3)   | (AMP1)              | (AMP2)    | (AMP3)   | (AMP1) | (AMP2)    | (AMP3)   | Unit |
| 120   | 35.0   | 0.23     | 31.7        | 38.4    | 2.1       | 35.1     | 34.9                | 0.23      | 31.6     | 33.8   | 1.8       | 30.5     |      |
| 100   | 29.5   | 0.23     | 26.8        | 33.8    | 2.0       | 31.0     | 29.4                | 0.23      | 26.7     | 29.5   | 1.7       | 27.0     |      |
| 84    | 25.1   | 0.23     | 22.8        | 29.4    | 1.8       | 27.1     | 24.9                | 0.23      | 22.7     | 26.6   | 1.7       | 24.3     |      |
| 64    | 19.3   | 0.23     | 17.7        | 23.2    | 1.5       | 21.5     | 19.2                | 0.23      | 17.6     | 21.8   | 1.5       | 20.1     |      |
| 48    | 14.7   | 0.23     | 13.4        | 18.0    | 1.3       | 16.8     | 14.6                | 0.23      | 13.4     | 17.7   | 1.5       | 16.5     |      |
| 32    | 10.9   | 0.23     | 9.2         | 13.3    | 1.1       | 11.7     | 10.8                | 0.23      | 9.2      | 13.5   | 1.3       | 11.8     |      |
| 24    | 8.2    | 0.23     | 7.0         | 10.5    | 1.0       | 9.3      | 8.2                 | 0.22      | 7.0      | 10.3   | 1.2       | 9.0      | 4    |
| 12    | 3.5    | 0.02     | 3.5         | 4.8     | 0.86      | 4.7      | 3.5                 | 0.02      | 3.5      | 4.7    | 1.1       | 4.6      | mA   |
| 8     | 2.4    | 0.02     | 2.4         | 3.2     | 0.74      | 3.2      | 2.4                 | 0.02      | 2.4      | 3.1    | 1.0       | 3.1      |      |
| 4     | 1.3    | 0.02     | 1.3         | 1.7     | 0.42      | 1.7      | 1.3                 | 0.02      | 1.3      | 1.7    | 0.87      | 1.7      |      |
| 2     | 0.72   | 0.02     | 0.71        | 0.92    | 0.40      | 0.89     | 0.71                | 0.02      | 0.81     | 0.94   | 0.56      | 0.94     |      |
| 1     | 0.43   | 0.02     | 0.42        | 0.52    | 0.18      | 0.52     | 0.43                | 0.02      | 0.42     | 0.55   | 0.36      | 0.54     |      |
| 0.5   | 0.29   | 0.02     | 0.28        | 0.36    | 0.09      | 0.36     | 0.29                | 0.02      | 0.28     | 0.35   | 0.18      | 0.34     |      |
| 0.25  | 0.16   | 0.02     | 0.15        | 0.18    | 0.02      | 0.16     | 0.16                | 0.02      | 0.15     | 0.17   | 0.06      | 0.16     |      |

Figure 46-29: Typical Current Consumption in Active Mode (Test Setup 3)





DS60001717B-page 1202 © 2022 Microchip Technology Inc.

#### 46.7.4.4 Test Setup 4: DSP Application (Five Cascaded 4th Order Biquad Filters) from ARM CMSIS DSP Library

- Application running on Core 1 (CM4P1) out of SRAM1 (Code) / SRAM2 (Data)
- Core 0 (CM4P0) in Sleep mode.

Table 46-63: SAM4C4/8/16 Test Setup 4 Current Consumption

|                |                  | tion             |                    |      |
|----------------|------------------|------------------|--------------------|------|
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 21.6             | 0.22             | 18.3               |      |
| 100            | 18.1             | 0.22             | 15.4               |      |
| 84             | 15.3             | 0.22             | 13.1               |      |
| 64             | 11.7             | 0.22             | 10.1               |      |
| 48             | 8.9              | 0.22             | 7.6                |      |
| 32             | 7.9              | 0.22             | 6.3                |      |
| 24             | 6.0              | 0.22             | 4.8                | mA   |
| 12             | 2.2              | 0.08             | 2.1                |      |
| 8              | 1.5              | 0.08             | 1.5                |      |
| 4              | 0.80             | 0.08             | 0.76               |      |
| 2              | 0.47             | 0.08             | 0.46               |      |
| 1              | 0.30             | 0.08             | 0.29               |      |
| 0.5            | 0.22             | 0.08             | 0.20               |      |

Table 46-64: SAM4C32 Test Setup 4 Current Consumption

| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
|----------------|------------------|------------------|--------------------|------|
| 120            | 23.2             | 0.22             | 20.0               |      |
| 100            | 19.5             | 0.22             | 16.8               |      |
| 84             | 16.4             | 0.22             | 14.2               |      |
| 64             | 12.6             | 0.22             | 11.0               |      |
| 48             | 9.5              | 0.22             | 8.3                |      |
| 32             | 8.4              | 0.22             | 6.7                |      |
| 24             | 6.3              | 0.22             | 5.1                | mA   |
| 12             | 1.1              | 0.02             | 1.1                |      |
| 8              | 0.75             | 0.02             | 0.74               |      |
| 4              | 0.45             | 0.02             | 0.44               |      |
| 2              | 0.29             | 0.02             | 0.28               |      |
| 1              | 0.22             | 0.02             | 0.21               |      |
| 0.5            | 0.18             | 0.02             | 0.17               |      |

Figure 46-30: Typical Current Consumption in Active Mode (Test Setup 4)

SAM4Cx4/8/16

# 25 ——IDDIN (AMP1) ——IDDIO (AMP2) ——IDDCORE (AMP3) ——IDDCO

SAM4Cx32



#### 46.7.4.5 Test Setup 5: DSP Application (Five Cascaded 4th Order Biquad Filters) from ARM CMSIS DSP Library

- Application running on Core 0 (CM4P0) out of Flash in 128-bit Access mode with and without cache enabled. Cache is enabled above 0 WS.
- · Sub-system 1 Master Clock (CPBMCK) and Core Clock (CPHCLK) stopped and in reset.
- VDDIO = VDDIN = 3V

Table 46-65: SAM4C4/8/16 Test Setup 5 Current Consumption

|                |                  |                  | 128-bit Fla        | sh Acces         | ss               |                    | 64-bit Flash Access |                  |                    |                  |                  |                    |      |
|----------------|------------------|------------------|--------------------|------------------|------------------|--------------------|---------------------|------------------|--------------------|------------------|------------------|--------------------|------|
|                | C                | ache Ena         | bled               | С                | ache Disa        | abled              | Cache Enabled       |                  |                    | Cache Disabled   |                  |                    |      |
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1)    | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 23.2             | 0.31             | 19.9               | 26.3             | 2.1              | 23.1               | 23.2                | 0.31             | 19.9               | 21.2             | 1.7              | 18.0               |      |
| 100            | 19.3             | 0.31             | 16.6               | 23.7             | 2.0              | 21.0               | 19.3                | 0.31             | 16.6               | 18.9             | 1.7              | 16.2               |      |
| 84             | 16.3             | 0.31             | 14.1               | 21.2             | 1.9              | 19.0               | 16.3                | 0.31             | 14.1               | 17.5             | 1.7              | 15.3               |      |
| 64             | 12.9             | 0.31             | 11.2               | 17.2             | 1.8              | 15.5               | 12.9                | 0.31             | 11.2               | 14.8             | 1.6              | 13.1               |      |
| 48             | 9.9              | 0.31             | 8.6                | 13.9             | 1.6              | 12.7               | 9.9                 | 0.31             | 8.6                | 12.3             | 1.6              | 11.1               |      |
| 32             | 7.5              | 0.31             | 5.8                | 10.6             | 1.4              | 9.0                | 7.5                 | 0.31             | 5.8                | 9.9              | 1.4              | 8.2                | - Λ  |
| 24             | 5.7              | 0.31             | 4.4                | 8.7              | 1.2              | 7.5                | 5.7                 | 0.31             | 4.4                | 8.1              | 1.3              | 6.9                | mA   |
| 12             | 2.6              | 0.08             | 2.6                | 4.0              | 0.82             | 3.9                | 2.6                 | 0.08             | 2.6                | 3.5              | 8.0              | 3.4                |      |
| 8              | 1.7              | 0.08             | 1.7                | 2.7              | 0.70             | 2.7                | 1.7                 | 0.08             | 1.7                | 2.4              | 8.0              | 2.4                |      |
| 4              | 0.89             | 0.08             | 0.88               | 1.6              | 0.51             | 1.6                | 0.89                | 0.08             | 0.88               | 1.3              | 0.7              | 1.3                |      |
| 2              | 0.56             | 0.08             | 0.55               | 0.96             | 0.39             | 0.95               | 0.56                | 0.08             | 0.55               | 0.78             | 0.54             | 0.76               |      |
| 1              | 0.55             | 0.08             | 0.54               | 0.67             | 0.20             | 0.66               | 0.55                | 0.08             | 0.54               | 0.68             | 0.37             | 0.67               |      |

Table 46-66: SAM4C32Test Setup 5 Current Consumption

|                |                  | 128-bit Flash Access |                    |                  |                  |                    |                              | 64-bit Flash Access |                    |                  |                  |                    |      |
|----------------|------------------|----------------------|--------------------|------------------|------------------|--------------------|------------------------------|---------------------|--------------------|------------------|------------------|--------------------|------|
|                | С                | ache Ena             | bled               | С                | ache Disa        | abled              | Cache Enabled Cache Disabled |                     |                    | abled            |                  |                    |      |
| Clock<br>(MHz) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2)     | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1)             | IDD_I0<br>(AMP2)    | IDD_CORE<br>(AMP3) | IDD_IN<br>(AMP1) | IDD_I0<br>(AMP2) | IDD_CORE<br>(AMP3) | Unit |
| 120            | 26.6             | 0.40                 | 23.3               | 29.9             | 2.1              | 26.6               | 26.3                         | 0.42                | 23.1               | 24.4             | 1.6              | 21.2               |      |
| 100            | 22.4             | 0.39                 | 19.7               | 27.8             | 2.0              | 24.5               | 22.7                         | 0.40                | 20.0               | 22.0             | 1.7              | 19.4               |      |
| 84             | 18.9             | 0.38                 | 16.7               | 24.1             | 1.9              | 21.9               | 19.4                         | 0.39                | 17.1               | 19.9             | 1.7              | 17.7               |      |
| 64             | 14.7             | 0.36                 | 13.0               | 19.7             | 1.8              | 18.0               | 14.6                         | 0.36                | 13.0               | 16.7             | 1.6              | 15.1               |      |
| 48             | 11.6             | 0.34                 | 10.4               | 15.3             | 1.6              | 14.0               | 11.6                         | 0.34                | 10.4               | 14.4             | 1.5              | 13.2               |      |
| 32             | 9.0              | 0.33                 | 7.3                | 11.8             | 1.4              | 10.2               | 8.9                          | 0.32                | 7.3                | 11.0             | 1.4              | 9.4                | mA   |
| 24             | 6.5              | 0.32                 | 5.3                | 10.0             | 1.4              | 8.7                | 6.5                          | 0.31                | 5.2                | 8.2              | 1.3              | 7.5                | IIIA |
| 12             | 2.7              | 0.08                 | 2.7                | 4.8              | 1.23             | 4.8                | 2.7                          | 0.08                | 2.7                | 3.9              | 1.1              | 3.9                |      |
| 8              | 1.9              | 0.06                 | 1.8                | 2.9              | 0.99             | 2.9                | 2.2                          | 0.06                | 2.2                | 3.0              | 1.1              | 2.9                |      |
| 4              | 1.03             | 0.04                 | 1.01               | 1.9              | 0.64             | 1.9                | 1.36                         | 0.05                | 1.35               | 1.8              | 0.9              | 1.8                |      |
| 2              | 0.95             | 0.03                 | 0.94               | 1.23             | 0.45             | 1.24               | 0.95                         | 0.04                | 0.94               | 0.86             | 0.71             | 0.86               |      |
| 1              | 0.75             | 0.02                 | 0.73               | 0.56             | 0.23             | 0.54               | 0.75                         | 0.03                | 0.74               | 0.85             | 0.32             | 0.84               |      |

Figure 46-31: Typical Current Consumption in Active Mode (Test Setup 5)





#### SAM4Cx32



© 2022 Microchip Technology Inc. DS60001717B-page 1205

#### 46.7.5 Peripheral Power Consumption in Active Mode

Table 46-67: Power Consumption on V<sub>DDCORE</sub><sup>(1)</sup>

| Peripheral                        | Consumption<br>(Typical) | Unit      |
|-----------------------------------|--------------------------|-----------|
| PIO Controller                    | 4.0                      |           |
| UART0                             | 5.4                      |           |
| UART1                             | 5.4                      |           |
| USART[0-4]                        | 7.7                      |           |
| PWM                               | 3.9                      |           |
| TWI                               | 5.3                      |           |
| SPI                               | 5.0                      | A (8.41.1 |
| Timer Counter (TCx)               | 2.7                      | - μA/MHz  |
| ADC                               | 3.9                      |           |
| SMC                               | 4.6                      |           |
| SLCD                              | 0.16                     |           |
| AES: Performing AES256 Encryption | 164                      |           |
| TRNG                              | 6.2                      |           |
| ICM                               | 5.2                      |           |

**Note 1:** VDDIO = 3.3V,  $V_{DDCORE} = 1.2V$ , TA = 25°C.

#### 47. Mechanical Characteristics

## 47.1 100-lead LQFP/TQFP Packages

Figure 47-1: 100-lead LQFP Package Drawing



COTROL DIMENSIONS ARE IN MILLIMETERS.

| SYMBOL         | М      | ILLIMETI | ER    |        | INCH   |       |  |  |
|----------------|--------|----------|-------|--------|--------|-------|--|--|
| 31MBOL         | MIN.   | NOM.     | MAX.  | MIN.   | NOM.   | MAX.  |  |  |
| Α              |        | _        | 1.60  | _      | _      | 0.063 |  |  |
| A1             | 0.05   | _        | 0.15  | 0.002  | _      | 0.006 |  |  |
| A2             | 1.35   | 1.40     | 1.45  | 0.053  | 0.055  | 0.057 |  |  |
| D              | 1 (    | 6.00 B   | SC.   | 0.     | 630 BS | SC.   |  |  |
| D1             | 1-     | 4.00 B   | SC.   | 0.     | 551 BS | SC.   |  |  |
| E              | 1.6    | 6.00 B   | SC.   | 0.     | 630 BS | SC.   |  |  |
| E1             | 1 -    | 4.00 B   | SC.   | 0.     | 551 BS | SC.   |  |  |
| R2             | 0.08   | _        | 0.20  | 0.003  | _      | 0.008 |  |  |
| R1             | 0.08   | _        | _     | 0.003  |        | _     |  |  |
| θ              | 0,     | 3.5°     | 7*    | 0,     | 3.5°   | 7*    |  |  |
| θ1             | 0,     | _        | _     | 0,     | _      | _     |  |  |
| θ2             | 11'    | 12*      | 13*   | 11'    | 12*    | 13*   |  |  |
| θз             | 11*    | 12°      | 13°   | 11*    | 12°    | 13°   |  |  |
| С              | 0.09   | _        | 0.20  | 0.004  |        | 0.008 |  |  |
| L              | 0.45   | 0.60     | 0.75  | 0.018  | 0.024  | 0.030 |  |  |
| L <sub>1</sub> | 1      | .00 RE   | F     | 0.     | .039 R | EF    |  |  |
| S              | 0.20   | _        | _     | 0.008  |        |       |  |  |
| Ь              | 0.17   | 0.20     | 0.27  | 0.007  | 0.008  | 0.011 |  |  |
| е              |        | 0.50     |       | 0.0    | 20 BS  | Э.    |  |  |
| D2             |        | 12.00    | )     | 0.472  |        |       |  |  |
| E2             |        | 12.00    |       |        | .472   |       |  |  |
| ~~~            | TOLERA |          | OF FO | RM AND |        | ION   |  |  |
| aaa            |        | 0.20     |       | 0.008  |        |       |  |  |
| bbb<br>ccc     |        | 0.20     |       |        | .008   |       |  |  |
| ddd            |        | 0.08     |       |        | 0.003  |       |  |  |
| uuu            |        | 0.00     |       |        |        |       |  |  |

Figure 47-2: 100-lead TQFP Package Drawing

### 100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |      |           |      |
|--------------------------|-------------|------|-----------|------|
| Dimension                | n Limits    | MIN  | NOM       | MAX  |
| Number of Lead           | N           |      | 100       |      |
| Lead Pitch               | е           |      | 0.50 BSC  |      |
| Overall Height           | Α           | ı    | _         | 1.20 |
| Molded Package Thickness | A2          | 0.95 | 1.00      | 1.05 |
| Standoff                 | A1          | 0.05 | _         | 0.15 |
| Foot Length              | L           | 0.45 | 0.60      | 0.75 |
| Footprint                | L1          |      | 1.00 REF  |      |
| Foot Angle               | ф           | 0°   | 3.5°      | 7°   |
| Overall Width            | Е           |      | 16.00 BSC |      |
| Overall Length           | D           |      | 16.00 BSC |      |
| Molded Package Width     | E1          |      | 14.00 BSC |      |
| Molded Package Length    | D1          |      | 14.00 BSC |      |
| Lead Thickness           | С           | 0.09 | _         | 0.20 |
| Lead Width               | b           | 0.17 | 0.22      | 0.27 |
| Mold Draft Angle Top     | α           | 11°  | 12°       | 13°  |
| Mold Draft Angle Bottom  | β           | 11°  | 12°       | 13°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-110B

100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                           | MILLIMETERS |          |       |      |  |
|---------------------------|-------------|----------|-------|------|--|
| Dimension                 | MIN         | NOM      | MAX   |      |  |
| Contact Pitch             | Е           | 0.50 BSC |       |      |  |
| Contact Pad Spacing       | C1          |          | 15.40 |      |  |
| Contact Pad Spacing       | C2          |          | 15.40 |      |  |
| Contact Pad Width (X100)  | X1          |          |       | 0.30 |  |
| Contact Pad Length (X100) | Y1          |          |       | 1.50 |  |
| Distance Between Pads     | G           | 0.20     |       |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2110B

# **SAM4C SERIES**

### Table 47-1: Device and Package Maximum Weight

| SAM4C LQFP100 | 800 | mg |
|---------------|-----|----|
| SAM4C TQFP100 | 510 | mg |

## Table 47-2: Package References

| Device        | JEDEC Drawing Reference | JESD97 Classification |
|---------------|-------------------------|-----------------------|
| SAM4C LQFP100 | MS-026                  | e3                    |
| SAM4C TQFP100 | MS-026, AED Variant     | e3                    |

#### Table 47-3: LQFP/TQFP Package Characteristics

| Moisture Sensitivity Level | 3 |
|----------------------------|---|

This package respects the recommendations of the NEMI User Group.

DS60001717B-page 1210

## 47.2 144-lead LQFP Package

#### Figure 47-3: 144-lead LQFP Package Mechanical Drawing



Top View





**Bottom View** 

# **COMMON DIMENSIONS** (Unit of Measure = mm)

| SYMBOL | MIN       | NOM       | MAX  | NOTE |  |
|--------|-----------|-----------|------|------|--|
| A1     | 0.05      |           | 0.15 | 6    |  |
| A2     | 1.35      | 1.45      |      |      |  |
| D      |           | 22.00 BSC |      |      |  |
| D1     | 20.00 BSC |           |      | 2, 3 |  |
| Е      | 22.00 BSC |           |      |      |  |
| E1     | 20.00 BSC |           |      | 2, 3 |  |
| е      | 0.50 BSC  |           |      |      |  |
| b      | 0.17      | 4, 5      |      |      |  |
| L1     | 1.00 REF  |           |      |      |  |

Table 47-4: Device and LQFP Package Maximum Weight

| SAM4C | 900 | mg |
|-------|-----|----|

Figure 47-4: LQFP Package Reference

| JEDEC Drawing Reference | MS-026-C |
|-------------------------|----------|
| JESD97 Classification   | e3       |

Figure 47-5: LQFP Package Characteristics

| Moisture Sensitivity Level | 3 |
|----------------------------|---|

#### 47.3 Soldering Profile

Table 47-5 gives the recommended soldering profile from J-STD-020C for the LQFP package.

Table 47-5: LQFP Soldering Profile

| Profile Feature                            | Green Package       |
|--------------------------------------------|---------------------|
| Average Ramp-up Rate (217°C to Peak)       | 3°C/sec. max.       |
| Preheat Temperature 175°C ± 25°C           | 180 sec. max.       |
| Temperature Maintained Above 217°C         | 60 sec. to 150 sec. |
| Time within 5°C of Actual Peak Temperature | 20 sec. to 40 sec.  |
| Peak Temperature Range                     | 260°C               |
| Ramp-down Rate                             | 6°C/sec. max.       |
| Time 25°C to Peak Temperature              | 8 min. max.         |

Note: The package is certified to be backward compatible with Pb/Sn soldering profile.

A maximum of three reflow passes is allowed per component.

For full details on the TQFP package soldering profile, refer to the application note 'AN233 Solder Reflow Recommendation', available on www.microchip.com.

#### 47.4 Packaging Resources

For latest package information, drawings and quality reports, refer to https://www.microchip.com/en-us/support/package-drawings.

## 48. Marking

All devices are marked with the company logo and the ordering code.

Additional marking is as follows:



#### where

"YY": Manufactory year "WW": Manufactory week

• "V": Revision

• "XXXXXXXXX": Lot number

## 49. Ordering Information

Table 49-1: Ordering Codes for SAM4C Devices

| Ordering Code     | MRL     | Flash<br>(Kbytes) | Package  | Conditioning | Temperature<br>Operating Range |  |
|-------------------|---------|-------------------|----------|--------------|--------------------------------|--|
| ATSAM4C32CA-AU    |         | LQFP100           | LOFPAGG  | Tray         |                                |  |
| ATSAM4C32CA-AUR   |         |                   | LQFP100  | Reel         |                                |  |
| ATSAM4C32CA- AUT  |         | 0 4004            | TOFD400  | Tray         |                                |  |
| ATSAM4C32CA- AUTR | A       | 2 x 1024 TQFP100  | Reel     |              |                                |  |
| ATSAM4C32EA-AU    |         |                   | LOED444  | Tray         |                                |  |
| ATSAM4C32EA-AUR   |         |                   | LQFP144  | Reel         |                                |  |
| ATSAM4C16CB-AU    |         |                   | LOED400  | Tray         |                                |  |
| ATSAM4C16CB-AUR   | <u></u> |                   | LQFP100  | Reel         |                                |  |
| ATSAM4C16CB-AUT   | В       | 4004              | TOED400  | Tray         |                                |  |
| ATSAM4C16CB-AUTR  |         | 1024              | TQFP100  | Reel         | Industrial                     |  |
| ATSAM4C16CA-AU    | Δ.      |                   | LOED400  | Tray         | (-40°C to +85°C)               |  |
| ATSAM4C16CA-AUR   | Α       |                   | LQFP100  | Reel         |                                |  |
| ATSAM4C8CB-AU     |         |                   | LQFP100  | Tray         |                                |  |
| ATSAM4C8CB-AUR    |         |                   | LQFP 100 | Reel         |                                |  |
| ATSAM4C8CB-AUT    | В       | F12               | TOED400  | Tray         |                                |  |
| ATSAM4C8CB-AUTR   |         | 512               | TQFP100  | Reel         |                                |  |
| ATSAM4C8CA-AU     | ^       |                   | LOED400  | Tray         |                                |  |
| ATSAM4C8CA-AUR    | Α       |                   | LQFP100  | Reel         |                                |  |
| ATSAM4C4CB-AU     | - В     | 050               | D 050    | LOED100      | Tray                           |  |
| ATSAM4C4CB-AUR    | D       | 256               | LQFP100  | Reel         |                                |  |

#### 50. SAM4C16/8 Errata Revision A (MRL A) Parts

#### 50.1 Device Identification

The following errata apply to the devices listed in Table 50-1.

Table 50-1: Device List

| Device Marking  | Chip ID    |
|-----------------|------------|
| ATSAM4C16CA-AU  | 0xA64C0CE0 |
| ATSAM4C16CA-AUR | 0xA64C0CE0 |
| ATSAM4C8CA-AU   | 0xA64C0AE0 |
| ATSAM4C8CA-AUR  | 0xA64C0AE0 |

#### 50.2 Flash Memory

#### 50.2.1 Flash: Incorrect Flash Read May Occur Depending on VDDIO Voltage and Flash Wait State

Flash read issues leading to wrong instruction fetch or data read may occur under the following operating condition:

- VDDIO < 2.4V and Flash wait state<sup>(1)</sup> ≥ 1

If the core clock frequency does not require the use of the Flash wait state<sup>(2)</sup> (FWS = 0 in EEFC\_FMR), there are no constraints on VDDIO voltage. The usable voltage range for VDDIO is defined in Table 46-2 "Recommended DC Operating Conditions on Power Supply Inputs".

Note 1: FWS field in EEFC FMR register.

2: Refer to Table 46-47 "SAM4C4/8/16 Flash Wait State Versus Operating Frequency" and Table 46-48 "SAM4C32 Flash Wait State Versus Operating Frequency" for maximum core clock frequency at zero (0) wait states.

#### Problem Fix/Workaround

None.

The issue is corrected in the device revision Marketing Revision Level B (MRL B). Please contact your local Sales Representative for further details.

#### 50.3 Supply Controller (SUPC)

#### 50.3.1 SUPC: Supply Monitor (SM) on VDDIO

The Supply Monitor (SM) Sampling mode reducing the average current consumption on VDDIO is not functional.

#### Problem Fix/Workaround

Use the Supply Monitor in Continuous mode only.

#### 50.3.2 SUPC: Core Voltage Regulator Standby Mode Control

The Core Voltage Regulator Standby mode controlled by the ONREG bit in SUPC\_MR is not functional. This does not prevent to power VDDCORE and VDDPL by using an external voltage regulator.

#### Problem Fix/Workaround

None. Do not use the ONREG bit.

# 50.3.3 SUPC: Core Brownout Detector. Unpredictable Behavior if BOD is Disabled, VDDCORE is Lost and VDDIO is Powered

In Active mode or in Wait mode, if the Brownout Detector (BOD) is disabled (SUPC\_MR: BODDIS=1) and power is lost on VDDCORE while VDDIO is powered, the device can be reset incorrectly and its behavior becomes then unpredictable.

## **SAM4C SERIES**

#### Problem Fix/Workaround

When the Brownout Detector is disabled in Active or in Wait mode, VDDCORE must be always powered.

#### 50.4 Parallel Input Output (PIO) Controller

#### 50.4.1 PIO: Schmitt Trigger

- Schmitt triggers on all PIO controllers are not enabled by default (after reset) as stated in the product datasheet.
- Enable and disable values in the PIO Schmitt Trigger Register (for all PIO controllers) are inverted. The definition of PIO\_SCHMITT fields must be as follows:
  - 0: Schmitt Trigger is disabled.
  - 1: Schmitt Trigger is enabled.

#### Problem Fix/Workaround

None. It is up to the application to enable Schmitt Trigger mode and to take into account the inverted values of the PIO\_SCHMITT fields.

#### 50.5 Watchdog (WDT) / Reinforced Safety Watchdog (RSWDT)

#### 50.5.1 WDT / RSWDT not stopped in WAIT mode

When the Watchdog (WDT) or the Reinforced Safety Watchdog (RSWDT) is enabled and the WAITMODE bit set to 1 is used to enter Low-power Wait mode, the WDT/RSWDT is not halted. If the time spent in Wait mode is longer than the Watchdog (Reinforced Safety Watchdog) time-out, the device is reset provided that the WDT/RSWDT reset is enabled.

#### Problem Fix/Workaround

When entering Wait mode, the Wait-For-Event (WFE) instruction of the Cortex-M4 processor must be used while the SLEEPDEEP bit of the Cortex-M System Control Register (SCB\_SCR) is set to 0.

#### 50.5.2 RSWDT Windowing Mode

When the RSWDT is configured in Windowing mode (WDD set lower than WDV in RSWDT\_MR), an unexpected watchdog reset order may be sent to the Reset Controller (RSTC).

#### Problem Fix/Workaround

Do not use the Windowing mode of the RSWDT and set WDD to 4095 in RSWDT\_MR.

#### 50.6 Enhanced Embedded Flash Controller (EEFC)

# 50.6.1 EEFC: Erase Sector (ES) Command Cannot be Performed if a Subsector is Locked (ONLY in Flash sector 0)

If one of the subsectors

- small sector 0
- small sector 1
- · larger sector

is locked within the Flash sector 0, the erase sector (ES) command cannot be processed on non-locked subsectors. Refer to Section 8.1.4.1 "Flash Overview".

#### Problem Fix/Workaround

All the lock bits of the sector 0 must be cleared prior to issuing the ES command. After the ES command has been issued, the lock bits must be reverted to the state before clearing them.

#### 50.7 Wait For Interrupt (WFI)

#### 50.7.1 Unpredictable Software Behavior When Entering Sleep Mode

When entering Sleep mode, if an interrupt occurs during WFI or WFE instruction (with PMC\_FSMR.LPM=0), the ARM core may read a wrong data, thus leading to unpredictable behavior of the software. This issue is not present in Wait mode.

#### Problem Fix/Workaround

The slave interface for the Flash must be set to no default master in the Bus Matrix Controller.

This is done by setting the field DEFMSTR TYPE in the register MATRIX SCFG to NO DEFAULT.

MATRIX SCFG[2] = MATRIX SCFG.SLOT CYCLE(0x1FF) | MATRIX SCFG.DEFMSTR TYPE(0x0);

This operation must be done once in the software or the instruction before WFI or WFE.

#### 50.8 Power Supply and Power Control / Clock System

#### 50.8.1 CORE 1 Systick Counter Erratic Behavior

If the CORE 0 processor clock (HCLK) frequency is higher than four times the frequency of the CORE 1 processor clock (CPHCLK), the systick counter behavior is erratic.

#### Problem Fix/Workaround

Always ensure that f<sub>HCLK</sub> < 4 x f<sub>CPHCLK</sub>.

#### 50.9 Power Management Controller (PMC)

#### 50.9.1 SRCB Bit in CKGR\_PLLB Register

The SRCB bit is programmed in bit 29 of the CKGR PLLB register but must be read in bit 27 of this register.

#### Problem Fix/Workaround

For SRCB, read bit 27 of the CKGR PLLB register.

#### 51. SAM4C16/8/4 Errata Revision B (MRL B) Parts

#### 51.1 Device Identification

The following errata apply to the devices listed in Table 51-1.

Table 51-1: Device List

| Device Marking   | Chip ID     |
|------------------|-------------|
| ATSAM4C16CB-AU   | 0xA64C0CE1  |
| ATSAM4C16CB-AUR  | 0xA64C0CE1  |
| ATSAM4C16CB-AUT  | 0xA64C_0CE1 |
| ATSAM4C16CB-AUTR | 0xA64C_0CE1 |
| ATSAM4C8CB-AU    | 0xA64C0AE1  |
| ATSAM4C8CB-AUR   | 0xA64C0AE1  |
| ATSAM4C8CB-AUT   | 0xA64C_0AE1 |
| ATSAM4C8CB-AUTR  | 0xA64C_0AE1 |
| ATSAM4C4CB-AU    | 0xA64C0CE5  |
| ATSAM4C4CB-AUR   | 0xA64C0CE5  |

#### 51.2 Supply Controller (SUPC)

#### 51.2.1 SUPC: Supply Monitor (SM) on VDDIO

The Supply Monitor (SM) Sampling mode reducing the average current consumption on VDDIO is not functional.

#### Problem Fix/Workaround

Use the Supply Monitor in Continuous mode only.

#### 51.2.2 SUPC: Core Voltage Regulator Standby Mode Control

The Core Voltage Regulator Standby mode controlled by the ONREG bit in SUPC\_MR is not functional. This does not prevent to power VDDCORE and VDDPL by using an external voltage regulator.

#### Problem Fix/Workaround

None. Do not use the ONREG Bit.

# 51.2.3 SUPC: Core Brownout Detector. Unpredictable Behavior if BOD is Disabled, VDDCORE is Lost and VDDIO is Powered

In Active mode or in Wait mode, if the Brownout Detector (BOD) is disabled (SUPC\_MR: BODDIS=1) and power is lost on VDDCORE while VDDIO is powered, the device can be reset incorrectly and its behavior becomes then unpredictable.

#### Problem Fix/Workaround

When the Brownout Detector is disabled in Active or in Wait mode, VDDCORE must be always powered.

#### 51.3 Parallel Input Output (PIO) Controller

#### 51.3.1 PIO: Schmitt Trigger

- · Schmitt triggers on all PIO controllers are not enabled by default (after reset) as stated in the product datasheet
- Enable and disable values in the PIO Schmitt Trigger Register (for all PIO controllers) are inverted. The definition of PIO\_SCHMITT fields must be as follows:

- 0: Schmitt Trigger is disabled.
- 1: Schmitt Trigger is enabled.

#### **Problem Fix/Workaround**

None. It is up to the application to enable Schmitt Trigger mode and to take into account the inverted values of the PIO SCHMITT fields.

#### 51.4 Watchdog (WDT) / Reinforced Safety Watchdog (RSWDT)

#### 51.4.1 WDT / RSWDT not stopped in WAIT mode

When the Watchdog (WDT) or the Reinforced Safety Watchdog (RSWDT) is enabled and the WAITMODE bit set to 1 is used to enter Low-power Wait mode, the WDT/RSWDT is not halted. If the time spent in Wait mode is longer than the Watchdog (Reinforced Safety Watchdog) time-out, the device is reset provided that the WDT/RSWDT reset is enabled.

#### Problem Fix/Workaround

When entering Wait mode, the WaitForEvent (WFE) instruction of the Cortex-M4 processor must be used while the SLEEPDEEP bit of the Cortex-M System Control Register (SCB\_SCR) is set to 0.

#### 51.4.2 RSWDT Windowing Mode

When the RSWDT is configured in Windowing mode (WDD set lower than WDV in RSWDT\_MR), an unexpected watchdog reset order may be sent to the Reset Controller (RSTC).

#### **Problem Fix/Workaround**

Do not use the Windowing mode of the RSWDT and set WDD to 4095 in RSWDT\_MR.

#### 51.5 Enhanced Embedded Flash Controller (EEFC)

# 51.5.1 EEFC: Erase Sector (ES) Command Cannot be Performed if a Subsector is Locked (ONLY in Flash sector 0)

If one of the subsectors

- · small sector 0
- · small sector 1
- · larger sector

is locked within the Flash sector 0, the erase sector (ES) command cannot be processed on non-locked subsectors. Refer to Section 8.1.4.1 "Flash Overview".

#### Problem Fix/Workaround

All the lock bits of the sector 0 must be cleared prior to issuing the ES command. After the ES command has been issued, the lock bits must be reverted to the state before clearing them.

#### 51.6 Wait For Interrupt (WFI)

#### 51.6.1 Unpredictable Software Behavior When Entering Sleep Mode

When entering Sleep mode, if an interrupt occurs during WFI or WFE instruction (with PMC\_FSMR.LPM=0), the ARM core may read a wrong data, thus leading to unpredictable behavior of the software. This issue is not present in Wait mode.

#### **Problem Fix/Workaround**

The slave interface for the Flash must be set to no default master in the Bus Matrix Controller.

This is done by setting the field DEFMSTR\_TYPE in the register MATRIX\_SCFG to NO\_DEFAULT.

MATRIX SCFG[2] = MATRIX SCFG.SLOT CYCLE(0x1FF) | MATRIX SCFG.DEFMSTR TYPE(0x0);

This operation must be done once in the software or the instruction before WFI or WFE.

#### 51.7 Power Supply and Power Control / Clock System

#### 51.7.1 CORE 1 Systick Counter Erratic Behavior

If the CORE 0 processor clock (HCLK) frequency is higher than four times the frequency of the CORE 1 processor clock (CPHCLK), the systick counter behavior is erratic.

#### Problem Fix/Workaround

Always ensure that  $f_{HCLK}$  < 4 x  $f_{CPHCLK}$ .

#### 51.8 Power Management Controller (PMC)

#### 51.8.1 SRCB Bit in CKGR\_PLLB Register

The SRCB bit is programmed in bit 29 of the CKGR\_PLLB register but must be read in bit 27 of this register.

#### Problem Fix/Workaround

For SRCB, read bit 27 of the CKGR\_PLLB register.

#### 52. SAM4C32 Errata Revision A (MRL A) Parts

#### 52.1 Device Identification

The following errata apply to the devices listed in Table 52-1.

Table 52-1: Device List

| Device Marking  | Chip ID    |
|-----------------|------------|
| ATSAM4C32CA-AU  | 0xA64D0EE0 |
| ATSAM4C32CA-AUR | 0xA64D0EE0 |
| ATSAM4C32EA-AU  | 0xA66D0EE0 |
| ATSAM4C32EA-AUR | 0xA66D0EE0 |

#### 52.2 Supply Controller (SUPC)

#### 52.2.1 SUPC: Supply Monitor (SM) on VDDIO

The Supply Monitor (SM) Sampling mode reducing the average current consumption on VDDIO is not functional.

#### Problem Fix/Workaround

Use the Supply Monitor in Continuous mode only.

#### 52.2.2 SUPC: Core Voltage Regulator Standby Mode Control

The Core Voltage Regulator Standby mode controlled by the ONREG bit in SUPC\_MR is not functional. This does not prevent to power VDDCORE and VDDPL by using an external voltage regulator.

#### Problem Fix/Workaround

None. Do not use the ONREG Bit.

# 52.2.3 SUPC: Core Brownout Detector. Unpredictable Behavior if BOD is Disabled, VDDCORE is Lost and VDDIO is Powered

In Active mode or in Wait mode, if the Brownout Detector (BOD) is disabled (SUPC\_MR: BODDIS=1) and power is lost on VDDCORE while VDDIO is powered, the device can be reset incorrectly and its behavior becomes then unpredictable.

#### Problem Fix/Workaround

When the Brownout Detector is disabled in Active or in Wait mode, VDDCORE must be always powered.

#### 52.3 Parallel Input Output (PIO) Controller

#### 52.3.1 PIO: Schmitt Trigger

- · Schmitt triggers on all PIO controllers are not enabled by default (after reset) as stated in the product datasheet
- Enable and disable values in the PIO Schmitt Trigger Register (for all PIO controllers) are inverted. The definition of PIO\_SCHMITT fields must be as follows:
  - 0: Schmitt Trigger is disabled.
  - 1: Schmitt Trigger is enabled.

#### Problem Fix/Workaround

None. It is up to the application to enable Schmitt Trigger mode and to take into account the inverted values of the PIO SCHMITT fields.

#### 52.4 Reinforced Safety Watchdog (RSWDT)

#### 52.4.1 RSWDT Windowing Mode

When the RSWDT is configured in Windowing mode (WDD set lower than WDV in RSWDT\_MR), an unexpected watchdog reset order may be sent to the Reset Controller (RSTC).

#### Problem Fix/Workaround

Do not use the Windowing mode of the RSWDT and set WDD to 4095 in RSWDT MR.

#### 52.5 Enhanced Embedded Flash Controller (EEFC)

# 52.5.1 EEFC: Erase Sector (ES) Command Cannot be Performed if a Subsector is Locked (ONLY in Flash sector 0)

If one of the subsectors

- · small sector 0
- small sector 1
- larger sector

is locked within the Flash sector 0, the erase sector (ES) command cannot be processed on non-locked subsectors. Refer to Section 8.1.4.1 "Flash Overview".

#### Problem Fix/Workaround

All the lock bits of the sector 0 must be cleared prior to issuing the ES command. After the ES command has been issued, the lock bits must be reverted to the state before clearing them.

#### 52.6 Wait For Interrupt (WFI)

#### 52.6.1 Unpredictable Software Behavior When Entering Sleep Mode

When entering Sleep mode, if an interrupt occurs during WFI or WFE instruction (with PMC\_FSMR.LPM=0), the ARM core may read a wrong data, thus leading to unpredictable behavior of the software. This issue is not present in Wait mode.

#### Problem Fix/Workaround

The slave interface for the Flash must be set to no default master in the Bus Matrix Controller.

This is done by setting the field DEFMSTR TYPE in the register MATRIX SCFG to NO DEFAULT.

MATRIX SCFG[2] = MATRIX SCFG.SLOT CYCLE(0x1FF) | MATRIX SCFG.DEFMSTR TYPE(0x0);

This operation must be done once in the software or the instruction before WFI or WFE.

#### 52.7 Power Management Controller (PMC)

#### 52.7.1 SRCB Bit in CKGR\_PLLB Register

The SRCB bit is programmed in bit 29 of the CKGR PLLB register but must be read in bit 27 of this register.

#### Problem Fix/Workaround

For SRCB, read bit 27 of the CKGR\_PLLB register.

## 53. Revision History

In the tables that follow, the most recent version of the document appears first.

Table 53-1: SAM4C Datasheet Rev. DS60001717B Revision History

| Issue Date | Changes                                                                                                                                                                                                                                               |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feb-2022   | TQFP package information added in: Table 1-1 "Configuration Summary" Section 46.2.4 "Recommended Thermal Operating Conditions" Table 47-1 "Device and Package Maximum Weight" Section 49. "Ordering Information" Section 51.1 "Device Identification" |

Table 53-2: SAM4C Datasheet Rev. DS60001717A Revision History

| Issue Date | Changes                                                                                                                                                                                                                                                                                                                                                                    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July-2021  | <ul> <li>- Template update: Moved from Atmel to Microchip template.</li> <li>- The data sheet is assigned a new document number (DS60001717) and revision letter is reset to A.</li> <li> Document number DS60001717 revision A corresponds to what would have been 11102 revision H.</li> <li>- ISBN number assigned.</li> </ul>                                          |
|            | TQFP package information added in:  - "Features"  - Table 1-1 "Configuration Summary"  - Table 4-1 "SAM4C32C/16C/8C/4C 100-lead LQFP/TQFP Pinout"  - Section 46. "Electrical Characteristics"  - Section 47. "Mechanical Characteristics"  - Section 49. "Ordering Information"                                                                                            |
|            | Section 21. "General Purpose Backup Registers (GPBR)" Updated Section 21.1 "Description".                                                                                                                                                                                                                                                                                  |
|            | Section 22. "Enhanced Embedded Flash Controller (EEFC)"  Added note to FRDY description in Section 22.5.3 "EEFC Flash Status Register".                                                                                                                                                                                                                                    |
|            | Section 34. "Two-wire Interface (TWI)" Updated Figure 34-27 "Master Performs a General Call".                                                                                                                                                                                                                                                                              |
|            | Section 39. "Segment Liquid Crystal Display Controller (SLCDC)"  Modified Section 39.2 "Embedded Characteristics".  Section 39.6 "Functional Description": updated "Initialization Sequence:" and "During the Display Phase:"  Updated Section 39.6.10 "Segments Mapping Function" and Figure 39-13 "Segments Remapping Example".  Modified Section 39.7.2 "LCD Contrast". |
|            | Section 42. "Integrity Check Monitor (ICM)"  Section 42.5.2.2 "ICM Region Configuration Structure Member": bits at index [29:24] now reserved  Section 42.6.1 "ICM Configuration Register": bits at index [21:16] and [29:24] now reserved                                                                                                                                 |

Table 53-3: SAM4C Datasheet Rev. 11102G Revision History

| Doc. Rev.<br>11102G | Changes                                                                                                                                                      |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Oct-16           | "Features"                                                                                                                                                   |
|                     | Updated Shared System Controller Clock features                                                                                                              |
|                     | Section 2. "Block Diagram"                                                                                                                                   |
|                     | Updated Figure 2-1 "SAM4C Series Block Diagram"                                                                                                              |
|                     | Section 3. "Signal Description"                                                                                                                              |
|                     | Table 3-1 "Signal Description List": updated "Clocks, Oscillators and PLLs" and "Supply Controllers"                                                         |
|                     | Section 4. "Package and Pinout"                                                                                                                              |
|                     | Replaced "TMP0" with "WKUP0/TMP0" in pinout tables                                                                                                           |
|                     | Section 5. "Power Supply and Power Control"                                                                                                                  |
|                     | Section 5.1.4.2 "Single Supply Operation with Backup Battery": removed reference to VDDIN_AFE                                                                |
|                     | Updated Figure 5-1 "Power Domains"                                                                                                                           |
|                     | Table 5-1 "Power Supply Voltage Ranges(1)": added notes (1) and (2)                                                                                          |
|                     | Updated Section 5.2 "Clock System Overview"                                                                                                                  |
|                     | Section 5.5.1.1 "Entering and Exiting Backup Mode": added note in step (8)                                                                                   |
|                     | Section 5.5.2 "Wait Mode": updated first paragraph                                                                                                           |
|                     | Section 5.5.2.1 "Entering and Exiting Wait Mode": updated step (2)                                                                                           |
|                     | <b>Updated</b> Figure 5-3 "Single Supply Operation with Backup Battery" and Figure 5-4 "Single Power Supply using Battery and LCD Controller in Backup Mode" |
|                     | Table 5-2 "Low-power Mode Configuration Summary": removed column "Mode Entry"                                                                                |
|                     | Section 10. "System Controller"                                                                                                                              |
|                     | Updated Section 10.2.3 "Power-on Reset on VDDIO"                                                                                                             |
|                     | Section 11. "Peripherals"                                                                                                                                    |
|                     | Table 11-1 "Peripheral Identifiers":                                                                                                                         |
|                     | - Replaced "Watchdog Timer/Reinforced Watchdog Timer" with "Watchdog Timer"                                                                                  |
|                     | - Modified EFC1 row                                                                                                                                          |
|                     | Section 15. "Reset Controller (RSTC)"                                                                                                                        |
|                     | Throughout: replaced "is set" with "is written to 1" and "is reset" with "is written to 0".                                                                  |
|                     | Section 15.2 "Embedded Characteristics": updated "Reset Source Status" characteristic                                                                        |
|                     | Reworked Section 15.1 "Description" and Section 15.2 "Embedded Characteristics"                                                                              |
|                     | Updated Figure 15-1 "Reset Controller Block Diagram", Section 15.4.3.3 "Watchdog Reset" and Section 15.4.2.1 "NRST Signal or Interrupt"                      |
|                     | Added Section 15.4.5 "Managing Reset at Application Level"                                                                                                   |

Table 53-3: SAM4C Datasheet Rev. 11102G Revision History

| oc. Rev.<br>1102G     | Changes                                                                                                                                                                                                                                                                                                                            |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Section 17. "Real-time Clock (RTC)"                                                                                                                                                                                                                                                                                                |
|                       | Updated Section 17.2 "Embedded Characteristics"                                                                                                                                                                                                                                                                                    |
|                       | Reworked Section 17.5.6 "Updating Time/Calendar"                                                                                                                                                                                                                                                                                   |
|                       | Table 17-2 "Register Mapping": added offset 0xCC as reserved                                                                                                                                                                                                                                                                       |
|                       | Section 17.6.1 "RTC Control Register": updated UPDTIM, UPDCAL and CALEVSEL bit description                                                                                                                                                                                                                                         |
|                       | Deleted "All non-significant bits read zero." from Section 17.6.3 "RTC Time Register", Section 17.6.4 "RTC Calendar Register", Section 17.6.13 "RTC TimeStamp Time Register 0", Section 17.6.14 "RTC TimeStamp Time Register 1", Section 17.6.15 "RTC TimeStamp Date Register" and Section 17.6.16 "RTC TimeStamp Source Register" |
|                       | Added sentence on register report of timestamp to Section 17.6.13 "RTC TimeStamp Time Register 0", Section 17.6.14 "RTC TimeStamp Time Register 1" and Section 17.6.15 "RTC TimeStamp Date Register"                                                                                                                               |
|                       | Section 19. "Reinforced Safety Watchdog Timer (RSWDT)"                                                                                                                                                                                                                                                                             |
|                       | Removed all references to interrupt by modifying:                                                                                                                                                                                                                                                                                  |
|                       | - Figure 19-1 "Reinforced Safety Watchdog Timer Block Diagram"                                                                                                                                                                                                                                                                     |
|                       | - Section 19.2 "Embedded Characteristics"                                                                                                                                                                                                                                                                                          |
|                       | - Section 19.4 "Functional Description"                                                                                                                                                                                                                                                                                            |
|                       | - Section 19.5.2 "Reinforced Safety Watchdog Timer Mode Register" (bit WDFIEN now reserved)                                                                                                                                                                                                                                        |
|                       | Section 20. "Supply Controller (SUPC)"                                                                                                                                                                                                                                                                                             |
|                       | Corrected all occurrences of "SCLK" to "SLCK"                                                                                                                                                                                                                                                                                      |
|                       | Section 20.2 "Embedded Characteristics": bullet "A Supply Monitor Detection on VDDBU_SW Triggers a System Reset" changed to "A Zero-power Power-on-reset on VDDBU_SW Triggers a System Reset"                                                                                                                                      |
|                       | Section 20.4.8.1 "Supply Monitor Reset": updated second paragraph                                                                                                                                                                                                                                                                  |
| 24-Oct-16<br>(cont'd) | Section 20.4.9.1 "Force Wakeup": replaced "the FWUP pin must be low during at least one slow clock period to wake up the system" with "the FWUP pin must transition from high to low and remain low during at least one slow clock period to wake up the core power supply"                                                        |
|                       | Section 20.5 "Register Write Protection": removed "Supply Controller Wake-up Inputs Register" from list of protectable registers                                                                                                                                                                                                   |
|                       | Added sentence about write protection in Section 20.6.3 "Supply Controller Control Register", Section 20.6.4 "Supply Controller Supply Monitor Mode Register", Section 20.6.5 "Supply Controller Mode Register" and Section 20.6.6 "Supply Controller Wakeup Mode Register"                                                        |
|                       | Section 20.6.9 "System Controller Write Protection Mode Register": updated WPEN bit description                                                                                                                                                                                                                                    |
|                       | Figure 20-2 "Supply Monitor Status Bit and Associated Interrupt": added SMOS waveform                                                                                                                                                                                                                                              |
|                       | Changed "Low Level Detector" to "Negative Edge Detector" in Figure 20-4 "SAM4C16/8/4 Wakeup Sources" and Figure 20-5 "SAM4C32 Wakeup Sources"                                                                                                                                                                                      |
|                       | Section 21. "General Purpose Backup Registers (GPBR)"                                                                                                                                                                                                                                                                              |
|                       | Section 21.1 "Description": reworded parts related to tamper pins                                                                                                                                                                                                                                                                  |
|                       | Section 21.2 "Embedded Characteristics": added "Immediate Clear on Tamper Event" characteristic                                                                                                                                                                                                                                    |
|                       | Section 23. "Fast Flash Programming Interface (FFPI)"                                                                                                                                                                                                                                                                              |
|                       | Table 23-1 "Signal Description List": updated XIN information                                                                                                                                                                                                                                                                      |
|                       | Section 23.3.3 "Entering Parallel Programming Mode": deleted note on device clocking.                                                                                                                                                                                                                                              |
|                       | Figure 23-1 "16-bit Parallel Programming Interface": changed input source for XIN                                                                                                                                                                                                                                                  |
|                       | Section 39. "Segment Liquid Crystal Display Controller (SLCDC)"                                                                                                                                                                                                                                                                    |
|                       | Removed all information related to Register Write Protection, including SLCDC Write Protection Mode Register (SLCDC_WPMR) and SLCDC Write Protection Status Register (SLCDC_WPSR)                                                                                                                                                  |
|                       | Added Table 39-1 "List of Terms"                                                                                                                                                                                                                                                                                                   |

# **SAM4C SERIES**

Table 53-3: SAM4C Datasheet Rev. 11102G Revision History

| Doc. Rev.<br>11102G   | Changes                                                                                                                                                                                                            |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Section 40. "Analog-to-Digital Converter (ADC)"                                                                                                                                                                    |
|                       | Updated Figure 40-1 "Analog-to-Digital Converter Block Diagram"                                                                                                                                                    |
|                       | Reworked Section 40.5.5 "I/O Lines"                                                                                                                                                                                |
|                       | Section 40.7.18 "ADC Analog Control Register": updated FORCEREF and ONREF bit descriptions                                                                                                                         |
|                       | Section 46. "Electrical Characteristics"                                                                                                                                                                           |
| 24-Oct-16<br>(cont'd) | Reorganized Section 46.2 "Recommended Operating Conditions" and added Section 46.2.1 "Recommended Operating Conditions on Power Supply Inputs" and Section 46.2.2 "Recommended Power Supply Conditions at Powerup" |
|                       | Section 46.4.3 "SPI Characteristics": added introduction and Figure 46-3 "MISO Capture in Master Mode"                                                                                                             |
|                       | Section 46.4.3.1 "Maximum SPI Frequency": updated paragraph "Master Read Mode" (removed Atmel SPI DataFlash information)                                                                                           |
|                       | Table 46-1 "Absolute Maximum Ratings*": removed "VDDIN_AFE"; removed row "Voltage difference between two ground pins"                                                                                              |
|                       | Table 46-2 "Recommended DC Operating Conditions on Power Supply Inputs": added notes (1) and (4)                                                                                                                   |
|                       | Table 46-7 "I/O DC Characteristics": updated R <sub>PULLDOWN</sub> row                                                                                                                                             |
|                       | Updated Table 46-35 "Temperature Sensor Characteristics"                                                                                                                                                           |
|                       | Section 49. "Ordering Information"                                                                                                                                                                                 |
|                       | Reorganized Table 49-1 "Ordering Codes for SAM4C Devices".                                                                                                                                                         |
|                       | Removed column "Package Type" (Green is the only available package type now)                                                                                                                                       |

Table 53-4: SAM4C Datasheet Rev. 11102F Revision History

| Doc. Rev. |                                                                                                                                                                                                                       |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11102F    | Changes                                                                                                                                                                                                               |
|           | Added device SAM4C4C. Modifications made accordingly throughout the datasheet.                                                                                                                                        |
|           | Section 1. "Configuration Summary"                                                                                                                                                                                    |
|           | Updated Table 1-1 "Configuration Summary"                                                                                                                                                                             |
|           | Section 2. "Block Diagram"                                                                                                                                                                                            |
|           | Consolidated block diagrams into a single figure: Figure 2-1 "SAM4C Series Block Diagram"                                                                                                                             |
|           | Section 5. "Power Supply and Power Control"                                                                                                                                                                           |
|           | Updated Section 5.1.4.2 "Single Supply Operation with Backup Battery"                                                                                                                                                 |
|           | Modified Figure 5-1 "Power Domains", Figure 5-2 "Single Supply Operation", Figure 5-3 "Single Supply Operation with Backup Battery", Figure 5-4 "Single Power Supply using Battery and LCD Controller in Backup Mode" |
|           | Section 6. "Input/Output Lines"                                                                                                                                                                                       |
|           | Updated Section 6.9 "ERASE Pin"                                                                                                                                                                                       |
|           | Section 9. "Real-time Event Management"                                                                                                                                                                               |
|           | Updated Table 9-1 "Real-time Event Mapping List"                                                                                                                                                                      |
|           | Section 15. "Reset Controller (RSTC)"                                                                                                                                                                                 |
| 27-Mar-15 | Table 15-1 "Register Mapping": added note <sup>(1)</sup> to reset value of register RSTC_SR                                                                                                                           |
|           | Section 16. "Real-time Timer (RTT)"                                                                                                                                                                                   |
|           | Section 16.5.4 "Real-time Timer Status Register": updated bit descriptions                                                                                                                                            |
|           | Section 17. "Real-time Clock (RTC)"                                                                                                                                                                                   |
|           | Modified Figure 17-1 "RTC Block Diagram"                                                                                                                                                                              |
|           | Updated Section 17.5.7 "RTC Accurate Clock Calibration"                                                                                                                                                               |
|           | Section 18. "Watchdog Timer (WDT)"                                                                                                                                                                                    |
|           | Section 18.5.3 "Watchdog Timer Status Register": updated bit descriptions WDUNF and WDERR                                                                                                                             |
|           | Section 19. "Reinforced Safety Watchdog Timer (RSWDT)"                                                                                                                                                                |
|           | Updated Section 19.1 "Description"                                                                                                                                                                                    |
|           | Section 19.2 "Embedded Characteristics": removed characteristic "System safety level reinforced by means of an independent second watchdog timer"                                                                     |
|           | Section 20. "Supply Controller (SUPC)"                                                                                                                                                                                |
|           | Modified Figure 20-4 "SAM4C16/8/4 Wake-up Sources" and Figure 20-5 "SAM4C32 Wake-up Sources"                                                                                                                          |
|           | Updated Figure 20.4.9.2 "Wake-up Inputs" and added Figure 20-6 "Entering and Exiting Backup Mode with a WKUP pin"                                                                                                     |
|           | Section 21. "General Purpose Backup Registers (GPBR)"                                                                                                                                                                 |
|           | Updated Section 21.3.1 "General Purpose Backup Register x"                                                                                                                                                            |

Table 53-4: SAM4C Datasheet Rev. 11102F Revision History

| Doc. Rev.<br>11102F   | Changes                                                                                                                                                                                                                                                                                                          |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Section 22. "Enhanced Embedded Flash Controller (EEFC)"                                                                                                                                                                                                                                                          |
|                       | Added Figure 22-1 "Flash Memory Areas"                                                                                                                                                                                                                                                                           |
|                       | Modified Figure 22-3 "Code Read Optimization for FWS = 0" and Figure 22-4 "Code Read Optimization for FWS = 3"                                                                                                                                                                                                   |
|                       | Updated Section 22.2 "Embedded Characteristics", Section 22.4.3.2 "Write Commands" and Section 22.4.3.9 "User Signature Area"                                                                                                                                                                                    |
|                       | Section 22.5.2 "EEFC Flash Command Register": corrected FARG description for EPA command                                                                                                                                                                                                                         |
|                       | Section 22.5.3 "EEFC Flash Status Register": updated bit descriptions                                                                                                                                                                                                                                            |
|                       | Section 24. "Cortex-M Cache Controller (CMCC)"                                                                                                                                                                                                                                                                   |
|                       | Section 24.5.2 "Cache Controller Control Register", Section 24.5.3 "Cache Controller Status Register", Section 24.5.4 "Cache Controller Maintenance Register 0", Section 24.5.7 "Cache Controller Monitor Enable Register", Section 24.5.8 "Cache Controller Monitor Control Register": updated bit descriptions |
|                       | Section 24.5.6 "Cache Controller Monitor Configuration Register" and Section 24.5.7 "Cache Controller Monitor Enable Register": changed access from Write-only to Read/Write                                                                                                                                     |
|                       | Section 26. "Bus Matrix (MATRIX)"                                                                                                                                                                                                                                                                                |
|                       | Updated Section 26.8 "Register Write Protection"                                                                                                                                                                                                                                                                 |
|                       | Section 26.9.8 "Write Protection Status Register": updated WPVS bit description                                                                                                                                                                                                                                  |
|                       | Section 27. "Static Memory Controller (SMC)"                                                                                                                                                                                                                                                                     |
|                       | Updated Section 27.9.5 "Register Write Protection" and added information on write protection to Section 27.16.1 "SMC Setup Register", Section 27.16.2 "SMC Pulse Register", Section 27.16.3 "SMC Cycle Register" and Section 27.16.4 "SMC MODE Register"                                                         |
| 27-Mar-15<br>(cont'd) | Updated Section 27.10 "Scrambling/Unscrambling Function", Section 27.16.8 "SMC Write Protection Mode Register" and Section 27.16.9 "SMC Write Protection Status Register"                                                                                                                                        |
|                       | Section 29. "Clock Generator"                                                                                                                                                                                                                                                                                    |
|                       | Updated Section 29.5.6 "Main Clock Frequency Counter" and Section 29.5.7 "Switching Main Clock between the RC Oscillator and the Crystal Oscillator"                                                                                                                                                             |
|                       | Section 30. "Power Management Controller (PMC)"                                                                                                                                                                                                                                                                  |
|                       | Updated Section 30.14 "Main Clock Failure Detector"                                                                                                                                                                                                                                                              |
|                       | Section 30.19.8 "PMC Clock Generator Main Clock Frequency Register": updated MAINF bit description                                                                                                                                                                                                               |
|                       | Section 31. "Chip Identifier (CHIPID)"                                                                                                                                                                                                                                                                           |
|                       | Section 31.3.1 "Chip ID Register": added field 256K and modified size of field VERSION                                                                                                                                                                                                                           |
|                       | Section 32. "Parallel Input/Output Controller (PIO)"                                                                                                                                                                                                                                                             |
|                       | Modified Figure 32-1 "Block Diagram"                                                                                                                                                                                                                                                                             |
|                       | Updated Section 32.5.3 "Peripheral A or B or C or D Selection" and Section 32.6.32 "PIO Pad Pull-Down Status Register"                                                                                                                                                                                           |
|                       | Section 33. "Serial Peripheral Interface (SPI)"                                                                                                                                                                                                                                                                  |
|                       | Modified Figure 33-7 "Master Mode Flow Diagram"                                                                                                                                                                                                                                                                  |
|                       | Updated Section 33.7.3.5 "Peripheral Selection", Section 33.7.3.6 "SPI Peripheral DMA Controller (PDC)", and Section 33.7.3.8 "Peripheral Deselection without PDC"                                                                                                                                               |
|                       | Section 33.7.3 "Master Mode Operations": modified description of flags TDRE and TXEMPTY, and added Figure 33-5 "TDRE and TXEMPTY flag behavior"                                                                                                                                                                  |
|                       | Section 33.8.1 "SPI Control Register", Section 33.8.5 "SPI Status Register" and Section 33.8.9 "SPI Chip Select Register": updated bit descriptions                                                                                                                                                              |

Table 53-4: SAM4C Datasheet Rev. 11102F Revision History

| Doc. Rev.             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11102F                | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                       | Section 34. "Two-wire Interface (TWI)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | Updated Section 34.1 "Description"                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                       | Modified Figure 34.4 "Block Diagram", Figure 34-24 "Slave Mode Typical Application Block Diagram", Figure 34-25 "Read Access Ordered by a Master", Figure 34-26 "Write Access Ordered by a Master", Figure 34-27 "Master Performs a General Call", Figure 34-29 "Clock Synchronization in Write Mode", Figure 34-32 "Read Write Flowchart in Slave Mode"                                                                                                                                                     |
|                       | Replaced Section 34.5 "Application Block Diagram" with updated Section 34.5 "I/O Lines Description"                                                                                                                                                                                                                                                                                                                                                                                                          |
|                       | Section 34.8.5 "TWI Clock Waveform Generator Register" and Section 34.8.6 "TWI Status Register": updated bit descriptions                                                                                                                                                                                                                                                                                                                                                                                    |
|                       | In procedures, replaced "(Optional) Wait for the TXCOMP flag in TWI_SR before disabling the peripheral clock if required." with "(Only if peripheral clock must be disabled) Wait for the TXCOMP flag to be raised in TWI_SR."                                                                                                                                                                                                                                                                               |
|                       | Section 34.7.3.4 "Master Transmitter Mode": modified description of NACK                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                       | Section 35. "Universal Asynchronous Receiver Transmitter (UART)"                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                       | Modified Figure 35-2 "Baud Rate Generator"                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                       | Section 35.6.9 "UART Baud Rate Generator Register": updated CD bit description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | Section 36. "Universal Synchronous Asynchronous Receiver Transceiver (USART)"                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                       | Removed all references to bit RXIDLEV                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                       | Updated Section 36.5.1 "I/O Lines", Section 36.6.1 "Baud Rate Generator", Section 36.6.3.15 "Hardware Handshaking", Section 36.6.9 "Register Write Protection"                                                                                                                                                                                                                                                                                                                                               |
| 27-Mar-15<br>(cont'd) | Section 36.7.1 "USART Control Register", Section 36.7.3 "USART Mode Register", Section 36.7.6 "USART Interrupt Enable Register (SPI_MODE)", Section 36.7.8 "USART Interrupt Disable Register (SPI_MODE)", Section 36.7.10 "USART Interrupt Mask Register (SPI_MODE)", Section 36.7.11 "USART Channel Status Register", Section 36.7.12 "USART Channel Status Register", Section 36.7.16 "USART Receiver Time-out Register", Section 36.7.17 "USART Transmitter Timeguard Register": updated bit descriptions |
|                       | Updated Table 36-14 "Register Mapping"                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | Section 37. "Timer Counter (TC)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                       | Updated Section 37.1 "Description", Section 37.5.2 "Power Management", Section 37.5.3 "Interrupt Sources", Section 37.6.14.4 "Position and Rotation Measurement", Section 37.6.14.5 "Speed Measurement" and Section 37.6.16 "Register Write Protection"                                                                                                                                                                                                                                                      |
|                       | Section 37.6.14 "Quadrature Decoder": removed subsection "Missing Pulse Detection and Auto-correction"                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | Section 37.7.2 "TC Channel Mode Register: Capture Mode": in 'Name' line, replaced "(WAVE = 0)" with "(CAPTURE_MODE)"                                                                                                                                                                                                                                                                                                                                                                                         |
|                       | Section 37.7.3 "TC Channel Mode Register: Waveform Mode": in 'Name' line, replaced "(WAVE = 1)" with "(WAVEFORM_MODE)"                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | Section 37.7.5 "TC Counter Value Register", Section 37.7.6 "TC Register A", Section 37.7.7 "TC Register B", Section 37.7.8 "TC Register C": added 'IMPORTANT' note                                                                                                                                                                                                                                                                                                                                           |
|                       | Section 37.7.9 "TC Status Register", Section 37.7.19 "TC Write Protection Mode Register": updated bit descriptions                                                                                                                                                                                                                                                                                                                                                                                           |
|                       | Section 37.7.14 "TC Block Mode Register": removed AUTOC bit and MAXCMP field                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                       | Section 37.7.18 "TC QDEC Interrupt Status Register": removed MPE bit                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# **SAM4C SERIES**

Table 53-4: SAM4C Datasheet Rev. 11102F Revision History

| Doc. Rev.<br>11102F | Changes                                                                                                                                                                   |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 42. "Advanced Encryption Standard (AES)"                                                                                                                          |
|                     | Added Section 42.4.1 "AES Register Endianism"                                                                                                                             |
|                     | Section 42.5.6 "AES Interrupt Status Register": updated bit descriptions                                                                                                  |
|                     | Section 43. "Integrity Check Monitor (ICM)"                                                                                                                               |
|                     | Updated Section 43.5.1 "Overview", Section 43.5.4 "Using ICM as SHA Engine"                                                                                               |
| 27-Mar-15           | Section 43.5.2.2 "ICM Region Configuration Structure Member", Section 43.6.1 "ICM Configuration Register", Section 43.6.3 "ICM Status Register": updated bit descriptions |
| (cont'd)            | Section 45. "True Random Number Generator (TRNG)"                                                                                                                         |
|                     | Updated Section 45.5 "Functional Description" and Table 45-2 "Register Mapping"                                                                                           |
|                     | Section 46. "Electrical Characteristics"                                                                                                                                  |
|                     | Updated Table 46-1 "Absolute Maximum Ratings*" and Table 46-3 "Recommended Operating Conditions on Input Pins"                                                            |
|                     | Updated Figure 46-19 "Typical Current Consumption in Backup Mode for Configurations C and D"                                                                              |
|                     | Added footnotes <sup>(4)</sup> and <sup>(5)</sup> in Table 46-5 "I/O DC Characteristics"                                                                                  |
|                     | Updated VDDIN min. value in Table 46-41 "Programmable Voltage Reference Characteristics"                                                                                  |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History

| Doc. Rev. |                                                                                                                                                         |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11102E    | Changes                                                                                                                                                 |
|           | Added SAM4C32C and SAM4C32E devices. Modifications throughout datasheet for these devices.                                                              |
|           | Added USB Full-speed peripheral for SAM4C32E.                                                                                                           |
|           | "Features"                                                                                                                                              |
|           | In section "Safety", modified information on anti-tamper detection I/Os.                                                                                |
|           | Section 1. "Configuration Summary"                                                                                                                      |
|           | Added SAM4C32C and SAM4C32E devices.                                                                                                                    |
|           | Modified number of PIOs for SAM4C16C and SAM4C8C.                                                                                                       |
|           | Section 2. "Block Diagram"                                                                                                                              |
|           | All: Added pins WKUP[0:15]. Moved Dual Watchdog block out of backup zone. Added power supply for Segment LCD Controller.                                |
|           | Figure 2-1 "SAM4C16/8 100-pin Block Diagram": Added TRACESWO to TDO pin.                                                                                |
|           | Added Figure 2-2 "SAM4C32 100-pin Block Diagram" and Figure 2-3 "SAM4C32 144-pin Block Diagram".                                                        |
|           | Section 3. "Signal Description"                                                                                                                         |
|           | Table 3-1 "Signal Description List": Added section Supply Controller with WKUP0 and WKUP[1:15]. Added comment on ERASE signal. Removed PGMCK signal.    |
|           | Section 4. "Package and Pinout"                                                                                                                         |
| 06-Oct-14 | Added Section 4.2 "144-lead LQFP Package and Pinout".                                                                                                   |
|           | Section 5. "Power Supply and Power Control"                                                                                                             |
|           | Updated Table 5-1 "Power Supply Voltage Ranges".                                                                                                        |
|           | Modified Section 5.1.2 "LCD Voltage Regulator".                                                                                                         |
|           | Modified Section 5.1.3 "Automatic Power Switch".                                                                                                        |
|           | Modified Section 5.1.4 "Typical Powering Schematics".                                                                                                   |
|           | Removed Note (2) on ADC and LCD following Figure 5-2 "Single Power Supply".                                                                             |
|           | Removed Note (1) on ADC and LCD following Figure 5-3 "Single Supply with Backup Battery".                                                               |
|           | Removed Note (1) on ADC and LCD following Figure 5-4 "Single Power Supply using Battery and LCD Controller in Backup Mode".                             |
|           | Modified Section 5.1.4.3 "Single Power Supply using One Main Battery and LCD Controller in Backup Mode".                                                |
|           | Added Figure 5-6 "SAM4C32 Global Clock System".                                                                                                         |
|           | Updated Section 5.3.2 "Device Configuration after a Power Cycle when Booting from Flash Memory" and Section 5.3.3 "Device Configuration after a Reset". |
|           | Modified Note in Figure 5.5.                                                                                                                            |
|           | Updated Section 5.5.1.1 "Entering and Exiting Backup Mode" and Section 5.5.2.1 "Entering and Exiting Wait Mode".                                        |
|           | Table 5-2 "Low-power Mode Configuration Summary": Removed column Current Consumption and updated Notes below.                                           |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc Pov             | SAM4C Datasneet Rev. 11102E Revision History (Continued)                                                                                                                                                                                                                          |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Doc. Rev.<br>11102E | Changes                                                                                                                                                                                                                                                                           |
|                     | Section 6. "Input/Output Lines"                                                                                                                                                                                                                                                   |
|                     | Changed Section 6.3 title from Test Pin to "TST Pin".                                                                                                                                                                                                                             |
|                     | Section 6.7 "Shutdown (SHDN) Pin": removed sentence on SHDN pin controlling an external voltage regulator and/or power switch.                                                                                                                                                    |
|                     | Updated Section 6.9 "ERASE Pin".                                                                                                                                                                                                                                                  |
|                     | Section 7. "Product Mapping and Peripheral Access"                                                                                                                                                                                                                                |
|                     | Added Figure 7-3 "SAM4C32 Memory Mapping of CODE and SRAM Area" and Figure 7-5 "SAM4C32 Memory Mapping of the Peripherals Area".                                                                                                                                                  |
|                     | Updated Figure 7-6 "SAM4C32/C16/C8 Memory Mapping of External SRAM and External Devices Area".                                                                                                                                                                                    |
|                     | Section 8. "Memories"                                                                                                                                                                                                                                                             |
|                     | Updated Section 8.1.1 "Internal SRAM".                                                                                                                                                                                                                                            |
|                     | Added Table 8-1 "SAM4C Flash Size".                                                                                                                                                                                                                                               |
|                     | Updated Section 8.1.4.5 "Security Bit".                                                                                                                                                                                                                                           |
|                     | Updated Table 8-2 "Lock Bit Number" and Table 8-3 "General-purpose Nonvolatile Memory Bits".                                                                                                                                                                                      |
|                     | Updated Section 8.1.4.9 "SAM-BA Boot".                                                                                                                                                                                                                                            |
|                     | Added Section 8.1.5.4 "Sub-system 1 Start-up Time".                                                                                                                                                                                                                               |
|                     | Removed Section 8.2.1 "Static Memory Controller" from Section 8.2 "External Memories"                                                                                                                                                                                             |
|                     | Section 10. "System Controller"                                                                                                                                                                                                                                                   |
|                     | Updated Section 10.2.4 "Supply Monitor on VDDIO".                                                                                                                                                                                                                                 |
| 06-Oct-14           | Section 11. "Peripherals"                                                                                                                                                                                                                                                         |
|                     | Table 11-1 "Peripheral Identifiers": Added EFC1 (ID 7), PIOD (ID 13) and USB (ID 22).                                                                                                                                                                                             |
|                     | Table 11-4 "I/O Line Features Abbreviations": removed Medium Drive. Added Maximum Drive.                                                                                                                                                                                          |
|                     | Table 11-5 "Multiplexing on PIO Controller A (PIOA)", Table 11-6 "Multiplexing on PIO Controller B (PIOB)", Table 11-7 "Multiplexing on PIO Controller C (PIOC)", Table 11-8 "Multiplexing on PIO Controller D (PIOD)": modified Features column in all tables for all I/O lines. |
|                     | Section 12. "ARM Cortex-M4 Processor"                                                                                                                                                                                                                                             |
|                     | Corrected instruction in Section 12.5.3 "Power Management Programming Hints".                                                                                                                                                                                                     |
|                     | Updated Table 12-5 "Memory Region Shareability Policies".                                                                                                                                                                                                                         |
|                     | Updated Table 12-11 "Faults".                                                                                                                                                                                                                                                     |
|                     | Updated Table 12-41 "Memory Protection Unit (MPU) Register Mapping" with new register names for MPU_RASR_Ax and MPU_RBSR_Ax.                                                                                                                                                      |
|                     | Updated Table 12-31 "Mapping of Interrupts to the Interrupt Variables".                                                                                                                                                                                                           |
|                     | Section 12.9.1.13 "Configurable Fault Status Register": added LSPERR bit.                                                                                                                                                                                                         |
|                     | Section 14. "Boot Program"                                                                                                                                                                                                                                                        |
|                     | Updated Section 14.2 "Hardware and Software Constraints".                                                                                                                                                                                                                         |
|                     | Updated Section 14.4 "Device Initialization".                                                                                                                                                                                                                                     |
|                     | Added Section 14.5.3 "USB Device Port", Section 14.5.3.1 "Enumeration Process" and Section 14.5.3.2 "Communication Endpoints".                                                                                                                                                    |
|                     | Section 14.5.4 "In Application Programming (IAP) Feature": Corrected MC_FSR to EEFC_FSR.                                                                                                                                                                                          |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Table 53-5:         | SAM4C Datasneet Rev. 11102E Revision History (Continued)                                                                                                                    |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Doc. Rev.<br>11102E | Changes                                                                                                                                                                     |
|                     | Section 15. "Reset Controller (RSTC)"                                                                                                                                       |
|                     | Section 15.4.1 "Reset Controller Overview": changed events that that trigger assertion of reset signals by the RSTC. Changed VDD_REG_BU to VDDBU.                           |
|                     | Removed section "Brownout Manager".                                                                                                                                         |
|                     | Section 15.4.3.2 "Backup Reset": replaced "core_backup_reset" with "vddcore_nreset".                                                                                        |
|                     | Section 15.5.1 "Reset Controller Control Register": modified EXTRST description.                                                                                            |
|                     | Section 15.5.2 "Reset Controller Status Register": modified bit descriptions.                                                                                               |
|                     | Section 15.5.3 "Reset Controller Mode Register": modified ERSTL bit description.                                                                                            |
|                     | Section 16. "Real-time Timer (RTT)"                                                                                                                                         |
|                     | Modified Section 16.4 "Functional Description".                                                                                                                             |
|                     | Section 16.5.1 "Real-time Timer Mode Register": modified RTPRES description.                                                                                                |
|                     | Section 16.5.2 "Real-time Timer Alarm Register": modified ALMV description.                                                                                                 |
|                     | Section 16.5.3 "Real-time Timer Value Register": added notes.                                                                                                               |
|                     | Section 17. "Real-time Clock (RTC)"                                                                                                                                         |
|                     | Section 17.5.7 "RTC Accurate Clock Calibration"; modified paragraph on calibration circuitry. Added paragraph on clock calibration correction.                              |
|                     | Section 17.6.2 "RTC Mode Register": modified descriptions of NEGPPM, HIGHPPM and THIGH bits.                                                                                |
|                     | Added Section 17.6.17 "RTC Write Protection Mode Register".                                                                                                                 |
|                     | Section 18. "Watchdog Timer (WDT)"                                                                                                                                          |
| 06-Oct-14           | Modified Figure 18-2 "Watchdog Behavior".                                                                                                                                   |
|                     | Section 19. "Reinforced Safety Watchdog Timer (RSWDT)"                                                                                                                      |
|                     | Added Windowed Watchdog in Section 19.2 "Embedded Characteristics" and Section 19.4 "Functional Description".                                                               |
|                     | Modified Figure 19-2 "Watchdog Behavior".                                                                                                                                   |
|                     | Section 19.5.2 "Reinforced Safety Watchdog Timer Mode Register": added notes.                                                                                               |
|                     | Section 20. "Supply Controller (SUPC)"                                                                                                                                      |
|                     | Section 20.4.2 "Slow Clock Generator": updated information on entering Bypass mode using OSCBYPASS and XTSALSEL bits.                                                       |
|                     | Section 20.4.4 "Segmented LCD Voltage Regulator Control": changed the section name and aligned references to SLCD and SLCD Controller in the text. Updated content.         |
|                     | Section 20.4.6 "Supply Monitor": Supply Monitor sampling mode, power reduction factor: replaced incorrect values of 32, 256 or 2048 by the correct values of 2, 16 and 128. |
|                     | Figure 20-4 "SAM4C16/8 Wake-up Sources": modified to show that wake-up input detectors are based on edges. Added Figure 20-5 "SAM4C32 Wake-up Sources".                     |
|                     | Section 20.4.9.1 "Force Wake-up": corrected bit name from FWUP to FWUPS in 2nd paragraph.                                                                                   |
|                     | Section 20.4.9.2 "Wake-up Inputs": corrected polarity bit name from WKUPPL to WKUPT.                                                                                        |
|                     | Section 20.4.9.3 "Low-power Debouncer Inputs (Tamper Detection Pins)": added information on SAM4C32 devices. Corrected register names for WKUPTx bits and LPDBCCLR bit.     |
|                     | Section 20.6.5 "Supply Controller Mode Register": changed OSCBYPASS bit description.                                                                                        |
|                     | Section 20.6.8 "Supply Controller Status Register": updated to bit descriptions as 'cleared on read' where applicable. Updated the bit description for WKUPIS = 1.          |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc. Rev.<br>11102E | Changes                                                                                                                                                                                                                                                                                    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 22. "Enhanced Embedded Flash Controller (EEFC)"                                                                                                                                                                                                                                    |
|                     | Number of GPNVM bits changed to 3 for SAM4C32.                                                                                                                                                                                                                                             |
|                     | Added information on dual-plane configuration available for SAM4C32.                                                                                                                                                                                                                       |
|                     | Section 26. "Bus Matrix (MATRIX)"                                                                                                                                                                                                                                                          |
|                     | Table 26-1 "List of Bus Matrix Masters": Added Master 7. Added corresponding registers to Table 26-8 "Register Mapping".                                                                                                                                                                   |
|                     | Table 26-2 "List of Bus Matrix Slaves": Added Slave 8. Added corresponding registers to Table 26-8 "Register Mapping".                                                                                                                                                                     |
|                     | Table 26-3 "Matrix 0 Master to Slave Access": Added Master 7 and Slave 8.                                                                                                                                                                                                                  |
|                     | Section 26.9.4 "System I/O Configuration Register": Added bits SYSIO10 and SYSIO11.                                                                                                                                                                                                        |
|                     | Section 27. "Static Memory Controller (SMC)"                                                                                                                                                                                                                                               |
|                     | Section 27.2 "Embedded Characteristics": added bullet for Byte Write or Byte Select Lines                                                                                                                                                                                                  |
|                     | Table 27-1 "I/O Line Description": updated with latch enables                                                                                                                                                                                                                              |
|                     | Table 27-2 "Static Memory Controller (SMC) Multiplexed Signals": completed table with relevant information.                                                                                                                                                                                |
|                     | Added text and figures for 16-bit memory connections in Section 27.6 "External Memory Mapping", Section 27.7.1 "Data Bus Width", Section 27.7.2 "Byte Write or Byte Select Access", Section 27.9 "Standard Read and Write Protocols" and Section 27.10 "Scrambling/Unscrambling Function". |
|                     | Table 27-5 "Reset Values of Timing Parameters": Modified reset values.                                                                                                                                                                                                                     |
|                     | Section 27.16.4 "SMC MODE Register": added BAT bit.                                                                                                                                                                                                                                        |
|                     | Section 29. "Clock Generator"                                                                                                                                                                                                                                                              |
|                     | Section 29.2 "Embedded Characteristics": removed "Write Protected Regsiters".                                                                                                                                                                                                              |
| 06-Oct-14           | Figure 29-1 "Clock Generator Block Diagram" and Figure 29-4 "Dividers and PLL Block Diagram" Updated for clarit                                                                                                                                                                            |
|                     | Added Section 29.5.5 "Bypassing the Main Crystal Oscillator".                                                                                                                                                                                                                              |
|                     | Added Section 29.5.6 "Switching Main Clock between the Main RC Oscillator and Fast Crystal Oscillator".                                                                                                                                                                                    |
|                     | Section 29.6.1 "Divider and Phase Lock Loop Programming": introduced the notion that the user must wait for a delay of two SLCK clock cycles between the disable command and the actual disable of the PLL. Removed 'LOCK from step 4.                                                     |
|                     | Section 30. "Power Management Controller (PMC)"                                                                                                                                                                                                                                            |
|                     | Modified Section 30.2 "Embedded Characteristics".                                                                                                                                                                                                                                          |
|                     | Figure 30-1: Updated for clarity, relocate on/off switch for usb and pck.                                                                                                                                                                                                                  |
|                     | Added Figure 30-2 "General Clock Block Diagram (USB-equipped devices)" for SAM4C32.                                                                                                                                                                                                        |
|                     | Section 30.11 "Main Processor Fast Startup": Updated for clarity.                                                                                                                                                                                                                          |
|                     | Section 30.14 "Main Clock Failure Detector": Updated for clarity.                                                                                                                                                                                                                          |
|                     | Section 30.15 "Slow Crystal Clock Frequency Monitor": added "The SEL4/SEL8/SEL12 bits of PMC_OCR must be cleared".                                                                                                                                                                         |
|                     | Section 30.16 "Programming Sequence": Updated for clarity.                                                                                                                                                                                                                                 |
|                     | Section 30.19 "Power Management Controller (PMC) User Interface": corrected PMC_SR reset value.                                                                                                                                                                                            |
|                     | Section 30.19.7 "PMC Clock Generator Main Oscillator Register": added note to MOSCXTBY bit description.                                                                                                                                                                                    |
|                     | Section 30.19.8 "PMC Clock Generator Main Clock Frequency Register": Updated MAINF and MAINFRDY bit descriptions.                                                                                                                                                                          |
|                     | Section 30.19.9 "PMC Clock Generator PLLA Register": updated MULA bit description.                                                                                                                                                                                                         |
|                     | Section 30.19.10 "PMC Clock Generator PLLB Register": changed SRCB bit description. Changed MULB bit description.                                                                                                                                                                          |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc. Rev.<br>11102E | Changes                                                                                                                                                                          |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 31. "Chip Identifier (CHIPID)"                                                                                                                                           |
|                     | Table 31-1 "SAM4C Chip ID Registers": Updated with new devices.                                                                                                                  |
|                     | Section 31.3.1 "Chip ID Register": "NVPSIZ: Nonvolatile Program Memory Size": Changed information in row for Value 8.                                                            |
|                     | Changed "ARCH: Architecture Identifier" bit information.                                                                                                                         |
|                     | Section 32. "Parallel Input/Output (PIO3) Controller"                                                                                                                            |
|                     | 'PIO clock" and "PIO controller clock' replaced by 'peripheral clock' throughout.                                                                                                |
|                     | 'MCK' and 'mck' replaced by 'peripheral clock' throughout.                                                                                                                       |
|                     | Removed section "External Interrupt Lines".                                                                                                                                      |
|                     | Updated Figure 32-2 "I/O Line Control Logic".                                                                                                                                    |
|                     | Section 32.5.1 "Pull-up and Pull-down Resistor Control": Added information on setting pull-up and pull-down.                                                                     |
|                     | Section 32.5.3 "Peripheral A or B or C or D Selection": Added information on products that do not have A, B, C and D peripherals.                                                |
|                     | Section 32.5.11 "Programmable I/O Drive": Corrected list of configurable pads.                                                                                                   |
|                     | Section 32.6.38 "PIO Additional Interrupt Modes Mask Register": Updated bit description.                                                                                         |
|                     | Modified Section 32.6.48 "PIO I/O Drive Register" (was PIO I/O Drive Register 1).                                                                                                |
|                     | Removed section "PIO I/O Drive Register 2".                                                                                                                                      |
|                     | Updated Table 32-3 "Register Mapping" for Drive Registers changes.                                                                                                               |
|                     | Section 33. "Serial Peripheral Interface (SPI)"                                                                                                                                  |
|                     | 'MCK' replaced by 'peripheral clock' throughout.                                                                                                                                 |
| 06-Oct-14           | Section 33.2 "Embedded Characteristics": Reworked list.                                                                                                                          |
| 00-00:-14           | Reworked Figure 33-1 "Block Diagram", Figure 33-3 "SPI Transfer Format (NCPHA = 1, 8 bits per transfer)" and Figure 33-4 "SPI Transfer Format (NCPHA = 0, 8 bits per transfer)". |
|                     | Modified Section 33.7.3 "Master Mode Operations".                                                                                                                                |
|                     | Section 33.7.3.6 "SPI Peripheral DMA Controller (PDC)", section "Transfer Size": under "Fixed mode" replaced "8-bit to 16-bit data" with "9-bit to 16-bit data".                 |
|                     | Section 33.8.2 "SPI Mode Register": Modified DLYBCS description.                                                                                                                 |
|                     | Section 33.8.9 "SPI Chip Select Register": Added register addresses. Updated CSNAAT bit description. Updated descriptions of bits SCBR, DLYBS, and DLYBCT.                       |
|                     | Section 34. "Two-wire Interface (TWI2)"                                                                                                                                          |
|                     | 'MCK' replaced by 'peripheral clock' throughout.                                                                                                                                 |
|                     | Table 34-1 "Atmel TWI Compatibility with I2C Standard": Clock synchronization added as supported feature.                                                                        |
|                     | Section 34.7.3.3 "Programming Master Mode": Added Note after section. Removed references to TWIHS.                                                                               |
|                     | Section 34.7.3.7 "Using the Peripheral DMA Controller (PDC)": Modified "Data Transmit with the PDC" and "Data Receive with the PDC".                                             |
|                     | "Clock Synchronization in Write Mode": At end of last sentence, changed "in Read mode" to "in Write mode".                                                                       |
|                     | Section 34.7.3.5 "Master Receiver Mode": Removed reference to clock stretching in the "Warning". (clock stretching is a slave-only mechanism)                                    |
|                     | Figure 34-11 "Master Read Wait State with Multiple Data Bytes": Changed title and figure to remove references to clock stretching reference (slave-only mechanism)               |
|                     | Section 34.7.5.4 "Receiving Data": Removed reference to TWI_THR.                                                                                                                 |
|                     | "Clock Stretching Sequence": Added section which refers only to TWI_THR.                                                                                                         |
|                     | "Clock Synchronization/Stretching" Changed the section name and updated.                                                                                                         |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc. Rev.<br>11102E | Changes                                                                                                                                                                                                                                                                                                                            |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 35. "Universal Asynchronous Receiver Transmitter (UART)"                                                                                                                                                                                                                                                                   |
|                     | 'MCK' replaced by 'peripheral clock' throughout.                                                                                                                                                                                                                                                                                   |
|                     | Section 36. "Universal Synchronous Asynchronous Receiver Transmitter (USART)"                                                                                                                                                                                                                                                      |
|                     | 'MCK' replaced by 'peripheral clock' throughout.                                                                                                                                                                                                                                                                                   |
|                     | Section 36.2 "Embedded Characteristics": Added 'Digital Filter on Receive Line' bullet                                                                                                                                                                                                                                             |
|                     | Updated Figure 36-1 "USART Block Diagram".                                                                                                                                                                                                                                                                                         |
|                     | Removed table "SPI Operating Mode".                                                                                                                                                                                                                                                                                                |
|                     | Section 36.6.1 "Baud Rate Generator": updated 4th paragraph and figure.                                                                                                                                                                                                                                                            |
|                     | Updated information on RXIDLEV bit in Section 36.6.3.2 "Manchester Encoder" and Section 36.7.21 "USART Manchester Configuration Register".                                                                                                                                                                                         |
|                     | Updated Figure 36-36 "Example of RTS Drive with Timeguard".                                                                                                                                                                                                                                                                        |
|                     | Table 36-7 "Possible Values for the Fi/Di Ratio": in top row, replaced "774" with "744".                                                                                                                                                                                                                                           |
|                     | Section "Transmit Character Repetition": updated 3rd paragraph.                                                                                                                                                                                                                                                                    |
|                     | Section "Disable Successive Receive NACK": updated last sentence.                                                                                                                                                                                                                                                                  |
|                     | Section 36.6.7.5 "Character Transmission": INACK replaced by WRDBT.                                                                                                                                                                                                                                                                |
|                     | Table 36-14 "Register Mapping": US_MAN reset value corrected to 0x30011004.                                                                                                                                                                                                                                                        |
|                     | Section 36.7.3 "USART Mode Register": Updated USART_MODE, USCLKS and PAR field descriptions. Added note on MAX_ITERATION field to DSNACK bit description.                                                                                                                                                                          |
|                     | Section 36.7.4 "USART Mode Register (SPI_MODE)": Deleted CHMODE filed description and added CLKO bit.                                                                                                                                                                                                                              |
| 06-Oct-14           | Updated ENDRX, ENDTX, TXBUFE, and RXBUFF bit descriptions in Section 36.7.5 "USART Interrupt Enable Register", Section 36.7.6 "USART Interrupt Enable Register (SPI_MODE)", Section 36.7.7 "USART Interrupt Disable Register", Section 36.7.9 "USART Interrupt Mask Register" and Section 36.7.11 "USART Channel Status Register". |
|                     | Updated RXRDY, TXRDY, TXEMPTY, ITER and CTSIC bit descriptions in Section 36.7.11 "USART Channel Status Register".                                                                                                                                                                                                                 |
|                     | Updated RXRDY, TXRDY, and TXEMPTY bit descriptions in Section 36.7.12 "USART Channel Status Register (SPI_MODE)"                                                                                                                                                                                                                   |
|                     | Section 36.7.18 "USART FI DI RATIO Register": FI_DI_RATIO field now 11 bits wide and updated description.                                                                                                                                                                                                                          |
|                     | Section 37. "Timer Counter (TC)"                                                                                                                                                                                                                                                                                                   |
|                     | 'MCK' replaced by 'peripheral clock' throughout.                                                                                                                                                                                                                                                                                   |
|                     | Added Section 37.6.14.6 "Missing Pulse Detection and Auto-correction".                                                                                                                                                                                                                                                             |
|                     | Section 37.7.14 "TC Block Mode Register": Removed FILTER bit (register bit 19 now reserved). Added AUTOC bit and MAXCMP field.                                                                                                                                                                                                     |
|                     | Section 37.7.18 "TC QDEC Interrupt Status Register": Added MPE bit.                                                                                                                                                                                                                                                                |
|                     | Section 39. "Segment Liquid Crystal Display Controller (SLCDC)"                                                                                                                                                                                                                                                                    |
|                     | 'SCLK' replaced by 'SLCK' throughout.                                                                                                                                                                                                                                                                                              |
|                     | Updated Section 39.5.2 "Power Management".                                                                                                                                                                                                                                                                                         |
|                     | In Section 39.5 "Product Dependencies", removed section "Number of Segments and Commons".                                                                                                                                                                                                                                          |
|                     | Revised Section 39.6.7 "Disabling the SLCDC" (was "Disable Sequence").                                                                                                                                                                                                                                                             |
|                     | Section 39.8.8 "SLCDC Interrupt Mask Register": Modified access to Read-only.                                                                                                                                                                                                                                                      |
|                     | Updated DIS bit descriptions.                                                                                                                                                                                                                                                                                                      |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Changes                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 40. "Analog-to-Digital Converter (ADC)"                                                                                                                                                                             |
| Replaced references to 'MCK' with 'peripheral clock' in text and figures.                                                                                                                                                   |
| Section 40.1 "Description"": corrected name of register for ONREF and FORCEREF bits from ADC_SR to ADC_ISR.                                                                                                                 |
| Figure 40-1 "Analog-to-Digital Converter Block Diagram": added bus clock. Added ADC Clock output from Control Logic block.                                                                                                  |
| Added Table 40-2 "Peripheral IDs" and Table 40-3 "I/O Lines".                                                                                                                                                               |
| Renamed Figure 40-4 from GOVRE and OVREx Flag Behavior to "EOCx, GOVRE and OVREx Flag Behavior".                                                                                                                            |
| Corrected ADC_SR to ADC_ISR in Figure 40-3 "EOCx and DRDY Flag Behavior" and Figure 40-4 "EOCx, GOVRE and OVREx Flag Behavior".                                                                                             |
| Modified warning below Figure 40-4 "EOCx, GOVRE and OVREx Flag Behavior".                                                                                                                                                   |
| Section 40.6.6 "Sleep Mode and Conversion Sequencer": removed description of ADC channel use on an application board (3 paragraphs).                                                                                        |
| In Figure 40-6 "Non-optimized Temperature Conversion" to Figure 40-11 "Digital Averaging Function Waveforms on Single Trigger Event, Non-interleaved": added note on ADC_SEL.                                               |
| Section 40.7.5 "ADC Channel Disable Register": modified warning below bit description.                                                                                                                                      |
| Section 40.7.11 "ADC Interrupt Status Register": updated all bit descriptions with information on status. Corrected COMPE bit name and description; changed 'error' to 'event'. Modified ENDRX and RXBUFF bit descriptions. |
| Added addresses for all registers.                                                                                                                                                                                          |
| Section 41. "Advanced Encryption Standard (AES)"                                                                                                                                                                            |
| Updated Section 41.4.4.3 "If AES_MR.LOD = 1"                                                                                                                                                                                |
| Updated Figure 41-4 "PDC transfer with AES_MR.LOD = 1".                                                                                                                                                                     |
| Updated Section 41.4.5 "Galois/Counter Mode (GCM)".                                                                                                                                                                         |
| Section 41.5.2 "AES Mode Register": Updated PROCDLY bit description.                                                                                                                                                        |
| Section 41.5.3 "AES Interrupt Enable Register", Section 41.5.4 "AES Interrupt Disable Register", Section 41.5.5 "AES Interrupt Mask Register", Section 41.5.6 "AES Interrupt Status Register": added TAGRDY bit.            |
| Section 42. "Integrity Check Monitor (ICM)"                                                                                                                                                                                 |
| Updated Section 42.1 "Description".                                                                                                                                                                                         |
| Renamed Figure 42-1 "Four-region Monitoring Example" (was "Integrity Check Monitor Integrated in the System").                                                                                                              |
| Inserted Table 42-1 "Peripheral IDs".                                                                                                                                                                                       |
| Section 42.5.1.2 "ICM Region Configuration Structure Member": Corrected configuration value descriptions for bits RHIEN, DMIEN, BEIEN, WCIEN, ECIEN and SUIEN.                                                              |
| Added Section 45. "USB Full-Speed Interface (USBFS)".                                                                                                                                                                       |
| (continued on next page)                                                                                                                                                                                                    |
|                                                                                                                                                                                                                             |

Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc. Rev.<br>11102E | Changes                                                                                                                                                                                                                                                                                |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 46. "Electrical Characteristics"                                                                                                                                                                                                                                               |
|                     | Table 46-1 "Absolute Maximum Ratings*": added 144-lead LQFP package                                                                                                                                                                                                                    |
|                     | Table 46-2 "Recommended Operating Conditions on Power supply Inputs": changed min value of VDDLCD. modified column "Conditions" for all parameters. Added notes at end of table.                                                                                                       |
|                     | Updated Table 46-4 "Recommended Thermal Operating Conditions".                                                                                                                                                                                                                         |
|                     | Table 46-7 "Input Characteristics": added mention of voltage reference to VDDIO in paragraph preceding table.                                                                                                                                                                          |
|                     | Updated Table 46-8 "SPI Timings".                                                                                                                                                                                                                                                      |
|                     | Modified min values in Table 46-9 "SMC Read Signals - NRD Controlled (READ_MODE = 1)", Table 46-10 "SMC Read Signals - NCS Controlled (READ_MODE = 0)", Table 46-11 "SMC Write Signals - NWE Controlled (WRITE_MODE = 1)" and Table 46-12 "SMC Write NCS Controlled (WRITE_MODE = 0)". |
|                     | Modified min and max values in Table 46-13 "USART SPI Timings".                                                                                                                                                                                                                        |
|                     | Modified max values in Table 46-18 "LCD Buffers Characteristics".                                                                                                                                                                                                                      |
|                     | Table 46-21 "VDDIO Supply Monitor": added Note (2). Removed figure "VDDIO Supply Monitor".                                                                                                                                                                                             |
|                     | Improved definition of parameters and modified equations and figures in Section 46.5.11 "32.768 kHz Crystal Oscillator" and Section 46.5.12 "3 to 20 MHz Crystal Oscillator".                                                                                                          |
|                     | Table 46-33 "Temperature Sensor Characteristics": modified condition of parameter V <sub>T</sub> settling time.                                                                                                                                                                        |
|                     | Table 46-35 "ADC Power Supply Characteristics": modified typ for supply voltage range (VDDIN).                                                                                                                                                                                         |
|                     | Table 46-36 "ADC Voltage Reference Input Characteristics (ADVREF Pin)": modified min value of V <sub>ADVREF</sub>                                                                                                                                                                      |
|                     | Figure 46-15 "Simplified Acquisition Path": removed capacitor CPAD.                                                                                                                                                                                                                    |
|                     | Table 46-41 "Programmable Voltage Reference Characteristics": modified condition for V <sub>ADVREF</sub>                                                                                                                                                                               |
| 06-Oct-14           | Added Section 46.6.2.2 "SAM4C32 Flash Wait States and Operating Frequency".                                                                                                                                                                                                            |
| 06-Oct-14           | Added Table 46-48 "SAM4C32 Typical Current Consumption Values for Backup Mode Configurations A and B" and Figure 46-17 "Typical Current Consumption in Backup Mode for Configurations A and B".                                                                                        |
|                     | Added Table 46-50 "SAM4C32 Typical Current Consumption Values for Backup Mode Configurations C and D" and Figure 46-19 "Typical Current Consumption in Backup Mode for Configurations C and D".                                                                                        |
|                     | Updated Section 46.7.2.1 "Wait Mode Configuration".                                                                                                                                                                                                                                    |
|                     | Updated Table 46-51 "SAM4C16/8 Typical Current Consumption in Wait Mode".                                                                                                                                                                                                              |
|                     | Added Table 46-52 "SAM4C32 Typical Current Consumption in Wait Mode".                                                                                                                                                                                                                  |
|                     | Added Table 46-54 "SAM4C32 Typical Sleep Mode Current Consumption Versus Frequency". Added Figure 46-22 "Typical Current Consumption in Sleep Mode".                                                                                                                                   |
|                     | Section 46.7.4 "Active Mode Power Consumption": modified information on sub-system frequencies in bullets.                                                                                                                                                                             |
|                     | Updated Table 46-55 "SAM4C16/8 Test Setup 1 Current Consumption". Added Table 46-56 "SAM4C32 Test Setup 1 Current Consumption" and Figure 46-24 "Typical Current Consumption in Active Mode (Test Setup 1)".                                                                           |
|                     | Updated Table 46-57 "SAM4C8/16 Test Setup 2 Current Consumption". Added Table 46-58 "SAM4C32 Test Setup 2 Current Consumption" and Figure 46-25 "Typical Current Consumption in Active Mode (Test Setup 2)".                                                                           |
|                     | Updated Table 46-59 "SAM4C8/16 Test Setup 3 Current Consumption". Added Table 46-60 "SAM4C32 Test Setup 3 Current Consumption" and Figure 46-26 "Typical Current Consumption in Active Mode (Test Setup 3)".                                                                           |
|                     | Updated Table 46-61 "SAM4C8/16 Test Setup 4 Current Consumption". Added Table 46-62 "SAM4C32 Test Setup 4 Current Consumption" and Figure 46-27 "Typical Current Consumption in Active Mode (Test Setup 4)".                                                                           |
|                     | Updated Table 46-63 "SAM4C8/16 Test Setup 5 Current Consumption". Added Table 46-64 "SAM4C32Test Setup 5 Current Consumption" and Figure 46-28 "Typical Current Consumption in Active Mode (Test Setup 5)".                                                                            |
|                     | Section 47. "Mechanical Characteristics"                                                                                                                                                                                                                                               |
| ı                   | Added Section 47.2 "144-lead LQFP Package".                                                                                                                                                                                                                                            |
|                     | . Tada assist the first add East t donage.                                                                                                                                                                                                                                             |

# Table 53-5: SAM4C Datasheet Rev. 11102E Revision History (Continued)

| Doc. Rev.<br>11102E | Changes                                                                                                                                                                                                                               |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Section 49. "Ordering Information"                                                                                                                                                                                                    |
|                     | Updated Table 49-1 "Ordering Codes for SAM4C Devices".                                                                                                                                                                                |
|                     | Section 50. "SAM4C16/8 Errata Revision A (MRL A) Parts"                                                                                                                                                                               |
| 06-Oct-14           | Removed erratum on SUPC: LCD End of Frame Disable Does Not Work.                                                                                                                                                                      |
|                     | Added Section 50.5.2 "RSWDT Windowing Mode", Section 50.7.1 "Unpredictable Software Behavior When Entering Sleep Mode", Section 50.8.1 "CORE 1 Systick Counter Erratic Behavior" and Section 50.9.1 "SRCB Bit in CKGR_PLLB Register". |
|                     | Added Section 51. "SAM4C16/8 Errata Revision B (MRL B) Parts".                                                                                                                                                                        |
|                     | Added Section 52. "SAM4C32 Errata Revision A (MRL A) Parts".                                                                                                                                                                          |

# Table 53-6: SAM4C Datasheet Rev. 11102D Revision History

| Doc. Rev.<br>11102D | Changes                                                                                                                                        |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Apr-14           | Section 46. "Electrical Characteristics"                                                                                                       |
|                     | Table 46-1 "Absolute Maximum Ratings*": removed junction temperature.                                                                          |
|                     | Table 46-21 "VDDIO Supply Monitor": modified min and max values for parameter ACC.                                                             |
|                     | Table 46-26 "4/8/12 MHz RC Oscillators Characteristics": modified conditions for ACC4, ACC8 and ACC12. Modified max values for ACC8 and ACC12. |
|                     | Figure 45-18 "Measurement Setup for Configuration C and D": added note below figure.                                                           |
|                     | Table 46-49 "SAM4C16/8 Typical Current Consumption Values for Backup Mode Configurations C and D": modified 'Conditions' column to VDDIO.      |
|                     | Table 46-59 "SAM4C8/16 Test Setup 3 Current Consumption": modified values for 128-bit Flash Access, Cache Enabled columns.                     |
|                     | Section 50. "SAM4C16/8 Errata Revision A (MRL A) Parts"                                                                                        |
|                     | Added erratum on Flash Memory: "Flash: Incorrect Flash Read May Occur Depending on VDDIO Voltage and Flash Wait State"                         |

# Table 53-7: SAM4C Datasheet Rev. 11102C Revision History

| Doc. Rev.<br>11102C | Changes                                                                                              |
|---------------------|------------------------------------------------------------------------------------------------------|
|                     | Table 5-2 "Low-power Mode Configuration Summary": modified notes <sup>(4)</sup> and <sup>(5)</sup> . |
|                     | Section 46. "Electrical Characteristics"                                                             |
|                     | Removed section 45.5.17.2 '10-bit ADC with Averager'.                                                |
|                     | Table 46-65 "Power Consumption on VDDCORE(1)": all consumption values modified except AES.           |
|                     | Removed section 45.7.6 'Low-power Mode Wake-up Time'.                                                |

# Table 53-8: SAM4C Datasheet Rev. 11102B 02-Dec-13 Revision History

| Doc. Rev.<br>11102B | Changes                                                                                                                                                                                                                                                            |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02-Dec-13           | Removed preliminary status.                                                                                                                                                                                                                                        |
|                     | Section 46. "Electrical Characteristics"                                                                                                                                                                                                                           |
|                     | Table 46-16 "LCD Voltage Regulator Characteristics": Changed min and max values for V <sub>VDDLCD</sub> 'Output voltage accuracy' parameter. Added new characteristic d <sub>VOUT</sub> /d <sub>VDDIN</sub> 'VDDLCD variation with VDDIN' with typ and max values. |
|                     | Table 46-18 "LCD Buffers Characteristics": Changed min, typ and max values for parameter $Z_{OUT}$ 'Buffer output impedance'. Changed convergence value and max value for $t_r$ / $t_f$ 'Rising or falling time'.                                                  |
|                     | Table 46-26 "4/8/12 MHz RC Oscillators Characteristics": Modified conditions for ACC4, ACC8 and ACC12. Modified max values for ACC8 and ACC12.                                                                                                                     |
|                     | Table 46-31 "PLLA Characteristics": modified t <sub>ON</sub> 'Startup time'. Added new parameter t <sub>LOCK</sub> 'Lock time'.                                                                                                                                    |
|                     | Table 46-41 "Programmable Voltage Reference Characteristics": Modified ACC 'reference voltage accuracy' min and max values and added conditions. Modified max value of T <sub>C</sub> 'Temperature coefficient'.                                                   |
|                     | Table 46-42 "Programmable Voltage Reference Selection Values": all ADVREF values modified.                                                                                                                                                                         |
|                     | Section 50. "SAM4C16/8 Errata Revision A (MRL A) Parts"                                                                                                                                                                                                            |
|                     | Added erratum on EFC: "EEFC: Erase Sector (ES) Command Cannot be Performed if a Subsector is Locked (ONLY in Flash sector 0)"                                                                                                                                      |

# Table 53-9: SAM4C Datasheet Rev. 11102A 15-Oct-13 Revision History

| Doc. Rev. |             |
|-----------|-------------|
| 11102A    | Changes     |
| 15-Oct-13 | First issue |

# SAM4C SERIES

## The Microchip Web Site

Microchip provides online support via our web site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Customer Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to http://www.microchip.com/pcn and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

## **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



Architecture:

ATSAM4C = ARM Cortex-M4 CPU

Flash Size:

32 = 2 x 1024 Kb 16 = 1024 Kb 8 = 512 Kb 4 = 256 Kb

Pin Count:

C = 100 E = 144

Mask Revision:

A or B

Package:

A = QFP

Temperature Range:

 $U = -40^{\circ}C$  to +85°C (Industrial)

Package Thickness:

Blank = Standard T = Thin

Carrier Type:

Blank = Standard Packaging (tube or tray) R = Tape and Reel<sup>(1)</sup>

## Example:

ATSAM4C32CA-AUTR = ARM Cortex-A4 microcontroller, 2x1024 Kb Flash, 100 pins, QFP package, Industrial (-40°C to +85°C) temperature, Thin package, Tape & Reel

Tape and Reel identifier only appears in the Note 1: catalog part number description. This identi-fier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

Small form-factor packaging options may be

available. Please check www.microchip.com/packaging for small-form factor package availability, or contact your local Sales Office.

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-9795-0

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamlQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.



# Worldwide Sales and Service

### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX

Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Tel: 281-894-5983
Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen

Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820