# SIEMENS

## **ICs for Consumer Electronics**

SRC-Scan Rate Converter SDA 9255

Data Sheet 1998-02-01

#### Edition 1998-02-01

This edition was realized using the software system FrameMaker®

#### Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation, Balanstraße 73, 81541 München

© Siemens AG 8.2.98. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

For questions on technology, delivery and prices please contact the Semiconductor Group Offices in Germany or the Siemens Companies and Representatives worldwide (see address list).

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Siemens Office, Semiconductor Group.

Siemens AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

# Components used in life-support devices or systems must be expressly authorized for such purpose!

Critical components<sup>1</sup> of the Semiconductor Group of Siemens AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Semiconductor Group of Siemens AG.

- 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.
- 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.

# SIEMENS

# **ICs for Consumer Electronics**

Scan Rate Converter SDA 9255

Data Sheet 1998-02-01

| SDA 9255<br>Revision History:    |                                 | Current Version: 1998-02-01                  |
|----------------------------------|---------------------------------|----------------------------------------------|
| Previous Version:                |                                 | 1997-07-01                                   |
| Page<br>(in previous<br>Version) | Page<br>(in current<br>Version) | Subjects (major changes since last revision) |
|                                  |                                 | Definition of N.C. pins                      |
|                                  |                                 |                                              |

#### **Data Classification**

#### **Maximum Ratings**

Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

#### **Recommended Operating Conditions**

Under this conditions the functions given in the circuit description are fulfilled. Nominal conditions specify mean values expected over the production spread and are the proposed values for interface and application. If not stated otherwise, nominal values will apply at  $T_A = 25^{\circ}$ C and the nominal supply voltage.

#### Characteristics

The listed characteristics are ensured over the operating range of the integrated circuit.

#### Edition 1998-02-01

Published by Siemens AG, Semiconductor Group Copyright © Siemens AG 1997. All rights reserved. Terms of delivery and right to change design reserved.

| Table of                                                                                                                                                                     | f Contents Pa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | age                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| <b>1</b><br>1.1<br>1.2<br>1.3<br>1.4<br>1.5                                                                                                                                  | Overview<br>Features<br>General Description<br>Pin Configuration<br>Pin Description<br>Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 5<br>. 5<br>. 6<br>. 7<br>. 8                                                                |
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br>2.4<br>2.4<br>2.4.1<br>2.4.2<br>2.4.3<br>2.4.4<br>2.5<br>2.6<br>2.7<br>2.7.1<br>2.7.2<br>2.7.3<br>2.7.4 | System Description         Input Data Formats         Output Data Formats         Input Timing and Parameter         Delay of Vertical Input Synchronization Signal         Number of Active Lines of an Input Field         Number of Not Active Lines of an Input Field         Not Active Pixels of Input Field         Output Timing and Parameter         Number of Not Active Lines of Output Field         Number of Not Active Lines of Output Field         Number of Not Active Pixels of Output Field         Number of Not Active Pixels of Output Field         Number of Not Active Pixels of Output Field         VOUT, HOUT and HREF Signal Length         Output Synchronization Raster and Interlaced Output Signal         Motion Adaptive Temporal Noise Reduction         Digital Vertical Zooming and Panning         I <sup>2</sup> C Bus         I <sup>2</sup> C-Bus Slave Address         I <sup>2</sup> C-Bus Commands         Detailed Description | . 9<br>. 9<br>10<br>11<br>12<br>12<br>13<br>14<br>15<br>16<br>17<br>21<br>23<br>23<br>25<br>26 |
| <b>3</b><br>3.1<br>3.2                                                                                                                                                       | Absolute Maximum RatingsRecommended Operating ConditionsCharacteristics (Assuming Recommended Operating Conditions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32<br>33<br><b>34</b>                                                                          |
| 4                                                                                                                                                                            | Application Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 35                                                                                             |
| <b>5</b><br>5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9                                                                                                      | Waveforms<br>Input Timing of the SDA 9255 (HSINP = 0)<br>Output Timing of the SDA 9255<br>Internal Vertical Synchronization Signal (VSINP = 0)<br>Example for Not Active Input Register<br>Example for Not Active Output Register<br>Example for Not Active Output Pixels<br>Timing for HOUT Signal<br>Timing for VOUT Signal<br>Timing for HREF Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 36<br>37<br>37<br>38<br>38<br>39<br>39<br>40<br>40                                             |

#### **Table of Contents**

| Table of | of Contents                            | Page |
|----------|----------------------------------------|------|
| 5.10     | Example for INTERLACED Signal          | 41   |
| 5.11     | I <sup>2</sup> C-Bus Timing START/STOP | 41   |
| 5.12     | I <sup>2</sup> C-Bus Timing DATA       | 42   |
| 5.13     | Timing Diagram Clock                   | 42   |
| 6        | Package Outlines                       | 43   |

# SIEMENS

## SRC-Scan Rate Converter

#### 1 Overview

#### 1.1 Features

- 100/120 Hz interlaced scan conversion
- Data format 4:1:1
- On chip field memory
- Digital vertical zooming
- Digital vertical panning
- Motion adaptive temporal noise reduction, field based
- Still field
- Color difference input data representation 2's complement or unsigned
- Color difference output data representation 2's complement or unsigned
- Sync Generation for backend IC
- I<sup>2</sup>C-Bus control (400 kHz)
- P-MQFP-64 package
- $5 V \pm 5 \%$  supply voltage

#### 1.2 General Description

The SDA 9255 is a new component of the Siemens MEGAVISION<sup>®</sup> IC set. The SDA 9255 comprises some of the functionalities of the MEGAVISION<sup>®</sup> IC's SDA 9220 (Memory Sync Controller) and SDA 9254 (Triple TV-SAM plus Noise Reduction) and can therefore be used as a low cost digital featurebox.

| Туре     | Ordering Code | Package     |
|----------|---------------|-------------|
| SDA 9255 | Q67101-H5190  | P-MQFP-64-1 |



**CMOS** 

#### **1.3 Pin Configuration**



#### 1.4 Pin Description

| Pin No.                | Name            | Туре  | Description                                                                                                                                                                                                                         |
|------------------------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2,8,24,26,41,55,<br>57 | V <sub>SS</sub> | S     | Supply voltage ( $V_{SS} = 0 V$ )                                                                                                                                                                                                   |
| 9,25,40,56             | V <sub>DD</sub> | S     | Supply voltage ( $V_{DD} = 5 \text{ V}$ )                                                                                                                                                                                           |
| 42,,49                 | YIN0 7          | I/TTL | Data input Y ( <b>see data format</b> )                                                                                                                                                                                             |
| 36,,39                 | UVIN4 7         | I/TTL | Data input UV ( <b>see data format</b> )                                                                                                                                                                                            |
| 30                     | SYNCEN          | I/TTL | Synchronization enable input                                                                                                                                                                                                        |
| 31                     | RESET           | I/TTL | System reset. The RESET input is low active.<br>In order to ensure correct operation a "Power<br>On Reset" must be performed. The RESET<br>pulse must have a minimum duration of two<br>clock periods of the system clock (LL2CLK). |
| 23                     | HIN             | I/TTL | H-Sync input                                                                                                                                                                                                                        |
| 22                     | VIN             | I/TTL | V-Sync input                                                                                                                                                                                                                        |
| 21                     | SDA             | I/O   | I <sup>2</sup> C-Bus data line                                                                                                                                                                                                      |
| 20                     | SCL             | I     | I <sup>2</sup> C-Bus clock line                                                                                                                                                                                                     |
| 19                     | TESTIN          | I/TTL | Test input, connect to $V_{SS}$ for normal operation                                                                                                                                                                                |
| 18                     | TESTEN          | I/TTL | Test enable input, connect to $V_{SS}$ for normal operation                                                                                                                                                                         |
| 13,,10                 | UVOUT4 7        | O/TTL | Data output UV (see data format)                                                                                                                                                                                                    |
| 7,,3,1,64,63           | YOUT0 7         | O/TTL | Data output Y ( <b>see data format</b> )                                                                                                                                                                                            |
| 62                     | HREF            | O/TTL | Horizontal active video output                                                                                                                                                                                                      |
| 61                     | VOUT            | O/TTL | V-Sync output                                                                                                                                                                                                                       |
| 60                     | HOUT            | O/TTL | H-Sync output                                                                                                                                                                                                                       |
| 59                     | INTERLACED      | O/TTL | Interlace signal for AC coupled vertical deflection                                                                                                                                                                                 |
| 58,51                  | LL2CLK          | I/TTL | System clock                                                                                                                                                                                                                        |
| 50                     | TEST            | I/TTL | Test input, connect to $V_{SS}$ for normal operation                                                                                                                                                                                |
| 27,28,29,<br>52,53,54  | TESTO 49        | 0     | Do not connect, Pins have to be left open                                                                                                                                                                                           |
| 14,15,16,17            | TESTO 03        | 0     | Not used output stages, do not connect to any other driver, $V_{\rm SS}$ or $V_{\rm DD}$ ; Pins can be left open                                                                                                                    |
| 32,33,34,35            | TESTI 03        | 1     | Input stages (internal pull-down); Pins can be left open                                                                                                                                                                            |

S: supply, I: input, O: output, TTL: digital (TTL)

#### 1.5 Block Diagram



Figure 2

#### 2 System Description

The device generates at its output an opportune sequence of 100/120 Hz fields ( $\alpha\alpha\beta\beta$ ) [50/60 Hz frames ( $\alpha\beta$ )] derived by processing the field A or B which is stored in one internal field memory. The fields can be noise reduced and vertically zoomed.

Additionally the device generates a vertical sync pulse, a horizontal sync pulse and a horizontal reference signal (horizontal active video output) in phase with the output data. Furthermore an interlace signal for AC coupled vertical deflection is available.

#### 2.1 Input Data Formats

The SDA 9255 accepts at the input side the following input format (relations of Y : (B-Y) : (R-Y) : 4 : 1 : 1). The representation of the samples of the chrominance signal is programmable as positive dual code (unsigned) or two's complement code (TWOIN, TWOOUT, subaddress  $00_{H}$ , **see description of I<sup>2</sup>C Bus**).

| Data<br>Pin | SDA 9255        | 5               |                 |                 |
|-------------|-----------------|-----------------|-----------------|-----------------|
| YIN7        | Y <sub>07</sub> | Y <sub>17</sub> | Y <sub>27</sub> | Y <sub>37</sub> |
| YIN6        | Y <sub>06</sub> | Y <sub>16</sub> | Y <sub>26</sub> | Y <sub>36</sub> |
| YIN5        | Y <sub>05</sub> | Y <sub>15</sub> | Y <sub>25</sub> | Y <sub>35</sub> |
| YIN4        | Y <sub>04</sub> | Y <sub>14</sub> | Y <sub>24</sub> | Y <sub>34</sub> |
| YIN3        | Y <sub>03</sub> | Y <sub>13</sub> | Y <sub>23</sub> | Y <sub>33</sub> |
| YIN2        | Y <sub>02</sub> | Y <sub>12</sub> | Y <sub>22</sub> | Y <sub>32</sub> |
| YIN1        | Y <sub>01</sub> | Y <sub>11</sub> | Y <sub>21</sub> | Y <sub>31</sub> |
| YIN0        | Y <sub>00</sub> | Y <sub>10</sub> | Y <sub>20</sub> | Y <sub>30</sub> |
| UVIN7       | U <sub>07</sub> | U <sub>05</sub> | U <sub>03</sub> | U <sub>01</sub> |
| UVIN6       | U <sub>06</sub> | U <sub>04</sub> | U <sub>02</sub> | U <sub>00</sub> |
| UVIN5       | V <sub>07</sub> | V <sub>05</sub> | V <sub>03</sub> | V <sub>01</sub> |
| UVIN4       | V <sub>06</sub> | V <sub>04</sub> | V <sub>02</sub> | V <sub>00</sub> |

X<sub>AB</sub>: X: signal component, A: sample number, B: bit number

The amplitude resolution for each input signal component is 8 Bit, the maximum clock frequency is 27 MHz.

#### 2.2 Output Data Formats

| Data<br>Pin |                 |                 |                 |                 |
|-------------|-----------------|-----------------|-----------------|-----------------|
| YOUT7       | Y <sub>07</sub> | Y <sub>17</sub> | Y <sub>27</sub> | Y <sub>37</sub> |
| YOUT6       | Y <sub>06</sub> | Y <sub>16</sub> | Y <sub>26</sub> | Y <sub>36</sub> |
| YOUT5       | Y <sub>05</sub> | Y <sub>15</sub> | Y <sub>25</sub> | Y <sub>35</sub> |
| YOUT4       | Y <sub>04</sub> | Y <sub>14</sub> | Y <sub>24</sub> | Y <sub>34</sub> |
| YOUT3       | Y <sub>03</sub> | Y <sub>13</sub> | Y <sub>23</sub> | Y <sub>33</sub> |
| YOUT2       | Y <sub>02</sub> | Y <sub>12</sub> | Y <sub>22</sub> | Y <sub>32</sub> |
| YOUT1       | Y <sub>01</sub> | Y <sub>11</sub> | Y <sub>21</sub> | Y <sub>31</sub> |
| YOUT0       | Y <sub>00</sub> | Y <sub>10</sub> | Y <sub>20</sub> | Y <sub>30</sub> |
| UVOUT7      | U <sub>07</sub> | U <sub>05</sub> | U <sub>03</sub> | U <sub>01</sub> |
| UVOUT6      | U <sub>06</sub> | U <sub>04</sub> | U <sub>02</sub> | U <sub>00</sub> |
| UVOUT5      | V <sub>07</sub> | V <sub>05</sub> | V <sub>03</sub> | V <sub>01</sub> |
| UVOUT4      | V <sub>06</sub> | V <sub>04</sub> | V <sub>02</sub> | V <sub>00</sub> |

X<sub>AB</sub>: X: signal component, A: sample number, B: bit number

#### 2.3 Input Timing and Parameter

The SDA 9255 has five input signals:

| HIN     | Pin 23                             | Horizontal synchronization signal - low or high active |
|---------|------------------------------------|--------------------------------------------------------|
| VIN     | Pin 22                             | Vertical synchronization signal - low or high active   |
| SYNCEN  | Pin 30                             | Enable signal for HIN and VIN signal, low active       |
| YIN0 7  | Pin 42, 43, 44, 45, 46, 47 ,48, 49 | Luminance input                                        |
| UVIN4 7 | Pin 36, 37, 38, 39                 | Chrominance input                                      |

The SDA 9255 includes a V-Sync delay block. This is implemented to make sure that the field identification is working correctly. This is briefly described below.

The phase relation of the incoming horizontal synchronization signal (HIN) and the incoming data for HSINP = 0 and VSINP = 0 is shown in figure 7 (see chapter 5.1, Input Timing of the SDA 9255 (HSINP = 0)). The SDA 9255 needs the synchronization enable input (SYNCEN) which is used to gate HIN and VIN. This is implemented for frontends which are working with 13.5 MHz and a large output delay time for H-Sync and

V-Sync (e.g. Intermetall VPC3200A, output delay: 35 ns). For this application the half system clock (13.5 MHz) from the frontend should be provided at this pin. In case the frontend is working at 27.0 MHz with sync signals whose delay time are smaller than 25 ns, this input can be set to low level (SYNCEN =  $V_{SS}$ ) (e.g. Siemens SDA 9257, SDA 9206, output delay: 25 ns).

Thus the falling edge of HIN signal is detected when the SYNCEN input is low. The incoming HIN (and VIN) is sampled with the system clock (LL2CLK = 27.0 MHz). The register value HSDLY and MCNAPIP (subaddress  $0B_H$  and  $0C_H$ , **see description of I<sup>2</sup>C Bus**) have to be adjusted in the way that the distance from the falling edge of the HIN to the first active pixel is correct. The half, quarter and eighth system clock is also shown in this diagram. They are generated inside the SDA 9255. The half system clock (LL\_CLK = 13.5 MHz) is used to sample the incoming YUV data and run some blocks inside the SDA 9255. The quarter system clock (LH\_CLK = 6.75 MHz) is used to run some blocks inside the SDA 9255. The eighth system clock (LQ\_CLK = 3.375 MHz) is used to synchronize the 4:1:1 input data stream. The setting of the register HSDLY and MCNAPIP is explained in **chapter 1**.

The SDA 9255 has a fixed number of active pixels per input line. It is fixed to 720 luminance pixels and 180 chrominance pixels.

#### 2.3.1 Delay of Vertical Input Synchronization Signal

In order to have always the same raster of the vertical and horizontal synchronization signal inside the SDA 9255 it is possible to shift the V-Sync signal. The subaddress  $09_H$  of the SDA 9255 (VSDLY, **see description of I<sup>2</sup>C Bus**) controls the shift of the V-Sync. The user has to know the input sync raster and then the user can adjust the VSDLY register value in the way that the field identify circuit inside the SDA 9255 can work properly. The adjustment of the V-Sync can be done in steps of 32 clock periods (LL2CLK). Thus the delay is also dependent on the system clock frequency. The formula to calculate the delay is shown below.

where:

VIN: Incoming V-Sync at pin 22; VSDLY: is the register value

VS\_int: Internal V-Sync

 $T_{LL2CLK}$ : System clock period (e.g 1/27.0 MHz = 37.04 ns)

The initial delay (7 ... 11 system clocks) is caused by flip-flops at the input. This delay is not a fixed number, because a quarter of the system clock (LH\_CLK) is used to set the delay. The phase of the LH\_CLK is dependent on the RESET and the SYNCEN (see figure 7).

An example shows figure 9 (see chapter 5.3, Internal Vertical Synchronization Signal (VSINP = 0)). In this example the falling edge of the VIN signal of field A is at 35  $\mu$ s and the falling edge of the VS\_int signal is at 16  $\mu$ s (both signals are related to the falling

edge of the previous HS\_int, compare **chapter 1**). Thus the sampling points of the field identify circuit (marked in the diagram with "a" and "b") have uniform distances to the falling edge of the VS\_int.

The falling edge of the VIN signal of field B is at 3  $\mu$ s and the falling edge of the VS\_int signal is at 48  $\mu$ s (related to the falling edge of the previous HIN). Here the sampling points have also uniform distances to the falling edge of the VS\_int signal. The user should adjust this value carefully. Dependent on the input mode of the frontend circuit the integration time of the V-Sync can change. For non-standard signals, for instance, a shorter integration time may be chosen. The internal V-Sync (VS\_int) must have the falling edge at line 2 for field A. All the other settings (NALIP ...) are dependent on this internal V-Sync. The default setting of the VSDLY is 3A<sub>H</sub>. This corresponds to a delay of about 69  $\mu$ s (58 (= 3A<sub>H</sub>) \* 32 \* 37 ns), which suits for the clock sync generator SDA 9257 and SDA 9206.

#### 2.3.2 Number of Active Lines of an Input Field

The subaddress  $0A_H$  (AL, **see description of I<sup>2</sup>C Bus**) is used to adjust the number of active lines per input and output field. It is independent of the MODE10050 in subaddress  $00_H$ . The register value AL has to be chosen in the following way:

AL = 
$$\frac{\text{Number of lines per field} - 2}{2}$$
; e.g.  $\left(\frac{288 - 2}{2} = 143\right)$ 

#### 2.3.3 Number of Not Active Lines of an Input Field

Due to the fact that the SDA 9255 stores only the active field in the field memory, it requires the information of the start of the active field and the active line. A not-active-line counter (NALIP, subaddress  $0B_H$ , **see description of I<sup>2</sup>C Bus**) starts counting the incoming H-Syncs when it detects a falling edge of the VS\_int signal. If VS\_int is adjusted as recommended in the explanation of subaddress  $09_H$  then the calculation of the NALIP value can be done in the following way:

NALIP = first active line of field A - 5 (e.g. 23 - 5 = 18)

In figure 10 (see chapter 5.4, Example for Not Active Input Register) an example for NALIP = 18 is shown. As you can see for field A 21 H-Syncs are counted and for field B 22 H-Syncs are counted. If NALIP is set to '0' line 5 is the first active line of field A and line 318 the first active line of field B (318 - 5 = 313). The difference between first active line of field B and field A should be:

$$\delta$$
 = (No.lines per frame DIV 2) + 1; e.g.  $\delta$  = 625 DIV 2 + 1 = 313

#### 2.3.4 Not Active Pixels of Input Field

In the SDA 9255 an H-Sync delay circuit is implemented. The output of this block is the HS\_int. The distance of the incoming H-Sync (HIN, falling edge for HSINP = 0) and the active data is adjustable by the HSDLY register value and the MCNAPIP register value (subaddress  $0B_H$  and  $0C_H$ , **see description of I<sup>2</sup>C Bus**). With the HSDLY register the delay of the external (HIN) to the internal H-Sync (HS\_int) is adjustable.

DELAY (HIN to HS\_int) = (HSDLY \*64 + 4)  $*T_{LL2CLK}$ 

This internal H-Sync (HS\_int) is fed to the memory control unit. The MCNAPIP (memory controller not active pixel at input) is used to adjust the distance to the active line in steps of one system clock period. So the MCNAPIP is used to set the phase of the internal generated clocks LL\_CLK, LH\_CLK and LQ\_CLK.

DELAY (HS\_int to active data) = (MCNAPIP + 61) \* T<sub>LL2CLK</sub>

The total distance of the falling edge of the incoming H-Sync (HIN, falling edge for HSINP = 0) to the active data of the line is:

DELAY (HIN to active data) = (HSDLY \* 64 + MCNAPIP + 65) \* T<sub>LL2CLK</sub>

In the formula above you can see that the first active pixel occurs 65 system clocks after the falling edge of the HIN signal, if HSDLY and MCNAPIP are set to zero.

In the figure 7 (see chapter 5.1, Input Timing of the SDA 9255 (HSINP = 0)) the input timing of the SDA 9255 is shown. The luminance and chrominance data are coming with half the system clock speed (e.g. 13.5 MHz). The SDA 9255 accepts the YIN data every second edge of the LL2CLK clock; in the SDA 9255 the luminance and chrominance data are sampled with the rising edge of the internal LL\_CLK, which is half the system clock (e.g. 13.5 MHz). At the position of the first active pixel the phase of the half system clock (LL\_CLK = 13.5 MHz), the quarter system clock (LH\_CLK = 6.75 MHz) and the eighth system clock (LH\_CLK = 3.375 MHz) is always as shown in the diagram. The LL\_CLK is used for sampling the incoming data. The LQ\_CLK is used to synchronize the 4:1:1 data stream.

#### 2.4 Output Timing and Parameter

The SDA 9255 has six output signals:

| HOUT       | Pin 60                       | Horizontal synchronization signal - high active |
|------------|------------------------------|-------------------------------------------------|
| VOUT       | Pin 61                       | Vertical synchronization signal - high active   |
| HREF       | Pin 62                       | Horizontal active video output                  |
| INTERLACED | Pin 59                       | Interlace signal                                |
| YOUT0 7    | Pin 7, 6, 5, 4, 3, 1, 64, 63 | Luminance output                                |
| UVOUT4 7   | Pin 13, 12, 11, 10           | Chrominance output                              |

There are different modes of output synchronization raster possible. The data output signal of the SDA 9255 (YOUT, UVOUT and HREF) are fed to the digital-to-analog converter. The timing of the output signals is given in figure 8 (**see chapter 5.2, Output Timing of the SDA 9255**).

#### 2.4.1 Number of Not Active Lines of Output Field

The register values NALOP and NAPOP are used to set the position of the active output field on the screen. To do this the register value to align the not active lines (NALOP, subaddress  $0D_H$ , **see description of I<sup>2</sup>C Bus**) and the register value to align the not active pixels (NAPOP, subaddress  $0E_H$ , **see description of I<sup>2</sup>C Bus**) for the output signal are available.

To change the vertical position of the picture on the screen the NALOP register can be utilized. The NALOP register (not active lines for output) is used to adjust the number of not active output lines in steps of two lines in case of 100/120 Hz interlaced and in steps of four lines in case of 50/60 Hz proscan. To calculate the first active output line the following formula can be used:

for MODE10050 = 0 ==> 100/120 Hz interlaced: FAOPL = NALOP \* 2 + 3 for MODE10050 = 1 ==> 50/60 Hz proscan: FAOPL = NALOP \* 4 + 5

where

FAOPL: The first active output line

NAL\_OP: Register value

The maximum value for the first active line is 65 for 100/120 Hz and 129 for 50/60 Hz.

In figure 11 (see chapter 5.5, Example for Not Active Output Register) an example for the setting of the NALOP register is shown. The synchronization output (HOUT,

VOUT, HREF) signals are high active. In the example the register value is 10 and the mode is '0' (100/120 Hz/interlaced).

So line 23 is the first active output line.

For proper operation the number of not active lines at output side plus the number of active lines have to be smaller than the total number of lines. The following formula should be true.

NALOP \* 2 + AL \* 2 + 3  $\leq$  (No. of lines per frame) DIV 2 (e.g. 312)

where

AL: Register value NALOP: Register value

#### 2.4.2 Number of Not Active Pixels of Output Field

To change the horizontal position of the picture on the screen the NAPOP register value can be utilized. The not active pixels for output register (NAPOP) is used to adjust the number of not active output pixels of a line. The register value is multiplied by '4' and has an initial value of  $9 \dots 12$  (HSODLY = 0), depending on the MCNAPIP setting (subaddress  $0B_H$  and  $0C_H$ , **see description of I<sup>2</sup>C Bus**).

FAOPP = NAPOP  $* 4 + 9 \dots 12 - \text{HSODLY} = 0$ FAOPP = NAPOP  $* 4 + (-163) \dots (-160)$ ; HSODLY = 1 is equal to : FAOPP = NAPOP  $* 4 + 9 \dots 12 - 172 * \text{HSODLY}$ where FAOPP: The first active output pixel after rising edge of HOUT NAPOP: Register value HSODLY: Register value

The time from the rising edge of the HOUT signal to the first active output pixel can be calculated in the following way:

$$t_{NAPOP} = (NAPOP * 4 + 9 ... 12) * t_{LL2CLK}; HSODLY = 0$$
  
 $t_{NAPOP} = (NAPOP * 4 + (-163) ... (-160)) * t_{LL2CLK}; HSODLY = 1$ 

where

 $t_{NAPOP}$ : Time from rising edge of HOUT to first active output pixel

*t*<sub>LL2CLK</sub> : System clock period (e.g. 1/27 MHz)

figure 12 (see chapter 5.6, Example for Not Active Output Pixels) shows the effect of the register NAPOP.

#### 2.4.3 VOUT, HOUT and HREF Signal Length

The length of the output synchronization signals (HOUT, VOUT) is fixed. The HOUT signal is active high with a length of 32 system clocks (27.0 MHz) which corresponds to a length of 1.185  $\mu$ s. The VOUT signal is also active high with a length of 2 output lines. So in case of PAL B/G the active high period of the VOUT lasts for 64  $\mu$ s (**see figure 13, Timing for HOUT Signal and figure 14, Timing for VOUT Signal**).

The HOUT signal of the SDA 9255 can be delayed by a fixed value of 172 system clocks (27.0 MHz) by setting the HSODLY bit of subaddress  $0F_H$  to '1'(see description of I<sup>2</sup>C Bus). The number of active pixels per line is constant 720 pixels. The HREF output signal (pin 62) indicates the active part of the output lines. The length is also constant (720 system clocks). During the vertical and horizontal blanking period this signal is low. The timing is shown in figure 15 (see chapter 5.9, Timing for HREF Signal). The chrominance output format is like the output format as described in chapter 1.

#### 2.4.4 Output Synchronization Raster and Interlaced Output Signal

The output synchronization and data raster in 100/120 Hz mode can be set by the MODESYNC register value (subaddress  $01_H$ , **see description of I<sup>2</sup>C Bus**). In case of MODE10050 = 1 (50/60 Hz pro-scan mode) this register value has no effect.

The interlaced signal INTERLACED (pin 59) is a control signal which may be used to control an AC coupled vertical deflection unit. If the MODESYNC register value (subaddress  $01_H$ , **see description of I<sup>2</sup>C Bus**) is set to AABB mode, where field 2 and 3 have to be shifted down (MODESYNC = 10). For this the interlaced register INTL (subaddress  $0D_H$  and  $0E_H$ , **see description of I<sup>2</sup>C Bus**) must be set to 0110. In figure 16 (**see chapter 5.10, Example for INTERLACED Signal**) an example for the INTL register value is shown. Bit zero defines the output for the first field (field A); bit one defines the output for the second field (field A); bit two defines the output of the third field (field B); bit three defines the output of the fourth field (field B). So if the bit is set to zero then the output is low and if the bit is set to one then the output is high. For DC coupled vertical deflection the INTERLACED signal is not required.

#### 2.5 Motion Adaptive Temporal Noise Reduction



#### Figure 3 Block Diagram of Noise Reduction

The diagram above shows a block diagram of the motion adaptive noise reduction. The noise reduction in the luminance path has the same structure as the noise reduction in the chrominance path. Subaddresses  $02_H$  and  $03_H$  (NRKF0, NRKF1, NRKF2, NRKF3, **see description of I<sup>2</sup>C Bus**) are used to align the filter coefficients of the noise reduction IIR filter. Four different k-factors NRKF0 ... 3 can be modified which are fed to the multiplier of the IIR filter. Depending on the output of the motion detection for noise reduction (MDFORNR) the corresponding k-factor NRKF0 ... 3 is used for the IIR filter (**see the table below**).

# Table 1MDFORNR and Corresponding k-Factor

| MDFORNR | k-Factor | Mode         |
|---------|----------|--------------|
| 0       | NRKF0    | Still        |
| 1       | NRKF1    | Quasi still  |
| 2       | NRKF2    | Quasi motion |
| 3       | NRKF3    | Motion       |

For NRKF0 ... 3 values between 0 and 7 can be chosen. The following table shows the theoretical amount of noise reduction dependent on the applied k-factor.

| Table  | 2            |              |        |          |
|--------|--------------|--------------|--------|----------|
| Filter | Coefficients | Dependent of | on the | k-Factor |

| k-Factor | Amount of NR |
|----------|--------------|
| 0        | 0 dB         |
| 1        | 1.1 dB       |
| 2        | 2.2 dB       |
| 3        | 3.4 dB       |
| 4        | 4.8 dB       |
| 5        | 6.4 dB       |
| 6        | 8.5 dB       |
| 7        | 11.8 dB      |

The subaddresses  $04_{H}$ ,  $05_{H}$  and  $06_{H}$  (MDNRTH0, MDNRTH1, MDNRTH2,

**see description of I<sup>2</sup>C Bus**) are used to align the motion detection for noise reduction (MDFORNR). The sensitivity of the motion detection is influenced by changing the threshold levels of the motion values. A rough block diagram of the motion detection for noise reduction is shown below.



#### Figure 4 Block Diagram of Motion Detection for Noise Reduction

The input signals for the motion detection for noise reduction are the just incoming luminance signal (YIN) and the already noise reduced luminance signal on one field delay (DYIN). Both signals are fed to a subtractor, followed by a low pass filter. This filter can be bypassed by setting the NRHF bit (**see description subaddress 08<sub>H</sub>, Bit 0**) to '0'. The absolute value is calculated and given to a limiter block. The output signal is fed to the threshold block, where the value is quantized by using the 3 threshold values MDNRTH0, MDNRTH1 and MDNRTH2. The quantization characteristic of the threshold block is shown by the following table and diagram.

| Table 3      |          |         |
|--------------|----------|---------|
| Quantization | Table of | MDFORNR |

| Input Value   | Output | Mode         |
|---------------|--------|--------------|
| 0 (TH0 – 1)   | 0      | Still        |
| TH0 (TH1 – 1) | 1      | Quasi still  |
| TH1 (TH2 – 1) | 2      | Quasi motion |
| TH2 31        | 3      | Motion       |



#### Figure 5 Quantization Characteristic of MDFORNR

The following table shows an example for noise reduction settings. These five settings could be implemented and the customer can choose, which he prefers. For example, to have a subjective impression of medium noise reduction of the picture, you have to set the k-factors: NRKF0 = 4, NRKF1 = 3, NRKF2 = 2, NRKF3 = 0 and MDNRTH0 = 4, MDNRTH1 = 8 and MDNRTH2 = 12.

# Table 4Example for Noise Reduction Settings

|           | Amount of Noise Reduction |          |        |        |       |  |  |  |  |  |
|-----------|---------------------------|----------|--------|--------|-------|--|--|--|--|--|
| Parameter | No                        | Slightly | Medium | Strong | Heavy |  |  |  |  |  |
| NRKF0     | 0                         | 3        | 4      | 7      | 7     |  |  |  |  |  |
| NRKF1     | 0                         | 2        | 3      | 4      | 5     |  |  |  |  |  |
| NRKF2     | 0                         | 1        | 2      | 2      | 3     |  |  |  |  |  |
| NRKF3     | 0                         | 0        | 0      | 0      | 1     |  |  |  |  |  |
| MDNRTH0   | don't care                | 2        | 4      | 4      | 4     |  |  |  |  |  |
| MDNRTH1   | don't care                | 6        | 8      | 10     | 10    |  |  |  |  |  |
| MDNRTH2   | don't care                | 10       | 12     | 14     | 16    |  |  |  |  |  |

#### 2.6 Digital Vertical Zooming and Panning

The user can choose 17 different zoom factors and 37 pan factors. Every zoom factor can be used without considering other register values, but on the other hand the pan factor is very much dependent on the zoom factor. So be careful in choosing the pan factor. In the following table the zoom factor (subaddress  $0F_H$ , **see description of**  $I^2C$  Bus) and the corresponding visual zoom of the input field is shown. In the third column the required number of input lines is shown, when the number of displayed output lines is 288. The fourth column shows the allowed value PAN value (subaddress  $10_H$ , **see description of I**<sup>2</sup>C Bus) and the last column the PAN register value for vertical centre position.

#### Table 5

| Zoom | Visual Zoom | NoIPL<br>(NoOPL = 288) | Panning Range<br>PAN | Centre Panning<br>PAN |
|------|-------------|------------------------|----------------------|-----------------------|
| 16   | 1           | 288                    | 0                    | 0                     |
| 15   | 1.03        | 279                    | 0 2                  | 1                     |
| 14   | 1.06        | 270                    | 0 4                  | 2                     |
| 13   | 1.10        | 261                    | 0 6                  | 3                     |
| 12   | 1.14        | 252                    | 0 9                  | 4                     |
| 11   | 1.18        | 243                    | 0 11                 | 5                     |
| 10   | 1.23        | 234                    | 0 13                 | 6                     |
| 9    | 1.28        | 225                    | 0 15                 | 7                     |
| 8    | 1.33        | 216                    | 0 18                 | 8                     |
| 7    | 1.39        | 207                    | 0 20                 | 10                    |
| 6    | 1.45        | 198                    | 0 22                 | 11                    |
| 5    | 1.52        | 189                    | 0 24                 | 12                    |
| 4    | 1.6         | 180                    | 0 27                 | 13                    |
| 3    | 1.68        | 171                    | 0 29                 | 14                    |
| 2    | 1.77        | 162                    | 0 31                 | 15                    |
| 1    | 1.88        | 153                    | 0 33                 | 17                    |
| 0    | 2.0         | 144                    | 0 36                 | 18                    |

#### **Table of Zoom Factors and Panning Factors**

Dependent on the zoom factor the SDA 9255 requires a certain number of input lines of a field.

$$NoIPL = NoOPL \times \frac{ZOOM \times 2 + 32}{64}$$

where

NoIPL: Number of required input lines
NoOPL: Number of generated output lines (AL \* 2) + 2
ZOOM: Register value (0 ... 16)

In the third column of the table above the required number of input lines is shown, if the generated number of output lines is 288 (AL = 143). In the last row you can see that for the visual zoom factor of 2 half the number of input lines is necessary, which is of course obvious.

As mentioned before, only zoom factors between '0' and '16' are allowed. If factors bigger than 16 are chosen, they are set to '16'.

Panning is possible in steps of 4 input lines. So the first active input line which is used to generate the first active output line can be calculated in the following way:

$$FAIPL = PAN * 4 + 1$$

where

FAIPL: First active input line to generate the first active output line

PAN: Register value

With PAN = 0 the first active input line is line 1, as expected. In case of PAN = 1 the first active input line is line 5, etc.

So the allowed register value for pan can be calculated from the last column of the table above. In this example with 288 active lines and, for instance, zoom factor of '15', the maximum pan factor is '2'. Pan = '3' is permitted which can be seen by this calculation: 3 \* 4 + 279 = 291. The required number of input lines plus the panning lines is larger than the actual number of input lines (288). A formula to calculate the maximum pan factor is shown below.

$$\mathsf{PAN} \le \mathsf{int}\left(\frac{\mathsf{NoOPL} - \mathsf{NoIPL}}{4}\right)$$

After some rearranging of the formula we get this simple formula to calculate the maximum register value of the pan factor.

$$\mathsf{PAN} \le \mathsf{int}\left(\frac{\mathsf{NoOPL}}{8} \times \frac{\mathsf{16} - \mathsf{ZOOM}}{\mathsf{16}}\right)$$

where

NoIPL: Number of required input lines

NoOPL: Number of generated output lines (AL \* 2) + 2

ZOOM: Register value (0 ... 16)

PAN: Register value (0 ... 63)

In the fourth column of table 5 the panning range is shown for NoOPL = 288.

If the pan factor is larger than specified in the previous equation, the last input line is used for interpolation of the remaining lines. On the screen the last line is repeated.

### 2.7 I<sup>2</sup>C Bus

#### 2.7.1 I<sup>2</sup>C-Bus Slave Address

| 1 0 1 | 1 | 1 | 1 | 0 |  |
|-------|---|---|---|---|--|
|-------|---|---|---|---|--|

Write Address:  $BC_H$ Read Address:  $BD_H$ 

#### 2.7.2 I<sup>2</sup>C-Bus Format

The SDA 9255 I<sup>2</sup>C-Bus interface acts as a slave receiver and a slave transmitter and provides three different access modes (write, read, continuous read). All modes run with a subaddress auto increment. The interface supports the normal 100 kHz transmission speed as well as the high speed 400 kHz transmission.

Write:

S

1

0

| S 1                            | 0                        | 1 1                              | 1                             | 1                    | 0   | 0   | Α    | Suba   | ddre | ess |   | Α   |   | )ata | і Ву | rte | А | **** | * A  | Ρ |
|--------------------------------|--------------------------|----------------------------------|-------------------------------|----------------------|-----|-----|------|--------|------|-----|---|-----|---|------|------|-----|---|------|------|---|
| S:<br>A:<br>P:<br>NA:<br>Read: | Sta<br>Ack<br>Sto<br>Not | rt con<br>nowle<br>p con<br>Ackn | ditic<br>edge<br>ditic<br>owl | on<br>e<br>on<br>edg | je  |     |      |        |      |     |   |     |   |      |      |     |   |      |      |   |
| S 1                            | 0 1                      | 1 1                              | 1                             | 0                    | 0 A | N S | Suba | ddress | A    | S 1 | 0 | ) 1 | 1 | 1    | 1 (  | ) 1 | A | Data | Byte | A |
| ****                           |                          | Da                               | ata                           | Byt                  | е   |     | NA   | A P    |      |     |   |     |   |      |      |     |   |      |      |   |
| Contin                         | uou                      | s Rea                            | d:                            |                      |     |     |      |        |      |     |   |     |   |      |      |     |   |      |      |   |

The transmitted data are internally stored in registers. The master has to write a don't care byte to the subaddress  $FF_H$  (store command) to make the register values available for the SDA 9255. To have a defined time step, where the data will be available, the data are made valid with the incoming V-Sync or with the next SYNC\_ST pulse, which is an internal signal and indicates the start of a new output cycle of either four fields in 100/ 120 Hz interlaced mode or two frames in 50/60 Hz proscan mode. The subaddresses, where the data are made valid with the V-Sync (every 20 ms) are indicated in the overview of the subaddresses with "V", where the data are made valid with the

Data Byte

А

\*\*\*\*\*

1 | 1 | 1

1

0 1

Α

NA P

Data Byte

SYNC\_ST (every 40 ms) are indicated with "S". The I<sup>2</sup>C-Bus status bits of the SDA 9255 (sub19<sub>H</sub>, Bit 7; sub1E<sub>H</sub>, Bit 7) reflect the state of the register values. If these bits are read as '0' then the store command was sent, but the data aren't made available yet. If these bits are '1' then the data were made valid and a new write or read cycle can start. The I<sup>2</sup>C-Bus status bits have to be checked before writing or reading new data, otherwise data can be lost by overwriting.

| Subaddress      | Default<br>Value | R/W | Take<br>Over | Subaddress                      | Default<br>Value | R/W | Take<br>Over |
|-----------------|------------------|-----|--------------|---------------------------------|------------------|-----|--------------|
| 00 <sub>H</sub> | 6F <sub>H</sub>  | R/W | S            | 0C <sub>H</sub>                 | A2 <sub>H</sub>  | R/W | V            |
| 01 <sub>H</sub> | 56 <sub>H</sub>  | R/W | S            | 0D <sub>H</sub>                 | 50 <sub>H</sub>  | R/W | S            |
| 02 <sub>H</sub> | 68 <sub>H</sub>  | R/W | V            | 0E <sub>H</sub>                 | 2C <sub>H</sub>  | R/W | S            |
| 03 <sub>H</sub> | 23 <sub>H</sub>  | R/W | V            | 0F <sub>H</sub>                 | 81 <sub>H</sub>  | R/W | S            |
| 04 <sub>H</sub> | 10 <sub>H</sub>  | R/W | V            | 10 <sub>H</sub>                 | 00 <sub>H</sub>  | R/W | S            |
| 05 <sub>H</sub> | 30 <sub>H</sub>  | R/W | V            | 11 <sub>H</sub> 18 <sub>H</sub> | not used         | R/W |              |
| 06 <sub>H</sub> | 50 <sub>H</sub>  | R/W | V            | 19 <sub>H</sub>                 |                  | R   |              |
| 07 <sub>H</sub> | not used         | R/W |              | 1A <sub>H</sub> 1D <sub>H</sub> | not used         | R/W |              |
| 08 <sub>H</sub> | 61 <sub>H</sub>  | R/W | V            | 1E <sub>H</sub>                 |                  | R   |              |
| 09 <sub>H</sub> | 74 <sub>H</sub>  | R/W | V            | 1F <sub>н</sub> FE <sub>н</sub> | not used         | R/W |              |
| 0A <sub>H</sub> | 8F <sub>H</sub>  | R/W | V            | FF <sub>H</sub>                 |                  | W   |              |
| 0B <sub>H</sub> | 94 <sub>H</sub>  | R/W | V            |                                 |                  |     |              |

After switching on the IC, all bits of the SDA 9255 are set to defined states. In particular:

R/W: R-Read Register, W-Write Register, R/W-Read and Write Register, Take over: V-take over with V-Sync, S-take over with SYNC\_ST

#### 2.7.3 I<sup>2</sup>C-Bus Commands

| Subadd.         | Data Byte |          |          |          |          |           |           |          |
|-----------------|-----------|----------|----------|----------|----------|-----------|-----------|----------|
| (Hex.)          | D7        | D6       | D5       | D4       | D3       | D2        | D1        | D0       |
| 00 <sub>H</sub> | MODE10050 | 1        | 1        | FREEZE   | TWOIN    | TWOOUT    | TVMODE1   | TVMODE0  |
| 01 <sub>H</sub> | 0         | 1        | 0        | 1        | 0        | MODESYNC1 | MODESYNC0 | 0        |
| 02 <sub>H</sub> | NRKF02    | NRKF01   | NRKF00   | NRKF12   | NRKF11   | NRKF10    | x         | x        |
| 03 <sub>H</sub> | NRKF22    | NRKF21   | NRKF20   | NRKF32   | NRKF31   | NRKF30    | HSINP     | VSINP    |
| 04 <sub>H</sub> | MDNRTH04  | MDNRTH03 | MDNRTH02 | MDNRTH01 | MDNRTH00 | x         | x         | x        |
| 05 <sub>H</sub> | MDNRTH14  | MDNRTH13 | MDNRTH12 | MDNRTH11 | MDNRTH10 | x         | х         | x        |
| 06 <sub>H</sub> | MDNRTH24  | MDNRTH23 | MDNRTH22 | MDNRTH21 | MDNRTH20 | x         | x         | x        |
| 08 <sub>H</sub> | SNR       | FNR1     | FNR0     | x        | x        | x         | x         | NRHF     |
| 09 <sub>H</sub> | VSDLY6    | VSDLY5   | VSDLY4   | VSDLY3   | VSDLY2   | VSDLY1    | VSDLY0    | x        |
| 0A <sub>H</sub> | AL7       | AL6      | AL5      | AL4      | AL3      | AL2       | AL1       | AL0      |
| 0B <sub>H</sub> | NALIP4    | NALIP3   | NALIP2   | NALIP1   | NALIP0   | MCNAPIP6  | MCNAPIP5  | MCNAPIP4 |
| 0C <sub>H</sub> | MCNAPIP3  | MCNAPIP2 | MCNAPIP1 | MCNAPIP0 | HSDLY3   | HSDLY2    | HSDLY1    | HSDLY0   |
| 0D <sub>H</sub> | NALOP4    | NALOP3   | NALOP2   | NALOP1   | NALOP0   | INTL3     | INTL2     | INTL1    |
| 0E <sub>H</sub> | NAPOP6    | NAPOP5   | NAPOP4   | NAPOP3   | NAPOP2   | NAPOP1    | NAPOP0    | INTL0    |
| 0F <sub>H</sub> | ZOOM4     | ZOOM3    | ZOOM2    | ZOOM1    | ZOOM0    | x         | x         | HSODLY   |
| 10 <sub>H</sub> | PAN5      | PAN4     | PAN3     | PAN2     | PAN1     | PAN0      | x         | x        |
| 19 <sub>H</sub> | VSTATUS   | x        | x        | x        | x        | x         | x         | x        |
| 1E <sub>H</sub> | SSTATUS   | x        | x        | x        | x        | x         | x         | x        |
| FF <sub>H</sub> | x         | x        | x        | x        | x        | x         | x         | x        |

x = don't care

#### 2.7.4 Detailed Description

#### Subaddress 00<sub>H</sub>

| Bit   | Name      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7    | MODE10050 | Output mode switch:<br>0: 100/120 Hz (default value)<br>1: 50/60 Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D6    |           | 1: Should be set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D5    |           | 1: Should be set to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D4    | FREEZE    | Still picture:<br>0: Off (default value)<br>1: On                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D3    | TWOIN     | <ul> <li>Chrominance input format:</li> <li>0: Unsigned input (0 255)</li> <li>1: 2's complement input (-128 127) (default value)</li> <li>Inside the SDA 9255 the data are always processed as unsigned data</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| D2    | TWOOUT    | Chrominance output format:<br>0: Unsigned output (0 255)<br>1: 2's complement output (-128 127) (default<br>value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D1 D0 | TVMODE    | Television system:<br>00: NTSC (1716)<br>01: Automatic PAL (n * 32)<br>10: Automatic NTSC (n * 32 + 20)<br>11: PAL (1728) (default value)<br>The SDA 9255 is designed for a line-locked system.<br>Therefore the number of system clock periods between two<br>H-Sync (HIN) must be constant. In PAL (1728) mode the<br>number of system clocks (~27.0 MHz) per input line is<br>assumed to be constant 1728. In case of NTSC (1716)<br>mode the number of system clock periods is assumed to be<br>constant 1716. In automatic mode (01 and 10) the number<br>of system clock periods (~27.0 MHz) per incoming line is<br>measured and used to calculate the outgoing line length. In<br>automatic PAL mode the number of system clock periods<br>between two H-Syncs must be n * 32 (n = 1, 2,, 54,).<br>In automatic NTSC mode the number of system clock<br>periods between two H-Syncs must be<br>n * 32 + 20 (n = 1, 2,, 53,). |

#### Subaddress 01<sub>H</sub>

| Bit   | Name     | Function                             |                                                                                                                                                                                                                                                     |  |  |  |  |  |
|-------|----------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| D7 D3 |          | Should b                             | Should be set to 01010                                                                                                                                                                                                                              |  |  |  |  |  |
| D2 D1 | MODESYNC | Output s<br>00:<br>01:<br>10:<br>11: | eynchronization mode:<br>Reserved<br>AABB mode for AC coupled vertical deflection,<br>no data shift<br>AABB mode for AC coupled vertical deflection,<br>field 2 and 3 shift down<br>AABB mode for DC coupled vertical deflection<br>(default value) |  |  |  |  |  |
| D0    |          | 0:                                   | Should be set to 0                                                                                                                                                                                                                                  |  |  |  |  |  |

#### Subaddress 02<sub>H</sub>

| Bit   | Name  | Function                                               |
|-------|-------|--------------------------------------------------------|
| D7 D5 | NRKF0 | Noise Reduction k-factor KF 0:<br>011: (default value) |
| D4 D2 | NRKF1 | Noise Reduction k-factor KF 1:<br>010: (default value) |
| D1 D0 |       | XX                                                     |

#### Subaddress 03<sub>H</sub>

| Bit   | Name  | Function                                                                  |
|-------|-------|---------------------------------------------------------------------------|
| D7 D5 | NRKF2 | Noise Reduction k-factor KF 2:<br>001: (default value)                    |
| D4 D2 | NRKF3 | Noise Reduction k-factor KF 3:<br>000: (default value)                    |
| D1    | HSINP | H-Sync input polarity:<br>0: Low active<br>1: High active (default value) |
| D0    | VSINP | V-Sync input polarity:<br>0: Low active<br>1: High active (default value) |

#### Subaddress 04<sub>H</sub>

| Bit   | Name    | Function                                               |
|-------|---------|--------------------------------------------------------|
| D7 D3 | MDNRTH0 | Noise Reduction threshold 0:<br>00010: (default value) |
| D2 D0 |         | xxx                                                    |

#### Subaddress 05<sub>H</sub>

| Bit   | Name    | Function                                               |
|-------|---------|--------------------------------------------------------|
| D7 D3 | MDNRTH1 | Noise Reduction threshold 1:<br>00110: (default value) |
| D2 D0 |         | xxx                                                    |

#### Subaddress 06<sub>H</sub>

| Bit   | Name    | Function                                               |
|-------|---------|--------------------------------------------------------|
| D7 D3 | MDNRTH2 | Noise Reduction threshold 2:<br>01010: (default value) |
| D2 D0 |         | xxx                                                    |

#### Subaddress 08<sub>H</sub>

| Bit   | Name | Function                                                                                                  |
|-------|------|-----------------------------------------------------------------------------------------------------------|
| D7    | SNR  | Switch for fixed value for motion detection for noise<br>reduction<br>0: Off (default value)<br>1: On     |
| D6 D5 | FNR  | Fixed value for motion detection for noise reduction<br>11: (default value)                               |
| D4 D1 |      | xxxx                                                                                                      |
| D0    | NRHF | Switch for low pass filter for motion detection for noise<br>reduction<br>0: Off<br>1: On (default value) |

#### Subaddress 09<sub>H</sub>

| Bit   | Name  | Function                                            |
|-------|-------|-----------------------------------------------------|
| D7 D1 | VSDLY | V-Sync input delay (default value 3A <sub>H</sub> ) |
| D0    |       | x                                                   |

#### Subaddress 0A<sub>H</sub>

| Bit   | Name | Function                                                                             |
|-------|------|--------------------------------------------------------------------------------------|
| D7 D0 | AL   | (Number of active input lines per field – 2) / 2<br>(default value 8F <sub>H</sub> ) |

#### Subaddress 0B<sub>H</sub>

| Bit   | Name       | Function                                                                                                      |
|-------|------------|---------------------------------------------------------------------------------------------------------------|
| D7 D3 | NALIP      | Number of not active lines of input data (default value $12_H$ )                                              |
| D2 D0 | MCNAPIP6 4 | Number of system clocks from internal HS_int to active input data, Bit 6 to 4 (default value 4 <sub>H</sub> ) |

#### Subaddress $0C_{\rm H}$

| Bit   | Name       | Function                                                                                             |
|-------|------------|------------------------------------------------------------------------------------------------------|
| D7 D4 | MCNAPIP3 0 | Number of system clocks from internal HS_int to active input data, bit 3 to 0 (default value $A_H$ ) |
| D3 D0 | HSDLY      | H-Sync input delay (default value 2 <sub>H</sub> )                                                   |

### $\textbf{Subaddress}~\textbf{0}\textbf{D}_{H}$

| Bit   | Name    | Function                                                         |
|-------|---------|------------------------------------------------------------------|
| D7 D3 | NALOP   | Number of active lines at output (default value A <sub>H</sub> ) |
| D2 D0 | INTL3 1 | Interlace output for field Bit 3 to 1 (default value $0_{H}$ )   |

#### Subaddress 0E<sub>H</sub>

| Bit   | Name  | Function                                                               |
|-------|-------|------------------------------------------------------------------------|
| D7 D1 | NAPOP | Number of not active pixels at output (default value 16 <sub>H</sub> ) |
| D0    | INTL0 | Interlace output for field bit 0 (default value 0 <sub>H</sub> )       |

#### Subaddress $0F_{H}$

| Bit   | Name   | Function                                               |
|-------|--------|--------------------------------------------------------|
| D7 D3 | ZOOM   | Zooming factor (default value 10 <sub>H</sub> )        |
| D2 D1 |        | xx                                                     |
| D0    | HSODLY | Delay of H-Sync output (default value 1 <sub>H</sub> ) |

#### Subaddress 10<sub>H</sub>

| Bit   | Name | Function                                                      |
|-------|------|---------------------------------------------------------------|
| D7 D2 | PAN  | Panning of the output picture (default value 0 <sub>H</sub> ) |
| D1 D0 |      | xx                                                            |

#### Subaddress 19<sub>H</sub>

| Bit   | Name    | Function                                                            |
|-------|---------|---------------------------------------------------------------------|
| D7    | VSTATUS | Status bit for subaddresses, which will be made valid by V-<br>Sync |
| D6 D0 |         | xxxxxx                                                              |

#### Subaddress 1E<sub>H</sub>

| Bit   | Name Function |                                                                  |  |  |  |  |
|-------|---------------|------------------------------------------------------------------|--|--|--|--|
| D7    | SSTATUS       | Status bit for subaddresses, which will be made valid by SYNC_ST |  |  |  |  |
| D6 D0 |               | xxxxxx                                                           |  |  |  |  |

#### Subaddress FF<sub>H</sub>

| Bit   | Name | Function                                     |
|-------|------|----------------------------------------------|
| D7 D0 |      | Store command for all subaddresses, xxxxxxxx |

#### 3 Absolute Maximum Ratings

| Parameter               | Symbol         | Lir  | nit Values            | Unit | Remark                                           |  |
|-------------------------|----------------|------|-----------------------|------|--------------------------------------------------|--|
|                         |                | min. | max.                  |      |                                                  |  |
| Operating temperature   | T <sub>A</sub> | 0    | 70                    | °C   |                                                  |  |
| Storage temperature     |                | -65  | 125                   | °C   |                                                  |  |
| Junction temperature    |                |      | 125                   | °C   |                                                  |  |
| Soldering temperature   |                |      | 260                   | °C   |                                                  |  |
| Soldering time          |                |      | 10                    | S    |                                                  |  |
| Input voltage           |                | -0.3 | V <sub>DD</sub> + 0.3 | V    |                                                  |  |
| Output voltage          |                | -0.3 | V <sub>DD</sub> + 0.3 | V    |                                                  |  |
| Supply voltages         | $V_{DD}$       | -0.3 | 6                     | V    |                                                  |  |
| Total power dissipation |                |      | 1.2                   | W    |                                                  |  |
| ESD protection          |                | -2   | 2                     | kV   | MIL STD 883C<br>method 3015.6,<br>100 pF, 1500 Ω |  |
| Latch-up protection     |                | -100 | 100                   | mA   | All inputs/outputs                               |  |

All voltages listed are referenced to ground (0 V,  $V_{SS}$ ) except where noted.

**Note:** Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions or at any other condition beyond those indicated in the operational sections of this specification is not implied.

### 3.1 Recommended Operating Conditions

| Parameter                                  | Symbol               | Limit Values |                        |              | Unit                 | Remark                        |
|--------------------------------------------|----------------------|--------------|------------------------|--------------|----------------------|-------------------------------|
|                                            |                      | min.         | nom.                   | max.         |                      |                               |
| Supply voltages                            | $V_{DD}$             | 4.75         | 5                      | 5.25         | V                    |                               |
| Ambient temperature                        | T <sub>A</sub>       | 0            | 25                     | 70           | °C                   |                               |
| All TTL Inputs                             |                      |              | -                      |              |                      |                               |
| H-input voltage                            | $V_{IH}$             | 2.0          |                        | $V_{\rm DD}$ | V                    |                               |
| L-input voltage                            | $V_{IL}$             | 0            |                        | 0.8          | V                    |                               |
| All TTL Outputs                            |                      |              | -                      |              |                      |                               |
| H-output voltage                           | $V_{QH}$             | 2.4          |                        |              | V                    | I <sub>QH</sub> = -2.0 mA     |
| L-output voltage                           | $V_{QL}$             |              |                        | 0.4          | V                    | $I_{\rm QL} = 3.0 \ {\rm mA}$ |
| INPUT/OUTPUT: SDA                          | Ň                    |              | -                      |              |                      |                               |
| L-output voltage                           | $V_{QL}$             |              |                        | 0.5          | V                    | at $I_{QL}$ = max             |
| Clock TTL Input LL20                       | CLK                  |              | ·                      |              | ·                    | ·                             |
| Clock frequency                            | 1/T                  |              | 27                     |              | MHz                  | see figure 19                 |
| Low time                                   | t <sub>WL</sub>      | 12           |                        |              | ns                   |                               |
| High time                                  | t <sub>WH</sub>      | 12           |                        |              | ns                   |                               |
| Rise time                                  | t <sub>TLH</sub>     |              |                        | 5            | ns                   |                               |
| Fall time                                  | t <sub>THL</sub>     |              |                        | 5            | ns                   |                               |
| I <sup>2</sup> C Bus (All values a         | re referre           | d to mi      | n (V <sub>IH</sub> ) a | ind max      | (V <sub>IL</sub> )), | f <sub>SCL</sub> = 400 KHz    |
| H-input voltage                            | $V_{IH}$             | 3            |                        | $V_{\rm DD}$ | V                    | see figure 17                 |
| L-input voltage                            | $V_{IL}$             | 0            |                        | 1.5          | V                    | see figure 18                 |
| SCL clock frequency                        | f <sub>scl</sub>     | 0            |                        | 400          | kHz                  |                               |
| Inactive time before start of transmission | t <sub>BUF</sub>     | 1.3          |                        |              | μs                   |                               |
| Set-up time start condition                | t <sub>SU; STA</sub> | 0.6          |                        |              | μs                   |                               |
| Hold time start condition                  | t <sub>HD; STA</sub> | 0.6          |                        |              | μs                   |                               |
| SCL low time                               | t <sub>LOW</sub>     | 1.3          |                        |              | μs                   |                               |
| SCL high time                              | t <sub>HIGH</sub>    | 0.6          |                        |              | μs                   |                               |
| Set-up time DATA                           | t <sub>SU; DAT</sub> | 100          |                        |              | ns                   |                               |
| Hold time DATA                             | t <sub>HD; DAT</sub> | 0            |                        |              | μs                   |                               |

#### **3.1 Recommended Operating Conditions** (cont'd)

| Parameter                                               | Symbol               | Limit Values |      |      | Unit | Remark |
|---------------------------------------------------------|----------------------|--------------|------|------|------|--------|
|                                                         |                      | min.         | nom. | max. |      |        |
| SDA/SCL rise times                                      | t <sub>R</sub>       |              |      | 300  | ns   |        |
| SDA/SCL fall times                                      | t <sub>F</sub>       |              |      | 300  | ns   |        |
| Set-up time stop condition                              | t <sub>SU; STO</sub> | 0.6          |      |      | μs   |        |
| Output valid from clock                                 | t <sub>AA</sub>      |              |      | 900  | ns   |        |
| Input filter spike<br>suppression (SDA and<br>SCL pins) | t <sub>SP</sub>      |              |      | 50   | ns   |        |
| L-output current                                        | $I_{QL}$             |              |      | 3    | mA   |        |

#### 3.2 Characteristics (Assuming Recommended Operating Conditions)

| Parameter                     | Symbol          | Lim        | it Values   | Unit    | Remark                                   |  |
|-------------------------------|-----------------|------------|-------------|---------|------------------------------------------|--|
|                               |                 | min.       | max.        |         |                                          |  |
| Average supply current        | I <sub>CC</sub> |            | 200         | mA      | All V <sub>DD</sub> pins, typ.<br>170 mA |  |
| All Digital Inputs (Inc       | luding I/C      | ) Inputs)  |             |         | -                                        |  |
| Input capacitance             | $C_{I}$         |            | 10          | pF      |                                          |  |
| Input leakage current         | $I_{I(L)}$      | -10        | 10          | μA      |                                          |  |
| TTL Inputs: YIN, UVI          | N (Referre      | ed to LL2  | CLK)        |         | -                                        |  |
| Set-up time                   | t <sub>SU</sub> | 0          |             | ns      |                                          |  |
| Input hold time               | t <sub>IH</sub> | 25         |             | ns      |                                          |  |
| TTL Inputs: HIN, VIN          | , SYNCEN        | l (Referre | d to LL2CL  | K)      | -                                        |  |
| Set-up time                   | t <sub>SU</sub> | 7          |             | ns      |                                          |  |
| Input hold time               | t <sub>IH</sub> | 6          |             | ns      |                                          |  |
| TTL Outputs: YOUT,<br>LL2CLK) | UVOUT, H        | IOUT, VO   | UT, HREF, I | INTERLA | CED (Referred to                         |  |
|                               |                 | 0          |             |         |                                          |  |

| Hold time  | t <sub>QH</sub> | 6  | ns |                               |
|------------|-----------------|----|----|-------------------------------|
| Delay time | t <sub>QD</sub> | 25 | ns | <i>C</i> <sub>L</sub> = 30 pF |

#### 4 Application Information



#### Figure 6

## SIEMENS

#### 5 Waveforms

#### 5.1 Input Timing of the SDA 9255 (HSINP = 0)



#### Figure 7

#### 5.2 Output Timing of the SDA 9255



#### Figure 8

#### 5.3 Internal Vertical Synchronization Signal (VSINP = 0)



Figure 9

#### 5.4 Example for Not Active Input Register



#### Figure 10

#### 5.5 Example for Not Active Output Register



#### Figure 11

#### 5.6 Example for Not Active Output Pixels





#### 5.7 Timing for HOUT Signal



Figure 13

#### 5.8 Timing for VOUT Signal





#### 5.9 Timing for HREF Signal



#### Figure 15

#### 5.10 Example for INTERLACED Signal





#### 5.11 I<sup>2</sup>C-Bus Timing START/STOP





#### 5.12 I<sup>2</sup>C-Bus Timing DATA









#### Figure 19

#### 6 Package Outlines



#### Figure 20

#### Sorts of Packing

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device

Dimensions in mm