**SDC4566** #### **General Description** SDC4566 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications in sub 60W range. The internal slope compensation improves system large signal stability and reduces the possible subharmonic oscillation at high PWM duty cycle output. Leading-edge blanking on current sense(CS) input removes the signal glitch due to snubber circuit diode reverse recovery and thus greatly reduces the external component count and system cost in the design. SDC4566 offers complete protection coverage with automatic self-recovery feature including cycle-by-cycle current limiting (OCP), over load protection (OLP), VCC over voltage clamp and under voltage lockout (UVLO). The gate drive output is clamped to maximum 14V to protect the power MOSFET. #### **Features** - Frequency shuffling technology for improved emorphisms - Audio noise free operation - Extended burst mode control for improved efficiency and minimum standby power design - Internal synchronized slope compensation - Low VCC startup current and low operating current - Leading edge blanking on current sense input - Good protection coverage with auto self-recovery(UVLO/OVP/ OCP/OLP/OTP) - FB/CS open loop protection - Secondary Rectifier Short Protection - Package: SOT-23-6 #### **Applications** - Battery charger - Power adapter - Set-top box power supplies Figure 1. Package Type SDC4566 # **Pin Configuration** Figure 2. Pin Configuration | Pin Number | Pin Name | Function | | | |------------|----------|----------------------------------------------------------------------------------------------------------|--|--| | 1 | GND | Ground | | | | 2 | FB | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and SENSE pin input. | | | | 3 | PRO | For external arbitrary OVP or OTP. | | | | 4 | SENSE | Current sense input pin. Connected to MOSFET current sensing resistor node. | | | | 5 | VCC | Chip DC power supply pin. | | | | 6 | GATE | Totem-pole gate drive output for the power MOSFET. | | | Table 1. Pin Description SDC4566 # **Functional Block Diagram** Figure 3. Functional Block Diagram SDC4566 # **Ordering Information** | Deelvese | Temperature | Part Number | | Marking ID | | | Dealine Tone | | |----------|-------------|---------------|---------------|------------|-----|--------------|--------------|--| | Package | Range | Pb-free | Halogen-free | Pb-f | ree | Halogen-free | Packing Type | | | SOT-23-6 | -40℃-85℃ | SDC4566JTR-E1 | SDC4566JTR-G1 | 450 | 66 | 4566G | Tape Reel | | **SDC4566** **Absolute Maximum Ratings** (NOTE: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device.) | Parameter | Symbol | Value | Unit | |--------------------------------------------|--------------------|---------|------| | VCC DC supply voltage | V <sub>cc</sub> | -0.3~30 | V | | VCC clamp voltage | $V_{CC\_CLAMP}$ | 32 | V | | VCC DC clamp current | I <sub>CLAMP</sub> | 10 | mA | | V <sub>FB</sub> input voltage | $V_{FB}$ | -0.3~7 | V | | SENSE input voltage | V <sub>SENSE</sub> | -0.3~7 | V | | V <sub>PRO</sub> input voltage | $V_{PRO}$ | -0.3~7 | V | | Operating junction temperature | T <sub>J</sub> | 150 | °C | | Storage temperature | T <sub>STG</sub> | -55~150 | °C | | Latch-up test per JEDEC 78 | - | 200 | mA | | ESD,HBM model per Mil-Std-883H,Method 3015 | НВМ | 2000 | V | | ESD,MM model per JEDEC EIA/JESD22-A115 | MM | 200 | V | Table 2. Absolute Maximum Ratings ## **Recommended Operating Conditions** | Parameter | Symbol | Min | Max | Unit | |-----------------------------|------------------|-----|-----|------| | VCC DC supply voltage | V <sub>cc</sub> | 10 | 30 | V | | Oscillation frequency | f <sub>osc</sub> | 60 | 70 | kHz | | Operating Temperature Range | T <sub>OP</sub> | -40 | 85 | °C | Table 3. Recommended Operating Conditions SDC4566 # Electrical Characteristics (Ta=25°C, unless otherwise specified) | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | |---------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------|------|------|------|------|--| | Supply Voltage (VCC) | | | | | | | | | VCC start up current | I <sub>STARTUP</sub> | V <sub>CC</sub> =12.5V, RI=100k,Measure<br>Leakage current into VCC | - | 3 | 20 | uA | | | Operation current | I <sub>cc</sub> | V <sub>CC</sub> =16V,<br>RI=100k, V <sub>FB</sub> =3V | - | 1.6 | - | mA | | | VCC under voltage lockout enter | V <sub>UVLO(ON)</sub> | - | 6.5 | 7.5 | 8.5 | V | | | VCC under voltage lockout exit (recovery) | V <sub>UVLO(OFF)</sub> | - | 13.5 | 14.5 | 15.5 | V | | | VCC zener clamp voltage | V <sub>CC_CLAMP</sub> | I <sub>vcc</sub> =10mA | 30 | 32 | 34 | V | | | | Fee | dback Input Section(FB Pin) | | | | | | | FB open loop voltage | V <sub>FB_OPEN</sub> | | - | 4.2 | - | V | | | FB pin short circuit current | I <sub>FB_SHORT</sub> | Short FB pin to GND and Measure Current | - | 0.4 | - | mA | | | Zero duty cycle fb threshold voltage zero | $V_{TH\_OD}$ | VCC=16V | - | - | 0.85 | V | | | Power limiting FB threshold voltage | $V_{TH\_PL}$ | - | 3.3 | 3.7 | 4.1 | V | | | Power limiting debounce time | t <sub>D_PL</sub> | - | - | 90 | - | ms | | | The threshold enter burst mode | V-Burst-L | - | - | 1.1 | - | ٧ | | | The threshold exit burst mode | V-Burst-H | - | - | 1.2 | - | V | | | | Curi | rent Sense Input(Sense Pin) | | | | • | | | Over current threshold voltage at zero duty cycle | $V_{SENSE-th}$ | FB=3.3V | 0.70 | 0.75 | 0.80 | V | | | SENSE clamp voltage | V <sub>SENSE</sub> - | - | - | 0.95 | - | V | | | Leading edge blanking time | t <sub>LEB</sub> | - | - | 300 | - | ns | | | Over current detection and control delay | t <sub>PD</sub> | - | - | 75 | - | ns | | | OTP/OVP Protection (PRO PIN) | | | | | | | | | Normal oscillation frequency | f <sub>osc</sub> | - | 60 | 65 | 70 | kHz | | | Shuffling frequency frequency | huffling frequency f <sub>Shuffling</sub> - | | -3 | | +3 | % | | | Burst mode base frequency | $f_{Green}$ | V <sub>CC</sub> = 16V | | 22 | | kHz | | SDC4566 | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | | |---------------------------------|----------------------|---------------------------------------------|------|-----|------|------|--|--| | Maximum duty cycle | D <sub>MAX</sub> | V <sub>CC</sub> =16V, FB=3V, CS=0 | 70 | 80 | 90 | % | | | | Frequency temperature stability | f <sub>DV-TEMP</sub> | V <sub>CC</sub> =16V, Ta= -20°C to 100 °C | - | - | 5 | % | | | | Frequency voltage stability | f <sub>DV-VCC</sub> | V <sub>cc</sub> =12V~25V, | - | - | 5 | % | | | | PRO open load voltage | V <sub>PRO</sub> | - | - | 2.5 | | V | | | | PRO low protection voltage | V <sub>L-TH</sub> | - | 0.95 | 1.0 | 1.05 | V | | | | PRO high voltage protection | V <sub>H-TH</sub> | - | 3.7 | 4.0 | 4.3 | V | | | | Soft start time | t <sub>soft</sub> | - | 3 | 4 | 5 | ms | | | | Gate Drive Output | | | | | | | | | | Output low level | V <sub>OL</sub> | V <sub>cc</sub> =16V, I <sub>o</sub> =-20mA | - | - | 0.8 | V | | | | Output high level | V <sub>OH</sub> | V <sub>cc</sub> =16V, I <sub>o</sub> =20mA | 10 | - | - | V | | | | Output clamp voltage level | $V_{CLAMP}$ | | - | 14 | - | V | | | | Output rising time | t <sub>r</sub> | V <sub>cc</sub> =16V, CL =1nf | - | 125 | - | ns | | | | Output falling time | t <sub>f</sub> | V <sub>cc</sub> =16V, CL=1nf | - | 40 | - | ns | | | Table 4. Electrical Characteristics **SDC4566** #### **Function Description** The SDC4566 is a highly integrated PWM controller IC optimized for offline flyback converter applications in sub 60W power range. The extended burst mode control greatly reduces the standby power consumption and helps the design easily meet the international power conservation requirements. #### Startup Current and Start up Control Startup current of SDC4566 is designed to be very low so that VCC could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet provides reliable startup in application. #### **Operating Current** The Operating current of SDC4566 is low at 1.8mA. Good efficiency is achieved with SDC4566 low operating current together with extended burst mode control features. #### Frequency shuffling for EMI improvement The frequency Shuffling/jittering (switching frequency modulation) is implemented in SDC4566. The oscillation frequency is modulated with a random source so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore reduces system design challenge. #### **Extended Burst Mode Operation** Under zero load or light load condition, ment of the power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time, Reducing switching freque leads to the reduction on power loss and thus conserves the energy. SDC4566 self adjusts the switching mode according to the loading condition. Under no load to light/medium load condition, the FB input drops below burst mode threshold level, Device enters Burst Mode control. The gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state, otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend. The frequency control also eliminates the audio noise at any loading conditions. #### **Oscillator Operation** It can typically operate at built-in 65kHz center frequency and features frequency jittering function. Its jittering depth is ±3% with about 4ms envelope frequency at 65kHz. #### **Current Sensing and Leading Edge Blanking** Cycle-by-cycle current limiting is offered in SDC4566 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sense voltage spike at initial MOSFET on state due to Snubber diode reverse recovery so that the external RC filtering on sense input is no longer required. The current limit comparator is disabled and thus cannot turn off the external MOSFET during the blanking period. PWM duty cycle is determined by the current sense input voltage and the FB input voltage. #### **Internal Synchronized Slope Compensation** Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage. ## **Gate Drive** **SDC4566** SDC4566 gate is connected to an external MOSFET gate for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI. A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 14V clamp is added for MOSFET gate protection at higher than expected VCC input. #### **Protection Controls** Good power supply system reliability is achieved with its rich protection features in-cluding cycle-by-cycle current limiting (OCP), Over Load Protection (OLP) and over voltage clamp, Under Voltage Lockout on VCC (UVLO). **SDC4566** ## **Typical Performance Characteristics** Figure 4. $V_{UVLO-OFF}(V)$ vs. Temperature (°C) Figure 6. $f_{osc}(kHz)$ vs. Temperature( $^{\circ}C$ ) Figure 7. $V_{PRO}(V)$ vs. Temperature( ${}^{\circ}\mathbb{C}$ ) Figure 8. $I_{PRO}$ (mA) vs. Temperature (°C) Figure 9. $V_{FB\_OLP}(V)$ vs. Temperature( $^{\circ}C$ ) SDC4566 # 特性曲线(接上) Figure 10. $I_{CC-OP}(mA)$ vs. Temperature( ${}^{\circ}C$ ) SDC4566 # **Typical Application** Figure 11. Typical Application SDC4566 # Package Dimension SOT-23-6 | Completel | Dimensions I | n Millimeters | Dimension | s In Inches | | |-----------|--------------|---------------|------------|-------------|--| | Symbol | Min | Max | Min | Max | | | Α | 1.050 | 1.250 | 0.041 | 0.049 | | | A1 | 0.000 | 0.100 | 0000 | 0.004 | | | A2 | 1.050 | 1.150 | 0.041 | 0.045 | | | b | 0.300 | 0.500 | 0.012 | 0.020 | | | С | 0.100 | 0.200 | 0.004 | 0.008 | | | D | 2.820 | 3.020 | 0.111 | 0.119 | | | E | 1.500 | 1.700 | 0.059 | 0.067 | | | E1 | 2.650 | 2.950 | 0.104 | 0.116 | | | e | 0.950 | (BSC) | 0.037(BSC) | | | | e1 | 1.800 | 2.000 | 0.071 | 0.079 | | | L | 0.300 | 0.600 | 0.012 | 0.024 | | | θ | 0° | 8° | 0° | 8° | | **SDC4566** # Shaoxing Devechip Microelectronics Co., Ltd. http://www.sdc-semi.com/ #### **IMPORTANT NOTICE** Information in this document is provided solely in connection with Shaoxing Devechip Microelectronics Co., Ltd. (abbr. SDC) products. SDC reserves the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at anytime, without notice. SDC does not assume any responsibility for use of any its products for any particular purpose, nor does SDC assume any liability arising out of the application or use of any its products or circuits. SDC does not convey any license under its patent rights or other rights nor the rights of others. © 2013 Devechip Microelectronics - All rights reserved Contact us: Headquarters of Shaoxing Address: Tian Mu Road, No13, Shaoxing city, Zhejiang province, China Zip code: 312000 Tel: (86) 0575-8861 6750 Fax: (86) 0575-8862 2882 Shenzhen Branch Address: 22A, Shangbu building, Nan Yuan Road, No.68, Futian District, Shenzhen city, Guangdong province, China Zip code: 518031 Tel: (86) 0755-8366 1155 Fax: (86) 0755-8301 8528