## n -Balance<sup>TM</sup> PWM Power Switch Fixed 65KHz Fsw #### **FEATURES** - ◆ Built-in 650V Power MOSFET - Proprietary η -Balance<sup>TM</sup> Control to Boost Light Load Efficiency - ◆ Proprietary "Zero OCP/OPP Recovery Gap" Control - ♦ Fixed 65KHz Switching Frequency - ◆ Built-in Soft Start Function - **♦** Very Low Startup Current - Frequency Reduction and Burst Mode Control for Energy Saving - **♦** Current Mode Control - Built-in Frequency Shuffling - **♦** Built-in Synchronous Slope Compensation - **♦** Cycle-by-Cycle Current Limiting - Built-in Leading Edge Blanking (LEB) - ◆ Constant Power Limiting - Pins Floating Protection - **♦** Audio Noise Free Operation - ♦ VDD OVP & Clamp - VDD Under Voltage Lockout (UVLO) ## **APPLICATIONS** Offline AC/DC Flyback Converter for - ♦ AC/DC Adaptors - **♦** Open-frame SMPS - ♦ Set-Top Box Power Supplies - ATX Standby Power #### GENERAL DESCRIPTION SF1546 is a high performance, high efficiency, highly integrated current mode PWM power switch for offline flyback converter applications. In SF1546, PWM switching frequency with shuffling is fixed to 65KHz and is trimmed to tight range. When the output power demands decrease, the IC decreases switching frequency based on the proprietary **n** -Balance<sup>TM</sup> control to boost power conversion efficiency at the light load. When output power falls below a given value, the IC enters into burst mode and provides excellent efficiency without audio noise. The IC can achieve "**Zero OCP/OPP Recovery Gap**" using SiFirst's proprietary control algorithm. Meanwhile, the OCP/OPP variation versus universal line input is compensated. The IC has built-in synchronized slope compensation to prevent sub-harmonic oscillation at high PWM duty output. The IC also has built-in soft start function to soften the stress on the MOSFET during power on period. SF1546 integrates functions and protections of Under Voltage Lockout (UVLO), VCC Over Voltage Protection (OVP), Cycle-by-cycle Current Limiting (OCP), Pins Floating Protection, Over Load Protection (OLP), VCC Clamping, Leading Edge Blanking (LEB), etc. SF1546 is available in DIP8 packages. ## TYPICAL APPLICATION ## **Pin Configuration** **Ordering Information** | <br>- | | | | | | |-------------|----------|------|--------|------------|-------------| | Part Number | Top Mark | Pacl | kage 🔥 | | Tape & Reel | | SF1546DP | SF1546DP | DIP8 | RoHs | <b>\</b> ' | | Output Power Table<sup>(1)</sup> | Part Number | 230VAC ± 15% <sup>(2)</sup> | | 85-265VAC | | |-------------|-----------------------------|---------------------------|------------------------|---------------------------| | | Adapter <sup>(3)</sup> | Open Frame <sup>(4)</sup> | Adapter <sup>(3)</sup> | Open Frame <sup>(4)</sup> | | SF1546DP | 12W | 15W | 10W | 13W | - Note 1. The Max. output power is limited by junction temperature - Note 2. 230VAC or 100/115VAC with doublers - **Note 3.** Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sink at 50 °C ambient. - **Note 4.** Max. practical continuous power in a open-frame design with sufficient drain pattern as a heat sink at 50 °C ambient. ## **Block Diagram** ## **Pin Description** | Pin Num | Pin Name | 1/0 | Description | |---------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Р | IC Ground. | | 2 | CS | | Current sense input pin. | | 3 | VDD | P | IC power supply pin. | | 4 | FB | I | Voltage feedback pin. The loop regulation is achieved by connecting a photo-coupler to this pin. PWM duty cycle is determined by this pin voltage and the current sense signal at Pin 2. | | 5 | NC | | No connect. | | 6/7/8 | Drain | Р | High voltage power MOSFET drain connection. | Absolute Maximum Ratings (Note 5) | Absolute maximum italings (Note 3) | | | | | | |------------------------------------|-------------|------|--|--|--| | Parameter | Value | Unit | | | | | VDD DC Supply Voltage | 35 | V | | | | | VCC DC Clamp Current | 10 | mA | | | | | Drain pin | -0.3 to 650 | V | | | | | FB, CS voltage range | -0.3 to 7 | V | | | | | Package Thermal Resistance (DIP-8) | 58 | °C/W | | | | | Maximum Junction Temperature | 150 | °C | | | | | Operating Temperature Range | -40 to 85 | °C | | | | | Storage Temperature Range | -65 to 150 | °C | | | | | Lead Temperature (Soldering, 10sec.) | 260 | °C | |----------------------------------------|-----|----| | ESD Capability, HBM (Human Body Model) | 3 | kV | | ESD Capability, MM (Machine Model) | 250 | V | **Recommended Operation Conditions** (Note 6) | Parameter | Value | Unit | |-------------------------------|-----------|------| | Supply Voltage, VDD | 11 to 25 | V | | Operating Ambient Temperature | -40 to 85 | °C | ## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C, VDD=18V, if not otherwise noted) | Supply Voltage Section (VDD Pin) UVLO(ON) | | |--------------------------------------------------------------------------|---| | UVLO(OFF) VDD Under Voltage Lockout Enter 8 9 9.8 V | | | UVLO(OFF) VDD Under Voltage 8 9 9.8 V Lockout Enter | | | Lockout Enter | | | | | | 1 Otantum 1/DD Otantum Oumant 1/DD 11/1 O/ON1/4// | | | I_Startup | | | Measure current into VDD | | | I_VDD_Op Operation Current V <sub>FB</sub> =3V 2.0 3.5 mA | | | VDD_OVP VDD Over Voltage 25 27 29 V | | | Protection trigger | | | $V_{DD}$ Clamp $VDD$ Zener Clamp $I(V_{DD}) = 10$ mA $35.5$ $V$ | | | Voltage | | | T_Softstart Soft Start Time 4 mSec | | | Feedback Input Section(FB Pin) | | | V <sub>FB_</sub> Open FB Open Voltage 5.5 | | | I <sub>FB</sub> _Short FB short circuit Short FB pin to GND, 1.2 mA | | | current measure current | | | $A_{VCS}$ PWM Input Gain $\Delta V_{FB}/\Delta V_{cs}$ 1.6 V/V | | | VFB_min_duty FB under voltage gate 1.0 V | | | clock is off. | | | V <sub>TH</sub> _PL Power Limiting FB 3.7 V | | | Threshold Voltage | | | T <sub>D</sub> PL Power limiting Note 7 42 mSec | | | Debounce Time | | | Z <sub>FB</sub> IN Input Impedance 5 Kohm | | | Current Sense Input Section (CS Pin) | | | Vth_OC_min Internal current Zero duty cycle 0.70 0.75 0.80 V | | | limiting threshold | | | T_blanking CS Input Leading 250 nSec | | | Edge Blanking Time | | | T <sub>D</sub> OC Over Current 90 nSec | | | Detection and Control | | | Delay | | | Oscillator Section | | | Fosc Normal Oscillation 60 65 65 KHZ | | | Frequency Nata 2 | | | $\Delta$ F(shuffle)/Fosc Frequency shuffling Note 8 -4 4 % | | | range | | | Δf_Temp Frequency -20°C to 100°C (Note 7) 5 % Temperature Stability | | | $\Delta f$ _VDD Frequency Voltage VDD = 12-25V, 5 % | | | Stability | | | Duty_maxMaximum Duty cycle758085% | | | F_BM Burst Mode Base 22 KHZ | _ | | Frequency | | | Power MOSFET Section <sup>(8)</sup> | | | | | | | | | |-------------------------------------|---------------------------------------------|---------------|-----|-----|----|----|--|--| | BVdss | Power MOSFET Drain Source Breakdown Voltage | | 650 | | | V | | | | Rdson | Static Drain-Source On Resistance | I(Drain)=0.8A | | 9.5 | 12 | Ω | | | | Idss | Zero Gate Voltage<br>Drain Current | | | | 1 | uA | | | | Td <sub>(on)</sub> | Turn-on delay time | | | 6 | | ns | | | | Td <sub>(off)</sub> | Turn-off delay time | | | 13 | | ns | | | - Note 5. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - **Note 6.** The device is not guaranteed to function outside its operating conditions. - Note 7. Guaranteed by design. - Note 8. These parameters, although guaranteed, are not 100% tested in production ## **CHARACTERIZATION PLOTS** - 6 - ## **OPERATION DESCRIPTION** SF1546 is a high performance, high efficiency, highly integrated current mode PWM power switch for offline flyback converter applications. The built-in advanced energy saving with high level protection features improves the SMPS reliability and performance without increasing the system cost. ## UVLO and Startup Operation Fig.1 shows a typical startup circuit. Before the IC begins switching operation, it consumes only startup current (typically 3uA) and current supplied through the startup resistor Rst charges the VDD hold-up capacitor Cdd. When VDD reaches UVLO turn-on voltage of 15.5V(typical), SF1546 begins switching and the IC current consumed increased to 2mA (typical). The hold-up capacitor Cdd continues to supply VDD before the energy can be delivered from auxiliary winding Na. During this process, VDD must not drop below UVLO turn-off voltage (typical 9V). The selection of Rst and Cdd should be a trade off between the power loss and startup time. ## **♦** Low Operating Current The operating current in SF1546 is as small as 2mA (typical). The small operating current results in higher efficiency and reduces the VDD hold-up capacitance requirement. #### **♦** Soft Start SF1546 features an internal 4ms (typical) soft start that slowly increases the threshold of cycle-by-cycle current limiting comparator during startup sequence. It helps to prevent transformer saturation and reduce the stress on the secondary diode during startup. Every restart attempt is followed by a soft start activation. ## ◆ "Zero OCP/OPP Recovery Gap" Control The definition of OCP or OPP recovery gap of a power adaptor is illustrated in Fig.2. assuming an adaptor is at full loading mode. If the loading keeps increasing, then the system will output maximum power P\_opp, which will trigger OPP protection at the same time. After the OPP protection is triggered, usually the system will enter into the auto-recovery mode, in burst manner. If the system power demand decreases P recovery, then system will enter into normal mode again, as shown in Fig.2. The difference between P opp and P recovery is defined as "OPP Recovery Gap", which can cause system startup failure especially in 90VAC full load startup. SF1546 can achieve "Zero OCP/OPP Recovery Gap" in the whole universal AC input range using SiFirst's proprietary control algorithm. #### **♦** Oscillator with Frequency Shuffling PWM switching frequency in SF1546 is fixed to 65KHz and is trimmed to tight range. To improve system EMI performance, SF1546 operates the system with $\pm 4\%$ frequency shuffling around setting frequency. ## **♦** Synchronous Slope Compensation InSF1546, the synchronous slope compensation circuit is integrated by adding voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage. ## **♦** Leading Edge Blanking (LEB) Each time the power MOSFET is switched on, a turn-on spike occurs across the sensing resistor. The spike is caused by primary side capacitance and secondary side rectifier reverse recovery. To avoid premature termination of the switching pulse, an internal leading edge blanking circuit is built in. During this blanking period (250ns, typical), the PWM comparator is disabled and cannot switch off the gate driver. Thus, external RC filter with a small time constant is enough for current sensing. ## ♦ Proprietary η -Balance<sup>™</sup> Control The efficiency requirement of power conversion is becoming tighter than before. These new energy standards focus on the average efficiency of the whole loading range. Therefore, the light load efficiency is becoming more and more important. In SF1546, a proprietary $\eta$ -Balance<sup>TM</sup> control is integrated to boost the light load efficiency. As shown in Fig.3, when the loading becomes light, the IC will reduce the PWM switching frequency according to an optimized frequency reduction curve. The specific frequency reduction curve and the power at a frequency are determined by the output of $\eta$ -Balance<sup>TM</sup> control. For example, P1 is at full load, P2 is at 75% full load, P3 and P4 are 50% and 25% full load respectively. The $\eta$ -Balance<sup>TM</sup> control can provide higher average efficiency than conventional frequency reduction technique, as illustrated in Fig.3 ### Burst Mode Control When the loading is very small, the system enters into burst mode. When VFB drops below Vskip, SF1546 will stop switching and output voltage starts to drop, which causes the VFB to rise. Once VFB rises above Vskip, switching resumes. Burst mode control alternately enables and disables switching, thereby reducing switching loss in standby mode. ## **♦** Auto Recovery Mode Protection As shown in Fig.5, once a fault condition is detected, switching will stop. This will cause VDD to fall because no power is delivered form the auxiliary winding. When VDD falls to UVLO(off) (typical 9V), the protection is reset and the operating current reduces to the startup current, which causes VDD to rise, as shown in Fig.4. However, if the fault still exists, the system will experience the above mentioned process. If the fault has gone, the system resumes normal operation. In this manner, the auto restart can alternatively enable and disable the switching until the fault condition is disappeared. Fig.5 ### **♦ VDD OVP(Over Voltage Protection)** VDD OVP (Over Voltage Protection) is implemented in SF1546 and it is a protection of auto-recovery mode. #### Over Load Protection (OLP) / Over Current Protection (OCP) / Over Power **Protection** (OPP) Open **Protection (OLP)** When OLP/OCP/OPP/Open Loop occurs, a fault is detected. If this fault is present for more than 42ms (typical), the protection will be triggered, the IC will experience an auto-recovery mode protection as mentioned above, as shown in Fig.6. The 42ms delay time is to prevent the false trigger from the power-on and turn-off transient. # 5.5V 4 OLP/OCP/ OPP\_ 42ms Delay SF1546 **♦** VFB 5.5V Vтн\_PL=3.7V OLP/OCP/OPP Shutdown delay time Fig.6 ## **♦** Pins Floating Protection In SF1546, if pin floating situation or RT pin shortto-GND occurs, the protection is triggered immediately and the system will experience the process of auto-recovery mode protection. #### **♦** Soft Gate Drive The driving stage of SF1546 is a soft totem-pole gate driver to minimize EMI. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. ## PACKAGE MECHANICAL DATA ## **DIP8 PACKAGE OUTLINE DIMENSIONS** | Cymbol | Dimensions In Millimeters | | Dimensions In Inches | | | | |--------|---------------------------|--------|----------------------|-------|--|--| | Symbol | (Min | Max | Min | Max | | | | Α | 3.710 | 5.334 | 0.146 | 0.210 | | | | A1 | 0.381 | | 0.015 | | | | | A2 | 3.175 | 3.600 | 0.125 | 0.142 | | | | В | 0.350 | 0.650 | 0.014 | 0.026 | | | | B1 | 1.524 (BSC) | | 0.06 (BSC) | | | | | 0 | 0.200 | 0.360 | 0.008 | 0.014 | | | | D | 9.000 | 10.160 | 0.354 | 0.400 | | | | E | 6.200 | 6.600 | 0.244 | 0.260 | | | | E1 | 7.320 | 7.920 | 0.288 | 0.312 | | | | е | 2.540 (BSC) | | 0.1 (BSC) | | | | | Ĺ | 2.921 | 3.810 | 0.115 | 0.150 | | | | E2 | 8.200 | 9.525 | 0.323 | 0.375 | | | #### IMPORTANT NOTICE SiFirst Technology Nanhai, Ltd (SiFirst) reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. SiFirst warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with SiFirst's standard warranty. Testing and other quality control techniques are used to the extent SiFirst deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. SiFirst assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using SiFirst's components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. Reproduction of SiFirst's information in SiFirst's data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. SiFirst is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of SiFirst's products or services with statements different from or beyond the parameters stated by SiFirst for that product or service voids all express and any implied warranties for the associated SiFirst's product or service and is an unfair and deceptive business practice. SiFirst is not responsible or liable for any such statements. SiFirst's products are neither designed nor intended for use in military applications. SiFirst will not be held liable for any damages or claims resulting from the use of its products in military applications. SiFirst's products are not designed to be used as components in devices intended to support or sustain human life. SiFirst will not be held liable for any damages or claims resulting from the use of its products in medical applications.