

# NC-Cap/PSR<sup>™</sup> (Primary Side Regulation) CV/CC Power Switch

#### **FEATURES**

- **♦** Built-in 600V Power MOSFET
- Multi-Mode Control
- ♦ Max. Frequency Clamping @ Output Short Circuit
- ◆ Proprietary NC-Cap/PSR<sup>TM</sup> (Primary Side Regulation) Control without External Compensation/Filtering Capacitor Needed
- ♦ Less than 70mW Standby Power
- ♦ ±5% Constant Current (CC) and Constant Voltage (CV) Regulation at Universal AC Input
- ◆ Proprietary Cable Voltage Drop Compensation in CV Mode
- ◆ Compensate for Line Voltage Variation and Transformer Inductance Tolerances
- Audio Noise Free Operation
- Pin Floating Protection
- ◆ Cycle-by-Cycle Current Limiting
- Built-in Leading Edge Blanking (LEB)
- **♦** Built-in Soft Start
- Output Over Voltage Protection
- ♦ VDD OVP & Clamp
- VDD Under Voltage Lockout (UVLO)

#### **APPLICATIONS**

- Battery chargers for cellular phones, cordless phones, PDA, digital cameras, etc
- ♦ Replaces linear transformer and RCC SMPS
- ♦ Small power adapter
- ◆ AC/DC LED lighting

#### **GENERAL DESCRIPTION**

SF5928S is a high performance, highly integrated DCM (Discontinuous Conduction Mode) Primary Side Regulation (PSR) power switch for small power converter applications. The IC can provide very tight output voltage regulation (CV) and current control (CC) performance.

SF5928S uses *Multi Mode Control* to improve efficiency and reliability and to decrease audio noise energy @ light loadings. Around the full load, the system operates in PWM+PFM mode, which improve the system reliability. Under light load conditions, the IC operates in PFM mode to achieve excellent regulation and high efficiency, and to achieve less than 70mW standby power. SF5928S also integrates the function of "*Max. Frequency Clamping* @ *Output Short Circuit*" to limits power MOSFET Vds spike when output short circuits occurs.

SF5928S has built-in proprietary **NC-Cap/PSR**<sup>TM</sup> control for CV control, which eliminates external compensation or filtering capacitor. It has built-in cable drop compensation function, which can provide excellent CV performance. The IC also has built-in soft start function to soften the stress on the MOSFET during power on period.

SF5928S integrates functions and protections of Under Voltage Lockout (UVLO), VDD Over Voltage Protection (VDD OVP), Output Over Voltage Protection (Output OVP), Soft Start, Cycle-by-cycle Current Limiting (OCP), Pin Floating Protection, VDD Clamping.

SF5928S is available in DIP8 package.





# **Pin Configuration**



**Ordering Information** 

| Part Number | Top Mark  | Pacl | kage | Tape & Reel |
|-------------|-----------|------|------|-------------|
| SF5928SDP   | SF5928SDP | DIP8 | RoHs |             |

Output Power Table<sup>(1)</sup>

| Part Number | 230VAC $\pm$ 15% $^{(2)}$ | •  |   | 85-265VAC              |  |
|-------------|---------------------------|----|---|------------------------|--|
|             | Adapter <sup>(3)</sup>    | 4. |   | Adapter <sup>(3)</sup> |  |
| SF5928S     | 18W                       | X  | • | 13W                    |  |

- Note 1. The Max. output power is limited by junction temperature
- Note 2. 230VAC or 100/115VAC with doublers

**Note 3.** Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sink at 50 °C ambient.

Comparison between SF5928S and SF5928SV

| Parameter or Function                 | SF5928S | SF5928SV |
|---------------------------------------|---------|----------|
| Built-in MOS Breakdown Voltage        | 600V    | 650V     |
| Max Output Power (adaptor, 85-265VAC) | 13W     | 12W      |

# **Marking Information**



YWW: Year&Week code



# **Block Diagram**



# **Pin Description**

| Pin Num | Pin Name     | 1/0 | Description                                                                                                                                                               |
|---------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VDD <b>•</b> |     | To power supply pin.                                                                                                                                                      |
| 2       | NO           | 1   | No connection.                                                                                                                                                            |
| 3       | FB           | l   | System feedback pin. This control input regulates both the output voltage in CV mode and output current in CC mode based on the flyback voltage of the auxiliary winding. |
| 4       | CS           | I   | Current sense pin.                                                                                                                                                        |
| 5-6     | Drain        | Р   | High voltage power MOSFET drain connection.                                                                                                                               |
| 7-8     | GND          | Р   | Ground                                                                                                                                                                    |

**Absolute Maximum Ratings** (Note 4)

| Parameter                          | Value       | Unit |
|------------------------------------|-------------|------|
| VDD DC Supply Voltage              | 35          | V    |
| VDD DC Clamp Current               | 10          | mA   |
| Drain pin                          | -0.3 to 600 | V    |
| FB, CS voltage range               | -0.3 to 7   | V    |
| Package Thermal Resistance (DIP-8) | 84          | °C/W |
| Maximum Junction Temperature       | 150         | °C   |
| Operating Temperature Range        | -40 to 85   | °C   |
| Storage Temperature Range          | -65 to 150  | °C   |



| Lead Temperature (Soldering, 10sec.)   | 260 | °C |
|----------------------------------------|-----|----|
| ESD Capability, HBM (Human Body Model) | 3   | kV |
| ESD Capability, MM (Machine Model)     | 250 | V  |

**Recommended Operation Conditions** (Note 5)

| Parameter                     | Value     | Unit |
|-------------------------------|-----------|------|
| Supply Voltage, VDD           | 11 to 30  | V    |
| Operating Ambient Temperature | -40 to 85 | °C   |
| Maximum Switching Frequency   | 70K       | Hz   |

# **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C, VDD=16V, if not otherwise noted)

Symbol

Parameter

Test Conditions

| Symbol                            | Parameter                      | Test Conditions             | Min  | Typ      | Max         | Unit |
|-----------------------------------|--------------------------------|-----------------------------|------|----------|-------------|------|
| Supply Voltag                     | e (VDD) Section                |                             |      |          | <b>&gt;</b> |      |
| I_Startup                         | VDD Start up Current           | VDD=UVLO(ON)-1V,            |      | 2        | 20          | uA   |
| _ ,                               | ·                              | Measure current into VDD    |      | <b>\</b> |             |      |
| I_VDD_Op                          | Operation Current              | V <sub>FB</sub> =3V,VDD=20V |      | 1        | 1.5         | mA   |
| UVLO(ON)                          | VDD Under Voltage              |                             | 14   | 15.5     | 16.5        | V    |
| , ,                               | Lockout Exit (Startup)         |                             |      |          |             |      |
| UVLO(OFF)                         | VDD Under Voltage              |                             | 8.5  | 9.5      | 10.5        | V    |
|                                   | Lockout Enter                  |                             |      |          |             |      |
| VDD_OVP                           | VDD Over Voltage               | *                           | 31   | 33       | 35          | V    |
|                                   | Protection trigger             |                             |      |          |             |      |
| V <sub>DD</sub> _Clamp            | VDD Zener Clamp                | $I(V_{DD}) = 7 \text{ mA}$  | 33   | 35       | 37          | V    |
|                                   | Voltage                        |                             |      |          |             |      |
| T_Softstart                       | Soft Start Time <sup>(6)</sup> |                             |      | 2        |             | mSec |
| Feedback Inpu                     | ut Section(FB Pin)             |                             | •    | •        | •           | •    |
| V <sub>FB</sub> _EA_Ref           | Internal Error                 |                             | 1.98 | 2.0      | 2.02        | V    |
| 10                                | Amplifier(EA)                  |                             |      |          |             |      |
|                                   | reference input                |                             |      |          |             |      |
| V <sub>FB</sub> _OVP              | Output over voltage            |                             |      | 2.4      |             | V    |
| 10                                | protection threshold           |                             |      |          |             |      |
| V <sub>FB</sub> _DEM              | Demagnetization                |                             |      | 0.1      |             | V    |
| · PD =                            | comparator threshold           |                             |      |          |             |      |
| V <sub>FB</sub> _Short            | Output Short Circuit           |                             |      | 0.5      |             | V    |
| . 5                               | Threshold                      |                             |      |          |             |      |
| F <sub>Clamp</sub> _Short         | Output Short Circuit           |                             |      | 33       |             | KHz  |
| o.ap_                             | Frequency Clamp                |                             |      |          |             |      |
| T <sub>min</sub> _OFF ♦           | Minimum OFF time               | Note 6                      |      | 2        |             | uSec |
|                                   | •                              |                             |      |          |             |      |
| T <sub>max</sub> OFF              | Maximum OFF time               |                             |      | 3        |             | mSec |
| T <sub>CC</sub> /T <sub>DEM</sub> | Ratio between                  | Note 6                      |      | 2        |             |      |
|                                   | switching period in            |                             |      |          |             |      |
|                                   | CC mode and                    |                             |      |          |             |      |
|                                   | demagnetization time           |                             |      |          |             |      |
| I <sub>Cable</sub> _max           | Max Cable                      |                             |      | 40       |             | uA   |
|                                   | compensation current           |                             |      |          |             |      |
| Current Sense                     | Input Section (CS Pin)         |                             |      | •        | •           |      |
| T_blanking                        | CS Input Leading               |                             |      | 500      |             | nSec |
| _=                                | Edge Blanking Time             |                             |      |          |             |      |
| Vth_OC                            | Current limiting               |                             | 588  | 600      | 612         | mV   |
|                                   | threshold                      |                             |      |          |             |      |
| T <sub>D</sub> OC                 | Over Current                   |                             |      | 100      |             | nSec |
| - 0                               | Detection and Control          |                             |      |          |             |      |
|                                   | Delay                          |                             |      |          |             |      |
|                                   |                                |                             |      |          |             |      |



| Power MOSFET Section <sup>(7)</sup> |                                             |             |     |     |     |    |
|-------------------------------------|---------------------------------------------|-------------|-----|-----|-----|----|
| BVdss                               | Power MOSFET Drain Source Breakdown Voltage |             | 600 |     |     | V  |
| Rdson                               | Static Drain-Source On Resistance           | I(Drain)=1A |     | 3.8 | 4.7 | Ω  |
| ldss                                | Zero Gate Voltage<br>Drain Current          |             |     |     | 1   | uA |
| Td <sub>(on)</sub>                  | Turn-on delay time                          |             |     | 9   |     | ns |
| Td <sub>(off)</sub>                 | Turn-off delay time                         |             |     | 24  |     | ns |

- Note 4. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- **Note 5.** The device is not guaranteed to function outside its operating conditions.
- Note 6. Guaranteed by design.
- Note 7. These parameters, although guaranteed, are not 100% tested in production



# **CHARACTERIZATION PLOTS**

















## **OPERATION DESCRIPTION**

SF5928S is a high performance, multi mode controlled, highly integrated DCM (Discontinuous Conduction Mode) Primary Side Regulation (PSR) power switch. The built-in high precision CV/CC control with high level protection features make it very suitable for offline small power converter applications.

#### **♦ PSR Technology Introduction**

Assuming the system works in DCM mode, the power transfer function is given by

$$P = \frac{\eta}{2} \times L_m \times I_{pk}^2 \times f_S = V_o \times I_o \quad \text{(Eq.1)}$$

In the equation above, P is output power, Vo and lo are system output voltage and current respectively,  $\eta$  is system power transfer efficiency, Lm is transformer primary inductance, fs is system switching frequency, lpk is primary peak current in a switching cycle. The following figure illustrates the waveform in a switching cycle.



In the figure shown above, the IC generates a demagnetization signal (DEM) in each switching cycle through auxiliary winding. Tdem is demagnetization time for CV/CC control. In DCM mode, Tdem can be expressed as;

$$\frac{V_o}{L_m} \times T_{dem} = \frac{N_S}{N_P} \times I_{pk}$$
 (Eq.2)

In Eq.2, Np and Ns are primary and secondary winding turns respectively.

Combined with Eq.1 and Eq. 2, the average output current can be expressed as:

$$I_o = \frac{\eta}{2} \times I_{pk} \times \frac{N_P}{N_S} \times f_S \times T_{dem}$$
 (Eq.3)

#### **CC (Constant Current) Control Scheme**

From Eq.3, it can be easily seen that there are two ways to implement CC control: one is PFM (Pulse Frequency Modulation), the control scheme is to

keep lpk to be constant, let the product of Ts and Tdem (fs\*Tdem) to be a constant. In this way, lo will be a value independent to the variation of Vo, Lm, and line input voltage. Another realization method is PWM duty control, the control scheme is to keep fs to be constant, let the product of Tdem and lpk (Tdem\*lpk) to be a constant, in another words, by modulating system duty cycle to realize a constant lo independent to the variation of Vo, Lm and line voltages.

SF5928S adopts PFM for CC control, the product of Ts and Tdem is given by

$$f_S \times T_{dem} = 0.5$$
 Eq.4)

# CV (Constant Voltage) Control Scheme

CV control should sample the plateau of auxiliary winding voltage in flyback phase, as shown in Fig.1 The CV control has many implementations, for example, PWM, or PFM, or a combination of both one. In SF5928S, the CV control adopts proprietary multi mode control, as mention below.

# ◆ NC-Cap/PSR<sup>™</sup> Eliminates External Compensation/Filtering Capacitor

SF5928S uses a proprietary control to eliminate external compensation capacitor, which can simplify system design and lower system cost.

#### Precision CV/CC Performance

In SF5928S, the parameters are trimmed to tight range, which makes the system CC/CV to have less than 5% variation.

# Multi Mode Control for High Reliability , High Efficiency, and Audio Noise Free Operation

Conventional pure PFM system may suffer transformer saturation issue when heavy loading. In SF5928S, a proprietary multi mode control is adopted to suppress this issue, as shown in Fig.2.





Around the full load, the system operates in PWM+PFM mode, which improve the system reliability. Under normal to light load conditions, the IC operates in PFM mode to achieve excellent regulation and high efficiency, yet meets the requirement for no-load consumption less than 70mW, as shown in Fig.2

Multi mode control can also reduce audio noise in lighting loadings, compared to conventional pure PFM control.

### ◆ Startup Current and Startup Control

Startup current of SF5928S is designed to be very low (typically 2uA) so that VDD could be charged up above UVLO(ON) threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet reliable startup in application.

#### **♦** Operating Current

The operating current in SF5928S is as small as 1mA (typical). The small operating current results in higher efficiency and reduces the VDD hold-up capacitance requirement. Once SF5928S enters very low frequency PFM mode, the operating frequency is reduced to less than 0.4mA, assisting the power supply in meeting power conservation requirements.

#### **♦** Soft Start

SF5928S features an internal 2ms (typical) soft start that slowly increases the threshold of cycle bycycle current limiting comparator during startup sequence. It reduces the stress on the secondary diode during startup. Every startup process is followed by a soft start activation.

## ◆ Proprietary Cable Voltage Drop Compensation in CV Mode

When it comes to cellular phone charger applications, the battery is located at the end of cable, which causes typically several percentage of voltage drop on the actual battery voltage. SF5928S has a proprietary built-in cable voltage drop compensation block which can provide a constant output voltage at the end of the cable over the entire load range in CV mode.

#### Leading Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs across the sensing resistor. To avoid premature termination of the switching pulse, an internal leading edge blanking circuit is built in. During this blanking period (300ns, typical), the cycle-by-cycle current limiting comparator is disabled and cannot switch off the gate driver. Thus, external RC filter with a small time constant is enough for current sensing.

#### **♦ Minimum and Maximum OFF Time**

In SF5928S, a minimum OFF time (typically 2us) is implemented to suppress ringing when GATE is off. The minimum OFF time is necessary in applications where the transformer has a large leakage inductance, particularly at low output voltages or startup. The maximum OFF time in SF5928S is typically 3ms, which provides a large range for frequency reduction. In this way, a low standby power of 70mW can be achieved.

#### **♦** Pin Floating Protection

In SF5928S, if pin floating situation occurs, the IC is designed to have no damage to system.

## Output OVP(Over Voltage Protection) and Output UVP (Under Voltage Protection)

In SF5928S, the output OVP is integrated by plateau sampling the auxiliary winding in flyback phase. The threshold voltage for output OVP is 2.4V, as shown in Fig.3. Output OVP is autorecovery mode protection (mentioned below).

In SF5928S, when sensed FB voltage is below 0.5V, the IC will enter into Under Voltage Protection (UVP) mode, in which the maximum switching frequency is clamped, as shown in Fig.3.



## **♦ VDD OVP(Over Voltage Protection)**

VDD OVP (Over Voltage Protection) is implemented in SF5928S and it is a protection of auto-recovery mode.

# ◆ Maximum Frequency Clamping @ Output Short Circuit

In SF5928S, when FB voltage is below 0.5V, the IC will enter into Under Voltage Protection (UVP) mode, the PFM switching frequency is clamped to 33KHz (typical). This protection is useful for LED short circuit protection. When output is short, the frequency clamping can lower power MOSFET Vds



spike and the system reliability can be improved, as shown in Fig.4

In SF5928S, when output short circuit occurs, the IC will limit the switching frequency to 33KHz. In this way, the power MOSFET Vds spike voltage is suppressed greatly.

## Vce @ Output Short Circuit



Fig.4

## **♦** Auto Recovery Mode Protection

As shown in Fig.5, once a fault condition is detected, switching will stop. This will cause VDD to

fall because no power is delivered form the auxiliary winding. When VDD falls to UVLO(off) (typical 9.5V), the protection is reset and the operating current reduces to the startup current, which causes VDD to rise, as shown in Fig.4. However, if the fault still exists, the system will experience the above mentioned process. If the fault has gone, the system resumes normal operation. In this manner, the auto restart can alternatively enable and disable the switching until the fault condition is disappeared.



### Soft Gate Drive

The driving stage of SF5928S is a soft totem-pole gate driver to minimize EMI. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability.



# **PACKAGE MECHANICAL DATA**

# **DIP8 PACKAGE OUTLINE DIMENSIONS**



| Cymbol     | Dimensions | In Millimeters | Dimension | s In Inches |  |  |
|------------|------------|----------------|-----------|-------------|--|--|
| Symbol     | Min        | Max            | Min       | Max         |  |  |
| А          | 3.740      | 5.334          | 0.146     | 0.210       |  |  |
| A1 *       | 0.381      |                | 0.015     |             |  |  |
| A2         | 3.175      | 3.600          | 0.125     | 0.142       |  |  |
| В          | 0.350      | 0.650          | 0.014     | 0.026       |  |  |
| <b>B</b> 1 | 1.524      | (BSC)          | 0.06 (    | BSC)        |  |  |
| С          | 0.200      | 0.360          | 0.008     | 0.014       |  |  |
| D          | 9.000      | 10.160         | 0.354     | 0.400       |  |  |
| E          | 6.200      | 6.600          | 0.244     | 0.260       |  |  |
| E1         | 7.320      | 7.920          | 0.288     | 0.312       |  |  |
| е          | 2.540      | (BSC)          | 0.1 (BSC) |             |  |  |
| L          | 2.921      | 3.810          | 0.115     | 0.150       |  |  |
| E2         | 8.200      | 9.525          | 0.323     | 0.375       |  |  |



#### **IMPORTANT NOTICE**

SiFirst Technology Nanhai, Ltd (SiFirst) reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

SiFirst warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with SiFirst's standard warranty. Testing and other quality control techniques are used to the extent SiFirst deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

SiFirst assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using SiFirst's components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

Reproduction of SiFirst's information in SiFirst's data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. SiFirst is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of SiFirst's products or services with statements different from or beyond the parameters stated by SiFirst for that product or service voids all express and any implied warranties for the associated SiFirst's product or service and is an unfair and deceptive business practice. SiFirst is not responsible or liable for any such statements.

SiFirst's products are neither designed nor intended for use in military applications. SiFirst will not be held liable for any damages or claims resulting from the use of its products in military applications.

SiFirst's products are not designed to be used as components in devices intended to support or sustain human life. SiFirst will not be held liable for any damages or claims resulting from the use of its products in medical applications.

