

# SGM2048 1A, Low Noise, Wide Bandwidth, High PSRR, Low Dropout Linear Regulator

## **GENERAL DESCRIPTION**

The SGM2048 is a single output low dropout voltage regulator (LDO) designed for applications requiring very low dropout voltage and ultra-high power supply ripple rejection at up to 1A output current.

An advanced BiCMOS process and a PMOSFET pass device are utilized for this product to achieve the best in class analog performance and overall value with just a  $4.7\mu$ F ceramic output capacitor. The SGM2048 operates over a wide input voltage range of 2.2V to 7V. The output voltage can be programmed from 0.8V to 6V.

The SGM2048 is available in a Green TDFN- $3\times3-8$ CL package. It operates over an operating temperature range of -40°C to +125°C.

# FEATURES

- 1A Low Dropout Regulator with Enable
- Very Low Dropout: 140mV (TYP) at 1A
- Adjustable Output Voltage Range: 0.8V to 6V
- Fixed Output Voltages: 0.8V to 6V
- Wide Bandwidth, High PSRR:
  - 75dB at 1kHz
  - 60dB at 100kHz
  - 50dB at 1MHz
- Low Noise: 27µV<sub>RMS</sub> (TYP) (100Hz to 100kHz)
- Stable with a 4.7µF Ceramic Capacitor
- Excellent Load and Line Transient Responses
- Over-Current and Over-Temperature Protection
- Available in a Green TDFN-3×3-8CL Package

# APPLICATIONS

Telecom Infrastructure Audio High-Speed I/F (PLL/VCO)

# TYPICAL APPLICATION



Figure 1. Typical Application Circuit

## **PACKAGE/ORDERING INFORMATION**

| MODEL       | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER   | PACKAGE<br>MARKING       | PACKING<br>OPTION   |
|-------------|------------------------|-----------------------------------|----------------------|--------------------------|---------------------|
| SGM2048-5.0 | TDFN-3×3-8CL           | -40°C to +125°C                   | SGM2048-5.0XTEK8G/TR | SGMRB0<br>XTEK8<br>XXXXX | Tape and Reel, 4000 |
| SGM2048-ADJ | TDFN-3×3-8CL           | -40°C to +125°C                   | SGM2048-ADJXTEK8G/TR | SGMRAF<br>XTEK8<br>XXXXX | Tape and Reel, 4000 |

#### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code.





- Trace Code
  - ——— Date Code Year

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

### **ABSOLUTE MAXIMUM RATINGS**

| Input Voltage Range               |                                       |
|-----------------------------------|---------------------------------------|
| FB, NR Voltage Range              | -0.3V to 3.6V                         |
| EN Voltage Range0.3V              | / to Min (V <sub>IN</sub> + 0.3V, 7V) |
| OUT Voltage Range                 | -0.3V to 8V                           |
| OUT Current                       | Internally Limited                    |
| Package Thermal Resistance        |                                       |
| TDFN-3×3-8CL, θ <sub>JA</sub>     | 53°C/W                                |
| Junction Temperature              | +150°C                                |
| Storage Temperature Range         | 65°C to +150°C                        |
| Lead Temperature (Soldering, 10s) | +260°C                                |
|                                   |                                       |

### **RECOMMENDED OPERATING CONDITIONS**

| Input Voltage Range, V <sub>IN</sub> <sup>(1)</sup> | 2.2V to 7V     |
|-----------------------------------------------------|----------------|
| Adjustable Output Voltage Range                     | 0.8V to 6V     |
| Fixed Output Voltage Range                          | 0.8V to 6V     |
| Output Current Range, IOUT                          | 0A to 1A       |
| Operating Temperature Range                         | 40°C to +125°C |
| Input Capacitance, CIN                              | 1µF (MIN)      |
| Output Capacitance, COUT                            | 4.7µF to 100µF |

#### NOTE:

1. Minimum  $V_{IN} = V_{OUT} + V_{DROP}$  or 2.2V, whichever is greater.

### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.



## **PIN CONFIGURATION**



## **PIN DESCRIPTION**

| PIN              | NAME | I/O | FUNCTION                                                                                                                                                                                                                               |
|------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2             | OUT  | 0   | Regulator Output. A 4.7 $\mu$ F or larger capacitor of any type is required for stability.                                                                                                                                             |
| FB               |      |     | Feedback Pin (adjustable voltage version only). This pin is the Input to the control loop error amplifier and is used to set the output voltage of the device.                                                                         |
| 5                | SNS  | Ι   | Output Voltage Sense Input Pin (fixed voltage version only) <sup>(1)</sup> .                                                                                                                                                           |
| 4                | GND  | _   | Ground.                                                                                                                                                                                                                                |
| 5 EN I<br>6 NR - |      | I   | Enable Pin. Driving this pin to logic high enables the device; driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN if not used and must not be left floating. |
|                  |      | _   | Noise-Reduction Pin. Connect an external capacitor between this pin and ground to reduce output noise to very low levels. Also, the capacitor slows down the VOUT ramp (RC soft-start).                                                |
| 7, 8             | IN   | I   | Input Supply Voltage Pin.                                                                                                                                                                                                              |
| Exposed<br>Pad   | GND  | - 6 | Exposed Pad. Connect to GND for best thermal performance.                                                                                                                                                                              |

#### NOTE:

1. In order to minimize the trace resistive drop, connect the SNS pin close to the load and make sure that the trace inductance to the load is also minimized.



## **ELECTRICAL CHARACTERISTICS**

(At  $T_J = -40^{\circ}$ C to  $+125^{\circ}$ C,  $V_{IN} = (V_{OUT(NOM)} + 0.5V)$  or 2.2V, whichever is greater,  $I_{OUT} = 1$ mA,  $V_{EN} = 2.2V$ ,  $C_{IN} = 1\mu$ F,  $C_{OUT} = 4.7\mu$ F and  $C_{NR} = 0.01\mu$ F. For SGM2048-ADJ, tested at  $V_{OUT} = 0.8V$  and  $V_{OUT} = 6V$ . Typical values are at  $T_J = +25^{\circ}$ C, unless otherwise noted.)

| PARAMETER                            | SYMBOL                           | CONDITIONS                                                                                                                               |                                                | TEMP               | MIN   | TYP  | MAX | UNITS             |
|--------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-------|------|-----|-------------------|
| Internal Reference                   | V <sub>NR</sub>                  | SGM2048-ADJ                                                                                                                              |                                                | +25°C              |       | 0.8  |     | V                 |
| Output Voltage                       | V <sub>OUT</sub>                 | SGM2048-ADJ                                                                                                                              | SGM2048-ADJ                                    |                    | 0.8   |      | 6   | V                 |
| Line Regulation                      | $\Delta V_{OUT} / \Delta V_{IN}$ | $    V_{\text{IN}} = (V_{\text{OUT}(\text{NOM})} + 0.5V) \text{ to } 7V, V_{\text{IN}} \ge 2.2V, \\     I_{\text{OUT}} = 100 \text{mA} $ |                                                | +25°C              |       | 50   |     | μV/V              |
| Load Regulation                      | $\Delta V_{OUT} / \Delta_{IOUT}$ | I <sub>OUT</sub> = 1mA to 1A                                                                                                             | I <sub>OUT</sub> = 1mA to 1A                   |                    |       | 1.2  |     | µV/mA             |
|                                      |                                  |                                                                                                                                          | I <sub>OUT</sub> = 500mA                       | +25°C              |       | 80   |     |                   |
| Descentification                     |                                  | $V_{IN} = (V_{OUT(NOM)} + 0.5V)$ to 6.5V,<br>$V_{IN} = 2.2V$ V = GND                                                                     | I <sub>OUT</sub> = 750mA                       | +25°C              |       | 115  |     | mV                |
|                                      | V                                |                                                                                                                                          | I <sub>OUT</sub> = 1A                          | +25°C              |       | 150  |     |                   |
| Diopout voltage                      | V DROP                           |                                                                                                                                          | I <sub>OUT</sub> = 500mA                       | +25°C 70           | 70    |      |     |                   |
|                                      |                                  | $V_{IN} = (V_{OUT(NOM)} + 0.5V)$ to 6.5V,<br>$V_{IN} = 7V$ , $V_{EP} = GND$                                                              | I <sub>OUT</sub> = 750mA                       | +25°C              |       | 100  |     | mV                |
|                                      |                                  |                                                                                                                                          | I <sub>OUT</sub> = 1A                          | +25°C              |       | 140  |     |                   |
| One und Die Oursent                  |                                  | I <sub>OUT</sub> = 1mA                                                                                                                   |                                                | +25°C              |       | 80   |     | μA                |
| Ground Pin Current                   | GND                              | I <sub>OUT</sub> = 1A                                                                                                                    |                                                | +25°C              | ľ     | 950  |     |                   |
| Shutdown Current (I <sub>GND</sub> ) | I <sub>SHDN</sub>                | $V_{EN} \le 0.4V, V_{IN} = 7V, R_L = 1k\Omega$                                                                                           |                                                | +25°C              |       | 0.84 |     | μA                |
| Feedback Pin Current                 | I <sub>FB</sub>                  | V <sub>IN</sub> = 6.5V, V <sub>FB</sub> = 0.8V                                                                                           | V <sub>IN</sub> = 6.5V, V <sub>FB</sub> = 0.8V |                    |       | 0.02 |     | μA                |
|                                      |                                  |                                                                                                                                          | f = 100Hz                                      | +25°C              |       | 75   |     | -                 |
|                                      |                                  |                                                                                                                                          | f = 1kHz +25°                                  | +25°C              |       | 75   |     |                   |
| Power Supply Rejection Ratio         | PSRR                             | $V_{IN} = 4.3V, V_{OUT(NOM)} = 3.3V,$<br>$V_{OUT} = 750mA, C_{ND} = 10nF$                                                                | f = 10kHz                                      | +25℃ 75<br>+25℃ 70 |       | dB   |     |                   |
|                                      |                                  |                                                                                                                                          | f = 100kHz                                     | +25°C              | +25°C | 60   |     |                   |
|                                      |                                  | f = 1MHz +25°C                                                                                                                           | +25°C                                          |                    | 50    |      |     |                   |
|                                      |                                  | BW = 100Hz to $100kHz$                                                                                                                   | C <sub>NR</sub> = 1nF                          | +25°C              |       | 56   |     |                   |
| Output Noise Voltage                 | en                               | $V_{IN} = 4.3V, V_{OUT(NOM)} = 3.3V,$                                                                                                    | C <sub>NR</sub> = 10nF                         | +25°C              |       | 28   |     | μV <sub>RMS</sub> |
|                                      |                                  | I <sub>ουτ</sub> = 100mA                                                                                                                 | C <sub>NR</sub> = 100nF                        | +25°C              |       | 27   |     |                   |
| Enable High (Enabled)                | V <sub>EN(HI)</sub>              | $2.2V < V_{IN} \le 6.5V, R_L = 1k\Omega$                                                                                                 |                                                | +25°C              | 1.2   |      |     | V                 |
| Enable Low (Shutdown)                | V <sub>EN(LO)</sub>              | $R_L = 1k\Omega$                                                                                                                         |                                                | +25°C              |       |      | 0.4 | V                 |
| Enable Pin Current, Enabled          | I <sub>EN(HI)</sub>              | $V_{\rm IN} = V_{\rm EN} = 7V$                                                                                                           |                                                | +25°C              |       | 0.45 |     | μA                |
| Stort Lin Time                       |                                  | $V_{OUT(NOM)} = 3.3V,$                                                                                                                   | C <sub>NR</sub> = 1nF                          | +25°C              |       | 0.2  |     |                   |
| Start-Op Time                        | LSTR                             | $R_{L} = 3.3 k\Omega, C_{OUT} = 4.7 \mu F$                                                                                               | C <sub>NR</sub> = 10nF                         | +25°C              |       | 1.6  |     | ms                |
| Under-Voltage Lockout                |                                  | $V_{IN}$ rising, $R_L = 1k\Omega$                                                                                                        |                                                | +25°C              |       | 2    |     | V                 |
| UVLO Hysteresis                      | UVLU                             | V <sub>IN</sub> falling, R <sub>L</sub> = 1kΩ                                                                                            |                                                | +25°C              |       | 85   |     | mV                |
| Thermal Shutdown Temperature         | T <sub>SHDN</sub>                |                                                                                                                                          | -                                              |                    |       | 170  |     | °C                |
| Thermal Shutdown Hysteresis          | $\Delta T_{SHDN}$                |                                                                                                                                          |                                                |                    |       | 20   |     | °C                |



## **TYPICAL APPLICATION CIRCUITS**



![](_page_4_Figure_4.jpeg)

![](_page_4_Figure_5.jpeg)

Figure 3. SGM2048 with Fixed Output Voltage

![](_page_4_Picture_7.jpeg)

## FUNCTIONAL BLOCK DIAGRAM

![](_page_5_Figure_3.jpeg)

Figure 4. Adjustable Output Voltage Internal Block Diagram

![](_page_5_Figure_5.jpeg)

Figure 5. Fixed Output Voltage Internal Block Diagram

![](_page_5_Picture_7.jpeg)

## **DETAILED DESCRIPTION**

The SGM2048 is a high current, low dropout voltage regulator designed for applications requiring very low dropout voltage and ultra-high power supply ripple rejection at up to 1A output current. It also equipped with noise-reduction pin for noise sensitive applications. A noise-reduction capacitor at the NR pin decreases noise generated by the bandgap reference to improve PSRR. The internal compensation network is well designed to achieve fast transient response with good stability. The SGM2048 offers sub-bandgap output voltages, current limit and thermal protection and is fully specified from -40°C to +125°C.

#### **Internal Current Limit**

The internal current limit circuit incorporates protection against over-current due to any short or overload condition applied to the output pin. In the event of an overload condition, the LDO may begin to cycle on and off due to the die temperature exceeding thermal fault condition and subsequently cooling down after the power device is turned off. For reliable operation, do not operate the device in a current limit state for extended periods of time.

The SGM2048 has a built-in body diode that conducts current when the voltage at OUT pin exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting is required.

### Shutdown

The enable pin (EN) is active high. The SGM2048 goes into shutdown mode when the EN pin is in a logic low condition. If the shutdown mode is not required, the EN pin can be directly tied to IN pin to keep the LDO on.

#### Start-Up

The SGM2048 has a guick-start circuit to charge the noise-reduction capacitor  $(C_{NR})$ . The switch of the quick-start circuit is closed at start-up. To reduce the noise from bandgap, there is a low-pass (RC) filter consists of the  $C_{NR}$  and the resistance which is connected with bandgap, as shown in Functional Block Diagram. At the start-up, the quick-start switch is closed, with only  $33k\Omega$  resistance between bandgap and NR pin. The guick-start switch opens approximate 2ms after the device is enabled; the resistance between NR and bandgap is approximately  $250k\Omega$  to form a very good low-pass (RC) filter. This low-pass filter achieves very good noise-reduction for the reference voltage. It is recommended the  $C_{NR}$  value larger than 0.01µF to reduce noise, and low leakage ceramic capacitors are suitable. However, with too large  $C_{NR}$  will extend the start-up time. That is, if  $C_{NR}$  is not fully charged during this 2ms period, C<sub>NR</sub> finishes charging through a higher resistance of  $250k\Omega$  and takes much longer to fully charge.

### Under-Voltage Lockout (UVLO)

The SGM2048 utilizes an under-voltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature on the input, and it typically ignores under-shoot transients if they are less than 50µs duration.

### **Device Functional Modes**

EN pin driving is to control device function mode. When the EN pin is over 1.2V for  $V_{IN}$  from 2.2V to 7V, the regulator turns on. When the EN pin is below 0.4V, it causes the regulator to enter shutdown mode. The current consumption of the device is reduced to typically 0.84µA in shutdown mode.

![](_page_6_Picture_15.jpeg)

## **APPLICATION INFORMATION**

The required output voltage of adjustable can be adjusted from 0.8V to 6V using two external resistors. Figure 2 gives the connections for the adjustable output version. Figure 3 shows the connections for the fixed voltage version.

### **Dropout Voltage**

The SGM2048 uses a PMOSFET pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DROP})$  as with any linear regulator, PSRR and transient responses are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. For normal operation, the suggested LDO operating range is  $(V_{IN} > V_{OUT} + V_{DROP})$  for good transient responses and PSRR ability.

### **Minimum Load**

The SGM2048 employs an innovative low-current mode circuit which increase loop gain under very light or no-load conditions, this benefits the result of output voltage regulation performance down to zero output current. The SGM2048 is stable with no output load.

### Input and Output Capacitor Requirements

Like any low dropout regulator, the external capacitors of the SGM2048 must be carefully selected for regulator stability and performance. This capacitor counteracts reactive input sources and improves transient response, noise rejection and ripple rejection. If source impedance is not sufficiently low, a 1µF input capacitor may be necessary to provide stability. Any good quality ceramic capacitor can be used across the input supply near the regulator. However, a capacitor with larger value and lower ESR (Equivalent Series Resistance) is recommended since it will provide better PSRR and line transient response.

The SGM2048 is designed to be stable with standard ceramic output capacitors of  $4.7\mu$ F or greater of capacitance. The device is evaluated using a  $4.7\mu$ F ceramic capacitor of 10V rating, 10% tolerance, X5R type and 0805 size (2mm × 1.25mm).

X5R and X7R type capacitors are highly recommended because they have minimal variation in value and ESR over-temperature. Maximum ESR should be less than  $0.5\Omega$ .

The SGM2048 implements an innovative internal compensation circuit that does not require a feedback capacitor across  $R_2$  for stability. Do not use a feedback capacitor for this device.

### **Detailed Design Procedure**

The output voltage is determined by the ratio of FB reference. The values of  $R_1$  and  $R_2$  on the FB pin can be calculated for any voltage using the formula as below:

$$V_{\text{OUT}} = \frac{\left(R_1 + R_2\right)}{R_2} \times 0.800$$

For common output voltages, sample resistor values are shown in Table 1. In Table 1, E96 series resistors are used and all values meet 1% of the target  $V_{OUT}$ , assuming resistors with zero error. Using lower values for  $R_1$  and  $R_2$  reduces the noise injected from the FB pin.

| Table 1. Sample | 1% | Resistor | Values | for | <b>Common Output</b> |  |
|-----------------|----|----------|--------|-----|----------------------|--|
| Voltages        |    |          |        |     |                      |  |

| Vout | R <sub>1</sub> | R <sub>2</sub>  |
|------|----------------|-----------------|
| 0.8V | 0Ω (Short)     | Do not populate |
| 1V   | 2.49kΩ         | 10kΩ            |
| 1.2V | 4.99kΩ         | 10kΩ            |
| 1.5V | 8.87kΩ         | 10kΩ            |
| 1.8V | 12.5kΩ         | 10kΩ            |
| 2.5V | 21kΩ           | 10kΩ            |
| 3.3V | 30.9kΩ         | 10kΩ            |
| 5V   | 52.3kΩ         | 10kΩ            |

### **Output Noise**

For most LDOs, the dominant noise source is from the internal bandgap. With the noise-reduction capacitor connecting to the NR pin of the SGM2048, the bandgap does not contribute significantly to noise. Instead, the most noise source comes from the output resistor divider and the error amplifier input. For general application to minimize noise, using a  $0.01\mu$ F noise-reduction capacitor (C<sub>NR</sub>) is recommended.

### **Power Supply Recommendations**

The SGM2048 is designed to operate with an input voltage supply range from 2.2V to 7V. Due to the nature of an LDO,  $V_{IN}$  must be some margin higher than  $V_{OUT}$  plus dropout at the maximum rated current of the application if active filtering (PSRR) is expected from VIN to VOUT. Additional input capacitors with low ESR can help improve the output noise performance.

![](_page_7_Picture_23.jpeg)

## SGM2048

## **APPLICATION INFORMATION (continued)**

### **Layout Guidelines**

The performances of this LDO depend greatly on the care taken in designing the PC board. For good PSRR, output noise and transient response performance, it's recommended to design the board with separate ground planes for  $V_{\rm IN}$  and  $V_{\rm OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

### **Thermal Considerations**

Thermal protection disables the output when the junction temperature exceeds +170 °C. The internal pass element then turns off. The pass element turns on again after the junction temperature cools down by 20 °C. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink.

The thermal protection circuit may cycle on and off to limit the dissipation of the regulator, protecting it from overheating damage. For good reliability, thermal protection should trigger at least 35 °C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

For reliable operation, junction temperature should be limited to  $+125^{\circ}$ C maximum.

The internal protection circuitry of the SGM2048 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the SGM2048 into thermal shutdown degrades device reliability.

![](_page_8_Picture_11.jpeg)

# PACKAGE OUTLINE DIMENSIONS

## TDFN-3×3-8CL

![](_page_9_Figure_3.jpeg)

| Symbol | Dimensions In Millimeters |           |       |  |  |  |  |
|--------|---------------------------|-----------|-------|--|--|--|--|
| Symbol | MIN                       | MOD       | MAX   |  |  |  |  |
| А      | 0.700                     | 0.750     | 0.800 |  |  |  |  |
| A1     | -                         | -         | 0.050 |  |  |  |  |
| A2     |                           | 0.203 REF |       |  |  |  |  |
| D      | 2.950                     | 3.050     |       |  |  |  |  |
| D1     | 1.700 1.750               |           | 1.800 |  |  |  |  |
| E      | 2.950                     | 3.050     |       |  |  |  |  |
| E1     | 1.450 1.500               |           | 1.550 |  |  |  |  |
| b      | 0.250 0.300               |           | 0.350 |  |  |  |  |
| е      |                           | 0.650 BSC |       |  |  |  |  |
| L      | 0.350                     | 0.450     |       |  |  |  |  |

NOTE: This drawing is subject to change without notice.

![](_page_9_Picture_6.jpeg)

# TAPE AND REEL INFORMATION

### **REEL DIMENSIONS**

![](_page_10_Figure_3.jpeg)

NOTE: The picture is only for reference. Please make the object as the standard.

## KEY PARAMETER LIST OF TAPE AND REEL

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TDFN-3×3-8CL | 13″              | 12.4                     | 3.30       | 3.30       | 1.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q2               |

## **CARTON BOX DIMENSIONS**

![](_page_11_Figure_2.jpeg)

NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-----------|----------------|---------------|----------------|--------------|--------|
| 13″       | 386            | 280           | 370            | -5           | 200002 |

![](_page_11_Picture_6.jpeg)