# Switched-Capacitor Voltage Converter #### **Features** - 99.7% Open Circuit Voltage Conversion Efficiency - 98% Power Efficiency - Operating Voltage Range of 1.5 to 10 V - Requires Only Two Capacitors #### **Benefits** - Inexpensive Negative Supply from Positive Supply - Easy to Use - Minimum Parts Count - Small Size - No Diode Drop at Output - Low Cost ### **Applications** - Conversion of 5-V Logic Supply to ±5-V Supplies - Negative Supply for Dynamic RAMs - RS-232 Power Supply - Negative Supplies for Analog Circuits - Data Acquisition Systems - Hand-Held Instruments - High-Side Load Switches ## **Description** The Si7660 is a monolithic CMOS switched-capacitor voltage converter that inverts ( $V_{OUT} = -V_{IN}$ ), doubles $(V_{OUT} = 2 V_{IN})$ , divides $(V_{OUT} = V_{IN}/2)$ , or multiplies $(V_{OUT} = \pm n V_{IN})$ an input voltage. Operation with no external diode is guaranteed over the full temperature range for input voltages ranging from 1.5 V to 10 V. The Si7660 combines low quiescent current with high efficiency and reliability. Included on chip are an oscillator, control circuitry and four power MOS switches. An epitaxial layer prevents latchup. The oscillator, when unloaded, runs at a nominal 12 kHz. The OSC pin may be used to change the running frequency. The LV pin should be tied to ground to improve low voltage operation (V+ $\leq$ 3.5 V). For V+ > 3.5 V, the LV pin should be left disconnected. Typical applications include generating a -5-V supply from a 5-V logic supply to power analog circuits, generating 6 V from a 3-V lithium cell, or 3 V from a single 1.5-V cell. For additional information please refer to Applications Note AN401. # **Functional Block Diagram and Pin Configuration** **Dual-In-Line and SOIC** Top View | Temp Range | Package | Part Number | |-------------|-----------------------|-------------| | 0 to 70°C | 8-Pin Plastic MiniDIP | Si7660CJ | | −40 to 85°C | 8-Pin Plastic MiniDIP | Si7660DJ | | | 8-Pin Narrow SOIC | Si7660DY | Ordering Information # **Absolute Maximum Ratings** | Supply Voltage (V+ to GND or GND to VOUT) 11 V | |--------------------------------------------------------------------------| | Oscillator Input Voltage: | | $(V+ < 5.5 \text{ V}) \dots -0.3 \text{ V to } (V+) +0.3 \text{ V}$ | | $(V+ > 5.5 \text{ V}) \dots (V+) -5.5 \text{ V to } (V+) +0.3 \text{ V}$ | | LV No connection for $V+ > 3.5 V$ | | Storage Temperature | | Power Dissipation: <sup>a</sup> | | |---------------------------------|----------| | 8-Pin Plastic DIPb | . 300 mW | | 8-Pin SOIC <sup>b</sup> | . 300 mW | | 8-Pin SOIC | | #### Notes: - a. All leads soldered or welded to PC board. - b. Derate 10 mW/°C above 75°C ### **Specifications** | Parameter | Symbol | Test Conditions Unless Otherwise Specified $V+=5 \text{ V, } C_{OSC}=0^d$ | Temp <sup>a</sup> | Limits | | | | |-----------------------------------|---------------------------------|---------------------------------------------------------------------------|-------------------|------------------|------|------------|------| | | | | | Min <sup>b</sup> | Турс | Maxb | Unit | | Input | | | | | | | | | Supply Voltage Range Low | V+L | $R_L = 10 \text{ k}\Omega$ , LV = GND | Full | 1.5 | l | 3.5 | V | | Supply Voltage Range High | V+ <sub>H</sub> | $R_L = 10 \text{ k}\Omega$ , $LV = \text{Open}$ | Full | 3 | | 10 | | | Supply Current | I+ | $R_L = \infty$ , LV = Open | Full | | 100 | 175 | μΑ | | Output | | | | | | | | | Output Source Resistance | D. | V+ = 5 V, LV = Open, I <sub>O</sub> = 20 mA | Room<br>Full | | 55 | 100<br>120 | Ω | | | R <sub>OUT</sub> | $V+ = 2 V, LV = GND, I_O = 3 mA$ | Full | † — — | | 300 | 1 | | Power Conversion Efficiency | PE <sub>1</sub> | $R_L = 5 k\Omega$ | Room | 95 | 98 | | % | | Voltage Conversion Efficiency | V <sub>OUT</sub> E <sub>1</sub> | R <sub>L</sub> = ∞ | Room | 99 | 99.9 | | | | Dynamic | | | | | | 4 | | | Oscillator Frequency <sup>d</sup> | fosc | | Room | | 12 | <u> </u> | kHz | | Oscillator Frequency | | V+=2V, LV=GND | Room | | 1 | | МΩ | | Oscillator Impedance | Zosc | V+ = 5 V | Room | | 100 | | kΩ | #### Notes: Room = 25°C, Full = as determined by the operating temperature suffix. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. For $C_{OSC} > 1000$ pF, $C_1$ and $C_2$ should be increased to $100 \,\mu\text{F}$ . $C_1 = \text{Pump Capacitor}$ , $C_2 = \text{Reservoir Capacitor}$ . ## **Typical Characteristics** Power Conversion Efficiency vs. OSC Frequency 100 95 Efficiency (%) $I_L = 15 \text{ mA}$ 85 80 75 10000 1000 100 OSC Frequency (Hz) # Typical Characteristics (Cont'd) # **Typical Characteristics (Cont'd)** # Schematic Diagram Figure 1. ## **Test Circuit** Figure 2. #### **Applications** There are many applications where a low current supply made with a charge pump does just as well as a conventional, fully regulated negative supply or dc-to-dc converter module. The Si7660 contains all the circuitry necessary to make a charge pump for voltage inversion, doubling, division, multiplication, etc. Only two external capacitors are needed and they may be inexpensive electrolytics. Since the output resistance is in the tens of ohms, heavy load currents will reduce the output voltage and eventually may cause the device to go into shutdown. If the output ripple of the Si7660 is too great for a particular application, the value of the pump $(C_1, Figure 3)$ and reservoir $(C_2, Figure 3)$ capacitors can be increased to reduce this effect. However, it is important to note that increasing the capacitor size can lead to surge currents at turn-on. If the current is too great, the power dissipation of the device can be exceeded. The maximum recommended capacitor size is 1000 $\,\mu F_{\rm c}$ A previous version of the Si7660 required a diode in series with Pin 5 when operating above 6.5 V. The current Si7660 does not require this diode, but will work in existing circuits which have the diode. Figure 4 shows a circuit that will produce two output voltages utilizing both of the Si7660 features (i.e. inversion and doubling). The combined output current must be limited so the maximum device dissipation is not exceeded. Two Si7660s can be paralleled to reduce the effective output resistance of the converter. The output voltage at a given current is increased since the voltage drop is halved when the devices are connected as shown in Figure 6. Figure 3. Basic Inverter Circuit Figure 4. Combination Inverter/Doubler Circuit Figure 5. Creating +23.6 V from +15 V and +5 V Figure 6. Paralleling Two Si7660s to Reduce the Effective Output Resistance ## Applications (Cont'd) #### **Battery Splitter** To obtain supplies from a single battery or power supply, the circuit shown in Figure 7 offers a simple solution. It generates symmetrical $\pm$ output voltages equal to one-half the input voltage. Both output voltages are referenced to Pin 3 (output common). To improve low voltage operation, Pin 6 should be connected to Pin 3 when the input voltage is less than 3.5 V. #### **High Precision Voltage Divider** A high precision voltage divider is shown in Figure 8. Increasing the load current beyond 100 nA will cause a small loss in accuracy. Figure 7. Battery Splitter Figure 8. High Precision Voltage Divider # SO Package (Y Suffix), 8-16 Leads | Max | |-------| | 0.069 | | 0.008 | | 0.018 | | 0.009 | | 0.205 | | ).352 | | ).402 | | 0.160 | | GC . | | 0.248 | | 0.031 | | 8° | | |