

# SJTA11N70C

S

Lead Free Package and Finish

# Super-Junction MOSFET

# **Applications:**

- Adaptor
- . Charger
- .SMPS

### Features:

- RoHS Compliant
- . Low ON Resistance
- . Low Gate Charge
- Peak Current vs Pulse Width Curve
- Inductive Switching Curves

#### **Ordering Information**

| PART NUMBER | BRAND   |     |  |  |  |  |  |
|-------------|---------|-----|--|--|--|--|--|
| SJTA11N70C  | TO-220F | IPS |  |  |  |  |  |

#### Absolute Maximum Ratings

# $T_C=25^{\circ}C$ unless otherwise specified

Packages

Not to Scale

Pb)

| Symbol                        | Parameter                                            | SJTA11N70C     | Units |
|-------------------------------|------------------------------------------------------|----------------|-------|
| V <sub>DSS</sub>              | Drain-to-Source Voltage                              | 700            | V     |
| I <sub>D</sub>                | Continuous Drain Current                             | 11             | А     |
| I <sub>DM</sub>               | Pulsed Drain Current, V <sub>GS</sub> @10V (NOTE *1) | 33             | A     |
| D                             | Power Dissipation                                    | 31.3           | W     |
| P <sub>D</sub>                | Derating Factor above 25°C                           | 0.25           | W/℃   |
| V <sub>GS</sub>               | Gate-to-Source Voltage                               | ±30            | V     |
| E <sub>AS</sub>               | Single Pulse Avalanche Energy(NOTE *2)               | 211            | mJ    |
| E <sub>AR</sub>               | Avalanche Energy ,Repetitive (NOTE *1)               | 0.32           | mJ    |
| I <sub>AR</sub>               | Avalanche Current (NOTE *1)                          | 1.6            | Α     |
| T∟                            | Maximum Temperature for Soldering                    | 300            |       |
| $T_{\rm J}$ and $T_{\rm STG}$ | Operating Junction and Storage<br>Temperature Range  | 150, -55 to150 | Ĉ     |

#### **Thermal Resistance**

| Symbol                | Parameter           | Max. | Units         | Test Conditions                                                                  |
|-----------------------|---------------------|------|---------------|----------------------------------------------------------------------------------|
| $R_{	extsf{	heta}JC}$ | Junction-to-Case    | 4    | °C <i>i</i> W | Water cooled heatsink, $P_D$ adjusted for a peak junction temperature of +150°C. |
| R <sub>0JA</sub>      | Junction-to-Ambient | 80   |               | 1 cubic foot chamber, free air.                                                  |





| Cumbel Decemeter Min Tum Max Unite Test Conditions |                                   |      |      |      |       |                                            |  |
|----------------------------------------------------|-----------------------------------|------|------|------|-------|--------------------------------------------|--|
| Symbol                                             | Parameter                         | Min. | Тур. | Max. | Units | Test Conditions                            |  |
| BV <sub>DSS</sub>                                  | Drain-to-Source Breakdown Voltage | 700  |      |      | V     | V <sub>GS</sub> =0V, I <sub>D</sub> =250µA |  |
| I <sub>DSS</sub>                                   | Drain-to-Source Leakage Current   |      |      | 1    | μA    | $V_{DS}$ =700V, $V_{GS}$ =0V               |  |
|                                                    |                                   |      |      |      |       | <b>T</b> J <b>=25</b> ℃                    |  |
|                                                    |                                   |      |      | 100  |       | $V_{DS}$ =700V, $V_{GS}$ =0V               |  |
|                                                    |                                   |      |      |      |       | TJ=150℃                                    |  |
| I <sub>GSS</sub>                                   | Gate-to-Source Forward Leakage    |      |      | +100 | n۸    | $V_{GS}$ =+30V                             |  |
|                                                    | Gate-to-Source Reverse Leakage    |      |      | -100 | nA    | V <sub>GS</sub> = -30V                     |  |

#### **OFF Characteristics** $T_C=25^{\circ}C$ unless otherwise specified

#### **ON Characteristics** $T_J=25^{\circ}C$ unless otherwise specified

| Symbol              | Parameter                         | Min. | Тур. | Max. | Units | Test Conditions                                         |
|---------------------|-----------------------------------|------|------|------|-------|---------------------------------------------------------|
| R <sub>DS(ON)</sub> | StaticDrain-to-Source             |      | 0.40 | 0 55 | 0     | V <sub>GS</sub> =10V, I <sub>D</sub> =5.5A              |
|                     | On-Resistance(NOTE *3)            |      | 0.49 | 0.55 | Ω     |                                                         |
| V <sub>GS(TH)</sub> | Gate Threshold Voltage            | 2.5  |      | 4    | V     | V <sub>DS</sub> =V <sub>GS</sub> ,I <sub>D</sub> =250µA |
| g <sub>fs</sub>     | Forward Transconductance(NOTE *3) |      | 7.8  |      | S     | V <sub>DS</sub> =10V, I <sub>D</sub> =5.5A              |

## Dynamic Characteristics Essentially independent of operating temperature

| Symbol           | Parameter                       | Min. | Тур. | Max. | Units | Test Conditions                                |
|------------------|---------------------------------|------|------|------|-------|------------------------------------------------|
| C <sub>iss</sub> | Input Capacitance               |      | 901  |      |       |                                                |
| C <sub>oss</sub> | Output Capacitance              |      | 50   |      | pF    | $V_{GS}$ = 0V, $V_{DS}$ = 50V<br>f =1.0MHz     |
| C <sub>rss</sub> | Reverse Transfer Capacitance    |      | 5.5  |      |       |                                                |
| Qg               | Total Gate Charge               |      | 21   |      | nC    | $I_{D}$ =11A, $V_{DD}$ =560V<br>$V_{GS}$ = 10V |
| Q <sub>gs</sub>  | Gate-to-Source Charge           |      | 4.7  |      |       |                                                |
| Q <sub>gd</sub>  | Gate-to-Drain ("Miller") Charge |      | 7.3  |      |       |                                                |

### **Resistive Switching Characteristics** Essentially independent of operating temperature

| Symbol              | Parameter           | Min. | Тур. | Max. | Units | Test Conditions                                                                 |
|---------------------|---------------------|------|------|------|-------|---------------------------------------------------------------------------------|
| t <sub>d(ON)</sub>  | Turn-on Delay Time  |      | 41   |      | ns    | $V_{DD}$ =400V, I <sub>D</sub> =11A,<br>V <sub>G</sub> =10V R <sub>G</sub> =25Ω |
| t <sub>rise</sub>   | Rise Time           |      | 20   |      |       |                                                                                 |
| t <sub>d(OFF)</sub> | Turn-Off Delay Time |      | 123  |      |       |                                                                                 |
| t <sub>fall</sub>   | Fall Time           |      | 6.4  |      | ]     |                                                                                 |



| Source-Dia      | and Diode Characteristics |      | 11033 | Juleiw | ise spe | cineu                                     |
|-----------------|---------------------------|------|-------|--------|---------|-------------------------------------------|
| Symbol          | Parameter                 | Min. | Тур.  | Max.   | Units   | Test Conditions                           |
| 1               | Continuous Source Current |      |       | 0.0    | ^       |                                           |
| I <sub>S</sub>  | (Body Diode)              |      |       | 9.2    | A       | T or °O                                   |
| I <sub>SM</sub> | Maximum Pulsed Current    |      |       | 29     | А       | T <sub>C</sub> =25℃                       |
|                 | (Body Diode)              |      |       |        |         |                                           |
| V <sub>SD</sub> | Diode Forward Voltage     |      |       | 1.5    | V       | I <sub>SD</sub> =11A, V <sub>GS</sub> =0V |
| t <sub>rr</sub> | Reverse Recovery Time     |      | 280   |        | ns      | I <sub>F</sub> = I <sub>S</sub>           |
| Q <sub>rr</sub> | Reverse Recovery Charge   |      | 2.8   |        | uC      | di/dt=100A/us                             |
|                 | , , ,                     |      | 1     | I      | 1       | <u> </u>                                  |

#### **Source-Drain Diode Characteristics** Tc=25°C unless otherwise specified

Notes:

\*1. Repetitive rating; pulse width limited by maximum junction temperature.

\*2. I<sub>AS</sub>=1.6A, Start T<sub>J</sub>=25 $^{\circ}$ C

\*3. Pulse width <  $300\mu$ s; duty cycle < 2%.



# **Characteristics Curve:**

#### Figure 1.Typical Output Characteristics



Figure 3. Typical Body Diode Transfer Characteristics



#### Figure 2. Typical Transfer Characteristics











Figure 5. Capacitance VS Drain-to-Source Voltage

Figure 6. Gate Charge VS Gate-to-Source Voltage



Figure 7. Threshold Voltage VS Temperature



Figure 8 on-Resistance VS Temperature



Figure 9.Maximum Effective Thermal Impedance, Junction-to-Case





# **Test Circuits and Waveforms**

Figure 10. Gate Charge Test Circuit





Figure 11. Gate Charge Waveforms

Figure 12. Resistive Switching Test Circuit

Figure 13. Resistive Switching Waveforms









#### Figure 14. Diode Reverse Recovery Test Circuit

Figure 15. Diode Reverse Recovery Waveform



Figure16.Unclamped Inductive Switching Test Circuit









#### **Disclaimers:**

InPower Semiconductor Co., Ltd (IPS) reserves the right to make changes without notice in order to improve reliability, function or design and to discontinue any product or service without notice. Customers should obtain the latest relevant information before orders and should verify that such information is current and complete. All products are sold subject to IPS's terms and conditions supplied at the time of order acknowledgement.

InPower Semiconductor Co., Ltd warrants performance of its hardware products to the specifications at the time of sale, Testing reliability and quality control are used to the extent IPS deems necessary to support this warrantee. Except where agreed upon by contractual agreement, testing of all parameters of each product is not necessarily performed.

InPower Semiconductor Co., Ltd does not assume any liability arising from the use of any product or circuit designs described herein. Customers are responsible for their products and applications using IPS's components. To minimize risk, customers must provide adequate design and operating safeguards.

InPower Semiconductor Co., Ltd does not warrant or convey any license either expressed or implied under its patent rights, nor the rights of others. Reproduction of information in IPS's data sheets or data books is permissible only if reproduction is without modification or alteration. Reproduction of this information with any alteration is an unfair and deceptive business practice. InPower Semiconductor Co., Ltd is not responsible or liable for such altered documentation.

Resale of IPS's products with statements different from or beyond the parameters stated by InPower Semiconductor Co., Ltd for that product or service voids all express or implied warrantees for the associated IPS's product or service and is unfair and deceptive business practice. InPower Semiconductor Co., Ltd is not responsible or liable for any such statements.

#### Life Support Policy:

InPower Semiconductor Co., Ltd's products are not authorized for use as critical components in life support devices or systems without the expressed written approval of InPower Semiconductor Co., Ltd.

As used herein:

- 1. Life support devices or systems are devices or systems which:
  - a. are intended for surgical implant into the human body,
  - b. support or sustain life,
  - c. whose failure to perform when properly used in accordance with instructions for used provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.