20 Vcc

19 1Y1

18 1Y2

17 GND

16 1Y3

15 1Y4 14 GND

**J OR W PACKAGE** 

(TOP VIEW)

V<sub>CC</sub> [

P1 6

V<sub>CC</sub> []7

01/4

1G 🛛

2G 🛛 3

A 4 P0 5

2

SGAS005A - MARCH 1996 - REVISED JULY 1997

| • Low Output Skew, Low Pulse Skew for   |   |
|-----------------------------------------|---|
| Clock-Distribution and Clock-Generation | n |
| Applications                            |   |

- TTL-Compatible Inputs and Outputs
- Distributes One Clock Input to Eight Outputs
- Distributed V<sub>CC</sub> and Ground Pins Reduce Switching Noise
- High-Drive Outputs (-48-mA I<sub>OH</sub>, 48-mA I<sub>OL</sub>)
- State-of-the-Art *EPIC-*II*B*<sup>™</sup> BiCMOS Design Significantly Reduces Power Dissipation
- Package Options Include Ceramic Flatpacks (W), Ceramic Chip Carriers (FK), and Ceramic (J) 300-mil DIPS

#### description

The SN54CDC341 is a high-performance clockdriver circuit that distributes one (A) input signal to eight (Y) outputs with minimum skew for clock distribution. Through the use of the control pins (1G and 2G), the outputs can be placed in a low state regardless of the A input.

The propagation delays are adjusted at the factory using the P0 and P1 pins. These pins are not intended for customer use and should be strapped to GND.

|                                    | ′4 [ 8<br>′3 [ 9<br>D [ 10 |                                                       | Y1<br>Y2<br>SND |            |
|------------------------------------|----------------------------|-------------------------------------------------------|-----------------|------------|
|                                    | FK PAC<br>(TOP \           |                                                       |                 |            |
| _                                  | 20<br>7 10<br>7 20         | 3 <sup>2</sup> <sup>2</sup> <sup>2</sup> <sup>2</sup> |                 | 1          |
| ſ                                  | 321                        | 20 19                                                 |                 |            |
| A ] 4<br>P0 ] 5                    |                            |                                                       | 18              | 1Y2<br>GND |
|                                    |                            |                                                       | 17 [<br>16 [    | 1Y3        |
| P1 6<br>V <sub>CC</sub> 7<br>2Y4 8 |                            |                                                       | 15<br>14        | 1Y4<br>GND |
|                                    | 9 10 1 <sup>′</sup>        |                                                       |                 |            |
|                                    | 2Y3<br>GND<br>GND          | 2Y2<br>2Y1                                            |                 | •          |

The SN54CDC341 is characterized for operation over the full military temperature range of -55°C to 125°C.

|    | INPUTS |   | OUTI    | PUTS    |
|----|--------|---|---------|---------|
| 1G | 2G     | Α | 1Y1-1Y4 | 2Y1-2Y4 |
| Х  | Х      | L | L       | L       |
| L  | L      | Н | L       | L       |
| L  | Н      | Н | L       | Н       |
| Н  | L      | Н | Н       | L       |
| Н  | Н      | Н | Н       | Н       |

#### FUNCTION TABLE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated

SGAS005A - MARCH 1996 - REVISED JULY 1997

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)





SGAS005A - MARCH 1996 - REVISED JULY 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> –0.5 V<br>Input voltage range, V <sub>I</sub> (see Note 1) –0.5 V |         |
|---------------------------------------------------------------------------------------------------------|---------|
| Voltage range applied to any output in the high state or power-off state,                               |         |
| $V_O$ (see Note 1)                                                                                      | + 0.5 V |
| Current into any output in the low state, I <sub>O</sub>                                                | 96 mA   |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                               | –18 mA  |
| Storage temperature range, T <sub>stg</sub> 65°C to                                                     | ) 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

#### recommended operating conditions (see Note 2)

|                    |                                                |                        | MIN | MAX | UNIT   |  |
|--------------------|------------------------------------------------|------------------------|-----|-----|--------|--|
| VCC                | Supply voltage                                 | 4.5                    | 5.5 | V   |        |  |
| VIH                | High-level input voltage                       |                        | 2   |     | V      |  |
| VIL                | Low-level input voltage                        |                        |     |     | V      |  |
| VI                 | Input voltage                                  |                        |     |     | V      |  |
| ЮН                 | High-level output current                      |                        |     |     | mA     |  |
| IOL                | Low-level output current                       |                        |     |     | mA     |  |
| f                  |                                                | One output bank loaded |     | 33  | MHz    |  |
| <sup>†</sup> clock | Input clock frequency Both output banks loaded |                        |     | 25  | IVITIZ |  |
| TA                 | Operating free-air temperature                 |                        | -55 | 125 | °C     |  |

NOTE 2: Unused pins (input or I/O) must be held high or low.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                           | MIN                              | MAX         | UNIT |      |    |
|-----------------|-------------------------------------------|----------------------------------|-------------|------|------|----|
| VIK             | $V_{CC} = 4.5 V,$                         | I <sub>I</sub> = -18 mA          |             |      | -1.2 | V  |
|                 | $V_{CC} = 4.5 V,$                         | I <sub>OH</sub> = – 3 mA         |             | 2.5  |      |    |
| VOH             | $V_{CC} = 5 V,$                           | I <sub>OH</sub> = – 3 mA         | 3           |      | V    |    |
|                 | $V_{CC} = 4.5 V,$                         | I <sub>OH</sub> = - 48 mA        |             |      |      |    |
| V <sub>OL</sub> | $V_{CC} = 4.5 V,$                         | I <sub>OL</sub> = 48 mA          |             | 0.5  | V    |    |
| lı              | $V_{CC} = 5.5 V,$                         | $V_{I} = V_{CC} \text{ or } GND$ |             | ±1   | μA   |    |
| lo‡             | $V_{CC} = 5.5 V,$                         | $V_{O} = 2.5 V$                  |             | -50  | -200 | mA |
| 100             | V <sub>CC</sub> = 5.5 V,                  | I <sub>O</sub> = 0, Outputs high |             |      | 3.5  | mA |
| Icc             | $V_I = V_{CC}$ or GND                     | -                                | Outputs low |      | 33   | ША |
| Ci              | $V_{I} = 2.5 \text{ V or } 0.5 \text{ V}$ |                                  |             |      |      | pF |

<sup>‡</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed one second.



SGAS005A - MARCH 1996 - REVISED JULY 1997

## switching characteristics, $C_L = 50 \text{ pF}$ (see Figures 1 and 2)

| PARAMETER             | FROM    | то       | PACKAGE | V<br>T | сс = 5 V<br>д = 25°С | ,<br>; | V <sub>CC</sub> = 4.5<br>T <sub>A</sub> = -55°C | V to 5.5 V,<br>to 125°C | UNIT |    |  |     |  |     |     |
|-----------------------|---------|----------|---------|--------|----------------------|--------|-------------------------------------------------|-------------------------|------|----|--|-----|--|-----|-----|
|                       | (INPUT) | (OUTPUT) |         | MIN    | TYP                  | MAX    | MIN                                             | MAX                     | ONIT |    |  |     |  |     |     |
| <sup>t</sup> PLH      |         | Y        | A.II.   | 2.3    |                      | 6.7    | 1.8                                             | 7                       |      |    |  |     |  |     |     |
| <sup>t</sup> PHL      | Α       | Ť        | All     | 3.6    |                      | 6.3    | 3.3                                             | 7                       | ns   |    |  |     |  |     |     |
| <sup>t</sup> PLH      | G       | Y        | All     | 1.6    |                      | 4.1    | 1.3                                             | 4.7                     | ns   |    |  |     |  |     |     |
| <sup>t</sup> PHL      |         |          | All     | 2.3    |                      | 4.4    | 1.8                                             | 4.9                     | 115  |    |  |     |  |     |     |
|                       |         |          | J       |        |                      | 1.8    |                                                 | 1.9                     |      |    |  |     |  |     |     |
| <b>A</b>              | A       | Y        | W       |        |                      | 0.7    |                                                 | 1.9                     | ns   |    |  |     |  |     |     |
|                       |         |          | FK      |        |                      | 0.6    |                                                 | 0.8                     |      |    |  |     |  |     |     |
| <sup>t</sup> sk(o)    |         | Y        | J       |        |                      | 0.9    |                                                 | 0.9                     |      |    |  |     |  |     |     |
|                       | G       |          | Y       | Y      | Y                    | Y      | Y                                               | Y                       | W    |    |  | 0.5 |  | 1.2 | ns  |
|                       |         |          |         |        |                      |        |                                                 |                         |      |    |  | FK  |  |     | 0.6 |
|                       |         |          | J       |        |                      | 1.7    |                                                 | 1.7                     |      |    |  |     |  |     |     |
|                       | A       | Y        | W       |        |                      | 1.4    |                                                 | 1.7                     | ns   |    |  |     |  |     |     |
| <b>4</b>              |         |          | FK      |        |                      | 1.7    |                                                 | 2.1                     |      |    |  |     |  |     |     |
| <sup>t</sup> sk(p)    | G Y     | G        |         | J      |                      |        | 1                                               |                         | 1    |    |  |     |  |     |     |
|                       |         |          | G Y     | W      |                      |        | 0.6                                             |                         | 1.3  | ns |  |     |  |     |     |
|                       |         |          | FK      |        |                      | 1.3    |                                                 | 1.8                     |      |    |  |     |  |     |     |
| t <sub>sk(pr)</sub> † | A or G  | Y        |         |        |                      | 1.2    |                                                 | 1.2                     | ns   |    |  |     |  |     |     |

 $t tsk_{(pr)}$  is guaranteed across the full voltage and temperature range but is measured only at 25C,  $V_{CC} = 5 V$ , using the A inputs.



SGAS005A - MARCH 1996 - REVISED JULY 1997

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

Figure 1. Load Circuit and Voltage Waveforms



NOTES: A. Output skew,  $t_{Sk(0)}$ , is calculated as the greater of:

- The difference between the fastest and slowest of  $t_{PLHn}$  (n = 1, 2) - The difference between the fastest and slowest of  $t_{PHLn}$  (n = 1, 2)

B. Pulse skew,  $t_{sk(p)}$ , is calculated as the greater of  $|t_{PLHn} - t_{PHLn}|$  (n = 1, 2).

C. Process skew,  $t_{sk(pr)}$ , is calculated as the greater of:

- The difference between the fastest and slowest of tpLHn (n = 1, 2) across multiple devices under identical operating conditions
- The difference between the fastest and slowest of tPHLn (n = 1, 2) across multiple devices under identical operating conditions

### Figure 2. Waveforms for Calculation of tsk(o), tsk(p), tsk(pr)



SGAS005A - MARCH 1996 - REVISED JULY 1997

### **MECHANICAL INFORMATION**

#### FK (S-CQCC-N\*\*)

#### LEADLESS CERAMIC CHIP CARRIER

**28 TERMINAL SHOWN** 



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



SGAS005A - MARCH 1996 - REVISED JULY 1997

#### **MECHANICAL INFORMATION**

#### **CERAMIC DUAL-IN-LINE PACKAGE**

J (R-GDIP-T\*\*) 14 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL-STD-1835 GDIP1-T14, GDIP1-T16, GDIP1-T18, and GDIP1-T20



SGAS005A - MARCH 1996 - REVISED JULY 1997

W (R-GDFP-F20)

MECHANICAL INFORMATION

#### **CERAMIC DUAL FLATPACK**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL-STD-1835 GDFP2-F20





#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| SNJ54CDC341FK    | OBSOLETE              | LCCC            | FK                 | 20                  | TBD                     | Call TI          | Call TI                      |
| SNJ54CDC341J     | OBSOLETE              | CDIP            | J                  | 20                  | TBD                     | Call TI          | Call TI                      |
| SNJ54CDC341W     | OBSOLETE              | CFP             | W                  | 20                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated