15 2M 14 2S2 13 251 12 12 R 11∏2C 10∏2Y SN54120 . . . J PACKAGE SN74120 . . . N PACKAGE 151∐2 1**5**2∏3 1C[ 1R ☐ 4 1Y [] 6 1**∀**∏7 GND∏8 SEPTEMBER 1971 - REVISED MARCH 1988 - Generates Either a Single Pulse or Train of Pulses Synchronized with Control Functions - Ideal for Implementing Sync-Control Circuits Similar to those Used in Oscilloscopes - Latched Operation Ensures that Output Pulses Are Not Clipped - High-Fan-Out Complementary Outputs Drive System Clock Lines Directly - Internal Input Pull-Up Resistors Eliminate Need for External Components - Diode-Clamped Inputs Simplify System Design - Typical Propagation Delays: 9 Nanoseconds through One Level 16 Nanoseconds through Two Levels #### description These monolithic pulse synchronizers are designed to synchronize an asynchronous or manual signal with a system clock. Reliable response is ensured as the input signals are latched up; therefore duration of logic input is not critical and the adverse effects of contact-bounce of a manual input are eliminated. The ability to pass output pulses is started and stopped by the levels or pulses applied to the latch inputs \$\overline{5}1\$, \$\overline{5}2\$, or \$\overline{R}\$ in accordance with the function table. High-speed circuitry is utilized throughout the clock paths to minimize skew with respect to the system clock. After initiation, the mode control (M) input determines whether a series of pulses or only one pulse is passed. In the absence of a stop command, the clock driver will continue to pass clock pulses as long as the mode control input is low (see Figures 2 through 4). After the mode control input is taken high, only a single clock pulse will be passed (see Figure 5). When the mode control is set to pass a series of pulses, the last pulse out is determined by two general rules: a. When pulses are terminated by the \$\overline{\S}\$ or \$\overline{\R}\$ inputs, conditions meeting the setup times (specified under recommended operating conditions) will dominate. #### **FUNCTION TABLE** | | INPUT | s | 5 INOTION | |----|-------|-----|-----------------------| | Ř | Š1 | Ŝ2 | FUNCTION | | х | L | X | Pass Output Pulses | | × | X | L | Pass Output Pulses | | L | н | н | Inhibit Output Pulses | | н | 4 | н | Start Output Pulses | | н | н | - 1 | Start Output Pulses | | Į. | н | н | Stop Output Pulses | | н | н | н | Continue <sup>†</sup> | H = high level (steady state) L = low level (steady state) # = transition from H to L X = irrelevant <sup>1</sup>Operation initiated by last 1 transition continues. b. Low-to-high-level transitions at the mode control input should be avoided during the 20-nanosecond period immediately following the negative transition of the input clock pulse as transitions during this time period may or may not allow the next pulse to pass (see Figures 4 and 5). When pulses are terminated by the mode control input, a positive transition at the mode control input meeting the high-level setup time, t<sub>SU</sub> (H), (specified under recommended operating conditions) will pass that positive clock pulse then inhibit remaining clock pulses. The clock input (C) is latch-controlled ensuring that once initiated the output pulse will not be terminated until the full pulse has been passed. ## description (continued) This clock driver circuit is entirely compatible for use with either digital logic circuits or mechanical switches for input controls since all inputs, except the clock, have internal pull-up resistors. This eliminates the requirement to supply an external resistor to prevent the input from floating when the control switch is open. The internal resistor also means that these inputs may be left disconnected if unused. Typical propagation delay time is 9 nanoseconds to the $\overline{Y}$ output and 16 nanoseconds to the Y output from the clock input. The outputs will drive 60 Series 54/74 loads at a high logic level and 30 loads at a low logic level. Typical power dissipation is 127 milliwatts per driver. The SN54120 is characterized for operation from $-55^{\circ}$ C to $125^{\circ}$ C; the SN74120 is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. # logic diagram (each driver) (positive logic) # logic symbol<sup>†</sup> <sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## schematics of inputs and outputs **TTL Devices** # SN54120, SN74120 **DUAL PULSE SYNCHRONIZERS/DRIVERS** | | | • | ٠ | | | ٠. | | | | | | | | | | | | | | | | | | | | | | ) . | ote 1 | e٨ | (see | CC | , V | age | volta | ıppl | St | | |---------|-------|-----|-----|---|--|----|--|-----|--|-----|-----|-----|------|----|-----|----|----|-----|----|-----|------|-----|---|------|-----|-------|----|-------|----------------------|------|------|-------|------|-------|--------|--------------|----|--| | 5.5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | је | oltag | put | In | | | 5.5 | | | | | | | | . , | | | | | | | | | | | | | | | | | | | | | ote 2) | N | (see | ige ( | olta | r vo | nitter | tere | In | | | to 125° | C to | 5°c | -55 | - | | | | | | | | | | | | | | | | s | uit | Cir | 0 | 1120 | 54 | SN! | : | inge | ure ra | rat | npe | ten | air | ree- | ng fr | oera | O | | | to 70° | )°C t | 0 | | | | | | | | | | | | | | | | | | s | cuit | Cir | 0 | 1120 | 74 | SN | | | | | | | | | | | | | | to 150° | C to | 5°( | -65 | - | | | | | | | | | | | | | | | | | | | | | | | | | | ge | ranç | ure i | ratu | per | tem | orag | St | | | | | | | | | | | | | ai. | nin | erm | d te | un | gro | rk | wc | ne: | to | ect | esp | ith | w | are | ge, | oltag | vo | itter | <br>teremi<br>en two | t in | cept | s, ex | lues | e val | oltage | 1. N<br>2. T | | | #### recommended operating conditions | | | | | SN5412 | 0 | | SN7412 | 0 | | |------------------------------------|----------------------------------------------|---------------------|-----|--------|------|------|--------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | i i | | -2.4 | | | -2.4 | mA | | Low-level output current, IOL | | | 48 | | | 48 | mA | | | | | Any input exce<br>t <sub>su</sub> (H or L) | ept mode control, | 12 | | | 12 | | | ns | | Setup time (see Figures 2 thru 5) | Mode control | t <sub>su</sub> (H) | 0 | | | 0 | | | ''' | | | Mode control | t <sub>su(L)</sub> | 12 | | | 12 | | | 1 | | Hold time (see Figures 3 and 5) | Any input except mode control,<br>th(H or L) | | | | | 3 | | | ns | | - | Mode control, | 20 | | | 20 | | | 1 | | | Operating free-air temperature, TA | | | -55 | | 125 | 0 | | 70 | "C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CO | NDITIONS† | MIN | TYP‡ | MAX | UNIT | |-----------------|----------------------------------------|--------------------------------|----------------------------------------------------|-----------------------------------------------------|-------|------|-------|------| | ViH | High-level input voltage | | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | | | | 0.8 | ٧ | | VIK | Input clamp voltage | | VCC = MIN, | I <sub>I</sub> = -12 mA | | | -1.5 | ٧ | | Vон | High-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -2.4 mA | 2.4 | 3.4 | | ٧ | | VOL | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 48 mA | | 0.2 | 0.4 | ٧ | | Ц | Input current at maximum input voltage | | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1 | mA | | | High familian and annual | Clock input | Vcc = MAX, | V 2 4 V | | | 80 | μА | | Ŧ | High-level input current | Other inputs | ACC - MIXY | V - 2.4 V | -0.12 | -0.2 | -0.36 | mA | | | ) ( () | Clock input | V | V = 0.4 V | | | 3.2 | | | 11L | Low-level input current | $V_{CC} = MAX$ , $V_1 = 0.4 V$ | | | | -2.1 | mA | | | los | Short-circuit output current § | | V <sub>CC</sub> = MAX | | -35 | | -90 | mA | | <sup>1</sup> CC | Supply current | | V <sub>CC</sub> = MAX, | See Note 3 | | 51 | 90 | mΑ | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER <sup>¶</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------|----------------|-----------------------------|-----|-----|-----|------| | tPLH . | ^ | | 0 - 45 - 5 | | 14 | 22 | | | tPHL | C | 1 | C <sub>L</sub> = 45 pF,<br> | | 17 | 25 | ns | | <sup>t</sup> PLH | <u> </u> | | See Figure 1 | | 10 | 16 | | | tPHL . | | , T | See Figure 1 | | 8 | 13 | ns | FtpLH Propagation delay time, low-to-high-level output <sup>t</sup>PHL Propagation delay time, high-to-low-level output <sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. Not more than one output should be shorted at a time. NOTE 3: ICC is measured with ground applied to all inputs except R which is at 4.5 V and all outputs open. # PARAMETER MEASUREMENT INFORMATION - NOTES: A. The clock input pulse in figures 2 through 5 is supplied by a generator having the following characteristics: $t_{W(clock)} \ge 15 \text{ ns}$ , PRR $\le 1 \text{ MHz}$ , and $Z_{out} \approx 50 \Omega$ . - B. C<sub>L</sub> includes probe and jig capacitance. - C. All diodes are 1N3064 or equivalent. ## FIGURE 1-LOAD CIRCUIT FOR SWITCHING TESTS NOTE: Mode control and R inputs are low and unused S input is high. # FIGURE 2—INITIATING AND TERMINATING PULSE TRAIN FROM S INPUTS NOTE: Mode control input is low and unused $\overline{S}$ input is high. FIGURE 3-INITIATING PULSE TRAIN FROM S AND TERMINATING WITH R INPUTS ## PARAMETER MEASUREMENT INFORMATION FIGURE 4-INITIATING AND TERMINATING PULSE TRAIN WITH MODE CONTROL INPUT NOTE: Input R is low and the unused S input is high. FIGURE 5-ENABLING SINGLE PULSE