- Independent Asynchronous Inputs and Outputs
- 16 Words by 4 Bits
- Data Rates up to 40 MHz
- Fall-Through Time 14 ns Typical
- 3-State Outputs
- Package Options Include Plastic Small-Outline Package (DW), Plastic Chip Carriers (FN), and Standard Plastic 300-mil DIPs (N)

#### description

This 64-bit memory features high speed and fast fall-through times. It is organized as 16 words by 4 bits.

A first-in, first-out (FIFO) memory is a storage device that allows data to be written into and read from its array at independent data rates. This FIFO is designed to process data at rates up to 40 MHz in a bit-parallel format, word by word.

Data is written into memory on a low-to-high transition at the load-clock (LDCK) input and is read out on a low-to-high transition at the unload-clock (UNCK) input. The memory is full when the number of words clocked in exceeds by 16 the number of words clocked out. When the memory is full, LDCK signals have no effect on the data residing in memory. When the memory is empty, UNCK signals have no effect.



NC - No internal connection

Status of the FIFO memory is monitored by the FULL and EMPTY output flags. The FULL output is low when the memory is full and high when it is not full. The EMPTY output is low when the memory is empty and high when it is not empty.

A low level on the reset (RST) input resets the internal stack-control pointers and also sets EMPTY low and sets FULL high. The Q outputs are not reset to any specific logic level. The first low-to-high transition on LDCK, after either a RST pulse or from an empty condition, causes EMPTY to go high and the data to appear on the Q outputs. It is important to note that the first word does not have to be unloaded. Data outputs are noninverting with respect to the data inputs and are at high impedance when the output-enable (OE) input is low. OE does not affect the FULL or EMPTY output flags. Cascading is easily accomplished in the word-width direction but is not possible in the word-depth direction.

The SN74ALS232B is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. The symbol is functionally accurate but does not show the details of implementation; for these, see the logic diagram. The symbol represents the memory as if it were controlled by a single counter whose content is the number of words stored at the time. Output data is invalid when the counter content (CT) is 0. Pin numbers shown are for the DW and N packages.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998



logic diagram (positive logic)

Pin numbers shown are for the DW and N packages.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### timing diagram



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                  |              | $\ldots$ . –0.5 V to 7 V |
|--------------------------------------------------------|--------------|--------------------------|
| Input voltage range, V <sub>1</sub>                    |              | $\ldots$ . –0.5 V to 7 V |
| Voltage range applied to a disabled 3-state outp       | put          | –0.5 V to 5.5 V          |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DW package | 105°C/W                  |
|                                                        | FN package   | 83°C/W                   |
|                                                        | N package    | 78°C/W                   |
| Storage temperature range, T <sub>stg</sub>            |              | $\ldots$ –65°C to 150°C  |

 <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 NOTES: 1. All voltage values are with respect to GND.

2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### recommended operating conditions (see Note 3)

|     |                                |             | MIN | NOM        | MAX  | UNIT |  |
|-----|--------------------------------|-------------|-----|------------|------|------|--|
| Vcc | Supply voltage                 | 4.5         | 5   | 5.5        | V    |      |  |
| VIH | High-level input voltage       | 2           |     |            | V    |      |  |
| VIL | Low-level input voltage        |             |     | 0.8        | V    |      |  |
| ЮН  | High lovel output ourrest      | Q outputs   |     |            | -2.6 | ~^^  |  |
|     | rigi-level output current      | FULL, EMPTY |     |            | -0.4 | IIIA |  |
| IOL |                                | Q outputs   |     | <b>m</b> A |      |      |  |
|     |                                |             |     | 8          |      |      |  |
| TA  | Operating free-air temperature | 0           |     | 70         | °C   |      |  |

NOTE 3: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates limits for maximum V<sub>IL</sub>, minimum V<sub>IH</sub>, or minimum pulse duration can cause a false clock or improper operation of the internal read and write pointers.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER   | TEST COM                            | MIN                        | TYP†               | MAX  | UNIT |    |
|-----------------|-------------|-------------------------------------|----------------------------|--------------------|------|------|----|
| VIK             |             | V <sub>CC</sub> = 4.5 V,            | Ij = -18 mA                |                    |      | -1.2 | V  |
| Val             | Q outputs   | V <sub>CC</sub> = 4.5 V,            | I <sub>OH</sub> = -2.6 mA  | 2.4                | 3.2  |      | V  |
| ⊻ОН             | FULL, EMPTY | $V_{CC} = 4.5 V \text{ to } 5.5 V,$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> –2 |      |      | v  |
| O suttauts      | V00 - 45 V  | I <sub>OL</sub> = 12 mA             |                            | 0.25               | 0.4  |      |    |
| Voi             |             | VCC = 4.3 V                         | I <sub>OL</sub> = 24 mA    |                    | 0.35 | 0.5  | V  |
| VOL             |             |                                     | I <sub>OL</sub> = 4 mA     |                    | 0.25 | 0.4  | v  |
|                 | FULL, EMPTY | VCC = 4.5 V                         | I <sub>OL</sub> = 8 mA     |                    | 0.35 | 0.5  |    |
| IOZH            |             | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.7 V     |                    |      | 20   | μΑ |
| IOZL            |             | V <sub>CC</sub> = 5.5 V,            | $V_{O} = 0.4 V$            |                    |      | -20  | μΑ |
| Ц               |             | V <sub>CC</sub> = 5.5 V,            | $V_{I} = 7 V$              |                    |      | 0.1  | mA |
| Ιн              |             | V <sub>CC</sub> = 5.5 V,            | V <sub>I</sub> = 2.7 V     |                    |      | 20   | μA |
| ۱ <sub>IL</sub> |             | V <sub>CC</sub> = 5.5 V,            | $V_{I} = 0.4 V$            |                    |      | -0.2 | mA |
| 10 <sup>‡</sup> |             | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.25 V    | -30                |      | -112 | mA |
| ICC             |             | V <sub>CC</sub> = 5.5 V             |                            |                    | 80   | 125  | mA |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### timing requirements over recommended operating free-air temperature range (see Figure 1)

|                                 |                      |                           | MIN | NOM | MAX | UNIT   |  |
|---------------------------------|----------------------|---------------------------|-----|-----|-----|--------|--|
| · +                             | Clock frequency      | LDCK                      |     |     | 40  |        |  |
| <sup>T</sup> clock <sup>1</sup> | Clock frequency UNCK |                           |     |     | 40  | IVIFIZ |  |
|                                 |                      | RST low                   | 18  |     |     |        |  |
|                                 | Pulse duration       | LDCK low                  | 15  |     |     |        |  |
| tw                              |                      | LDCK high                 | 10  |     |     | ns     |  |
|                                 |                      | UNCK low                  | 15  |     |     |        |  |
|                                 |                      | UNCK high                 | 10  |     |     |        |  |
| t <sub>su</sub>                 | Satur time           | Data before LDCK↑         | 8   |     |     | 20     |  |
|                                 | Setup time           | LDCK inactive before RST↑ | 5   |     | 115 |        |  |
| th                              | Hold time            | Data after LDCK↑          | 5   |     |     |        |  |
|                                 |                      | LDCK inactive after RST   | 5   |     |     | ns     |  |

<sup>†</sup> The maximum possible clock frequency is 40 MHz. The maximum clock frequency when using a 50% duty cycle is 33.3 MHz.

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр‡ | МАХ | MIN | MAX | UNIT |
|------------------|-----------------|----------------|-----|------|-----|-----|-----|------|
| fmax             | LDCK, UNCK      |                |     | 50   |     | 40  |     | MHz  |
|                  | LDCK↑           | Any O          |     | 14   | 23  | 6   | 30  | ns   |
| <sup>t</sup> pd  | UNCK↑           | Aliy Q         |     | 15   | 23  | 6   | 30  |      |
| <sup>t</sup> PLH | LDCK↑           | EMPTY          |     | 13   | 20  | 5   | 25  | ns   |
| <sup>t</sup> PHL | UNCK↑           |                |     | 15   | 22  | 6   | 27  |      |
|                  | RST↓            | EMPTY          |     | 15   | 21  | 5   | 26  | ns   |
|                  | LDCK↑           | FULL           |     | 15   | 22  | 6   | 27  |      |
|                  | UNCK↑           |                |     | 13   | 20  | 5   | 25  |      |
| <sup>T</sup> PLH | RST↓            | FULL           |     | 16   | 23  | 7   | 28  | IIS  |
| ten              | OE↑             | Q              |     | 5    | 12  | 1   | 14  | ns   |
| tdis             | OE↓             | Q              |     | 5    | 12  | 1   | 16  | ns   |

<sup>‡</sup> Typical values at  $V_{CC}$  – 5 V,  $T_A$  = 25°C.



SCAS251B - FEBRUARY 1989 - REVISED APRIL 1998

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





6-Feb-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN74ALS232BDW    | ACTIVE | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | ALS232B        | Samples |
| SN74ALS232BN     | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74ALS232BN   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

### **DW 16**

## **GENERIC PACKAGE VIEW**

### SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DW0016A**



## **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



## DW0016A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0016A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated