





SCDS271A - MAY 2008 - REVISED MAY 2019

# SN74CBTLV3257-EP Low-Voltage 4-Bit 1-of-2 FET Multiplexer/Demultiplexer

Technical

Documents

Order

Now

### **1** Features

- Controlled baseline
  - One assembly site
    - One test site
    - One fabrication site
- Extended temperature performance of -55°C to 125°C
- Enhanced diminishing manufacturing sources (DMS) support
- Enhanced product-change notification
- Qualification pedigree (1)
- 5-Ω switch connection between two ports
- · Rail-to-rail switching on data I/O ports
- I<sub>off</sub> supports partial-power-down mode operation
- Latch-up performance exceeds 100 mA per JESD 78, class II
- ESD protection exceeds JESD 22
  - 2000-V human-body model (A114-A)
  - 200-V machine model (A115-A)
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

### 2 Applications

Tools &

Software

 Supports defense, aerospace, and medical applications

Support &

Community

2.0

## 3 Description

The SN74CBTLV3257 is a 4-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The select (S) input controls the data flow. The FET multiplexers/demultiplexers are disabled when the output-enable  $(\overline{OE})$  input is high.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current does not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down, OE should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### Device Information<sup>(1)</sup>

| PART NUMBER      | GRADE                                  | PACKAGE                     |
|------------------|----------------------------------------|-----------------------------|
| CCBTLV3257MPWREP | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | TSSOP – PW<br>Tape and Reel |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

| PW PACKAGE<br>(TOP VIEW) |   |          |                                  |  |  |  |  |  |  |  |
|--------------------------|---|----------|----------------------------------|--|--|--|--|--|--|--|
| s [                      | 1 | $O_{16}$ | ] V <sub>CC</sub><br>] <u>OE</u> |  |  |  |  |  |  |  |
| 1B1 [                    | 2 | 15       | ] OE                             |  |  |  |  |  |  |  |
| 1B2 [                    | 3 | 14       | ] 4B1                            |  |  |  |  |  |  |  |
| 1A [                     | 4 | 13       | ] 4B2                            |  |  |  |  |  |  |  |
| 2B1 🛛                    | 5 | 12       | ] 4A                             |  |  |  |  |  |  |  |
| 2B2 🛛                    | 6 | 11       | 3B1                              |  |  |  |  |  |  |  |
| 2A [                     | 7 | 10       | ] 3B2                            |  |  |  |  |  |  |  |
| GND [                    | 8 | 9        | ] 3A                             |  |  |  |  |  |  |  |

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

TEXAS INSTRUMENTS

www.ti.com

## **Table of Contents**

- 1Features12Applications13Description14Revision History25Pin Configuration and Functions36Specifications4

|   | 6.4  | Switching Characteristics                       | . 5 |
|---|------|-------------------------------------------------|-----|
| 7 | Para | ameter Measurement Information                  | 6   |
| 8 | Dev  | ice and Documentation Support                   | 7   |
|   | 8.1  | Receiving Notification of Documentation Updates | . 7 |
|   | 8.2  | Community Resources                             | . 7 |
|   | 8.3  | Trademarks                                      | . 7 |
|   | 8.4  | Electrostatic Discharge Caution                 | . 7 |
|   | 8.5  | Glossary                                        | . 7 |
| 9 |      | hanical, Packaging, and Orderable<br>rmation    | 8   |
|   |      |                                                 |     |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Original (May 2008) to Revision A                                                                                                                                   | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed ORDERING INFORMATION table to Device Information table                                                                                                                  | 1    |
| •  | Added Applications section, Table of Contents, Revision History section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |

Copyright © 2008–2019, Texas Instruments Incorporated



# 5 Pin Configuration and Functions

| Table | 1. | Function | Table |
|-------|----|----------|-------|
|-------|----|----------|-------|



Figure 1. Logic Diagram (Positive Logic)







## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                              |                           | MIN  | MAX | UNIT |
|------------------|------------------------------|---------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage               |                           | -0.5 | 4.6 | V    |
| VI               | Input voltage <sup>(2)</sup> |                           | -0.5 | 4.6 | V    |
|                  | Continuous channel current   |                           |      | 128 | mA   |
| I <sub>IK</sub>  | Input clamp current          | V <sub>IO</sub> < 0       |      | -50 | mA   |
| $\theta_{JA}$    | Package thermal impedance    | PW package <sup>(3)</sup> |      | 108 | °C/W |
| T <sub>stg</sub> | Storage temperature          |                           | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

## 6.2 Recommended Operating Conditions<sup>(1)</sup>

|                 |                                                  |                           | MIN | MAX | UNIT |
|-----------------|--------------------------------------------------|---------------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                                   |                           | 2.3 | 3.6 | V    |
| V               | V <sub>IH</sub> High-level control input voltage | $V_{CC}$ = 2.3 V to 2.7 V | 1.7 |     | V    |
| V <sub>IH</sub> | High-level control input voltage                 | 2                         |     | v   |      |
| V               |                                                  | $V_{CC}$ = 2.3 V to 2.7 V |     | 0.7 |      |
| VIL             | Low-level control input voltage                  |                           | 0.8 | V   |      |
| T <sub>A</sub>  | Operating free-air temperature                   |                           | -55 | 125 | °C   |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs.



#### 6.3 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PA                             | RAMETER        |                                                        | TEST COND                                                           | MIN                    | TYP <sup>(1)</sup> | MAX  | UNIT |            |
|--------------------------------|----------------|--------------------------------------------------------|---------------------------------------------------------------------|------------------------|--------------------|------|------|------------|
| VIK                            |                | $V_{CC} = 3 \text{ V}, \text{ I}_{I} = -18 \text{ m}.$ | A                                                                   |                        |                    | -1.2 | V    |            |
| I <sub>I</sub>                 |                | $V_{CC} = 3.6 \text{ V}, \text{ V}_{I} = V_{CC}$       | or GND                                                              |                        |                    |      | ±1   | μA         |
| I <sub>off</sub>               |                | $V_{CC} = 0$ , $V_I$ or $V_O = 0$                      | to 3.6 V                                                            |                        |                    |      | 15   | μA         |
| I <sub>CC</sub>                |                | $V_{CC} = 3.6 \text{ V}, I_{O} = 0, \text{ V}$         | $V_{\rm I} = V_{\rm CC} \text{ or } \text{GND}$                     |                        |                    |      | 10   | μA         |
| $\Delta I_{CC}^{(2)}$          | Control inputs | $V_{CC} = 3.6 \text{ V}$ , one input                   | $V_{CC}$ = 3.6 V, one input at 3 V, other inputs at $V_{CC}$ or GND |                        |                    |      |      | μA         |
| Ci                             | Control inputs | $V_{I} = 3 V \text{ or } 0$                            |                                                                     | 3                      |                    | pF   |      |            |
| <u>_</u>                       | A port         | $V_{O} = 3 \text{ V or } 0, \overline{OE} = V$         | 1                                                                   | c                      |                    |      |      | ~ <b>F</b> |
| C <sub>io(OFF)</sub>           | B port         | $v_0 = 3 v \text{ or } 0, \text{ OE} = v$              | /cc                                                                 |                        |                    |      |      | pF         |
|                                |                |                                                        | N/ 0                                                                | I <sub>I</sub> = 64 mA |                    | 5    | 8    |            |
|                                |                | $V_{CC} = 2.3 V,$<br>TYP at $V_{CC} = 2.5 V$           | $V_{I} = 0$                                                         | I <sub>I</sub> = 24 mA |                    | 5    | 8    |            |
| r <sub>on</sub> <sup>(3)</sup> |                |                                                        | V <sub>I</sub> = 1.7 V                                              | l <sub>l</sub> = 15 mA |                    | 27   | 40   | 0          |
|                                |                |                                                        | V 0                                                                 | I <sub>I</sub> = 64 mA |                    | 5    | 7    | Ω          |
|                                |                | $V_{CC} = 3 V$                                         | $V_{I} = 0$                                                         | I <sub>I</sub> = 24 mA |                    | 5    | 7    |            |
|                                |                |                                                        | V <sub>I</sub> = 2.4 V                                              | I <sub>I</sub> = 15 mA |                    | 10   | 15   |            |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}$ C. (2) This is the increase in supply current for each input that is at the specified voltage level, rather than  $V_{CC}$  or GND.

Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. (3)

### 6.4 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM                  | то       | $V_{CC} = 2.5 V \pm$ | 0.2 V | $V_{CC} = 3.3 V \pm$ | 0.3 V | UNIT |
|------------------|-----------------------|----------|----------------------|-------|----------------------|-------|------|
| FARAIVIETER      | (INPUT)               | (OUTPUT) | MIN                  | MAX   | MIN                  | MAX   | UNIT |
|                  | A or B <sup>(1)</sup> | B or A   |                      | 0.15  |                      | 0.25  | 20   |
| t <sub>pd</sub>  | S                     | A or B   | 1.8                  | 8.1   | 1.8                  | 7.3   | ns   |
| t <sub>en</sub>  | S                     | A or B   | 1.7                  | 7.5   | 1.7                  | 6.5   | ns   |
| t <sub>dis</sub> | S                     | A or B   | 1                    | 6.3   | 1                    | 6.0   | ns   |
| t <sub>en</sub>  | OE                    | A or B   | 1.9                  | 7.1   | 2                    | 6.2   | ns   |
| t <sub>dis</sub> | OE                    | A or B   | 1                    | 7.0   | 1.6                  | 6.5   | ns   |

(1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### 7 Parameter Measurement Information



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 3. Load Circuit and Voltage Waveforms

6



### 8 Device and Documentation Support

#### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 8.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



### 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2008–2019, Texas Instruments Incorporated



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CCBTLV3257MPWREP | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CL257EP                 | Samples |
| V62/08615-01XE   | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CL257EP                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN74CBTLV3257-EP :

Catalog: SN74CBTLV3257

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions | are | nominal |
|-----------------|-----|---------|
|-----------------|-----|---------|

| Device           |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CCBTLV3257MPWREP | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

16-Feb-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CCBTLV3257MPWREP | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated