SDFS018D - D2932, MARCH 1987 - REVISED OCTOBER 1993

- Contains Eight D-Type Flip-Flops With Single-Rail Outputs
- Clock Enable Latched to Avoid False Clocking
- Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators
- Buffered Common Enable Input
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs



#### description

The SN74F377A is a monolithic, positive-edge-triggered, octal, D-type flip-flop with clock enable inputs. The SN74F377A features a latched clock enable (CE) input.

Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse if  $\overline{\text{CE}}$  is low. Clock triggering occurs at a particular voltage level and is not directly related to the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at the  $\overline{\text{CE}}$  input.

The SN74F377A is characterized for operation from 0°C to 70°C.

FUNCTION TABLE (each flip-flop)

|    | INPUTS     |   | OUTPUT         |
|----|------------|---|----------------|
| CE | CLK        | D | Q              |
| Н  | Х          | Х | Q <sub>0</sub> |
| L  | $\uparrow$ | Н | Н              |
| L  | $\uparrow$ | L | L              |
| Х  | L          | Χ | Q <sub>0</sub> |



## logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                 | 0.5 V to 7 V                     |
|-------------------------------------------------------|----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)      | 1.2 V to 7 V                     |
| Input current range                                   | -30 mA to 5 mA                   |
| Voltage range applied to any output in the high state | $\sim$ -0.5 V to V <sub>CC</sub> |
| Current into any output in the low state              | 40 mA                            |
| Operating free-air temperature range                  | 0°C to 70°C                      |
| Storage temperature range                             | . −65°C to 150°C                 |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.



#### recommended operating conditions

|     |                                | MIN | NOM | MAX  | UNIT |
|-----|--------------------------------|-----|-----|------|------|
| Vcc | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| VIH | High-level input voltage       | 2   |     |      | V    |
| VIL | Low-level input voltage        |     |     | 0.8  | V    |
| lik | Input clamp current            |     |     | - 18 | mA   |
| loh | High-level output current      |     |     | - 1  | mA   |
| lOL | Low-level output current       |     |     | 20   | mA   |
| TA  | Operating free-air temperature | 0   |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                           | TEST CONDITIONS          | MIN  | TYP† | MAX   | UNIT |
|------------------|---------------------------|--------------------------|------|------|-------|------|
| Vari             | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = - 1 mA | 2.5  | 3.4  |       | V    |
| Voн              | $V_{CC} = 4.75 V$ ,       | I <sub>OH</sub> = - 1 mA | 2.7  |      |       | V    |
| VOL              | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ |      | 0.3  | 0.5   | V    |
| Ι <sub>Ι</sub>   | $V_{CC} = 0$ ,            | V <sub>I</sub> = 7 V     |      |      | 0.1   | mA   |
| lін              | $V_{CC} = 5.5 V,$         | V <sub>I</sub> = 2.7 V   |      |      | 20    | μΑ   |
| I <sub>IL</sub>  | $V_{CC} = 5.5 V,$         | V <sub>I</sub> = 0.5 V   |      |      | - 0.6 | mA   |
| los <sup>‡</sup> | $V_{CC} = 5.5 V,$         | V <sub>O</sub> = 0       | - 60 |      | - 150 | mA   |
| ГССН             | $V_{CC} = 5.5 \text{ V},$ | See Note 2               |      | 55   | 72    | mA   |
| ICCL             | $V_{CC} = 5.5 \text{ V},$ | See Note 3               |      | 70   | 90    | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### timing requirements

|                    |                        |                  | V <sub>CC</sub> = | = 5 V,<br>25°C | V <sub>CC</sub> = 4.5<br>T <sub>A</sub> = MIN t | UNIT |     |  |
|--------------------|------------------------|------------------|-------------------|----------------|-------------------------------------------------|------|-----|--|
|                    |                        |                  | MIN               | MAX            | MIN                                             | MAX  |     |  |
| f <sub>clock</sub> | Clock frequency        |                  | 0                 | 110            | 0                                               | 110  | MHz |  |
| t <sub>W</sub>     | Pulse duration         |                  | 4                 |                | 5                                               |      | ns  |  |
|                    |                        | Data high or low | 2                 |                | 2                                               |      |     |  |
| t <sub>su</sub>    | Setup time before CLK↑ | CE high          | 2.5               |                | 2.5                                             |      | ns  |  |
|                    |                        | CE low           | 4                 |                | 4.5                                             |      |     |  |
| 4.                 | Hald for a fixed OUK   | Data high or low | 1                 |                | 1                                               |      |     |  |
| th                 | Hold time after CLK↑   | CE high or low   | 0                 |                | 0                                               |      | ns  |  |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTES: 2. I<sub>CCH</sub> is measured after applying a momentary ground, then 4.5 V, to the clock input with all data inputs at 4.5 V and the enable input at GND

<sup>3.</sup> I<sub>CCL</sub> is measured after applying a momentary ground, then 4.5 V, to the clock input with all data and enable inputs at GND.

# **SN74F377A OCTAL D-TYPE FLIP-FLOP** WITH CLOCK ENABLE SDFS018D – D2932, MARCH 1987 – REVISED OCTOBER 1993

# switching characteristics (see Note 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R <sub>L</sub> | C = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 25°C | ,   | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R <sub>L</sub> = 500 Ω<br>T <sub>A</sub> = MIN 1 | 2,   | UNIT |
|------------------|-----------------|----------------|----------------------------------|------------------------------------------|-----|-----------------------------------------------------------------------------------------------------|------|------|
| f <sub>max</sub> |                 |                | 110                              | 125                                      |     | 110                                                                                                 |      | MHz  |
| <sup>t</sup> PLH | CLK             | Any Q          | 4                                | 6.5                                      | 8.5 | 4                                                                                                   | 10   | ns   |
| <sup>t</sup> PHL | OLK             | Ally Q         | 4                                | 7                                        | 9   | 4                                                                                                   | 10.5 | 115  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 4: Load circuit and waveforms are shown in Section 1.





## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                     | (6)                           |                    |              |                         |         |
| SN74F377ADW      | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | F377A                   | Samples |
| SN74F377ADWR     | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | F377A                   | Samples |
| SN74F377AN       | ACTIVE | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74F377AN              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74F377ADWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.0       | 2.7        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| ĺ | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | SN74F377ADWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated