## Advanced # SP8024/8025/8026 # 200V/μs Integrated APC Amplifier with Gain Adjust & Differential Output #### **FEATURES** - Slew Rate of 200V/µs - Fast Settling Time 10ns - Gain Switch - 2V Output Swing - Low Offset Voltage: < 10mV</p> - Low Offset Drift: < 20μV/°C</p> - 12dB External Gain Adjust Range ## **DESCRIPTION** The SP8024, SP8025, and SP8026 are high-speed, differential output APC amplifiers that integrate the photodiode and adjustable gain block on one chip. This allows the user to control the laser power of the system in high-speed DVDRW, DVDRAM and CDRW systems. The wide 2V output swing also allows better system performance. ## **FUNCTIONAL DIAGRAM** ## **ABSOLUTE MAXIMUM RATINGS** These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | T <sub>J(MAX)</sub> | 120°C | |----------------------|-------| | V <sub>S(MAX)</sub> | 0) / | | V <sub>IN(MAX)</sub> | 0) / | ## ELECTRICAL SPECIFICATIONS Unless otherwise noted: $V_{CC}$ = +5.0V, $C_{LOAD}$ = 50pF to GND, $R_{GAIN}$ =262 $\Omega$ and $R_{LOAD}$ = 1k $\Omega$ . -20°C $\leq$ T<sub>A</sub> $\leq$ +85°C, nominal gain | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|----------------------|-----|-------| | Supply Voltage | | 4.5 | 5 | 5.5 | V | | Nominal Output Sensitivity<br>SP8024<br>SP8025<br>SP8026 | Any Select Mode<br>ODB Gain | | 1000<br>2000<br>3000 | | V/W | | Input Optical Power Required<br>to Produce 2 V Output Swing<br>SP8024<br>SP8025<br>SP8026 | Any Select Mode<br>ODB Gain | | 2<br>1<br>0.666 | | mW | | Full Scale Output Voltage Swing(Vp-p) | | 1.9 | 2 | | V | | Output Common Mode Voltage | | | V <sub>CC</sub> /2 | | V | | Differential Output Offset Voltage | | -10 | | 10 | mV | | Differential Output Offset Voltage Drift | | -20 | | 20 | μV/°C | | Differential Output Noise | BW: 1kHz to 1MHz | | 1 | 2 | mV | | Differential Output Noise | BW: 1kHz to 100MHz | | 3 | 5 | mV | | Differential Output Slew Rate | | 200 | 250 | | V/μs | | Differential Output Settling Time to 1% of Final Value, 2V Step | | | 10 | 15 | ns | | Output Overshoot, 2V step | | | | 5 | % | | Bandwidth (-3db) | | 65 | 100 | | MHz | | PSRR | 4.5V < V <sub>CC</sub> < 5.5V | 60 | 65 | | dB | | Power Supply Current | T <sub>A</sub> = 25°C<br>Full Temp No Load | | 20 | 25 | mA | | Gain Adjust Range | < 5% Overshoot,<br>150 < $R_{GAIN}$ < 1350 $\Omega$ | -9 | | 3 | dB | | Input Voltage<br>Vlow(TTL Level)<br>Vhigh(TTL Level) | | 2.2 | | 0.8 | V | | T <sub>JA</sub> , 3mm x 3.5mm Package | | | 75 | | °C/W | | PIN NUMBER | NAME | FUNCTION | |------------|--------------------|-------------------------------------------------------------------------| | 1 | V <sub>cc</sub> | Supply Voltage | | 2 | GAIN | Gain Select | | 3 | R <sub>COM</sub> | Common connection point for R <sub>GAIN</sub> 1 and R <sub>GAIN</sub> 2 | | 4 | GND | Power Ground | | 5 | R <sub>GAIN1</sub> | Gain Adjust 1 | | 6 | R <sub>GAIN2</sub> | Gain Adjust 2 | | 7 | V <sub>OUT</sub> - | Output Voltage - | | 8 | V <sub>OUT</sub> + | Output Voltage + | #### THEORY OF OPERATION ## Internal Operation The SP8024/25/26 APC circuits have an integrated photo detector and are designed with three nominal sensitivities of $1mV/\mu W$ , $2mV/\mu W$ and $3mV/\mu W$ respectively. Each part's sensitivity can also be adjusted continuously and independently for two different gain modes via two external resistors over a range of 12dB. The two gain modes are controlled by a TTL compatible logic input. This logic input also normalizes the internal photo detector's responsivity for 650nm and 780nm laser wavelengths. The logic pin selects between the two external gain setting resistors to allow independent control and settings for the two gain functions. The 8024 APC family uses two stages of gain to optimize for speed and offset. The two stages consist of a differential trans-impedance amplifier (TIA), and a differential gain adjust amplifier. ### TIA The first stage is a differential trans-impedance amplifier (TIA) for converting the photo detector output current to a balanced differential voltage. This topology allows for fast settling of the photo detector and also cancels offset effects. The TIA has no external components. ## Variable Gain Amplifier This stage is used to vary the gain of the system. It provides selection for two different gain setting resistors, $R_{GAIN1}$ and $R_{GAIN2}$ , at pins 5 and 6 via internal MOSFET switches S1 and S2. The logic input at pin 2 controls the selection of the two external gain set resistors. Table 1: Gain Select Logic Truth Table | Gain | | | 5 | Sensitivit | ty | |-----------|-------------------------|------------|-------------------------------|------------|--------| | Select | Rexternal, | Gain | (mV/μW) | | • | | Pin 2 | Pin 3 to: | Factor (x) | $R_{G1} = R_{G2} = 262\Omega$ | | | | | | | SP8024 | SP8025 | SP8026 | | 0 or Open | R <sub>G1</sub> - Pin 5 | 6.25 | 1 | 2 | 3 | | 1 | R <sub>G2</sub> - Pin 6 | 6.25 | 1 | 2 | 3 | The gain of this balanced amplifier topology is given by: $$GAIN = 1 + \frac{Rf1 + Rf2}{R_{EXT}}$$ where $R_{GAIN}$ is external and $Rf1 = Rf2 = 850\Omega$ in feedback The nominal gain is defined as 6.25. ## Variable Gain Amplifier: continued There are internal buffering resistors and a MOSFET switch resistance in series with the external Rgain. These internal resistances add up to a nominal value of $62\Omega$ . Therefore the true gain equation is: $$GAIN = 1 + \frac{Rf1 + Rf2}{R_{EXT} + 62}$$ This gives a nominal external Rgain value of $324 - 62 = 262\Omega$ for a gain of 6.25. The constraints on this stage are the parasitic capacitances associated with the input pins. The resistors used for setting the system gain are actually subminiature potentiometers. They are used for calibrating out systematic variations in the optical path. Pins 5 and 6 connect to the summing node of the gain stage through MOSFET switches. When a capacitor is added to the summing node of an inverting amplifier it creates a pole in the response. If this pole increases enough to interfere with the internal compensation of the amplifier, instability occurs. This instability appears as overshoot in the transient response. The stray capacitance at pins 5 and 6 should be kept below 1pF. This stage also allows the part to drive high capacitive loads. The maximum load capacitance is 50pF bulk. The actual load is typically a flexible ribbon cable (FLEX) that acts like a transmission line. This presents a distributed capacitive load plus inductance and resistance. In this case care should be taken to match the characteristic impedance of the line at the far end to avoid standing waves and ringing. The buffer is designed to drive $1k\Omega$ to ground. However, this resistor can be adjusted in value to accommodate the characteristic impedance of the signal trace. Figure 1. System Gain versus Gain Set Resisitor ## **Layout and Routing Considerations** Special care must be taken when designing the Flex or PCB for this part. The output peak current requirement is in the order of 12.5mA when driving 50pF of capacitive load with a slew rate of 200V/s Therefore care must be taken to provide low inductance, low resistance paths for power and ground and output traces. Supply coupling is also very important. Good supply decoupling is important to ensure the high frequency performance of the system by eliminating supply lead inductance effects. The decoupling capacitor C1 should be as close to the part as possible. This capacitor should be $0.1\mu F$ ceramic. C2 is optional to improve decoupling and is recommended to be $1\mu F$ tan- talum. The layout of the PCB is pictured here. Note the wide and short traces on the supply lines. The traces for the gain resistors R1 and R2 are kept as short as possible to avoid excessive parasitics. Any parasitics on these nodes will limit the performance of the system. R1 and R2 are subminiature potentiometers in the application. This is a single layer board done on FR4 material. In order to minimize coupling capacitance into the gain setting resistor nodes, it is also critical that $V_{OUT}$ + and $V_{OUT}$ - are routed away from the traces associated with the gain-setting resistors. Figure 2. Test and Evaluation PCB Layout for COB 8 Lead Package Figure 3. Test and Evaluation Schematic ## **DETECTOR SIZE** | DIMENSIONS in | | |-----------------|-------------| | mm | 8-PIN | | Minimum/Maximum | СОВ | | Α | 0.90/1.10 | | В | .127/.33 | | b | 0.30/0.50 | | С | 0.50 nom | | D | 2.90/3.10 | | E | 3.00/3.20 | | е | 0.75 nom | | Н | 3.40/3.60 | | L | 0.40/0.60 | | F | 0.28/0.48 | | s | 0.075/0.275 | 8 PIN COB (3.5mm x 3.0mm) | Part Number | Temperature Range | Package Type | |-------------|----------------------|-----------------------| | SP8024 | 20°C to +85°C 8 lead | I COB (3.0mm x 3.5mm) | | SP8025 | 8 lead | I COB (3.0mm x 3.5mm) | | SP8026 | 20°C to +85°C 8 lead | COB (3.0mm x 3.5mm) | ## ANALOG EXCELLENCE #### **Sipex Corporation** Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sales Office 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.