

## STF6N62K3-H

## N-channel 620 V, 1.1 Ω, 5.5 A, TO-220FP SuperMESH3™ Power MOSFET

#### **Features**

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>       | Pw   |
|-------------|------------------|----------------------------|----------------------|------|
| STF6N62K3-H | 620 V            | < 1.28 Ω                   | 5.5 A <sup>(1)</sup> | 25 W |

- 1. Limited by package
- 100% avalanche tested
- Extremely high dv/dt capability
- Gate charge minimized
- Very low intrinsic capacitance
- Improved diode reverse recovery characteristics
- Zener-protected

#### **Application**

Switching applications

#### **Description**

The new SuperMESH3™ series is obtained through the combination of a further fine tuning of ST's well established strip-based PowerMESH™ layout with a new optimization of the vertical structure. In addition to reducing on-resistance significantly versus previous generation, special attention has been taken to ensure a very good dv/dt capability and higher margin in breakdown voltage for the most demanding application.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking  | Package  | Packaging |
|-------------|----------|----------|-----------|
| STF6N62K3-H | 6N62K3-H | TO-220FP | Tube      |

Note:

Meets ECOPACK2® standards, an environmentally-friendly grade of products commonly referred to as "halogen-free".

April 2010 Doc ID 17373 Rev 1 1/12

Contents STF6N62K3-H

## **Contents**

| 1 | Electrical ratings                      | . 3 |
|---|-----------------------------------------|-----|
| 2 | Electrical characteristics              | . 4 |
|   | 2.1 Electrical characteristics (curves) | . 6 |
| 3 | Test circuits                           | . 8 |
| 4 | Package mechanical data                 | . 9 |
| 5 | Revision history                        | 11  |



## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                           | Value              | Unit |
|--------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|------|
| V <sub>DS</sub>                | Drain-source voltage (V <sub>GS</sub> = 0)                                                          | 620                | V    |
| V <sub>GS</sub>                | Gate- source voltage                                                                                | ± 30               | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                | 5.5 <sup>(1)</sup> | А    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                               | 3.5 <sup>(1)</sup> | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                                                              | 22 <sup>(1)</sup>  | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                         | 25                 | W    |
|                                | Derating factor                                                                                     | 0.2                | W/°C |
| V <sub>ESD(G-S)</sub>          | Gate source ESD(HBM-C = 100 pF, R = 1.5 k $\Omega$ )                                                | 2500               | V    |
| dv/dt (3)                      | Peak diode recovery voltage slope                                                                   | 9                  | V/ns |
| V <sub>ISO</sub>               | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s; Tc = 25 °C) | 2500               | V    |
| T <sub>stg</sub>               | Storage temperature                                                                                 | -55 to 150         | °C   |
| T <sub>j</sub>                 | Max. operating junction temperature                                                                 | 150                | °C   |

<sup>1.</sup> Limited by package

Table 3. Thermal data

| Symbol                                                       | Parameter                                      | Value | Unit |
|--------------------------------------------------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub>                                        | Thermal resistance junction-case max           | 5     | °C/W |
| R <sub>thj-amb</sub> Thermal resistance junction-ambient max |                                                | 62.5  | °C/W |
| T <sub>I</sub>                                               | Maximum lead temperature for soldering purpose | 300   | °C   |

 Table 4.
 Avalanche characteristics

| Symbol          | Parameter                                                                                | Max value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by $T_j$ max)       | 5.5       | А    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 140       | mJ   |

<sup>2.</sup> Pulse width limited by safe operating area

<sup>3.</sup>  $I_{SD} \leq 5.5 \text{ A}, \text{ di/dt } \leq 200 \text{ A/}\mu\text{s}, V_{DD} = 80\% V_{(BR)DSS}$ 

### 2 Electrical characteristics

 $(T_C = 25 \, ^{\circ}C \text{ unless otherwise specified})$ 

Table 5. On /off states

| Symbol               | Parameter                                       | Test conditions                                                 | Min. | Тур. | Max.    | Unit                     |
|----------------------|-------------------------------------------------|-----------------------------------------------------------------|------|------|---------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage               | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                      | 620  |      |         | V                        |
| I <sub>DSS</sub>     |                                                 | $V_{DS}$ = Max rating<br>$V_{DS}$ = Max rating, $T_{C}$ =125 °C |      |      | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20 V                                        |      |      | ± 10    | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                          | $V_{DS} = V_{GS}, I_{D} = 50 \mu A$                             | 3    | 3.75 | 4.5     | V                        |
| R <sub>DS(on</sub>   | Static drain-source on resistance               | $V_{GS} = 10 \text{ V}, I_D = 2.8 \text{ A}$                    |      | 1.1  | 1.28    | Ω                        |

Table 6. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                                                        | Min. | Тур.                | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|---------------------|------|----------------|
| g <sub>fs</sub> (1)                                      | Forward transconductance                                          | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 2.8 A                                                         | -    | 4.1                 | -    | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz, V}_{GS} = 0$                                                 | -    | 706<br>66<br>8.4    | -    | pF<br>pF<br>pF |
| C <sub>OSS eq</sub> <sup>(1)</sup>                       | Equivalent output capacitance                                     | $V_{GS} = 0$ , $V_{DS} = 0$ to 496 V                                                                   | -    | 60                  | -    | pF             |
| R <sub>G</sub>                                           | Intrinsic gate resistance                                         | f = 1 MHz open drain                                                                                   | -    | 4                   | -    | Ω              |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD} = 496 \text{ V}, I_{D} = 5.5 \text{ A},$<br>$V_{GS} = 10 \text{ V}$<br>(see <i>Figure 15</i> ) | -    | 25.7<br>4.6<br>14.4 | -    | nC<br>nC<br>nC |

<sup>1.</sup>  $C_{oss\ eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_DS$  increases from 0 to 80%  $V_{DSS}$ 

Table 7. Switching times

| Symbol                                               | Parameter                                                           | Test conditions                                                                                                       | Min. | Тур.                   | Max | Unit                 |
|------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------------------------|-----|----------------------|
| $t_{ m d(on)}$ $t_{ m r}$ $t_{ m d(off)}$ $t_{ m f}$ | Turn-on delay time<br>Rise time<br>Turn-off-delay time<br>Fall time | $V_{DD} = 310 \text{ V}, I_{D} = 2.75 \text{ A},$ $R_{G} = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see <i>Figure 14</i> ) | -    | 13<br>12.5<br>27<br>19 | -   | ns<br>ns<br>ns<br>ns |

Table 8. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                                                       | Min. | Тур.               | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                  |                                                                                                                                                       | -    |                    | 5.5<br>22 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                     | I <sub>SD</sub> = 5.5 A, V <sub>GS</sub> = 0                                                                                                          | -    |                    | 1.6       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 5.5 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 30 V (see <i>Figure 19</i> )                                                           | ı    | 190<br>970<br>10.5 |           | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD} = 5.5 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$<br>$V_{DD} = 30 \text{ V}, T_j = 150 ^{\circ}\text{C}$<br>(see <i>Figure 19</i> ) | -    | 255<br>1520<br>12  |           | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

Table 9. Gate-source Zener diode

| Symbol                           | Parameter                     | Test conditions         | Min | Тур | Max | Unit |  |
|----------------------------------|-------------------------------|-------------------------|-----|-----|-----|------|--|
| BV <sub>GSO</sub> <sup>(1)</sup> | Gate-source breakdown voltage | Igs=± 1 mA (open drain) | 30  |     | -   | ٧    |  |

The built-in back-to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Normalized BV<sub>DSS</sub> vs temperature Figure 7. Static drain-source on resistance



6/12 Doc ID 17373 Rev 1

Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage Figure 11. Normalized on resistance vs vs temperature temperature



Figure 12. Source-drain diode forward characteristics

Figure 13. Maximum avalanche energy vs temperature



Test circuits STF6N62K3-H

#### 3 Test circuits

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped Inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



8/12 Doc ID 17373 Rev 1

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.



Table 10. TO-220FP mechanical data

| Dim  |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| Α    | 4.4  |      | 4.6  |
| В    | 2.5  |      | 2.7  |
| D    | 2.5  |      | 2.75 |
| E    | 0.45 |      | 0.7  |
| F    | 0.75 |      | 1    |
| F1   | 1.15 |      | 1.70 |
| F2   | 1.15 |      | 1.70 |
| G    | 4.95 |      | 5.2  |
| G1   | 2.4  |      | 2.7  |
| Н    | 10   |      | 10.4 |
| L2   |      | 16   |      |
| L3   | 28.6 |      | 30.6 |
| L4   | 9.8  |      | 10.6 |
| L5   | 2.9  |      | 3.6  |
| L6   | 15.9 |      | 16.4 |
| L7   | 9    |      | 9.3  |
| Dia  | 3    |      | 3.2  |

Figure 20. TO-220FP drawing



**4** 

STF6N62K3-H Revision history

# 5 Revision history

Table 11. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 23-Apr-2010 | 1        | First release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

12/12 Doc ID 17373 Rev 1

