

# **STL23N85K5**

# N-channel 850 V, 0.23 Ω 18 A PowerFLAT™ 8x8 HV Zener-protected SuperMESH 5™ Power MOSFET

Preliminary data

### **Features**

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub>    | P <sub>W</sub> |
|------------|------------------|-------------------------|-------------------|----------------|
| STL23N85K5 | 850 V            | < 0.275 Ω               | 18 <sup>(1)</sup> | 210            |

- 1. The value is rated according to R<sub>thi-c</sub>.
- PowerFLAT<sup>™</sup> 8x8 HV worldwide best R<sub>DS(on)</sub>
- Worldwide best FOM (figure of merit)
- Ultra low gate charge
- 100% avalanche tested
- Zener-protected

# S(3) S(3) D(2) PowerFLAT<sup>TM</sup>8x8 HV

# **Application**

■ Switching applications

### **Description**

SuperMESH 5™ is a revolutionary avalancherugged very high voltage Power MOSFET technology based on an innovative proprietary vertical structure. The result is a drastic reduction in on-resistance and ultra low gate charge for applications which require superior power density and high efficiency.

Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package           | Packaging |
|------------|---------|-------------------|-----------|
| STL23N85K5 | 23N85K5 | PowerFLAT™ 8x8 HV | Tube      |

Contents STL23N85K5

# **Contents**

| 1 | Electrical ratings         | 3  |
|---|----------------------------|----|
| 2 | Electrical characteristics | 4  |
| 3 | Test circuits              | 6  |
| 4 | Package mechanical data    | 7  |
| 5 | Revision history1          | 10 |



# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                                                                | Value       | Unit |
|------------------------------------|------------------------------------------------------------------------------------------|-------------|------|
| $V_{GS}$                           | Gate-source voltage                                                                      | ± 30        | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C                                     | 18          | Α    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C                                    | 11          | Α    |
| I <sub>DM</sub> <sup>(1),(2)</sup> | Drain current (pulsed)                                                                   | 72          | Α    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C                                     | 2.1         | Α    |
| I <sub>D</sub> (3)                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                    | 1.35        | Α    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                                                   | 8.4         | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at T <sub>C</sub> = 25 °C (steady state)                               | 210         | W    |
| P <sub>TOT</sub> <sup>(3)</sup>    | Total dissipation at T <sub>C</sub> = 25 °C (steady state)                               | 3           | W    |
| I <sub>AR</sub>                    | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by $T_j$ max)   | TBD         | А    |
| E <sub>AS</sub>                    | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | TBD         | mJ   |
| dv/dt (4)                          | Peak diode recovery voltage slope                                                        | TBD         | V/ns |
| T <sub>stg</sub>                   | Storage temperature                                                                      | - 55 to 150 | °C   |
| Tj                                 | Max. operating junction temperature                                                      | 150         | °C   |

- 1. The value is rated according to  $R_{\mbox{\scriptsize thj-case}}$ .
- 2. Pulse width limited by safe operating area.
- 3. When mounted on FR-4 board of inch2, 2oz Cu.
- 4.  $I_{SD} \leq TBD A$ ,  $di/dt \leq 100 A/\mu s$ ,  $V_{Peak} < V_{(BR)DSS}$ .

Table 3. Thermal data

| Symbol Parameter                                              |                                              | Value | Unit |
|---------------------------------------------------------------|----------------------------------------------|-------|------|
| R <sub>thj-case</sub>                                         | Thermal resistance junction-case max (drain) | 0.6   | °C/W |
| R <sub>thj-amb</sub> <sup>(1)</sup>                           | Thermal resistance junction-amb max          | 45    | °C/W |
| T <sub>I</sub> Maximum lead temperature for soldering purpose |                                              | 300   | ů    |

1. When mounted on FR-4 board of inch², 2oz Cu.

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified).

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                                         | Min. | Тур.  | Max.    | Unit                     |
|----------------------|-------------------------------------------------------|-------------------------------------------------------------------------|------|-------|---------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                              | 850  |       |         | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = max rating,<br>V <sub>DS</sub> = Max rating,Tc=125 °C |      |       | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                |      |       | ±10     | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                                    | 3    | 4     | 5       | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 8.5 A                          |      | 0.230 | 0.275   | Ω                        |

Table 5. Dynamic

| Symbol                            | Parameter                             | Test conditions                                     | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------|-----------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                     |                                                     |      | 1650 |      | pF   |
| C <sub>oss</sub>                  | Output capacitance                    | V <sub>DS</sub> =100 V, f=1 MHz, V <sub>GS</sub> =0 | -    | 115  | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance          | 20                                                  |      | 2    |      | pF   |
| C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related   | V 0 V 0 to 690 V                                    | -    | TBD  | -    | pF   |
| C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related | $V_{GS} = 0$ , $V_{DS} = 0$ to 680 V                | -    | TBD  | -    | pF   |
| R <sub>G</sub>                    | Intrinsic gate resistance             | f = 1 MHz open drain                                | -    | 3.5  | -    | Ω    |
| Qg                                | Total gate charge                     | $V_{DD} = 680 \text{ V}, I_D = 8.5 \text{ A}$       |      | 35   |      | nC   |
| $Q_{gs}$                          | Gate-source charge                    | V <sub>GS</sub> =10 V                               | -    | TBD  | -    | nC   |
| $Q_{gd}$                          | Gate-drain charge                     | (see Figure 3)                                      |      | TBD  |      | nC   |

<sup>1.</sup> Time related is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

<sup>2.</sup> Energy related is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ .

Table 6. Switching times

| Symbol                                                                        | Parameter                                                  | Test conditions                                                                        | Min. | Тур.                     | Max. | Unit           |
|-------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|------|--------------------------|------|----------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time Rise time Turn-off delay time Fall time | $V_{DD}$ = 400 V, $I_{D}$ = 8.5 A, $R_{G}$ =4.7 $\Omega$ $V_{GS}$ =10 V (see Figure 5) | -    | TBD<br>TBD<br>TBD<br>TBD | -    | ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                         | Parameter                     | Test conditions                                | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------------------|------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                | Source-drain current          |                                                | -    |      | TBD  | Α    |
| I <sub>SDM</sub>               | Source-drain current (pulsed) |                                                |      |      | TBD  | Α    |
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage            | I <sub>SD</sub> = 8.5 A, V <sub>GS</sub> =0    | -    |      | 1.5  | V    |
| t <sub>rr</sub>                | Reverse recovery time         | I <sub>SD</sub> = 17 A, V <sub>DD</sub> = 60 V |      | TBD  |      | ns   |
| $Q_{rr}$                       | Reverse recovery charge       | di/dt = 100 A/μs,                              | -    | TBD  |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | (see Figure 4)                                 |      | TBD  |      | Α    |
| t <sub>rr</sub>                | Reverse recovery time         | I <sub>SD</sub> = 17 A,V <sub>DD</sub> = 60 V  |      | TBD  |      | ns   |
| $Q_{rr}$                       | Reverse recovery charge       | di/dt=100 A/μs,                                | -    | TBD  |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | T <sub>j</sub> =150 °C(see Figure 4)           |      | TBD  |      | Α    |

<sup>1.</sup> Pulsed: pulse duration = 300µs, duty cycle 1.5%.

Table 8. Gate-source Zener diode

| Symbol     | Parameter                     | Test conditions         | Min | Тур. | Max | Unit |
|------------|-------------------------------|-------------------------|-----|------|-----|------|
| $BV_{GSO}$ | Gate-source breakdown voltage | Igs ± 1mA, (open drain) | 30  | -    | -   | V    |

The built-in-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

Test circuits STL23N85K5

## 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times

Figure 5. Unclamped inductive load test circuit



Figure 6. Unclamped inductive waveform

Figure 7. Switching time waveform



6/11 Doc ID 17196 Rev 1

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.



| Table 9. | PowerFL | ATTM 8x8 | HV | mechanical | data |
|----------|---------|----------|----|------------|------|
|          |         |          |    |            |      |

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| A      | 0.80 | 0.90 | 1.00 |
| A1     |      | 0.02 | 0.05 |
| b      | 0.95 | 1.00 | 1.05 |
| С      |      | 0.10 |      |
| D      |      | 8.00 |      |
| E      |      | 8.00 |      |
| D2     | 7.05 | 7.20 | 7.30 |
| E2     | 4.15 | 4.30 | 4.40 |
| е      |      | 2.00 |      |
| L      | 0.40 | 0.50 | 0.60 |

Figure 8. PowerFLAT™ 8x8 HV drawing mechanical data



5/



Figure 9. PowerFLAT™ 8x8 HV recommended footprint

Revision history STL23N85K5

# 5 Revision history

Table 10. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 26-Apr-2010 | 1        | First release. |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 17196 Rev 1

11/11