# **STM32F372xx STM32F373xx** ARM Cortex-M4F 32b MCU+FPU, up to 256KB Flash+32KB SRAM timers, 4 ADCs (12/16-bit), 3 DACs, 2 comp., 2.0-3.6 V operation Datasheet - production data #### **Features** - Core: ARM 32-bit Cortex<sup>TM</sup>-M4F CPU (72 MHz max), single-cycle multiplication and HW division, DSP instruction with FPU (floating-point unit) and MPU (memory protection unit) - Memories - 64 to 256 Kbytes of Flash memory - 32 Kbytes of SRAM with HW parity check - CRC calculation unit - Reset and power management - Voltage range: 2.0 to 3.6 V - Power-on/Power down reset (POR/PDR) - Programmable voltage detector (PVD) - Low power modes: Sleep, Stop, Standby - V<sub>BAT</sub> supply for RTC and backup registers - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x16 PLL option - Internal 40 kHz oscillator - Up to 84 fast I/Os - All mappable on external interrupt vectors - Up to 45 I/Os with 5 V tolerant capability - 12-channel DMA controller - One 12-bit, 1.0 µs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply from 2.4 up to 3.6 - Up to three 16-bit Sigma Delta ADC - Separate analog supply from 2.2 to 3.6 V, up to 21 single/ 11 diff channels - Up to three 12-bit DAC channels - Two fast rail-to-rail analog comparators with programmable input and output - Up to 24 capacitive sensing channels supporting touchkey, linear and rotary touchsensors UFBGA100 (7 x 7 mm) #### ■ 17 timers - Two 32-bit timer and three 16-bit timers with up to 4 IC/OC/PWM or pulse counter - Two 16-bit timers with up to 2 IC/OC/PWM or pulse counter - Four 16-bit timers with up to 1 IC/OC/PWM or pulse counter - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - Three 16-bit basic timers to drive the DAC - Calendar RTC with Alarm and periodic wakeup from Stop/Standby - Communication interfaces - CAN interface (2.0B Active) - Two I2C interfaces; one supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from STOP - Three USARTs supporting master synchronous SPI and modem control; with ISO7816 interface, LIN, IrDA capability, auto baud rate detection, wakeup feature - Three SPIs (18 Mbit/s) with 4 to 16 programmable bit frame, muxed I2S - HDMI-CEC bus interface - USB 2.0 full speed interface - Serial wire devices, JTAG, Cortex-M4F ETM - 96-bit unique ID Table 1. Device summary | Reference | Part number | | | | | | |-------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | STM32F372xx | STM32F372C8, STM32F372R8, STM32F372V8, STM32F372CB, STM32F372RB, STM32F372VB, STM32F372CC, STM32F372VC | | | | | | | STM32F373xx | STM32F373C8, STM32F373R8, STM32F373V8,<br>STM32F373CB, STM32F373RB, STM32F373VB,<br>STM32F373CC, STM32F373RC, STM32F373VC | | | | | | September 2012 Doc ID 022691 Rev 2 1/122 Contents STM32F37x # **Contents** | 1 | Intro | luction | 3 | | | | | | | |---|-------|-----------------------------------------------------------------------|---|--|--|--|--|--|--| | 2 | Desc | ription | 9 | | | | | | | | 3 | Func | ional overview12 | 2 | | | | | | | | | 3.1 | ARM® Cortex™-M4F core with embedded Flash and SRAM | 2 | | | | | | | | | 3.2 | Memory protection unit | 2 | | | | | | | | | 3.3 | Embedded Flash memory | 3 | | | | | | | | | 3.4 | CRC (cyclic redundancy check) calculation unit | 3 | | | | | | | | | 3.5 | Embedded SRAM | 3 | | | | | | | | | 3.6 | Boot modes | 3 | | | | | | | | | 3.7 | Power management | 3 | | | | | | | | | | 3.7.1 Power supply schemes | 3 | | | | | | | | | | 3.7.2 Power supply supervisor | 4 | | | | | | | | | | 3.7.3 Voltage regulator | 4 | | | | | | | | | | 3.7.4 Low-power modes | 4 | | | | | | | | | 3.8 | Clocks and startup | 5 | | | | | | | | | 3.9 | GPIOs (general-purpose inputs/outputs) | 5 | | | | | | | | | 3.10 | DMA (direct memory access) | 5 | | | | | | | | | 3.11 | Interrupts and events | ဝ | | | | | | | | | | 3.11.1 Nested vectored interrupt controller (NVIC) | 6 | | | | | | | | | | 3.11.2 Extended interrupt/event controller (EXTI) | 6 | | | | | | | | | 3.12 | 12-bit ADC (analog-to-digital converter) | ဝ | | | | | | | | | | 3.12.1 Temperature sensor | 7 | | | | | | | | | | 3.12.2 Internal voltage reference (V <sub>REFINT</sub> ) | | | | | | | | | | | 3.12.3 V <sub>BAT</sub> battery voltage monitoring | 7 | | | | | | | | | 3.13 | 16-bit sigma delta analog-to-digital converters (SDADC) | 3 | | | | | | | | | 3.14 | DAC (digital-to-analog converter) | 3 | | | | | | | | | 3.15 | Fast comparators | | | | | | | | | | 3.16 | Touch sensing controller (TSC) | 9 | | | | | | | | | 3.17 | Timers and watchdogs | 0 | | | | | | | | | | 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) 2 | 1 | | | | | | | | | | 3.17.2 | Basic timers (TIM6, TIM7, TIM18) | 21 | |---|-------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | | | 3.17.3 | Independent watchdog (IWDG) | 22 | | | | 3.17.4 | System window watchdog (WWDG) | | | | | 3.17.5 | SysTick timer | 22 | | | 3.18 | Real-tir | me clock (RTC) and backup registers | . 22 | | | 3.19 | I <sup>2</sup> C bus | S | . 23 | | | 3.20 | Univers | sal synchronous/asynchronous receiver transmitter (USART) | . 24 | | | 3.21 | Serial p | peripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) | . 24 | | | 3.22 | | efinition multimedia interface (HDMI) - consumer onics control (CEC) | . 25 | | | 3.23 | Control | ller area network (CAN) | . 25 | | | 3.24 | Univers | sal serial bus (USB) | . 25 | | | 3.25 | Serial v | wire JTAG debug port (SWJ-DP) | . 26 | | | 3.26 | Embed | ded trace macrocell™ | . 26 | | | D: | | | 07 | | 4 | Pino | uts and | pin description | . 21 | | 5 | Mem | ory map | oping | . 45 | | | | | | | | 6 | Elect | rical ch | aracteristics | . 49 | | 6 | Elect | | aracteristics | | | 6 | | | | . 49 | | 6 | | Parame | eter conditions | . 49<br>49 | | 6 | | Parame | eter conditions Minimum and maximum values Typical values Typical curves | . 49<br>49<br>49 | | 6 | | Parame<br>6.1.1<br>6.1.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | . 49<br>49<br>49<br>49 | | 6 | | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | . 49<br>49<br>49<br>49<br>49 | | 6 | | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme | . 49<br>49<br>49<br>49<br>49 | | 6 | 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement | . 49<br>49<br>49<br>49<br>49<br>50 | | 6 | 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings | . 49<br>. 49<br>. 49<br>. 49<br>. 49<br>. 50<br>. 51 | | 6 | 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolution | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions | . 49<br>49<br>49<br>49<br>50<br>51<br>. 52 | | 6 | 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operati 6.3.1 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions | . 49<br>. 49<br>. 49<br>. 49<br>. 50<br>. 51<br>. 52<br>. 54 | | 6 | 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions Operating conditions at power-up / power-down | . 49<br>. 49<br>. 49<br>. 49<br>. 50<br>. 51<br>. 52<br>. 54 | | 6 | 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operati 6.3.1 6.3.2 6.3.3 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics | . 49 . 49 . 49 . 49 . 50 . 51 . 52 . 54 . 55 | | 6 | 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operati 6.3.1 6.3.2 6.3.3 6.3.4 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics Embedded reference voltage | . 49 . 49 . 49 . 49 . 50 . 51 . 52 . 54 . 55 . 56 | | 6 | 6.1 | Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operati 6.3.1 6.3.2 6.3.3 | Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions Operating conditions at power-up / power-down Embedded reset and power control block characteristics | . 49 . 49 . 49 . 49 . 50 . 51 . 52 . 54 . 55 . 55 . 56 | | | | 6.3.7 | Internal clock source characteristics | |---|------|----------|---------------------------------------------| | | | 6.3.8 | PLL characteristics71 | | | | 6.3.9 | Memory characteristics | | | | 6.3.10 | EMC characteristics | | | | 6.3.11 | Electrical sensitivity characteristics | | | | 6.3.12 | I/O current injection characteristics | | | | 6.3.13 | I/O port characteristics | | | | 6.3.14 | NRST pin characteristics | | | | 6.3.15 | Communications interfaces | | | | 6.3.16 | 12-bit ADC characteristics | | | | 6.3.17 | DAC electrical specifications | | | | 6.3.18 | Comparator characteristics97 | | | | 6.3.19 | Temperature sensor characteristics | | | | 6.3.20 | V <sub>BAT</sub> monitoring characteristics | | | | 6.3.21 | Timer characteristics | | | | 6.3.22 | USB characteristics | | | | 6.3.23 | CAN (controller area network) interface | | | | 6.3.24 | SDADC characteristics | | 7 | Pack | kage cha | aracteristics 108 | | | 7.1 | Packag | ge mechanical data | | | 7.2 | Therma | al characteristics | | | | 7.2.1 | Reference document | | | | 7.2.2 | Selecting the product temperature range | | 8 | Part | number | ing119 | | 9 | Revi | sion his | tory120 | STM32F37x List of tables # List of tables | Table 1. | Device summary | | |-----------|---------------------------------------------------------------------------------------|----| | Table 2. | Device overview | | | Table 3. | Temperature sensor calibration values | 17 | | Table 4. | Temperature sensor calibration values | 17 | | Table 5. | Capacitive sensing GPIOs available on STM32F37x devices | 19 | | Table 6. | No. of capacitive sensing channels available on STM32F37x devices | | | Table 7. | Timer feature comparison | | | Table 8. | Comparison of I2C analog and digital filters | | | Table 9. | STM32F37x I <sup>2</sup> C implementation | | | Table 10. | STM32F37x USART implementation | | | Table 11. | STM32F37x SPI/I2S implementation | | | Table 12. | Legend/abbreviations used in the pinout table | | | Table 13. | STM32F37x pin definitions | | | Table 14. | Alternate functions for port PA | | | Table 15. | Alternate functions for port PB | | | Table 16. | Alternate functions for port PC | | | Table 17. | Alternate functions for port PD | | | Table 17. | Alternate functions for port PE | | | Table 19. | • | | | Table 19. | Alternate functions for port PF | | | | STM32F37x peripheral register boundary addresses | | | Table 21. | Voltage characteristics | | | Table 22. | Current characteristics | | | Table 23. | Thermal characteristics | | | Table 24. | General operating conditions | | | Table 25. | Operating conditions at power-up / power-down | | | Table 26. | Embedded reset and power control block characteristics | | | Table 27. | Programmable voltage detector characteristics | | | Table 28. | Embedded internal reference voltage | | | Table 29. | Typical and maximum current consumption from $V_{DD}$ supply at $VDD = 3.6 \ V \dots$ | | | Table 30. | Typical and maximum current consumption from V <sub>DDA</sub> supply | | | Table 31. | Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes | | | Table 32. | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes | 60 | | Table 33. | Typical and maximum current consumption from V <sub>BAT</sub> supply | 60 | | Table 34. | Typical current consumption in Run mode, code with data processing running from Flash | 62 | | Table 35. | Typical current consumption in Sleep mode, code running from Flash or RAM | 63 | | Table 36. | High-speed external user clock characteristics | | | Table 37. | Low-speed external user clock characteristics | 66 | | Table 38. | HSE oscillator characteristics | | | Table 39. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 40. | HSI oscillator characteristics. | | | Table 41. | LSI oscillator characteristics | | | Table 42. | Low-power mode wakeup timings | | | Table 43. | PLL characteristics | | | Table 44. | Flash memory characteristics | | | Table 45. | Flash memory endurance and data retention | 72 | | Table 46. | EMS characteristics | | | Table 47. | EMI characteristics | | | Table 48. | ESD absolute maximum ratings | | | | a a a a a a a a a | | List of tables STM32F37x | Table 49. | Electrical sensitivities | |-----------|--------------------------------------------------------------------------------| | Table 50. | I/O current injection susceptibility | | Table 51. | I/O static characteristics | | Table 52. | Output voltage characteristics | | Table 53. | I/O AC characteristics | | Table 54. | NRST pin characteristics | | Table 55. | I <sup>2</sup> C characteristics85 | | Table 56. | I2C analog filter characteristics86 | | Table 57. | SPI characteristics | | Table 58. | I <sup>2</sup> S characteristics90 | | Table 59. | ADC characteristics92 | | Table 60. | $R_{SRC}$ max for $f_{ADC} = 14$ MHz | | Table 61. | ADC accuracy | | Table 62. | DAC characteristics | | Table 63. | Comparator characteristics97 | | Table 64. | TS characteristics | | Table 65. | V <sub>BAT</sub> monitoring characteristics | | Table 66. | TIMx characteristics | | Table 67. | IWDG min/max timeout period at 40 kHz (LSI)100 | | Table 68. | WWDG min-max timeout value @72 MHz (PCLK)100 | | Table 69. | USB startup time101 | | Table 70. | USB DC electrical characteristics | | Table 71. | USB: Full-speed electrical characteristics | | Table 72. | SDADC characteristics | | Table 73. | VREFSD+ pin characteristics | | Table 74. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package | | | mechanical data | | Table 75. | LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data 111 | | Table 76. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data112 | | Table 77. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | | Table 78. | Package thermal characteristics116 | | Table 79. | Ordering information scheme | | Table 80. | Document revision history | STM32F37x List of figures # **List of figures** | -ıgure 1. | Block diagram11 | |------------|-----------------------------------------------------------------------------| | igure 2. | STM32F37x LQFP48 pinout | | Figure 3. | STM32F37x LQFP64 pinout | | Figure 4. | STM32F37x LQFP100 pinout | | igure 5. | STM32F37x BGA100 pinout | | igure 6. | STM32F37x memory map45 | | igure 7. | Pin loading conditions49 | | igure 8. | Pin input voltage | | igure 9. | Power supply scheme50 | | Figure 10. | Current consumption measurement scheme51 | | Figure 11. | High-speed external clock source AC timing diagram | | Figure 12. | Low-speed external clock source AC timing diagram67 | | Figure 13. | Typical application with an 8 MHz crystal | | igure 14. | Typical application with a 32.768 kHz crystal | | Figure 15. | TC and TTa I/O input characteristics - CMOS port79 | | igure 16. | TC and TTa I/O input characteristics - TTL port79 | | igure 17. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | | igure 18. | Five volt tolerant (FT and FTf) I/O input characteristics - TTL port | | igure 19. | I/O AC characteristics definition | | igure 20. | Recommended NRST pin protection | | igure 21. | I <sup>2</sup> C bus AC waveforms and measurement circuit86 | | igure 22. | SPI timing diagram - slave mode and CPHA = 0 | | igure 23. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | | igure 24. | SPI timing diagram - master mode <sup>(1)</sup> | | igure 25. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | | igure 26. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> 91 | | igure 27. | ADC accuracy characteristics94 | | igure 28. | Typical connection diagram using the ADC94 | | igure 29. | 12-bit buffered /non-buffered DAC | | igure 30. | USB timings: definition of data signal rise and fall time | | igure 31. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, | | | package outline | | igure 32. | LQFP100 –14 x 14 mm 100-pin low-profile quad flat package outline | | igure 33. | Recommended footprint | | igure 34. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | igure 35. | Recommended footprint | | igure 36. | LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package outline | | igure 37. | Recommended footprint | | Figure 38. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | Introduction STM32F37x ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F37x microcontrollers. This STM32F37x datasheet should be read in conjunction with the STM32F37x reference manual. The reference manual is available from the STMicroelectronics website www.st.com. For information on the Cortex<sup>™</sup>-M4F core please refer to the Cortex<sup>™</sup>-M4F Technical Reference Manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.subset.cortexm.m4/index.html STM32F37x Description ## 2 Description The STM32F37x family is based on the high-performance ARM® Cortex™-M4F 32-bit RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbyte of Flash memory, up to 32 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The STM32F37x devices offer one fast 12-bit ADC (1 Msps), up to three 16-bit Sigma delta ADCs, up to two Comparators, up to two DACs (DAC1 with 2 channels and DAC2 with 1 channel), a low-power RTC, 9 general-purpose 16-bit timers, two general-purpose 32-bit timers, three basic timers. They also feature standard and advanced communication interfaces: up to two I2Cs, three SPIs, all with muxed I2Ss, three USARTs, CAN and USB. The STM32F37x family operates in the -40 to +85 $^{\circ}$ C and -40 to +105 $^{\circ}$ C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F37x family offers devices in five packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. Description STM32F37x Table 2. Device overview | Peripheral | | STM32F STM32F<br>372Cx 372Rx | | | | STM32F<br>372Vx | | | STM32F<br>373Cx | | | STM32F<br>373Rx | | | STM32F<br>373Vx | | | | | |--------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|------|--------------|-------|-----------------|------|----|---------------------------------------------------------------------------------------------------|--------------|----|--------------------------|-----|----|-----------------|------|----|--------------|-----| | Flash (Kby | tes) | 64 | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | 64 | 128 | 256 | | SRAM (Kb | ytes) | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | 16 | 24 | 32 | | Timers | General<br>purpose | 9 (16-bit)<br>2 (32 bit) | | | | | | | | | | 9 (16-bit)<br>2 (32 bit) | | | | | | | | | | Basic | | | | 3 | (16-k | oit) | | | | | | | 3 | (16-l | oit) | | | | | | SPI/I2S | | | | | 3 | | | | | | | | | 3 | | | | | | _ | I <sup>2</sup> C | | | | | 2 | | | | | | | | | 2 | | | | | | Comm. | USART | | | | | 3 | | | | | | | | | 3 | | | | | | | CAN | | | | | 1 | | | | | | | | | 1 | | | | | | | USB | | | | | 1 | | | | | | | | | 1 | | | | | | | Normal<br>I/Os<br>(TC, TTa) | | 36 | | | 52 | | | 84 | | | 36 | | | 52 | | | 84 | | | GPIOs | 5 volts<br>Tolerant<br>I/Os<br>(FT, Ftf) | | 20 | | | 28 | | | 45 | | | 20 | | | 28 | | | 45 | | | 12-bit ADC | s | 1 | | | | | | | 1 | | | | | | | | | | | | 16-bit ADC<br>Sigma- De | | | | | | 1 | | | | | | | | | 3 | | | | | | 12-bit DAC | s outputs | | 1 | | | | | | 3 | | | | | | | | | | | | Analog cor | nparator | | | | | 1 | | | | | | | | | 2 | | | | | | CPU frequency | | | | 7 | 72 MF | lz | | | | 72 MHz | | | | | | | | | | | Main operating voltage | | | | 2.0 to 3.6 V | | | | | | 2.0 to 3.6 V | | | | | | | | | | | 16-bit SDADC operating voltage | | 2.2 to 3.6 V | | | | | | | 2.2 to 3.6 V | | | | | | | | | | | | Operating temperature | | Ambient operating temperature: -40 to 85 °C / -40 to 105 °C Junction temperature: -40 to 125 °C | | | | | | | Ambient operating temperature: -40 to 85 °C / -40 to 105 °C Junction temperature: -40 to 125 °C | | | | | | 5 | | | | | | Packages | | L | _QFP | 48 | L | .QFP | 64 | | QFP1<br>BGA1 | | l | _QFP | 48 | L | _QFP | 64 | | QFP1<br>3GA1 | | <sup>1.</sup> UFBGA100 package available on 256-KB versions only. STM32F37x **Description** Figure 1. **Block diagram** - 1. AF: alternate function on I/O pins. - 2. Example given for STM32F373xx device. #### 3 Functional overview #### 3.1 ARM® Cortex™-M4F core with embedded Flash and SRAM The ARM Cortex-M4F processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM Cortex-M4F 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F37x family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32F37x family. ## 3.2 Memory protection unit The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. The Cortex-M4F processor is a high performance 32-bit processor designed for the microcontroller market. It offers significant benefits to developers, including: - Outstanding processing performance combined with fast interrupt handling - Enhanced system debug with extensive breakpoint and trace capabilities - Efficient processor core, system and memories - Ultralow power consumption with integrated sleep modes - Platform security robustness with optional integrated memory protection unit (MPU). With its embedded ARM core, the STM32F37x devices are compatible with all ARM development tools and software. ### 3.3 Embedded Flash memory All STM32F37x devices feature up to 256 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). ## 3.4 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. #### 3.5 Embedded SRAM All STM32F37x devices feature up to 32 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states. #### 3.6 Boot modes At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1, USART2 or USB. ## 3.7 Power management #### 3.7.1 Power supply schemes - ullet V<sub>DD</sub>: external power supply for I/Os and the internal regulator. It is provided externally through V<sub>DD</sub> pins, and can be 2.0 to 3.6 V. - $V_{DDA} = 2.0 \text{ to } 3.6 \text{ V}$ : - external analog power supplies for Reset blocks, RCs and PLL - supply voltage for 12-bit ADC, DACs and comparators (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the 12-bit ADC and DAC are used). - VDDSD12 and VDDSD3= 2.2 V to 3.6: supply voltages for SDADC1/2 and SDADCD3 sigma delta ADCs. Independent from V<sub>DD</sub>/V<sub>DDA</sub>. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. #### 3.7.2 Power supply supervisor • The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when VDD is below a specified threshold, VPOR/PDR, without the need for an external reset circuit. The POR monitors only the VDD supply voltage. During the startup phase it is required that VDDA should arrive first and be greater than or equal to VDD. The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.7.3 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR), and power-down. - The MR mode is used in the nominal regulation mode (Run) - The LPR mode is used in Stop mode. - The power-down mode is used in Standby mode: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The voltage regulator is always enabled after reset. It is disabled in Standby mode. #### 3.7.4 Low-power modes The STM32F37x supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the USARTs, the I2Cs, the CEC, the USB wakeup, and the RTC alarm. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ## 3.8 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. ### 3.9 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. Do not reconfigure GPIO pins which are not present on 48 and 64 pin packages to the analog mode. Additional current consumption in the range of tens of $\mu A$ per pin can be observed if $V_{DDA}$ is higher than $V_{DDIO}$ . ## 3.10 DMA (direct memory access) The flexible 12-channel, general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The two DMAs can be used with the main peripherals: SPIs, I2Cs, USARTs, DACs, ADC, SDADCs, general-purpose timers. ### 3.11 Interrupts and events #### 3.11.1 Nested vectored interrupt controller (NVIC) The STM32F37x devices embed a nested vectored interrupt controller (NVIC) able to handle up to 60 maskable interrupt channels and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.11.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 29 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 84 GPIOs can be connected to the 16 external interrupt lines. ## 3.12 12-bit ADC (analog-to-digital converter) The 12-bit analog-to-digital converter is based on a successive approximation register (SAR) architecture. It has up to 16 external channels (AlN15:0) and 3 internal channels (temperature sensor, voltage reference, $V_{BAT}$ voltage measurement) performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the timers (TIMx) can be internally connected to the ADC start and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.12.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Table 3. | Temperature sensor calibration values | |----------|---------------------------------------| | | | | Calibration value name | Description | Memory address | |------------------------|----------------------------------------------------------------------------|---------------------------| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7C2 - 0x1FFF F7C3 | ### 3.12.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Temperature sensor calibration values | Calibration value name | Description | Memory address | |------------------------|--------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at<br>temperature of 30 °C<br>V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB | ## 3.12.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ## 3.13 16-bit sigma delta analog-to-digital converters (SDADC) Up to three 16-bit sigma-delta analog-to-digital converters are embedded in the STM32F37x. They have up to two separate supply voltages allowing the analog function voltage range to be independent from the STM32F37x power supply. They share up to 21 input pins which may be configured in any combination of single-ended (up to 21) or differential inputs (up to 11). The conversion speed is up to 16.6 ksps for each SDADC when converting multiple channels and up to 50 ksps per SDADC if single channel conversion is used. There are two conversion modes: single conversion mode or continuous mode, capable of automatically scanning any number of channels. The data can be automatically stored in a system RAM buffer, reducing the software overhead. A timer triggering system can be used in order to control the start of conversion of the three SDADCs and/or the 12-bit fast ADC. This timing control is very flexible, capable of triggering simultaneous conversions or inserting a programmable delay between the ADCs. Up to two external reference pins (VREFSD+, VREFSD-) and an internal 1.2/1.8V reference can be used in conjunction with a programmable gain (x0.5 to x32) in order to fine-tune the input voltage range of the SDADC. ## 3.14 DAC (digital-to-analog converter) The devices feature up to two 12-bit buffered DACs with three output channels that can be used to convert three digital signals into three analog voltage signal outputs. The internal structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital Interface supports the following features: - Up to two DAC converters with three output channels: - DAC1 with two output channels - DAC2 with one output channel. - 8-bit or 12-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - triangular-wave generation - Dual DAC channel independent or simultaneous conversions (DAC1 only) - DMA capability for each channel - External triggers for conversion ## 3.15 Fast comparators The STM32F37x embeds up to 2 comparators with rail-to-rail inputs and high-speed output. The reference voltage can be internal or external (delivered by an I/O). The threshold can be one of the following: - DACs channel outputs - External I/O - Internal reference voltage (V<sub>REFINT</sub>) or submultiple (1/4 V<sub>REFINT</sub>, 1/2 V<sub>REFINT</sub> and 3/4 V<sub>REFINT</sub>) The comparators can be combined into a window comparator. Both comparators can wake up the device from Stop mode and generate interrupts and breaks for the timers. ## 3.16 Touch sensing controller (TSC) The device has an embedded independent hardware controller (TSC) for controlling touch sensing acquisitions on the I/Os. Up to 24 touch sensing electrodes can be controlled by the TSC. The touch sensing I/Os are organized in 8 acquisition groups, with up to 4 I/Os in each group. | Table 5. | Capacitive sensing GPIOs available on STM32F37x devices | |----------|---------------------------------------------------------| | | | | Pin name | Capacitive sensing signal name | Pin name | Capacitive sensing signal name | |----------|--------------------------------|----------|--------------------------------| | PA0 | TSC_G1_IO1 | PA9 | TSC_G4_IO1 | | PA1 | TSC_G1_IO2 | PA10 | TSC_G4_IO2 | | PA2 | TSC_G1_IO3 | PA13 | TSC_G4_IO3 | | PA3 | TSC_G1_IO4 | PA14 | TSC_G4_IO4 | | PA4 | TSC_G2_IO1 | PB3 | TSC_G5_IO1 | | PA5 | TSC_G2_IO2 | PB4 | TSC_G5_IO2 | | PA6 | TSC_G2_IO3 | PB6 | TSC_G5_IO3 | | PA7 | TSC_G2_IO4 | PB7 | TSC_G5_IO4 | | PC4 | TSC_G3_IO1 | PB14 | TSC_G6_IO1 | | PC5 | TSC_G3_IO2 | PB15 | TSC_G6_IO2 | | PB0 | TSC_G3_IO3 | PD8 | TSC_G6_IO3 | | PB1 | TSC_G3_IO4 | PD9 | TSC_G6_IO4 | | PE2 | TSC_G7_IO1 | PD12 | TSC_G8_IO1 | | PE3 | TSC_G7_IO2 | PD13 | TSC_G8_IO2 | | PE4 | TSC_G7_IO3 | PD14 | TSC_G8_IO3 | | PE5 | TSC_G7_IO4 | PD15 | TSC_G8_IO4 | Table 6. No. of capacitive sensing channels available on STM32F37x devices | Analog I/O group | Number of capacitive sensing channels | | | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--|--|--|--| | Analog I/O group | STM32F37xCx | STM32F37xRx | STM32F37xVx | | | | | | G1 | 3 | 3 | 3 | | | | | | G2 | 2 | 3 | 3 | | | | | | G3 | 1 | 3 | 3 | | | | | | G4 | 3 | 3 | 3 | | | | | | G5 | 3 | 3 | 3 | | | | | | G6 | 2 | 2 | 3 | | | | | | G7 | 0 | 0 | 3 | | | | | | G8 | 0 | 0 | 3 | | | | | | Number of capacitive sensing channels | 14 | 17 | 24 | | | | | ## 3.17 Timers and watchdogs The STM32F37x includes two 32-bit and nine 16-bit general-purpose timers, three basic timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 7. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementary outputs | |---------------------|-------------------------|--------------------|----------------------------------------------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | General-<br>purpose | TIM2<br>TIM5 | 32-hit 35-hit | | Any integer<br>between 1<br>and 65536 | Yes | 4 | 0 | | General-<br>purpose | TIM3,<br>TIM4,<br>TIM19 | 16-bit | 16-bit Up, Down, Up/Down Any integer between 1 and 65536 | | Yes | 4 | 0 | | General-<br>purpose | TIM12 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 2 | 0 | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM13,<br>TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | 0 | | Table 7. | Timer featur | e comparison | (continued) | |----------|--------------|--------------|-------------| | | | | | | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementary outputs | |---------------------|-------------------------|--------------------|-----------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | General-<br>purpose | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6,<br>TIM7,<br>TIM18 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | 0 | #### 3.17.1 General-purpose timers (TIM2 to TIM5, TIM12 to TIM17, TIM19) There are eleven synchronizable general-purpose timers embedded in the STM32F37x (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, 3, 4, 5 and 19 These five timers are full-featured general-purpose timers: - TIM2 and TIM5 have 32-bit auto-reload up/downcounters and 32-bit prescalers - TIM3, 4, and 19 have 16-bit auto-reload up/downcounters and 16-bit prescalers. These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. • TIM12, 13, 14, 15, 16, 17 These six timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM12 has 2 channels - TIM13 and TIM14 have 1 channel - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. #### **3.17.2** Basic timers (TIM6, TIM7, TIM18) These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### 3.17.3 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.17.4 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB1 clock (PCLK1) derived from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.17.5 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source ## 3.18 Real-time clock (RTC) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on VDD supply when present or through the VBAT pin. The backup registers are thirty two 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatically correction for 28, 29 (leap year), 30, and 31 day of the month. - 2 programmable alarms with wake up from Stop and Standby mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - 3 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 ## 3.19 I<sup>2</sup>C bus Up to two I2C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 kHz), fast (up to 400 kHz) and fast mode + (up to 1 MHz) modes with 20 mA output drive. They support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters. Table 8. Comparison of I2C analog and digital filters | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Disabled when Wakeup from Stop mode is enabled | In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeout verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the application to wake up the MCU from Stop mode on address match. The I2C interfaces can be served by the DMA controller Refer to Table 9 for the differences between I2C1 and I2C2. Table 9. STM32F37x I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |-------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х | | | Independent clock | Х | | | SMBus | Х | | | Wakeup from STOP | Х | | <sup>1.</sup> X = supported. # 3.20 Universal synchronous/asynchronous receiver transmitter (USART) The STM32F37x embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3). All USARTs interfaces are able to communicate at speeds of up to 9 Mbit/s. They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode, Smart Card mode (ISO 7816 compliant), autobaudrate feature and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. Refer to *Table 10* for the features of USART1, USART2 and USART3. Table 10. STM32F37x USART implementation | USART modes/features <sup>(1)</sup> | USART1 | USART2 | USART3 | |---------------------------------------------|--------|--------|--------| | Hardware flow control for modem | Х | Х | Х | | Continuous communication using DMA | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | | Synchronous mode | Х | Х | Х | | Smartcard mode | Х | Х | Х | | Single-wire half-duplex communication | Х | Х | Х | | IrDA SIR ENDEC block | Х | Х | Х | | LIN mode | Х | Х | Х | | Dual clock domain and wakeup from Stop mode | Х | Х | Х | | Receiver timeout interrupt | Х | Х | Х | | Modbus communication | Х | Х | Х | | Auto baud rate detection | Х | Х | Х | | Driver Enable | Х | Х | Х | <sup>1.</sup> X = supported. # 3.21 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Up to three SPIs are able to communicate at up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. The SPIs can be served by the DMA controller. Three standard I<sup>2</sup>S interfaces (multiplexed with SPI1, SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. Refer to Table 11 for the features between SPI1 and SPI2. Table 11. STM32F37x SPI/I2S implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 | |-----------------------------|------|------|------| | Hardware CRC calculation | X | Χ | Х | | Rx/Tx FIFO | Х | Х | Х | | NSS pulse mode | Х | Х | Х | | I2S mode | Х | Х | Х | | TI mode | Х | Х | Х | <sup>1.</sup> X = supported. # 3.22 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. ## 3.23 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. ## 3.24 Universal serial bus (USB) The STM32F37x embeds an USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). ## 3.25 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.26 Embedded trace macrocell™ The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F37x through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. 26/122 Doc ID 022691 Rev 2 ## 4 Pinouts and pin description Figure 2. STM32F37x LQFP48 pinout Figure 3. STM32F37x LQFP64 pinout Doc ID 022691 Rev 2 28/122 Figure 4. STM32F37x LQFP100 pinout 577 Figure 5. STM32F37x BGA100 pinout | Figure 5. | SIM | 32F3/X | BGA | 100 pir | iout | | | | | | | | | |-----------|----------------|--------|--------|---------|-------|-------|--------------|-------|-------|-------|---------|----------|----------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | | • | | | | - | | | | | | | | | | A | (PE3) | (PE1) | PB8 | воого | PD7 | (PD5) | PB4 | (РВЗ) | PA15 | PA14 | PA13 | PA12 | | | В | PE4 | PE2 | (PB9) | (PB7) | PB6 | (PD6) | PD4 | PD3 | (PD1) | PC12 | PC10 | (PA11) | | | С | C13 | PE5 | (PEO) | (DD)1 | (PB5) | | '<br>[ | PD2 | PD0 | (C11) | PF6 | PA10 | | | D | PC14 | (PE6) | (VSS)1 | | | | | | | PA9 | PA8 | PC9 | | | Е | PC15 | (VBAT) | PF4 | | | | | | | PC8 | PC7 | PC6 | | | F | (PF0) | PF9 | | | | | 1 | | | | (VSS)3 | VSS\$D | | | G | (PF1) | PF10 | | | | | <del> </del> | | | | (VDD)3 | VDD\$D12 | | | н | PC0 | (NRS) | VDD)2 | 2 | | | | | | PD15 | PD14 | PD13 | | | J | PF2 | PC1) | PC2 | | | | | | | PD12 | (PD11) | PD10 | | | к | VSSA/<br>VREF- | PC3 | PA2 | PA5 | PC4 | | | PD9 | PD8 | PB15 | PB14 | VREFSD+ | | | L | VREF+ | PAO | PA3 | PA6 | PC5 | (PB2) | PE8 | PE10 | PE12 | PB10 | VREF\$D | VDD\$D3 | | | М | VDDA | (PA1) | PA4 | PA7 | (PB0) | (PB1) | PE7 | PE9 | PE11 | PE13 | PE14 | PE15 | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | | | | | | | | | | | | MS31049V | 30/122 Doc ID 022691 Rev 2 Table 12. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | |------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | S | Supply pin | | | | Pin | type | I | Input only pin | | | | | | I/O | Input / output pin | | | | | | FT | 5 V tolerant I/O | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | I/O etr | ucture | TTa 3.3 V tolerant I/O directly connected to ADC | | | | | 1/0 511 | ucture | TC Standard 3.3V I/O | | | | | | | B Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset | | | | | B: | Alternate functions | Functions select | ted through GPIOx_AFR registers | | | | Pin<br>functions | Additional functions | Functions direct | ly selected/enabled through peripheral registers | | | Table 13. STM32F37x pin definitions | Pi | n nun | nber | s | Pin name | | ure | | Pin functions | | | |---------|--------|--------|--------|------------------------------|-------------|---------------|-------------------------|----------------------|---------------------------------------------------------|--| | LQFP100 | BGA100 | LQFP64 | LQFP48 | (function after reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | 1 | B2 | | | PE2 | I/O | FT | (1) | TSC_G7_IO1, TRACECLK | | | | 2 | A1 | | | PE3 | I/O | FT | (1) | TSC_G7_IO2, TRACED0 | | | | 3 | B1 | | | PE4 | I/O | FT | (1) TSC_G7_IO3, TRACED1 | | | | | 4 | C2 | | | PE5 | I/O | FT | (1) | TSC_G7_IO4, TRACED2 | | | | 5 | D2 | | | PE6 -<br>TAMPER3 -<br>WKUP3 | I/O | FT | (1) | TRACED3 | WKUP3, RTC_TAMPER3 | | | 6 | E2 | 1 | 1 | VBAT | S | | | | | | | 7 | C1 | 2 | 2 | PC13 -<br>TAMPER1 -<br>WKUP2 | I/O | TC | | | WKUP2_ALARM_OUT_<br>CALIB_OUT_TIMESTAMP,<br>RTC_TAMPER1 | | | 8 | D1 | 3 | 3 | PC14 -<br>OSC32_IN | I/O | тс | | | OSC32_IN | | Table 13. STM32F37x pin definitions (continued) | Pi | Pin numbers | | | Din name | | are | | Pin functions | | | |---------|-------------|--------|--------|---------------------------------------|-------------|---------------|-----|------------------------------------------------------------------------------------------------------------|-------------------------------------------|--| | LQFP100 | BGA100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after reset) | Pin<br>type | I/O structure | | Alternate function | Additional functions | | | 9 | E1 | 4 | 4 | PC15 -<br>OSC32_OUT | I/O | TC | | | OSC32_OUT | | | 10 | F2 | | | PF9 | I/O | FT | (1) | TIM14_CH1 | | | | 11 | G2 | | | PF10 | I/O | FT | (1) | | | | | 12 | F1 | 5 | 5 | PF0 -<br>OSC_IN | I/O | FTf | | I2C2_SDA | OSC_IN | | | 13 | G1 | 6 | 6 | PF1 -<br>OSC_OUT | I/O | FTf | | I2C2_SCL | OSC_OUT | | | 14 | H2 | 7 | 7 | NRST | I/O | RST | | | | | | 15 | H1 | 8 | | PC0 | I/O | TTa | (1) | TIM5_CH1_ETR | ADC_IN10 | | | 16 | J2 | 9 | | PC1 | I/O | TTa | (1) | TIM5_CH2 | ADCIN11 | | | 17 | J3 | 10 | | PC2 | I/O | TTa | (1) | SPI2_MISO/I2S2_MCK,<br>TIM5_CH3 | ADC_IN12 | | | 18 | K2 | 11 | | PC3 | I/O | TTa | (1) | SPI2_MOSI/I2S2_SD,<br>TIM5_CH4 | ADC_IN13 | | | 19 | J1 | | | PF2 | I/O | FT | (1) | I2C2_SMBAI | | | | 20 | K1 | 12 | 8 | VSSA/VREF- | S | | | | | | | | | | 9 | VDDA/VREF+ | S | | (1) | | | | | 21 | M1 | 13 | | VDDA | S | | (1) | | | | | 22 | L1 | 17 | | VREF+ | S | | (1) | | | | | 23 | L2 | 14 | 10 | PA0 -<br>TAMPER2 -<br>WKUP1 | I/O | TTa | | USART2_CTS,<br>TIM2_CH1_ETR,<br>TIM5_CH1_ETR, TIM19_CH1,<br>TSC_G1_IO1, COMP1_OUT | RTC_ TAMPER2, WKUP1,<br>ADC_IN0,COMP1_INn | | | 24 | M2 | 15 | 11 | PA1 | I/O | TTa | | SPI3_SCK/I2S3_CK,<br>USART2_RTS, TIM2_CH2,<br>TIM15_CH1N, TIM5_CH2,<br>TIM19_CH2, TSC_G1_IO2, | ADC_IN1,COMP1_INp,<br>RTC_REF_CLK_IN | | | 25 | КЗ | 16 | 12 | PA2 | I/O | TTa | | COMP2_OUT,<br>SPI3_MISO/I2S3_MCK,<br>USART2_TX, TIM2_CH3,<br>TIM15_CH1, TIM5_CH3,<br>TIM19_CH3, TSC_G1_IO3 | ADC_IN2,<br>COMP2_INn | | | 26 | L3 | 18 | 13 | PA3 | I/O | TTa | | SPI3_MOSI/I2S3_SD,<br>USART2_RX, TIM2_CH4,<br>TIM15_CH2, TIM5_CH4,<br>TIM19_CH4, TSC_G1_IO4 | ADC_IN3, COMP2_Inp | | | 27 | E3 | | | PF4 | I/O | FT | (1) | | | | Table 13. STM32F37x pin definitions (continued) | Pi | n nun | nber | s | Pin name | | nre | | Pin functions | | | |---------|--------|--------|--------|---------------------------|-------------|---------------|--------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--| | LQFP100 | BGA100 | LQFP64 | LQFP48 | (function<br>after reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | 28 | НЗ | 19 | 17 | VDD_2 | S | | | | | | | 29 | МЗ | 20 | 14 | PA4 | I/O | ТТа | | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK, TIM3_CH2,<br>TIM12_CH1, TSC_G2_IO1, | ADC_IN4, DAC1_OUT1 | | | 30 | K4 | 21 | 15 | PA5 | I/O | ТТа | | SPI1_SCK/I2S1_CK, CEC,<br>TIM2_CH1_ETR, TIM14_CH1,<br>TIM12_CH2, TSC_G2_IO2 | ADC_IN5, DAC1_OUT2 | | | 31 | L4 | 22 | 16 | PA6 | I/O | TTa | | SPI1_MISO/I2S1_MCK,<br>COMP1_OUT, TIM3_CH1,<br>TIM13_CH1, TIM16_CH1,<br>TSC_G2_IO3 | ADC_IN6, DAC2_OUT1, | | | 32 | M4 | 23 | | PA7 | I/O | TTa | (1) | TSC_G2_IO4, TIM14_CH1,<br>SPI1_MOSI/I2S1_SD,<br>TIM17_CH1, TIM3_CH2,<br>COMP2_OUT | ADC_IN7 | | | 33 | K5 | 24 | | PC4 | I/O | TTa | (1) | TIM13_CH1, TSC_G3_IO1,<br>USART1_TX | ADC_IN14 | | | 34 | L5 | 25 | | PC5 | I/O | TTa | (1) | TSC_G3_IO2, USART1_RX | ADC_IN15 | | | 35 | M5 | 26 | 18 | PB0 | I/O | ТТа | | SPI1_MOSI/I2S1_SD,<br>TIM3_CH3, TSC_G3_IO3,<br>TIM3_CH2 | ADC_IN8,<br>SDADC1_ADC_IN6P | | | 36 | M6 | 27 | 19 | PB1 | I/O | TTa | | TIM3_CH4, TSC_G3_IO4 | ADC_IN9, SDADC1_5P,<br>SDADC1_AIN6M | | | 37 | L6 | 28 | 20 | PB2 | I/O | TC | (2) | | SDADC1_AIN4P,<br>SDADC2_AIN6P | | | 38 | M7 | | | PE7 | I/O | TC | (2)(1) | | SDADC1_AIN3P,<br>SDADC1_AIN4M,<br>SDADC2_AIN5P,<br>SDADC2_AIN6M | | | 39 | L7 | 29 | 21 | PE8 | I/O | тс | (2) | | SDADC1_AIN8P,<br>SDADC2_AIN8P | | | 40 | M8 | 30 | 22 | PE9 | I/O | TC | (2) | | SDADC1_AIN7P,<br>SDADC1_AIN8M,<br>SDADC2_AIN7P,<br>SDADC2_AIN8M | | | 41 | L8 | | | PE10 | I/O | TC | (2)(1) | | SDADC1_AIN2P | | | 42 | M9 | | | PE11 | I/O | тс | (2)(1) | | SDADC1_AIN1P,<br>SDADC1_AIN2M,<br>SDADC2_AIN4P | | Table 13. STM32F37x pin definitions (continued) | Pi | n nun | nber | s | Pin name | | nre | | Pin fun | ctions | |---------|--------|--------|--------|------------------------|-------------|---------------|--------|------------------------------------------------------------------------|------------------------------------------------| | LQFP100 | BGA100 | LQFP64 | LQFP48 | (function after reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 43 | L9 | | | PE12 | I/O | тс | (2)(1) | | SDADC1_AIN0P,<br>SDADC2_AIN3P,<br>SDADC2_AIN4M | | 44 | M10 | | | PE13 | I/O | TC | (2)(1) | | SDADC1_AIN0M ,<br>SDADC2_AIN2P | | 45 | M11 | | | PE14 | I/O | TC | (2)(1) | | SDADC2_AIN1P,<br>SDADC2_AIN2M | | 46 | M12 | | | PE15 | I/O | TC | (2)(1) | USART3_RX | SDADC2_AIN0P | | 47 | L10 | | | PB10 | I/O | TC | (2)(1) | SPI2_SCK/I2S2_CK,<br>USART3_TX, CEC,<br>TSC_SYNC, TIM2_CH3 | SDADC2_AINOM | | 48 | L11 | | | VREFSD- | S | | (1) | | | | 49 | F12 | | | VSSSD | S | | (1) | | | | | | 31 | 23 | VSSSD/<br>VREFSD- | S | | | | | | 50 | G12 | | | VDDSD12 | S | | (1) | | | | | | 32 | 24 | VDDSD | S | | | | | | 51 | L12 | | | VDDSD3 | S | | (1) | | | | 52 | K12 | 33 | 25 | VREFSD+ | S | | | | | | 53 | K11 | 34 | 26 | PB14 | I/O | тс | (3) | SPI2_MISO/I2S2_MCK,<br>USART3_RTS, TIM15_CH1,<br>TIM12_CH1, TSC_G6_IO1 | SDADC3_AIN8P | | 54 | K10 | 35 | 27 | PB15 | I/O | тс | (3) | SPI2_MOSI/I2S2_SD,<br>TIM15_CH1N, TIM15_CH2,<br>TIM12_CH2, TSC_G6_IO2 | SDADC3_7P,<br>SDADC3_AIN8M,<br>RTC_REFCLKIN | | 55 | K9 | 36 | 28 | PD8 | I/O | TC | (3) | SPI2_SCK/I2S2_CK,<br>USART3_TX, TSC_G6_IO3 | SDADC3_AIN6P | | 56 | K8 | | | PD9 | I/O | тс | (3)(1) | USART3_RX, TSC_G6_IO4 | SDADC3_AIN5P,<br>SDADC3_AIN6M | | 57 | J12 | | | PD10 | I/O | TC | (3)(1) | USART3_CK | SDADC3_AIN4P | | 58 | J11 | | | PD11 | I/O | тс | (3)(1) | USART3_CTS | SDADC3_AIN3P,<br>SDADC3_AIN4M | | 59 | J10 | | | PD12 | I/O | TC | (3)(1) | USART3_RTS, TIM4_CH1,<br>TSC_G8_IO1 | SDADC3_AIN2P | | 60 | H12 | | | PD13 | I/O | тс | (3)(1) | TIM4_CH2, TSC_G8_IO2 | SDADC3_AIN1P,<br>SDADC3_AIN2M | | 61 | H11 | | | PD14 | I/O | TC | (3)(1) | TIM4_CH3, TSC_G8_IO3 | SDADC3_AIN0P | | 62 | H10 | | | PD15 | I/O | TC | (3)(1) | TIM4_CH4, TSC_G8_IO4 | SDADC3_AIN0M | Table 13. STM32F37x pin definitions (continued) | Pi | n nun | nber | s | Din nama | | ure | | Pin functi | ons | |---------|--------|--------|--------|---------------------------------------|-------------|---------------|-----|------------------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | BGA100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after reset) | Pin<br>type | I/O structure | | Alternate function | Additional functions | | 63 | E12 | 37 | | PC6 | I/O | FT | (1) | TIM3_CH1,<br>SPI1_NSS/I2S1_WS | | | 64 | E11 | 38 | | PC7 | I/O | FT | (1) | TIM3_CH2,<br>SPI1_SCK/I2S1_CK, | | | 65 | E10 | 39 | | PC8 | I/O | FT | (1) | SPI1_MISO/I2S1_MCK,<br>TIM3_CH3 | | | 66 | D12 | 40 | | PC9 | I/O | FT | (1) | SPI1_MOSI/I2S1_SD,<br>TIM3_CH4 | | | 67 | D11 | 41 | 29 | PA8 | I/O | FT | | SPI2_SCK/I2S2_CK,<br>I2C2_SMBAI, USART1_CK,<br>TIM4_ETR, TIM5_CH1_ETR,<br>MCO | | | 68 | D10 | 42 | 30 | PA9 | I/O | FTf | | SPI2_MISO/I2S2_MCK,<br>I2C2_SCL, USART1_TX,<br>TIM2_CH3, TIM15_BKIN,<br>TIM13_CH1, TSC_G4_IO1 | | | 69 | C12 | 43 | 31 | PA10 | I/O | FTf | | SPI2_MOSI/I2S2_SD,<br>I2C2_SDA, USART1_RX,<br>TIM2_CH4, TIM17_BKIN,<br>TIM14_CH1, TSC_G4_IO2 | | | 70 | B12 | 44 | 32 | PA11 | I/O | FT | | SPI2_NSS/I2S2_WS,<br>SPI1_NSS/I2S1_WS,<br>USART1_CTS, CAN_RX,<br>TIM4_CH1, USBDM,<br>TIM5_CH2, COMP1_OUT | | | 71 | A12 | 45 | 33 | PA12 | I/O | FT | | SPI1_SCK/I2S1_CK,<br>USART1_RTS, CAN_TX,<br>USBDP, TIM16_CH1,<br>TIM4_CH2, TIM5_CH3,<br>COMP2_OUT | | | 72 | A11 | 46 | 34 | PA13 | I/O | FT | | SPI1_MISO/I2S1_MCK,<br>USART3_CTS, IR_OUT,<br>TIM16_CH1N, TIM4_CH3,<br>TIM5_CH4, TSC_G4_IO3,<br>SWDAT-JTMS | | | 73 | C11 | 47 | 35 | PF6 | I/O | FTf | | SPI1_MOSI/I2S1_SD,<br>USART3_RTS, TIM4_CH4,<br>I2C2_SCL | | | 74 | F11 | | | VSS_3 | S | | (1) | | | | 75 | G11 | | | VDD_3 | S | | (1) | | | | | | 48 | 36 | PF7 | I/O | FTf | | I2C2_SDA, USART2_CK | | Table 13. STM32F37x pin definitions (continued) | Pi | Pin numbers | | | Din nama | | ure | | Pin func | tions | |---------|-------------|--------|--------|---------------------------------------|-------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP100 | BGA100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | 76 | A10 | 49 | 37 | PA14 | I/O | FTf | | I2C1_SDA, TIM12_CH1,<br>TSC_G4_IO4, SWCLK-JTCK | | | 77 | A9 | 50 | 38 | PA15 | I/O | FTf | | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>I2C1_SCL, TIM2_CH1_ETR,<br>TIM12_CH2, TSC_SYNC,<br>JTDI | | | 78 | B11 | 51 | | PC10 | I/O | FT | (1) | SPI3_SCK/I2S3_CK,<br>USART3_TX, TIM19_CH1 | | | 79 | C10 | 52 | | PC11 | I/O | FT | (1) | SPI3_MISO/I2S3_MCK,<br>USART3_RX, TIM19_CH2 | | | 80 | B10 | 53 | | PC12 | I/O | FT | (1) | SPI3_MOSI/I2S3_SD,<br>USART3_CK, TIM19_CH3 | | | 81 | C9 | | | PD0 | I/O | FT | (1) | CAN_RX, TIM19_CH4 | | | 82 | В9 | | | PD1 | I/O | FT | (1) | CAN_TX, TIM19_ETR | | | 83 | C8 | 54 | | PD2 | I/O | FT | (1) | TIM3_ETR | | | 84 | B8 | | | PD3 | I/O | FT | (1) | SPI2_MISO/I2S2_MCK,<br>USART2_CTS | | | 85 | В7 | | | PD4 | I/O | FT | (1) | SPI2_MOSI/I2S2_SD,<br>USART2_RTS | | | 86 | A6 | | | PD5 | I/O | FT | (1) | USART2_TX | | | 87 | В6 | | | PD6 | I/O | FT | (1) | SPI2_NSS/I2S2_WS,<br>USART2_RX | | | 88 | <b>A</b> 5 | | | PD7 | I/O | FT | (1) | SPI2_SCK/I2S2_CK,<br>USART2_CK | | | 89 | A8 | 55 | 39 | PB3 | I/O | FT | | SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK,<br>USART2_TX, TIM2_CH2,<br>TIM3_ETR, TIM4_ETR,<br>TIM13_CH1, TSC_G5_IO1,<br>JTDO-TRACESWO | | | 90 | A7 | 56 | 40 | PB4 | I/O | FT | | SPI1_MISO/I2S1_MCK,<br>SPI3_MISO/I2S3_MCK,<br>USART2_RX, TIM16_CH1,<br>TIM3_CH1, TIM17_BKIN,<br>TIM15_CH1N, TSC_G5_IO2,<br>JNTRST | | Table 13. STM32F37x pin definitions (continued) | Pi | n nun | nber | s | Pin name | | ure | | Pin func | tions | | |---------|--------|--------|--------|------------------------|-------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------|----------------------|--| | LQFP100 | BGA100 | LQFP64 | LQFP48 | (function after reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | 91 | C5 | 57 | 41 | PB5 | 1/0 | FT | | SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>I2C1_SMBAI, USART2_CK,<br>TIM16_BKIN, TIM3_CH2,<br>TIM17_CH1, TIM19_ETR | | | | 92 | В5 | 58 | 42 | PB6 | I/O | FTf | | I2C1_SCL, USART1_TX,<br>TIM16_CH1N, TIM3_CH3,<br>TIM4_CH1, TIM19_CH1,<br>TIM15_CH1, TSC_G5_IO3 | | | | 93 | B4 | 59 | 43 | PB7 | I/O | FTf | | I2C1_SDA, USART1_RX,<br>TIM17_CH1N, TIM3_CH4,<br>TIM4_CH2, TIM19_CH2,<br>TIM15_CH2, TSC_G5_IO4 | | | | 94 | A4 | 60 | 44 | воото | I | В | | Boot memory | selection | | | 95 | А3 | 61 | 45 | PB8 | I/O | FTf | | SPI2_SCK/I2S2_CK,<br>I2C1_SCL, USART3_TX,<br>CAN_RX, CEC, TIM16_CH1,<br>TIM4_CH3, TIM19_CH3,<br>COMP1_OUT, TSC_SYNC | | | | 96 | В3 | 62 | 46 | PB9 | I/O | FTf | | SPI2_NSS/I2S2_WS,<br>I2C1_SDA, USART3_RX,<br>CAN_TX, IR_OUT,<br>TIM17_CH1, TIM4_CH4,<br>TIM19_CH4, COMP2_OUT | | | | 97 | СЗ | | | PE0 | I/O | FT | (1) | USART1_TX,TIM4_ETR | | | | 98 | A2 | | | PE1 | I/O | FT | (1) | USART1_RX | | | | 99 | D3 | 63 | 47 | VSS_1 | S | | | Ground | | | | 100 | C4 | 64 | 48 | VDD_1 | S | | | Digital power | er supply | | When using the small packages (48 and 64 pin packages), the GPIO pins which are not present on these packages, must not be configured in analog mode. <sup>2.</sup> these pins are powered by VDDSD12. <sup>3.</sup> these pins are powered by VDDSD3. | Table 14. | Alternate | functions | for | port PA | |-----------|-----------|-----------|-----|---------| |-----------|-----------|-----------|-----|---------| | Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF14 | AF15 | |-------------|-----|----------------------|----------------------|----------------|----------------|-------------------------|------------------------|------------|---------------|----------------|---------------|---------------|-------|--------------| | PA0 | | TIM2_<br>CH1_<br>ETR | TIM5_<br>CH1_<br>ETR | TSC_<br>G1_IO1 | | | | USART2_CTS | COMP1<br>_OUT | | | TIM19<br>_CH1 | | EVENT<br>OUT | | PA1 | | TIM2_<br>CH2 | TIM5_<br>CH2 | TSC_<br>G1_IO2 | | | SPI3_SCK /<br>I2S3_CK | USART2_RTS | | TIM15_<br>CH1N | | TIM19<br>_CH2 | | EVENT<br>OUT | | PA2 | | TIM2_<br>CH3 | TIM5_<br>CH3 | TSC_<br>G1_IO3 | | | SPI3_MISO/<br>I2S3_MCK | USART2_TX | COMP2<br>_OUT | TIM15_<br>CH1 | | TIM19<br>_CH3 | | EVENT<br>OUT | | PA3 | | TIM2_<br>CH4 | TIM5_<br>CH4 | TSC_<br>G1_IO4 | | | SPI3_MOSI<br>/ I2S3_SD | USART2_RX | | TIM15_<br>CH2 | | TIM19<br>_CH4 | | EVENT<br>OUT | | PA4 | | | TIM3_<br>CH2 | TSC_<br>G2_IO1 | | SPI1_NSS /<br>I2S1_WS | SPI3_NSS /<br>I2S3_WS | USART2_CK | | | TIM12<br>_CH1 | | | EVENT<br>OUT | | PA5 | | TIM2_<br>CH1_<br>ETR | | TSC_<br>G2_IO2 | | SPI1_SCK /<br>I2S1_CK | | CEC | | TIM14_<br>CH1 | TIM12<br>_CH2 | | | EVENT<br>OUT | | PA6 | | TIM16_<br>CH1 | TIM3_<br>CH1 | TSC_<br>G2_IO3 | | SPI1_MISO<br>/ I2S1_MCK | | | COMP1<br>_OUT | TIM13_<br>CH1 | | | | EVENT<br>OUT | | PA7 | | TIM17_<br>CH1 | TIM3_<br>CH2 | TSC_<br>G2_IO4 | | SPI1_MOSI<br>/ I2S1_SD | | | COMP2<br>_OUT | TIM14_<br>CH1 | | | | EVENT<br>OUT | | PA8 | MCO | | TIM5_<br>CH1_<br>ETR | | I2C2_<br>SMBAI | SPI2_SCK /<br>I2S2_CK | | USART1_CK | | | TIM4_<br>ETR | | | EVENT<br>OUT | | PA9 | | | TIM13<br>_CH1 | TSC_<br>G4_IO1 | I2C2_<br>SCL | SPI2_MISO<br>/ I2S2_MCK | | USART1_TX | | TIM15_<br>BKIN | TIM2_<br>CH3 | | | EVENT<br>OUT | | PA10 | | TIM17_<br>BKIN | | TSC_<br>G4_IO2 | I2C2_<br>SDA | SPI2_MOSI<br>/ I2S2_SD | | USART1_RX | | TIM14_<br>CH1 | TIM2_<br>CH4 | | | EVENT<br>OUT | | PA11 | | | TIM5_<br>CH2 | | | SPI2_NSS /<br>I2S2_WS | SPI1_NSS /<br>I2S1_WS | USART1_CTS | COMP1<br>_OUT | CAN_<br>RX | TIM4_<br>CH1 | | USBDM | EVENT<br>OUT | | PA12 | | TIM16_<br>CH1 | TIM5_<br>CH3 | | | | SPI1_SCK /<br>I2S1_CK | USART1_RTS | COMP2<br>_OUT | CAN_TX | TIM4_<br>CH2 | | USBDP | EVENT<br>OUT | Table 14. Alternate functions for port PA (continued) | Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF14 | AF15 | |-------------|----------------|------------------|-----|----------------|--------------|--------|-------------------------|------------|-----|-----|---------------|------|------|--------------| | PA13 | JTMS-<br>SWDAT | TIM16_<br>CH1N | | TSC_<br>G4_IO3 | | IR-Out | SPI1_MISO<br>/ I2S1_MCK | USART3_CTS | | | TIM4_<br>CH3 | | | EVENT<br>OUT | | PA14 | JTCK-<br>SWCLK | | | TSC_<br>G4_IO4 | I2C1_<br>SDA | | | | | | TIM12<br>_CH1 | | | EVENT<br>OUT | | PA15 | | TIM2_<br>CH1_ETR | | TSC_<br>SYNC | | | SPI3_NSS /<br>I2S3_WS | _ | | | TIM12<br>_CH2 | | | EVENT<br>OUT | Table 15. Alternate functions for port PB | Pin<br>Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF15 | |-------------|-------------------|----------------|----------------|----------------|----------------|-------------------------|------------------------|------------|---------------|----------------|----------------|---------------|----------| | PB0 | | | TIM3_CH3 | TSC_<br>G3_IO3 | | SPI_MOSI /<br>I2S1_SD | | | | | TIM3_<br>CH2 | | EVENTOUT | | PB1 | | | TIM3_CH4 | TSC_<br>G3_IO4 | | | | | | | | | EVENTOUT | | PB2 | | | | | | | | | | | | | EVENTOUT | | PB3 | JTDO/<br>TRACESWO | TIM2_<br>CH2 | TIM4_ETR | TSC_<br>G5_IO1 | | SPI1_SCK /<br>I2S1_CK | SPI3_SCK/<br>I2S3_CK | USART2_TX | | TIM13_<br>CH1 | TIM3_<br>ETR | | EVENTOUT | | PB4 | JTRST | TIM16_<br>CH1 | TIM3_CH1 | TSC_<br>G5_IO2 | | SPI1_MISO<br>/ I2S1_MCK | SPI3_MISO/<br>I2S3_MCK | USART2_RX | | TIM15_<br>CH1N | TIM17<br>_BKIN | | EVENTOUT | | PB5 | | TIM16_<br>BKIN | TIM3_CH2 | | I2C1_<br>SMBAI | SPI1_MOSI<br>/ I2S1_SD | SPI3_MOSI<br>/ I2S3_SD | USART2_CK | | | TIM17<br>_CH1 | TIM19<br>_ETR | EVENTOUT | | PB6 | | TIM16_<br>CH1N | TIM4_CH1 | TSC_<br>G5_IO3 | I2C1_<br>SCL | | | USART1_TX | | TIM15_<br>CH1 | TIM3_<br>CH3 | TIM19<br>_CH1 | EVENTOUT | | PB7 | | TIM17_<br>CH1N | TIM4_CH2 | TSC_<br>G5_IO4 | I2C1_<br>SDA | | | USART1_RX | | TIM15_<br>CH2 | TIM3_<br>CH4 | TIM19<br>_CH2 | EVENTOUT | | PB8 | | TIM16_<br>CH1 | TIM4_CH3 | TSC_<br>SYNC | I2C1_<br>SCL | SPI2_SCK /<br>I2S2_CK | CEC | USART3_TX | COMP1<br>_OUT | CAN_<br>RX | | TIM19<br>_CH3 | EVENTOUT | | PB9 | | TIM17_<br>CH1 | TIM4_CH4 | | I2C1_<br>SDA | SPI2_NSS /<br>I2S2_WS | IR-Out | USART3_RX | COMP2<br>_OUT | CAN_<br>TX | | TIM19<br>_CH4 | EVENTOUT | | PB10 | | TIM2_<br>CH3 | | TSC_<br>SYNCH | | SPI2_SCK /<br>I2S2_CK | CEC | USART3_TX | | | | | EVENTOUT | | PB14 | | TIM15_<br>CH1 | | TSC_<br>G6_IO1 | | SPI2_MISO<br>/ I2S2_MCK | | USART3_RTS | | TIM12_<br>CH1 | | | EVENTOUT | | PB15 | | TIM15_<br>CH2 | TIM15_<br>CH1N | TSC_<br>G6_IO2 | | SPI2_MOSI<br>/ I2S2_SD | | | | TIM12_<br>CH2 | | | EVENTOUT | Table 16. Alternate functions for port PC | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|-----|----------|--------------|------------|-----|-------------------------|---------------------|-----------| | PC0 | | EVENTOUT | TIM5_CH1_ETR | | | | | | | PC1 | | EVENTOUT | TIM5_CH2 | | | | | | | PC2 | | EVENTOUT | TIM5_CH3 | | | SPI2_MISO /<br>I2S2_MCK | | | | PC3 | | EVENTOUT | TIM5_CH4 | | | SPI2_MOSI / I2S2_SD | | | | PC4 | | EVENTOUT | TIM13_CH1 | TSC_G3_IO1 | | | | USART1_TX | | PC5 | | EVENTOUT | | TSC_G3_IO2 | | | | USART1_RX | | PC6 | | EVENTOUT | TIM3_CH1 | | | SPI1_NSS / I2S1_WS | | | | PC7 | | EVENTOUT | TIM3_CH2 | | | SPI1_SCK / I2S1_CK | | | | PC8 | | EVENTOUT | TIM3_CH3 | | | SPI1_MISO/I2S1_MCK | | | | PC9 | | EVENTOUT | TIM3_CH4 | | | SPI1_MOSI / I2S1_SD | | | | PC10 | | EVENTOUT | TIM19_CH1 | | | | SPI3_SCK / I2S3_CK | USART3_TX | | PC11 | | EVENTOUT | TIM19_CH2 | | | | SPI3_MISO /I2S3_MCK | USART3_RX | | PC12 | | EVENTOUT | TIM19_CH3 | | | | SPI3_MOSI / I2S3_SD | USART3_CK | | PC13 | | | | | | | | | | PC14 | | | | | | | | | | PC15 | | | | | | | | | | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|-----|----------|-----------|------------|-----|----------------------|-----|------------| | PD0 | | EVENTOUT | TIM19_CH4 | | | | | CAN_RX | | PD1 | | EVENTOUT | TIM19_ETR | | | | | CAN_TX | | PD2 | | EVENTOUT | TIM3_ETR | | | | | | | PD3 | | EVENTOUT | | | | SPI2_MISO / I2S2_MCK | | USART2_CTS | | PD4 | | EVENTOUT | | | | SPI2_MOSI / I2S2_SD | | USART2_RTS | | PD5 | | EVENTOUT | | | | | | USART2_TX | | PD6 | | EVENTOUT | | | | SPI2_NSS / I2S2_WS | | USART2_RX | | PD7 | | EVENTOUT | | | | SPI2_SCK / I2S2_CK | | USART2_CK | | PD8 | | EVENTOUT | | TSC_G6_IO3 | | SPI2_SCK / I2S2_CK | | USART3_TX | | PD9 | | EVENTOUT | | TSC_G6_IO4 | | | | USART3_RX | | PD10 | | EVENTOUT | | | | | | USART3_CK | | PD11 | | EVENTOUT | | | | | | USART3_CTS | | PD12 | | EVENTOUT | TIM4_CH1 | TSC_G8_IO1 | | | | USART3_RTS | | PD13 | | EVENTOUT | TIM4_CH2 | TSC_G8_IO2 | | | | | | PD14 | | EVENTOUT | TIM4_CH3 | TSC_G8_IO3 | | | | | | PD15 | | EVENTOUT | TIM4_CH4 | TSC_G8_IO4 | | | | | Table 18. Alternate functions for port PE | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|----------|----------|----------|------------|-----|-----|-----|-----------| | PE0 | | EVENTOUT | TIM4_ETR | | | | | USART1_TX | | PE1 | | EVENTOUT | | | | | | USART1_RX | | PE2 | TRACECLK | EVENTOUT | | TSC_G7_IO1 | | | | | | PE3 | TRACED0 | EVENTOUT | | TSC_G7_IO2 | | | | | | PE4 | TRACED1 | EVENTOUT | | TSC_G7_IO3 | | | | | | PE5 | TRACED2 | EVENTOUT | | TSC_G7_IO4 | | | | | | PE6 | TRACED3 | EVENTOUT | | | | | | | | PE7 | | EVENTOUT | | | | | | | | PE8 | | EVENTOUT | | | | | | | | PE9 | | EVENTOUT | | | | | | | | PE10 | | EVENTOUT | | | | | | | | PE11 | | EVENTOUT | | | | | | | | PE12 | | EVENTOUT | | | | | | | | PE13 | | EVENTOUT | | | | | | | | PE14 | | EVENTOUT | | | | | | | | PE15 | | EVENTOUT | | | | | | USART3_RX | Table 19. Alternate functions for port PF | Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|-----|----------|-----------|-----|------------|---------------------|-----|------------| | PF0 | | | | | I2C2_SDA | | | | | PF1 | | | | | I2C2_SCL | | | | | PF2 | | EVENTOUT | | | I2C2_SMBAI | | | | | PF4 | | EVENTOUT | | | | | | | | PF6 | | EVENTOUT | TIM4_CH4 | | I2C2_SCL | SPI1_MOSI / I2S1_SD | | USART3_RTS | | PF7 | | EVENTOUT | | | I2C2_SDA | | | USART2_CK | | PF9 | | EVENTOUT | TIM14_CH1 | | | | | | | PF10 | | EVENTOUT | | | | | | | STM32F37x **Memory mapping** #### 5 **Memory mapping** Figure 6. STM32F37x memory map Memory mapping STM32F37x Table 20. STM32F37x peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |------|---------------------------|---------|------------------------| | | 0x4800 1400 - 0x4800 17FF | 1KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1KB | GPIOE | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1KB | GPIOD | | AUD2 | 0x4800 0800 - 0x4800 0BFF | 1KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH memory interface | | АПБІ | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0800- 0x4002 0FFF | 2 KB | Reserved | | | 0x4002 0400 - 0x4002 07FF | 1 KB | DMA2 | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA1 | | | 0x4001 6C00 - 0x4001 FFFF | 37 KB | Reserved | STM32F37x Memory mapping Table 20. STM32F37x peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |------|---------------------------|-------|-----------------| | | 0x4001 6800 - 0x4001 6BFF | 1 KB | SDADC3 | | | 0x4001 6400 - 0x4001 67FF | 1 KB | SDADC2 | | | 0x4001 6000 - 0x4001 63FF | 1 KB | SDADC1 | | | 0x4001 5C00 - 0x4001 5FFF | 1 KB | TIM19 | | | 0x4001 4C00 - 0x4001 5BFF | 4 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | APB2 | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1/I2S1 | | | 0x4001 2800 - 0x4001 2FFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG | | | 0x4000 4000 - 0x4000 FFFF | 24 KB | Reserved | | | 0x4000 9C00 – 0x4000 9FFF | 1 KB | TIM18 | | | 0x4000 9800 - 0x4000 9BFF | 1 KB | DAC2 | | | 0x4000 7C00 - 0x4000 97FF | 8 KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC1 | | APB1 | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 6800 - 0x4000 6FFF | 2 KB | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 KB | CAN | | | 0x4000 6000 - 0x4000 63FF | 1 KB | USB packet SRAM | | | 0x4000 5C00 - 0x4000 5FFF | 1 KB | USB FS | Memory mapping STM32F37x Table 20. STM32F37x peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |------|---------------------------|------|------------| | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 4C00 - 0x4000 53FF | 2 KB | Reserved | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 4000 - 0x4000 43FF | 1 KB | Reserved | | | 0x4000 3C00 - 0x4000 3FFF | 1 KB | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWWDG | | APB1 | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | AFDI | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1C00 - 0x4000 1FFF | 1 KB | TIM13 | | | 0x4000 1800 - 0x4000 1BFF | 1 KB | TIM12 | | | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | 1 KB | TIM5 | | | 0x4000 0800 - 0x4000 0BFF | 1 KB | TIM4 | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | # 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). # 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = VDDSDx = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC and SDADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. # 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 7*. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 8*. Figure 7. Pin loading conditions Figure 8. Pin input voltage MCU pin MS19210V1 MS19211V1 # 6.1.6 Power supply scheme Figure 9. Power supply scheme Dotted lines represent the internal connections on low pin count packages, joining the dedicated supply pins Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc..) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. # 6.1.7 Current consumption measurement Figure 10. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 21: Voltage characteristics*, *Table 22: Current characteristics*, and *Table 23: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 21. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | | |---------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|--| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ , VDDSDx, $V_{BAT}$ and $V_{DD}$ ) | - 0.3 | 4.0 | | | | $V_{DD}$ – $V_{DDA}$ | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | | 0.4 | | | | VDDSDx - V <sub>DDA</sub> | Allowed voltage difference for VDDSDx > V <sub>DDA</sub> | | 0.4 | | | | VREFSD+ -<br>VDDSD3 | Allowed voltage difference for VREFSD+ > VDDSD3 | | 0.4 | | | | $V_{REF+} - V_{DDA}$ | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub> | | 0.4 | V | | | | Input voltage on FT and FTf pins | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 4.0 | | | | | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TC pins on SDADCx channels inputs <sup>(3)</sup> | V <sub>SS</sub> - 0.3 | 4.0 | | | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | | | | IV <sub>SSX</sub> – V <sub>SS</sub> I | Variations between all the different ground pins | | 50 | mV | | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) see Section 6.3.11: Electrical sensitivity characteristics | | | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. All main power ( $V_{DD}$ , VDDSD12, VDDSD3 and $V_{DDA}$ ) and ground ( $V_{SS}$ , VSSSD, and $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between $V_{DDA}$ and $V_{DD}$ : $V_{DDA}$ must power on before or at the same time as $V_{DD}$ in the power up sequence. $V_{DDA}$ must be greater than or equal to $V_{DD}$ . The following relationship must be respected between $V_{DDA}$ and VDDSD12: $V_{DDA}$ must power on before or at the same time as VDDSD12 or VDDSD3 in the power up sequence. $V_{DDA}$ must be greater than or equal to VDDSD12 or VDDSD3. The following relationship must be respected between VDDSD12 and VDDSD3: VDDSD3 must power on before or at the same time as VDDSD12 in the power up sequence. After power up (VDDSD12 > Vrefint = 1.2V) VDDSD3 can be higher or lower than VDDSD12. V<sub>IN</sub> maximum must always be respected. Refer to Table 22: Current characteristics for the maximum allowed injected current values. VDDSD12 is external power supply for PB2, PB10, and PE7 to PE15 I/O pins (I/O pin ground is internally connected to V<sub>SS</sub>). VDDSD3 is external power supply for PB14 to PB15 and PD8 to PD15 I/O pins (I/O pin ground is internally connected to V<sub>SS</sub>) The following relationship must be respected between VREFSD+ and VDDSD12, VDDSD3: VREFSD+ must be lower than VDDSD3. Depending from the SDADCx operation mode, there can be more constrains between VREFSD+, VDDSD12 and VDDSD3 which are described in reference manual RM0313. Table 22. Current characteristics | Symbol | Ratings | Max. | Unit | |------------------------|-----------------------------------------------------------------------------------|-------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> and VDDSDx power lines (source) <sup>(1)</sup> | 100 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> and VSSSD ground lines (sink) <sup>(1)</sup> | 100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | - 25 | | | 21 | Total output current sunk by sum of all IOs and control pins | 75 | A | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all IOs and control pins | 75 | - mA | | | Injected current on FT, FTf and B pins <sup>(2)</sup> | -5/+0 | | | I <sub>INJ(PIN)</sub> | Injected current on TC and RST pin <sup>(3)</sup> | ± 5 | | | | Injected current on TTa pins <sup>(4)</sup> | ± 5 | | | Σl <sub>INJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | - All main power (V<sub>DD</sub>, VDDSD12, VDDSD3 and V<sub>DDA</sub>) and ground (V<sub>SS</sub>, VSSSD and V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - 3. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. - 4. A positive injection is induced by V<sub>IN</sub>>V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 68*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). Table 23. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 24. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | |---------------------------------|-----------------------------------------------------------|--------------------------------------|------|-----|-------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 72 | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | 0 | 36 | MHz | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | 0 | 72 | | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC and DAC used) | Must have a potential equal | 2.4 | 3.6 | V | | | V DDA` ′ | Analog operating voltage (ADC and DAC not used) | to or higher than V <sub>DD</sub> | 2 | 3.6 | V | | | VDDSD12 | VDDSD12 operating voltage (SDADC used) | | 2.2 | 3.6 | V | | | VDD3D12 | VDDSD12 operating voltage (SDADC not used) | | 2.0 | 3.6 | V | | | VDDSD3 | VDDSD3 operating voltage (SDADC used) | | 2.2 | 3.6 | V | | | VDDSD3 | VDDSD3 operating voltage (SDADC not used) | | 2.0 | 3.6 | V | | | V <sub>BAT</sub> | Backup operating voltage | | 1.65 | 3.6 | V | | | | | LQFP100 | | 434 | | | | P <sub>D</sub> | Power dissipation at T <sub>A</sub> = | LQFP64 | | 444 | mW | | | r <sub>D</sub> | 85 °C for suffix 6 or $T_A = 105$ °C for suffix $7^{(2)}$ | LQFP48 | | 364 | IIIVV | | | | | BGA100 | | 338 | | | | | Ambient temperature for 6 | Maximum power dissipation | -40 | 85 | °C | | | TA | suffix version | Low power dissipation <sup>(3)</sup> | -40 | 105 | C | | | IA IA | Ambient temperature for 7 | Maximum power dissipation | -40 | 105 | °C | | | | suffix version | Low power dissipation <sup>(3)</sup> | -40 | 125 | | | | TJ | Junction temperature range | 6 suffix version | -40 | 105 | °C | | | 10 | ounction temperature range | 7 suffix version | -40 | 125 | | | <sup>1.</sup> When the ADC is used, refer to Table 59: ADC characteristics. If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see *Table 23: Thermal characteristics*). <sup>3.</sup> In low power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_{Jmax}$ (see *Table 23: Thermal characteristics*). # 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 25* are derived from tests performed under the ambient temperature condition summarized in *Table 24*. Table 25. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|----------|-------| | | V <sub>DD</sub> rise time rate | | 0 | $\infty$ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | | 20 | $\infty$ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | $\infty$ | μ5/ ν | | t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | | 20 | $\infty$ | | # 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 26* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 24*. Table 26. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|--------------|--------------------|------|------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down reset threshold | Falling edge | 1.8 <sup>(2)</sup> | 1.88 | 1.96 | V | | | | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> <sup>(3)</sup> | PDR hysteresis | | | 40 | | mV | | t <sub>RSTTEMPO</sub> (3) | Reset temporization | | 1.5 | 2.5 | 4.5 | ms | The PDR detector monitors V<sub>DD</sub>, V<sub>DDA</sub> and VDDSD12 (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>. Table 27. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------|--------------------|--------------|--------------------|------|--------------------|------| | V | PVD threshold 0 | Rising edge | 2.1 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | F VD tilleshold 0 | Falling edge | 2 | 2.08 | 2.16 | V | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | PVD tillesiloid i | Falling edge | 2.09 | 2.18 | 2.27 | V | | V | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD2</sub> | PVD tillesiloid 2 | Falling edge | 2.18 | 2.28 | 2.38 | V | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | ٧ | | V <sub>PVD3</sub> | F VD tilleshold 3 | Falling edge | 2.28 | 2.38 | 2.48 | V | | V | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | V <sub>PVD4</sub> | T VD tillesilola 4 | Falling edge | 2.37 | 2.48 | 2.59 | V | <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>3.</sup> Guaranteed by design, not tested in production. Max<sup>(1)</sup> Min<sup>(1)</sup> Unit **Symbol Parameter Conditions** Тур Rising edge 2.57 2.68 2.79 ٧ PVD threshold 5 $V_{\text{PVD5}}$ 2.47 ٧ Falling edge 2.58 2.69 2.66 2.78 2.9 ٧ Rising edge PVD threshold 6 $V_{PVD6}$ ٧ Falling edge 2.56 2.68 2.8 2.76 2.88 3 ٧ Rising edge PVD threshold 7 $V_{\text{PVD7}}$ V Falling edge 2.66 2.78 2.9 V<sub>PVDhyst</sub><sup>(2)</sup> PVD hysteresis 100 mV PVD current IDD(PVD)<sup>(2)</sup> 0.15 0.26 μΑ Table 27. Programmable voltage detector characteristics (continued) consumption # 6.3.4 Embedded reference voltage The parameters given in *Table 28* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 24*. Table 28. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.21 | 1.26 | V | | V <sub>REFINT</sub> | internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | T <sub>S_vrefint</sub> (2) | ADC sampling time when reading the internal reference voltage | | 17.1 | - | - | μs | | V <sub>REFINT_s</sub> <sup>(3)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | - | | 10 | mV | | T <sub>Coeff</sub> <sup>(3)</sup> | Temperature coefficient | | - | | 100 | ppm/°C | | t <sub>START</sub> (3) | Startup time | | - | | 10 | μs | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>1.</sup> Data based on characterization results only, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>3.</sup> Guaranteed by design, not tested in production. # 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 10: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. # Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>APB1</sub> = f<sub>AHB</sub>/2, f<sub>APB2</sub> = f<sub>AHB</sub> The parameters given in *Table 29* to *Table 35* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24*. Table 29. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V}$ | | | r Conditions | | Al | l periphe | erals en | abled | All peripherals disabled | | | | | |-----------------|-------------------|----------------------|-------------------|------|-------------------------------------|----------|--------|--------------------------|-------------------------------------|-------|--------|------| | Symbol | Parameter | | f <sub>HCLK</sub> | Time | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Tire | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 63.1 | 70.7 | 71.5 | 73.4 | 29.2 | 31.1 | 31.7 | 34.2 | | | | | | 64 MHz | 56.3 | 63.3 | 64.1 | 64.9 | 26.1 | 27.8 | 28.4 | 30.4 | | | | Supply | rent in | 48 MHz | 42.5 | 48.5 | 48.0 | 50.1 | 19.9 | 22.6 | 21.9 | 23.1 | | | | | | 32 MHz | 28.8 | 31.4 | 32.2 | 34.3 | 13.1 | 16.1 | 14.9 | 16.2 | | | | | | 24 MHz | 21.9 | 24.4 | 24.4 | 25.8 | 10.1 | 10.9 | 11.9 | 12.4 | | | | Run mode, | | 8 MHz | 7.3 | 8.0 | 9.3 | 9.3 | 3.7 | 4.1 | 4.4 | 5.0 | mA | | I <sub>DD</sub> | code<br>executing | | 1 MHz | 1.1 | 1.5 | 1.8 | 2.3 | 0.8 | 1.1 | 1.4 | 1.9 | IIIA | | | from Flash | | 64 MHz | 51.7 | 57.7 | 58.0 | 60.4 | 25.8 | 27.6 | 28.1 | 30.1 | | | | | | 48 MHz | 38.6 | 45.9 | 43.5 | 46.9 | 19.8 | 21.9 | 21.7 | 22.8 | | | | | Internal clock (HSI) | 32 MHz | 26.4 | 31.1 | 29.7 | 31.9 | 13.1 | 15.7 | 14.8 | 16.2 | | | | | ( - ) | 24 MHz | 20.3 | 22.6 | 22.6 | 23.7 | 6.9 | 7.5 | 8.1 | 8.8 | | | | | | 8 MHz | 7.0 | 7.6 | 8.8 | 8.8 | 3.7 | 4.1 | 4.4 | 5.0 | | Table 29. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V}$ | | | | | All peripherals enabled | | | | | All peripherals disabled | | | | | | |-----------------|-----------------------------------|-------------------------|-------------------|-------------------------|-------------------------------------|---------------------|---------------------|-------------|-------------------------------------|---------------------|---------------------|-------|--------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | _ | Max @ T <sub>A</sub> <sup>(1)</sup> | | | _ | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Unit | | | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 63.6<br>(2) | 70.7 <sup>(2)</sup> | 75.7 <sup>(2)</sup> | 72.3 <sup>(2)</sup> | 30.0<br>(2) | 31.9 <sup>(2)</sup> | 32.6 <sup>(2)</sup> | 33.8 <sup>(2)</sup> | | | | | | | | 64 MHz | 56.7 | 62.5 | 67.1 | 64.0 | 26.7 | 28.6 | 29.3 | 30.0 | | | | | | | External | 48 MHz | 42.0 | 50.5 | 47.4 | 50.1 | 20.2 | 21.5 | 22.1 | 22.7 | | | | | | | clock (HSE<br>bypass) | 32 MHz | 28.3 | 32.1 | 31.8 | 33.7 | 13.4 | 14.6 | 14.8 | 15.7 | | | | | | Supply current in | bypaco) | 24 MHz | 21.1 | 25.0 | 24.2 | 25.9 | 10.0 | 11.3 | 11.2 | 12.6 | | | | | | Run mode, | | 8 MHz | 6.9 | 7.4 | 8.3 | 8.7 | 3.4 | 3.7 | 4.1 | 4.8 | | | | | | code<br>executing | | 1 MHz | 0.8 | 1.2 | 1.5 | 2.0 | 0.4 | 0.6 | 1.0 | 1.5 | | | | | | from RAM | | 64 MHz | 51.9 | 59.5 | 59.4 | 58.6 | 26.4 | 28.1 | 28.7 | 29.5 | | | | | | | | 48 MHz | 38.1 | 44.7 | 43.8 | 45.4 | 20.0 | 21.3 | 21.9 | 22.3 | | | | | | | Internal<br>clock (HSI) | 32 MHz | 25.9 | 31.2 | 29.4 | 30.5 | 13.2 | 14.3 | 14.6 | 15.5 | | | | | | | | 24 MHz | 19.6 | 22.7 | 22.6 | 23.2 | 6.5 | 7.0 | 7.9 | 8.2 | | | | | I <sub>DD</sub> | | | 8 MHz | 6.6 | 7.1 | 8.0 | 8.4 | 3.3 | 3.7 | 4.0 | 4.7 | mA | | | | | | | 72 MHz | 43.2 | 46.9 | 48.7 | 52.5 | 6.7 | 7.2 | 7.6 | 8.3 | | | | | | | | 64 MHz | 38.5 | 41.6 | 43.7 | 46.6 | 5.9 | 6.5 | 6.8 | 7.5 | | | | | | | External | 48 MHz | 29.1 | 31.3 | 32.5 | 34.1 | 4.5 | 4.9 | 5.3 | 5.9 | | | | | | Supply | clock (HSE | 32 MHz | 19.4 | 21.1 | 24.6 | 23.0 | 3.0 | 3.4 | 3.8 | 4.4 | | | | | | current in | bypass) | 24 MHz | 14.7 | 16.1 | 18.5 | 17.6 | 2.4 | 2.6 | 3.0 | 3.6 | | | | | | Sleep<br>mode, | | 8 MHz | 4.9 | 5.3 | 6.1 | 6.6 | 0.8 | 1.0 | 1.4 | 1.9 | | | | | | code | | 1 MHz | 0.6 | 0.9 | 1.3 | 1.8 | 0.1 | 0.3 | 0.6 | 1.2 | | | | | | executing<br>from Flash<br>or RAM | | 64 MHz | 34.5 | 37.1 | 39.6 | 42.0 | 5.6 | 6.1 | 6.5 | 7.1 | | | | | | | | 48 MHz | 26.1 | 28.0 | 29.0 | 30.7 | 4.2 | 4.6 | 5.0 | 5.6 | | | | | | | Internal<br>clock (HSI) | 32 MHz | 17.4 | 19.1 | 21.1 | 20.8 | 2.9 | 3.2 | 3.6 | 4.2 | | | | | | | 3.00.1 (1.101) | 24 MHz | 13.3 | 14.6 | 16.1 | 16.0 | 1.5 | 1.8 | 2.2 | 2.6 | | | | | | | | 8 MHz | 4.5 | 4.9 | 5.5 | 6.1 | 0.7 | 0.9 | 1.3 | 1.8 | | | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>2.</sup> Data based on characterization results and tested in production with code executing from RAM. Table 30. Typical and maximum current consumption from V<sub>DDA</sub> supply | | | | | V <sub>DDA</sub> = 2.4 V | | | | | V <sub>DDA</sub> = 3.6 V | | | | |------------------|-----------------------------------------|-------------------------|-------------------|--------------------------|-------|---------------------|--------|-----|--------------------------|---------------------|--------|------| | Symbol | Parameter | Conditions (1) | f <sub>HCLK</sub> | Tun | М | ax @ T <sub>/</sub> | (2) | Tun | M | ax @ T <sub>/</sub> | (2) | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 228 | 261 | 274 | 280 | 249 | 288 | 304 | 311 | | | | | | 64 MHz | 201 | 235 | 247 | 251 | 220 | 257 | 269 | 275 | | | | Supply<br>current in<br>Run or<br>Sleep | rent in bypass) n or ep | 48 MHz | 152 | 182 | 190 | 195 | 164 | 196 | 208 | 212 | | | | | | 32 MHz | 104 | 132 | 137 | 141 | 112 | 141 | 147 | 150 | | | | | | 24 MHz | 81 | 108 | 112 | 111 | 87 | 115 | 119 | 119 | | | ١. | | | 8 MHz | 2 | 4 | 4 | 5 | 3 | 5 | 5 | 6 | | | I <sub>DDA</sub> | mode,<br>code | | 1 MHz | 2 | 4 | 5 | 5 | 3 | 5 | 5 | 6 | μA | | | executing<br>from Flash | | 64 MHz | 270 | 307 | 320 | 326 | 298 | 337 | 353 | 361 | | | | or RAM | | 48 MHz | 220 | 254 | 264 | 269 | 243 | 276 | 292 | 297 | | | | | Internal<br>clock (HSI) | 32 MHz | 172 | 203 | 211 | 214 | 191 | 222 | 232 | 235 | | | | | 5.55 (1.101) | 24 MHz | 151 | 181 | 185 | 189 | 166 | 194 | 201 | 204 | | | | | | | 8 MHz | 70 | 85 | 87 | 87 | 81 | 93 | 96 | 98 | <sup>1.</sup> Current consumption from the $V_{DDA}$ supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, $I_{DDA}$ is independent from the frequency. Table 31. Typical and maximum $V_{\mbox{\scriptsize DD}}$ consumption in Stop and Standby modes | | | | | Ty | p@V <sub>DD</sub> | (V <sub>DD</sub> =V <sub>I</sub> | DDA) | | | Max | | | |-----------------|-------------------------|---------------------------------------------------------------|-------|-------|-------------------|----------------------------------|-------|-------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | Supply | Regulators in<br>run mode, all<br>oscillators<br>OFF | 20.1 | 20.4 | 20.7 | 20.4 | 19.9 | 20.1 | 46.5 | 480 | 1019 | | | I <sub>DD</sub> | current in<br>Stop mode | Regulators in<br>low-power<br>mode, all<br>oscillators<br>OFF | 8.3 | 8.3 | 8.5 | 8.5 | 8.4 | 8.0 | 31.8 | 451.4 | 966.0 | μА | | | Supply current in | LSI ON and<br>IWDG ON | 1.44 | 1.55 | 2.1 | 1.83 | 1.6 | 1.56 | | | | | | | Standby<br>mode | LSI OFF and<br>IWDG OFF | 1.22 | 1.4 | 1.76 | 1.52 | 1.17 | 1.34 | 2.7 | 3.5 | 5.3 | | Note: V<sub>DDA</sub> monitoring is OFF and VDDSD12 monitoring is OFF <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. Table 32. Typical and maximum V<sub>DDA</sub> consumption in Stop and Standby modes | | | Conditions | | | Тур | ®V <sub>DD</sub> ( | V <sub>DD</sub> =V | <sub>DDA</sub> ) | | | Max <sup>(1)</sup> | | | | |------------------|------------------------------------------------------------|--------------|------|-------------------------------------------------------------------------|-------|--------------------|--------------------|------------------|-------|---------------------------|---------------------------|----------------------------|------|----| | Symbol | Parameter | | | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | I <sub>DDA</sub> | and VE | nd VDDSD12 | | Regulator in run<br>mode, all<br>oscillators OFF | 1.99 | 2.07 | 2.19 | 2.33 | 2.46 | 2.64 | 10.8 | 11.8 | 12.4 | | | | | | g | Regulator in<br>low-power<br>mode, all<br>oscillators OFF<br>LSI ON and | 1.99 | 2.07 | 2.18 | 2.32 | 2.47 | 2.63 | 10.6 | 11.5 | 12.5 | | | | | Supply 😝 💆 | moni | LSI ON and<br>IWDG ON | 2.44 | 2.53 | 2.7 | 2.89 | 3.09 | 3.33 | | | | μΑ | | | Standby<br>mode | | | LSI OFF and<br>IWDG OFF | 1.87 | 1.94 | 2.06 | 2.19 | 2.35 | 2.51 | 4.1 | 4.5 | 4.8 | | | IDDAmon | Supply<br>current for<br>VDDA and<br>VDDSD12<br>monitoring | | | - | 0.95 | 1.02 | 1.12 | 1.2 | 1.27 | 1.4 | | | | | <sup>1.</sup> Data based on characterization results and tested in production. Table 33. Typical and maximum current consumption from V<sub>BAT</sub> supply<sup>(1)</sup> | | Parameter | Conditions | Typ @ V <sub>BAT</sub> Max <sup>(2)</sup> | | | | | | | | | | |-------------------|-------------------|----------------------------------------------------------------------------------|-------------------------------------------|---------|---------|---------|---------|---------|---------------------------|---------------------------|----------------------------|------| | Symbol | | | = 1.65 V | = 1.8 V | = 2.4 V | = 2.7 V | = 3.3 V | = 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DD</sub> _ | Backup<br>domain | LSE & RTC ON; "Xtal<br>mode" lower driving<br>capability;<br>LSEDRV[1:0] = '00' | 0.44 | 0.47 | 0.59 | 0.65 | 0.8 | 0.9 | | | | | | VBAT | supply<br>current | LSE & RTC ON; "Xtal<br>mode" higher driving<br>capability;<br>LSEDRV[1:0] = '11' | 0.73 | 0.77 | 0.9 | 0.97 | 1.14 | 1.26 | | | | μА | <sup>1.</sup> Crystal used: EPSON-TOYOCOM FC-135 with 6 pF of CL for typical values. $<sup>2. \</sup>quad \text{To obtain data with monitoring OFF is necessary to substract the IDDAmon current.} \\$ <sup>2.</sup> Data based on characterization results, not tested in production. # **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub>=V<sub>DDA</sub>= VDDSD12 = VDDSD3 = 3.3 V - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz) - Prefetch is ON when the peripherals are enabled, otherwise it is OFF - When the peripherals are enabled, $f_{APB1} = f_{AHB/2}$ , $f_{APB2} = f_{AHB}$ - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively Table 34. Typical current consumption in Run mode, code with data processing running from Flash | | | | | 1 | Гур | | |---------------------------------|----------------------------------------------------------------------------------|---------------------------------------|-------------------|---------------------|-------------------------|----------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | 72 MHz | 64 | 29.7 | | | I <sub>DD</sub> | | | 64 MHz | 57 | 26.6 | | | | | | 48 MHz | 43.4 | 20.3 | | | | | | 36 MHz | | | | | | | | 32 MHz | 29.4 | 14 | | | | Supply current in Run mode from | | 24 MHz | 22.4 | 10.74 | m 1 | | | V <sub>DD</sub> supply | | 16 MHz | | | mA | | | | | 8 MHz | 8.01 | 3.97 | | | | | | 4 MHz | | | | | | | | 2 MHz | | | | | | | | 1 MHz | 1.691 | 0.956 | | | | | | 500 kHz | | | | | | | Running from HSE crystal clock 8 MHz, | 72 MHz | 253.57 | 252.82 | | | | | | 64 MHz | 223.48 | 222.55 | | | | | code executing from Flash | 48 MHz | 167.06 | 166.67 | | | | | | 36 MHz | | | 1 | | | | | 32 MHz | 114.33 | 114.19 | | | ı (1) | Supply current in Run mode from | | 24 MHz | 88.44 | 88.36 | | | I <sub>DDA</sub> <sup>(1)</sup> | V <sub>DDA</sub> supply | | 16 MHz | | | | | | | | 8 MHz | 1.28 | 1.27 | μΑ | | | | | 4 MHz | | | <b>F</b> | | | | | 2 MHz | | | | | | | | 1 MHz | 1.26 | 1.27 | | | | | | 500 kHz | | | | | ISDADC12 +<br>ISDADC3 | Supply currents in<br>Run mode from<br>VDDSD12 and<br>VDDSD3 (SDADCs<br>are off) | | - | 2.5 | 1 | | <sup>1.</sup> $V_{DDA}$ monitoring is off, VDDSD12 monitoring is off Table 35. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | - | Гур | | |---------------------------------|--------------------------------------|------------------------------------------|-------------------|---------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | 72 MHz | 44.98 | 6.93 | | | | | | 64 MHz | 40.08 | 6.13 | | | | | | 48 MHz | 30 | 4.7 | | | | | | 32 MHz | 20.2 | 3.21 | | | | | | 24 MHz | 15.3 | 2.48 | | | | Supply current in<br>Sleep mode from | | 16 MHz | | | mA | | I <sub>DD</sub> | V <sub>DD</sub> supply | | 8 MHz | 5.33 | 0.901 | IIIA | | | | | 4 MHz | | | | | | | | 2 MHz | | | | | | | | 1 MHz | 0.993 | 0.264 | | | | | | 500 kHz | | | | | | | Running from HSE | 125 kHz | | | | | | | crystal clock 8 MHz, code executing from | 72 MHz | 253.57 | 252.82 | | | | | Flash or RAM | 64 MHz | 223.48 | 222.55 | | | | | | 48 MHz | 167.06 | 166.67 | | | | | | 36 MHz | | | | | | | | 32 MHz | 114.33 | 114.19 | | | | Supply current in | | 24 MHz | 88.44 | 88.36 | | | I <sub>DDA</sub> <sup>(1)</sup> | Sleep mode from | | 16 MHz | | | μΑ | | 'DDA' | V <sub>DDA</sub> supply | | 8 MHz | 1.28 | 1.27 | | | | | | 4 MHz | | | | | | | | 2 MHz | | | | | | | | 1 MHz | 1.26 | 1.27 | | | | | | 500 kHz | | | | | | | | 125 kHz | | | | <sup>1.</sup> V<sub>DDA</sub> monitoring is off, VDDSD12 monitoring is off #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 51: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC and SDADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. Under reset conditions all I/Os are configured in input floating mode - so if some inputs do not have a defined voltage level then they can generate additional consumption. This consumption is visible on V<sub>DD</sub> supply and also on VDDSDx supply because some I/Os are powered from SDADCx supply (all I/Os which have SDADC analog input functionality). #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where $I_{\text{SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load V<sub>DD</sub> is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. ## On-chip peripheral current consumption The MCU is placed under the following conditions: - all I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 21 #### 6.3.6 External clock source characteristics # High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 11*. Table 36. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|--------------------------------------|------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | $V_{SS}$ | | 0.3V <sub>DD</sub> | V | | t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time | | 15 | | | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time | | | | 20 | 110 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 11. High-speed external clock source AC timing diagram # Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 12*. Table 37. Low-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|---------------------------------------|------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(LSEH)</sub> | OSC32_IN high or low time | | 450 | | | ns | | $\begin{array}{c} t_{r(\text{LSE})} \\ t_{f(\text{LSE})} \end{array}$ | OSC32_IN rise or fall time | | | | 50 | 113 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 12. Low-speed external clock source AC timing diagram ## High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 38 | HSF oscillator characteristics | | |----------|--------------------------------|--| | | | | | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|-----------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | $R_{F}$ | Feedback resistor | | | 200 | | kΩ | | | | During startup <sup>(3)</sup> | | | 8.5 | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@8 MHz | | 0.4 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 45Ω,<br>CL=10 pF@8 MHz | | 0.5 | | | | I <sub>DD</sub> | HSE current consumption | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=5 pF@32 MHz | | 0.8 | | mA | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@32 MHz | | 1 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=20 pF@32 MHz | | 1.5 | | | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 10 | | | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | | 2 | | ms | <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\mbox{SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 13*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on electing the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 13. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. ## Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 39*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 39. LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |--------------------------|-------------------------|-------------------------------------------------|--------------------|-----|--------------------|------| | | | LSEDRV[1:0]=00 lower driving capability | | 0.5 | 0.9 | | | | LCE gurrant consumption | LSEDRV[1:0]= 01 medium low driving capability | | | 1 | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 10 medium high driving capability | | | 1.3 | μА | | | | LSEDRV[1:0]=11 higher driving capability | | | 1.6 | | | | | LSEDRV[1:0]=00 lower driving capability | 5 | | | | | g . | Oscillator | LSEDRV[1:0]= 01 medium low driving capability | 8 | | | μΑ/V | | 9 <sub>m</sub> | transconductance | LSEDRV[1:0] = 10 medium high driving capability | 15 | | | μΑ/V | | | | LSEDRV[1:0]=11 higher driving capability | 25 | | | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | | 2 | | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 14. Typical application with a 32.768 kHz crystal Note: 70/122 An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. ## 6.3.7 Internal clock source characteristics The parameters given in *Table 40* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24*. # High-speed internal (HSI) RC oscillator Table 40. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|-------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | | 8 | | MHz | | TRIM | HSI user trimming step | | | | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | | 55 <sup>(2)</sup> | % | | | | $T_A = -40$ to 105 °C | -3.8 <sup>(3)</sup> | | 4.6 <sup>(3)</sup> | % | | 400 | Accuracy of the HSI | T <sub>A</sub> = -10 to 85 °C | 2.9 <sup>(3)</sup> | | 2.9 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | oscillator (factory calibrated) | T <sub>A</sub> = 0 to 70 °C | -1.3 <sup>(3)</sup> | | 2.2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(3)</sup> | | 2 <sup>(3)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 80 | 100 <sup>(3)</sup> | μΑ | - 1. $V_{DDA}$ =3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. # Low-speed internal (LSI) RC oscillator Table 41. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | | | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. ## Wakeup time from low-power mode The wakeup times given in *Table 42* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or sleep mode: the wakeup event is WFE - The wakeup pin used in stop and sleep mode is PA0 and in standby mode is the PA1. All timings are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 24*. Table 42. Low-power mode wakeup timings | Symbol | Parameter | Conditions | Typ @V <sub>DD</sub> | | | | | Max | Unit | |----------------------|-----------------------------|-----------------------------|----------------------|---------|---------|-------|---------|-------|-------| | | | | = 2.0 V | = 2.4 V | = 2.7 V | = 3 V | = 3.3 V | IVIAX | Oilit | | t <sub>WUSTOP</sub> | Wakeup from Stop<br>mode | Regulator in run mode | | | | | 4.1 | 4.5 | | | | | Regulator in low power mode | | | | | 7.5 | 8.6 | 116 | | twustandby | Wakeup from<br>Standby mode | | 64 | 61 | 57 | 54 | 52 | 100 | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | Fcpu = 8 MHz | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | | | #### 6.3.8 PLL characteristics The parameters given in *Table 43* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24*. Table 43. PLL characteristics | Symbol | Parameter | | Unit | | | |---------------------|--------------------------------|-------------------|------|-------------------|------| | | i di diffetei | Min | Тур | Max | Onit | | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | | 24 <sup>(2)</sup> | MHz | | | PLL input clock duty cycle | 40 <sup>(2)</sup> | | 60 <sup>(2)</sup> | % | <sup>2.</sup> Guaranteed by design, not tested in production. | Table 43. | PLL | characteristics | (continued) | |-----------|-----|-------------------|---------------------| | IUDIC TO. | | Ullai actolistics | <i>tooniniaca</i> , | | Symbol | Davamatav | | Unit | | | |----------------------|-----------------------------|-------------------|------|--------------------|-------| | | Parameter | Min | Тур | Max | Offic | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 200 <sup>(2)</sup> | μs | | Jitter | Cycle-to-cycle jitter | | | 300 <sup>(2)</sup> | ps | Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. # 6.3.9 Memory characteristics # Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 44. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | I <sub>DD</sub> Si | Supply current | Write mode | | | 10 | mA | | | | Erase mode | | | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 45. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | Unit | |------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|---------| | | | Conditions | Min <sup>(1)</sup> | | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | kcycles | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. $<sup>2. \</sup>quad \hbox{Cycling performed over the whole temperature range}.$ #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 46*. They are based on the EMS levels and classes defined in application note AN1709. Table 46. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD} = 3.3$ V, LQFP100, $T_A = +25$ °C, $f_{HCLK} = 72$ MHz conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3$ V, LQFP100, $T_A = +25$ °C, $f_{HCLK} = 72$ MHz conforms to IEC 61000-4-4 | 4A | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 47. EMI characteristics | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | |------------------|------------|---------------------------------------------------------------------|------------------|------------------------------------------------|-------| | Symbol | i arameter | Conditions | frequency band | 8/72 MHz | Offic | | | | V 22VT 25°C | 0.1 to 30 MHz | 9 | | | | Peak level | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package | 30 to 130 MHz | 26 | dΒμV | | S <sub>EMI</sub> | reak level | compliant with IEC 61967-2 | 130 MHz to 1 GHz | 30 | | | | | 01907-2 | SAE EMI Level | 4 | - | #### 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 48. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | l ~ | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to JESD22-C101 | II | 500 | V | <sup>1.</sup> Data based on characterization results, not tested in production. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 49. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | #### 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in Table 50 Table 50. I/O current injection susceptibility | | | Functional s | usceptibility | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 pin | -0 | NA | | | | Injected current on other FT and FTf pins with current injection on adjacent pins $<$ -5 $\mu A$ | -5 | NA | | | | Injected current on PC0 pin | -0 | +5 | | | | Injected current on TC type I/O pins on VDDSD12 power domain: PB0, PB1, PB2, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB10 with current injection on other pins from this group limited to > -10 $\mu$ A and < -50 $\mu$ A | -5 | +5 | | | I <sub>INJ</sub> | Injected current on TC type I/O pins on VDDSD3 power domain: PB14, PB15, PD8, PD9, PD10, PD12, PD13, PD14, PD15 with current injection on other pins from this group limited to > -10 $\mu$ A and < -50 $\mu$ A | -5 | +5 | mA | | | Injected current on any other TC pins on $V_{DD}$ power domain: with current injection on adjacent pins < -5 $\mu A$ | -5 | +5 | | | | Injected current on TTa type pins: PA4, PA5, PA6 with current injection on adjacent pins > -5 $\mu$ A and < -10 $\mu$ A | -5 | +5 | | | | Injected current on any other TTa pins with current injection on adjacent pins < -5 µA | -5 | +5 | | | | Injected current on all other pins | -5 | +5 | | Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. ## 6.3.13 I/O port characteristics ### General input/output characteristics Unless otherwise specified, the parameters given in *Table 51* are derived from tests performed under the conditions summarized in *Table 24*. All I/Os are CMOS and TTL compliant. Table 51. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|------------------------------------------------------------------------|------------|-----------------------------|-----|---------------------------|------| | V., | Standard I/O input low level voltage | | -0.3 | - | 0.3V <sub>DD</sub> +0.07 | | | | TTa I/O input low level voltage | | -0.3 | - | 0.3V <sub>DD</sub> +0.07 | | | $V_{IL}$ | FT and FTf <sup>(1)</sup> I/O input low level voltage | | -0.3 | - | 0.475V <sub>DD</sub> -0.2 | | | | BOOT0 input low level voltage | | 0 | - | 0.3V <sub>DD</sub> -0.3 | V | | | Standard I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | - | V <sub>DD</sub> +0.3 | V | | | TTa I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | - | V <sub>DD</sub> +0.3 | | | V <sub>IH</sub> | FT and FTf <sup>(1)</sup> I/O input high level voltage | | 0.5V <sub>DD</sub> +0.2 | - | 5.5 | | | | BOOT0 input high level voltage | | 0.2V <sub>DD</sub> +0.95 | - | 5.5 | | | | Standard I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 200 | - | - | | | V | TTa I/O Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 200 | - | - | \/ | | V <sub>hys</sub> | FT and FTf I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 100 | - | - | mV | | | BOOT0 input Schmitt<br>trigger voltage hysteresis | | 300 | - | - | | Table 51. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | | | $V_{SS} \le V_{IN} \le V_{DD}$ I/O TC, FT and FTf | - | - | ±0.1 | | | | | $\begin{array}{c} V_{SS} \leq V_{IN} \leq V_{DD} \\ 2 \ V \leq V_{DD} \leq V_{DDA} \leq 3.6 \ V \\ \text{I/O TTa used in digital} \\ \text{mode} \end{array}$ | - | - | ±0.1 | | | | (3) | V <sub>IN</sub> = 5 V<br>I/O FT and FTf | - | - | 10 | _ | | l <sub>lkg</sub> | Input leakage current (3) | $V_{IN}{=}~3.6~V, \\ 2~V{\le}~V_{DD}{\le}~V_{IN} \\ V_{DDA}{=}~3.6~V \\ \text{I/O TTa used in digital} \\ \text{mode}$ | - | - | 1 | μΑ | | | | $\begin{aligned} &V_{SS} \leq V_{IN} \leq V_{DDA} \\ &2 \ V \leq V_{DD} \leq V_{DDA} \leq 3.6 \ V \\ &\text{I/O TTa used in analog} \\ &\text{mode} \end{aligned}$ | - | - | ±0.2 | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{DD}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | - 1. To sustain a voltage higher than $V_{DD}$ +0.3 the internal pull-up/pull-down resistors must be disabled. - 2. Hysteresis voltage between Schmitt trigger switching levels. Data based on characterization, not tested in production. - 3. Leakage could be higher than max. if negative current is injected on adjacent pins. - Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order). Note: I/O pins are powered from $V_{DD}$ voltage except pins which can be used as SDADC inputs: - PB2, PB10 and PE7 to PE15 I/O pins are powered from VDDSD12. - PB14 to PB15 and PD8 to PD15 I/O pins are powered from VDDSD3. All I/O ground pins are internally connected to $V_{SS}$ . $V_{DD}$ mentioned in the Table 51 represents power voltage for a given I/O pin ( $V_{DD}$ or VDDSD12 or VDDSD3). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 15* and *Figure 16* for standard I/Os, and in *Figure 17* and *Figure 18* for 5 V tolerant I/Os. Figure 15. TC and TTa I/O input characteristics - CMOS port Figure 16. TC and TTa I/O input characteristics - TTL port Figure 17. Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port Figure 18. Five volt tolerant (FT and FTf) I/O input characteristics - TTL port #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm$ -8 mA, and sink or source up to $\pm$ -20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 22*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 22*). #### **Output voltage levels** Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 24*. All I/Os are CMOS and TTL compliant (FT, TTa or TC unless otherwise specified). Table 52. Output voltage characteristics | | | Cond | itions | | | | |-----------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----|------| | Symbol | Parameter | STM32F37xVx | STM32F37xCx,<br>STM32F37xRx | Min | Max | Unit | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | CMOS port <sup>(2)</sup> | CMOS port <sup>(2)</sup> $I_{IO} = +8 \text{ mA}$ 2.7 V < $V_{DD}$ < 3.6 V | | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $I_{IO} = +8 \text{ mA}$<br>2.7 V < V <sub>DD</sub> < 3.6 V | CMOS port <sup>(2)</sup> $I_{IO} = +4 \text{ mA}$ 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | TTL port <sup>(2)</sup> | TTL port <sup>(2)</sup> I <sub>IO</sub> =+ 8 mA 2.7 V < V <sub>DD</sub> < 3.6 V | | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ | TTL port <sup>(2)</sup> I <sub>IO</sub> =+ 4 mA 2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for a TTL pin when 4 pins are sunk at the same time | I <sub>IO</sub> = +20 mA | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | | 1.3 | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 4 pins are sourced at the same time | 2.7 V < V <sub>DD</sub> < 3.6 V | I <sub>IO</sub> = +10 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at the same time | I <sub>IO</sub> = +6 mA | I <sub>IO</sub> = +5 mA | | 0.4 | | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at the same time | 2 V < V <sub>DD</sub> < 2.7 V | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | | | | V <sub>OLFM+</sub> | Output low level voltage for a FTf I/O pins in FM+ mode | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | | 0.4 | | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 22* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. Note: I/O pins are powered from $V_{DD}$ voltage except pins which can be used as SDADC inputs: - PB2, PB10 and PE7 to PE15 I/O pins are powered from VDDSD12. - PB14 to PB15 and PD8 to PD15 I/O pins are powered from VDDSD3. All I/O ground pins are internally connected to $V_{\rm SS}$ . $V_{DD}$ mentioned in the Table 52 represents power voltage for a given I/O pin ( $V_{DD}$ or VDDSD12 or VDDSD3). <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 22* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. <sup>4.</sup> Data based on characterization results, not tested in production. #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 19* and *Table 53*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 24*. Table 53. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------|-------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----|--------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 2 | MHz | | x0 | t <sub>f(IO)out</sub> | Output high to low level fall time | -C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 125 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | -0L = 30 μr, ν <sub>DD</sub> = 2 ν to 3.6 ν | | 125 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 10 | MHz | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C = 50 pE V = 2 V to 2 6 V | | 25 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $-C_L = 50 \text{ pF, } V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 25 <sup>(3)</sup> | 115 | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 50 | MHz | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)(3)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 30 | MHz | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | | 20 | MHz | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 5 <sup>(3)</sup> | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 8 <sup>(3)</sup> | | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | | 12 <sup>(3)</sup> | no | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 8 <sup>(3)</sup> | | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V | | 12 <sup>(3)</sup> | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | TBD | | TBD | MHz | | FM+<br>configuration | t <sub>f(IO)out</sub> | Output high to low level fall time | TBD | | TBD | no | | (4) | t <sub>r(IO)out</sub> | Output low to high level rise time | TBD | | TBD | ns | | | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | | ns | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0313 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 19. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>4.</sup> The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the STM32F37xx and STM32F38xx reference manual RM0313 for a description of FM+ I/O mode configuration Figure 19. I/O AC characteristics definition #### 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, $R_{PU}$ (see *Table 51*). Unless otherwise specified, the parameters given in *Table 54* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 24*. Table 54. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | -0.5 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 2 | | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> <sup>(1)</sup> | NRST Schmitt trigger voltage hysteresis | | | 200 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor(2) | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | | | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 300 | | | ns | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). External reset circuit(1) NRST(2) RPU Filter MS19878V1 Figure 20. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 54. Otherwise the reset will not be taken into account by the device. #### 6.3.15 Communications interfaces #### I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 24*. The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 55*. Refer also to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 55. I<sup>2</sup>C characteristics<sup>(1)</sup> | Symbol | Parameter | Standa | rd mode | Fast m | ode | Fast mod | e Plus | Unit | |--------------------------------------------|-----------------------------------------|------------------|---------------------|------------------|--------------------|------------------|--------------------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | 0.5 | | ше | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | 0.26 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | 50 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0 <sup>(2)</sup> | 3450 <sup>(3)</sup> | 0 <sup>(2)</sup> | 900 <sup>(3)</sup> | 0 <sup>(4)</sup> | 450 <sup>(3)</sup> | | | t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time | | 1000 | | 300 | | 120 | ns | | t <sub>f(SDA)</sub> | SDA and SCL fall time | | 300 | | 300 | | 120 | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | | 0.6 | | 0.26 | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | | 0.6 | | 0.26 | | μs | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | 0.26 | | μS | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | | 1.3 | | 0.5 | | μS | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | | 550 | pF | The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to reference manual). These characteristics are not tested in production <sup>2.</sup> The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. <sup>3.</sup> The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal. The device must internally provide a hold time of at least 120ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. Table 56. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|----------------------------------------------------------------|-----|-----|------| | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 50 | 260 | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 21. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Measurement points are done at CMOS levels: $\rm 0.3V_{DD}$ and $\rm 0.7V_{DD}.$ ### SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 57* for SPI or in *Table 58* for $I^2S$ are derived from tests performed under ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 24*. Refer to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 57. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------------------------|----------------------------------|-------------------------------------------------------|----------------|----------------|--------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | | 18 | MHz | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> <sup>(1)</sup> | SPI Clock frequency | Slave mode | | 18 | IVITIZ | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> (1) | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 8 | ns | | DuCy(SCK) <sup>(1)</sup> | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | 2Tpclk | | | | t <sub>h(NSS)</sub> <sup>(1)</sup> | NSS hold time | Slave mode | 4Tpclk | | | | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2<br>- 3 | Tpclk/2<br>+ 3 | | | | Data input setup time | Master mode | 5.5 | | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Slave mode | 6.5 | | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | 5 | | | | t <sub>h(SI)</sub> <sup>(1)</sup> | Data input noid time | Slave mode | 5 | | ns | | t <sub>a(SO)</sub> <sup>(1)(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 4Tpclk | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | 0 | 24 | | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | | 39 | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | | 3 | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data output hold time | Slave mode (after enable edge) | 15 | | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data Output Hold tillle | Master mode (after enable edge) | 4 | | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z. Figure 22. SPI timing diagram - slave mode and CPHA = 0 Figure 23. SPI timing diagram - slave mode and CPHA = $1^{(1)}$ 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Figure 24. SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . Table 58. I<sup>2</sup>S characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------------|-------------------------------------------|-------------------------------------------------------|-------|--------|------| | DuCy(SCK) | I2S slave input clock duty cycle | Slave mode | 30 | 70 | % | | f <sub>CK</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | 1.528 | 1.539 | MHz | | 1/t <sub>c(CK)</sub> | . , | Slave mode | 0 | 12.288 | | | $t_{r(CK)}^{(1)}$ | I <sup>2</sup> S clock rise and fall time | Capacitive load C <sub>L</sub> = 30 pF | | 8 | | | t <sub>v(WS)</sub> (1) | WS valid time | Master mode | 4 | | | | t <sub>h(WS)</sub> (1) | WS hold time | Master mode | 4 | | | | t <sub>su(WS)</sub> (1) | WS setup time | Slave mode | 2 | | | | t <sub>h(WS)</sub> (1) | WS hold time | Slave mode | | | | | t <sub>w(CKH)</sub> (1) | I2S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio | 306 | | | | t <sub>w(CKL)</sub> (1) | I2S clock low time | frequency = 48 kHz | 312 | | | | t <sub>su(SD_MR)</sub> (1) | Data input asturations | Master receiver | 6 | | | | t <sub>su(SD_SR)</sub> (1) | Data input setup time | Slave receiver | 3 | | ns | | t <sub>h(SD_MR)</sub> <sup>(1)(2)</sup> | Data in sort halld time | Master receiver | 1.5 | | | | t <sub>h(SD_SR)</sub> (1)(2) | Data input hold time | Slave receiver | 1.5 | | | | t <sub>v(SD_ST)</sub> (1)(2) | Data output valid time | Slave transmitter (after enable edge) | | 16 | | | t <sub>h(SD_ST)</sub> (1) | Data output hold time | Slave transmitter (after enable edge) | 16 | | | | t <sub>v(SD_MT)</sub> (1)(2) | Data output valid time | Master transmitter (after enable edge) | | 2 | | | t <sub>h(SD_MT)</sub> (1) | Data output hold time | Master transmitter (after enable edge) | 0 | | | <sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ =8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ =125 ns. Figure 25. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at CMOS levels: $0.3 \times V_{DD}$ and $0.7 \times V_{DD}$ . - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 26. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> - 1. Data based on characterization results, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### 6.3.16 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 59* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 24*. Note: It is recommended to perform a calibration after each power-up. Table 59. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|--------------------|--------------------|--------------------| | V <sub>DDA</sub> | Power supply | | 2.4 | | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | | 2.4 | | $V_{DDA}$ | V | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | | | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA | | f <sub>ADC</sub> | ADC clock frequency | | 0.6 | | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | | 0.05 | | 1 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 14 MHz | | | 823 | kHz | | 'TRIG` ' | External trigger frequency | | | | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | | 0 (V <sub>SSA</sub> or V <sub>REF-</sub> tied to ground) | | V <sub>REF+</sub> | V | | R <sub>SRC</sub> <sup>(2)</sup> | Signal source impedance | See Equation 1 and Table 60 for details | | | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | | | | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | | | | 8 | pF | | . (2) | Calibration time | f <sub>ADC</sub> = 14 MHz | 5. | 9 | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | Calibration time | | 83 | 3 | | 1/f <sub>ADC</sub> | | . (2) | Injection trigger conversion | f <sub>ADC</sub> = 14 MHz | | | 0.214 | μs | | t <sub>lat</sub> <sup>(2)</sup> | latency | | | | 2 <sup>(3)</sup> | 1/f <sub>ADC</sub> | | ÷ (2) | Regular trigger conversion | f <sub>ADC</sub> = 14 MHz | | | 0.143 | μs | | t <sub>latr</sub> (2) | latency | | | | 2 <sup>(3)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(2)</sup> | Compling time | f <sub>ADC</sub> = 14 MHz | 0.107 | | 17.1 | μs | | ıs.— | Sampling time | | 1.5 | | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | 0 | 0 | 1 | μs | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | | 18 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | 1/f <sub>ADC</sub> | | <sup>1.</sup> Based on characterization, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 59* $$\begin{aligned} & \textbf{Equation 1: R}_{SRC} \underset{}{\text{max formula}} \\ & R_{SRC} < \frac{T_S}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external signal source impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). $R_{SRC}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ Table 60. | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | $R_{SRC}$ max ( $k\Omega$ ) | |-------------------------|---------------------|-----------------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | 50 | | 239.5 | 17.1 | 50 | <sup>1.</sup> Guaranteed by design, not tested in production. Table 61. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|-----------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±3 | | | EO | Offset error | f <sub>ADC</sub> = 14 MHz, R <sub>SRC</sub> < 10 kΩ, | ±1 | ±2 | | | EG | Gain error | $V_{DDA} = 3 \text{ V to } 3.6 \text{ V}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | | ET | Total unadjusted error | | ±2 | ±5 | | | EO | Offset error | ]<br>f <sub>ADC</sub> = 14 MHz, R <sub>SRC</sub> < 10 kΩ, | ±1.5 | ±2.5 | | | EG | Gain error | V <sub>DDA</sub> = 2.5 V to 3.6 V | ±1.5 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(5)}$ | ±1 | ±2 | | | EL | Integral linearity error | | ±1.5 | ±3 | | - 1. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{\text{INJ(PIN)}}$ and $\Sigma I_{\text{INJ(PIN)}}$ in Section 6.3.13 does not affect the ADC accuracy. - 3. Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. - 5. $V_{DDA}$ = 2.4 to 3.6 V if $T_A$ = 0 to 105 °C Figure 27. ADC accuracy characteristics Figure 28. Typical connection diagram using the ADC - Refer to *Table 59* for the values of R<sub>SRC</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 9. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. Doc ID 022691 Rev 2 94/122 # 6.3.17 DAC electrical specifications Table 62. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply voltage | 2.4 | - | 3.6 | ٧ | | | V <sub>REF+</sub> | Reference supply voltage | 2.4 | - | 3.6 | ٧ | V <sub>REF+</sub> must always be below V <sub>DDA</sub> | | $V_{SSA}$ | Ground | 0 | - | 0 | V | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | - | | kΩ | | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer<br>OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | ٧ | (0x0E0) to (0xF1C) at $V_{REF+} = 3.6 \text{ V}$<br>and (0x155) and (0xEAB) at $V_{REF+} =$<br>2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | | V <sub>REF+</sub> – 1LSB | ٧ | excursion of the DAC. | | I <sub>DDVREF+</sub> (2) | DAC DC current<br>consumption in quiescent<br>mode (Standby mode) | - | | 220 | μΑ | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | DAC DC current | - | | 380 | μA | With no load, middle code (0x800) on the inputs | | I <sub>DDA</sub> <sup>(2)</sup> | consumption in quiescent mode (Standby mode) | - | | 480 | μΑ | With no load, worst code (0xF1C) at $V_{REF+} = 3.6 \text{ V}$ in terms of DC consumption on the inputs | | DNL <sup>(2)</sup> | Differential non linearity Difference between two | - | | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | - | | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity (difference between | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(2)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration | Table 62. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|----------------------------------------------------------------------------------------------------------| | | Offset error | - | - | ±10 | m\/ | Given for the DAC in 12-bit configuration | | Offset <sup>(2)</sup> | (difference between<br>measured value at Code<br>(0x800) and the ideal value = | - | 1 | ±3 | LSB | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | | | V <sub>REF+</sub> /2) | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | Gain<br>error <sup>(2)</sup> | Gain error | - | - | ±0.5 | % | Given for the DAC in 12bit configuration | | t <sub>SETTLING</sub> <sup>(2)</sup> | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | - | 3 | 4 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ | | Update rate <sup>(2)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | 1 | 1 | MS/s | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ | | t <sub>WAKEUP</sub> <sup>(2)</sup> | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | - | 6.5 | 10 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | - | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | - 1. Guaranteed by design, not tested in production. - 2. Guaranteed by characterization, not tested in production. Figure 29. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. # 6.3.18 Comparator characteristics Table 63. Comparator characteristics | Symbol | Parameter | Condition | ons | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------------|--------------------------------------|----------------------------------|-----------------------------|-----|-----|--------------------|-----------| | V <sub>DDA</sub> | Analog supply voltage | | | 2 | | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | | | 0 | | $V_{DDA}$ | V | | V <sub>BG</sub> | Scaler input voltage | | | | 1.2 | | | | V <sub>SC</sub> | Scaler offset voltage | | | | ±5 | ±10 | mV | | t <sub>S_SC</sub> | Scaler startup time from power down | | | | | 0.1 | ms | | t <sub>START</sub> | Comparator startup time | Startup time to reach properties | pagation delay | | | 60 | μs | | | | Ultra-low power mode | | | 2 | 4.5 | | | | Propagation delay for | Low power mode | | | 0.7 | 1.5 | μs | | 2 | 200 mV step with 100 mV | Medium power mode | | | 0.3 | 0.6 | | | | overdrive | High speed power mode | $V_{DDA} \ge 2.7 \text{ V}$ | | 50 | 100 | ns | | t <sub>D</sub> | | Trigit speed power mode | $V_{DDA} < 2.7 V$ | 100 | | 240 | 113 | | טי | | Ultra-low power mode | | | 2 | 7 | | | | Propagation delay for full | Low power mode | | | 0.7 | 2.1 | μs | | | range step with 100 mV | Medium power mode | | | 0.3 | 1.2 | | | | overdrive | High speed power mode | $V_{DDA} \ge 2.7 \text{ V}$ | | 90 | 180 | ns | | | | Trigit speed power mode | $V_{DDA} < 2.7 V$ | | 110 | 300 | 113 | | V <sub>offset</sub> | Comparator offset error | | | | ±4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | | | | 18 | | μV/°C | | | | Ultra-low power mode | | | 1.2 | 1.5 | | | l== | COMP current | Low power mode | | | 3 | 5 | | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | | 10 | 15 | - μA<br>- | | | | High speed power mode | | | 75 | 100 | | Table 63. Comparator characteristics (continued) | Symbol | Parameter | Conditions | | | Тур | Max <sup>(1)</sup> | Unit | |-----------|-----------------------|--------------------------------------|-----------------------|----|-----|--------------------|------| | | | No hysteresis<br>(COMPxHYST[1:0]=00) | | | 0 | | | | | | Low hysteresis | High speed power mode | 3 | 0 | 13 | | | | | | All other power modes | 5 | 8 1 | 10 | | | $V_{hys}$ | Comparator hysteresis | Medium hysteresis | High speed power mode | 7 | 4.5 | 26 | mV | | | | (COMPxHYST[1:0]=10) | All other power modes | 9 | 15 | 19 | | | | | High hysteresis | High speed power mode | 18 | 31 | 49 | | | | | (COMPxHYST[1:0]=11) | All other power modes | 19 | 31 | 40 | | <sup>1.</sup> Guaranteed by design, not tested in production. #### 6.3.19 Temperature sensor characteristics Table 64. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|------|-------| | TL | V <sub>SENSE</sub> linearity with temperature | | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | Startup time | 4 | | 10 | μs | | T <sub>S_temp</sub> <sup>(2)(1)</sup> | ADC sampling time when reading the temperature | 17.1 | | | μs | <sup>1.</sup> Guaranteed by design, not tested in production. ### 6.3.20 V<sub>BAT</sub> monitoring characteristics Table 65. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 50 | - | KΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 2 | - | | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 5 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. #### 6.3.21 Timer characteristics The parameters given in *Table 66* are guaranteed by design. Refer to *Section 6.3.13: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 66. TIMx<sup>(1)</sup> (2) characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------------------------------|-------------------------------------|-------------------------------|------|-------------------------|------| | t <sub>res(TIM)</sub> Timer resolution time | | 1 | | t <sub>TIMxCLK</sub> | | | res(TIM) | G(TIM) Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | | ns | | f <sub>EXT</sub> | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 24 | MHz | | Restina | Res <sub>TIM</sub> Timer resolution | TIMx (except TIM2) | | 16 | bit | | nestiw | | TIM2 | | 32 | DIL | <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 66. TIMx<sup>(1)</sup> (2)characteristics (continued) | Symbol | Parameter Conditions Min | | Max | Unit | | |----------------------|------------------------------|-------------------------------|--------|---------------|----------------------| | t <sub>COUNTER</sub> | 16-bit counter clock period | | 1 | 65536 | t <sub>TIMxCLK</sub> | | | To bit oddriter Glock period | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | thank count | Maximum possible count | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | WIAX_COUNT | with 32-bit counter | f <sub>TIMxCLK</sub> = 72 MHz | | 59.65 | S | TIMx is used as a general term to refer to the TIM2, TIM3, TIM4, TIM5, TIM6, TIM7, TIM12, TIM13, TIM14, TIM15, TIM16, TIM17, TIM18 and TIM19 timers. Table 67. IWDG min/max timeout period at 40 kHz (LSI) (1)(2) | Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF | |-------------------|--------------|-------------------------------------|-------------------------------------| | /4 | 0 | 0.1 | 409.6 | | /8 | 1 | 0.2 | 819.2 | | /16 | 2 | 0.4 | 1638.4 | | /32 | 3 | 0.8 | 3276.8 | | /64 | 4 | 1.6 | 6553.6 | | /128 | 5 | 3.2 | 13107.2 | | /256 | 7 | 6.4 | 26214.4 | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 68. WWDG min-max timeout value @72 MHz (PCLK) | Prescaler | WDGTB | Min timeout value | Max timeout value | |-----------|-------|-------------------|-------------------| | 1 | 0 | 0.05687 | 3.6409 | | 2 | 1 | 0.1137 | 7.2817 | | 4 | 2 | 0.2275 | 14.564 | | 8 | 3 | 0.4551 | 29.127 | <sup>2.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Data based on characterization results, not tested in production. #### 6.3.22 USB characteristics Table 69. USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design, not tested in production. #### Table 70. USB DC electrical characteristics | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | |--------------------------------|-----------------------------------------------------|-------------------------------------------|---------------------|---------------------|-------| | Input leve | els | | | | | | V <sub>DD</sub> | USB operating voltage <sup>(2)</sup> | | 3.0 <sup>(3)</sup> | 3.6 | ٧ | | V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity (for USB compliance) | I(USBDP, USBDM) | 0.2 | | | | V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | 2.5 | V | | V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold | | 1.3 | 2.0 | | | Output le | vels | | | | | | V <sub>OL</sub> | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | | 0.3 | V | | V <sub>OH</sub> | Static output level high | R <sub>L</sub> of 15 kΩ to $V_{SS}^{(5)}$ | 2.8 | 3.6 | \ \ \ | <sup>1.</sup> All the voltages are measured from the local ground potential. <sup>2.</sup> To be compliant with the USB 2.0 full-speed electrical specification, the USBDP (D+) pin should be pulled up with a 1.5 k $\Omega$ resistor to a 3.0-to-3.6 V voltage range. <sup>3.</sup> The STM32F3xxx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V $V_{DD}$ voltage range. <sup>4.</sup> Guaranteed by design, not tested in production. <sup>5.</sup> $R_L$ is the load connected on the USB drivers Figure 30. USB timings: definition of data signal rise and fall time Table 71. USB: Full-speed electrical characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|---------------------------------|--------------------------------|-----|-----|-----|------| | Driver charac | teristics | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | - | 20 | ns | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | - | 20 | ns | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | - | 110 | % | | V <sub>CRS</sub> | Output signal crossover voltage | | 1.3 | - | 2.0 | V | | Output driver<br>Impedance <sup>(3)</sup> | Z <sub>DRV</sub> | driving high and low | 28 | 40 | 44 | Ω | <sup>1.</sup> Guaranteed by design, not tested in production. #### 6.3.23 CAN (controller area network) interface Refer to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). ### 6.3.24 SDADC characteristics Table 72. SDADC characteristics (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |------------------|-----------------------|----------------------------------------|-----|------|-----------|------|------| | VDDSD | Power | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | 2.2 | | $V_{DDA}$ | V | | | x supply | | Fast mode (f <sub>ADC</sub> = 6 MHz) | 2.4 | | $V_{DDA}$ | \ \ | | | | SDADC | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | 0.5 | 1.5 | 1.65 | | | | f <sub>ADC</sub> | clock<br>frequency | Fast mode (f <sub>ADC</sub> = 6 MHz) | 0.5 | 6 | 6.3 | MHz | | | VREFSD+ | Positive ref. voltage | | 1.1 | | VDDSDx | ٧ | | | VREFSD- | Negative ref. voltage | | | VSSA | | ٧ | | Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). <sup>3.</sup> No external termination series resistors are required on USBDP (D+) and USBDM (D-), the matching impedance is already included in the embedded driver. Table 72. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |----------------------|----------------------------------|----------------------------------------------------------|-------------------------|-------|--------------------------------------------------------------|------|--------------------------------------------------------| | | | Fast mode (f <sub>ADC</sub> = 6 MHz) | | 800 | 1200 | | | | | Supply | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | | | 600 | | | | VDDSD | current<br>(VDDSDx = | Standby | | | 200 | μΑ | | | | 3.3V) | Power down | | | 2.5 | | | | | | SD_ADC off | | | 1 | | | | | Common | Single ended mode (zero reference) | V <sub>SSA</sub> | | VREFSD+<br>/gain | | Voltage on | | $V_{AIN}$ | input<br>voltage<br>range | Single ended offset mode | V <sub>SSA</sub> | | VREFSD+<br>/gain/2 | ٧ | AINP or<br>AINN pin | | | 95 | Differential mode | $V_{SSA}$ | | VDDSDx | | | | $V_{DIFF}$ | Differential<br>input<br>voltage | Differential mode only | -VREF<br>SD+/<br>gain/2 | | VREFSD+<br>/gain/2 | | Differential<br>voltage<br>between<br>AINP and<br>AINN | | | | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | | 4.166 | | | f <sub>ADC</sub> /360 | | | Sampling | Slow mode one channel only (f <sub>ADC</sub> = 1.5 MHz) | | 12.5 | | | f <sub>ADC</sub> /120 | | f <sub>S</sub> | rate | Fast mode multiplexed channel (f <sub>ADC</sub> = 6 MHz) | | 16.66 | | kHz | f <sub>ADC</sub> /360 | | | | Fast mode one channel only (f <sub>ADC</sub> = 6 MHz) | | 50 | | | f <sub>ADC</sub> /120 | | t <sub>CONV</sub> | Conversion time | | | 1/fs | | s | | | | Analog | One channel, gain = 0.5,<br>f <sub>ADC</sub> = 1.5 MHz | | 540 | | | see<br>reference | | Rain | input<br>impedance | One channel, gain = 0.5, f <sub>ADC</sub> = 6 MHz | | 135 | | kΩ | manual for detailed | | | | One channel, gain = 8, f <sub>ADC</sub> = 6 MHz | | 47 | | | description | | t <sub>CALIB</sub> | Calibration time | f <sub>ADC</sub> = 6 MHz, one offset calibration | | 5120 | | μs | 30720/f <sub>ADC</sub> | | t <sub>STAB</sub> | Stabilization time | From power down f <sub>ADC</sub> = 6 MHz | | μs | 600/f <sub>ADC</sub> ,<br>75/f <sub>ADC</sub> if<br>SLOWCK=1 | | | | | Wakeup | f <sub>ADC</sub> = 6 MHz | | 50 | | | 300/f <sub>ADC</sub> | | t <sub>STANDBY</sub> | from<br>standby<br>time | f <sub>ADC</sub> = 1.5 MHz | | 50 | | μs | 75/f <sub>ADC</sub> if<br>SLOWCK=1 | Table 72. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | |------------------|-----------------------------------|-------------------|---------|-------------------------------|-------------|----------------------|-----|------|------|------|-----------------------------| | | | | | f <sub>ADC</sub> =<br>1.5 MHz | | SDVREF+<br>= 3.3 | | | 110 | | | | | | е | gain =1 | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 | | | 110 | | | | | | al mod | 3, | MHz | | SDVREF+<br>= 3.3 | | | 100 | | after offset<br>calibration | | | | Differential mode | | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 | | | 70 | | | | EO | Offset error | D | gain =8 | MHz | VDDSD | SDVREF+<br>= 3.3 | | | 100 | uV | | | | Oliset error | | σ, | f <sub>ADC</sub> =<br>1.5 MHz | x = 3.3 | SDVREF+<br>= 3.3 | | | 90 | uv | | | | | mode | 1=1 | | | SDVREF+<br>= 1.2 | | | 2100 | | | | | | | gain : | | | SDVREF+<br>= 3.3 | | | 2000 | | | | | | Single ended mode | 8= | | | SDVREF+<br>= 1.2 | | | 1500 | | | | | | Single | gain | | | SDVREF+<br>= 3.3 | | | 1800 | | | | Dvoffsett<br>emp | Offset drift with temperature | | | tial or single<br>SDx = 3.3 \ | | node, gain = | | 10 | 15 | uV/K | | | EG | Gain error | All o | | , differentia | al mode, s | l mode, single ended | | -2.7 | -3.1 | % | | | EGT | Gain drift<br>with<br>temperature | gair | | , differentia | ıl mode, si | ngle ended | | 0 | | ppm/ | | Table 72. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Conditions | | Min | Тур | Max | Unit | Note | | | | | | | |--------|------------------------|-------------------|-------------------|-------------|------------------|-----------|-----------|-------------------|---------|-------------|------------------|--|--|-----|-----|--| | | | Ф | gain =1 | | SDVREF+<br>= 1.2 | | | 16 | | | | | | | | | | | | ial mod | gair | | SDVREF+<br>= 3.3 | | | 14 | | | | | | | | | | | | fferenti | Differential mode | Oifferent | ifferent | ifferenti | ifferenti | ifferenti | gain =8 | | SDVREF+<br>= 1.2 | | | 26 | | | | EL | Integral<br>linearity | ٥ | gain | VDDSDx= 3.3 | SDVREF+<br>= 3.3 | | | 14 | LSB | | | | | | | | | | error | de | 1=1 | VDD3DX= 3.3 | SDVREF+<br>= 1.2 | | | 31 | LOD | | | | | | | | | | | Single ended mode | gain =1 | | SDVREF+<br>= 3.3 | | | 23 | | | | | | | | | | | | igle end | gain =8 | | SDVREF+<br>= 1.2 | | | 80 | | | | | | | | | | | | S | gair | | SDVREF+<br>= 3.3 | | | 35 | | | | | | | | | | | | Differential mode | <u></u> | | SDVREF+<br>= 1.2 | | | 2.4 | - LSB | | | | | | | | | | | | gain =1 | | SDVREF+<br>= 3.3 | | | 1.8 | | | | | | | | | | | | ifferent | gain =8 | | SDVREF+<br>= 1.2 | | | 3.6 | | | | | | | | | | ED | Differential linearity | ٥ | gair | VDDSDx= 3.3 | SDVREF+<br>= 3.3 | | | 2.9 | | | | | | | | | | | error | | əpc | epo | epo | ge | de<br> =1 | d mode<br>gain =1 | 3 = | VDD3DX= 3.3 | SDVREF+<br>= 1.2 | | | 3.2 | LOD | | | | | | gair | | SDVREF+<br>= 3.3 | | | 2.8 | | | | | | | | | | | | ngle en | gain =8 | | SDVREF+<br>= 1.2 | | | 4.1 | | | | | | | | | | | | Sir | gair | | SDVREF+<br>= 3.3 | | | 3.3 | | | | | | | | | Table 72. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | |--------------------|-----------------------|-------------------|-------------|-------------------------------|-----------------------------|---------------------------------------|---------------------------------------|-----|-----|------|--------------------------------| | | | | | f <sub>ADC</sub> =<br>1.5 MHz | | SDVREF+<br>= 3.3 <sup>(2)</sup> | 84 | 85 | | | | | | | Φ | gain =1 | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 <sup>(3)</sup> | 86 | 88 | | | | | | | al mod | 0, | MHz | | SDVREF+<br>= 3.3 | 88 | 92 | | | | | | | Differential mode | | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 <sup>(3)</sup> | 76 | 78 | | | | | | | О | gain =8 | MHz | | SDVREF+<br>= 3.3 | 82 | 86 | | | | | SNR <sup>(4)</sup> | Signal to noise ratio | | O, | f <sub>ADC</sub> =<br>1.5 MHz | VDDSD<br>x = 3.3 | SDVREF+<br>= 3.3 <sup>(2)</sup> | 76 | 80 | | dB | | | | | | | f <sub>ADC</sub> =<br>1.5MHz | | SDVREF+<br>= 3.3 | 80 | 84 | | | | | | | mode | gain =1 | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 <sup>(3)</sup> | 77 | 81 | | | | | | | Single ended mode | 3 | MHz | | SDVREF+<br>= 3.3 | 85 | 90 | | | | | | | Single | gain =8 | f <sub>ADC</sub> = 6 | | SDVREF+<br>= 1.2 <sup>(3)</sup> | 66 | 71 | | | | | | | | gair | MHz | | SDVREF+<br>= 3.3 | 74 | 78 | | | | | | | | gain =1 | f <sub>ADC</sub> =<br>1.5 MHz | | V <sub>REF</sub> = 3.3 <sup>(2)</sup> | 76 | 77 | | | | | | | ode | | gain = | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | 75 | 76 | | | | | | ialn | | | | $V_{REF} = 3.3$ | 76 | 77 | | | | | | | Differential mode | 8 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | 70 | 74 | | | | | | Signal to | | ain =8 | 1411 12 | | $V_{REF} = 3.3$ | 79 | 85 | | | ENOD | | SINAD | noise and distortion | | ga | f <sub>ADC</sub> =<br>1.5 MHz | VDDSD<br>x = 3.3 | V <sub>REF</sub> = 3.3 <sup>(2)</sup> | 75 | 81 | | dB | ENOB =<br>SINAD/6.02<br>-0.292 | | | ratio | e<br>e | <del></del> | f <sub>ADC</sub> =<br>1.5MHz | | V <sub>REF</sub> = 3.3 | 72 | 73 | | | | | | <u> </u> | Single ended mode | gain =1 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | 68 | 71 | | | | | | | end | | | | V <sub>REF</sub> = 3.3 | 72 | 73 | | | | | | | Single | gain =8 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | 60 | 64 | | | | | | | | ga | IVI□∠ | | V <sub>REF</sub> = 3.3 | 67 | 72 | | | | Table 72. SDADC characteristics (continued)<sup>(1)</sup> | Symbol | Parameter | | | Con | ditions | | Min | Тур | Max | Unit | Note | | | | | | | | | | | | | | | | | | | | | | | | | |--------------------|---------------------------------|-------------------|---------|----------------------------------|------------------|---------------------------------------|------|------|------|------|------|------|------|------|------|------|---------|-----------------------------|--|---------------------------------------|--|-----|-----|---|---|--|--|--|--|------------------------|--|-----|-----|--|--| | | | | = | f <sub>ADC</sub> =<br>1.5<br>MHz | | V <sub>REF</sub> = 3.3 <sup>(2)</sup> | | -77 | -76 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | mode | gain =1 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | | -77 | -76 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ntial | | IVII IZ | | V <sub>REF</sub> = 3.3 | | -77 | -76 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Total<br>harmonic<br>distortion | Differential mode | gain =8 | f <sub>ADC</sub> = 6<br>MHz | \ | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | | -85 | -70 | | | | | | | | | | | | | | | | | | | | | | | | | | | | THD <sup>(4)</sup> | | | | IVII IZ | VDDSD<br>x = 3.3 | V <sub>REF</sub> = 3.3 | | -93 | -80 | dB | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ď | f <sub>ADC</sub> =<br>1.5 MHz | X = 3.3 | V <sub>REF</sub> = 3.3 <sup>(2)</sup> | | -93 | -83 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | mode gain =1 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | | -72 | -68 | | | | | | | | | | | | | | | | ged . | ga | IVII IZ | | | | | | | | | | | | | | | | | | | | - | - | | | | | V <sub>REF</sub> = 3.3 | | -74 | -72 | | | | | | Single ended mode | gain =8 | f <sub>ADC</sub> = 6<br>MHz | | V <sub>REF</sub> = 1.2 <sup>(3)</sup> | | -66 | -61 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Sais | | gai | IVII IZ | | V <sub>REF</sub> = 3.3 | | -75 | -70 | | | | | | | | | | | | | | | | | | | | | | | | | | | - 1. Data based on characterization results, not tested in production. - 2. For f<sub>ADC</sub> lower than 5 MHz, there will be a performance degradation of around 2 dB due to flicker noise increase. - If the reference value is lower than 2.4 V, there will be a performance degradation proportional to the reference supply drop, according to this formula: 20\*log10(V<sub>REF</sub>/2.4) dB - SNR, THD, SINAD parameters are valid for frequency bandwidth 20Hz 1kHz. Input signal frequency is 300Hz (for f<sub>ADC</sub>=6MHz) and 100Hz (for f<sub>ADC</sub>=1.5MHz). Table 73. VREFSD+ pin characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | Note | |-------------------------------------|---------------------------------------|----------------------------------------------------------|------|-----|-------|------|-------------------------------------------------------------------| | V <sub>REFINT</sub> | Internal reference<br>voltage | Buffered embedded reference voltage (1.2 V) | | 1.2 | | V | See Section 6.3.4:<br>Embedded<br>reference voltage on<br>page 56 | | | | Embedded reference<br>voltage amplified by<br>factor 1.5 | | 1.8 | | | | | C <sub>VREFSD+</sub> <sup>(2)</sup> | Reference voltage filtering capacitor | $V_{REFSD+} = V_{REFINT}$ | 1000 | | 10000 | nF | | | R <sub>VREFSD+</sub> | Reference voltage input impedance | Fast mode (f <sub>ADC</sub> = 6 MHz) | | 238 | | kΩ | See RM0313<br>reference manual for<br>detailed description | | | | Slow mode (f <sub>ADC</sub> = 1.5 MHz) | | 952 | | | | <sup>1.</sup> Data based on characterization results, not tested in production. If internal reference voltage is selected then this capacitor is charged through internal resistance - typ. 300 ohm. If internal reference source is selected through the reference voltage selection bits (REFV<>"00" in SDADC\_CR1 register), the application must first configure REFV bits and then wait for capacitor charging. Recommended waiting time is 3 ms if 1 μF capacitor is used. # 7 Package characteristics # 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. 108/122 Doc ID 022691 Rev 2 Figure 31. UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package outline 1. Drawing is not to scale. Table 74. UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package mechanical data | Crossbal | millimeters | | | inches <sup>(1)</sup> | | | |----------|-------------|------|-----|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.46 | 0.53 | 0.6 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.06 | 0.08 | 0.1 | 0.0024 | 0.0031 | 0.0039 | | A2 | 0.4 | 0.45 | 0.5 | 0.0157 | 0.0177 | 0.0197 | | b | 0.2 | 0.25 | 0.3 | 0.0079 | 0.0098 | 0.0118 | | D | | 7 | | | 0.2756 | | | D1 | | 5.5 | | | 0.2165 | | | E | | 7 | | | 0.2756 | | | E1 | | 5.5 | | | 0.2165 | | | е | | 0.5 | | | 0.0197 | | | FD | | 0.75 | | | 0.0295 | | | FE | | 0.75 | | | 0.0295 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 32. LQFP100 –14 x 14 mm 100-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 75. LQPF100 – 14 x 14 mm 100-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | С | 0.09 | | 0.20 | 0.0035 | | 0.0079 | | D | 15.80 | 16.00 | 16.20 | 0.622 | 0.6299 | 0.6378 | | D1 | 13.80 | 14.00 | 14.20 | 0.5433 | 0.5512 | 0.5591 | | D3 | | 12.00 | | | 0.4724 | | | E | 15.80 | 16.00 | 16.20 | 0.622 | 0.6299 | 0.6378 | | E1 | 13.80 | 14.00 | 14.20 | 0.5433 | 0.5512 | 0.5591 | | E3 | | 12.00 | | | 0.4724 | | | е | | 0.50 | | | 0.0197 | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.00 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | CCC | 0.08 | | | 0.0031 | • | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 33. Recommended footprint 1. Dimensions are in millimeters. Figure 34. LQFP64 - 10 x 10 mm 64 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 76. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|----------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | D1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | D. | | 7.500 | | | | | | E | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | E1 | 9.800 | 10.00 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | е | | 0.500 | | | 0.0197 | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.450 | 0.600 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | CCC | 0.080 0.0031 | | | | | | | N | Number of pins | | | | | | | | 64 | | | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 112/122 Doc ID 022691 Rev 2 Figure 35. Recommended footprint 1. Dimensions are in millimeters. Figure 36. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 77. LQFP48 – 7 x 7 mm, 48-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | А | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.500 | | | 0.2165 | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.500 | | | 0.2165 | | | е | | 0.500 | | | 0.0197 | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | 0.080 | | | | 0.0031 | • | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 114/122 Doc ID 022691 Rev 2 ai14911b Figure 37. Recommended footprint 1. Dimensions are in millimeters. # 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 24: General operating conditions on page 54.* The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ ### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Table 78. Package thermal characteristics | Symbol | Parameter | Value | Unit | |---------------|-------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | | Thermal resistance junction-ambient LQFP48 - 7 × 7 mm | 55 | °C/W | | $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP100 - 14 × 14 mm / 0.5 mm pitch | 46 | C/VV | | | Thermal resistance junction-ambient BGA100 - 7 x 7 mm | 59 | | ## 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org # 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F37x at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ## **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax} = 82$ °C (measured according to JESD51-2), $I_{DDmax} = 50$ mA, $V_{DD} = 3.5$ V, maximum 3 I/Os used at the same time in output at low level with $I_{OL} = 8$ mA, $V_{OL} = 0.4$ V and maximum 2 I/Os used at the same time in output at low level with $I_{OL} = 20$ mA, $V_{OL} = 1.3$ V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax} = 3 \times 8 \text{ mA} \times 0.4 \text{ V} + 2 \times 20 \text{ mA} \times 1.3 \text{ V} = 61.6 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 61.6 mW: $P_{Dmax} = 175 + 61.6 = 236.6 \text{ mW}$ Thus: $P_{Dmax} = 236.6 \text{ mW}$ Using the values obtained in *Table 78* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 45°C/W $T_{Jmax} = 82 \, ^{\circ}\text{C} + (45 \, ^{\circ}\text{C/W} \times 236.6 \, \text{mW}) = 82 \, ^{\circ}\text{C} + 10.65 \, ^{\circ}\text{C} = 92.65 \, ^{\circ}\text{C}$ This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 8: Part numbering*). ## **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 9 I/Os used at the same time in output at low level with $I_{OL} = 8 \text{ mA}$ , $V_{OL} = 0.4 \text{ V}$ $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 9 \times 8 \text{ mA} \times 0.4 \text{ V} = 28.8 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 28.8 \text{ mW}$ : $P_{Dmax} = 70 + 28.8 = 98.8 \text{ mW}$ Thus: P<sub>Dmax</sub> = 98.8 mW Using the values obtained in $Table 78 T_{Jmax}$ is calculated as follows: For LQFP100, 46°C/W $$T_{Jmax} = 115 \, ^{\circ}C + (46 \, ^{\circ}C/W \times 98.8 \, mW) = 115 \, ^{\circ}C + 4.54 \, ^{\circ}C = 119.5 \, ^{\circ}C$$ This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Part numbering*). STM32F37x Part numbering ### Part numbering 8 For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. TR = tape and real Revision history STM32F37x # 9 Revision history Table 80. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Jun-2012 | 1 | Initial release. | | 07-Sep-2012 | 2 | Added 'F' to all 'Cortex-M4' occurences Modified the shapes of Figure 2: STM32F37x LQFP48 pinout to Figure 4: STM32F37x LQFP100 pinout Added two rows 'VREFSD+ - VDDSD3' and 'VREF+ - VDDA' in Table 21: Voltage characteristics Removed PB0 in footnote of Table 21: Voltage characteristics and in Section 6.3.13: I/O port characteristics Added a paragraph after 'power up sequence' in Table 6.2: Absolute maximum ratings and after 'in output mode' in I/O system current consumption Corrected SDAC_VREF+ in Figure 9: Power supply scheme Modified Table 22: Current characteristics Added BGA100 in Table 24: General operating conditions Added values in Table 28: Embedded internal reference voltage Filled values in Table 29: Typical and maximum current consumption from VDD supply at VDD = 3.6 V Filled values in Table 30: Typical and maximum vurrent consumption from VDDA supply Filled values in Table 31: Typical and maximum VDD consumption in Stop and Standby modes Removed table: "Typical and maximum VDDA consumption in Stop and Standby modes Removed table: "Typical and maximum VDDA consumption in Stop and Standby modes Added VBAT values in Table 33: Typical and maximum current consumption from VBAT supply Added typ values in Table 33: Typical current consumption in Run mode, code with data processing running from Flash and Table 35: Typical current consumption in Sleep mode, code running from Flash or RAM Added max value in Table 39: LSE oscillator characteristics (fLSE = 32.768 kHz) Modified min and max values in Table 40: HSI oscillator characteristics Added Values in Table 42: Low-power mode wakeup timings Added Class values in Table 48: ESD absolute maximum ratings Added Class values in Table 49: Electrical sensitivities modified values and descriptions in Table 50: I/O current injection susceptibility | STM32F37x Revision history Table 80. Document revision history | | | Changes | |-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07-Sep-2012 | 2<br>(cont'd) | Filled values in Table 68: WWDG min-max timeout value @72 MHz (PCLK) Filled values in Table 57: SPI characteristics Filled values in Table 58: I2S characteristics Replaced Table 59: ADC characteristics Added values in Table 72: SDADC characteristics Modified footnote in Table 73: VREFSD+ pin characteristics Replaced 'AlN' with 'SRC' in Table 60: RSRC max for fADC = 14 MHz and Figure 28: Typical connection diagram using the ADC Reordered chapters and Cover page features. Added subsection to GPIOS in Table 2: Device overview Aligned SRAM with USB in Figure 1: Block diagram Added "Do not reconfigure" sentence in Section 3.9: GPIOS (general-purpose inputs/outputs) Added Table 9: STM32F37x USART implementation Merged SPI and I2S into one section Reshaped Figure 5: STM32F37x BGA100 pinout and removed ADC10 Added notes column, modified I/O structure values and pin, function names, removed TIM1_TX & TIM1_RX in Table 13: STM32F37x pin definitions Added the note "do not reconfigure" after Table 13: STM32F37x pin definitions Modified "x_CK" occurences to "I2Sx_CK" in Table 14: Alternate functions for port PA to Table 19: Alternate functions for port PF Added two GP I/Os in Table 9: Power supply scheme Added Caution after Table 9: Power supply scheme Added Table 50: I/O current injection susceptibility Modified "1) footnote in Table 26: Embedded reset and power control block characteristics Added row to Table 28: Embedded internal reference voltage Added the note "It is recommended" under Table 50: I/O current injection susceptibility Modified Table 50: I/O current injection susceptibility Modified Table 50: I/O current injection susceptibility Modified Table 50: VO current injection susceptibility Modified Figure 9: Power supply scheme Removed Boot 0 section Modified Table 71: USB: Full-speed electrical characteristics | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 122/122 Doc ID 022691 Rev 2