

# **Application Note: AN\_SY6952B**

# 2A Single-Cell High Efficiency Switching Charger with Adaptive Input Current Limit

### **General Description**

SY6952B is a 4.0-23V input, 2A single-cell synchronous buck Li-Ion battery charger, suitable for portable application. Select pin is convenient for different cell voltage. Integrated 800 kHz synchronous buck regulator consists of 23V rating FETs with extremely low ON resistance to achieve high charge efficiency and simple peripheral circuit design.

## **Ordering Information**



Temperature Range: -40°C to 85°C

| Ordering Number | Package type | Note |  |
|-----------------|--------------|------|--|
| SY6952BFCC      | SO8E         |      |  |

### **Features**

- Wide Input Voltage Range: 4.0V to 23V
- High Efficiency Int. Synchronous Buck Regulator with Fixed 800kHz Switching Frequency
- Trickle Current / Constant Current / Constant Voltage Charge Mode
- Adaptive input current limit
- Programmable Charging Timeout
- 4.35 and 4.2V selectable cell voltage
- Programmable (2A MAX) Constant Charge Current
- Input Voltage UVLO and Battery OVP
- Over Temperature Protection
- Output Short Circuit Protection
- Charge Status Indication
- Normal Synchronous Buck Operation when Battery Removed.
- Compact package SO8E

### **Applications**

- Cellular Telephones,
- PDA, MP3 Players, MP4 Players
- Digital Cameras
- Bluetooth Applications
- PSP Game Players, NDS Game Players
- Notebook

# Typical Applications INPUT STAT TIM Battery Charge Control & Protection Logic VSET RNOR R

Figure 1. Schematic Diagram



# **Pinout (top view)**



Top Mark: ALBxyz (device code: ALB, x=year code, y=week code, z= lot number code)

| Top Hallin Hills (device code. Hills, x-year code, y-week code, z- voi nameer code)                                                            |                                                                                           |                                                                                                                                                                                                                                                   |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Name                                                                                                                                           | Number                                                                                    | Description                                                                                                                                                                                                                                       |  |  |  |  |
| TIM                                                                                                                                            | 1                                                                                         | Charge time limit pin. Connect this pin with a capacitor to ground. Internal current source charge the capacitor for TC mode and CC mode's charge time limit. TC charge time limit is about 1/9 of CC charge time.                                |  |  |  |  |
| RS                                                                                                                                             | Charge current program pin Connect a current sense resistor                               |                                                                                                                                                                                                                                                   |  |  |  |  |
| BAT                                                                                                                                            | 3                                                                                         | Battery positive pin.                                                                                                                                                                                                                             |  |  |  |  |
| NTC                                                                                                                                            | 4                                                                                         | Thermal protection pin. UTP threshold is about $75\%V_{\rm IN}$ and OTP threshold is about $30\%V_{\rm IN}$ . Pull up to VIN can disable charge logic and make the IC operate as normal buck regulator. Pull down to ground can shut down the IC. |  |  |  |  |
| VSET                                                                                                                                           | VSET is pull down internally. Open or pull down for 4.2V cell voltage 4.35V cell voltage. |                                                                                                                                                                                                                                                   |  |  |  |  |
| STAT                                                                                                                                           | 6                                                                                         | Charge status indication pin. It is open drain output pin and can be used to turn on a LED to indicate the charge in process. When the charge is done, LED is off.                                                                                |  |  |  |  |
| LX 7 Switch node pin. This pin connects the drains of the integrated main and synchronous power MOSFET switches. Connect to external inductor. |                                                                                           |                                                                                                                                                                                                                                                   |  |  |  |  |
| IN                                                                                                                                             | 8                                                                                         | Positive power supply input pin. $V_{\rm IN}$ ranges from 4V to 23V for normal operation. It has UVLO function and must be 300mV greater than the battery voltage to enable normal operation.                                                     |  |  |  |  |
| GND                                                                                                                                            | Exposed pad                                                                               | Ground pin.                                                                                                                                                                                                                                       |  |  |  |  |

# Absolute Maximum Ratings (Note 1)

| IN, BAT, RS, LX,                        | - 25V |
|-----------------------------------------|-------|
| VSET, TIM, NTC, STAT                    | 25V   |
| LX Pin current continuous               | 2A    |
| Power Dissipation, PD @ TA = 25°C, SO8E | 3W    |
| Package Thermal Resistance              |       |
| θ JA 30                                 | )°C/W |
| θJC                                     | )°C/W |
| Junction Temperature Range              | l50°C |
| Lead Temperature (Soldering, 10 sec.)   | 260°C |
| Storage Temperature Range               |       |
| ESD Susceptibility (Note 2)             |       |
| HBM (Human Body Mode)                   | - 2kV |
| MM (Machine Mode)                       | 200V  |
| <b>Recommended Operating Conditions</b> |       |
| IN, BAT, RS, LX,less than               | 123V  |
| VSET, TIM, NTC, STATless than           |       |
| LX Pin current continuous less than     |       |
| Junction Temperature Range              |       |
| Ambient Temperature Range               | 85°C  |



### **Electrical Characteristics**

 $T_A=25^{\circ}C,\,V_{IN}=15V,\,GND=0V,\,C_{IN}=10uF,\,L_B=6.8uH,\,R_S=25m\Omega,\,C_{TIM}=330nF,\,unless\,\,otherwise\,\,specified.$ 

| Symbol             | Parameter                                                   | Conditions                                                 | Min  | Тур   | Max  | Unit             |
|--------------------|-------------------------------------------------------------|------------------------------------------------------------|------|-------|------|------------------|
| Bias Supply (V     |                                                             |                                                            |      |       |      |                  |
| $V_{IN}$           | Supply voltage                                              |                                                            | 4.0  |       | 23   | V                |
| $V_{\rm UVLO}$     | $V_{\mbox{\scriptsize IN}}$ under voltage lockout threshold | V <sub>IN</sub> to GND                                     |      |       | 3.9  | V                |
| $\Delta V_{UVLO}$  | V <sub>IN</sub> under voltage lockout hysteresis            | Measured from V <sub>IN</sub> to GND                       |      | 190   |      | mV               |
| $V_{OVP}$          | Input overvoltage protection                                | $V_{\rm IN}$ rising and measured from $V_{\rm IN}$ to GND  | 23   |       |      | V                |
| $\Delta V_{OVP}$   | Input overvoltage protection hysteresis                     | Measured from V <sub>IN</sub> to GND                       |      | 750   |      | mV               |
| Quiescent Cur      | rrent                                                       |                                                            |      |       |      |                  |
| $I_{BAT}$          | Battery discharge current                                   | Enable off                                                 |      |       | 25   | uA               |
| $I_{IN}$           | Input leakage current                                       | Disable Charge                                             |      |       | 1.5  | mA               |
| Oscillator and     | PWM                                                         |                                                            |      | 1     |      |                  |
| $f_{OSC}$          | Oscillator frequency                                        |                                                            | 640  | 800   | 960  | kHz              |
| D                  | PFET duty cycle                                             |                                                            |      | 7     | 100  | %                |
| Power MOSF         | ET                                                          |                                                            |      |       |      |                  |
| R <sub>NFET</sub>  | R <sub>DS(ON)</sub> of N-FET                                | Include bond-wire                                          |      | 150   |      | mΩ               |
| R <sub>PFET</sub>  | R <sub>DS(ON)</sub> of P-FET                                |                                                            | 4    | 160   |      | mΩ               |
| Voltage Regul      |                                                             | 1                                                          |      |       |      |                  |
|                    | Low VSET for 4.2V cell voltage                              |                                                            | 4.16 | 4.20  | 4.24 |                  |
| $V_{CV}$           | High VSET for 4.35V cell voltage                            | $0^{\circ}\text{C} <= T_{\text{A}} <= 70^{\circ}\text{C}$  | 4.30 | 4.35  | 4.40 | V                |
|                    | 4.2V CV threshold for Recharge                              | (                                                          | 50   | 100   | 150  |                  |
| $\Delta V_{RCH}$   | 4.35V CV threshold for Recharge                             | $-0^{\circ}\text{C} <= T_{\text{A}} <= 70^{\circ}\text{C}$ | 100  | 150   | 200  | mV               |
| V <sub>TRK</sub>   | TC charge mode voltage threshold                            | 0°C <=T <sub>A</sub> <=70°C                                | 2.2  | 2.5   | 2.8  | V                |
| Battery Conne      |                                                             | 0 C <= 1 <sub>A</sub> <= 70 C                              | 2.2  | 2.3   | 2.0  | v                |
|                    | Detection  Detect voltage threshold                         |                                                            | 900/ |       | 000/ | 17               |
| V <sub>DET</sub>   |                                                             | V <sub>SHOT</sub> < V <sub>BAT</sub> < V <sub>RCH</sub>    | 80%  | 25    | 90%  | V <sub>IN</sub>  |
| t <sub>DET</sub>   | Detect delay time                                           |                                                            | 30   | 35    | 40   | ms               |
| Charge Curre       |                                                             |                                                            |      |       |      |                  |
|                    | Internal charge current accuracy for Constant               | I <sub>CC</sub> =25mV/R <sub>s</sub>                       | -10% |       | 10%  |                  |
|                    | Current Mode                                                |                                                            | 10,0 |       | 1070 |                  |
|                    | Internal charge current accuracy for Trickle                | $I_{TC}=2.5$ mV/ $R_S$                                     | -50% |       | 50%  |                  |
|                    | Current Mode                                                | 16 4011/13                                                 | 2070 |       | 2070 |                  |
|                    | limit slow response                                         |                                                            |      |       |      |                  |
| $V_{INSL}$         | IN voltage falling threshold at high current                |                                                            |      | 4.6   |      | V                |
| $\Delta V_{INSL}$  | IN voltage hysteresis at high current                       |                                                            |      | 50    |      | mV               |
| Input current      | limit quick response                                        |                                                            |      |       |      |                  |
| $\Delta V$         | IN voltage falling threshold at high current                |                                                            |      | 4.4   |      | V                |
| $\Delta V_{INQK}$  | IN voltage hysteresis at high current                       |                                                            |      | 100   |      | mV               |
| Output Voltag      | ge OVP                                                      |                                                            |      |       |      |                  |
| V <sub>OVP</sub>   | Output voltage OVP threshold                                |                                                            | 105% | 110%  | 115% | $V_{CV}$         |
| Output Short       | Protection                                                  |                                                            |      |       |      |                  |
| V <sub>SHOT</sub>  | Output short protection threshold                           | V <sub>BAT</sub> falling edge                              | 1.70 | 2.00  | 2.30 | V                |
| $f_{FBK}$          | Frequency fold back                                         | V <sub>BAT</sub> <2V/CELL                                  |      | 12.5% |      | f <sub>OSC</sub> |
| I <sub>LM</sub>    | Power FET current limit                                     | and the second                                             |      | 3.0   |      | A                |
| Timer              |                                                             |                                                            |      | 5.0   |      |                  |
| T <sub>TC</sub>    | Trickle current charge timeout                              |                                                            | 0.23 | 0.5   | 0.67 | hour             |
| T <sub>CC</sub>    | Constant current charge timeout                             | $C_{TIM}$ =330nF                                           | 3.0  | 4.5   | 6.0  | hour             |
| T <sub>MC</sub>    | Charge mode change delay time                               |                                                            | 3.0  | 30    | 0.0  |                  |
|                    | Termination delay time                                      |                                                            |      | 30    |      | ms               |
| T <sub>TERM</sub>  | 7                                                           |                                                            |      | 30    |      | ms               |
| T <sub>RCHG</sub>  | Recharge time delay                                         |                                                            |      | 30    |      | ms               |
| Battery Inern      | hal Protection NTC                                          |                                                            | 700/ | 750/  | 000/ |                  |
| UTP                | Under temperature protection                                | E.W. I                                                     | 70%  | 75%   | 80%  |                  |
| )                  | Under temperature protection hysteresis                     | Falling edge                                               | ***  | 5%    | 2221 | $V_{IN}$         |
| OTP                | Over temperature protection                                 | 2                                                          | 28%  | 30%   | 32%  |                  |
|                    | Over temperature protection hysteresis                      | Rising edge                                                |      | 2%    |      |                  |
| Automatic Sh       |                                                             |                                                            |      |       |      |                  |
| $\Delta V_{ASD}$   | ASD voltage threshold hysteresis                            | Measured from $V_{IN}$ to $V_{BAT}$                        |      | 80    |      | mV               |
| Thermal Shut       | down                                                        |                                                            |      |       |      |                  |
| $T_{SD}$           | Thermal shutdown temperature                                | Rising Threshold                                           |      | 160   |      | °C               |
| T <sub>SDHYS</sub> | Thermal shutdown temperature hysteresis                     |                                                            |      | 20    |      | °C               |
| 1 SDHYS            | i normai suutuowii temperature nysteresis                   |                                                            |      | 20    |      | C                |



Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective four-layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

**Note 3**: The device is not guaranteed to function outside its operating conditions

Sileroy Corp. Confidential. Prepared for PAT



# **Basic Li-Ion Battery Charge Operation Flow Chart**





### **General Function Description**

SY6952B is a 4.0-23V input, 2A single-cell synchronous Buck Li-Ion battery charger. The compact package SO8E is widely suitable for portable application. VSET pin is convenient for selecting 4.35V or 4.2V cell voltage. Integrated 800 kHz synchronous buck regulator consists of 23V rating FETs with extremely low ON resistance to achieve high charge efficiency and simple peripheral circuit design.

### **Charging Status Indication Description**

- Charge-In-Process Pulls and keeps STAT pin to Low:
- 2. Charge Done Pulls and keeps STAT pin to High;
- Fault Mode Outputs high and low voltage alternatively with 0.5Hz frequency when the C<sub>TIM</sub> is 330nF.

Connects a LED from VIN to STAT pin, LED ON means Charge-in-Process, LED OFF means Charge Done, LED Flash means Fault Mode.

### **Buck Regulator Operation Description**

Sileray Corp

If the Li-Ion battery is absent suddenly, the output battery load current drawn from BAT pin pulls down the voltage across the  $C_{BAT}$  until reaching the recharge threshold 4V. Then, SY6952B can operate as a normal peak current mode controlled synchronous buck converter and the output voltage on BAT pin is regulated at  $V_{CV}$ . In this operation mode, the input current limit and the constant output current loop are still active, however the charge timeout and the trickle current charge are disabled both.

### **Protection Description**

**Thermal Protection**-Thermal shutdown is active for battery and IC both. IC recovers to normal work when the temperature backs in normal range again. Timer stop and hold-on without reset.

**Short Circuit Protection**- When VBAT voltage is lower than the short circuit protection threshold, short circuit protection is active. The switching frequency is fold back to 12.5% of the default value and VC begins to re-soft start periodically. During this mode, if the battery exists, the trickle charge timer is still active and would timeout the IC finally.

Over Current Protection- The internal current loop with different constant current capability is always active no matter in Buck mode or Battery Charging mode for the over current protection.

Over Voltage Protection- When VBAT voltage is higher than the over voltage protection threshold no matter with or without battery connecting, IC shuts down and recovers to normal work when VBAT backs to normal level. Input voltage has UVLO and OVP, which would make IC shutdown and recover to normal work when the VIN backs to normal range.

**Adaptive Input Current Limit**- When the input is drawn from a USB port, SY6952B will adaptively limit the current if the input current is over the USB supply capability.

**Timeout Protection-**Programmable timeout protection is for both Trickle Current Charge Mode and Constant Current Charge Mode. Once timeout is active, IC stops the charge operation and latches off. Only power or battery re-plug in can get the latch logic reset and the IC restarted.



# **Typical Performance Characteristics**

 $T_A=25$ °C,  $V_{IN}=5V$ ,  $R_S=20m\Omega$ , 1cell battery, unless otherwise specified.





# **Applications Information**

Because of the high integration of SY6952B, the application circuit based on this regulator IC is rather simple. Only input capacitor  $C_{\text{IN}}$ , output capacitor  $C_{\text{OUT}}$ , inductor L, NTC resistors R1,R2 ,charge current sense resistor Rs and timer capacitor  $C_{\text{TIM}}$  need to be selected for the targeted applications specifications.

### NTC resistor:

SY6952B monitors battery temperature by measuring the input voltage and NTC voltage. The controller triggers the UTP or OTP when the rate K (K=  $V_{\rm NTC}/VIN$ ) reaches the threshold of UTP ( $K_{\rm UT}$ ) or OTP ( $K_{\rm OT}$ ). The temperature sensing network is showed as below.

Choose R1 and R2 to program the proper UTP and OTP points.



The calculation steps are:

- 1. Define Kut,  $Kut = 70 \sim 80\%$
- 2. Define Kot, Kot = 28~32%
- Assume the resistance of the battery NTC thermistor is Rut at UTP threshold and Rot at OTP threshold.
- 4. Calculate R2,

$$R2 = \frac{Kor(1 - Kvr)Rut - Kvr(1 - Kor)Rot}{Kvr - Kor}$$

5. Calculate R

$$R1 = (1/K_{OT} - 1)(R2 + R_{OT})$$

If choose the typical values Kut =75% and Kot=30%, then

$$R2 = 0.17R_{UT} - 1.17R_{OT}$$

$$R1 = 2.3(R2 + RoT)$$

### Charge current sense resistor Rs

The charge current sense resistor Rs is calculated as below:

$$Rs = \frac{25}{I_{CHG}}$$
, Unit: mohm

While the Ichg is the battery constant charge current.

### Timer capacitor CTIM

The charger also provides a programmable charge timer. The charge time is programmed by the capacitor connected between the TIM pin and GND. The capacitance is given by the formula:

 $T_{CC}$  is the target constant charge time, measured in seconds.

### Input capacitor Cin:

The ripple current through input capacitor is greater

$$I_{\text{CIN\_MIN}} = I_{CHG} \sqrt{D(1-D)}$$

To minimize the potential noise problem, place a typical X7R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{\rm IN}$ , and IN/GND pins.

### **Output capacitor Cout:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X7R or better grade ceramic capacitor with 10uF capacitance.

### **Output inductor L:**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the average input current. The inductance is calculated as:



$$L = \frac{V_{\text{OUT}}(1 - V_{\text{OUT}}/V_{\text{IN, MAX}})}{F_{\text{SW}} \times I_{\text{OUT, MAX}} \times 40\%}$$

Where  $F_{SW}$  is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The SY6952B regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

 The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT, MIN} > I_{OUT, MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN, MAX})}{2 \times F_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<10mohm to achieve a good overall efficiency.

4) The TIM pir. PCB lay better to get the property of t

### **Layout Design:**

The layout design of SY6952B regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC:  $C_{IN}$ , L,  $R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{\text{IN}}$  must be close to Pins IN and GND. The loop area formed by  $C_{\text{IN}}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- 4) The capacitor CTIM and the trace connecting to the TIM pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem. It should be better to ground CTIM to the output Capacitor's ground.



# SO8E Package outline & PCB layout design



Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# **Taping & Reel Specification**

# 1. Taping orientation

SO8E



# 2. Carrier Tape & Reel specification for packages



|   | Package<br>types | Tape<br>width<br>(mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Reel<br>width(mm) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|---|------------------|-----------------------|---------------------|---------------------|-------------------|-----------------------|--------------------|-----------------|
| Ī | SO8E             | 12                    | 8                   | 13"                 | 12.4              | 400                   | 400                | 2500            |

# 3. Others: NA