## 1.8V Minimum Input and 5.5V Maximum Output High Efficiency 2A Valley Current Synchronous Boost ## **General Description** SY7072 is a high efficient, synchronous, step-up Boost converter designed for one-cell Li-Ion or Li-polymer, or a two to three-cell alkaline Ni-Cd or Ni-MH battery powered applications. It can convert down to 1.8V input voltage. It adopts NMOS for the main switch and PMOS for the synchronous switch. SY7072 can disconnect the output from input during the shutdown mode. When input voltage exceeds the regulated output voltage, SY7072 enters bypass mode automatically. ## **Ordering Information** | Ordering Number | Package type | Note | | |-----------------|--------------|------|--| | SY7072ABC | SOT23-6 | | | ### **Features** - 1.8V Minimum Input Voltage - Adjustable Output Voltage from 1.8V to 5.5V - Min 2A Valley Current Limit - 5µA Typical Quiescent Current - Load Disconnect During Shutdown - Low R<sub>DS(ON)</sub> (Main Switch/Synchronous Switch) at 3.3V Output: 100/170mΩ - Output OVP - Auto Bypass Mode When V<sub>IN</sub>≥V<sub>OUT</sub> - RoHS Compliant and Halogen Free - Compact Package SOT23-6 ## **Applications** All Single Cell Li or Dual Cell Battery Operated Products as MP-3 Player, PDAs, and Other Portable Equipment. ## **Typical Applications** Figure 1. Schematic Diagram Figure 2. Efficiency vs. Load Current # Pinout (top view) Top mark: Uyxyz for SY7072ABC (Device code: Uy, x=year code, y=week code, z=lot number code) | Pin Name | Pin Number | Pin Description | | | |----------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--| | LX | 1 | Inductor node. Connect an inductor between the IN pin and the LX pin. | | | | GND | 2 | Ground pin. | | | | FB | 3 | Feedback pin. Connect a resistor R <sub>FB1</sub> between OUT and FB, and a resistor R <sub>FB2</sub> | | | | ГБ | | between FB and GND to program the output voltage. $V_{OUT}=1.2V \times (R_{FB1}/R_{FB2}+1)$ . | | | | EN | 4 | Enable pin. Pull high to turn on. Do not leave it floating. | | | | OUT | OUT Output pin. Decouple this pin to the GND pin with a minimum of 22µF ceram capacitor. | Output pin. Decouple this pin to the GND pin with a minimum of 22µF ceramic | | | | 001 | | | | | | IN | 6 | Input pin. | | | # **Block Diagram** Figure 3. Block Diagram | Absolute Maximum Ratings (Note 1) | | |------------------------------------------------------------------|------------------------------------| | FB, IN, OUT, EN | | | LX | 0.3V $^{(*_1)}$ to 6.0V $^{(*_2)}$ | | Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> =25°C SOT23-6 | 1W | | Package Thermal Resistance (Note 2) | | | θ JA | 100°C/W | | θ JC | 30°C/W | | Junction Temperature Range | 40°C to 150°C | | Lead Temperature (Soldering, 10 sec.) | 260°C | | Storage Temperature Range | 65°C to 150°C | | (*1) LX Voltage tested down to -3V< 20ns | | | (*2) LX Voltage tested up to +7V< 20ns | | | | | | <b>Recommended Operating Conditions</b> (Note 3) | | | IN | | | OUT | | | EN | $0V$ to $V_{OUT}+0.3V$ | ## **Electrical Characteristics** $(V_{IN}=2.4V, V_{OUT}=3.3V, I_{OUT}=500mA, T_A=25^{\circ}C, unless otherwise specified)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------|----------------------|-----------------------------------------------|-------|------|-------|----------------------| | Input Voltage Range | V <sub>IN</sub> | | 1.8 | | 5.5 | V | | Input UVLO Threshold | $V_{\rm UVLO}$ | | | 1.65 | 1.75 | V | | Input UVLO Hysteresis | $V_{HYS}$ | | | 0.1 | | V | | Quiescent Current $\frac{V_{IN}}{V_{OUT}}$ | $I_{\mathrm{Q}}$ | $V_{FB}=1.3V, V_{EN}=V_{IN}=2V, V_{OUT}=3.4V$ | | 1 5 | | μA<br>μA | | Shutdown Current | $I_{SHDN}$ | V <sub>EN</sub> =0V,V <sub>IN</sub> =2.4V | | 0.1 | 1 | μΑ | | Linear Charge Current | I <sub>CHARGE</sub> | $V_{OUT} < 0.5 V_{IN}$ | | 1 | | A | | Feedback Reference Voltage | $V_{REF}$ | | 1.182 | 1.2 | 1.218 | V | | Low Side Main FET Ron | R <sub>DS(ON)1</sub> | | | 100 | | mΩ | | Synchronous FET R <sub>ON</sub> | R <sub>DS(ON)2</sub> | | | 170 | | mΩ | | EN Input Voltage High | $V_{EN,H}$ | | 1.2 | | | V | | EN Input Voltage Low | $V_{EN,L}$ | | | | 0.4 | V | | EN Leakage Current | I <sub>EN,LK</sub> | V <sub>EN</sub> =3.3V | -1 | | 1 | μΑ | | Min ON Time | t <sub>ON,MIN</sub> | | | 60 | | ns | | Min OFF Time | t <sub>OFF,MIN</sub> | | | 140 | | ns | | Soft-Start Time | $t_{SS}$ | | | 1 | | ms | | Switching Frequency | $F_{SW}$ | V <sub>OUT</sub> =3.3V, CCM | | 1 | | MHz | | Valley Current Limit | I <sub>LMT,VAL</sub> | | 2 | | | A | | Output Over Voltage<br>Threshold | V <sub>OVP</sub> | | | 5.8 | | V | | Output Over Voltage<br>Hysteresis | V <sub>OVP,HYS</sub> | | | 0.3 | | V | | Thermal Shutdown<br>Temperature | $T_{SD}$ | | | 150 | | °C | | Thermal Shutdown Hysteresis | $T_{HYS}$ | | | 20 | | $^{\circ}\mathrm{C}$ | **Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Note 2: Package thermal resistance is measured in the natural convection at $T_A = 25$ °C on a two-layer Silergy Evaluation Board. **Note 3:** The device is not guaranteed to function outside its operating conditions. # **Typical Performance Characteristics** #### Time (800µs/div) Time (200µs/div) Shutdown from $V_{\text{IN}}$ Time (100µs/div) #### Shutdown from Enable Time (40µs/div) # $\begin{array}{l} \textbf{Seamless Transition:} \\ (\text{Bypass Mode} \rightarrow \text{Boost Mode} \\ \forall_{\text{IN}} = 4\text{--}2.4\text{V}, \ \forall_{\text{OUT}} = 3.3\text{V}, \ R_{\text{LOAD}} = 3.7\Omega) \end{array}$ Time (200µs/div) ## Short Circuit Protection Time (20ms/div) # Short Circuit Protection (V\_IN=2.4V, V\_OUT=3.3V, I\_LOAD=0.9A~Short) Time (20ms/div) ## **Applications Information** Because of the high integration in the SY7072, the application circuit based on this regulator is rather simple. Only input capacitor $C_{\text{IN}}$ , output capacitor $C_{\text{OUT}}$ , inductor L and feedback resistors ( $R_1$ and $R_2$ ) need to be selected for the targeted applications specifications. #### Feedback Resistor Dividers R1 and R2: Choose $R_1$ and $R_2$ to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both $R_1$ and $R_2$ . A value of between 100k and 1M is recommended for both resistors. If $V_{OUT}$ is 3.3V, $R_1$ =510k is chosen, using following equation, then $R_2$ can be calculated to be 300k: $$R_2 = \frac{1.2V}{V_{OUT} - 1.2V} R_1$$ #### **Input Capacitor CIN:** The ripple current through input capacitor is calculated as: $$I_{\text{CIN\_RMS}} = \frac{V_{\text{IN}} \cdot (V_{\text{OUT}} - V_{\text{IN}})}{2\sqrt{3} \cdot L \cdot F_{\text{SW}} \cdot V_{\text{OUT}}}$$ To minimize the potential noise problem, we place a typical X5R or a better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by CIN, and IN/GND pins. In this case, a 22µF low ESR ceramic capacitor is recommended. #### **Output Capacitor Cout:** The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use an X5R or a better grade ceramic capacitor with 6.3V rating and greater than $22\mu F$ capacitance. #### **Li-Ion Battery Hot Plug Consideration:** In the mass production stage, the Li-Ion Battery will always hot plug in between IC IN and GND pin. The hot plug may lead to large voltage spike and even lead to IC EOS fail. To avoid this potential risk, 1pcs $22\mu F$ ceramic cap serial with $0.1\Omega$ resister is recommended to absorb the input voltage spike. With the recommended input absorb solution, the voltage spike can be reduced from 6.12V to 5.2V. #### **Output Inductor L:** There are several considerations in choosing this inductor. 1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as: $$L = (\frac{V_{_{IN}}}{V_{_{OUT}}})^2 \frac{(V_{_{OUT}} - V_{_{IN}})}{F_{_{SW}} \times I_{_{OUT,MAX}} \times 40\%}$$ Where $F_{SW}$ is the switching frequency and $I_{OUT,MAX}$ is the maximum load current. The SY7072 regulator is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance. The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions. $$I_{\text{SAT,MIN}} > \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times I_{\text{OUT, MAX}} + \frac{V_{\text{IN}}}{V_{\text{OUT}}} \frac{(V_{\text{OUT}} - V_{\text{IN}})}{2 \times F_{\text{SW}} \times L}$$ 3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50mohm to achieve a good overall efficiency. #### **Enable Operation** Pulling the EN pin low (<0.4V) will shut down the device. During shutdown mode, the SY7072 shutdown current drops to lower than $1\mu A$ , driving the EN pin high (> 1.2V) will turn on the IC again. #### **Layout Design:** The layout design of SY7072 is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC: $C_{IN}$ , L, $R_1$ and $R_2$ . - It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable. - 2) $C_{\rm IN}$ must be close to Pins IN and GND. The loop area formed by $C_{\rm IN}$ and GND must be minimized. - 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem. - 4) The components R<sub>1</sub> and R<sub>2</sub>, and the trace connecting to the FB pin must not be adjacent to the LX net on the PCB layout to avoid the noise problem. - 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1Mohm resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode. Figure 4. PCB Layout Suggestion # SOT23-6 Package Outline & PCB Layout Design Notes: All dimensions are in millimeters. All dimensions don't include mold flash & metal burr. # **Taping & Reel Specification** ## 1. Taping orientation for packages (SOT23-6) Feeding direction ——— ## 2. Carrier Tape & Reel specification for packages | Package<br>type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel | |-----------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------| | SOT23-6 | 8 | 4 | 7'' | 280 | 160 | 3000 | ## 3. Others: NA # **Revision History** The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision. | Date | Revision | Change | |--------------|---------------|--------------------------| | Aug.28, 2020 | Revision 0.9A | Update the Block Diagram | | Jul.11, 2018 | Revision 0.9 | Initial Release | #### IMPORTANT NOTICE - 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale. - 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product. - 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy. - 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. - 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer. - 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of Silergy. For more information, please visit: www.silergy.com © 2019 Silergy Corp. All Rights Reserved.