TEMIC

# Single-Ended Bus Driver

#### **Features**

- Single-Ended Transceiver
- Survives Shorts and Transients on Automotive Bus
- Wide Power Supply Voltage Range
- ISO9141 Compatible

Fault Detection

#### **Description**

The Si9243 is a monolithic bus driver designed to provide bidirectional serial communication in automotive diagnostic applications.

The device incorporates protection against overvoltages and short circuits to GND or  $V_{BAT}$ . The transceiver pin is protected and can be driven beyond the  $V_{BAT}$  voltage.

The temperature and short circuit fault detection feature is still active as in the Si9242, but the FAULT signal is not brought out. In the transmit mode, load shorts and opens are generally detected by the processor monitoring RXK and TX. When the two mirror each other there is no fault, but the Si9243 will turn off the K output in the event of over temperature or short circuit

to protect the IC. The fault will be reset when TX toggles "high".

TX is set "high" for receive only.

The RX output is capable of driving CMOS or 1 × LSTTL load.

The Si9243 is built on the Siliconix BiC/DMOS process. This process supports bipolar transistors, CMOS and DMOS. An epitaxial layer prevents latchup.

The Si9243 is available in a 8-pin SO package and operates over the automotive temperature range (-40 to 125°C).

### Pin Configurations and Functional Block Diagram





5

**Bus Interface** 

P-34770—Rev. A (04/05/94)

Si9243 Siliconix

## **Output Table and State Diagrams**



Note: Over Temp is a condition and not meant to be a logic signal.

| Inputs | Sta<br>Vari | ate<br>able | Output<br>Table |     |   |     |               |
|--------|-------------|-------------|-----------------|-----|---|-----|---------------|
| TX     | A           | В           | K               | RXK | L | RXL | Comments      |
| 0      | 1           | 1           | 0               | 0   | 0 | 0   |               |
| 1      | 1           | 1           | 1               | 1   | 1 | 1   |               |
| 0      | 1           | 1           | 0               | 0   | 1 | 1   |               |
| 1      | 1           | 1           | 1               | 1   | 0 | 0   |               |
| x      | 0           | 1           | HiZ             | K   | L | L   | Over Temp     |
| 0      | 1           | 0           | HiZ             | 1   | L | L   | Short Circuit |
|        | ŀ           | 1           | 1               |     |   |     |               |
| 1      | 1           | 1           | 1               | 1   | 1 | 1   | Receive Mode  |
| 1      | 1           | 1           | 0               | 0   | 0 | 0   |               |

X = "1" or "0"

HiZ = High Impedance State

## **Absolute Maximum Ratings**

| Voltage Referenced to Ground    |                                  |
|---------------------------------|----------------------------------|
| <b>U</b>                        |                                  |
| Voltage On V <sub>BAT</sub>     |                                  |
| Voltage K, L                    | $\dots -3$ to $V_{BAT} + 1 V$    |
| Voltage On Any Pin (Except VBAT | r, K)                            |
| or May Current                  | -0.3  to Vpp + 0.3  V or  10  mA |

| Voltage on V <sub>DD</sub>              | 7 V          |
|-----------------------------------------|--------------|
| Short Circuit Duration (to VBAT or GND) | Continuous   |
| Operating Temperature (TA)              | -40 to 125°C |
| Junction and Storage Temperature        | 55 to 150°C  |
| Thermal Resistance ΘτΑ                  | TBD          |

## $Specifications ^{a} \\$

|                                   |                                 | Test Conditions<br>Unless Otherwise Specified                                  |       | Limits<br>E Suffix: -40 to 125°C |                  |                      |      |
|-----------------------------------|---------------------------------|--------------------------------------------------------------------------------|-------|----------------------------------|------------------|----------------------|------|
| Parameter                         | Symbol                          | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{BAT} = 8 \text{ to } 35 \text{ V}$ | Tempb | Min <sup>c</sup>                 | Typ <sup>d</sup> | Maxc                 | Unit |
| Transmitter and Logic L           | evels                           |                                                                                |       |                                  |                  |                      |      |
| TX Input Low Voltage              | V <sub>ILT</sub>                |                                                                                | Full  |                                  |                  | 1.5                  |      |
| TX Input High Voltage             | V <sub>IHT</sub>                | R <sub>L</sub> = 510 Q, C <sub>L</sub> = 10 nF<br>See Test Circuit             | Full  | 3.5                              |                  |                      | .,   |
| K Output Low Voltage              | VOLK                            |                                                                                | Full  |                                  |                  | 0.2 V <sub>BAT</sub> | V    |
| K Output High Voltage             | V <sub>OHK</sub>                |                                                                                | Full  | 0.91 V <sub>BAT</sub>            |                  |                      |      |
| K Rise, Fall Times                | t <sub>r</sub> , t <sub>f</sub> |                                                                                | Full  |                                  |                  | 9.6                  | μs   |
| K Output Sink Resistance          | Rsi                             | TX = 0 V                                                                       | Full  |                                  |                  | 110                  | Ω    |
| K Output Capacitancee             | Co                              | 1X = 0 V                                                                       | Full  |                                  |                  | 20                   | -17  |
| TX Input Capacitance <sup>e</sup> | C <sub>INT</sub>                |                                                                                | Full  |                                  |                  | 10                   | pF   |
| TX Input Current                  | I <sub>INT</sub>                |                                                                                | Full  | -60                              |                  | -4                   | μА   |

5-6 P-34770—Rev. A (04/05/94)

Si9243

## **Siliconix**

## Specifications<sup>a</sup>

|                                            |                   | Unl                                                                            | Test Conditions<br>ess Otherwise Specified                       |                   | Limits E Suffix: -40 to 125°C |                      |                      |        |
|--------------------------------------------|-------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------|-------------------------------|----------------------|----------------------|--------|
| Parameter                                  | Symbol            | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{BAT} = 8 \text{ to } 35 \text{ V}$ |                                                                  | Temp <sup>b</sup> | Min <sup>c</sup>              | Typ <sup>d</sup>     | Maxc                 | Unit   |
| Receiver                                   |                   |                                                                                |                                                                  |                   |                               |                      |                      |        |
| L and K<br>Input Low Voltage <sup>f</sup>  | V <sub>ILK</sub>  |                                                                                |                                                                  | Full              |                               | 0.4 V <sub>BAT</sub> | 0.3 V <sub>BAT</sub> | v      |
| L and K<br>Input High Voltage <sup>f</sup> | V <sub>IHK</sub>  |                                                                                |                                                                  | Full              | 0.7 V <sub>BAT</sub>          | 0.6 V <sub>BAT</sub> | 1                    |        |
| RXL and RXK<br>Output Low Voltage          | V <sub>OLR</sub>  |                                                                                | $V_{ILK}$ , $V_{ILL} = 0.30 V_{BAT}$<br>$I_{OLR} = 1 \text{ mA}$ | Full              |                               |                      | 0.4                  |        |
| RXL and RXK High<br>Voltage                | V <sub>OHR</sub>  | TX = 4 V                                                                       | $V_{IHK}$ , $V_{IHL} = 0.70 V_{BAT}$<br>$I_{OHR} = -40 \mu A$    | Full              | 2.8                           |                      |                      |        |
| L and K Input Currents                     | I <sub>IHK</sub>  |                                                                                | $V_{IHK} = V_{BAT}$                                              | Full              | 1.5                           |                      | 20                   | μА     |
| Supplies                                   |                   |                                                                                |                                                                  |                   |                               |                      |                      |        |
| Bat Supply Current                         | I <sub>BAT</sub>  | TX = 1.5 V,<br>K, L Open                                                       |                                                                  | Full              |                               | 2.7                  | 5.0                  | mA     |
| Logic Supply Current                       | $I_{\mathrm{DD}}$ | TX = 1.5 V,<br>K, L Open                                                       |                                                                  | Full              |                               | 1                    | 3.0                  |        |
| Miscellaneous                              |                   |                                                                                |                                                                  |                   |                               | -                    |                      |        |
| Baud Rate                                  | BR                | $R_{L} = 510 \Omega, C_{L} = 10 \text{nF}$                                     |                                                                  | Full              | 10.4                          |                      |                      | k Baud |

#### Notes

- ntes
  Refer to PROCESS OPTION FLOWCHART for additional information.
  Refer to PROCESS OPTION FLOWCHART for additional information.
  Room = 25°C, Cold and Hot = as determined by the operating temperature suffix.
  The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
  Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
  Guaranteed by design, not subject to production test.
  Hysterisis 0.2 V<sub>BAT</sub>typical.

## **Test Circuit**





Bus Interface 🔼

# Application



5-8 P-34770—Rev. A (04/05/94)