#### TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

## 64 GBIT (8G × 8 BIT) CMOS NAND E<sup>2</sup>PROM (Triple-Level-Cell)

## **DESCRIPTION**

The TC58NVG6T2FTA00 is a single 3.3 V 64 Gbit (79,054,700,544 bits) NAND Electrically Erasable and Programmable Read-Only Memory (NAND E²PROM) organized as (8192+1024) bytes  $\times$  258 pages  $\times$  4156 blocks. The device has four 9216-byte static registers which allow program and read data to be transferred between the register and the memory cell array in 9216-byte increments. The Erase operation is implemented in a single block unit (2064 Kbytes + 258 Kbytes:9216 bytes x 258 pages).

The TC58NVG6T2FTA00 is a serial-type memory device which utilizes the I/O pins for both address and data input/output as well as for command inputs. The Erase and Program operations are automatically executed making the device most suitable for applications such as solid-state file storage, voice recording, image file memory for still cameras and other systems which require high-density non-volatile memory data storage.

#### **FEATURES**

• Organization

TC58NVG6T2FTA00

Memory cell array  $9216 \times 1047.1171875K \times 8$ 

Register  $9216 \times 8$ Page size 9216 bytes

Block size (2064K + 258K) bytes

Modes

Read, Reset, Auto Page Program, Auto Block Erase, Status Read, Multi Page Program, Multi Block Erase, Multi Page Read

Mode control

Serial input/output Command control

• Number of valid blocks

Min 4000 blocks Max 4156 blocks

Power supply

 $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ 

• Access time

Cell array to register 110 µs max Serial Read Cycle 25 ns min

• Program/Erase time

Auto Page Program 2000 µs/page typ. Auto Block Erase 3 ms/block typ.

• Operating current

 $\begin{array}{lll} \mbox{Read (25 ns cycle)} & 50 \mbox{ mA max.} \\ \mbox{Program (avg.)} & 50 \mbox{mA max.} \\ \mbox{Erase (avg.)} & 50 \mbox{ mA max.} \\ \mbox{Standby} & 100 \mbox{ } \mu\mbox{A max} \end{array}$ 

Package

TSOP I 48-P-1220-0.50C (Weight: 0.53 g typ.)

• FOR RELIABILITY GUIDANCE, PLEASE REFER TO THE APPLICATION NOTES AND COMMENTS (15). 60 bit ECC for each 1K bytes is required.

### **PIN ASSIGNMENT (TOP VIEW)**



## **PIN NAMES**

| I/O1 ~ I/O8      | I/O port              |
|------------------|-----------------------|
| CE               | Chip enable           |
| WE               | Write enable          |
| RE               | Read enable           |
| CLE              | Command latch enable  |
| ALE              | Address latch enable  |
| PSL              | Power on select       |
| WP               | Write protect         |
| RY/BY            | Ready/Busy            |
| V <sub>CC</sub>  | Power supply          |
| V <sub>CCQ</sub> | I/O port power supply |
| V <sub>SS</sub>  | Ground                |
| N.C              | No connection         |

## **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL              | RATING                       | VALUE                                                 | UNIT |
|---------------------|------------------------------|-------------------------------------------------------|------|
| V <sub>CC</sub>     | Power Supply Voltage         | -0.6 to 4.6                                           | V    |
| $V_{\text{IN}}$     | Input Voltage                | -0.6 to 4.6                                           | V    |
| V <sub>I/O</sub>    | Input /Output Voltage        | $-0.6$ V to V <sub>CC</sub> + $0.3$ V ( $\leq 4.6$ V) | V    |
| $P_{D}$             | Power Dissipation            | 0.3                                                   | W    |
| T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260                                                   | °C   |
| T <sub>STG</sub>    | Storage Temperature          | -55 to 150                                            | °C   |
| T <sub>OPR</sub>    | Operating Temperature        | 0 to 70                                               | °C   |

## **CAPACITANCE** \*(Ta = 25°C, f = 1 MHz)

| SYMB0L           | PARAMETER | CONDITION              | MIN | MAX | UNIT |
|------------------|-----------|------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input     | $V_{IN} = 0 V$         | _   | 10  | pF   |
| C <sub>OUT</sub> | Output    | V <sub>OUT</sub> = 0 V | _   | 10  | pF   |

<sup>\*</sup> This parameter is periodically sampled and is not tested for every device.

## **VALID BLOCKS\***

| SYMBOL          | PARAMETER              | MIN  | TYP. | MAX  | UNIT   |
|-----------------|------------------------|------|------|------|--------|
| N <sub>VB</sub> | Number of Valid Blocks | 4000 | _    | 4156 | Blocks |

NOTE: The device occasionally contains unusable blocks. Refer to Application Note (11) toward the end of this document.

The first block (Block 0) is guaranteed to be a valid block at the time of shipment.

## **RECOMMENDED DC OPERATING CONDITIONS**

| SYMBOL          | PAR                      | MIN                             | TYP.      | MAX   | UNIT                  |   |
|-----------------|--------------------------|---------------------------------|-----------|-------|-----------------------|---|
| V <sub>CC</sub> | Power Supply Voltage     | 2.7 V                           | _         | 3.6 V | ٧                     |   |
| V <sub>IH</sub> | High Level input Voltage | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | 0.8 x Vcc | _     | V <sub>CC</sub> + 0.3 | V |
| V <sub>IL</sub> | Low Level Input Voltage  | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | -0.3*     | _     | 0.2 x Vcc             | V |

<sup>\* -2</sup> V (pulse width lower than 20 ns)

## DC CHARACTERISTICS (Ta = 0 to 70°C, V<sub>CC</sub> = 2.7 V to 3.6 V)

| SYMBOL                                  | PARAMETER                                                                         | CONDITION                                                                                                                                 | MIN | TYP. | MAX | UNIT |
|-----------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>IL</sub>                         | Input Leakage Current                                                             | V <sub>IN</sub> = 0 V to V <sub>CC</sub>                                                                                                  | _   | _    | ±10 | μА   |
| I <sub>LO</sub>                         | Output Leakage Current                                                            | V <sub>OUT</sub> = 0 V to V <sub>CC</sub>                                                                                                 | _   | _    | ±10 | μА   |
|                                         |                                                                                   | PSL = GND or NU                                                                                                                           | _   | _    | 30  | mA   |
| I <sub>CCO0</sub> *                     | Power On Reset Current                                                            | PSL = Vcc,FFh command input after Power On                                                                                                | _   | _    | 30  | mA   |
| I <sub>CCO1</sub>                       | Serial Read Current $\overline{CE} = V_{IL}, I_{OUT} = 0 \text{ mA, tcycle} = 50$ |                                                                                                                                           | _   | _    | 50  | mA   |
| I <sub>CCO2</sub>                       | Programming Current                                                               | _                                                                                                                                         | _   | _    | 50  | mA   |
| I <sub>CCO3</sub>                       | Erasing Current                                                                   | _                                                                                                                                         | _   | _    | 50  | mA   |
| I <sub>CCS</sub>                        | Standby Current                                                                   | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.2 \text{ V}, \ \overline{\text{WP}} = 0 \text{ V/V}_{\text{CC}},$ $\text{PSL=0V/Vcc/NU}$ |     | _    | 100 | μА   |
| V <sub>OH</sub>                         | High Level Output Voltage                                                         | $I_{OH} = -0.4 \text{ mA } (2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V})$                                                                  | 2.4 | _    | _   | V    |
| V <sub>OL</sub>                         | Low Level Output Voltage                                                          | $I_{OL} = 2.1 \text{ mA } (2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V})$                                                                   | _   | _    | 0.4 | V    |
| I <sub>OL</sub><br>(RY/ <del>BY</del> ) | Output current of RY/BY pin                                                       | $V_{OL} = 0.4 \ V \ (2.7 \ V \le V_{CC} \le 3.6 \ V)$                                                                                     | _   | 8    | _   | mA   |

<sup>\*</sup> Refer to application note(2) for detail

The specification for the minimum number of valid blocks is applicable over the device lifetime.

# AC CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (Ta = 0 to 70°C, V<sub>CC</sub> = 2.7 V to 3.6 V)

| SYMBOL             | PARAMETER                                             | MIN | MAX          | UNIT |
|--------------------|-------------------------------------------------------|-----|--------------|------|
| t <sub>CLS</sub>   | CLE Setup Time                                        | 0   | _            | ns   |
| t <sub>CLS2</sub>  | CLE Setup Time                                        | 30  | _            | ns   |
| t <sub>CLH</sub>   | CLE Hold Time                                         | 5   | _            | ns   |
| t <sub>CS</sub>    | CE Setup Time                                         | 8   | _            | ns   |
| t <sub>CS2</sub>   | CE Setup Time                                         | 20  | _            | ns   |
| tCH                | CE Hold Time                                          | 5   | _            | ns   |
| t <sub>WP</sub>    | Write Pulse Width                                     | 12  | _            | ns   |
| t <sub>ALS</sub>   | ALE Setup Time                                        | 0   | _            | ns   |
| t <sub>ALH</sub>   | ALE Hold Time                                         | 5   | _            | ns   |
| t <sub>DS</sub>    | Data Setup Time                                       | 10  | _            | ns   |
| t <sub>DH</sub>    | Data Hold Time                                        | 5   | _            | ns   |
| t <sub>WC</sub>    | Write Cycle Time                                      | 25  | _            | ns   |
| t <sub>WH</sub>    | WE High Hold Time                                     | 10  | _            | ns   |
| t <sub>WHW</sub> * | WE High Hold Time from final address to first data    | 200 | _            | ns   |
| t <sub>WW</sub>    | WP High to WE Low                                     | 100 | _            | ns   |
| t <sub>RW</sub>    | Ready to WE Falling Edge                              | 20  | _            | ns   |
| t <sub>RP</sub>    | Read Pulse Width                                      | 12  | _            | ns   |
| t <sub>RC</sub>    | Read Cycle Time                                       | 25  | _            | ns   |
| t <sub>REA</sub>   | RE Access Time                                        | _   | 20           | ns   |
| t <sub>REAID</sub> | RE Access Time for ID Read                            | _   | 22           | ns   |
| t <sub>CR</sub>    | CE Low to RE Low                                      | 10  | _            | ns   |
| t <sub>CLR</sub>   | CLE Low to RE Low                                     | 10  | _            | ns   |
| t <sub>AR</sub>    | ALE Low to RE Low                                     | 10  | _            | ns   |
| tRHOH              | Data Output Hold Time from RE High                    | 25  | _            | ns   |
| t <sub>RLOH</sub>  | Data Output Hold Time from RE Low                     | 5   | _            | ns   |
| t <sub>RHZ</sub>   | RE High to Output High Impedance                      | _   | 60           | ns   |
| tCHZ               | CE High to Output High Impedance                      | _   | 30           | ns   |
| tCLHZ              | CLE High to Output High Impedance                     | _   | 30           | ns   |
| t <sub>REH</sub>   | RE High Hold Time                                     | 10  | _            | ns   |
| t <sub>IR</sub>    | Output-High-impedance-to- RE Falling Edge             | 0   | _            | ns   |
| t <sub>RHW</sub>   | RE High to WE Low                                     | 30  | _            | ns   |
| twhc               | WE High to CE Low                                     | 30  | _            | ns   |
| t <sub>WHR</sub>   | WE High to RE Low for data output                     | 400 | _            | ns   |
| twhrs              | WE High to RE Low for Status & ID Read                | 180 | _            | ns   |
| t <sub>R1</sub>    | Memory Cell Array to Starting Address                 | _   | 70           | μS   |
| t <sub>R2</sub>    | Data Cache Busy in Read Cache (following 31h and 3Fh) | _   | 25           | μS   |
| t <sub>R3</sub>    | Data Cache Busy in Read Cache (following 31h and 3Fh) | _   | 15           | μS   |
| t <sub>WB</sub>    | WE High to Busy                                       | _   | 100          | ns   |
| t <sub>RST</sub>   | Device Reset Time (Ready/Read/Program/Erase)          | _   | 10/10/30/200 | μS   |

<sup>\*</sup> tWHW is the time from the  $\overline{\text{WE}}$  rising edge of final address cycle to the  $\overline{\text{WE}}$  falling edge of first data cycle.

#### **AC TEST CONDITIONS**

| PARAMETER -                       | CONDITION                       |  |  |  |
|-----------------------------------|---------------------------------|--|--|--|
| FARAIVILIER                       | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V |  |  |  |
| Input level                       | 0 V to Vcc                      |  |  |  |
| Input pulse rise and fall time    | 3ns                             |  |  |  |
| Input comparison level            | Vcc/2                           |  |  |  |
| Output data comparison level      | Vcc/2                           |  |  |  |
| Output load $C_L$ (50 pF) + 1 TTL |                                 |  |  |  |

Note: Busy to ready time depends on the pull-up resistor tied to the RY/BY pin. (Refer to Application Note (7) toward the end of this document.)

## PROGRAMMING AND ERASING CHARACTERISTICS

 $(Ta = 0 \text{ to } 70^{\circ}C, V_{CC} = 2.7 \text{ V to } 3.6 \text{ V})$ 

| SYMBOL               | PARAMETER                                           | MIN | TYP. | MAX   | UNIT | NOTES |
|----------------------|-----------------------------------------------------|-----|------|-------|------|-------|
| t <sub>PROG</sub>    | Average Programming Time                            |     | 2000 | 6000  | μs   |       |
| t <sub>DCBSYW1</sub> | Data Cache Busy Time in Write Cache (following 11h) |     |      | 10    | μs   |       |
| t <sub>DCBSYW2</sub> | Data Cache Busy Time in Write Cache (following 15h) |     |      | 10000 | μS   | (2)   |
| t <sub>DCBSYW3</sub> | Data Cache Busy Time in Write Cache (following 1Ah) |     | 10   | 6000  | μs   | (3)   |
| N                    | Number of Partial Program Cycles in the Same Page   |     |      |       |      | (1)   |
| t <sub>BERASE</sub>  | Block Erasing Time                                  | _   | 3    | 10    | ms   |       |

- (1) Refer to Application Note (10) toward the end of this document.
- (2) t<sub>DCBSYW2</sub> depends on the timing between internal programming time and data in time.
- (3) In case of Program Operation with Data Cache, t<sub>DCBSYW3</sub> depends on the timing between internal programming time and data in time.

#### **Data Output**

When tREH is long, output buffers are disabled by /RE=High, and the hold time of data output depend on tRHOH (25 ns MIN). On this condition, waveforms look like normal serial read mode.

When tREH is short, output buffers are not disabled by /RE=High, and the hold time of data output depend on tRLOH (5ns MIN). On this condition, output buffers are disabled by the rising edge of CLE, ALE, /CE or falling edge of /WE, and waveforms look like Extended Data Output Mode.

Data Output can be output synchronously with the clock after 05h+Address\*5cycle+E0h sequence.

## **ID Read Operation Timing Diagram**



#### PIN FUNCTIONS

The device is a serial access memory which utilizes time-sharing input of address information.

#### Command Latch Enable: CLE

The CLE input signal is used to control loading of the operation mode command into the internal command register. The command is latched into the command register from the I/O port on the rising edge of the  $\overline{\text{WE}}$  signal while CLE is High.

#### Address Latch Enable: ALE

The ALE signal is used to control loading address information into the internal address register. Address information is latched into the address register from the I/O port on the rising edge of  $\overline{\text{WE}}$  while ALE is High.

## Chip Enable: CE

The device goes into a low-power Standby mode when  $\overline{CE}$  goes High during the device is in Ready state. The  $\overline{CE}$  signal is ignored when device is in Busy state (RY/ $\overline{BY}$  = L), such as during a Program or Erase or Read operation, and will not enter Standby mode even if the  $\overline{CE}$  input goes High.

#### Write Enable: WE

The WE signal is used to control the acquisition of data from the I/O port.

#### Read Enable: RE

The  $\overline{RE}$  signal controls serial data output. Data is available  $t_{REA}$  after the falling edge of  $\overline{RE}$ . The internal column address counter is also incremented (Address = Address + 1) on this falling edge.

#### I/O Port: I/O1 to 8

The I/O1 to 8 pins are used as a port for transferring address, command and input/output data to and from the device.

#### Write Protect: WP

The  $\overline{\text{WP}}$  signal is used to protect the device from accidental programming or erasing. The internal voltage regulator is reset when  $\overline{\text{WP}}$  is Low. This signal is usually used for protecting the data during the power-on/off sequence when input signals are invalid.

## Ready/Busy: RY / BY

The RY/ $\overline{BY}$  output signal is used to indicate the operating condition of the device. The RY/ $\overline{BY}$  signal is in Busy state (RY/ $\overline{BY}$  = L) during the Program, Erase and Read operations and will return to Ready state (RY/ $\overline{BY}$  = H) after completion of the operation. The output buffer for this signal is an open drain and has to be pulled-up to Vcc with an appropriate resister.

#### Power on Select: PSL

The PSL signal is used to select whether the device initialization should take place during the device power on or during the first Reset. Please refer to the application note (2) for details.

#### Schematic Cell Layout and Address Assignment

The Program operation works on page units while the Erase operation works on block units.



A page consists of 9216 bytes in which 8192 bytes are used for main memory storage and 1024 bytes are for redundancy or for other uses.

1 page = 9216 bytes

1 block = 9216 bytes × 258 pages = (2064K + 258K)bytes

Capacity = 9216 bytes  $\times 258$  pages  $\times 4156$  blocks

An address is read in via the I/O port over five consecutive clock cycles, as shown in Table 1.

Table 1. Addressing

|              | I/O8 | 1/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 |
|--------------|------|------|------|------|------|------|------|------|
| First cycle  | CA7  | CA6  | CA5  | CA4  | CA3  | CA2  | CA1  | CA0  |
| Second cycle | L    | L    | CA13 | CA12 | CA11 | CA10 | CA9  | CA8  |
| Third cycle  | L    | PA6  | PA5  | PA4  | PA3  | PA2  | PA1  | PA0  |
| Fourth cycle | PA14 | PA13 | PA12 | PA11 | PA10 | PA9  | PA8  | PA7  |
| Fifth cycle  | L    | L    | L    | PA19 | PA18 | PA17 | PA16 | PA15 |

CA0 to CA13: Column address PA0 to PA19: Page address

PA0 to PA6: WL address in a block PA7 to PA19: Block address

#### Note)

- (a) Block address (PA7 to PA19) can only be selected between Block 0 and Block 4155.
- (b) WL address in a block (PA0 to PA6) can only be selected between WL 0 and WL 85.
- (c) There are Lower/Middle/Upper address in a WL, which is selected 01/02/03h command.

Input of the address other than specified above is invalid.

If those unspecified addresses are inputted in program or erase operation, the device will output a fail status to respond to status read command.

In case of read operation, some invalid data will be outputted by the device.

Please refer to Application Note (12) toward the end of this document for block management.

## **Block Arrangement**

The device has block gaps and chip gap(s). Block arrangement is as follows.

## Page Address (Hexadecimal)



#### Operation Mode: Logic and Command Tables

The operation modes such as Program, Erase, Read and Reset are controlled by command operations shown in Table 3. Address input, command input and data input/output are controlled by the CLE, ALE,  $\overline{\text{CE}}$ ,  $\overline{\text{WE}}$ ,  $\overline{\text{RE}}$  and  $\overline{\text{WP}}$  signals, as shown in Table 2.

Table 2. Logic Table

|                        | CLE | ALE | CE | WE     | RE     | ₩P *1               | PSL <sup>*3</sup>       |
|------------------------|-----|-----|----|--------|--------|---------------------|-------------------------|
| Command Input          | Н   | L   | L  | F      | Н      | *                   | 0V/ V <sub>CC/</sub> NU |
| Data Input             | L   | L   | L  | F      | Н      | Н                   | 0V/ V <sub>CC/</sub> NU |
| Address input          | L   | Н   | L  | F      | Н      | *                   | 0V/ V <sub>CC/</sub> NU |
| Serial Data Output     | L   | L   | L  | Н      | 7      | *                   | 0V/ V <sub>CC/</sub> NU |
| During Program (Busy)  | *   | *   | *  | *      | *      | Н                   | 0V/ V <sub>CC/</sub> NU |
| During Erase (Busy)    | *   | *   | *  | *      | *      | Н                   | 0V/ V <sub>CC/</sub> NU |
| During Dood (Dupy)     | *   | *   | Н  | *      | *      | *                   | 0V/ V <sub>CC/</sub> NU |
| During Read (Busy)     | *   | *   | L  | H (*2) | H (*2) | *                   | 0V/ V <sub>CC/</sub> NU |
| Program, Erase Inhibit | *   | *   | *  | *      | *      | L                   | 0V/ V <sub>CC/</sub> NU |
| Standby                | *   | *   | Н  | *      | *      | 0 V/V <sub>CC</sub> | 0V/ V <sub>CC/</sub> NU |

H: V<sub>IH</sub>, L: V<sub>IL</sub>, \*: V<sub>IH</sub> or V<sub>IL</sub>

<sup>\*1:</sup> Refer to Application Note (8) toward the end of this document regarding the WP signal when Program or Erase Inhibit

<sup>\*2:</sup> If  $\overline{CE}$  is low during read busy,  $\overline{WE}$  and  $\overline{RE}$  must be held High to avoid unintended command/address input to the device or read to device. Reset or Status Read command can be input during Read Busy.

<sup>\*3:</sup> PSL must be tied to either 0V or Vcc, or left unconnected (NU).

Table 3. Command table (HEX)

|                                                        | First Cycle | Second Cycle | Acceptable while Busy |
|--------------------------------------------------------|-------------|--------------|-----------------------|
| Serial Data Input                                      | 80          | _            |                       |
| Read                                                   | 00          | 30           |                       |
| Data Out & Column Address Change in Serial Data Output | 05          | E0           |                       |
| Next page Read with WL address increment               | 31          | _            |                       |
| Next page Read w/o WL address increment                | 3F          | _            |                       |
| Set 1 <sup>st</sup> Program Mode                       | 09          |              |                       |
| Set 2 <sup>nd</sup> Program Mode                       | 0D          |              |                       |
| Lower page select                                      | 01          |              |                       |
| Middle page select                                     | 02          |              |                       |
| Upper page select                                      | 03          |              |                       |
| Auto Page Program                                      | 80          | 10           |                       |
| Column Address Change in Serial Data Input             | 85          | _            |                       |
| Auto Program with Data Cache                           | 80          | 15           |                       |
| Multi Page Program                                     | 80          | 11           |                       |
| Input data to page Buffer                              | 80          | 1A           |                       |
| Auto Block Erase                                       | 60          | D0           |                       |
| ID Read                                                | 90          | _            |                       |
| Status Read                                            | 70          | _            | 0                     |
| Status Read for Multi-Page Program                     | 71          | _            | 0                     |
| Reset                                                  | FF          | _            | 0                     |

HEX data bit assignment

(Example)

Serial Data Input: 80h



Table 4 shows the operation states for Read mode, when tREH is long.

Table 4. Read mode operation states

|                 | CLE | ALE | CE | WE | RE | I/O1 to I/O8   | Power  |
|-----------------|-----|-----|----|----|----|----------------|--------|
| Output select   | L   | L   | L  | Н  | L  | Data output    | Active |
| Output Deselect | L   | L   | L  | Н  | Н  | High impedance | Active |

H: V<sub>IH</sub>, L: V<sub>IL</sub>,

#### **ID Read**

The device contains ID codes which can be used to identify the device type, the manufacturer, and features of the device. The ID codes can be read out under the following timing conditions:



Table 5. Code table

|          | Description                                            | I/O8 | 1/07 | I/O6 | I/O5 | 1/04 | I/O3 | I/O2 | I/O1 | Hex Data  |
|----------|--------------------------------------------------------|------|------|------|------|------|------|------|------|-----------|
| 1st Data | Maker Code                                             | 1    | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 98h       |
| 2nd Data | Device Code                                            | 1    | 1    | 0    | 1    | 1    | 1    | 1    | 0    | DEh       |
| 3rd Data | Chip Number, Cell Type                                 | _    | _    | _    | _    | _    | _    | _    | _    | See table |
| 4th Data | Page Size, Block Size,<br>Redundant Size, Organization | _    | _    | _    | _    | _    | _    | _    |      | See table |
| 5th Data | Extended Block                                         |      | _    | _    | _    | _    | _    | _    | _    | See table |

#### 2nd Data

| Description                    |           | I/O8 | I/O7 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2 | I/O1 | Hex Data |
|--------------------------------|-----------|------|------|------|------|------|------|------|------|----------|
|                                | 8 Gbits   | 1    | 1    | 0    | 1    | 0    | 0    | 1    | 1    | D3h      |
| Memory Density<br>per each /CE | 16 Gbits  | 1    | 1    | 0    | 1    | 0    | 1    | 0    | 1    | D5h      |
|                                | 32 Gbits  | 1    | 1    | 0    | 1    | 0    | 1    | 1    | 1    | D7h      |
|                                | 64 Gbits  | 1    | 1    | 0    | 1    | 1    | 1    | 1    | 0    | DEh      |
|                                | 128 Gbits | 0    | 0    | 1    | 1    | 1    | 0    | 1    | 0    | 3Ah      |
|                                | 256 Gbits | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 0    | 3Ch      |

#### 3rd Data

|                                   | Description                                                   | I/O8   | I/O7 | I/O6   | I/O5   | I/O4             | I/O3             | I/O2             | I/O1             |
|-----------------------------------|---------------------------------------------------------------|--------|------|--------|--------|------------------|------------------|------------------|------------------|
| Internal Chip Number per each /CE | 1<br>2<br>4<br>8                                              |        |      |        |        |                  |                  | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 |
| Cell Type                         | 2 level cell<br>4 level cell<br>8 level cell<br>16 level cell |        |      |        |        | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 |                  |                  |
| Reserved                          |                                                               | 0 or 1 | 0    | 0 or 1 | 0 or 1 |                  |                  |                  |                  |

4th Data

|                                       | Description                      | I/O8 | 1/07 | 1/06   | I/O5   | I/O4   | I/O3   | I/O2             | I/O1             |
|---------------------------------------|----------------------------------|------|------|--------|--------|--------|--------|------------------|------------------|
| Page Size<br>(without redundant area) | 2 KB<br>4 KB<br>8 KB<br>Reserved |      |      |        |        |        |        | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 |
| Block Size                            | Default Value                    | 1    |      | 0      | 0      |        |        |                  |                  |
| (without redundant area)              | Reserved                         |      |      | 0 or 1 | 0 or 1 |        |        |                  |                  |
| Redundant area size                   | Default Value                    |      | 0    |        |        | 0      | 0      |                  |                  |
|                                       | Reserved                         |      |      |        |        | 0 or 1 | 0 or 1 |                  |                  |

## 5th Data

|                           | Description      | I/O8   | I/O7   | I/O6   | I/O5   | I/O4             | I/O3             | I/O2   | I/O1   |
|---------------------------|------------------|--------|--------|--------|--------|------------------|------------------|--------|--------|
| Plane Number per each /CE | 1<br>2<br>4<br>8 |        |        |        |        | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 |        |        |
| Reserved                  |                  | 0 or 1 | 0 or 1 | 0 or 1 | 0 or 1 |                  |                  | 0 or 1 | 0 or 1 |

#### (11) Invalid blocks (bad blocks)

The device occasionally contains unusable blocks. Therefore, the following issues must be recognized:



At the time of shipment, the bad block information is marked on each bad block. Please do not perform an erase operation to bad blocks. It may be impossible to recover the bad block information, if the information is erased.

Check if the device has any bad blocks after installation into the system. Refer to the test flow for bad block detection. Bad blocks which are detected by the test flow must be managed as unusable blocks by the system.

A bad block does not affect the performance of good blocks because it is isolated from the bit lines by select gates.

The number of valid blocks over the device lifetime is as follows:

|                           | MIN  | TYP. | MAX  | UNIT  |
|---------------------------|------|------|------|-------|
| Valid (Good) Block Number | 4000 |      | 4156 | Block |

#### **Bad Block Test Flow**

Regarding invalid blocks, bad block mark is in both the 1st and the last page.



<sup>\*1:</sup>No erase operation is allowed to detected bad blocks.

(for example) In case of Column 0 or 8192 is Bad Column, it should be checked the next Column(Column 1 or 8193).

<sup>\*2:</sup>Bad column detection should be operated before detecting bad block information and Bad Columns should be skipped when bad block information is read.

## **Package Dimensions**



Weight: 0.53 g (typ.)

#### **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information
  in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to
  any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Product is subject to foreign exchange and foreign trade control laws.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.