TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# **TC74LCX16652AFT**

Low-Voltage 16-Bit Bus Transceiver/Register with 5-V Tolerant Inputs and Outputs

The TC74LCX16652AFT is a high-performance CMOS 16-bit bus transceiver/register. Designed for use in 3.3-V systems, it achieves high-speed operation while maintaining the CMOS low power dissipation.

This device is designed for low-voltage  $(3.3~\rm{V})~\rm{VCC}$  applications, but it could be used to interface to 5-V supply environment for both inputs and outputs.

This device is bus transceiver with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the internal registers.

All inputs are equipped with protection circuits against static discharge.



Weight: 0.25 g (typ.)

### Features (Note)

- Low-voltage operation: V<sub>CC</sub> = 2.0 to 3.6 V
- High-speed operation:  $t_{pd} = 6.0 \text{ ns (max)} (V_{CC} = 3.0 \text{ to } 3.6 \text{ V})$
- Ouput current:  $|I_{OH}|/I_{OL} = 24 \text{ mA (min) (V}_{CC} \neq 3.0 \text{ V)}$
- Latch-up performance: -500 mA
- Package: TSSOP
- Bidirectional interface between 5.0 V and 3.3 V signals
- · Power-down protection provided on all inputs and outputs

Note: Do not apply a signal to any bus pins when it is in the output mode. Damage may result.

All floating (high impedance) bus pins must have their input levels fixed by means of pull-up or pull-down resistors.

## Pin Assignment (top view)

### **IEC Logic Symbol**



### **Truth Table**

| Control Inputs |      |               |                                               |     |          | Bus    |                                                   | Function                                                                                                                                         |  |
|----------------|------|---------------|-----------------------------------------------|-----|----------|--------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| OEAB           | OEBA | CAB           | СВА                                           | SAB | SBA      | Α      | В                                                 | Function                                                                                                                                         |  |
|                | Н    | X*            | X*                                            | Х   | Х        | Input  | Input                                             | The output functions of A and B busses are                                                                                                       |  |
| L              |      | ^*            | *                                             | ^   | ^        | Z      | Z                                                 | disabled.                                                                                                                                        |  |
|                | П    | $\downarrow$  | $\downarrow$                                  | X   | X        | X      | X                                                 | Both A and B busses are used as inputs to the internal flip-flops. Data on the bus will be stored on the rising edge of the clock.               |  |
|                |      |               |                                               |     |          | Input  | Output                                            | $\langle O/\Diamond \rangle$                                                                                                                     |  |
|                |      | X*            | X*                                            | L   | X        | L      | L                                                 | The data on the A bus are displayed on the B bus.                                                                                                |  |
|                |      |               |                                               |     |          | Н      | Н                                                 |                                                                                                                                                  |  |
|                |      | <b>↑</b>      | X*                                            | -   | Х        | L      | L (                                               | The data on the A bus are displayed on the                                                                                                       |  |
| Н              | Н    |               | ^*                                            | L   | ^        | Н      | \H(_)                                             | B bus, and are stored into the A storage flip-flops on the rising edge of CAB.                                                                   |  |
|                |      | X*            | X*                                            | Н   | Х        | ×      | Qn                                                | The data in the A storage flop-flops are displayed on the B bus.                                                                                 |  |
|                |      |               | X*                                            | Н   | Х        |        | \frac{1}{2}                                       | The data on the A bus are stored into the A storage flip-flops on the rising edge of CAB, and the stored data propagate directly onto the B bus. |  |
|                |      | A A L L A bus |                                               |     | <u> </u> | Output | Input                                             |                                                                                                                                                  |  |
|                |      |               | X                                             | L   |          |        | The data on the B bus are displayed on the A bus. |                                                                                                                                                  |  |
|                |      |               | The data on the Division of displayed and the |     |          |        |                                                   |                                                                                                                                                  |  |
| L              | L    | X*            |                                               | X   | L        | H      | L T                                               | The data on the B bus are displayed on the A bus, and are stored into the B storage flip-flops on the rising edge of CBA.                        |  |
|                |      | X*            | X*                                            | ×   | H        | Qn     | X                                                 | The data in the B storage flip-flops are displayed on the A bus.                                                                                 |  |
|                |      | X*            |                                               | ×   | )<br>Н   | H      | ⊥ DI                                              | The data on the B bus are stored into the B storage flip-flops on the rising edge of CBA, and the stored data propagate directly onto the A bus. |  |
|                |      |               |                                               |     | \ (I     | Output | Output                                            | The data in the A storage flop-flops are                                                                                                         |  |
| Н              | L    | X*            | X*                                            | 7 Н | Ť.       | Qn     | Qn                                                | displayed on the B bus, and the data in the B storage flop-flops are displayed on the A.                                                         |  |

X: Don't care

Z: High impedance

Qn: The data stored into the internal flip-flops by most recent low to high transition of the clock inputs.

\*: The clocks are not internally gated with either OEAB or  $\overline{\text{OEBA}}$  .

Therefore, data on the A and/or B busses may be clocked into the storage flip-flops at any time.

3

## **System Diagram**



## **Timing Chart**



5

#### **Absolute Maximum Ratings (Note 1)**

| Characteristics                                   | Symbol                            | Rating                                 | Unit |
|---------------------------------------------------|-----------------------------------|----------------------------------------|------|
| Power supply voltage                              | $V_{CC}$                          | −0.5 to 7.0                            | V    |
| DC input voltage (CAB, CBA, SAB, SBA, OEAB, OEBA) | V <sub>IN</sub>                   | -0.5 to 7.0                            | V    |
|                                                   |                                   | -0.5 to 7.0 (Note 2)                   |      |
| DC bus I/O voltage                                | V <sub>I/O</sub>                  | -0.5 to V <sub>CC</sub> + 0.5 (Note 3) | v (  |
| Input diode current                               | I <sub>IK</sub>                   | -50                                    | mA   |
| Output diode current                              | I <sub>OK</sub>                   | ±50 (Note 4)                           | mA   |
| DC output current                                 | lout                              | ±50                                    | mA   |
| Power dissipation                                 | $P_{D}$                           | 400                                    | mW   |
| DC V <sub>CC</sub> /ground current                | I <sub>CC</sub> /I <sub>GND</sub> | ±100                                   | mA   |
| Storage temperature                               | T <sub>stg</sub>                  | -65 to 150                             | > °C |

Note 1: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 2: Output in OFF state

Note 3: High or low state. IOUT absolute maximum rating must be observed.

Note 4:  $V_{OUT} < GND, V_{OUT} > V_{CC}$ 

## **Operating Ranges (Note 1)**

|                                  | // ^              | 2                             |          |
|----------------------------------|-------------------|-------------------------------|----------|
| Characteristics                  | Symbol            | Rating                        | Unit     |
| Power supply voltage             | 7 V <sub>CC</sub> | 2.0 to 3.6                    | V        |
| Tower supply voltage             |                   | 1.5 to 3.6 (Note 2)           | V        |
| Input voltage                    | VIN               | 0 to 5.5                      | <b>V</b> |
| (CAB, CBA, SAB, SBA, OEAB, OEBA) | VIN               | 0 10 5.5                      | V        |
| Bus I/O voltage                  | Vi/o              | 0 to 5.5 (Note 3)             | V        |
| Bus 1/0 Voltage                  | 1//6              | 0 to V <sub>CC</sub> (Note 4) | V        |
| Output current                   | IOH/IOL           | ±24 (Note 5)                  | mA       |
| Output current                   | IOH/IOL           | ±12 (Note 6)                  | ША       |
| Operating temperature            | Topr              | -40 to 85                     | °C       |
| Input rise and fall time         | dt/dv             | 0 to 10 (Note 7)              | ns/V     |

Note 1: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either V<sub>CC</sub> or GND.

6

Note 2: Data retention only

Note 3: Output in OFF state

Note 4: High or low state

Note 5:  $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ 

Note 6:  $V_{CC} = 2.7 \text{ to } 3.0 \text{ V}$ 

Note 7:  $V_{IN} = 0.8$  to 2.0 V,  $V_{CC} = 3.0$  V



## **Electrical Characteristics**

## DC Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characteristics                       |         | Symbol           | Test Condition Vcc (V)                                                          |                           | Min        | Max                      | Unit  |    |
|---------------------------------------|---------|------------------|---------------------------------------------------------------------------------|---------------------------|------------|--------------------------|-------|----|
| Input voltage                         | H-level | $V_{IH}$         | _                                                                               |                           | 2.7 to 3.6 | 2.0                      | _     | V  |
| Input voltage                         | L-level | V <sub>IL</sub>  | -                                                                               | _                         | 2.7 to 3.6 | _                        | 8.0   | V  |
|                                       |         |                  |                                                                                 | I <sub>OH</sub> = -100 μA | 2.7 to 3.6 | V <sub>CC</sub><br>- 0.2 | _     | V  |
|                                       | H-level | V <sub>OH</sub>  | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>                            | I <sub>OH</sub> = -12 mA  | 2.7        | 2.2                      | _     |    |
|                                       |         |                  |                                                                                 | I <sub>OH</sub> = -18 mA  | 3.0        | 2.4                      | _     |    |
| Output voltage                        |         |                  |                                                                                 | I <sub>OH</sub> = -24 mA  | 3.0        | 2.2                      | _     |    |
|                                       |         | V <sub>OL</sub>  | $V_{IN} = V_{IH}$ or $V_{IL}$                                                   | I <sub>OL</sub> = 100 μA  | 2.7 to 3.6 |                          | 0.2   |    |
|                                       | L-level |                  |                                                                                 | I <sub>OL</sub> = 12 mA   | 2.7        | 4)                       | 0.4   |    |
|                                       | L-IEVEI |                  |                                                                                 | $I_{OL} = 16 \text{ mA}$  | 3.0        |                          | 0.4   |    |
|                                       |         |                  |                                                                                 | I <sub>OL</sub> ≠ 24 mA   | 3.0        | )                        | 0.55  |    |
| Input leakage currer                  | nt      | I <sub>IN</sub>  | V <sub>IN</sub> = 0 to 5.5 V                                                    |                           | 2.7 to 3.6 | 4                        | ±5.0  | μΑ |
| 3-state output OFF state current      |         | loz              | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = 0 \text{ to } 5.5 \text{ V}$ |                           | 2.7 to 3.6 | >_                       | ±5.0  | μА |
| Power-off leakage current             |         | l <sub>OFF</sub> | $V_{IN}/V_{OUT} = 5.5 V$                                                        | <b>(</b>                  | > 0        | _                        | 10.0  | μА |
| Quiescent supply current              |         | Icc              | V <sub>IN</sub> = V <sub>CC</sub> or GND                                        |                           | 2.7 to 3.6 | _                        | 20.0  |    |
|                                       |         |                  | V <sub>IN</sub> /V <sub>OUT</sub> = 3.6 to 5.5 V                                |                           | 2.7 to 3.6 | _                        | ±20.0 | μΑ |
| Increase in I <sub>CC</sub> per input |         | Δl <sub>CC</sub> | $V_{IH} = V_{CC} - 0.6 V$                                                       |                           | 2.7 to 3.6 | _                        | 500   |    |



### AC Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characteristics                       | Symbol             | Test Condition               |                     | Min  | Max | Unit |
|---------------------------------------|--------------------|------------------------------|---------------------|------|-----|------|
|                                       |                    |                              | V <sub>CC</sub> (V) |      |     |      |
| Maximum clock frequency               | f <sub>max</sub>   | Figure 1, Figure 2           | 2.7                 |      | _   | MHz  |
| · · · · · · · · · · · · · · · · · · · | max                | 3 , 3                        | $3.3 \pm 0.3$       | 170  |     |      |
| Propagation delay time                | t <sub>pLH</sub>   | Figure 1, Figure 2           | 2.7                 | _    | 6.6 | ns   |
| (An, Bn-Bn, An)                       | t <sub>pHL</sub>   | Figure 1, Figure 2           | 3.3 ± 0.3           | 1.5  | 6.0 | 115  |
| Propagation delay time                | t <sub>pLH</sub>   | Figure 4 Figure 5            | 2.7                 | Ú_   | 8.3 |      |
| (CAB, CBA-Bn, An)                     | t <sub>pHL</sub>   | Figure 1, Figure 5           | 3.3 ± 0.3           | 1.5  | 7.5 | ns   |
| Propagation delay time                | t <sub>pLH</sub>   | Firm 4 Firm 0                | 2.7                 | _    | 8.3 |      |
| (SAB, SBA-Bn, An)                     | t <sub>pHL</sub>   | Figure 1, Figure 2           | 3.3 ± 0.3           | 1.5  | 7.5 | ns   |
| Output enable time                    | t <sub>pZL</sub>   |                              | 2.7                 |      | 8.3 | - ns |
| (OEAB, OEBA -An, Bn)                  | t <sub>PZH</sub>   | Figure 1, Figure 3, Figure 4 | $3.3 \pm 0.3$       | 1(5  | 7.5 |      |
| Output disable time                   | $t_{pLZ}$          | F                            | 2.7                 | 2//  | 8.3 | ns   |
| (OEAB, OEBA -An, Bn)                  | t <sub>pHZ</sub>   | Figure 1, Figure 3, Figure 4 | 3.3 ± 0.3           | )).5 | 7.5 |      |
| Minimum mula a middle                 | t <sub>W</sub> (H) | Figure 1, Figure 5           | 2.7                 | 4.0  | / _ |      |
| Minimum pulse width                   | t <sub>W</sub> (L) | Figure 1, Figure 5           | $3.3 \pm 0.3$       | 3.0  | _   | ns   |
| NA:                                   | t <sub>s</sub>     | Figure 1, Figure 5           | (2.7)               | 2.5  | _   |      |
| Minimum setup time                    |                    |                              | 3.3 ± 0.3           | 2.5  | _   | ns   |
| Minimum hold time                     | t <sub>h</sub>     | Figure 1, Figure 5           | ))2.7               | 1.5  | _   |      |
|                                       |                    |                              | 3.3 ± 0.3           | 1.5  | _   | ns   |
| Outrout to subsuit alcour             | t <sub>osLH</sub>  |                              | 2.7                 | _    | _   |      |
| Output to output skew                 | t <sub>osHL</sub>  | (Note)                       | $3.3 \pm 0.3$       | _    | 1.0 | ns   |

Note: Parameter guaranteed by design.

 $(t_{OSLH} = |t_{DLHm} - t_{DLHn}|, t_{OSHL} = |t_{DHLm} - t_{DHLn}|)$ 

### **Dynamic Switching Characteristics**

(Ta = 25°C, input:  $t_r \neq t_f = 2.5$  ns,  $C_L = 50$  pF,  $R_L \neq 500$  Ω)

| Characteristics                              | Symbol           | Test Condition                                         | V <sub>CC</sub> (V) | Тур. | Unit |
|----------------------------------------------|------------------|--------------------------------------------------------|---------------------|------|------|
| Quiet output maximum dynamic V <sub>OL</sub> | V <sub>OLP</sub> | $V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V} $ (Note) | 3.3                 | 0.8  | V    |
| Quiet output minimum dynamic V <sub>OL</sub> | IVoLVI           | $V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V}$ (Note)  | 3.3                 | 0.8  | V    |

Note: Characterized with 15 outputs switching from high-to-low or low-to-high.

The remaining output is measured in the low state.

## **Capacitive Characteristics (Ta = 25°C)**

| Characteristics               | Symbol           | Test Condition                 | V <sub>CC</sub> (V) | Тур. | Unit |
|-------------------------------|------------------|--------------------------------|---------------------|------|------|
| Input capacitance             | C <sub>IN</sub>  | CAB, CBA, SAB, SBA, OEAB, OEBA | 3.3                 | 7    | pF   |
| Bus input capacitance         | C <sub>I/O</sub> | An, Bn                         | 3.3                 | 8    | pF   |
| Power dissipation capacitance | C <sub>PD</sub>  | $f_{IN} = 10 \text{ MHz}$ (No  | e) 3.3              | 25   | pF   |

Note: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

8

Average operating current can be obtained by the equation:

 $I_{CC (opr)} = C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}/16 \text{ (per bit)}$ 

#### **AC Test Circuit**



Figure 3  $t_{pLZ}$ ,  $t_{pHZ}$ ,  $t_{pZL}$ ,  $t_{pZH}$ 



Figure 4 t<sub>pLZ</sub>, t<sub>pHZ</sub>, t<sub>pZL</sub>, t<sub>pZH</sub>



Figure 5 tpLH, tpHL, tw, ts, th

## **TOSHIBA**

## **Package Dimensions**

TSSOP56-P-0061-0.50A Unit: mm



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
  Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
  OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.